mce.c 54.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/ras.h>
39
#include <linux/smp.h>
I
Ingo Molnar 已提交
40
#include <linux/fs.h>
41
#include <linux/mm.h>
42
#include <linux/debugfs.h>
43
#include <linux/irq_work.h>
44
#include <linux/export.h>
45
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
46

47
#include <asm/intel-family.h>
48
#include <asm/processor.h>
49
#include <asm/traps.h>
A
Andy Lutomirski 已提交
50
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
51 52
#include <asm/mce.h>
#include <asm/msr.h>
53
#include <asm/reboot.h>
L
Linus Torvalds 已提交
54

55
#include "mce-internal.h"
56

57
static DEFINE_MUTEX(mce_log_mutex);
58

59 60 61
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

62
#define SPINUNIT		100	/* 100ns */
63

64 65
DEFINE_PER_CPU(unsigned, mce_exception_count);

66
struct mce_bank *mce_banks __read_mostly;
67
struct mce_vendor_flags mce_flags __read_mostly;
68

69
struct mca_config mca_cfg __read_mostly = {
70
	.bootlog  = -1,
71 72 73 74 75 76 77
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
78 79
	.tolerant = 1,
	.monarch_timeout = -1
80 81
};

82
static DEFINE_PER_CPU(struct mce, mces_seen);
83 84
static unsigned long mce_need_notify;
static int cpu_missing;
85

86 87 88 89
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
90 91 92 93
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

94 95 96 97 98 99 100 101 102
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

103 104
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
105

106 107
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

108 109 110 111
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
112
BLOCKING_NOTIFIER_HEAD(x86_mce_decoder_chain);
113

114 115 116 117
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
118
	m->cpu = m->extcpu = smp_processor_id();
119 120 121 122 123 124 125
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
126 127 128

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
129 130
}

131 132 133
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

134
void mce_log(struct mce *m)
L
Linus Torvalds 已提交
135
{
136
	if (!mce_gen_pool_add(m))
137
		irq_work_queue(&mce_irq_work);
L
Linus Torvalds 已提交
138 139
}

140
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
141
{
142
	mutex_lock(&mce_log_mutex);
143
	mce_log(m);
144
	mutex_unlock(&mce_log_mutex);
B
Borislav Petkov 已提交
145
}
146
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
147

148
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
149

150 151 152 153 154 155
/*
 * We run the default notifier if we have only the SRAO, the first and the
 * default notifier registered. I.e., the mandatory NUM_DEFAULT_NOTIFIERS
 * notifiers registered on the chain.
 */
#define NUM_DEFAULT_NOTIFIERS	3
156 157
static atomic_t num_notifiers;

158 159
void mce_register_decode_chain(struct notifier_block *nb)
{
160
	if (WARN_ON(nb->priority > MCE_PRIO_MCELOG && nb->priority < MCE_PRIO_EDAC))
161
		return;
162

163
	atomic_inc(&num_notifiers);
164

165
	blocking_notifier_chain_register(&x86_mce_decoder_chain, nb);
166 167 168 169 170
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
171 172
	atomic_dec(&num_notifiers);

173
	blocking_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
174 175 176
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

224
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
225
{
226 227 228 229
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
230

231
	if (m->ip) {
H
Huang Ying 已提交
232
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
233
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
234
			m->cs, m->ip);
235

L
Linus Torvalds 已提交
236
		if (m->cs == __KERNEL_CS)
237
			print_symbol("{%s}", m->ip);
238
		pr_cont("\n");
L
Linus Torvalds 已提交
239
	}
240

H
Huang Ying 已提交
241
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
242
	if (m->addr)
243
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
244
	if (m->misc)
245
		pr_cont("MISC %llx ", m->misc);
246

247 248 249 250 251 252 253
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

254
	pr_cont("\n");
255 256 257 258
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
259
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
260 261
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
262 263 264 265 266
}

static void print_mce(struct mce *m)
{
	__print_mce(m);
267
	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
268 269
}

270 271
#define PANIC_TIMEOUT 5 /* 5 seconds */

272
static atomic_t mce_panicked;
273

274
static int fake_panic;
275
static atomic_t mce_fake_panicked;
276

277 278 279 280
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
281

282 283 284 285
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
286
	if (panic_timeout == 0)
287
		panic_timeout = mca_cfg.panic_timeout;
288 289 290
	panic("Panicing machine check CPU died");
}

291
static void mce_panic(const char *msg, struct mce *final, char *exp)
292
{
293 294 295
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
296

297 298 299 300
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
301
		if (atomic_inc_return(&mce_panicked) > 1)
302 303
			wait_for_panic();
		barrier();
304

305 306 307 308
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
309
		if (atomic_inc_return(&mce_fake_panicked) > 1)
310 311
			return;
	}
312
	pending = mce_gen_pool_prepare_records();
313
	/* First print corrected ones that are still unlogged */
314 315
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
316
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
317
			print_mce(m);
318 319 320
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
321 322
	}
	/* Now print uncorrected but with the final one last */
323 324
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
325 326
		if (!(m->status & MCI_STATUS_UC))
			continue;
327
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
328
			print_mce(m);
329 330 331
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
332
	}
333
	if (final) {
H
Hidetoshi Seto 已提交
334
		print_mce(final);
335 336 337
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
338
	if (cpu_missing)
H
Huang Ying 已提交
339
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
340
	if (exp)
H
Huang Ying 已提交
341
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
342 343
	if (!fake_panic) {
		if (panic_timeout == 0)
344
			panic_timeout = mca_cfg.panic_timeout;
345 346
		panic(msg);
	} else
H
Huang Ying 已提交
347
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
348
}
L
Linus Torvalds 已提交
349

350 351 352 353
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
354
	unsigned bank = __this_cpu_read(injectm.bank);
355

356
	if (msr == mca_cfg.rip_msr)
357
		return offsetof(struct mce, ip);
358
	if (msr == msr_ops.status(bank))
359
		return offsetof(struct mce, status);
360
	if (msr == msr_ops.addr(bank))
361
		return offsetof(struct mce, addr);
362
	if (msr == msr_ops.misc(bank))
363 364 365 366 367 368
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

369 370 371 372
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
373

T
Tejun Heo 已提交
374
	if (__this_cpu_read(injectm.finished)) {
375
		int offset = msr_to_offset(msr);
376

377 378
		if (offset < 0)
			return 0;
379
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
380
	}
381 382

	if (rdmsrl_safe(msr, &v)) {
383
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
384 385 386 387 388 389 390 391
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

392 393 394 395 396
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
397
	if (__this_cpu_read(injectm.finished)) {
398
		int offset = msr_to_offset(msr);
399

400
		if (offset >= 0)
401
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
402 403
		return;
	}
404 405 406
	wrmsrl(msr, v);
}

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
425 426 427 428 429 430 431 432

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
433 434
		}
		/* Use accurate RIP reporting if available. */
435 436
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
437 438 439
	}
}

A
Andi Kleen 已提交
440
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
441
{
442
	if (mca_cfg.disabled)
443
		return 0;
444
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
445 446
}

447 448
static void mce_schedule_work(void)
{
449
	if (!mce_gen_pool_empty())
450
		schedule_work(&mce_work);
451 452
}

453
static void mce_irq_work_cb(struct irq_work *entry)
454
{
455
	mce_schedule_work();
456 457 458 459 460
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
461
		mce_notify_irq();
462 463 464 465 466 467 468
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
469 470 471
		return;
	}

472
	irq_work_queue(&mce_irq_work);
473 474
}

475 476 477 478 479 480 481 482
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
483
	if (!(m->status & MCI_STATUS_ADDRV))
484 485 486 487 488 489
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

490 491 492
	if (!(m->status & MCI_STATUS_MISCV))
		return 0;

493 494
	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
495

496 497
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
498

499 500 501
	return 1;
}

502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

static bool cec_add_mce(struct mce *m)
{
	if (!m)
		return false;

	/* We eat only correctable DRAM errors with usable addresses. */
	if (memory_error(m) &&
	    !(m->status & MCI_STATUS_UC) &&
	    mce_usable_address(m))
		if (!cec_add_elem(m->addr >> PAGE_SHIFT))
			return true;

	return false;
}

static int mce_first_notifier(struct notifier_block *nb, unsigned long val,
			      void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	if (cec_add_mce(m))
		return NOTIFY_STOP;

	/* Emit the trace record: */
	trace_mce_record(m);

	set_bit(0, &mce_need_notify);

	mce_notify_irq();

	return NOTIFY_DONE;
}

static struct notifier_block first_nb = {
	.notifier_call	= mce_first_notifier,
	.priority	= MCE_PRIO_FIRST,
};

574 575 576 577 578 579 580 581 582
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
583
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
584 585 586 587 588
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
589
}
590 591
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
592
	.priority	= MCE_PRIO_SRAO,
593
};
594

595 596 597 598 599 600 601 602
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

603
	if (atomic_read(&num_notifiers) > NUM_DEFAULT_NOTIFIERS)
604 605
		return NOTIFY_DONE;

606 607 608 609 610 611 612 613
	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
614
	.priority	= MCE_PRIO_LOWEST,
615 616
};

617 618 619 620 621 622
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
623
		m->misc = mce_rdmsrl(msr_ops.misc(i));
624

625
	if (m->status & MCI_STATUS_ADDRV) {
626
		m->addr = mce_rdmsrl(msr_ops.addr(i));
627 628 629 630

		/*
		 * Mask the reported address by the reported granularity.
		 */
631
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
632 633 634 635
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
636 637 638 639 640 641 642 643 644 645

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
646
	}
647

648 649 650 651 652 653
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
654 655
}

656 657
DEFINE_PER_CPU(unsigned, mce_poll_count);

658
/*
659 660 661 662
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
663 664 665 666 667 668 669 670 671
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
672
 */
673
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
674
{
675
	bool error_seen = false;
676
	struct mce m;
677
	int severity;
678 679
	int i;

680
	this_cpu_inc(mce_poll_count);
681

682
	mce_gather_info(&m, NULL);
683

684 685
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
686

687
	for (i = 0; i < mca_cfg.banks; i++) {
688
		if (!mce_banks[i].ctl || !test_bit(i, *b))
689 690 691 692 693 694 695
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
696
		m.status = mce_rdmsrl(msr_ops.status(i));
697 698 699 700
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
701 702
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
703 704 705
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
706
		if (!(flags & MCP_UC) &&
707
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
708 709
			continue;

710 711
		error_seen = true;

712
		mce_read_aux(&m, i);
713

714 715
		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

B
Borislav Petkov 已提交
716 717
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m))
			if (m.status & MCI_STATUS_ADDRV)
718
				m.severity = severity;
719

720 721 722 723
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
724
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
725
			mce_log(&m);
B
Borislav Petkov 已提交
726
		else if (mce_usable_address(&m)) {
727 728 729 730 731 732 733
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
734
		}
735 736 737 738

		/*
		 * Clear state for this bank.
		 */
739
		mce_wrmsrl(msr_ops.status(i), 0);
740 741 742 743 744 745
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
746 747

	sync_core();
748

749
	return error_seen;
750
}
751
EXPORT_SYMBOL_GPL(machine_check_poll);
752

753 754 755 756
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
757 758
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
759
{
760
	int i, ret = 0;
761
	char *tmp;
762

763
	for (i = 0; i < mca_cfg.banks; i++) {
764
		m->status = mce_rdmsrl(msr_ops.status(i));
765
		if (m->status & MCI_STATUS_VAL) {
766
			__set_bit(i, validp);
767 768 769
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
770 771 772

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
773
			ret = 1;
774
		}
775
	}
776
	return ret;
777 778
}

779 780 781 782 783 784 785 786 787 788 789 790 791 792
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
793
static int mce_timed_out(u64 *t, const char *msg)
794 795 796 797 798 799 800 801
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
802
	if (atomic_read(&mce_panicked))
803
		wait_for_panic();
804
	if (!mca_cfg.monarch_timeout)
805 806
		goto out;
	if ((s64)*t < SPINUNIT) {
807
		if (mca_cfg.tolerant <= 1)
808
			mce_panic(msg, NULL, NULL);
809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
830
 * Also this detects the case of a machine check event coming from outer
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
856 857
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
858
					    &nmsg, true);
859 860 861 862 863 864 865 866 867 868 869 870
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
871
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
872
		mce_panic("Fatal machine check", m, msg);
873 874 875 876 877 878 879 880 881 882 883

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
884
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
885
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
904
static int mce_start(int *no_way_out)
905
{
H
Hidetoshi Seto 已提交
906
	int order;
907
	int cpus = num_online_cpus();
908
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
909

H
Hidetoshi Seto 已提交
910 911
	if (!timeout)
		return -1;
912

H
Hidetoshi Seto 已提交
913
	atomic_add(*no_way_out, &global_nwo);
914
	/*
915 916
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
917
	 */
918
	order = atomic_inc_return(&mce_callin);
919 920 921 922 923

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
924 925
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
926
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
927
			return -1;
928 929 930 931
		}
		ndelay(SPINUNIT);
	}

932 933 934 935
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
936

H
Hidetoshi Seto 已提交
937 938 939 940
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
941
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
942 943 944 945 946 947 948 949
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
950 951
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
952 953 954 955 956
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
957 958 959
	}

	/*
H
Hidetoshi Seto 已提交
960
	 * Cache the global no_way_out state.
961
	 */
H
Hidetoshi Seto 已提交
962 963 964
	*no_way_out = atomic_read(&global_nwo);

	return order;
965 966 967 968 969 970 971 972 973
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
974
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
995 996
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1009 1010
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1040
	for (i = 0; i < mca_cfg.banks; i++) {
1041
		if (test_bit(i, toclear))
1042
			mce_wrmsrl(msr_ops.status(i), 0);
1043 1044 1045
	}
}

1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1060 1061 1062 1063 1064 1065 1066
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1067 1068 1069 1070
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1071
 */
I
Ingo Molnar 已提交
1072
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1073
{
1074
	struct mca_config *cfg = &mca_cfg;
1075
	struct mce m, *final;
L
Linus Torvalds 已提交
1076
	int i;
1077 1078
	int worst = 0;
	int severity;
1079

1080 1081 1082 1083
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1084
	int order = -1;
1085 1086
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1087
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1088 1089 1090 1091 1092 1093 1094
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1095
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1096
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1097
	char *msg = "Unknown";
1098 1099 1100 1101 1102 1103

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
1104
	int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1105

1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
	/*
	 * Cases where we avoid rendezvous handler timeout:
	 * 1) If this CPU is offline.
	 *
	 * 2) If crashing_cpu was set, e.g. we're entering kdump and we need to
	 *  skip those CPUs which remain looping in the 1st kernel - see
	 *  crash_nmi_callback().
	 *
	 * Note: there still is a small window between kexec-ing and the new,
	 * kdump kernel establishing a new #MC handler where a broadcasted MCE
	 * might not get handled properly.
	 */
	if (cpu_is_offline(cpu) ||
	    (crashing_cpu != -1 && crashing_cpu != cpu)) {
1120 1121 1122 1123 1124 1125 1126 1127 1128
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1129
	ist_enter(regs);
1130

1131
	this_cpu_inc(mce_exception_count);
1132

1133
	if (!cfg->banks)
1134
		goto out;
L
Linus Torvalds 已提交
1135

1136
	mce_gather_info(&m, regs);
1137
	m.tsc = rdtsc();
1138

1139
	final = this_cpu_ptr(&mces_seen);
1140 1141
	*final = m;

1142
	memset(valid_banks, 0, sizeof(valid_banks));
1143
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1144

L
Linus Torvalds 已提交
1145 1146
	barrier();

A
Andi Kleen 已提交
1147
	/*
1148 1149 1150
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1151 1152 1153 1154
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1155
	/*
1156 1157
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1158
	 */
1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1169 1170
		order = mce_start(&no_way_out);

1171
	for (i = 0; i < cfg->banks; i++) {
1172
		__clear_bit(i, toclear);
1173 1174
		if (!test_bit(i, valid_banks))
			continue;
1175
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1176
			continue;
1177 1178

		m.misc = 0;
L
Linus Torvalds 已提交
1179 1180 1181
		m.addr = 0;
		m.bank = i;

1182
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1183 1184 1185
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1186
		/*
A
Andi Kleen 已提交
1187 1188
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1189
		 */
1190
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1191
			!no_way_out)
1192 1193 1194 1195 1196
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1197
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1198

1199
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1200

A
Andi Kleen 已提交
1201
		/*
1202 1203
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1204
		 */
1205 1206
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1207 1208 1209
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1210 1211 1212 1213 1214
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1215 1216
		}

1217
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1218

1219 1220
		/* assuming valid severity level != 0 */
		m.severity = severity;
1221

1222
		mce_log(&m);
L
Linus Torvalds 已提交
1223

1224 1225 1226
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1227 1228 1229
		}
	}

1230 1231 1232
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1233 1234 1235
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1236
	/*
1237 1238
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1239
	 */
A
Ashok Raj 已提交
1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1252 1253

	/*
1254 1255
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1256
	 */
1257 1258 1259 1260
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1261

1262 1263
	if (worst > 0)
		mce_report_event(regs);
1264
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1265
out:
1266
	sync_core();
1267

1268 1269
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1270

1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1283
	}
1284 1285

out_ist:
1286
	ist_exit(regs);
L
Linus Torvalds 已提交
1287
}
1288
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1289

1290 1291
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1292
{
1293 1294
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1295 1296 1297
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1298 1299

	return 0;
1300
}
1301
#endif
1302

L
Linus Torvalds 已提交
1303
/*
1304 1305 1306
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1307
 */
1308
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1309

T
Thomas Gleixner 已提交
1310
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1311
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1312

C
Chen Gong 已提交
1313 1314 1315 1316 1317
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1318
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1319

1320
static void __start_timer(struct timer_list *t, unsigned long interval)
1321
{
1322 1323
	unsigned long when = jiffies + interval;
	unsigned long flags;
1324

1325
	local_irq_save(flags);
1326

1327 1328
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1329 1330

	local_irq_restore(flags);
1331 1332
}

T
Thomas Gleixner 已提交
1333
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1334
{
1335
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1336
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1337
	unsigned long iv;
1338

1339 1340 1341
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1342

1343
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1344
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1345 1346 1347 1348 1349

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1350
	}
L
Linus Torvalds 已提交
1351 1352

	/*
1353 1354
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1355
	 */
1356
	if (mce_notify_irq())
1357
		iv = max(iv / 2, (unsigned long) HZ/100);
1358
	else
T
Thomas Gleixner 已提交
1359
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1360 1361

done:
T
Thomas Gleixner 已提交
1362
	__this_cpu_write(mce_next_interval, iv);
1363
	__start_timer(t, iv);
C
Chen Gong 已提交
1364
}
1365

C
Chen Gong 已提交
1366 1367 1368 1369 1370
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1371
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1372 1373
	unsigned long iv = __this_cpu_read(mce_next_interval);

1374
	__start_timer(t, interval);
1375

C
Chen Gong 已提交
1376 1377
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1378 1379
}

1380 1381 1382 1383 1384 1385 1386 1387 1388
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1389
/*
1390 1391 1392
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1393
 */
1394
int mce_notify_irq(void)
1395
{
1396 1397 1398
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1399
	if (test_and_clear_bit(0, &mce_need_notify)) {
1400
		mce_work_trigger();
1401

1402
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1403
			pr_info(HW_ERR "Machine check events logged\n");
1404 1405

		return 1;
L
Linus Torvalds 已提交
1406
	}
1407 1408
	return 0;
}
1409
EXPORT_SYMBOL_GPL(mce_notify_irq);
1410

1411
static int __mcheck_cpu_mce_banks_init(void)
1412 1413
{
	int i;
1414
	u8 num_banks = mca_cfg.banks;
1415

1416
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1417 1418
	if (!mce_banks)
		return -ENOMEM;
1419 1420

	for (i = 0; i < num_banks; i++) {
1421
		struct mce_bank *b = &mce_banks[i];
1422

1423 1424 1425 1426 1427 1428
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1429
/*
L
Linus Torvalds 已提交
1430 1431
 * Initialize Machine Checks for a CPU.
 */
1432
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1433
{
1434
	unsigned b;
I
Ingo Molnar 已提交
1435
	u64 cap;
L
Linus Torvalds 已提交
1436 1437

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1438 1439

	b = cap & MCG_BANKCNT_MASK;
1440
	if (!mca_cfg.banks)
1441
		pr_info("CPU supports %d MCE banks\n", b);
1442

1443
	if (b > MAX_NR_BANKS) {
1444
		pr_warn("Using only %u machine check banks out of %u\n",
1445 1446 1447 1448 1449
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1450 1451 1452
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1453
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1454
		int err = __mcheck_cpu_mce_banks_init();
1455

1456 1457
		if (err)
			return err;
L
Linus Torvalds 已提交
1458
	}
1459

1460
	/* Use accurate RIP reporting if available. */
1461
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1462
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1463

A
Andi Kleen 已提交
1464
	if (cap & MCG_SER_P)
1465
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1466

1467 1468 1469
	return 0;
}

1470
static void __mcheck_cpu_init_generic(void)
1471
{
1472
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1473
	mce_banks_t all_banks;
1474 1475
	u64 cap;

1476 1477 1478
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1479 1480 1481
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1482
	bitmap_fill(all_banks, MAX_NR_BANKS);
1483
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1484

A
Andy Lutomirski 已提交
1485
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1486

1487
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1488 1489
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1490 1491 1492 1493 1494
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1495

1496
	for (i = 0; i < mca_cfg.banks; i++) {
1497
		struct mce_bank *b = &mce_banks[i];
1498

1499
		if (!b->init)
1500
			continue;
1501 1502
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1503
	}
L
Linus Torvalds 已提交
1504 1505
}

1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1534
/* Add per CPU specific workarounds here */
1535
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1536
{
1537 1538
	struct mca_config *cfg = &mca_cfg;

1539
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1540
		pr_info("unknown CPU type - not enabling MCE support\n");
1541 1542 1543
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1544
	/* This should be disabled by the BIOS, but isn't always */
1545
	if (c->x86_vendor == X86_VENDOR_AMD) {
1546
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1547 1548 1549 1550 1551
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1552
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1553
		}
1554
		if (c->x86 < 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1555 1556 1557 1558
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1559
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1560
		}
1561 1562 1563 1564
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1565
		if (c->x86 == 6 && cfg->banks > 0)
1566
			mce_banks[0].ctl = 0;
1567

1568 1569 1570 1571 1572 1573 1574
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1585 1586
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1587
			};
1588

1589
			rdmsrl(MSR_K7_HWCR, hwcr);
1590

1591 1592
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1593

1594 1595
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1596

1597 1598 1599
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1600

1601 1602 1603 1604
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1605
	}
1606

1607 1608 1609 1610 1611 1612 1613 1614 1615 1616
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1617
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1618
			mce_banks[0].init = 0;
1619 1620 1621 1622 1623 1624

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1625 1626
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1627

1628 1629 1630 1631
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1632 1633
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1634 1635 1636

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1637
	}
1638 1639 1640
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1641
		cfg->panic_timeout = 30;
1642 1643

	return 0;
1644
}
L
Linus Torvalds 已提交
1645

1646
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1647 1648
{
	if (c->x86 != 5)
1649 1650
		return 0;

1651 1652
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1653
		intel_p5_mcheck_init(c);
1654
		return 1;
1655 1656 1657
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1658
		return 1;
1659
		break;
1660 1661
	default:
		return 0;
1662
	}
1663 1664

	return 0;
1665 1666
}

1667 1668 1669 1670
/*
 * Init basic CPU features needed for early decoding of MCEs.
 */
static void __mcheck_cpu_init_early(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1671
{
1672
	if (c->x86_vendor == X86_VENDOR_AMD) {
1673 1674 1675
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1676 1677 1678 1679 1680 1681 1682

		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1683 1684
	}
}
1685

1686 1687 1688 1689 1690 1691 1692
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
		mce_adjust_timer = cmci_intel_adjust_timer;
		break;
1693

1694 1695
	case X86_VENDOR_AMD: {
		mce_amd_feature_init(c);
1696
		break;
1697 1698
		}

L
Linus Torvalds 已提交
1699 1700 1701 1702 1703
	default:
		break;
	}
}

1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1715
static void mce_start_timer(struct timer_list *t)
1716
{
1717
	unsigned long iv = check_interval * HZ;
1718

1719
	if (mca_cfg.ignore_ce || !iv)
1720 1721
		return;

1722 1723
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1724 1725
}

1726 1727 1728 1729 1730 1731 1732 1733
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_pinned_timer(t, mce_timer_fn, cpu);
}

T
Thomas Gleixner 已提交
1734 1735
static void __mcheck_cpu_init_timer(void)
{
1736
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1737 1738
	unsigned int cpu = smp_processor_id();

1739
	setup_pinned_timer(t, mce_timer_fn, cpu);
1740
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1741 1742
}

A
Andi Kleen 已提交
1743 1744 1745
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1746
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1747 1748 1749 1750 1751 1752 1753
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1754
/*
L
Linus Torvalds 已提交
1755
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1756
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1757
 */
1758
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1759
{
1760
	if (mca_cfg.disabled)
1761 1762
		return;

1763 1764
	if (__mcheck_cpu_ancient_init(c))
		return;
1765

1766
	if (!mce_available(c))
L
Linus Torvalds 已提交
1767 1768
		return;

1769
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1770
		mca_cfg.disabled = true;
1771 1772 1773
		return;
	}

1774 1775 1776 1777 1778 1779
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1780 1781
	machine_check_vector = do_machine_check;

1782
	__mcheck_cpu_init_early(c);
1783 1784
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1785
	__mcheck_cpu_init_clear_banks();
1786
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1787 1788
}

1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1806 1807
}

1808 1809 1810
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
1811
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
1827
/*
1828 1829
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
1830
 * mce=no_lmce Disables LMCE
1831 1832
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
1833 1834 1835
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
1836 1837
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
1838
 * mce=bios_cmci_threshold Don't program the CMCI threshold
1839
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
1840
 */
L
Linus Torvalds 已提交
1841 1842
static int __init mcheck_enable(char *str)
{
1843 1844
	struct mca_config *cfg = &mca_cfg;

1845
	if (*str == 0) {
1846
		enable_p5_mce();
1847 1848
		return 1;
	}
1849 1850
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
1851
	if (!strcmp(str, "off"))
1852
		cfg->disabled = true;
1853
	else if (!strcmp(str, "no_cmci"))
1854
		cfg->cmci_disabled = true;
1855 1856
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
1857
	else if (!strcmp(str, "dont_log_ce"))
1858
		cfg->dont_log_ce = true;
1859
	else if (!strcmp(str, "ignore_ce"))
1860
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
1861
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
1862
		cfg->bootlog = (str[0] == 'b');
1863
	else if (!strcmp(str, "bios_cmci_threshold"))
1864
		cfg->bios_cmci_threshold = true;
1865 1866
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
1867
	else if (isdigit(str[0])) {
1868
		if (get_option(&str, &cfg->tolerant) == 2)
1869
			get_option(&str, &(cfg->monarch_timeout));
1870
	} else {
1871
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
1872 1873
		return 0;
	}
1874
	return 1;
L
Linus Torvalds 已提交
1875
}
1876
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
1877

1878
int __init mcheck_init(void)
1879
{
1880
	mcheck_intel_therm_init();
1881
	mce_register_decode_chain(&first_nb);
1882
	mce_register_decode_chain(&mce_srao_nb);
1883
	mce_register_decode_chain(&mce_default_nb);
1884
	mcheck_vendor_init_severity();
1885

1886
	INIT_WORK(&mce_work, mce_gen_pool_process);
1887 1888
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

1889 1890 1891
	return 0;
}

1892
/*
1893
 * mce_syscore: PM support
1894
 */
L
Linus Torvalds 已提交
1895

1896 1897 1898 1899
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
1900
static void mce_disable_error_reporting(void)
1901 1902 1903
{
	int i;

1904
	for (i = 0; i < mca_cfg.banks; i++) {
1905
		struct mce_bank *b = &mce_banks[i];
1906

1907
		if (b->init)
1908
			wrmsrl(msr_ops.ctl(i), 0);
1909
	}
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
	 * Don't clear on Intel CPUs. Some of these MSRs are socket-wide.
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		return;

	mce_disable_error_reporting();
1925 1926
}

1927
static int mce_syscore_suspend(void)
1928
{
1929 1930
	vendor_disable_error_reporting();
	return 0;
1931 1932
}

1933
static void mce_syscore_shutdown(void)
1934
{
1935
	vendor_disable_error_reporting();
1936 1937
}

I
Ingo Molnar 已提交
1938 1939 1940 1941 1942
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
1943
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
1944
{
1945
	__mcheck_cpu_init_generic();
1946
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
1947
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
1948 1949
}

1950
static struct syscore_ops mce_syscore_ops = {
1951 1952 1953
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
1954 1955
};

1956
/*
1957
 * mce_device: Sysfs support
1958 1959
 */

1960 1961
static void mce_cpu_restart(void *data)
{
1962
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
1963
		return;
1964
	__mcheck_cpu_init_generic();
1965
	__mcheck_cpu_init_clear_banks();
1966
	__mcheck_cpu_init_timer();
1967 1968
}

L
Linus Torvalds 已提交
1969
/* Reinit MCEs after user configuration changes */
1970 1971
static void mce_restart(void)
{
1972
	mce_timer_delete_all();
1973
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
1974 1975
}

1976
/* Toggle features for corrected errors */
1977
static void mce_disable_cmci(void *data)
1978
{
1979
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
1980 1981 1982 1983 1984 1985
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
1986
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
1987 1988 1989 1990
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
1991
		__mcheck_cpu_init_timer();
1992 1993
}

1994
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
1995
	.name		= "machinecheck",
1996
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
1997 1998
};

1999
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2000

2001
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2002 2003 2004
{
	return container_of(attr, struct mce_bank, attr);
}
2005

2006
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2007 2008
			 char *buf)
{
2009
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2010 2011
}

2012
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2013
			const char *buf, size_t size)
2014
{
H
Hidetoshi Seto 已提交
2015
	u64 new;
I
Ingo Molnar 已提交
2016

2017
	if (kstrtou64(buf, 0, &new) < 0)
2018
		return -EINVAL;
I
Ingo Molnar 已提交
2019

2020
	attr_to_bank(attr)->ctl = new;
2021
	mce_restart();
I
Ingo Molnar 已提交
2022

H
Hidetoshi Seto 已提交
2023
	return size;
2024
}
2025

2026 2027
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2028 2029 2030 2031
			     const char *buf, size_t size)
{
	u64 new;

2032
	if (kstrtou64(buf, 0, &new) < 0)
2033 2034
		return -EINVAL;

2035
	if (mca_cfg.ignore_ce ^ !!new) {
2036 2037
		if (new) {
			/* disable ce features */
2038 2039
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2040
			mca_cfg.ignore_ce = true;
2041 2042
		} else {
			/* enable ce features */
2043
			mca_cfg.ignore_ce = false;
2044 2045 2046 2047 2048 2049
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2050 2051
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2052 2053 2054 2055
				 const char *buf, size_t size)
{
	u64 new;

2056
	if (kstrtou64(buf, 0, &new) < 0)
2057 2058
		return -EINVAL;

2059
	if (mca_cfg.cmci_disabled ^ !!new) {
2060 2061
		if (new) {
			/* disable cmci */
2062
			on_each_cpu(mce_disable_cmci, NULL, 1);
2063
			mca_cfg.cmci_disabled = true;
2064 2065
		} else {
			/* enable cmci */
2066
			mca_cfg.cmci_disabled = false;
2067 2068 2069 2070 2071 2072
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2073 2074
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2075 2076
				      const char *buf, size_t size)
{
2077
	ssize_t ret = device_store_int(s, attr, buf, size);
2078 2079 2080 2081
	mce_restart();
	return ret;
}

2082
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2083
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2084
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2085

2086 2087
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2088 2089
	&check_interval
};
I
Ingo Molnar 已提交
2090

2091
static struct dev_ext_attribute dev_attr_ignore_ce = {
2092 2093
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2094 2095
};

2096
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2097 2098
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2099 2100
};

2101 2102 2103
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
2104
#ifdef CONFIG_X86_MCELOG_LEGACY
2105
	&dev_attr_trigger,
2106
#endif
2107 2108 2109 2110
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2111 2112
	NULL
};
L
Linus Torvalds 已提交
2113

2114
static cpumask_var_t mce_device_initialized;
2115

2116 2117 2118 2119 2120
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2121
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2122
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2123
{
2124
	struct device *dev;
L
Linus Torvalds 已提交
2125
	int err;
2126
	int i, j;
2127

A
Andreas Herrmann 已提交
2128
	if (!mce_available(&boot_cpu_data))
2129 2130
		return -EIO;

2131 2132 2133 2134
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2135 2136 2137
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2138 2139
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2140
	dev->release = &mce_device_release;
2141

2142
	err = device_register(dev);
2143 2144
	if (err) {
		put_device(dev);
2145
		return err;
2146
	}
2147

2148 2149
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2150 2151 2152
		if (err)
			goto error;
	}
2153
	for (j = 0; j < mca_cfg.banks; j++) {
2154
		err = device_create_file(dev, &mce_banks[j].attr);
2155 2156 2157
		if (err)
			goto error2;
	}
2158
	cpumask_set_cpu(cpu, mce_device_initialized);
2159
	per_cpu(mce_device, cpu) = dev;
2160

2161
	return 0;
2162
error2:
2163
	while (--j >= 0)
2164
		device_remove_file(dev, &mce_banks[j].attr);
2165
error:
I
Ingo Molnar 已提交
2166
	while (--i >= 0)
2167
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2168

2169
	device_unregister(dev);
2170

2171 2172 2173
	return err;
}

2174
static void mce_device_remove(unsigned int cpu)
2175
{
2176
	struct device *dev = per_cpu(mce_device, cpu);
2177 2178
	int i;

2179
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2180 2181
		return;

2182 2183
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2184

2185
	for (i = 0; i < mca_cfg.banks; i++)
2186
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2187

2188 2189
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2190
	per_cpu(mce_device, cpu) = NULL;
2191 2192
}

2193
/* Make sure there are no machine checks on offlined CPUs. */
2194
static void mce_disable_cpu(void)
2195
{
2196
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2197
		return;
2198

2199
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2200
		cmci_clear();
2201

2202
	vendor_disable_error_reporting();
2203 2204
}

2205
static void mce_reenable_cpu(void)
2206
{
I
Ingo Molnar 已提交
2207
	int i;
2208

2209
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2210
		return;
I
Ingo Molnar 已提交
2211

2212
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2213
		cmci_reenable();
2214
	for (i = 0; i < mca_cfg.banks; i++) {
2215
		struct mce_bank *b = &mce_banks[i];
2216

2217
		if (b->init)
2218
			wrmsrl(msr_ops.ctl(i), b->ctl);
2219
	}
2220 2221
}

2222
static int mce_cpu_dead(unsigned int cpu)
2223
{
2224
	mce_intel_hcpu_update(cpu);
2225

2226 2227 2228 2229
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2230 2231
}

2232
static int mce_cpu_online(unsigned int cpu)
2233
{
2234
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2235
	int ret;
2236

2237
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2238

2239 2240 2241 2242
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2243
	}
2244
	mce_reenable_cpu();
2245
	mce_start_timer(t);
2246
	return 0;
2247 2248
}

2249 2250
static int mce_cpu_pre_down(unsigned int cpu)
{
2251
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2252 2253 2254 2255 2256 2257 2258

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2259

2260
static __init void mce_init_banks(void)
2261 2262 2263
{
	int i;

2264
	for (i = 0; i < mca_cfg.banks; i++) {
2265
		struct mce_bank *b = &mce_banks[i];
2266
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2267

2268
		sysfs_attr_init(&a->attr);
2269 2270
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2271 2272 2273 2274

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2275 2276 2277
	}
}

2278
static __init int mcheck_init_device(void)
2279 2280 2281
{
	int err;

2282 2283 2284 2285
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2286

2287 2288 2289 2290
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2291

2292
	mce_init_banks();
2293

2294
	err = subsys_system_register(&mce_subsys, NULL);
2295
	if (err)
2296
		goto err_out_mem;
2297

2298 2299 2300 2301
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2302

2303 2304 2305
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2306
		goto err_out_online;
2307

2308 2309 2310 2311
	register_syscore_ops(&mce_syscore_ops);

	return 0;

2312 2313
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2314 2315 2316 2317 2318

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
2319
	pr_err("Unable to init MCE device (rc: %d)\n", err);
I
Ingo Molnar 已提交
2320

L
Linus Torvalds 已提交
2321 2322
	return err;
}
2323
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2324

2325 2326 2327 2328 2329
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2330
	mca_cfg.disabled = true;
2331 2332 2333
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2334

2335 2336
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2337
{
2338
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2339

2340 2341
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2342

2343 2344
	return dmce;
}
I
Ingo Molnar 已提交
2345

2346 2347 2348
static void mce_reset(void)
{
	cpu_missing = 0;
2349
	atomic_set(&mce_fake_panicked, 0);
2350 2351 2352 2353
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2354

2355 2356 2357 2358
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2359 2360
}

2361
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2362
{
2363 2364 2365
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2366 2367
}

2368 2369
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2370

2371
static int __init mcheck_debugfs_init(void)
2372
{
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2384
}
2385 2386
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2387
#endif
2388

2389 2390 2391
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2392 2393
static int __init mcheck_late_init(void)
{
2394 2395 2396
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2397
	mcheck_debugfs_init();
2398
	cec_init();
2399 2400 2401 2402 2403 2404 2405 2406 2407 2408

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);