mce.c 61.1 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
44
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
45

46
#include <asm/intel-family.h>
47
#include <asm/processor.h>
48
#include <asm/traps.h>
A
Andy Lutomirski 已提交
49
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
50 51
#include <asm/mce.h>
#include <asm/msr.h>
L
Linus Torvalds 已提交
52

53
#include "mce-internal.h"
54

55
static DEFINE_MUTEX(mce_chrdev_read_mutex);
56

57 58
static int mce_chrdev_open_count;	/* #times opened */

59
#define mce_log_get_idx_check(p) \
60
({ \
61 62
	RCU_LOCKDEP_WARN(!rcu_read_lock_sched_held() && \
			 !lockdep_is_held(&mce_chrdev_read_mutex), \
63
			 "suspicious mce_log_get_idx_check() usage"); \
64 65
	smp_load_acquire(&(p)); \
})
66

67 68 69
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

70
#define SPINUNIT		100	/* 100ns */
71

72 73
DEFINE_PER_CPU(unsigned, mce_exception_count);

74
struct mce_bank *mce_banks __read_mostly;
75
struct mce_vendor_flags mce_flags __read_mostly;
76

77
struct mca_config mca_cfg __read_mostly = {
78
	.bootlog  = -1,
79 80 81 82 83 84 85
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
86 87
	.tolerant = 1,
	.monarch_timeout = -1
88 89
};

90 91 92 93
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
94

95 96
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

97 98 99
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

100 101 102 103
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
104 105 106 107
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

108 109 110 111 112 113 114 115 116
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

117 118
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
119

120 121
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

122 123 124 125
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
126
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
127

128 129 130 131
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
132
	m->cpu = m->extcpu = smp_processor_id();
133 134 135 136 137 138 139
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
140 141 142

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
143 144
}

145 146 147
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
148 149 150 151 152 153
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

154
static struct mce_log mcelog = {
155 156 157
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
158
};
L
Linus Torvalds 已提交
159 160 161 162

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
163

164 165 166
	/* Emit the trace record: */
	trace_mce_record(mce);

167 168
	if (!mce_gen_pool_add(mce))
		irq_work_queue(&mce_irq_work);
169

M
Mike Waychison 已提交
170
	wmb();
L
Linus Torvalds 已提交
171
	for (;;) {
172
		entry = mce_log_get_idx_check(mcelog.next);
173
		for (;;) {
174

I
Ingo Molnar 已提交
175 176 177 178 179
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
180
			if (entry >= MCE_LOG_LEN) {
181 182
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
183 184
				return;
			}
I
Ingo Molnar 已提交
185
			/* Old left over entry. Skip: */
186 187 188 189
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
190
			break;
L
Linus Torvalds 已提交
191 192 193 194 195 196 197
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
198
	wmb();
L
Linus Torvalds 已提交
199
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
200
	wmb();
L
Linus Torvalds 已提交
201

202
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
203 204
}

205
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
206
{
207 208 209
	mutex_lock(&mce_chrdev_read_mutex);
	mce_log(m);
	mutex_unlock(&mce_chrdev_read_mutex);
B
Borislav Petkov 已提交
210
}
211
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
212

213
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
214

215 216
static atomic_t num_notifiers;

217 218
void mce_register_decode_chain(struct notifier_block *nb)
{
219 220
	atomic_inc(&num_notifiers);

221
	WARN_ON(nb->priority > MCE_PRIO_LOWEST && nb->priority < MCE_PRIO_EDAC);
222

223 224 225 226 227 228
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
229 230
	atomic_dec(&num_notifiers);

231 232 233 234
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

282
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
283
{
284 285 286 287
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
288

289
	if (m->ip) {
H
Huang Ying 已提交
290
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
291
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
292
			m->cs, m->ip);
293

L
Linus Torvalds 已提交
294
		if (m->cs == __KERNEL_CS)
295
			print_symbol("{%s}", m->ip);
296
		pr_cont("\n");
L
Linus Torvalds 已提交
297
	}
298

H
Huang Ying 已提交
299
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
300
	if (m->addr)
301
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
302
	if (m->misc)
303
		pr_cont("MISC %llx ", m->misc);
304

305 306 307 308 309 310 311
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

312
	pr_cont("\n");
313 314 315 316
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
317
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
318 319
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
320 321 322 323 324 325 326
}

static void print_mce(struct mce *m)
{
	int ret = 0;

	__print_mce(m);
327 328 329

	/*
	 * Print out human-readable details about the MCE error,
330
	 * (if the CPU has an implementation for that)
331
	 */
332 333 334 335 336
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
337 338
}

339 340
#define PANIC_TIMEOUT 5 /* 5 seconds */

341
static atomic_t mce_panicked;
342

343
static int fake_panic;
344
static atomic_t mce_fake_panicked;
345

346 347 348 349
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
350

351 352 353 354
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
355
	if (panic_timeout == 0)
356
		panic_timeout = mca_cfg.panic_timeout;
357 358 359
	panic("Panicing machine check CPU died");
}

360
static void mce_panic(const char *msg, struct mce *final, char *exp)
361
{
362 363 364
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
365

366 367 368 369
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
370
		if (atomic_inc_return(&mce_panicked) > 1)
371 372
			wait_for_panic();
		barrier();
373

374 375 376 377
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
378
		if (atomic_inc_return(&mce_fake_panicked) > 1)
379 380
			return;
	}
381
	pending = mce_gen_pool_prepare_records();
382
	/* First print corrected ones that are still unlogged */
383 384
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
385
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
386
			print_mce(m);
387 388 389
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
390 391
	}
	/* Now print uncorrected but with the final one last */
392 393
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
394 395
		if (!(m->status & MCI_STATUS_UC))
			continue;
396
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
397
			print_mce(m);
398 399 400
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
401
	}
402
	if (final) {
H
Hidetoshi Seto 已提交
403
		print_mce(final);
404 405 406
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
407
	if (cpu_missing)
H
Huang Ying 已提交
408
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
409
	if (exp)
H
Huang Ying 已提交
410
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
411 412
	if (!fake_panic) {
		if (panic_timeout == 0)
413
			panic_timeout = mca_cfg.panic_timeout;
414 415
		panic(msg);
	} else
H
Huang Ying 已提交
416
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
417
}
L
Linus Torvalds 已提交
418

419 420 421 422
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
423
	unsigned bank = __this_cpu_read(injectm.bank);
424

425
	if (msr == mca_cfg.rip_msr)
426
		return offsetof(struct mce, ip);
427
	if (msr == msr_ops.status(bank))
428
		return offsetof(struct mce, status);
429
	if (msr == msr_ops.addr(bank))
430
		return offsetof(struct mce, addr);
431
	if (msr == msr_ops.misc(bank))
432 433 434 435 436 437
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

438 439 440 441
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
442

T
Tejun Heo 已提交
443
	if (__this_cpu_read(injectm.finished)) {
444
		int offset = msr_to_offset(msr);
445

446 447
		if (offset < 0)
			return 0;
448
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
449
	}
450 451

	if (rdmsrl_safe(msr, &v)) {
452
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
453 454 455 456 457 458 459 460
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

461 462 463 464 465
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
466
	if (__this_cpu_read(injectm.finished)) {
467
		int offset = msr_to_offset(msr);
468

469
		if (offset >= 0)
470
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
471 472
		return;
	}
473 474 475
	wrmsrl(msr, v);
}

476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
494 495 496 497 498 499 500 501

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
502 503
		}
		/* Use accurate RIP reporting if available. */
504 505
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
506 507 508
	}
}

A
Andi Kleen 已提交
509
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
510
{
511
	if (mca_cfg.disabled)
512
		return 0;
513
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
514 515
}

516 517
static void mce_schedule_work(void)
{
518
	if (!mce_gen_pool_empty())
519
		schedule_work(&mce_work);
520 521
}

522
static void mce_irq_work_cb(struct irq_work *entry)
523
{
524
	mce_notify_irq();
525
	mce_schedule_work();
526 527 528 529 530
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
531
		mce_notify_irq();
532 533 534 535 536 537 538
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
539 540 541
		return;
	}

542
	irq_work_queue(&mce_irq_work);
543 544
}

545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
	return 1;
}

567 568 569 570 571 572 573 574 575
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
576
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
577 578 579 580 581
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
582
}
583 584
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
585
	.priority	= MCE_PRIO_SRAO,
586
};
587

588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	/*
	 * Run the default notifier if we have only the SRAO
	 * notifier and us registered.
	 */
	if (atomic_read(&num_notifiers) > 2)
		return NOTIFY_DONE;

603 604 605 606
	/* Don't print when mcelog is running */
	if (mce_chrdev_open_count > 0)
		return NOTIFY_DONE;

607 608 609 610 611 612 613 614
	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
615
	.priority	= MCE_PRIO_LOWEST,
616 617
};

618 619 620 621 622 623
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
624
		m->misc = mce_rdmsrl(msr_ops.misc(i));
625

626
	if (m->status & MCI_STATUS_ADDRV) {
627
		m->addr = mce_rdmsrl(msr_ops.addr(i));
628 629 630 631

		/*
		 * Mask the reported address by the reported granularity.
		 */
632
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
633 634 635 636
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
637 638 639 640 641 642 643 644 645 646

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
647
	}
648

649 650 651 652 653 654
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
655 656
}

657 658 659 660 661
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
662 663 664 665
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

688 689
DEFINE_PER_CPU(unsigned, mce_poll_count);

690
/*
691 692 693 694
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
695 696 697 698 699 700 701 702 703
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
704
 */
705
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
706
{
707
	bool error_seen = false;
708
	struct mce m;
709
	int severity;
710 711
	int i;

712
	this_cpu_inc(mce_poll_count);
713

714
	mce_gather_info(&m, NULL);
715

716 717
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
718

719
	for (i = 0; i < mca_cfg.banks; i++) {
720
		if (!mce_banks[i].ctl || !test_bit(i, *b))
721 722 723 724 725 726 727
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
728
		m.status = mce_rdmsrl(msr_ops.status(i));
729 730 731 732
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
733 734
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
735 736 737
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
738
		if (!(flags & MCP_UC) &&
739
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
740 741
			continue;

742 743
		error_seen = true;

744
		mce_read_aux(&m, i);
745

746 747
		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

B
Borislav Petkov 已提交
748 749
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m))
			if (m.status & MCI_STATUS_ADDRV)
750
				m.severity = severity;
751

752 753 754 755
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
756
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
757
			mce_log(&m);
B
Borislav Petkov 已提交
758
		else if (mce_usable_address(&m)) {
759 760 761 762 763 764 765
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
766
		}
767 768 769 770

		/*
		 * Clear state for this bank.
		 */
771
		mce_wrmsrl(msr_ops.status(i), 0);
772 773 774 775 776 777
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
778 779

	sync_core();
780

781
	return error_seen;
782
}
783
EXPORT_SYMBOL_GPL(machine_check_poll);
784

785 786 787 788
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
789 790
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
791
{
792
	int i, ret = 0;
793
	char *tmp;
794

795
	for (i = 0; i < mca_cfg.banks; i++) {
796
		m->status = mce_rdmsrl(msr_ops.status(i));
797
		if (m->status & MCI_STATUS_VAL) {
798
			__set_bit(i, validp);
799 800 801
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
802 803 804

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
805
			ret = 1;
806
		}
807
	}
808
	return ret;
809 810
}

811 812 813 814 815 816 817 818 819 820 821 822 823 824
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
825
static int mce_timed_out(u64 *t, const char *msg)
826 827 828 829 830 831 832 833
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
834
	if (atomic_read(&mce_panicked))
835
		wait_for_panic();
836
	if (!mca_cfg.monarch_timeout)
837 838
		goto out;
	if ((s64)*t < SPINUNIT) {
839
		if (mca_cfg.tolerant <= 1)
840
			mce_panic(msg, NULL, NULL);
841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
862
 * Also this detects the case of a machine check event coming from outer
863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
888 889
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
890
					    &nmsg, true);
891 892 893 894 895 896 897 898 899 900 901 902
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
903
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
904
		mce_panic("Fatal machine check", m, msg);
905 906 907 908 909 910 911 912 913 914 915

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
916
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
917
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
936
static int mce_start(int *no_way_out)
937
{
H
Hidetoshi Seto 已提交
938
	int order;
939
	int cpus = num_online_cpus();
940
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
941

H
Hidetoshi Seto 已提交
942 943
	if (!timeout)
		return -1;
944

H
Hidetoshi Seto 已提交
945
	atomic_add(*no_way_out, &global_nwo);
946
	/*
947 948
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
949
	 */
950
	order = atomic_inc_return(&mce_callin);
951 952 953 954 955

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
956 957
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
958
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
959
			return -1;
960 961 962 963
		}
		ndelay(SPINUNIT);
	}

964 965 966 967
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
968

H
Hidetoshi Seto 已提交
969 970 971 972
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
973
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
974 975 976 977 978 979 980 981
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
982 983
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
984 985 986 987 988
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
989 990 991
	}

	/*
H
Hidetoshi Seto 已提交
992
	 * Cache the global no_way_out state.
993
	 */
H
Hidetoshi Seto 已提交
994 995 996
	*no_way_out = atomic_read(&global_nwo);

	return order;
997 998 999 1000 1001 1002 1003 1004 1005
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
1006
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
1027 1028
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1041 1042
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1072
	for (i = 0; i < mca_cfg.banks; i++) {
1073
		if (test_bit(i, toclear))
1074
			mce_wrmsrl(msr_ops.status(i), 0);
1075 1076 1077
	}
}

1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1092 1093 1094 1095 1096 1097 1098
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1099 1100 1101 1102
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1103
 */
I
Ingo Molnar 已提交
1104
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1105
{
1106
	struct mca_config *cfg = &mca_cfg;
1107
	struct mce m, *final;
L
Linus Torvalds 已提交
1108
	int i;
1109 1110
	int worst = 0;
	int severity;
1111

1112 1113 1114 1115
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1116
	int order = -1;
1117 1118
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1119
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1120 1121 1122 1123 1124 1125 1126
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1127
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1128
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1129
	char *msg = "Unknown";
1130 1131 1132 1133 1134 1135

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
L
Linus Torvalds 已提交
1136

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	/* If this CPU is offline, just bail out. */
	if (cpu_is_offline(smp_processor_id())) {
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1148
	ist_enter(regs);
1149

1150
	this_cpu_inc(mce_exception_count);
1151

1152
	if (!cfg->banks)
1153
		goto out;
L
Linus Torvalds 已提交
1154

1155
	mce_gather_info(&m, regs);
1156
	m.tsc = rdtsc();
1157

1158
	final = this_cpu_ptr(&mces_seen);
1159 1160
	*final = m;

1161
	memset(valid_banks, 0, sizeof(valid_banks));
1162
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1163

L
Linus Torvalds 已提交
1164 1165
	barrier();

A
Andi Kleen 已提交
1166
	/*
1167 1168 1169
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1170 1171 1172 1173
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1174
	/*
1175 1176
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1177
	 */
1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1188 1189
		order = mce_start(&no_way_out);

1190
	for (i = 0; i < cfg->banks; i++) {
1191
		__clear_bit(i, toclear);
1192 1193
		if (!test_bit(i, valid_banks))
			continue;
1194
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1195
			continue;
1196 1197

		m.misc = 0;
L
Linus Torvalds 已提交
1198 1199 1200
		m.addr = 0;
		m.bank = i;

1201
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1202 1203 1204
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1205
		/*
A
Andi Kleen 已提交
1206 1207
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1208
		 */
1209
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1210
			!no_way_out)
1211 1212 1213 1214 1215
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1216
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1217

1218
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1219

A
Andi Kleen 已提交
1220
		/*
1221 1222
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1223
		 */
1224 1225
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1226 1227 1228
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1229 1230 1231 1232 1233
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1234 1235
		}

1236
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1237

1238 1239
		/* assuming valid severity level != 0 */
		m.severity = severity;
1240

1241
		mce_log(&m);
L
Linus Torvalds 已提交
1242

1243 1244 1245
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1246 1247 1248
		}
	}

1249 1250 1251
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1252 1253 1254
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1255
	/*
1256 1257
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1258
	 */
A
Ashok Raj 已提交
1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1271 1272

	/*
1273 1274
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1275
	 */
1276 1277 1278 1279
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1280

1281 1282
	if (worst > 0)
		mce_report_event(regs);
1283
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1284
out:
1285
	sync_core();
1286

1287 1288
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1289

1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1302
	}
1303 1304

out_ist:
1305
	ist_exit(regs);
L
Linus Torvalds 已提交
1306
}
1307
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1308

1309 1310
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1311
{
1312 1313
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1314 1315 1316
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1317 1318

	return 0;
1319
}
1320
#endif
1321

L
Linus Torvalds 已提交
1322
/*
1323 1324 1325
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1326
 */
1327
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1328

T
Thomas Gleixner 已提交
1329
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1330
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1331

C
Chen Gong 已提交
1332 1333 1334 1335 1336
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1337
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1338

1339
static void __start_timer(struct timer_list *t, unsigned long interval)
1340
{
1341 1342
	unsigned long when = jiffies + interval;
	unsigned long flags;
1343

1344
	local_irq_save(flags);
1345

1346 1347
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1348 1349

	local_irq_restore(flags);
1350 1351
}

T
Thomas Gleixner 已提交
1352
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1353
{
1354
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1355
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1356
	unsigned long iv;
1357

1358 1359 1360
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1361

1362
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1363
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1364 1365 1366 1367 1368

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1369
	}
L
Linus Torvalds 已提交
1370 1371

	/*
1372 1373
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1374
	 */
1375
	if (mce_notify_irq())
1376
		iv = max(iv / 2, (unsigned long) HZ/100);
1377
	else
T
Thomas Gleixner 已提交
1378
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1379 1380

done:
T
Thomas Gleixner 已提交
1381
	__this_cpu_write(mce_next_interval, iv);
1382
	__start_timer(t, iv);
C
Chen Gong 已提交
1383
}
1384

C
Chen Gong 已提交
1385 1386 1387 1388 1389
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1390
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1391 1392
	unsigned long iv = __this_cpu_read(mce_next_interval);

1393
	__start_timer(t, interval);
1394

C
Chen Gong 已提交
1395 1396
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1397 1398
}

1399 1400 1401 1402 1403 1404 1405 1406 1407
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1408 1409
static void mce_do_trigger(struct work_struct *work)
{
1410
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1411 1412 1413 1414
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1415
/*
1416 1417 1418
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1419
 */
1420
int mce_notify_irq(void)
1421
{
1422 1423 1424
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1425
	if (test_and_clear_bit(0, &mce_need_notify)) {
1426 1427
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1428

1429
		if (mce_helper[0])
1430
			schedule_work(&mce_trigger_work);
1431

1432
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1433
			pr_info(HW_ERR "Machine check events logged\n");
1434 1435

		return 1;
L
Linus Torvalds 已提交
1436
	}
1437 1438
	return 0;
}
1439
EXPORT_SYMBOL_GPL(mce_notify_irq);
1440

1441
static int __mcheck_cpu_mce_banks_init(void)
1442 1443
{
	int i;
1444
	u8 num_banks = mca_cfg.banks;
1445

1446
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1447 1448
	if (!mce_banks)
		return -ENOMEM;
1449 1450

	for (i = 0; i < num_banks; i++) {
1451
		struct mce_bank *b = &mce_banks[i];
1452

1453 1454 1455 1456 1457 1458
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1459
/*
L
Linus Torvalds 已提交
1460 1461
 * Initialize Machine Checks for a CPU.
 */
1462
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1463
{
1464
	unsigned b;
I
Ingo Molnar 已提交
1465
	u64 cap;
L
Linus Torvalds 已提交
1466 1467

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1468 1469

	b = cap & MCG_BANKCNT_MASK;
1470
	if (!mca_cfg.banks)
1471
		pr_info("CPU supports %d MCE banks\n", b);
1472

1473
	if (b > MAX_NR_BANKS) {
1474
		pr_warn("Using only %u machine check banks out of %u\n",
1475 1476 1477 1478 1479
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1480 1481 1482
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1483
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1484
		int err = __mcheck_cpu_mce_banks_init();
1485

1486 1487
		if (err)
			return err;
L
Linus Torvalds 已提交
1488
	}
1489

1490
	/* Use accurate RIP reporting if available. */
1491
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1492
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1493

A
Andi Kleen 已提交
1494
	if (cap & MCG_SER_P)
1495
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1496

1497 1498 1499
	return 0;
}

1500
static void __mcheck_cpu_init_generic(void)
1501
{
1502
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1503
	mce_banks_t all_banks;
1504 1505
	u64 cap;

1506 1507 1508
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1509 1510 1511
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1512
	bitmap_fill(all_banks, MAX_NR_BANKS);
1513
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1514

A
Andy Lutomirski 已提交
1515
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1516

1517
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1518 1519
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1520 1521 1522 1523 1524
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1525

1526
	for (i = 0; i < mca_cfg.banks; i++) {
1527
		struct mce_bank *b = &mce_banks[i];
1528

1529
		if (!b->init)
1530
			continue;
1531 1532
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1533
	}
L
Linus Torvalds 已提交
1534 1535
}

1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1564
/* Add per CPU specific workarounds here */
1565
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1566
{
1567 1568
	struct mca_config *cfg = &mca_cfg;

1569
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1570
		pr_info("unknown CPU type - not enabling MCE support\n");
1571 1572 1573
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1574
	/* This should be disabled by the BIOS, but isn't always */
1575
	if (c->x86_vendor == X86_VENDOR_AMD) {
1576
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1577 1578 1579 1580 1581
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1582
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1583
		}
1584
		if (c->x86 < 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1585 1586 1587 1588
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1589
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1590
		}
1591 1592 1593 1594
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1595
		if (c->x86 == 6 && cfg->banks > 0)
1596
			mce_banks[0].ctl = 0;
1597

1598 1599 1600 1601 1602 1603 1604
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1615 1616
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1617
			};
1618

1619
			rdmsrl(MSR_K7_HWCR, hwcr);
1620

1621 1622
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1623

1624 1625
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1626

1627 1628 1629
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1630

1631 1632 1633 1634
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1635
	}
1636

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1647
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1648
			mce_banks[0].init = 0;
1649 1650 1651 1652 1653 1654

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1655 1656
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1657

1658 1659 1660 1661
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1662 1663
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1664 1665 1666

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1667
	}
1668 1669 1670
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1671
		cfg->panic_timeout = 30;
1672 1673

	return 0;
1674
}
L
Linus Torvalds 已提交
1675

1676
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1677 1678
{
	if (c->x86 != 5)
1679 1680
		return 0;

1681 1682
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1683
		intel_p5_mcheck_init(c);
1684
		return 1;
1685 1686 1687
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1688
		return 1;
1689
		break;
1690 1691
	default:
		return 0;
1692
	}
1693 1694

	return 0;
1695 1696
}

1697
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1698 1699 1700 1701
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
1702
		mce_adjust_timer = cmci_intel_adjust_timer;
L
Linus Torvalds 已提交
1703
		break;
1704 1705

	case X86_VENDOR_AMD: {
1706 1707 1708
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718

		/*
		 * Install proper ops for Scalable MCA enabled processors
		 */
		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1719
		mce_amd_feature_init(c);
1720

1721
		break;
1722 1723
		}

L
Linus Torvalds 已提交
1724 1725 1726 1727 1728
	default:
		break;
	}
}

1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1740
static void mce_start_timer(struct timer_list *t)
1741
{
1742
	unsigned long iv = check_interval * HZ;
1743

1744
	if (mca_cfg.ignore_ce || !iv)
1745 1746
		return;

1747 1748
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1749 1750
}

1751 1752 1753 1754 1755 1756 1757 1758
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_pinned_timer(t, mce_timer_fn, cpu);
}

T
Thomas Gleixner 已提交
1759 1760
static void __mcheck_cpu_init_timer(void)
{
1761
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1762 1763
	unsigned int cpu = smp_processor_id();

1764
	setup_pinned_timer(t, mce_timer_fn, cpu);
1765
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1766 1767
}

A
Andi Kleen 已提交
1768 1769 1770
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1771
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1772 1773 1774 1775 1776 1777 1778
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1779
/*
L
Linus Torvalds 已提交
1780
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1781
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1782
 */
1783
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1784
{
1785
	if (mca_cfg.disabled)
1786 1787
		return;

1788 1789
	if (__mcheck_cpu_ancient_init(c))
		return;
1790

1791
	if (!mce_available(c))
L
Linus Torvalds 已提交
1792 1793
		return;

1794
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1795
		mca_cfg.disabled = true;
1796 1797 1798
		return;
	}

1799 1800 1801 1802 1803 1804
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1805 1806
	machine_check_vector = do_machine_check;

1807 1808
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1809
	__mcheck_cpu_init_clear_banks();
1810
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1811 1812
}

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1830 1831 1832
}

/*
1833
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1834 1835
 */

1836 1837
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1838

1839
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1840
{
1841
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1842

1843 1844 1845
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1846

T
Tim Hockin 已提交
1847 1848 1849 1850
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1851 1852
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1853

1854
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1855

1856
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1857 1858
}

1859
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1860
{
1861
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1862

1863 1864
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1865

1866
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1867 1868 1869 1870

	return 0;
}

1871 1872
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1873
	unsigned long *cpu_tsc = (unsigned long *)data;
1874

1875
	cpu_tsc[smp_processor_id()] = rdtsc();
1876
}
L
Linus Torvalds 已提交
1877

1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1894 1895 1896 1897 1898 1899
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1921 1922
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1923
{
I
Ingo Molnar 已提交
1924
	char __user *buf = ubuf;
1925
	unsigned long *cpu_tsc;
1926
	unsigned prev, next;
L
Linus Torvalds 已提交
1927 1928
	int i, err;

1929
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1930 1931 1932
	if (!cpu_tsc)
		return -ENOMEM;

1933
	mutex_lock(&mce_chrdev_read_mutex);
1934 1935 1936 1937 1938 1939 1940

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1941
	next = mce_log_get_idx_check(mcelog.next);
L
Linus Torvalds 已提交
1942 1943

	/* Only supports full reads right now */
1944 1945 1946
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1947 1948

	err = 0;
1949 1950 1951 1952
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1953
			struct mce *m = &mcelog.entry[i];
1954

H
Hidetoshi Seto 已提交
1955
			while (!m->finished) {
1956
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1957
					memset(m, 0, sizeof(*m));
1958 1959 1960
					goto timeout;
				}
				cpu_relax();
1961
			}
1962
			smp_rmb();
H
Hidetoshi Seto 已提交
1963 1964
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1965 1966
timeout:
			;
1967
		}
L
Linus Torvalds 已提交
1968

1969 1970 1971 1972 1973
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1974

1975
	synchronize_sched();
L
Linus Torvalds 已提交
1976

1977 1978 1979 1980
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1981
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1982

1983
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1984 1985 1986 1987
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1988
			smp_rmb();
H
Hidetoshi Seto 已提交
1989 1990
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
1991
		}
1992
	}
1993 1994 1995 1996 1997

	if (err)
		err = -EFAULT;

out:
1998
	mutex_unlock(&mce_chrdev_read_mutex);
1999
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
2000

2001
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
2002 2003
}

2004
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
2005
{
2006
	poll_wait(file, &mce_chrdev_wait, wait);
2007
	if (READ_ONCE(mcelog.next))
2008
		return POLLIN | POLLRDNORM;
2009 2010
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
2011 2012 2013
	return 0;
}

2014 2015
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
2016 2017
{
	int __user *p = (int __user *)arg;
2018

L
Linus Torvalds 已提交
2019
	if (!capable(CAP_SYS_ADMIN))
2020
		return -EPERM;
I
Ingo Molnar 已提交
2021

L
Linus Torvalds 已提交
2022
	switch (cmd) {
2023
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
2024 2025
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
2026
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
2027 2028
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
2029 2030

		do {
L
Linus Torvalds 已提交
2031
			flags = mcelog.flags;
2032
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
2033

2034
		return put_user(flags, p);
L
Linus Torvalds 已提交
2035 2036
	}
	default:
2037 2038
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
2039 2040
}

2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

2052 2053
static ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
				size_t usize, loff_t *off)
2054 2055 2056 2057 2058 2059 2060 2061
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
2062 2063 2064
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
2065
	.write			= mce_chrdev_write,
2066 2067 2068
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
2069 2070
};

2071
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
2072 2073 2074 2075 2076
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

2077 2078 2079
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
2080
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
2096
/*
2097 2098
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
2099
 * mce=no_lmce Disables LMCE
2100 2101
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
2102 2103 2104
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
2105 2106
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
2107
 * mce=bios_cmci_threshold Don't program the CMCI threshold
2108
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
2109
 */
L
Linus Torvalds 已提交
2110 2111
static int __init mcheck_enable(char *str)
{
2112 2113
	struct mca_config *cfg = &mca_cfg;

2114
	if (*str == 0) {
2115
		enable_p5_mce();
2116 2117
		return 1;
	}
2118 2119
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
2120
	if (!strcmp(str, "off"))
2121
		cfg->disabled = true;
2122
	else if (!strcmp(str, "no_cmci"))
2123
		cfg->cmci_disabled = true;
2124 2125
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
2126
	else if (!strcmp(str, "dont_log_ce"))
2127
		cfg->dont_log_ce = true;
2128
	else if (!strcmp(str, "ignore_ce"))
2129
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
2130
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2131
		cfg->bootlog = (str[0] == 'b');
2132
	else if (!strcmp(str, "bios_cmci_threshold"))
2133
		cfg->bios_cmci_threshold = true;
2134 2135
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
2136
	else if (isdigit(str[0])) {
2137
		if (get_option(&str, &cfg->tolerant) == 2)
2138
			get_option(&str, &(cfg->monarch_timeout));
2139
	} else {
2140
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2141 2142
		return 0;
	}
2143
	return 1;
L
Linus Torvalds 已提交
2144
}
2145
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2146

2147
int __init mcheck_init(void)
2148
{
2149
	mcheck_intel_therm_init();
2150
	mce_register_decode_chain(&mce_srao_nb);
2151
	mce_register_decode_chain(&mce_default_nb);
2152
	mcheck_vendor_init_severity();
2153

2154
	INIT_WORK(&mce_work, mce_gen_pool_process);
2155 2156
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

2157 2158 2159
	return 0;
}

2160
/*
2161
 * mce_syscore: PM support
2162
 */
L
Linus Torvalds 已提交
2163

2164 2165 2166 2167
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2168
static void mce_disable_error_reporting(void)
2169 2170 2171
{
	int i;

2172
	for (i = 0; i < mca_cfg.banks; i++) {
2173
		struct mce_bank *b = &mce_banks[i];
2174

2175
		if (b->init)
2176
			wrmsrl(msr_ops.ctl(i), 0);
2177
	}
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
	 * Don't clear on Intel CPUs. Some of these MSRs are socket-wide.
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		return;

	mce_disable_error_reporting();
2193 2194
}

2195
static int mce_syscore_suspend(void)
2196
{
2197 2198
	vendor_disable_error_reporting();
	return 0;
2199 2200
}

2201
static void mce_syscore_shutdown(void)
2202
{
2203
	vendor_disable_error_reporting();
2204 2205
}

I
Ingo Molnar 已提交
2206 2207 2208 2209 2210
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2211
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2212
{
2213
	__mcheck_cpu_init_generic();
2214
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2215
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2216 2217
}

2218
static struct syscore_ops mce_syscore_ops = {
2219 2220 2221
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2222 2223
};

2224
/*
2225
 * mce_device: Sysfs support
2226 2227
 */

2228 2229
static void mce_cpu_restart(void *data)
{
2230
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2231
		return;
2232
	__mcheck_cpu_init_generic();
2233
	__mcheck_cpu_init_clear_banks();
2234
	__mcheck_cpu_init_timer();
2235 2236
}

L
Linus Torvalds 已提交
2237
/* Reinit MCEs after user configuration changes */
2238 2239
static void mce_restart(void)
{
2240
	mce_timer_delete_all();
2241
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2242 2243
}

2244
/* Toggle features for corrected errors */
2245
static void mce_disable_cmci(void *data)
2246
{
2247
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2248 2249 2250 2251 2252 2253
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2254
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2255 2256 2257 2258
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2259
		__mcheck_cpu_init_timer();
2260 2261
}

2262
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2263
	.name		= "machinecheck",
2264
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2265 2266
};

2267
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2268

2269
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2270 2271 2272
{
	return container_of(attr, struct mce_bank, attr);
}
2273

2274
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2275 2276
			 char *buf)
{
2277
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2278 2279
}

2280
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2281
			const char *buf, size_t size)
2282
{
H
Hidetoshi Seto 已提交
2283
	u64 new;
I
Ingo Molnar 已提交
2284

2285
	if (kstrtou64(buf, 0, &new) < 0)
2286
		return -EINVAL;
I
Ingo Molnar 已提交
2287

2288
	attr_to_bank(attr)->ctl = new;
2289
	mce_restart();
I
Ingo Molnar 已提交
2290

H
Hidetoshi Seto 已提交
2291
	return size;
2292
}
2293

I
Ingo Molnar 已提交
2294
static ssize_t
2295
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2296
{
2297
	strcpy(buf, mce_helper);
2298
	strcat(buf, "\n");
2299
	return strlen(mce_helper) + 1;
2300 2301
}

2302
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2303
				const char *buf, size_t siz)
2304 2305
{
	char *p;
I
Ingo Molnar 已提交
2306

2307 2308 2309
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2310

2311
	if (p)
I
Ingo Molnar 已提交
2312 2313
		*p = 0;

2314
	return strlen(mce_helper) + !!p;
2315 2316
}

2317 2318
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2319 2320 2321 2322
			     const char *buf, size_t size)
{
	u64 new;

2323
	if (kstrtou64(buf, 0, &new) < 0)
2324 2325
		return -EINVAL;

2326
	if (mca_cfg.ignore_ce ^ !!new) {
2327 2328
		if (new) {
			/* disable ce features */
2329 2330
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2331
			mca_cfg.ignore_ce = true;
2332 2333
		} else {
			/* enable ce features */
2334
			mca_cfg.ignore_ce = false;
2335 2336 2337 2338 2339 2340
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2341 2342
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2343 2344 2345 2346
				 const char *buf, size_t size)
{
	u64 new;

2347
	if (kstrtou64(buf, 0, &new) < 0)
2348 2349
		return -EINVAL;

2350
	if (mca_cfg.cmci_disabled ^ !!new) {
2351 2352
		if (new) {
			/* disable cmci */
2353
			on_each_cpu(mce_disable_cmci, NULL, 1);
2354
			mca_cfg.cmci_disabled = true;
2355 2356
		} else {
			/* enable cmci */
2357
			mca_cfg.cmci_disabled = false;
2358 2359 2360 2361 2362 2363
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2364 2365
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2366 2367
				      const char *buf, size_t size)
{
2368
	ssize_t ret = device_store_int(s, attr, buf, size);
2369 2370 2371 2372
	mce_restart();
	return ret;
}

2373
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2374
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2375
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2376
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2377

2378 2379
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2380 2381
	&check_interval
};
I
Ingo Molnar 已提交
2382

2383
static struct dev_ext_attribute dev_attr_ignore_ce = {
2384 2385
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2386 2387
};

2388
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2389 2390
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2391 2392
};

2393 2394 2395 2396 2397 2398 2399 2400
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2401 2402
	NULL
};
L
Linus Torvalds 已提交
2403

2404
static cpumask_var_t mce_device_initialized;
2405

2406 2407 2408 2409 2410
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2411
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2412
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2413
{
2414
	struct device *dev;
L
Linus Torvalds 已提交
2415
	int err;
2416
	int i, j;
2417

A
Andreas Herrmann 已提交
2418
	if (!mce_available(&boot_cpu_data))
2419 2420
		return -EIO;

2421 2422 2423 2424
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2425 2426 2427
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2428 2429
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2430
	dev->release = &mce_device_release;
2431

2432
	err = device_register(dev);
2433 2434
	if (err) {
		put_device(dev);
2435
		return err;
2436
	}
2437

2438 2439
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2440 2441 2442
		if (err)
			goto error;
	}
2443
	for (j = 0; j < mca_cfg.banks; j++) {
2444
		err = device_create_file(dev, &mce_banks[j].attr);
2445 2446 2447
		if (err)
			goto error2;
	}
2448
	cpumask_set_cpu(cpu, mce_device_initialized);
2449
	per_cpu(mce_device, cpu) = dev;
2450

2451
	return 0;
2452
error2:
2453
	while (--j >= 0)
2454
		device_remove_file(dev, &mce_banks[j].attr);
2455
error:
I
Ingo Molnar 已提交
2456
	while (--i >= 0)
2457
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2458

2459
	device_unregister(dev);
2460

2461 2462 2463
	return err;
}

2464
static void mce_device_remove(unsigned int cpu)
2465
{
2466
	struct device *dev = per_cpu(mce_device, cpu);
2467 2468
	int i;

2469
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2470 2471
		return;

2472 2473
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2474

2475
	for (i = 0; i < mca_cfg.banks; i++)
2476
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2477

2478 2479
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2480
	per_cpu(mce_device, cpu) = NULL;
2481 2482
}

2483
/* Make sure there are no machine checks on offlined CPUs. */
2484
static void mce_disable_cpu(void)
2485
{
2486
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2487
		return;
2488

2489
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2490
		cmci_clear();
2491

2492
	vendor_disable_error_reporting();
2493 2494
}

2495
static void mce_reenable_cpu(void)
2496
{
I
Ingo Molnar 已提交
2497
	int i;
2498

2499
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2500
		return;
I
Ingo Molnar 已提交
2501

2502
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2503
		cmci_reenable();
2504
	for (i = 0; i < mca_cfg.banks; i++) {
2505
		struct mce_bank *b = &mce_banks[i];
2506

2507
		if (b->init)
2508
			wrmsrl(msr_ops.ctl(i), b->ctl);
2509
	}
2510 2511
}

2512
static int mce_cpu_dead(unsigned int cpu)
2513
{
2514
	mce_intel_hcpu_update(cpu);
2515

2516 2517 2518 2519
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2520 2521
}

2522
static int mce_cpu_online(unsigned int cpu)
2523
{
2524
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2525
	int ret;
2526

2527
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2528

2529 2530 2531 2532
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2533
	}
2534
	mce_reenable_cpu();
2535
	mce_start_timer(t);
2536
	return 0;
2537 2538
}

2539 2540
static int mce_cpu_pre_down(unsigned int cpu)
{
2541
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2542 2543 2544 2545 2546 2547 2548

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2549

2550
static __init void mce_init_banks(void)
2551 2552 2553
{
	int i;

2554
	for (i = 0; i < mca_cfg.banks; i++) {
2555
		struct mce_bank *b = &mce_banks[i];
2556
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2557

2558
		sysfs_attr_init(&a->attr);
2559 2560
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2561 2562 2563 2564

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2565 2566 2567
	}
}

2568
static __init int mcheck_init_device(void)
2569
{
2570
	enum cpuhp_state hp_online;
2571 2572
	int err;

2573 2574 2575 2576
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2577

2578 2579 2580 2581
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2582

2583
	mce_init_banks();
2584

2585
	err = subsys_system_register(&mce_subsys, NULL);
2586
	if (err)
2587
		goto err_out_mem;
2588

2589 2590 2591 2592
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2593

2594 2595 2596
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2597
		goto err_out_online;
2598
	hp_online = err;
2599

2600 2601
	register_syscore_ops(&mce_syscore_ops);

2602
	/* register character device /dev/mcelog */
2603 2604 2605 2606 2607 2608 2609 2610
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);
2611
	cpuhp_remove_state(hp_online);
2612

2613 2614
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2615 2616 2617 2618 2619 2620

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2621

L
Linus Torvalds 已提交
2622 2623
	return err;
}
2624
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2625

2626 2627 2628 2629 2630
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2631
	mca_cfg.disabled = true;
2632 2633 2634
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2635

2636 2637
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2638
{
2639
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2640

2641 2642
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2643

2644 2645
	return dmce;
}
I
Ingo Molnar 已提交
2646

2647 2648 2649
static void mce_reset(void)
{
	cpu_missing = 0;
2650
	atomic_set(&mce_fake_panicked, 0);
2651 2652 2653 2654
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2655

2656 2657 2658 2659
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2660 2661
}

2662
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2663
{
2664 2665 2666
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2667 2668
}

2669 2670
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2671

2672
static int __init mcheck_debugfs_init(void)
2673
{
2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2685
}
2686 2687
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2688
#endif
2689

2690 2691 2692
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2693 2694
static int __init mcheck_late_init(void)
{
2695 2696 2697
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708
	mcheck_debugfs_init();

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);