mce.c 61.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/*
 * Machine check handler.
I
Ingo Molnar 已提交
3
 *
L
Linus Torvalds 已提交
4
 * K8 parts Copyright 2002,2003 Andi Kleen, SuSE Labs.
5 6
 * Rest from unknown author(s).
 * 2004 Andi Kleen. Rewrote most of it.
7 8
 * Copyright 2008 Intel Corporation
 * Author: Andi Kleen
L
Linus Torvalds 已提交
9
 */
10 11 12

#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt

I
Ingo Molnar 已提交
13 14 15 16 17 18 19
#include <linux/thread_info.h>
#include <linux/capability.h>
#include <linux/miscdevice.h>
#include <linux/ratelimit.h>
#include <linux/kallsyms.h>
#include <linux/rcupdate.h>
#include <linux/kobject.h>
20
#include <linux/uaccess.h>
I
Ingo Molnar 已提交
21 22 23
#include <linux/kdebug.h>
#include <linux/kernel.h>
#include <linux/percpu.h>
L
Linus Torvalds 已提交
24
#include <linux/string.h>
25
#include <linux/device.h>
26
#include <linux/syscore_ops.h>
27
#include <linux/delay.h>
28
#include <linux/ctype.h>
I
Ingo Molnar 已提交
29
#include <linux/sched.h>
30
#include <linux/sysfs.h>
I
Ingo Molnar 已提交
31
#include <linux/types.h>
32
#include <linux/slab.h>
I
Ingo Molnar 已提交
33 34 35
#include <linux/init.h>
#include <linux/kmod.h>
#include <linux/poll.h>
36
#include <linux/nmi.h>
I
Ingo Molnar 已提交
37
#include <linux/cpu.h>
38
#include <linux/smp.h>
I
Ingo Molnar 已提交
39
#include <linux/fs.h>
40
#include <linux/mm.h>
41
#include <linux/debugfs.h>
42
#include <linux/irq_work.h>
43
#include <linux/export.h>
44
#include <linux/jump_label.h>
I
Ingo Molnar 已提交
45

46
#include <asm/intel-family.h>
47
#include <asm/processor.h>
48
#include <asm/traps.h>
A
Andy Lutomirski 已提交
49
#include <asm/tlbflush.h>
I
Ingo Molnar 已提交
50 51
#include <asm/mce.h>
#include <asm/msr.h>
52
#include <asm/reboot.h>
L
Linus Torvalds 已提交
53

54
#include "mce-internal.h"
55

56
static DEFINE_MUTEX(mce_chrdev_read_mutex);
57

58
#define mce_log_get_idx_check(p) \
59
({ \
60 61
	RCU_LOCKDEP_WARN(!rcu_read_lock_sched_held() && \
			 !lockdep_is_held(&mce_chrdev_read_mutex), \
62
			 "suspicious mce_log_get_idx_check() usage"); \
63 64
	smp_load_acquire(&(p)); \
})
65

66 67 68
#define CREATE_TRACE_POINTS
#include <trace/events/mce.h>

69
#define SPINUNIT		100	/* 100ns */
70

71 72
DEFINE_PER_CPU(unsigned, mce_exception_count);

73
struct mce_bank *mce_banks __read_mostly;
74
struct mce_vendor_flags mce_flags __read_mostly;
75

76
struct mca_config mca_cfg __read_mostly = {
77
	.bootlog  = -1,
78 79 80 81 82 83 84
	/*
	 * Tolerant levels:
	 * 0: always panic on uncorrected errors, log corrected errors
	 * 1: panic or SIGBUS on uncorrected errors, log corrected errors
	 * 2: SIGBUS or log uncorrected errors (if possible), log corr. errors
	 * 3: never panic or SIGBUS, log all errors (for testing only)
	 */
85 86
	.tolerant = 1,
	.monarch_timeout = -1
87 88
};

89 90 91 92
/* User mode helper program triggered by machine check event */
static unsigned long		mce_need_notify;
static char			mce_helper[128];
static char			*mce_helper_argv[2] = { mce_helper, NULL };
L
Linus Torvalds 已提交
93

94 95
static DECLARE_WAIT_QUEUE_HEAD(mce_chrdev_wait);

96 97 98
static DEFINE_PER_CPU(struct mce, mces_seen);
static int			cpu_missing;

99 100 101 102
/*
 * MCA banks polled by the period polling timer for corrected events.
 * With Intel CMCI, this only has MCA banks which do not support CMCI (if any).
 */
103 104 105 106
DEFINE_PER_CPU(mce_banks_t, mce_poll_banks) = {
	[0 ... BITS_TO_LONGS(MAX_NR_BANKS)-1] = ~0UL
};

107 108 109 110 111 112 113 114 115
/*
 * MCA banks controlled through firmware first for corrected errors.
 * This is a global list of banks for which we won't enable CMCI and we
 * won't poll. Firmware controls these banks and is responsible for
 * reporting corrected errors through GHES. Uncorrected/recoverable
 * errors are still notified through a machine check.
 */
mce_banks_t mce_banks_ce_disabled;

116 117
static struct work_struct mce_work;
static struct irq_work mce_irq_work;
118

119 120
static void (*quirk_no_way_out)(int bank, struct mce *m, struct pt_regs *regs);

121 122 123 124
/*
 * CPU/chipset specific EDAC code can register a notifier call here to print
 * MCE errors in a human-readable form.
 */
125
ATOMIC_NOTIFIER_HEAD(x86_mce_decoder_chain);
126

127 128 129 130
/* Do initial initialization of a struct mce */
void mce_setup(struct mce *m)
{
	memset(m, 0, sizeof(struct mce));
131
	m->cpu = m->extcpu = smp_processor_id();
132 133 134 135 136 137 138
	/* We hope get_seconds stays lockless */
	m->time = get_seconds();
	m->cpuvendor = boot_cpu_data.x86_vendor;
	m->cpuid = cpuid_eax(1);
	m->socketid = cpu_data(m->extcpu).phys_proc_id;
	m->apicid = cpu_data(m->extcpu).initial_apicid;
	rdmsrl(MSR_IA32_MCG_CAP, m->mcgcap);
139 140 141

	if (this_cpu_has(X86_FEATURE_INTEL_PPIN))
		rdmsrl(MSR_PPIN, m->ppin);
142 143
}

144 145 146
DEFINE_PER_CPU(struct mce, injectm);
EXPORT_PER_CPU_SYMBOL_GPL(injectm);

L
Linus Torvalds 已提交
147 148 149 150 151 152
/*
 * Lockless MCE logging infrastructure.
 * This avoids deadlocks on printk locks without having to break locks. Also
 * separate MCEs from kernel messages to avoid bogus bug reports.
 */

153
static struct mce_log mcelog = {
154 155 156
	.signature	= MCE_LOG_SIGNATURE,
	.len		= MCE_LOG_LEN,
	.recordlen	= sizeof(struct mce),
157
};
L
Linus Torvalds 已提交
158 159 160 161

void mce_log(struct mce *mce)
{
	unsigned next, entry;
I
Ingo Molnar 已提交
162

163 164 165
	/* Emit the trace record: */
	trace_mce_record(mce);

166 167
	if (!mce_gen_pool_add(mce))
		irq_work_queue(&mce_irq_work);
168

M
Mike Waychison 已提交
169
	wmb();
L
Linus Torvalds 已提交
170
	for (;;) {
171
		entry = mce_log_get_idx_check(mcelog.next);
172
		for (;;) {
173

I
Ingo Molnar 已提交
174 175 176 177 178
			/*
			 * When the buffer fills up discard new entries.
			 * Assume that the earlier errors are the more
			 * interesting ones:
			 */
179
			if (entry >= MCE_LOG_LEN) {
180 181
				set_bit(MCE_OVERFLOW,
					(unsigned long *)&mcelog.flags);
182 183
				return;
			}
I
Ingo Molnar 已提交
184
			/* Old left over entry. Skip: */
185 186 187 188
			if (mcelog.entry[entry].finished) {
				entry++;
				continue;
			}
M
Mike Waychison 已提交
189
			break;
L
Linus Torvalds 已提交
190 191 192 193 194 195 196
		}
		smp_rmb();
		next = entry + 1;
		if (cmpxchg(&mcelog.next, entry, next) == entry)
			break;
	}
	memcpy(mcelog.entry + entry, mce, sizeof(struct mce));
M
Mike Waychison 已提交
197
	wmb();
L
Linus Torvalds 已提交
198
	mcelog.entry[entry].finished = 1;
M
Mike Waychison 已提交
199
	wmb();
L
Linus Torvalds 已提交
200

201
	set_bit(0, &mce_need_notify);
L
Linus Torvalds 已提交
202 203
}

204
void mce_inject_log(struct mce *m)
B
Borislav Petkov 已提交
205
{
206 207 208
	mutex_lock(&mce_chrdev_read_mutex);
	mce_log(m);
	mutex_unlock(&mce_chrdev_read_mutex);
B
Borislav Petkov 已提交
209
}
210
EXPORT_SYMBOL_GPL(mce_inject_log);
B
Borislav Petkov 已提交
211

212
static struct notifier_block mce_srao_nb;
B
Borislav Petkov 已提交
213

214 215
static atomic_t num_notifiers;

216 217
void mce_register_decode_chain(struct notifier_block *nb)
{
218 219
	atomic_inc(&num_notifiers);

220
	WARN_ON(nb->priority > MCE_PRIO_LOWEST && nb->priority < MCE_PRIO_EDAC);
221

222 223 224 225 226 227
	atomic_notifier_chain_register(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_register_decode_chain);

void mce_unregister_decode_chain(struct notifier_block *nb)
{
228 229
	atomic_dec(&num_notifiers);

230 231 232 233
	atomic_notifier_chain_unregister(&x86_mce_decoder_chain, nb);
}
EXPORT_SYMBOL_GPL(mce_unregister_decode_chain);

234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
static inline u32 ctl_reg(int bank)
{
	return MSR_IA32_MCx_CTL(bank);
}

static inline u32 status_reg(int bank)
{
	return MSR_IA32_MCx_STATUS(bank);
}

static inline u32 addr_reg(int bank)
{
	return MSR_IA32_MCx_ADDR(bank);
}

static inline u32 misc_reg(int bank)
{
	return MSR_IA32_MCx_MISC(bank);
}

static inline u32 smca_ctl_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_CTL(bank);
}

static inline u32 smca_status_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_STATUS(bank);
}

static inline u32 smca_addr_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_ADDR(bank);
}

static inline u32 smca_misc_reg(int bank)
{
	return MSR_AMD64_SMCA_MCx_MISC(bank);
}

struct mca_msr_regs msr_ops = {
	.ctl	= ctl_reg,
	.status	= status_reg,
	.addr	= addr_reg,
	.misc	= misc_reg
};

281
static void __print_mce(struct mce *m)
L
Linus Torvalds 已提交
282
{
283 284 285 286
	pr_emerg(HW_ERR "CPU %d: Machine Check%s: %Lx Bank %d: %016Lx\n",
		 m->extcpu,
		 (m->mcgstatus & MCG_STATUS_MCIP ? " Exception" : ""),
		 m->mcgstatus, m->bank, m->status);
287

288
	if (m->ip) {
H
Huang Ying 已提交
289
		pr_emerg(HW_ERR "RIP%s %02x:<%016Lx> ",
290
			!(m->mcgstatus & MCG_STATUS_EIPV) ? " !INEXACT!" : "",
291
			m->cs, m->ip);
292

L
Linus Torvalds 已提交
293
		if (m->cs == __KERNEL_CS)
294
			print_symbol("{%s}", m->ip);
295
		pr_cont("\n");
L
Linus Torvalds 已提交
296
	}
297

H
Huang Ying 已提交
298
	pr_emerg(HW_ERR "TSC %llx ", m->tsc);
L
Linus Torvalds 已提交
299
	if (m->addr)
300
		pr_cont("ADDR %llx ", m->addr);
L
Linus Torvalds 已提交
301
	if (m->misc)
302
		pr_cont("MISC %llx ", m->misc);
303

304 305 306 307 308 309 310
	if (mce_flags.smca) {
		if (m->synd)
			pr_cont("SYND %llx ", m->synd);
		if (m->ipid)
			pr_cont("IPID %llx ", m->ipid);
	}

311
	pr_cont("\n");
312 313 314 315
	/*
	 * Note this output is parsed by external tools and old fields
	 * should not be changed.
	 */
316
	pr_emerg(HW_ERR "PROCESSOR %u:%x TIME %llu SOCKET %u APIC %x microcode %x\n",
317 318
		m->cpuvendor, m->cpuid, m->time, m->socketid, m->apicid,
		cpu_data(m->extcpu).microcode);
319 320 321 322 323 324 325
}

static void print_mce(struct mce *m)
{
	int ret = 0;

	__print_mce(m);
326 327 328

	/*
	 * Print out human-readable details about the MCE error,
329
	 * (if the CPU has an implementation for that)
330
	 */
331 332 333 334 335
	ret = atomic_notifier_call_chain(&x86_mce_decoder_chain, 0, m);
	if (ret == NOTIFY_STOP)
		return;

	pr_emerg_ratelimited(HW_ERR "Run the above through 'mcelog --ascii'\n");
336 337
}

338 339
#define PANIC_TIMEOUT 5 /* 5 seconds */

340
static atomic_t mce_panicked;
341

342
static int fake_panic;
343
static atomic_t mce_fake_panicked;
344

345 346 347 348
/* Panic in progress. Enable interrupts and wait for final IPI */
static void wait_for_panic(void)
{
	long timeout = PANIC_TIMEOUT*USEC_PER_SEC;
349

350 351 352 353
	preempt_disable();
	local_irq_enable();
	while (timeout-- > 0)
		udelay(1);
354
	if (panic_timeout == 0)
355
		panic_timeout = mca_cfg.panic_timeout;
356 357 358
	panic("Panicing machine check CPU died");
}

359
static void mce_panic(const char *msg, struct mce *final, char *exp)
360
{
361 362 363
	int apei_err = 0;
	struct llist_node *pending;
	struct mce_evt_llist *l;
364

365 366 367 368
	if (!fake_panic) {
		/*
		 * Make sure only one CPU runs in machine check panic
		 */
369
		if (atomic_inc_return(&mce_panicked) > 1)
370 371
			wait_for_panic();
		barrier();
372

373 374 375 376
		bust_spinlocks(1);
		console_verbose();
	} else {
		/* Don't log too much for fake panic */
377
		if (atomic_inc_return(&mce_fake_panicked) > 1)
378 379
			return;
	}
380
	pending = mce_gen_pool_prepare_records();
381
	/* First print corrected ones that are still unlogged */
382 383
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
384
		if (!(m->status & MCI_STATUS_UC)) {
H
Hidetoshi Seto 已提交
385
			print_mce(m);
386 387 388
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
389 390
	}
	/* Now print uncorrected but with the final one last */
391 392
	llist_for_each_entry(l, pending, llnode) {
		struct mce *m = &l->mce;
H
Hidetoshi Seto 已提交
393 394
		if (!(m->status & MCI_STATUS_UC))
			continue;
395
		if (!final || mce_cmp(m, final)) {
H
Hidetoshi Seto 已提交
396
			print_mce(m);
397 398 399
			if (!apei_err)
				apei_err = apei_write_mce(m);
		}
L
Linus Torvalds 已提交
400
	}
401
	if (final) {
H
Hidetoshi Seto 已提交
402
		print_mce(final);
403 404 405
		if (!apei_err)
			apei_err = apei_write_mce(final);
	}
406
	if (cpu_missing)
H
Huang Ying 已提交
407
		pr_emerg(HW_ERR "Some CPUs didn't answer in synchronization\n");
408
	if (exp)
H
Huang Ying 已提交
409
		pr_emerg(HW_ERR "Machine check: %s\n", exp);
410 411
	if (!fake_panic) {
		if (panic_timeout == 0)
412
			panic_timeout = mca_cfg.panic_timeout;
413 414
		panic(msg);
	} else
H
Huang Ying 已提交
415
		pr_emerg(HW_ERR "Fake kernel panic: %s\n", msg);
416
}
L
Linus Torvalds 已提交
417

418 419 420 421
/* Support code for software error injection */

static int msr_to_offset(u32 msr)
{
T
Tejun Heo 已提交
422
	unsigned bank = __this_cpu_read(injectm.bank);
423

424
	if (msr == mca_cfg.rip_msr)
425
		return offsetof(struct mce, ip);
426
	if (msr == msr_ops.status(bank))
427
		return offsetof(struct mce, status);
428
	if (msr == msr_ops.addr(bank))
429
		return offsetof(struct mce, addr);
430
	if (msr == msr_ops.misc(bank))
431 432 433 434 435 436
		return offsetof(struct mce, misc);
	if (msr == MSR_IA32_MCG_STATUS)
		return offsetof(struct mce, mcgstatus);
	return -1;
}

437 438 439 440
/* MSR access wrappers used for error injection */
static u64 mce_rdmsrl(u32 msr)
{
	u64 v;
441

T
Tejun Heo 已提交
442
	if (__this_cpu_read(injectm.finished)) {
443
		int offset = msr_to_offset(msr);
444

445 446
		if (offset < 0)
			return 0;
447
		return *(u64 *)((char *)this_cpu_ptr(&injectm) + offset);
448
	}
449 450

	if (rdmsrl_safe(msr, &v)) {
451
		WARN_ONCE(1, "mce: Unable to read MSR 0x%x!\n", msr);
452 453 454 455 456 457 458 459
		/*
		 * Return zero in case the access faulted. This should
		 * not happen normally but can happen if the CPU does
		 * something weird, or if the code is buggy.
		 */
		v = 0;
	}

460 461 462 463 464
	return v;
}

static void mce_wrmsrl(u32 msr, u64 v)
{
T
Tejun Heo 已提交
465
	if (__this_cpu_read(injectm.finished)) {
466
		int offset = msr_to_offset(msr);
467

468
		if (offset >= 0)
469
			*(u64 *)((char *)this_cpu_ptr(&injectm) + offset) = v;
470 471
		return;
	}
472 473 474
	wrmsrl(msr, v);
}

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
/*
 * Collect all global (w.r.t. this processor) status about this machine
 * check into our "mce" struct so that we can use it later to assess
 * the severity of the problem as we read per-bank specific details.
 */
static inline void mce_gather_info(struct mce *m, struct pt_regs *regs)
{
	mce_setup(m);

	m->mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
	if (regs) {
		/*
		 * Get the address of the instruction at the time of
		 * the machine check error.
		 */
		if (m->mcgstatus & (MCG_STATUS_RIPV|MCG_STATUS_EIPV)) {
			m->ip = regs->ip;
			m->cs = regs->cs;
493 494 495 496 497 498 499 500

			/*
			 * When in VM86 mode make the cs look like ring 3
			 * always. This is a lie, but it's better than passing
			 * the additional vm86 bit around everywhere.
			 */
			if (v8086_mode(regs))
				m->cs |= 3;
501 502
		}
		/* Use accurate RIP reporting if available. */
503 504
		if (mca_cfg.rip_msr)
			m->ip = mce_rdmsrl(mca_cfg.rip_msr);
505 506 507
	}
}

A
Andi Kleen 已提交
508
int mce_available(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
509
{
510
	if (mca_cfg.disabled)
511
		return 0;
512
	return cpu_has(c, X86_FEATURE_MCE) && cpu_has(c, X86_FEATURE_MCA);
L
Linus Torvalds 已提交
513 514
}

515 516
static void mce_schedule_work(void)
{
517
	if (!mce_gen_pool_empty())
518
		schedule_work(&mce_work);
519 520
}

521
static void mce_irq_work_cb(struct irq_work *entry)
522
{
523
	mce_notify_irq();
524
	mce_schedule_work();
525 526 527 528 529
}

static void mce_report_event(struct pt_regs *regs)
{
	if (regs->flags & (X86_VM_MASK|X86_EFLAGS_IF)) {
530
		mce_notify_irq();
531 532 533 534 535 536 537
		/*
		 * Triggering the work queue here is just an insurance
		 * policy in case the syscall exit notify handler
		 * doesn't run soon enough or ends up running on the
		 * wrong CPU (can happen when audit sleeps)
		 */
		mce_schedule_work();
538 539 540
		return;
	}

541
	irq_work_queue(&mce_irq_work);
542 543
}

544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
/*
 * Check if the address reported by the CPU is in a format we can parse.
 * It would be possible to add code for most other cases, but all would
 * be somewhat complicated (e.g. segment offset would require an instruction
 * parser). So only support physical addresses up to page granuality for now.
 */
static int mce_usable_address(struct mce *m)
{
	if (!(m->status & MCI_STATUS_MISCV) || !(m->status & MCI_STATUS_ADDRV))
		return 0;

	/* Checks after this one are Intel-specific: */
	if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
		return 1;

	if (MCI_MISC_ADDR_LSB(m->misc) > PAGE_SHIFT)
		return 0;
	if (MCI_MISC_ADDR_MODE(m->misc) != MCI_MISC_ADDR_PHYS)
		return 0;
	return 1;
}

566 567 568 569 570 571 572 573 574
static int srao_decode_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *mce = (struct mce *)data;
	unsigned long pfn;

	if (!mce)
		return NOTIFY_DONE;

B
Borislav Petkov 已提交
575
	if (mce_usable_address(mce) && (mce->severity == MCE_AO_SEVERITY)) {
576 577 578 579 580
		pfn = mce->addr >> PAGE_SHIFT;
		memory_failure(pfn, MCE_VECTOR, 0);
	}

	return NOTIFY_OK;
581
}
582 583
static struct notifier_block mce_srao_nb = {
	.notifier_call	= srao_decode_notifier,
584
	.priority	= MCE_PRIO_SRAO,
585
};
586

587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609
static int mce_default_notifier(struct notifier_block *nb, unsigned long val,
				void *data)
{
	struct mce *m = (struct mce *)data;

	if (!m)
		return NOTIFY_DONE;

	/*
	 * Run the default notifier if we have only the SRAO
	 * notifier and us registered.
	 */
	if (atomic_read(&num_notifiers) > 2)
		return NOTIFY_DONE;

	__print_mce(m);

	return NOTIFY_DONE;
}

static struct notifier_block mce_default_nb = {
	.notifier_call	= mce_default_notifier,
	/* lowest prio, we want it to run last. */
610
	.priority	= MCE_PRIO_LOWEST,
611 612
};

613 614 615 616 617 618
/*
 * Read ADDR and MISC registers.
 */
static void mce_read_aux(struct mce *m, int i)
{
	if (m->status & MCI_STATUS_MISCV)
619
		m->misc = mce_rdmsrl(msr_ops.misc(i));
620

621
	if (m->status & MCI_STATUS_ADDRV) {
622
		m->addr = mce_rdmsrl(msr_ops.addr(i));
623 624 625 626

		/*
		 * Mask the reported address by the reported granularity.
		 */
627
		if (mca_cfg.ser && (m->status & MCI_STATUS_MISCV)) {
628 629 630 631
			u8 shift = MCI_MISC_ADDR_LSB(m->misc);
			m->addr >>= shift;
			m->addr <<= shift;
		}
632 633 634 635 636 637 638 639 640 641

		/*
		 * Extract [55:<lsb>] where lsb is the least significant
		 * *valid* bit of the address bits.
		 */
		if (mce_flags.smca) {
			u8 lsb = (m->addr >> 56) & 0x3f;

			m->addr &= GENMASK_ULL(55, lsb);
		}
642
	}
643

644 645 646 647 648 649
	if (mce_flags.smca) {
		m->ipid = mce_rdmsrl(MSR_AMD64_SMCA_MCx_IPID(i));

		if (m->status & MCI_STATUS_SYNDV)
			m->synd = mce_rdmsrl(MSR_AMD64_SMCA_MCx_SYND(i));
	}
650 651
}

652 653 654 655 656
static bool memory_error(struct mce *m)
{
	struct cpuinfo_x86 *c = &boot_cpu_data;

	if (c->x86_vendor == X86_VENDOR_AMD) {
657 658 659 660
		/* ErrCodeExt[20:16] */
		u8 xec = (m->status >> 16) & 0x1f;

		return (xec == 0x0 || xec == 0x8);
661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
	} else if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * Intel SDM Volume 3B - 15.9.2 Compound Error Codes
		 *
		 * Bit 7 of the MCACOD field of IA32_MCi_STATUS is used for
		 * indicating a memory error. Bit 8 is used for indicating a
		 * cache hierarchy error. The combination of bit 2 and bit 3
		 * is used for indicating a `generic' cache hierarchy error
		 * But we can't just blindly check the above bits, because if
		 * bit 11 is set, then it is a bus/interconnect error - and
		 * either way the above bits just gives more detail on what
		 * bus/interconnect error happened. Note that bit 12 can be
		 * ignored, as it's the "filter" bit.
		 */
		return (m->status & 0xef80) == BIT(7) ||
		       (m->status & 0xef00) == BIT(8) ||
		       (m->status & 0xeffc) == 0xc;
	}

	return false;
}

683 684
DEFINE_PER_CPU(unsigned, mce_poll_count);

685
/*
686 687 688 689
 * Poll for corrected events or events that happened before reset.
 * Those are just logged through /dev/mcelog.
 *
 * This is executed in standard interrupt context.
A
Andi Kleen 已提交
690 691 692 693 694 695 696 697 698
 *
 * Note: spec recommends to panic for fatal unsignalled
 * errors here. However this would be quite problematic --
 * we would need to reimplement the Monarch handling and
 * it would mess up the exclusion between exception handler
 * and poll hander -- * so we skip this for now.
 * These cases should not happen anyways, or only when the CPU
 * is already totally * confused. In this case it's likely it will
 * not fully execute the machine check handler either.
699
 */
700
bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
701
{
702
	bool error_seen = false;
703
	struct mce m;
704
	int severity;
705 706
	int i;

707
	this_cpu_inc(mce_poll_count);
708

709
	mce_gather_info(&m, NULL);
710

711 712
	if (flags & MCP_TIMESTAMP)
		m.tsc = rdtsc();
713

714
	for (i = 0; i < mca_cfg.banks; i++) {
715
		if (!mce_banks[i].ctl || !test_bit(i, *b))
716 717 718 719 720 721 722
			continue;

		m.misc = 0;
		m.addr = 0;
		m.bank = i;

		barrier();
723
		m.status = mce_rdmsrl(msr_ops.status(i));
724 725 726 727
		if (!(m.status & MCI_STATUS_VAL))
			continue;

		/*
A
Andi Kleen 已提交
728 729
		 * Uncorrected or signalled events are handled by the exception
		 * handler when it is enabled, so don't process those here.
730 731 732
		 *
		 * TBD do the same check for MCI_STATUS_EN here?
		 */
A
Andi Kleen 已提交
733
		if (!(flags & MCP_UC) &&
734
		    (m.status & (mca_cfg.ser ? MCI_STATUS_S : MCI_STATUS_UC)))
735 736
			continue;

737 738
		error_seen = true;

739
		mce_read_aux(&m, i);
740

741 742
		severity = mce_severity(&m, mca_cfg.tolerant, NULL, false);

B
Borislav Petkov 已提交
743 744
		if (severity == MCE_DEFERRED_SEVERITY && memory_error(&m))
			if (m.status & MCI_STATUS_ADDRV)
745
				m.severity = severity;
746

747 748 749 750
		/*
		 * Don't get the IP here because it's unlikely to
		 * have anything to do with the actual error location.
		 */
751
		if (!(flags & MCP_DONTLOG) && !mca_cfg.dont_log_ce)
A
Andi Kleen 已提交
752
			mce_log(&m);
B
Borislav Petkov 已提交
753
		else if (mce_usable_address(&m)) {
754 755 756 757 758 759 760
			/*
			 * Although we skipped logging this, we still want
			 * to take action. Add to the pool so the registered
			 * notifiers will see it.
			 */
			if (!mce_gen_pool_add(&m))
				mce_schedule_work();
761
		}
762 763 764 765

		/*
		 * Clear state for this bank.
		 */
766
		mce_wrmsrl(msr_ops.status(i), 0);
767 768 769 770 771 772
	}

	/*
	 * Don't clear MCG_STATUS here because it's only defined for
	 * exceptions.
	 */
773 774

	sync_core();
775

776
	return error_seen;
777
}
778
EXPORT_SYMBOL_GPL(machine_check_poll);
779

780 781 782 783
/*
 * Do a quick check if any of the events requires a panic.
 * This decides if we keep the events around or clear them.
 */
784 785
static int mce_no_way_out(struct mce *m, char **msg, unsigned long *validp,
			  struct pt_regs *regs)
786
{
787
	int i, ret = 0;
788
	char *tmp;
789

790
	for (i = 0; i < mca_cfg.banks; i++) {
791
		m->status = mce_rdmsrl(msr_ops.status(i));
792
		if (m->status & MCI_STATUS_VAL) {
793
			__set_bit(i, validp);
794 795 796
			if (quirk_no_way_out)
				quirk_no_way_out(i, m, regs);
		}
797 798 799

		if (mce_severity(m, mca_cfg.tolerant, &tmp, true) >= MCE_PANIC_SEVERITY) {
			*msg = tmp;
800
			ret = 1;
801
		}
802
	}
803
	return ret;
804 805
}

806 807 808 809 810 811 812 813 814 815 816 817 818 819
/*
 * Variable to establish order between CPUs while scanning.
 * Each CPU spins initially until executing is equal its number.
 */
static atomic_t mce_executing;

/*
 * Defines order of CPUs on entry. First CPU becomes Monarch.
 */
static atomic_t mce_callin;

/*
 * Check if a timeout waiting for other CPUs happened.
 */
820
static int mce_timed_out(u64 *t, const char *msg)
821 822 823 824 825 826 827 828
{
	/*
	 * The others already did panic for some reason.
	 * Bail out like in a timeout.
	 * rmb() to tell the compiler that system_state
	 * might have been modified by someone else.
	 */
	rmb();
829
	if (atomic_read(&mce_panicked))
830
		wait_for_panic();
831
	if (!mca_cfg.monarch_timeout)
832 833
		goto out;
	if ((s64)*t < SPINUNIT) {
834
		if (mca_cfg.tolerant <= 1)
835
			mce_panic(msg, NULL, NULL);
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856
		cpu_missing = 1;
		return 1;
	}
	*t -= SPINUNIT;
out:
	touch_nmi_watchdog();
	return 0;
}

/*
 * The Monarch's reign.  The Monarch is the CPU who entered
 * the machine check handler first. It waits for the others to
 * raise the exception too and then grades them. When any
 * error is fatal panic. Only then let the others continue.
 *
 * The other CPUs entering the MCE handler will be controlled by the
 * Monarch. They are called Subjects.
 *
 * This way we prevent any potential data corruption in a unrecoverable case
 * and also makes sure always all CPU's errors are examined.
 *
857
 * Also this detects the case of a machine check event coming from outer
858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
 * space (not detected by any CPUs) In this case some external agent wants
 * us to shut down, so panic too.
 *
 * The other CPUs might still decide to panic if the handler happens
 * in a unrecoverable place, but in this case the system is in a semi-stable
 * state and won't corrupt anything by itself. It's ok to let the others
 * continue for a bit first.
 *
 * All the spin loops have timeouts; when a timeout happens a CPU
 * typically elects itself to be Monarch.
 */
static void mce_reign(void)
{
	int cpu;
	struct mce *m = NULL;
	int global_worst = 0;
	char *msg = NULL;
	char *nmsg = NULL;

	/*
	 * This CPU is the Monarch and the other CPUs have run
	 * through their handlers.
	 * Grade the severity of the errors of all the CPUs.
	 */
	for_each_possible_cpu(cpu) {
883 884
		int severity = mce_severity(&per_cpu(mces_seen, cpu),
					    mca_cfg.tolerant,
885
					    &nmsg, true);
886 887 888 889 890 891 892 893 894 895 896 897
		if (severity > global_worst) {
			msg = nmsg;
			global_worst = severity;
			m = &per_cpu(mces_seen, cpu);
		}
	}

	/*
	 * Cannot recover? Panic here then.
	 * This dumps all the mces in the log buffer and stops the
	 * other CPUs.
	 */
898
	if (m && global_worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
899
		mce_panic("Fatal machine check", m, msg);
900 901 902 903 904 905 906 907 908 909 910

	/*
	 * For UC somewhere we let the CPU who detects it handle it.
	 * Also must let continue the others, otherwise the handling
	 * CPU could deadlock on a lock.
	 */

	/*
	 * No machine check event found. Must be some external
	 * source or one CPU is hung. Panic.
	 */
911
	if (global_worst <= MCE_KEEP_SEVERITY && mca_cfg.tolerant < 3)
912
		mce_panic("Fatal machine check from unknown source", NULL, NULL);
913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930

	/*
	 * Now clear all the mces_seen so that they don't reappear on
	 * the next mce.
	 */
	for_each_possible_cpu(cpu)
		memset(&per_cpu(mces_seen, cpu), 0, sizeof(struct mce));
}

static atomic_t global_nwo;

/*
 * Start of Monarch synchronization. This waits until all CPUs have
 * entered the exception handler and then determines if any of them
 * saw a fatal event that requires panic. Then it executes them
 * in the entry order.
 * TBD double check parallel CPU hotunplug
 */
H
Hidetoshi Seto 已提交
931
static int mce_start(int *no_way_out)
932
{
H
Hidetoshi Seto 已提交
933
	int order;
934
	int cpus = num_online_cpus();
935
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
936

H
Hidetoshi Seto 已提交
937 938
	if (!timeout)
		return -1;
939

H
Hidetoshi Seto 已提交
940
	atomic_add(*no_way_out, &global_nwo);
941
	/*
942 943
	 * Rely on the implied barrier below, such that global_nwo
	 * is updated before mce_callin.
944
	 */
945
	order = atomic_inc_return(&mce_callin);
946 947 948 949 950

	/*
	 * Wait for everyone.
	 */
	while (atomic_read(&mce_callin) != cpus) {
951 952
		if (mce_timed_out(&timeout,
				  "Timeout: Not all CPUs entered broadcast exception handler")) {
953
			atomic_set(&global_nwo, 0);
H
Hidetoshi Seto 已提交
954
			return -1;
955 956 957 958
		}
		ndelay(SPINUNIT);
	}

959 960 961 962
	/*
	 * mce_callin should be read before global_nwo
	 */
	smp_rmb();
963

H
Hidetoshi Seto 已提交
964 965 966 967
	if (order == 1) {
		/*
		 * Monarch: Starts executing now, the others wait.
		 */
968
		atomic_set(&mce_executing, 1);
H
Hidetoshi Seto 已提交
969 970 971 972 973 974 975 976
	} else {
		/*
		 * Subject: Now start the scanning loop one by one in
		 * the original callin order.
		 * This way when there are any shared banks it will be
		 * only seen by one CPU before cleared, avoiding duplicates.
		 */
		while (atomic_read(&mce_executing) < order) {
977 978
			if (mce_timed_out(&timeout,
					  "Timeout: Subject CPUs unable to finish machine check processing")) {
H
Hidetoshi Seto 已提交
979 980 981 982 983
				atomic_set(&global_nwo, 0);
				return -1;
			}
			ndelay(SPINUNIT);
		}
984 985 986
	}

	/*
H
Hidetoshi Seto 已提交
987
	 * Cache the global no_way_out state.
988
	 */
H
Hidetoshi Seto 已提交
989 990 991
	*no_way_out = atomic_read(&global_nwo);

	return order;
992 993 994 995 996 997 998 999 1000
}

/*
 * Synchronize between CPUs after main scanning loop.
 * This invokes the bulk of the Monarch processing.
 */
static int mce_end(int order)
{
	int ret = -1;
1001
	u64 timeout = (u64)mca_cfg.monarch_timeout * NSEC_PER_USEC;
1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021

	if (!timeout)
		goto reset;
	if (order < 0)
		goto reset;

	/*
	 * Allow others to run.
	 */
	atomic_inc(&mce_executing);

	if (order == 1) {
		/* CHECKME: Can this race with a parallel hotplug? */
		int cpus = num_online_cpus();

		/*
		 * Monarch: Wait for everyone to go through their scanning
		 * loops.
		 */
		while (atomic_read(&mce_executing) <= cpus) {
1022 1023
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU unable to finish machine check processing"))
1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
				goto reset;
			ndelay(SPINUNIT);
		}

		mce_reign();
		barrier();
		ret = 0;
	} else {
		/*
		 * Subject: Wait for Monarch to finish.
		 */
		while (atomic_read(&mce_executing) != 0) {
1036 1037
			if (mce_timed_out(&timeout,
					  "Timeout: Monarch CPU did not finish machine check processing"))
1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066
				goto reset;
			ndelay(SPINUNIT);
		}

		/*
		 * Don't reset anything. That's done by the Monarch.
		 */
		return 0;
	}

	/*
	 * Reset all global state.
	 */
reset:
	atomic_set(&global_nwo, 0);
	atomic_set(&mce_callin, 0);
	barrier();

	/*
	 * Let others run again.
	 */
	atomic_set(&mce_executing, 0);
	return ret;
}

static void mce_clear_state(unsigned long *toclear)
{
	int i;

1067
	for (i = 0; i < mca_cfg.banks; i++) {
1068
		if (test_bit(i, toclear))
1069
			mce_wrmsrl(msr_ops.status(i), 0);
1070 1071 1072
	}
}

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
static int do_memory_failure(struct mce *m)
{
	int flags = MF_ACTION_REQUIRED;
	int ret;

	pr_err("Uncorrected hardware memory error in user-access at %llx", m->addr);
	if (!(m->mcgstatus & MCG_STATUS_RIPV))
		flags |= MF_MUST_KILL;
	ret = memory_failure(m->addr >> PAGE_SHIFT, MCE_VECTOR, flags);
	if (ret)
		pr_err("Memory error not recovered");
	return ret;
}

1087 1088 1089 1090 1091 1092 1093
/*
 * The actual machine check handler. This only handles real
 * exceptions when something got corrupted coming in through int 18.
 *
 * This is executed in NMI context not subject to normal locking rules. This
 * implies that most kernel services cannot be safely used. Don't even
 * think about putting a printk in there!
1094 1095 1096 1097
 *
 * On Intel systems this is entered on all CPUs in parallel through
 * MCE broadcast. However some CPUs might be broken beyond repair,
 * so be always careful when synchronizing with others.
L
Linus Torvalds 已提交
1098
 */
I
Ingo Molnar 已提交
1099
void do_machine_check(struct pt_regs *regs, long error_code)
L
Linus Torvalds 已提交
1100
{
1101
	struct mca_config *cfg = &mca_cfg;
1102
	struct mce m, *final;
L
Linus Torvalds 已提交
1103
	int i;
1104 1105
	int worst = 0;
	int severity;
1106

1107 1108 1109 1110
	/*
	 * Establish sequential order between the CPUs entering the machine
	 * check handler.
	 */
1111
	int order = -1;
1112 1113
	/*
	 * If no_way_out gets set, there is no safe way to recover from this
1114
	 * MCE.  If mca_cfg.tolerant is cranked up, we'll try anyway.
1115 1116 1117 1118 1119 1120 1121
	 */
	int no_way_out = 0;
	/*
	 * If kill_it gets set, there might be a way to recover from this
	 * error.
	 */
	int kill_it = 0;
1122
	DECLARE_BITMAP(toclear, MAX_NR_BANKS);
1123
	DECLARE_BITMAP(valid_banks, MAX_NR_BANKS);
1124
	char *msg = "Unknown";
1125 1126 1127 1128 1129 1130

	/*
	 * MCEs are always local on AMD. Same is determined by MCG_STATUS_LMCES
	 * on Intel.
	 */
	int lmce = 1;
1131
	int cpu = smp_processor_id();
L
Linus Torvalds 已提交
1132

1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146
	/*
	 * Cases where we avoid rendezvous handler timeout:
	 * 1) If this CPU is offline.
	 *
	 * 2) If crashing_cpu was set, e.g. we're entering kdump and we need to
	 *  skip those CPUs which remain looping in the 1st kernel - see
	 *  crash_nmi_callback().
	 *
	 * Note: there still is a small window between kexec-ing and the new,
	 * kdump kernel establishing a new #MC handler where a broadcasted MCE
	 * might not get handled properly.
	 */
	if (cpu_is_offline(cpu) ||
	    (crashing_cpu != -1 && crashing_cpu != cpu)) {
1147 1148 1149 1150 1151 1152 1153 1154 1155
		u64 mcgstatus;

		mcgstatus = mce_rdmsrl(MSR_IA32_MCG_STATUS);
		if (mcgstatus & MCG_STATUS_RIPV) {
			mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
			return;
		}
	}

1156
	ist_enter(regs);
1157

1158
	this_cpu_inc(mce_exception_count);
1159

1160
	if (!cfg->banks)
1161
		goto out;
L
Linus Torvalds 已提交
1162

1163
	mce_gather_info(&m, regs);
1164
	m.tsc = rdtsc();
1165

1166
	final = this_cpu_ptr(&mces_seen);
1167 1168
	*final = m;

1169
	memset(valid_banks, 0, sizeof(valid_banks));
1170
	no_way_out = mce_no_way_out(&m, &msg, valid_banks, regs);
1171

L
Linus Torvalds 已提交
1172 1173
	barrier();

A
Andi Kleen 已提交
1174
	/*
1175 1176 1177
	 * When no restart IP might need to kill or panic.
	 * Assume the worst for now, but if we find the
	 * severity is MCE_AR_SEVERITY we have other options.
A
Andi Kleen 已提交
1178 1179 1180 1181
	 */
	if (!(m.mcgstatus & MCG_STATUS_RIPV))
		kill_it = 1;

1182
	/*
1183 1184
	 * Check if this MCE is signaled to only this logical processor,
	 * on Intel only.
1185
	 */
1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
	if (m.cpuvendor == X86_VENDOR_INTEL)
		lmce = m.mcgstatus & MCG_STATUS_LMCES;

	/*
	 * Go through all banks in exclusion of the other CPUs. This way we
	 * don't report duplicated events on shared banks because the first one
	 * to see it will clear it. If this is a Local MCE, then no need to
	 * perform rendezvous.
	 */
	if (!lmce)
A
Ashok Raj 已提交
1196 1197
		order = mce_start(&no_way_out);

1198
	for (i = 0; i < cfg->banks; i++) {
1199
		__clear_bit(i, toclear);
1200 1201
		if (!test_bit(i, valid_banks))
			continue;
1202
		if (!mce_banks[i].ctl)
L
Linus Torvalds 已提交
1203
			continue;
1204 1205

		m.misc = 0;
L
Linus Torvalds 已提交
1206 1207 1208
		m.addr = 0;
		m.bank = i;

1209
		m.status = mce_rdmsrl(msr_ops.status(i));
L
Linus Torvalds 已提交
1210 1211 1212
		if ((m.status & MCI_STATUS_VAL) == 0)
			continue;

1213
		/*
A
Andi Kleen 已提交
1214 1215
		 * Non uncorrected or non signaled errors are handled by
		 * machine_check_poll. Leave them alone, unless this panics.
1216
		 */
1217
		if (!(m.status & (cfg->ser ? MCI_STATUS_S : MCI_STATUS_UC)) &&
A
Andi Kleen 已提交
1218
			!no_way_out)
1219 1220 1221 1222 1223
			continue;

		/*
		 * Set taint even when machine check was not enabled.
		 */
1224
		add_taint(TAINT_MACHINE_CHECK, LOCKDEP_NOW_UNRELIABLE);
1225

1226
		severity = mce_severity(&m, cfg->tolerant, NULL, true);
1227

A
Andi Kleen 已提交
1228
		/*
1229 1230
		 * When machine check was for corrected/deferred handler don't
		 * touch, unless we're panicing.
A
Andi Kleen 已提交
1231
		 */
1232 1233
		if ((severity == MCE_KEEP_SEVERITY ||
		     severity == MCE_UCNA_SEVERITY) && !no_way_out)
A
Andi Kleen 已提交
1234 1235 1236
			continue;
		__set_bit(i, toclear);
		if (severity == MCE_NO_SEVERITY) {
1237 1238 1239 1240 1241
			/*
			 * Machine check event was not enabled. Clear, but
			 * ignore.
			 */
			continue;
L
Linus Torvalds 已提交
1242 1243
		}

1244
		mce_read_aux(&m, i);
L
Linus Torvalds 已提交
1245

1246 1247
		/* assuming valid severity level != 0 */
		m.severity = severity;
1248

1249
		mce_log(&m);
L
Linus Torvalds 已提交
1250

1251 1252 1253
		if (severity > worst) {
			*final = m;
			worst = severity;
L
Linus Torvalds 已提交
1254 1255 1256
		}
	}

1257 1258 1259
	/* mce_clear_state will clear *final, save locally for use later */
	m = *final;

1260 1261 1262
	if (!no_way_out)
		mce_clear_state(toclear);

I
Ingo Molnar 已提交
1263
	/*
1264 1265
	 * Do most of the synchronization with other CPUs.
	 * When there's any problem use only local no_way_out state.
I
Ingo Molnar 已提交
1266
	 */
A
Ashok Raj 已提交
1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
	if (!lmce) {
		if (mce_end(order) < 0)
			no_way_out = worst >= MCE_PANIC_SEVERITY;
	} else {
		/*
		 * Local MCE skipped calling mce_reign()
		 * If we found a fatal error, we need to panic here.
		 */
		 if (worst >= MCE_PANIC_SEVERITY && mca_cfg.tolerant < 3)
			mce_panic("Machine check from unknown source",
				NULL, NULL);
	}
1279 1280

	/*
1281 1282
	 * If tolerant is at an insane level we drop requests to kill
	 * processes and continue even when there is no way out.
1283
	 */
1284 1285 1286 1287
	if (cfg->tolerant == 3)
		kill_it = 0;
	else if (no_way_out)
		mce_panic("Fatal machine check on current CPU", &m, msg);
1288

1289 1290
	if (worst > 0)
		mce_report_event(regs);
1291
	mce_wrmsrl(MSR_IA32_MCG_STATUS, 0);
1292
out:
1293
	sync_core();
1294

1295 1296
	if (worst != MCE_AR_SEVERITY && !kill_it)
		goto out_ist;
1297

1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309
	/* Fault was in user mode and we need to take some action */
	if ((m.cs & 3) == 3) {
		ist_begin_non_atomic(regs);
		local_irq_enable();

		if (kill_it || do_memory_failure(&m))
			force_sig(SIGBUS, current);
		local_irq_disable();
		ist_end_non_atomic();
	} else {
		if (!fixup_exception(regs, X86_TRAP_MC))
			mce_panic("Failed kernel mode recovery", &m, NULL);
1310
	}
1311 1312

out_ist:
1313
	ist_exit(regs);
L
Linus Torvalds 已提交
1314
}
1315
EXPORT_SYMBOL_GPL(do_machine_check);
L
Linus Torvalds 已提交
1316

1317 1318
#ifndef CONFIG_MEMORY_FAILURE
int memory_failure(unsigned long pfn, int vector, int flags)
1319
{
1320 1321
	/* mce_severity() should not hand us an ACTION_REQUIRED error */
	BUG_ON(flags & MF_ACTION_REQUIRED);
1322 1323 1324
	pr_err("Uncorrected memory error in page 0x%lx ignored\n"
	       "Rebuild kernel with CONFIG_MEMORY_FAILURE=y for smarter handling\n",
	       pfn);
1325 1326

	return 0;
1327
}
1328
#endif
1329

L
Linus Torvalds 已提交
1330
/*
1331 1332 1333
 * Periodic polling timer for "silent" machine check errors.  If the
 * poller finds an MCE, poll 2x faster.  When the poller finds no more
 * errors, poll 2x slower (up to check_interval seconds).
L
Linus Torvalds 已提交
1334
 */
1335
static unsigned long check_interval = INITIAL_CHECK_INTERVAL;
I
Ingo Molnar 已提交
1336

T
Thomas Gleixner 已提交
1337
static DEFINE_PER_CPU(unsigned long, mce_next_interval); /* in jiffies */
1338
static DEFINE_PER_CPU(struct timer_list, mce_timer);
L
Linus Torvalds 已提交
1339

C
Chen Gong 已提交
1340 1341 1342 1343 1344
static unsigned long mce_adjust_timer_default(unsigned long interval)
{
	return interval;
}

1345
static unsigned long (*mce_adjust_timer)(unsigned long interval) = mce_adjust_timer_default;
C
Chen Gong 已提交
1346

1347
static void __start_timer(struct timer_list *t, unsigned long interval)
1348
{
1349 1350
	unsigned long when = jiffies + interval;
	unsigned long flags;
1351

1352
	local_irq_save(flags);
1353

1354 1355
	if (!timer_pending(t) || time_before(when, t->expires))
		mod_timer(t, round_jiffies(when));
1356 1357

	local_irq_restore(flags);
1358 1359
}

T
Thomas Gleixner 已提交
1360
static void mce_timer_fn(unsigned long data)
L
Linus Torvalds 已提交
1361
{
1362
	struct timer_list *t = this_cpu_ptr(&mce_timer);
1363
	int cpu = smp_processor_id();
T
Thomas Gleixner 已提交
1364
	unsigned long iv;
1365

1366 1367 1368
	WARN_ON(cpu != data);

	iv = __this_cpu_read(mce_next_interval);
1369

1370
	if (mce_available(this_cpu_ptr(&cpu_info))) {
1371
		machine_check_poll(0, this_cpu_ptr(&mce_poll_banks));
1372 1373 1374 1375 1376

		if (mce_intel_cmci_poll()) {
			iv = mce_adjust_timer(iv);
			goto done;
		}
I
Ingo Molnar 已提交
1377
	}
L
Linus Torvalds 已提交
1378 1379

	/*
1380 1381
	 * Alert userspace if needed. If we logged an MCE, reduce the polling
	 * interval, otherwise increase the polling interval.
L
Linus Torvalds 已提交
1382
	 */
1383
	if (mce_notify_irq())
1384
		iv = max(iv / 2, (unsigned long) HZ/100);
1385
	else
T
Thomas Gleixner 已提交
1386
		iv = min(iv * 2, round_jiffies_relative(check_interval * HZ));
1387 1388

done:
T
Thomas Gleixner 已提交
1389
	__this_cpu_write(mce_next_interval, iv);
1390
	__start_timer(t, iv);
C
Chen Gong 已提交
1391
}
1392

C
Chen Gong 已提交
1393 1394 1395 1396 1397
/*
 * Ensure that the timer is firing in @interval from now.
 */
void mce_timer_kick(unsigned long interval)
{
1398
	struct timer_list *t = this_cpu_ptr(&mce_timer);
C
Chen Gong 已提交
1399 1400
	unsigned long iv = __this_cpu_read(mce_next_interval);

1401
	__start_timer(t, interval);
1402

C
Chen Gong 已提交
1403 1404
	if (interval < iv)
		__this_cpu_write(mce_next_interval, interval);
1405 1406
}

1407 1408 1409 1410 1411 1412 1413 1414 1415
/* Must not be called in IRQ context where del_timer_sync() can deadlock */
static void mce_timer_delete_all(void)
{
	int cpu;

	for_each_online_cpu(cpu)
		del_timer_sync(&per_cpu(mce_timer, cpu));
}

1416 1417
static void mce_do_trigger(struct work_struct *work)
{
1418
	call_usermodehelper(mce_helper, mce_helper_argv, NULL, UMH_NO_WAIT);
1419 1420 1421 1422
}

static DECLARE_WORK(mce_trigger_work, mce_do_trigger);

1423
/*
1424 1425 1426
 * Notify the user(s) about new machine check events.
 * Can be called from interrupt context, but not from machine check/NMI
 * context.
1427
 */
1428
int mce_notify_irq(void)
1429
{
1430 1431 1432
	/* Not more than two messages every minute */
	static DEFINE_RATELIMIT_STATE(ratelimit, 60*HZ, 2);

1433
	if (test_and_clear_bit(0, &mce_need_notify)) {
1434 1435
		/* wake processes polling /dev/mcelog */
		wake_up_interruptible(&mce_chrdev_wait);
1436

1437
		if (mce_helper[0])
1438
			schedule_work(&mce_trigger_work);
1439

1440
		if (__ratelimit(&ratelimit))
H
Huang Ying 已提交
1441
			pr_info(HW_ERR "Machine check events logged\n");
1442 1443

		return 1;
L
Linus Torvalds 已提交
1444
	}
1445 1446
	return 0;
}
1447
EXPORT_SYMBOL_GPL(mce_notify_irq);
1448

1449
static int __mcheck_cpu_mce_banks_init(void)
1450 1451
{
	int i;
1452
	u8 num_banks = mca_cfg.banks;
1453

1454
	mce_banks = kzalloc(num_banks * sizeof(struct mce_bank), GFP_KERNEL);
1455 1456
	if (!mce_banks)
		return -ENOMEM;
1457 1458

	for (i = 0; i < num_banks; i++) {
1459
		struct mce_bank *b = &mce_banks[i];
1460

1461 1462 1463 1464 1465 1466
		b->ctl = -1ULL;
		b->init = 1;
	}
	return 0;
}

1467
/*
L
Linus Torvalds 已提交
1468 1469
 * Initialize Machine Checks for a CPU.
 */
1470
static int __mcheck_cpu_cap_init(void)
L
Linus Torvalds 已提交
1471
{
1472
	unsigned b;
I
Ingo Molnar 已提交
1473
	u64 cap;
L
Linus Torvalds 已提交
1474 1475

	rdmsrl(MSR_IA32_MCG_CAP, cap);
1476 1477

	b = cap & MCG_BANKCNT_MASK;
1478
	if (!mca_cfg.banks)
1479
		pr_info("CPU supports %d MCE banks\n", b);
1480

1481
	if (b > MAX_NR_BANKS) {
1482
		pr_warn("Using only %u machine check banks out of %u\n",
1483 1484 1485 1486 1487
			MAX_NR_BANKS, b);
		b = MAX_NR_BANKS;
	}

	/* Don't support asymmetric configurations today */
1488 1489 1490
	WARN_ON(mca_cfg.banks != 0 && b != mca_cfg.banks);
	mca_cfg.banks = b;

1491
	if (!mce_banks) {
H
Hidetoshi Seto 已提交
1492
		int err = __mcheck_cpu_mce_banks_init();
1493

1494 1495
		if (err)
			return err;
L
Linus Torvalds 已提交
1496
	}
1497

1498
	/* Use accurate RIP reporting if available. */
1499
	if ((cap & MCG_EXT_P) && MCG_EXT_CNT(cap) >= 9)
1500
		mca_cfg.rip_msr = MSR_IA32_MCG_EIP;
L
Linus Torvalds 已提交
1501

A
Andi Kleen 已提交
1502
	if (cap & MCG_SER_P)
1503
		mca_cfg.ser = true;
A
Andi Kleen 已提交
1504

1505 1506 1507
	return 0;
}

1508
static void __mcheck_cpu_init_generic(void)
1509
{
1510
	enum mcp_flags m_fl = 0;
I
Ingo Molnar 已提交
1511
	mce_banks_t all_banks;
1512 1513
	u64 cap;

1514 1515 1516
	if (!mca_cfg.bootlog)
		m_fl = MCP_DONTLOG;

1517 1518 1519
	/*
	 * Log the machine checks left over from the previous reset.
	 */
1520
	bitmap_fill(all_banks, MAX_NR_BANKS);
1521
	machine_check_poll(MCP_UC | m_fl, &all_banks);
L
Linus Torvalds 已提交
1522

A
Andy Lutomirski 已提交
1523
	cr4_set_bits(X86_CR4_MCE);
L
Linus Torvalds 已提交
1524

1525
	rdmsrl(MSR_IA32_MCG_CAP, cap);
L
Linus Torvalds 已提交
1526 1527
	if (cap & MCG_CTL_P)
		wrmsr(MSR_IA32_MCG_CTL, 0xffffffff, 0xffffffff);
1528 1529 1530 1531 1532
}

static void __mcheck_cpu_init_clear_banks(void)
{
	int i;
L
Linus Torvalds 已提交
1533

1534
	for (i = 0; i < mca_cfg.banks; i++) {
1535
		struct mce_bank *b = &mce_banks[i];
1536

1537
		if (!b->init)
1538
			continue;
1539 1540
		wrmsrl(msr_ops.ctl(i), b->ctl);
		wrmsrl(msr_ops.status(i), 0);
1541
	}
L
Linus Torvalds 已提交
1542 1543
}

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
/*
 * During IFU recovery Sandy Bridge -EP4S processors set the RIPV and
 * EIPV bits in MCG_STATUS to zero on the affected logical processor (SDM
 * Vol 3B Table 15-20). But this confuses both the code that determines
 * whether the machine check occurred in kernel or user mode, and also
 * the severity assessment code. Pretend that EIPV was set, and take the
 * ip/cs values from the pt_regs that mce_gather_info() ignored earlier.
 */
static void quirk_sandybridge_ifu(int bank, struct mce *m, struct pt_regs *regs)
{
	if (bank != 0)
		return;
	if ((m->mcgstatus & (MCG_STATUS_EIPV|MCG_STATUS_RIPV)) != 0)
		return;
	if ((m->status & (MCI_STATUS_OVER|MCI_STATUS_UC|
		          MCI_STATUS_EN|MCI_STATUS_MISCV|MCI_STATUS_ADDRV|
			  MCI_STATUS_PCC|MCI_STATUS_S|MCI_STATUS_AR|
			  MCACOD)) !=
			 (MCI_STATUS_UC|MCI_STATUS_EN|
			  MCI_STATUS_MISCV|MCI_STATUS_ADDRV|MCI_STATUS_S|
			  MCI_STATUS_AR|MCACOD_INSTR))
		return;

	m->mcgstatus |= MCG_STATUS_EIPV;
	m->ip = regs->ip;
	m->cs = regs->cs;
}

L
Linus Torvalds 已提交
1572
/* Add per CPU specific workarounds here */
1573
static int __mcheck_cpu_apply_quirks(struct cpuinfo_x86 *c)
1574
{
1575 1576
	struct mca_config *cfg = &mca_cfg;

1577
	if (c->x86_vendor == X86_VENDOR_UNKNOWN) {
1578
		pr_info("unknown CPU type - not enabling MCE support\n");
1579 1580 1581
		return -EOPNOTSUPP;
	}

L
Linus Torvalds 已提交
1582
	/* This should be disabled by the BIOS, but isn't always */
1583
	if (c->x86_vendor == X86_VENDOR_AMD) {
1584
		if (c->x86 == 15 && cfg->banks > 4) {
I
Ingo Molnar 已提交
1585 1586 1587 1588 1589
			/*
			 * disable GART TBL walk error reporting, which
			 * trips off incorrectly with the IOMMU & 3ware
			 * & Cerberus:
			 */
1590
			clear_bit(10, (unsigned long *)&mce_banks[4].ctl);
I
Ingo Molnar 已提交
1591
		}
1592
		if (c->x86 < 17 && cfg->bootlog < 0) {
I
Ingo Molnar 已提交
1593 1594 1595 1596
			/*
			 * Lots of broken BIOS around that don't clear them
			 * by default and leave crap in there. Don't log:
			 */
1597
			cfg->bootlog = 0;
I
Ingo Molnar 已提交
1598
		}
1599 1600 1601 1602
		/*
		 * Various K7s with broken bank 0 around. Always disable
		 * by default.
		 */
1603
		if (c->x86 == 6 && cfg->banks > 0)
1604
			mce_banks[0].ctl = 0;
1605

1606 1607 1608 1609 1610 1611 1612
		/*
		 * overflow_recov is supported for F15h Models 00h-0fh
		 * even though we don't have a CPUID bit for it.
		 */
		if (c->x86 == 0x15 && c->x86_model <= 0xf)
			mce_flags.overflow_recov = 1;

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622
		/*
		 * Turn off MC4_MISC thresholding banks on those models since
		 * they're not supported there.
		 */
		if (c->x86 == 0x15 &&
		    (c->x86_model >= 0x10 && c->x86_model <= 0x1f)) {
			int i;
			u64 hwcr;
			bool need_toggle;
			u32 msrs[] = {
1623 1624
				0x00000413, /* MC4_MISC0 */
				0xc0000408, /* MC4_MISC1 */
1625
			};
1626

1627
			rdmsrl(MSR_K7_HWCR, hwcr);
1628

1629 1630
			/* McStatusWrEn has to be set */
			need_toggle = !(hwcr & BIT(18));
1631

1632 1633
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr | BIT(18));
1634

1635 1636 1637
			/* Clear CntP bit safely */
			for (i = 0; i < ARRAY_SIZE(msrs); i++)
				msr_clear_bit(msrs[i], 62);
1638

1639 1640 1641 1642
			/* restore old settings */
			if (need_toggle)
				wrmsrl(MSR_K7_HWCR, hwcr);
		}
L
Linus Torvalds 已提交
1643
	}
1644

1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
	if (c->x86_vendor == X86_VENDOR_INTEL) {
		/*
		 * SDM documents that on family 6 bank 0 should not be written
		 * because it aliases to another special BIOS controlled
		 * register.
		 * But it's not aliased anymore on model 0x1a+
		 * Don't ignore bank 0 completely because there could be a
		 * valid event later, merely don't write CTL0.
		 */

1655
		if (c->x86 == 6 && c->x86_model < 0x1A && cfg->banks > 0)
1656
			mce_banks[0].init = 0;
1657 1658 1659 1660 1661 1662

		/*
		 * All newer Intel systems support MCE broadcasting. Enable
		 * synchronization with a one second timeout.
		 */
		if ((c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xe)) &&
1663 1664
			cfg->monarch_timeout < 0)
			cfg->monarch_timeout = USEC_PER_SEC;
1665

1666 1667 1668 1669
		/*
		 * There are also broken BIOSes on some Pentium M and
		 * earlier systems:
		 */
1670 1671
		if (c->x86 == 6 && c->x86_model <= 13 && cfg->bootlog < 0)
			cfg->bootlog = 0;
1672 1673 1674

		if (c->x86 == 6 && c->x86_model == 45)
			quirk_no_way_out = quirk_sandybridge_ifu;
1675
	}
1676 1677 1678
	if (cfg->monarch_timeout < 0)
		cfg->monarch_timeout = 0;
	if (cfg->bootlog != 0)
1679
		cfg->panic_timeout = 30;
1680 1681

	return 0;
1682
}
L
Linus Torvalds 已提交
1683

1684
static int __mcheck_cpu_ancient_init(struct cpuinfo_x86 *c)
1685 1686
{
	if (c->x86 != 5)
1687 1688
		return 0;

1689 1690
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
1691
		intel_p5_mcheck_init(c);
1692
		return 1;
1693 1694 1695
		break;
	case X86_VENDOR_CENTAUR:
		winchip_mcheck_init(c);
1696
		return 1;
1697
		break;
1698 1699
	default:
		return 0;
1700
	}
1701 1702

	return 0;
1703 1704
}

1705
static void __mcheck_cpu_init_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1706 1707 1708 1709
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_init(c);
1710
		mce_adjust_timer = cmci_intel_adjust_timer;
L
Linus Torvalds 已提交
1711
		break;
1712 1713

	case X86_VENDOR_AMD: {
1714 1715 1716
		mce_flags.overflow_recov = !!cpu_has(c, X86_FEATURE_OVERFLOW_RECOV);
		mce_flags.succor	 = !!cpu_has(c, X86_FEATURE_SUCCOR);
		mce_flags.smca		 = !!cpu_has(c, X86_FEATURE_SMCA);
1717 1718 1719 1720 1721 1722 1723 1724 1725 1726

		/*
		 * Install proper ops for Scalable MCA enabled processors
		 */
		if (mce_flags.smca) {
			msr_ops.ctl	= smca_ctl_reg;
			msr_ops.status	= smca_status_reg;
			msr_ops.addr	= smca_addr_reg;
			msr_ops.misc	= smca_misc_reg;
		}
1727
		mce_amd_feature_init(c);
1728

1729
		break;
1730 1731
		}

L
Linus Torvalds 已提交
1732 1733 1734 1735 1736
	default:
		break;
	}
}

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
static void __mcheck_cpu_clear_vendor(struct cpuinfo_x86 *c)
{
	switch (c->x86_vendor) {
	case X86_VENDOR_INTEL:
		mce_intel_feature_clear(c);
		break;
	default:
		break;
	}
}

1748
static void mce_start_timer(struct timer_list *t)
1749
{
1750
	unsigned long iv = check_interval * HZ;
1751

1752
	if (mca_cfg.ignore_ce || !iv)
1753 1754
		return;

1755 1756
	this_cpu_write(mce_next_interval, iv);
	__start_timer(t, iv);
1757 1758
}

1759 1760 1761 1762 1763 1764 1765 1766
static void __mcheck_cpu_setup_timer(void)
{
	struct timer_list *t = this_cpu_ptr(&mce_timer);
	unsigned int cpu = smp_processor_id();

	setup_pinned_timer(t, mce_timer_fn, cpu);
}

T
Thomas Gleixner 已提交
1767 1768
static void __mcheck_cpu_init_timer(void)
{
1769
	struct timer_list *t = this_cpu_ptr(&mce_timer);
T
Thomas Gleixner 已提交
1770 1771
	unsigned int cpu = smp_processor_id();

1772
	setup_pinned_timer(t, mce_timer_fn, cpu);
1773
	mce_start_timer(t);
T
Thomas Gleixner 已提交
1774 1775
}

A
Andi Kleen 已提交
1776 1777 1778
/* Handle unconfigured int18 (should never happen) */
static void unexpected_machine_check(struct pt_regs *regs, long error_code)
{
1779
	pr_err("CPU#%d: Unexpected int18 (Machine Check)\n",
A
Andi Kleen 已提交
1780 1781 1782 1783 1784 1785 1786
	       smp_processor_id());
}

/* Call the installed machine check handler for this CPU setup. */
void (*machine_check_vector)(struct pt_regs *, long error_code) =
						unexpected_machine_check;

1787
/*
L
Linus Torvalds 已提交
1788
 * Called for each booted CPU to set up machine checks.
I
Ingo Molnar 已提交
1789
 * Must be called with preempt off:
L
Linus Torvalds 已提交
1790
 */
1791
void mcheck_cpu_init(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1792
{
1793
	if (mca_cfg.disabled)
1794 1795
		return;

1796 1797
	if (__mcheck_cpu_ancient_init(c))
		return;
1798

1799
	if (!mce_available(c))
L
Linus Torvalds 已提交
1800 1801
		return;

1802
	if (__mcheck_cpu_cap_init() < 0 || __mcheck_cpu_apply_quirks(c) < 0) {
1803
		mca_cfg.disabled = true;
1804 1805 1806
		return;
	}

1807 1808 1809 1810 1811 1812
	if (mce_gen_pool_init()) {
		mca_cfg.disabled = true;
		pr_emerg("Couldn't allocate MCE records pool!\n");
		return;
	}

1813 1814
	machine_check_vector = do_machine_check;

1815 1816
	__mcheck_cpu_init_generic();
	__mcheck_cpu_init_vendor(c);
1817
	__mcheck_cpu_init_clear_banks();
1818
	__mcheck_cpu_setup_timer();
L
Linus Torvalds 已提交
1819 1820
}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
/*
 * Called for each booted CPU to clear some machine checks opt-ins
 */
void mcheck_cpu_clear(struct cpuinfo_x86 *c)
{
	if (mca_cfg.disabled)
		return;

	if (!mce_available(c))
		return;

	/*
	 * Possibly to clear general settings generic to x86
	 * __mcheck_cpu_clear_generic(c);
	 */
	__mcheck_cpu_clear_vendor(c);

L
Linus Torvalds 已提交
1838 1839 1840
}

/*
1841
 * mce_chrdev: Character device /dev/mcelog to read and clear the MCE log.
L
Linus Torvalds 已提交
1842 1843
 */

1844 1845 1846
static DEFINE_SPINLOCK(mce_chrdev_state_lock);
static int mce_chrdev_open_count;	/* #times opened */
static int mce_chrdev_open_exclu;	/* already open exclusive? */
T
Tim Hockin 已提交
1847

1848
static int mce_chrdev_open(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1849
{
1850
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1851

1852 1853 1854
	if (mce_chrdev_open_exclu ||
	    (mce_chrdev_open_count && (file->f_flags & O_EXCL))) {
		spin_unlock(&mce_chrdev_state_lock);
I
Ingo Molnar 已提交
1855

T
Tim Hockin 已提交
1856 1857 1858 1859
		return -EBUSY;
	}

	if (file->f_flags & O_EXCL)
1860 1861
		mce_chrdev_open_exclu = 1;
	mce_chrdev_open_count++;
T
Tim Hockin 已提交
1862

1863
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1864

1865
	return nonseekable_open(inode, file);
T
Tim Hockin 已提交
1866 1867
}

1868
static int mce_chrdev_release(struct inode *inode, struct file *file)
T
Tim Hockin 已提交
1869
{
1870
	spin_lock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1871

1872 1873
	mce_chrdev_open_count--;
	mce_chrdev_open_exclu = 0;
T
Tim Hockin 已提交
1874

1875
	spin_unlock(&mce_chrdev_state_lock);
T
Tim Hockin 已提交
1876 1877 1878 1879

	return 0;
}

1880 1881
static void collect_tscs(void *data)
{
L
Linus Torvalds 已提交
1882
	unsigned long *cpu_tsc = (unsigned long *)data;
1883

1884
	cpu_tsc[smp_processor_id()] = rdtsc();
1885
}
L
Linus Torvalds 已提交
1886

1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
static int mce_apei_read_done;

/* Collect MCE record of previous boot in persistent storage via APEI ERST. */
static int __mce_read_apei(char __user **ubuf, size_t usize)
{
	int rc;
	u64 record_id;
	struct mce m;

	if (usize < sizeof(struct mce))
		return -EINVAL;

	rc = apei_read_mce(&m, &record_id);
	/* Error or no more MCE record */
	if (rc <= 0) {
		mce_apei_read_done = 1;
1903 1904 1905 1906 1907 1908
		/*
		 * When ERST is disabled, mce_chrdev_read() should return
		 * "no record" instead of "no device."
		 */
		if (rc == -ENODEV)
			return 0;
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
		return rc;
	}
	rc = -EFAULT;
	if (copy_to_user(*ubuf, &m, sizeof(struct mce)))
		return rc;
	/*
	 * In fact, we should have cleared the record after that has
	 * been flushed to the disk or sent to network in
	 * /sbin/mcelog, but we have no interface to support that now,
	 * so just clear it to avoid duplication.
	 */
	rc = apei_clear_mce(record_id);
	if (rc) {
		mce_apei_read_done = 1;
		return rc;
	}
	*ubuf += sizeof(struct mce);

	return 0;
}

1930 1931
static ssize_t mce_chrdev_read(struct file *filp, char __user *ubuf,
				size_t usize, loff_t *off)
L
Linus Torvalds 已提交
1932
{
I
Ingo Molnar 已提交
1933
	char __user *buf = ubuf;
1934
	unsigned long *cpu_tsc;
1935
	unsigned prev, next;
L
Linus Torvalds 已提交
1936 1937
	int i, err;

1938
	cpu_tsc = kmalloc(nr_cpu_ids * sizeof(long), GFP_KERNEL);
1939 1940 1941
	if (!cpu_tsc)
		return -ENOMEM;

1942
	mutex_lock(&mce_chrdev_read_mutex);
1943 1944 1945 1946 1947 1948 1949

	if (!mce_apei_read_done) {
		err = __mce_read_apei(&buf, usize);
		if (err || buf != ubuf)
			goto out;
	}

1950
	next = mce_log_get_idx_check(mcelog.next);
L
Linus Torvalds 已提交
1951 1952

	/* Only supports full reads right now */
1953 1954 1955
	err = -EINVAL;
	if (*off != 0 || usize < MCE_LOG_LEN*sizeof(struct mce))
		goto out;
L
Linus Torvalds 已提交
1956 1957

	err = 0;
1958 1959 1960 1961
	prev = 0;
	do {
		for (i = prev; i < next; i++) {
			unsigned long start = jiffies;
H
Hidetoshi Seto 已提交
1962
			struct mce *m = &mcelog.entry[i];
1963

H
Hidetoshi Seto 已提交
1964
			while (!m->finished) {
1965
				if (time_after_eq(jiffies, start + 2)) {
H
Hidetoshi Seto 已提交
1966
					memset(m, 0, sizeof(*m));
1967 1968 1969
					goto timeout;
				}
				cpu_relax();
1970
			}
1971
			smp_rmb();
H
Hidetoshi Seto 已提交
1972 1973
			err |= copy_to_user(buf, m, sizeof(*m));
			buf += sizeof(*m);
1974 1975
timeout:
			;
1976
		}
L
Linus Torvalds 已提交
1977

1978 1979 1980 1981 1982
		memset(mcelog.entry + prev, 0,
		       (next - prev) * sizeof(struct mce));
		prev = next;
		next = cmpxchg(&mcelog.next, prev, 0);
	} while (next != prev);
L
Linus Torvalds 已提交
1983

1984
	synchronize_sched();
L
Linus Torvalds 已提交
1985

1986 1987 1988 1989
	/*
	 * Collect entries that were still getting written before the
	 * synchronize.
	 */
1990
	on_each_cpu(collect_tscs, cpu_tsc, 1);
I
Ingo Molnar 已提交
1991

1992
	for (i = next; i < MCE_LOG_LEN; i++) {
H
Hidetoshi Seto 已提交
1993 1994 1995 1996
		struct mce *m = &mcelog.entry[i];

		if (m->finished && m->tsc < cpu_tsc[m->cpu]) {
			err |= copy_to_user(buf, m, sizeof(*m));
L
Linus Torvalds 已提交
1997
			smp_rmb();
H
Hidetoshi Seto 已提交
1998 1999
			buf += sizeof(*m);
			memset(m, 0, sizeof(*m));
L
Linus Torvalds 已提交
2000
		}
2001
	}
2002 2003 2004 2005 2006

	if (err)
		err = -EFAULT;

out:
2007
	mutex_unlock(&mce_chrdev_read_mutex);
2008
	kfree(cpu_tsc);
I
Ingo Molnar 已提交
2009

2010
	return err ? err : buf - ubuf;
L
Linus Torvalds 已提交
2011 2012
}

2013
static unsigned int mce_chrdev_poll(struct file *file, poll_table *wait)
2014
{
2015
	poll_wait(file, &mce_chrdev_wait, wait);
2016
	if (READ_ONCE(mcelog.next))
2017
		return POLLIN | POLLRDNORM;
2018 2019
	if (!mce_apei_read_done && apei_check_mce())
		return POLLIN | POLLRDNORM;
2020 2021 2022
	return 0;
}

2023 2024
static long mce_chrdev_ioctl(struct file *f, unsigned int cmd,
				unsigned long arg)
L
Linus Torvalds 已提交
2025 2026
{
	int __user *p = (int __user *)arg;
2027

L
Linus Torvalds 已提交
2028
	if (!capable(CAP_SYS_ADMIN))
2029
		return -EPERM;
I
Ingo Molnar 已提交
2030

L
Linus Torvalds 已提交
2031
	switch (cmd) {
2032
	case MCE_GET_RECORD_LEN:
L
Linus Torvalds 已提交
2033 2034
		return put_user(sizeof(struct mce), p);
	case MCE_GET_LOG_LEN:
2035
		return put_user(MCE_LOG_LEN, p);
L
Linus Torvalds 已提交
2036 2037
	case MCE_GETCLEAR_FLAGS: {
		unsigned flags;
2038 2039

		do {
L
Linus Torvalds 已提交
2040
			flags = mcelog.flags;
2041
		} while (cmpxchg(&mcelog.flags, flags, 0) != flags);
I
Ingo Molnar 已提交
2042

2043
		return put_user(flags, p);
L
Linus Torvalds 已提交
2044 2045
	}
	default:
2046 2047
		return -ENOTTY;
	}
L
Linus Torvalds 已提交
2048 2049
}

2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
static ssize_t (*mce_write)(struct file *filp, const char __user *ubuf,
			    size_t usize, loff_t *off);

void register_mce_write_callback(ssize_t (*fn)(struct file *filp,
			     const char __user *ubuf,
			     size_t usize, loff_t *off))
{
	mce_write = fn;
}
EXPORT_SYMBOL_GPL(register_mce_write_callback);

2061 2062
static ssize_t mce_chrdev_write(struct file *filp, const char __user *ubuf,
				size_t usize, loff_t *off)
2063 2064 2065 2066 2067 2068 2069 2070
{
	if (mce_write)
		return mce_write(filp, ubuf, usize, off);
	else
		return -EINVAL;
}

static const struct file_operations mce_chrdev_ops = {
2071 2072 2073
	.open			= mce_chrdev_open,
	.release		= mce_chrdev_release,
	.read			= mce_chrdev_read,
2074
	.write			= mce_chrdev_write,
2075 2076 2077
	.poll			= mce_chrdev_poll,
	.unlocked_ioctl		= mce_chrdev_ioctl,
	.llseek			= no_llseek,
L
Linus Torvalds 已提交
2078 2079
};

2080
static struct miscdevice mce_chrdev_device = {
L
Linus Torvalds 已提交
2081 2082 2083 2084 2085
	MISC_MCELOG_MINOR,
	"mcelog",
	&mce_chrdev_ops,
};

2086 2087 2088
static void __mce_disable_bank(void *arg)
{
	int bank = *((int *)arg);
2089
	__clear_bit(bank, this_cpu_ptr(mce_poll_banks));
2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104
	cmci_disable_bank(bank);
}

void mce_disable_bank(int bank)
{
	if (bank >= mca_cfg.banks) {
		pr_warn(FW_BUG
			"Ignoring request to disable invalid MCA bank %d.\n",
			bank);
		return;
	}
	set_bit(bank, mce_banks_ce_disabled);
	on_each_cpu(__mce_disable_bank, &bank, 1);
}

H
Hidetoshi Seto 已提交
2105
/*
2106 2107
 * mce=off Disables machine check
 * mce=no_cmci Disables CMCI
2108
 * mce=no_lmce Disables LMCE
2109 2110
 * mce=dont_log_ce Clears corrected events silently, no log created for CEs.
 * mce=ignore_ce Disables polling and CMCI, corrected events are not cleared.
2111 2112 2113
 * mce=TOLERANCELEVEL[,monarchtimeout] (number, see above)
 *	monarchtimeout is how long to wait for other CPUs on machine
 *	check, or 0 to not wait
H
Hidetoshi Seto 已提交
2114 2115
 * mce=bootlog Log MCEs from before booting. Disabled by default on AMD.
 * mce=nobootlog Don't log MCEs from before booting.
2116
 * mce=bios_cmci_threshold Don't program the CMCI threshold
2117
 * mce=recovery force enable memcpy_mcsafe()
H
Hidetoshi Seto 已提交
2118
 */
L
Linus Torvalds 已提交
2119 2120
static int __init mcheck_enable(char *str)
{
2121 2122
	struct mca_config *cfg = &mca_cfg;

2123
	if (*str == 0) {
2124
		enable_p5_mce();
2125 2126
		return 1;
	}
2127 2128
	if (*str == '=')
		str++;
L
Linus Torvalds 已提交
2129
	if (!strcmp(str, "off"))
2130
		cfg->disabled = true;
2131
	else if (!strcmp(str, "no_cmci"))
2132
		cfg->cmci_disabled = true;
2133 2134
	else if (!strcmp(str, "no_lmce"))
		cfg->lmce_disabled = true;
2135
	else if (!strcmp(str, "dont_log_ce"))
2136
		cfg->dont_log_ce = true;
2137
	else if (!strcmp(str, "ignore_ce"))
2138
		cfg->ignore_ce = true;
H
Hidetoshi Seto 已提交
2139
	else if (!strcmp(str, "bootlog") || !strcmp(str, "nobootlog"))
2140
		cfg->bootlog = (str[0] == 'b');
2141
	else if (!strcmp(str, "bios_cmci_threshold"))
2142
		cfg->bios_cmci_threshold = true;
2143 2144
	else if (!strcmp(str, "recovery"))
		cfg->recovery = true;
2145
	else if (isdigit(str[0])) {
2146
		if (get_option(&str, &cfg->tolerant) == 2)
2147
			get_option(&str, &(cfg->monarch_timeout));
2148
	} else {
2149
		pr_info("mce argument %s ignored. Please use /sys\n", str);
H
Hidetoshi Seto 已提交
2150 2151
		return 0;
	}
2152
	return 1;
L
Linus Torvalds 已提交
2153
}
2154
__setup("mce", mcheck_enable);
L
Linus Torvalds 已提交
2155

2156
int __init mcheck_init(void)
2157
{
2158
	mcheck_intel_therm_init();
2159
	mce_register_decode_chain(&mce_srao_nb);
2160
	mce_register_decode_chain(&mce_default_nb);
2161
	mcheck_vendor_init_severity();
2162

2163
	INIT_WORK(&mce_work, mce_gen_pool_process);
2164 2165
	init_irq_work(&mce_irq_work, mce_irq_work_cb);

2166 2167 2168
	return 0;
}

2169
/*
2170
 * mce_syscore: PM support
2171
 */
L
Linus Torvalds 已提交
2172

2173 2174 2175 2176
/*
 * Disable machine checks on suspend and shutdown. We can't really handle
 * them later.
 */
2177
static void mce_disable_error_reporting(void)
2178 2179 2180
{
	int i;

2181
	for (i = 0; i < mca_cfg.banks; i++) {
2182
		struct mce_bank *b = &mce_banks[i];
2183

2184
		if (b->init)
2185
			wrmsrl(msr_ops.ctl(i), 0);
2186
	}
2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201
	return;
}

static void vendor_disable_error_reporting(void)
{
	/*
	 * Don't clear on Intel CPUs. Some of these MSRs are socket-wide.
	 * Disabling them for just a single offlined CPU is bad, since it will
	 * inhibit reporting for all shared resources on the socket like the
	 * last level cache (LLC), the integrated memory controller (iMC), etc.
	 */
	if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		return;

	mce_disable_error_reporting();
2202 2203
}

2204
static int mce_syscore_suspend(void)
2205
{
2206 2207
	vendor_disable_error_reporting();
	return 0;
2208 2209
}

2210
static void mce_syscore_shutdown(void)
2211
{
2212
	vendor_disable_error_reporting();
2213 2214
}

I
Ingo Molnar 已提交
2215 2216 2217 2218 2219
/*
 * On resume clear all MCE state. Don't want to see leftovers from the BIOS.
 * Only one CPU is active at this time, the others get re-added later using
 * CPU hotplug:
 */
2220
static void mce_syscore_resume(void)
L
Linus Torvalds 已提交
2221
{
2222
	__mcheck_cpu_init_generic();
2223
	__mcheck_cpu_init_vendor(raw_cpu_ptr(&cpu_info));
2224
	__mcheck_cpu_init_clear_banks();
L
Linus Torvalds 已提交
2225 2226
}

2227
static struct syscore_ops mce_syscore_ops = {
2228 2229 2230
	.suspend	= mce_syscore_suspend,
	.shutdown	= mce_syscore_shutdown,
	.resume		= mce_syscore_resume,
2231 2232
};

2233
/*
2234
 * mce_device: Sysfs support
2235 2236
 */

2237 2238
static void mce_cpu_restart(void *data)
{
2239
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2240
		return;
2241
	__mcheck_cpu_init_generic();
2242
	__mcheck_cpu_init_clear_banks();
2243
	__mcheck_cpu_init_timer();
2244 2245
}

L
Linus Torvalds 已提交
2246
/* Reinit MCEs after user configuration changes */
2247 2248
static void mce_restart(void)
{
2249
	mce_timer_delete_all();
2250
	on_each_cpu(mce_cpu_restart, NULL, 1);
L
Linus Torvalds 已提交
2251 2252
}

2253
/* Toggle features for corrected errors */
2254
static void mce_disable_cmci(void *data)
2255
{
2256
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2257 2258 2259 2260 2261 2262
		return;
	cmci_clear();
}

static void mce_enable_ce(void *all)
{
2263
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2264 2265 2266 2267
		return;
	cmci_reenable();
	cmci_recheck();
	if (all)
2268
		__mcheck_cpu_init_timer();
2269 2270
}

2271
static struct bus_type mce_subsys = {
I
Ingo Molnar 已提交
2272
	.name		= "machinecheck",
2273
	.dev_name	= "machinecheck",
L
Linus Torvalds 已提交
2274 2275
};

2276
DEFINE_PER_CPU(struct device *, mce_device);
I
Ingo Molnar 已提交
2277

2278
static inline struct mce_bank *attr_to_bank(struct device_attribute *attr)
2279 2280 2281
{
	return container_of(attr, struct mce_bank, attr);
}
2282

2283
static ssize_t show_bank(struct device *s, struct device_attribute *attr,
2284 2285
			 char *buf)
{
2286
	return sprintf(buf, "%llx\n", attr_to_bank(attr)->ctl);
2287 2288
}

2289
static ssize_t set_bank(struct device *s, struct device_attribute *attr,
H
Hidetoshi Seto 已提交
2290
			const char *buf, size_t size)
2291
{
H
Hidetoshi Seto 已提交
2292
	u64 new;
I
Ingo Molnar 已提交
2293

2294
	if (kstrtou64(buf, 0, &new) < 0)
2295
		return -EINVAL;
I
Ingo Molnar 已提交
2296

2297
	attr_to_bank(attr)->ctl = new;
2298
	mce_restart();
I
Ingo Molnar 已提交
2299

H
Hidetoshi Seto 已提交
2300
	return size;
2301
}
2302

I
Ingo Molnar 已提交
2303
static ssize_t
2304
show_trigger(struct device *s, struct device_attribute *attr, char *buf)
2305
{
2306
	strcpy(buf, mce_helper);
2307
	strcat(buf, "\n");
2308
	return strlen(mce_helper) + 1;
2309 2310
}

2311
static ssize_t set_trigger(struct device *s, struct device_attribute *attr,
I
Ingo Molnar 已提交
2312
				const char *buf, size_t siz)
2313 2314
{
	char *p;
I
Ingo Molnar 已提交
2315

2316 2317 2318
	strncpy(mce_helper, buf, sizeof(mce_helper));
	mce_helper[sizeof(mce_helper)-1] = 0;
	p = strchr(mce_helper, '\n');
I
Ingo Molnar 已提交
2319

2320
	if (p)
I
Ingo Molnar 已提交
2321 2322
		*p = 0;

2323
	return strlen(mce_helper) + !!p;
2324 2325
}

2326 2327
static ssize_t set_ignore_ce(struct device *s,
			     struct device_attribute *attr,
2328 2329 2330 2331
			     const char *buf, size_t size)
{
	u64 new;

2332
	if (kstrtou64(buf, 0, &new) < 0)
2333 2334
		return -EINVAL;

2335
	if (mca_cfg.ignore_ce ^ !!new) {
2336 2337
		if (new) {
			/* disable ce features */
2338 2339
			mce_timer_delete_all();
			on_each_cpu(mce_disable_cmci, NULL, 1);
2340
			mca_cfg.ignore_ce = true;
2341 2342
		} else {
			/* enable ce features */
2343
			mca_cfg.ignore_ce = false;
2344 2345 2346 2347 2348 2349
			on_each_cpu(mce_enable_ce, (void *)1, 1);
		}
	}
	return size;
}

2350 2351
static ssize_t set_cmci_disabled(struct device *s,
				 struct device_attribute *attr,
2352 2353 2354 2355
				 const char *buf, size_t size)
{
	u64 new;

2356
	if (kstrtou64(buf, 0, &new) < 0)
2357 2358
		return -EINVAL;

2359
	if (mca_cfg.cmci_disabled ^ !!new) {
2360 2361
		if (new) {
			/* disable cmci */
2362
			on_each_cpu(mce_disable_cmci, NULL, 1);
2363
			mca_cfg.cmci_disabled = true;
2364 2365
		} else {
			/* enable cmci */
2366
			mca_cfg.cmci_disabled = false;
2367 2368 2369 2370 2371 2372
			on_each_cpu(mce_enable_ce, NULL, 1);
		}
	}
	return size;
}

2373 2374
static ssize_t store_int_with_restart(struct device *s,
				      struct device_attribute *attr,
2375 2376
				      const char *buf, size_t size)
{
2377
	ssize_t ret = device_store_int(s, attr, buf, size);
2378 2379 2380 2381
	mce_restart();
	return ret;
}

2382
static DEVICE_ATTR(trigger, 0644, show_trigger, set_trigger);
2383
static DEVICE_INT_ATTR(tolerant, 0644, mca_cfg.tolerant);
2384
static DEVICE_INT_ATTR(monarch_timeout, 0644, mca_cfg.monarch_timeout);
2385
static DEVICE_BOOL_ATTR(dont_log_ce, 0644, mca_cfg.dont_log_ce);
I
Ingo Molnar 已提交
2386

2387 2388
static struct dev_ext_attribute dev_attr_check_interval = {
	__ATTR(check_interval, 0644, device_show_int, store_int_with_restart),
2389 2390
	&check_interval
};
I
Ingo Molnar 已提交
2391

2392
static struct dev_ext_attribute dev_attr_ignore_ce = {
2393 2394
	__ATTR(ignore_ce, 0644, device_show_bool, set_ignore_ce),
	&mca_cfg.ignore_ce
2395 2396
};

2397
static struct dev_ext_attribute dev_attr_cmci_disabled = {
2398 2399
	__ATTR(cmci_disabled, 0644, device_show_bool, set_cmci_disabled),
	&mca_cfg.cmci_disabled
2400 2401
};

2402 2403 2404 2405 2406 2407 2408 2409
static struct device_attribute *mce_device_attrs[] = {
	&dev_attr_tolerant.attr,
	&dev_attr_check_interval.attr,
	&dev_attr_trigger,
	&dev_attr_monarch_timeout.attr,
	&dev_attr_dont_log_ce.attr,
	&dev_attr_ignore_ce.attr,
	&dev_attr_cmci_disabled.attr,
2410 2411
	NULL
};
L
Linus Torvalds 已提交
2412

2413
static cpumask_var_t mce_device_initialized;
2414

2415 2416 2417 2418 2419
static void mce_device_release(struct device *dev)
{
	kfree(dev);
}

2420
/* Per cpu device init. All of the cpus still share the same ctrl bank: */
2421
static int mce_device_create(unsigned int cpu)
L
Linus Torvalds 已提交
2422
{
2423
	struct device *dev;
L
Linus Torvalds 已提交
2424
	int err;
2425
	int i, j;
2426

A
Andreas Herrmann 已提交
2427
	if (!mce_available(&boot_cpu_data))
2428 2429
		return -EIO;

2430 2431 2432 2433
	dev = per_cpu(mce_device, cpu);
	if (dev)
		return 0;

2434 2435 2436
	dev = kzalloc(sizeof *dev, GFP_KERNEL);
	if (!dev)
		return -ENOMEM;
2437 2438
	dev->id  = cpu;
	dev->bus = &mce_subsys;
2439
	dev->release = &mce_device_release;
2440

2441
	err = device_register(dev);
2442 2443
	if (err) {
		put_device(dev);
2444
		return err;
2445
	}
2446

2447 2448
	for (i = 0; mce_device_attrs[i]; i++) {
		err = device_create_file(dev, mce_device_attrs[i]);
2449 2450 2451
		if (err)
			goto error;
	}
2452
	for (j = 0; j < mca_cfg.banks; j++) {
2453
		err = device_create_file(dev, &mce_banks[j].attr);
2454 2455 2456
		if (err)
			goto error2;
	}
2457
	cpumask_set_cpu(cpu, mce_device_initialized);
2458
	per_cpu(mce_device, cpu) = dev;
2459

2460
	return 0;
2461
error2:
2462
	while (--j >= 0)
2463
		device_remove_file(dev, &mce_banks[j].attr);
2464
error:
I
Ingo Molnar 已提交
2465
	while (--i >= 0)
2466
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2467

2468
	device_unregister(dev);
2469

2470 2471 2472
	return err;
}

2473
static void mce_device_remove(unsigned int cpu)
2474
{
2475
	struct device *dev = per_cpu(mce_device, cpu);
2476 2477
	int i;

2478
	if (!cpumask_test_cpu(cpu, mce_device_initialized))
2479 2480
		return;

2481 2482
	for (i = 0; mce_device_attrs[i]; i++)
		device_remove_file(dev, mce_device_attrs[i]);
I
Ingo Molnar 已提交
2483

2484
	for (i = 0; i < mca_cfg.banks; i++)
2485
		device_remove_file(dev, &mce_banks[i].attr);
I
Ingo Molnar 已提交
2486

2487 2488
	device_unregister(dev);
	cpumask_clear_cpu(cpu, mce_device_initialized);
2489
	per_cpu(mce_device, cpu) = NULL;
2490 2491
}

2492
/* Make sure there are no machine checks on offlined CPUs. */
2493
static void mce_disable_cpu(void)
2494
{
2495
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2496
		return;
2497

2498
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2499
		cmci_clear();
2500

2501
	vendor_disable_error_reporting();
2502 2503
}

2504
static void mce_reenable_cpu(void)
2505
{
I
Ingo Molnar 已提交
2506
	int i;
2507

2508
	if (!mce_available(raw_cpu_ptr(&cpu_info)))
2509
		return;
I
Ingo Molnar 已提交
2510

2511
	if (!cpuhp_tasks_frozen)
A
Andi Kleen 已提交
2512
		cmci_reenable();
2513
	for (i = 0; i < mca_cfg.banks; i++) {
2514
		struct mce_bank *b = &mce_banks[i];
2515

2516
		if (b->init)
2517
			wrmsrl(msr_ops.ctl(i), b->ctl);
2518
	}
2519 2520
}

2521
static int mce_cpu_dead(unsigned int cpu)
2522
{
2523
	mce_intel_hcpu_update(cpu);
2524

2525 2526 2527 2528
	/* intentionally ignoring frozen here */
	if (!cpuhp_tasks_frozen)
		cmci_rediscover();
	return 0;
2529 2530
}

2531
static int mce_cpu_online(unsigned int cpu)
2532
{
2533
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2534
	int ret;
2535

2536
	mce_device_create(cpu);
B
Borislav Petkov 已提交
2537

2538 2539 2540 2541
	ret = mce_threshold_create_device(cpu);
	if (ret) {
		mce_device_remove(cpu);
		return ret;
2542
	}
2543
	mce_reenable_cpu();
2544
	mce_start_timer(t);
2545
	return 0;
2546 2547
}

2548 2549
static int mce_cpu_pre_down(unsigned int cpu)
{
2550
	struct timer_list *t = this_cpu_ptr(&mce_timer);
2551 2552 2553 2554 2555 2556 2557

	mce_disable_cpu();
	del_timer_sync(t);
	mce_threshold_remove_device(cpu);
	mce_device_remove(cpu);
	return 0;
}
2558

2559
static __init void mce_init_banks(void)
2560 2561 2562
{
	int i;

2563
	for (i = 0; i < mca_cfg.banks; i++) {
2564
		struct mce_bank *b = &mce_banks[i];
2565
		struct device_attribute *a = &b->attr;
I
Ingo Molnar 已提交
2566

2567
		sysfs_attr_init(&a->attr);
2568 2569
		a->attr.name	= b->attrname;
		snprintf(b->attrname, ATTR_LEN, "bank%d", i);
I
Ingo Molnar 已提交
2570 2571 2572 2573

		a->attr.mode	= 0644;
		a->show		= show_bank;
		a->store	= set_bank;
2574 2575 2576
	}
}

2577
static __init int mcheck_init_device(void)
2578
{
2579
	enum cpuhp_state hp_online;
2580 2581
	int err;

2582 2583 2584 2585
	if (!mce_available(&boot_cpu_data)) {
		err = -EIO;
		goto err_out;
	}
2586

2587 2588 2589 2590
	if (!zalloc_cpumask_var(&mce_device_initialized, GFP_KERNEL)) {
		err = -ENOMEM;
		goto err_out;
	}
2591

2592
	mce_init_banks();
2593

2594
	err = subsys_system_register(&mce_subsys, NULL);
2595
	if (err)
2596
		goto err_out_mem;
2597

2598 2599 2600 2601
	err = cpuhp_setup_state(CPUHP_X86_MCE_DEAD, "x86/mce:dead", NULL,
				mce_cpu_dead);
	if (err)
		goto err_out_mem;
2602

2603 2604 2605
	err = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, "x86/mce:online",
				mce_cpu_online, mce_cpu_pre_down);
	if (err < 0)
2606
		goto err_out_online;
2607
	hp_online = err;
2608

2609 2610
	register_syscore_ops(&mce_syscore_ops);

2611
	/* register character device /dev/mcelog */
2612 2613 2614 2615 2616 2617 2618 2619
	err = misc_register(&mce_chrdev_device);
	if (err)
		goto err_register;

	return 0;

err_register:
	unregister_syscore_ops(&mce_syscore_ops);
2620
	cpuhp_remove_state(hp_online);
2621

2622 2623
err_out_online:
	cpuhp_remove_state(CPUHP_X86_MCE_DEAD);
2624 2625 2626 2627 2628 2629

err_out_mem:
	free_cpumask_var(mce_device_initialized);

err_out:
	pr_err("Unable to init device /dev/mcelog (rc: %d)\n", err);
I
Ingo Molnar 已提交
2630

L
Linus Torvalds 已提交
2631 2632
	return err;
}
2633
device_initcall_sync(mcheck_init_device);
I
Ingo Molnar 已提交
2634

2635 2636 2637 2638 2639
/*
 * Old style boot options parsing. Only for compatibility.
 */
static int __init mcheck_disable(char *str)
{
2640
	mca_cfg.disabled = true;
2641 2642 2643
	return 1;
}
__setup("nomce", mcheck_disable);
I
Ingo Molnar 已提交
2644

2645 2646
#ifdef CONFIG_DEBUG_FS
struct dentry *mce_get_debugfs_dir(void)
I
Ingo Molnar 已提交
2647
{
2648
	static struct dentry *dmce;
I
Ingo Molnar 已提交
2649

2650 2651
	if (!dmce)
		dmce = debugfs_create_dir("mce", NULL);
I
Ingo Molnar 已提交
2652

2653 2654
	return dmce;
}
I
Ingo Molnar 已提交
2655

2656 2657 2658
static void mce_reset(void)
{
	cpu_missing = 0;
2659
	atomic_set(&mce_fake_panicked, 0);
2660 2661 2662 2663
	atomic_set(&mce_executing, 0);
	atomic_set(&mce_callin, 0);
	atomic_set(&global_nwo, 0);
}
I
Ingo Molnar 已提交
2664

2665 2666 2667 2668
static int fake_panic_get(void *data, u64 *val)
{
	*val = fake_panic;
	return 0;
I
Ingo Molnar 已提交
2669 2670
}

2671
static int fake_panic_set(void *data, u64 val)
I
Ingo Molnar 已提交
2672
{
2673 2674 2675
	mce_reset();
	fake_panic = val;
	return 0;
I
Ingo Molnar 已提交
2676 2677
}

2678 2679
DEFINE_SIMPLE_ATTRIBUTE(fake_panic_fops, fake_panic_get,
			fake_panic_set, "%llu\n");
2680

2681
static int __init mcheck_debugfs_init(void)
2682
{
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
	struct dentry *dmce, *ffake_panic;

	dmce = mce_get_debugfs_dir();
	if (!dmce)
		return -ENOMEM;
	ffake_panic = debugfs_create_file("fake_panic", 0444, dmce, NULL,
					  &fake_panic_fops);
	if (!ffake_panic)
		return -ENOMEM;

	return 0;
2694
}
2695 2696
#else
static int __init mcheck_debugfs_init(void) { return -EINVAL; }
2697
#endif
2698

2699 2700 2701
DEFINE_STATIC_KEY_FALSE(mcsafe_key);
EXPORT_SYMBOL_GPL(mcsafe_key);

2702 2703
static int __init mcheck_late_init(void)
{
2704 2705 2706
	if (mca_cfg.recovery)
		static_branch_inc(&mcsafe_key);

2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
	mcheck_debugfs_init();

	/*
	 * Flush out everything that has been logged during early boot, now that
	 * everything has been initialized (workqueues, decoders, ...).
	 */
	mce_schedule_work();

	return 0;
}
late_initcall(mcheck_late_init);