fsl_ssi.c 44.3 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38
#include <linux/ctype.h>
39 40
#include <linux/device.h>
#include <linux/delay.h>
41
#include <linux/mutex.h>
42
#include <linux/slab.h>
43
#include <linux/spinlock.h>
44
#include <linux/of.h>
45 46
#include <linux/of_address.h>
#include <linux/of_irq.h>
47
#include <linux/of_platform.h>
48 49 50 51 52 53

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
54
#include <sound/dmaengine_pcm.h>
55 56

#include "fsl_ssi.h"
57
#include "imx-pcm.h"
58

59 60 61 62
/* Define RX and TX to index ssi->regvals array; Can be 0 or 1 only */
#define RX 0
#define TX 1

63 64 65 66 67 68 69 70 71 72 73 74 75
/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
76 77 78 79 80 81 82
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | \
	 SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | \
	 SNDRV_PCM_FMTBIT_S24_BE)
83
#else
84 85 86 87 88 89 90
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | \
	 SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | \
	 SNDRV_PCM_FMTBIT_S24_LE)
91 92
#endif

93 94 95 96 97 98 99 100 101 102
/*
 * In AC97 mode, TXDIR bit is forced to 0 and TFDIR bit is forced to 1:
 *  - SSI inputs external bit clock and outputs frame sync clock -- CBM_CFS
 *  - Also have NB_NF to mark these two clocks will not be inverted
 */
#define FSLSSI_AC97_DAIFMT \
	(SND_SOC_DAIFMT_AC97 | \
	 SND_SOC_DAIFMT_CBM_CFS | \
	 SND_SOC_DAIFMT_NB_NF)

103 104 105 106 107 108 109 110 111 112 113 114
#define FSLSSI_SIER_DBG_RX_FLAGS \
	(SSI_SIER_RFF0_EN | \
	 SSI_SIER_RLS_EN | \
	 SSI_SIER_RFS_EN | \
	 SSI_SIER_ROE0_EN | \
	 SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS \
	(SSI_SIER_TFE0_EN | \
	 SSI_SIER_TLS_EN | \
	 SSI_SIER_TFS_EN | \
	 SSI_SIER_TUE0_EN | \
	 SSI_SIER_TFRC_EN)
115 116 117 118

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
119
	FSL_SSI_MX35,
120 121 122
	FSL_SSI_MX51,
};

123
struct fsl_ssi_regvals {
124 125 126 127 128 129
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

130 131 132
static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
133 134
	case REG_SSI_SACCEN:
	case REG_SSI_SACCDIS:
135 136 137 138 139 140 141 142 143
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
144 145 146 147 148 149 150 151 152 153 154 155
	case REG_SSI_STX0:
	case REG_SSI_STX1:
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SFCSR:
	case REG_SSI_SACNT:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
	case REG_SSI_SACCST:
	case REG_SSI_SOR:
156 157 158 159 160 161
		return true;
	default:
		return false;
	}
}

162 163 164
static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
165 166 167 168 169 170
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
171 172 173 174 175 176
		return true;
	default:
		return false;
	}
}

177 178 179
static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
180 181 182
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SACCST:
183 184 185 186 187 188
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
189
static const struct regmap_config fsl_ssi_regconfig = {
190
	.max_register = REG_SSI_SACCDIS,
M
Markus Pargmann 已提交
191 192 193 194
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
195
	.num_reg_defaults_raw = REG_SSI_SACCDIS / sizeof(uint32_t) + 1,
196 197
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
198
	.precious_reg = fsl_ssi_precious_reg,
199
	.writeable_reg = fsl_ssi_writeable_reg,
200
	.cache_type = REGCACHE_FLAT,
M
Markus Pargmann 已提交
201
};
202

203 204
struct fsl_ssi_soc_data {
	bool imx;
205
	bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
206 207 208 209
	bool offline_config;
	u32 sisr_write_mask;
};

210
/**
211
 * fsl_ssi: per-SSI private data
212
 *
N
Nicolin Chen 已提交
213
 * @regs: Pointer to the regmap registers
214
 * @irq: IRQ of this SSI
215 216 217
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
218
 * @streams: Mask of current active streams: BIT(TX) and BIT(RX)
219
 * @i2s_net: I2S and Network mode configurations of SCR register
220
 * @use_dma: DMA is used or FIQ with stream filter
N
Nicolin Chen 已提交
221 222 223 224 225
 * @use_dual_fifo: DMA with support for dual FIFO mode
 * @has_ipg_clk_name: If "ipg" is in the clock name list of device tree
 * @fifo_depth: Depth of the SSI FIFOs
 * @slot_width: Width of each DAI slot
 * @slots: Number of slots
226
 * @regvals: Specific RX/TX register settings
227
 *
N
Nicolin Chen 已提交
228 229
 * @clk: Clock source to access register
 * @baudclk: Clock source to generate bit and frame-sync clocks
230 231
 * @baudclk_streams: Active streams that are using baudclk
 *
N
Nicolin Chen 已提交
232 233 234
 * @regcache_sfcsr: Cache sfcsr register value during suspend and resume
 * @regcache_sacnt: Cache sacnt register value during suspend and resume
 *
235 236 237 238 239 240
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
N
Nicolin Chen 已提交
241 242
 * @pdev: Pointer to pdev when using fsl-ssi as sound card (ppc only)
 *        TODO: Should be replaced with simple-sound-card
243 244 245
 *
 * @dbg_stats: Debugging statistics
 *
246
 * @soc: SoC specific data
N
Nicolin Chen 已提交
247 248 249 250 251 252 253
 * @dev: Pointer to &pdev->dev
 *
 * @fifo_watermark: The FIFO watermark setting. Notifies DMA when there are
 *                  @fifo_watermark or fewer words in TX fifo or
 *                  @fifo_watermark or more empty words in RX fifo.
 * @dma_maxburst: Max number of words to transfer in one go. So far,
 *                this is always the same as fifo_watermark.
254
 *
N
Nicolin Chen 已提交
255
 * @ac97_reg_lock: Mutex lock to serialize AC97 register access operations
256
 */
257
struct fsl_ssi {
M
Markus Pargmann 已提交
258
	struct regmap *regs;
259
	int irq;
260
	struct snd_soc_dai_driver cpu_dai_drv;
261

262
	unsigned int dai_fmt;
263
	u8 streams;
264
	u8 i2s_net;
265
	bool use_dma;
266
	bool use_dual_fifo;
267
	bool has_ipg_clk_name;
268
	unsigned int fifo_depth;
269 270
	unsigned int slot_width;
	unsigned int slots;
271
	struct fsl_ssi_regvals regvals[2];
272

273
	struct clk *clk;
274
	struct clk *baudclk;
275
	unsigned int baudclk_streams;
276

277
	u32 regcache_sfcsr;
278
	u32 regcache_sacnt;
279

280 281
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
282 283
	dma_addr_t ssi_phys;

284
	struct imx_pcm_fiq_params fiq_params;
285 286

	struct platform_device *pdev;
287

288
	struct fsl_ssi_dbg dbg_stats;
289

290
	const struct fsl_ssi_soc_data *soc;
291
	struct device *dev;
292 293 294

	u32 fifo_watermark;
	u32 dma_maxburst;
295 296

	struct mutex ac97_reg_lock;
297
};
298 299

/*
N
Nicolin Chen 已提交
300
 * SoC specific data
301
 *
N
Nicolin Chen 已提交
302 303 304 305 306 307 308 309 310 311 312
 * Notes:
 * 1) SSI in earlier SoCS has critical bits in control registers that
 *    cannot be changed after SSI starts running -- a software reset
 *    (set SSIEN to 0) is required to change their values. So adding
 *    an offline_config flag for these SoCs.
 * 2) SDMA is available since imx35. However, imx35 does not support
 *    DMA bits changing when SSI is running, so set offline_config.
 * 3) imx51 and later versions support register configurations when
 *    SSI is running (SSIEN); For these versions, DMA needs to be
 *    configured before SSI sends DMA request to avoid an undefined
 *    DMA request on the SDMA side.
313 314
 */

315 316 317
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
318
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
319 320
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
321 322 323 324
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
325
	.imx21regs = true,
326 327 328 329 330 331 332
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
333
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
334 335
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
336 337 338 339 340
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
341
	.sisr_write_mask = SSI_SISR_ROE0 | SSI_SISR_ROE1 |
342
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
343 344 345 346 347 348 349 350 351 352 353
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

354
static bool fsl_ssi_is_ac97(struct fsl_ssi *ssi)
355
{
356
	return (ssi->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
357
		SND_SOC_DAIFMT_AC97;
358 359
}

360
static bool fsl_ssi_is_i2s_master(struct fsl_ssi *ssi)
361
{
362
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
363 364 365
		SND_SOC_DAIFMT_CBS_CFS;
}

366
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi *ssi)
367
{
368
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
369 370
		SND_SOC_DAIFMT_CBM_CFS;
}
N
Nicolin Chen 已提交
371

372
/**
N
Nicolin Chen 已提交
373
 * Interrupt handler to gather states
374 375 376
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
377 378
	struct fsl_ssi *ssi = dev_id;
	struct regmap *regs = ssi->regs;
379
	__be32 sisr;
380
	__be32 sisr2;
381

382
	regmap_read(regs, REG_SSI_SISR, &sisr);
383

384
	sisr2 = sisr & ssi->soc->sisr_write_mask;
385 386
	/* Clear the bits that we set */
	if (sisr2)
387
		regmap_write(regs, REG_SSI_SISR, sisr2);
388

389
	fsl_ssi_dbg_isr(&ssi->dbg_stats, sisr);
390

391
	return IRQ_HANDLED;
392 393
}

N
Nicolin Chen 已提交
394
/**
395 396 397 398 399 400
 * Set SCR, SIER, STCR and SRCR registers with cached values in regvals
 *
 * Notes:
 * 1) For offline_config SoCs, enable all necessary bits of both streams
 *    when 1st stream starts, even if the opposite stream will not start
 * 2) It also clears FIFO before setting regvals; SOR is safe to set online
401
 */
402
static void fsl_ssi_config_enable(struct fsl_ssi *ssi, bool tx)
403
{
404
	struct fsl_ssi_regvals *vals = ssi->regvals;
405 406
	int dir = tx ? TX : RX;
	u32 sier, srcr, stcr;
407

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
	/* Clear dirty data in the FIFO; It also prevents channel slipping */
	regmap_update_bits(ssi->regs, REG_SSI_SOR,
			   SSI_SOR_xX_CLR(tx), SSI_SOR_xX_CLR(tx));

	/*
	 * On offline_config SoCs, SxCR and SIER are already configured when
	 * the previous stream started. So skip all SxCR and SIER settings
	 * to prevent online reconfigurations, then jump to set SCR directly
	 */
	if (ssi->soc->offline_config && ssi->streams)
		goto enable_scr;

	if (ssi->soc->offline_config) {
		/*
		 * Online reconfiguration not supported, so enable all bits for
		 * both streams at once to avoid necessity of reconfigurations
		 */
		srcr = vals[RX].srcr | vals[TX].srcr;
		stcr = vals[RX].stcr | vals[TX].stcr;
		sier = vals[RX].sier | vals[TX].sier;
428
	} else {
429 430 431 432
		/* Otherwise, only set bits for the current stream */
		srcr = vals[dir].srcr;
		stcr = vals[dir].stcr;
		sier = vals[dir].sier;
433
	}
434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471

	/* Configure SRCR, STCR and SIER at once */
	regmap_update_bits(ssi->regs, REG_SSI_SRCR, srcr, srcr);
	regmap_update_bits(ssi->regs, REG_SSI_STCR, stcr, stcr);
	regmap_update_bits(ssi->regs, REG_SSI_SIER, sier, sier);

enable_scr:
	/*
	 * Start DMA before setting TE to avoid FIFO underrun
	 * which may cause a channel slip or a channel swap
	 *
	 * TODO: FIQ cases might also need this upon testing
	 */
	if (ssi->use_dma && tx) {
		int try = 100;
		u32 sfcsr;

		/* Enable SSI first to send TX DMA request */
		regmap_update_bits(ssi->regs, REG_SSI_SCR,
				   SSI_SCR_SSIEN, SSI_SCR_SSIEN);

		/* Busy wait until TX FIFO not empty -- DMA working */
		do {
			regmap_read(ssi->regs, REG_SSI_SFCSR, &sfcsr);
			if (SSI_SFCSR_TFCNT0(sfcsr))
				break;
		} while (--try);

		/* FIFO still empty -- something might be wrong */
		if (!SSI_SFCSR_TFCNT0(sfcsr))
			dev_warn(ssi->dev, "Timeout waiting TX FIFO filling\n");
	}
	/* Enable all remaining bits in SCR */
	regmap_update_bits(ssi->regs, REG_SSI_SCR,
			   vals[dir].scr, vals[dir].scr);

	/* Log the enabled stream to the mask */
	ssi->streams |= BIT(dir);
472 473
}

N
Nicolin Chen 已提交
474
/**
475
 * Exclude bits that are used by the opposite stream
476
 *
477 478
 * When both streams are active, disabling some bits for the current stream
 * might break the other stream if these bits are used by it.
479
 *
480 481 482
 * @vals : regvals of the current stream
 * @avals: regvals of the opposite stream
 * @aactive: active state of the opposite stream
483
 *
484 485 486
 *  1) XOR vals and avals to get the differences if the other stream is active;
 *     Otherwise, return current vals if the other stream is not active
 *  2) AND the result of 1) with the current vals
487
 */
488 489 490 491 492
#define _ssi_xor_shared_bits(vals, avals, aactive) \
	((vals) ^ ((avals) * (aactive)))

#define ssi_excl_shared_bits(vals, avals, aactive) \
	((vals) & _ssi_xor_shared_bits(vals, avals, aactive))
493

N
Nicolin Chen 已提交
494
/**
495 496 497 498 499 500
 * Unset SCR, SIER, STCR and SRCR registers with cached values in regvals
 *
 * Notes:
 * 1) For offline_config SoCs, to avoid online reconfigurations, disable all
 *    bits of both streams at once when the last stream is abort to end
 * 2) It also clears FIFO after unsetting regvals; SOR is safe to set online
501
 */
502
static void fsl_ssi_config_disable(struct fsl_ssi *ssi, bool tx)
503
{
504 505
	struct fsl_ssi_regvals *vals, *avals;
	u32 sier, srcr, stcr, scr;
506 507
	int adir = tx ? RX : TX;
	int dir = tx ? TX : RX;
508
	bool aactive;
M
Markus Pargmann 已提交
509

510 511
	/* Check if the opposite stream is active */
	aactive = ssi->streams & BIT(adir);
512

513
	vals = &ssi->regvals[dir];
514

515 516
	/* Get regvals of the opposite stream to keep opposite stream safe */
	avals = &ssi->regvals[adir];
517 518

	/*
519 520
	 * To keep the other stream safe, exclude shared bits between
	 * both streams, and get safe bits to disable current stream
521
	 */
522
	scr = ssi_excl_shared_bits(vals->scr, avals->scr, aactive);
523

524 525
	/* Disable safe bits of SCR register for the current stream */
	regmap_update_bits(ssi->regs, REG_SSI_SCR, scr, 0);
526

527 528
	/* Log the disabled stream to the mask */
	ssi->streams &= ~BIT(dir);
529

530 531 532 533 534 535
	/*
	 * On offline_config SoCs, if the other stream is active, skip
	 * SxCR and SIER settings to prevent online reconfigurations
	 */
	if (ssi->soc->offline_config && aactive)
		goto fifo_clear;
536

537 538 539 540 541 542
	if (ssi->soc->offline_config) {
		/* Now there is only current stream active, disable all bits */
		srcr = vals->srcr | avals->srcr;
		stcr = vals->stcr | avals->stcr;
		sier = vals->sier | avals->sier;
	} else {
543
		/*
N
Nicolin Chen 已提交
544 545
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
546
		 */
547 548 549
		sier = ssi_excl_shared_bits(vals->sier, avals->sier, aactive);
		srcr = ssi_excl_shared_bits(vals->srcr, avals->srcr, aactive);
		stcr = ssi_excl_shared_bits(vals->stcr, avals->stcr, aactive);
550 551
	}

552 553 554 555
	/* Clear configurations of SRCR, STCR and SIER at once */
	regmap_update_bits(ssi->regs, REG_SSI_SRCR, srcr, 0);
	regmap_update_bits(ssi->regs, REG_SSI_STCR, stcr, 0);
	regmap_update_bits(ssi->regs, REG_SSI_SIER, sier, 0);
556

557 558 559 560
fifo_clear:
	/* Clear remaining data in the FIFO */
	regmap_update_bits(ssi->regs, REG_SSI_SOR,
			   SSI_SOR_xX_CLR(tx), SSI_SOR_xX_CLR(tx));
561 562
}

563
static void fsl_ssi_tx_ac97_saccst_setup(struct fsl_ssi *ssi)
564
{
565
	struct regmap *regs = ssi->regs;
566 567

	/* no SACC{ST,EN,DIS} regs on imx21-class SSI */
568
	if (!ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
569
		/* Disable all channel slots */
570
		regmap_write(regs, REG_SSI_SACCDIS, 0xff);
N
Nicolin Chen 已提交
571
		/* Enable slots 3 & 4 -- PCM Playback Left & Right channels */
572
		regmap_write(regs, REG_SSI_SACCEN, 0x300);
573 574 575
	}
}

N
Nicolin Chen 已提交
576 577
/**
 * Cache critical bits of SIER, SRCR, STCR and SCR to later set them safely
578
 */
579
static void fsl_ssi_setup_regvals(struct fsl_ssi *ssi)
580
{
581
	struct fsl_ssi_regvals *vals = ssi->regvals;
582

583
	vals[RX].sier = SSI_SIER_RFF0_EN | FSLSSI_SIER_DBG_RX_FLAGS;
584
	vals[RX].srcr = SSI_SRCR_RFEN0;
585 586
	vals[RX].scr = SSI_SCR_SSIEN | SSI_SCR_RE;
	vals[TX].sier = SSI_SIER_TFE0_EN | FSLSSI_SIER_DBG_TX_FLAGS;
587
	vals[TX].stcr = SSI_STCR_TFEN0;
588
	vals[TX].scr = SSI_SCR_SSIEN | SSI_SCR_TE;
589

N
Nicolin Chen 已提交
590
	/* AC97 has already enabled SSIEN, RE and TE, so ignore them */
591 592
	if (fsl_ssi_is_ac97(ssi))
		vals[RX].scr = vals[TX].scr = 0;
593

594
	if (ssi->use_dma) {
595 596
		vals[RX].sier |= SSI_SIER_RDMAE;
		vals[TX].sier |= SSI_SIER_TDMAE;
597
	} else {
598 599
		vals[RX].sier |= SSI_SIER_RIE;
		vals[TX].sier |= SSI_SIER_TIE;
600 601 602
	}
}

603
static void fsl_ssi_setup_ac97(struct fsl_ssi *ssi)
604
{
605
	struct regmap *regs = ssi->regs;
606

N
Nicolin Chen 已提交
607
	/* Setup the clock control register */
608 609
	regmap_write(regs, REG_SSI_STCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
	regmap_write(regs, REG_SSI_SRCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
610

N
Nicolin Chen 已提交
611
	/* Enable AC97 mode and startup the SSI */
612
	regmap_write(regs, REG_SSI_SACNT, SSI_SACNT_AC97EN | SSI_SACNT_FV);
613

N
Nicolin Chen 已提交
614
	/* AC97 has to communicate with codec before starting a stream */
615
	regmap_update_bits(regs, REG_SSI_SCR,
616 617
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE,
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE);
618

619
	regmap_write(regs, REG_SSI_SOR, SSI_SOR_WAIT(3));
620 621
}

622 623
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
624 625
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
626
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
627 628
	int ret;

629
	ret = clk_prepare_enable(ssi->clk);
630 631
	if (ret)
		return ret;
632

N
Nicolin Chen 已提交
633 634
	/*
	 * When using dual fifo mode, it is safer to ensure an even period
635 636 637 638
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
639
	if (ssi->use_dual_fifo)
640
		snd_pcm_hw_constraint_step(substream->runtime, 0,
641
					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
642

643 644 645
	return 0;
}

646
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
647
			     struct snd_soc_dai *dai)
648 649
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
650
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
651

652
	clk_disable_unprepare(ssi->clk);
653 654
}

655
/**
N
Nicolin Chen 已提交
656
 * Configure Digital Audio Interface bit clock
657 658 659 660
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
661 662
 * freq: Output BCLK frequency = samplerate * slots * slot_width
 *       (In 2-channel I2S Master mode, slot_width is fixed 32)
663
 */
664
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
665
			    struct snd_soc_dai *dai,
666
			    struct snd_pcm_hw_params *hw_params)
667
{
668
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
669
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
670 671
	struct regmap *regs = ssi->regs;
	int synchronous = ssi->cpu_dai_drv.symmetric_rates, ret;
672
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
673
	unsigned long clkrate, baudrate, tmprate;
674 675
	unsigned int slots = params_channels(hw_params);
	unsigned int slot_width = 32;
676
	u64 sub, savesub = 100000;
677
	unsigned int freq;
678
	bool baudclk_is_used;
679

680
	/* Override slots and slot_width if being specifically set... */
681 682
	if (ssi->slots)
		slots = ssi->slots;
683
	/* ...but keep 32 bits if slots is 2 -- I2S Master mode */
684 685
	if (ssi->slot_width && slots != 2)
		slot_width = ssi->slot_width;
686 687 688

	/* Generate bit clock based on the slot number and slot width */
	freq = slots * slot_width * params_rate(hw_params);
689 690

	/* Don't apply it to any non-baudclk circumstance */
691
	if (IS_ERR(ssi->baudclk))
692 693
		return -EINVAL;

694 695 696 697
	/*
	 * Hardware limitation: The bclk rate must be
	 * never greater than 1/5 IPG clock rate
	 */
698
	if (freq * 5 > clk_get_rate(ssi->clk)) {
699
		dev_err(dai->dev, "bitclk > ipgclk / 5\n");
700 701 702
		return -EINVAL;
	}

703
	baudclk_is_used = ssi->baudclk_streams & ~(BIT(substream->stream));
704

705 706 707 708 709 710 711
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
712
		tmprate = freq * factor * (i + 1);
713 714

		if (baudclk_is_used)
715
			clkrate = clk_get_rate(ssi->baudclk);
716
		else
717
			clkrate = clk_round_rate(ssi->baudclk, tmprate);
718

719 720
		clkrate /= factor;
		afreq = clkrate / (i + 1);
721 722 723 724 725 726 727 728 729 730 731 732 733 734

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

735
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
736 737 738 739 740 741 742 743 744 745 746 747
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
748
		dev_err(dai->dev, "failed to handle the required sysclk\n");
749 750 751
		return -EINVAL;
	}

752 753
	stccr = SSI_SxCCR_PM(pm + 1) | (div2 ? SSI_SxCCR_DIV2 : 0) |
		(psr ? SSI_SxCCR_PSR : 0);
754
	mask = SSI_SxCCR_PM_MASK | SSI_SxCCR_DIV2 | SSI_SxCCR_PSR;
755

756 757 758
	/* STCCR is used for RX in synchronous mode */
	tx2 = tx || synchronous;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), mask, stccr);
759

760
	if (!baudclk_is_used) {
761
		ret = clk_set_rate(ssi->baudclk, baudrate);
762
		if (ret) {
763
			dev_err(dai->dev, "failed to set baudclk rate\n");
764 765 766 767 768 769 770
			return -EINVAL;
		}
	}

	return 0;
}

771
/**
N
Nicolin Chen 已提交
772
 * Configure SSI based on PCM hardware parameters
773
 *
N
Nicolin Chen 已提交
774 775 776 777 778 779 780
 * Notes:
 * 1) SxCCR.WL bits are critical bits that require SSI to be temporarily
 *    disabled on offline_config SoCs. Even for online configurable SoCs
 *    running in synchronous mode (both TX and RX use STCCR), it is not
 *    safe to re-configure them when both two streams start running.
 * 2) SxCCR.PM, SxCCR.DIV2 and SxCCR.PSR bits will be configured in the
 *    fsl_ssi_set_bclk() if SSI is the DAI clock master.
781
 */
782
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
783
			     struct snd_pcm_hw_params *hw_params,
784
			     struct snd_soc_dai *dai)
785
{
786
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
787
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
788
	struct regmap *regs = ssi->regs;
789
	unsigned int channels = params_channels(hw_params);
790
	unsigned int sample_size = params_width(hw_params);
791
	u32 wl = SSI_SxCCR_WL(sample_size);
792
	int ret;
793
	u32 scr;
M
Markus Pargmann 已提交
794 795
	int enabled;

796 797
	regmap_read(regs, REG_SSI_SCR, &scr);
	enabled = scr & SSI_SCR_SSIEN;
798

799
	/*
N
Nicolin Chen 已提交
800 801 802 803
	 * SSI is properly configured if it is enabled and running in
	 * the synchronous mode; Note that AC97 mode is an exception
	 * that should set separate configurations for STCCR and SRCCR
	 * despite running in the synchronous mode.
804
	 */
805
	if (enabled && ssi->cpu_dai_drv.symmetric_rates)
806
		return 0;
807

808
	if (fsl_ssi_is_i2s_master(ssi)) {
809
		ret = fsl_ssi_set_bclk(substream, dai, hw_params);
810 811
		if (ret)
			return ret;
812 813

		/* Do not enable the clock if it is already enabled */
814 815
		if (!(ssi->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi->baudclk);
816 817 818
			if (ret)
				return ret;

819
			ssi->baudclk_streams |= BIT(substream->stream);
820
		}
821 822
	}

823
	if (!fsl_ssi_is_ac97(ssi)) {
N
Nicolin Chen 已提交
824
		/* Normal + Network mode to send 16-bit data in 32-bit frames */
825
		if (fsl_ssi_is_i2s_cbm_cfs(ssi) && sample_size == 16)
826 827 828 829 830
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL | SSI_SCR_NET;

		/* Use Normal mode to send mono data at 1st slot of 2 slots */
		if (channels == 1)
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL;
831

832
		regmap_update_bits(regs, REG_SSI_SCR,
833
				   SSI_SCR_I2S_NET_MASK, ssi->i2s_net);
834 835
	}

836
	/* In synchronous mode, the SSI uses STCCR for capture */
837 838
	tx2 = tx || ssi->cpu_dai_drv.symmetric_rates;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), SSI_SxCCR_WL_MASK, wl);
839 840 841 842

	return 0;
}

843
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
844
			   struct snd_soc_dai *dai)
845 846
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
847
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
848

849
	if (fsl_ssi_is_i2s_master(ssi) &&
850
	    ssi->baudclk_streams & BIT(substream->stream)) {
851 852
		clk_disable_unprepare(ssi->baudclk);
		ssi->baudclk_streams &= ~BIT(substream->stream);
853 854 855 856 857
	}

	return 0;
}

858
static int _fsl_ssi_set_dai_fmt(struct device *dev,
859
				struct fsl_ssi *ssi, unsigned int fmt)
860
{
861
	struct regmap *regs = ssi->regs;
862
	u32 strcr = 0, stcr, srcr, scr, mask;
863 864
	u8 wm;

865
	ssi->dai_fmt = fmt;
866

867
	if (fsl_ssi_is_i2s_master(ssi) && IS_ERR(ssi->baudclk)) {
868
		dev_err(dev, "missing baudclk for master mode\n");
869 870 871
		return -EINVAL;
	}

872
	fsl_ssi_setup_regvals(ssi);
873

874 875
	regmap_read(regs, REG_SSI_SCR, &scr);
	scr &= ~(SSI_SCR_SYN | SSI_SCR_I2S_MODE_MASK);
N
Nicolin Chen 已提交
876
	/* Synchronize frame sync clock for TE to avoid data slipping */
877
	scr |= SSI_SCR_SYNC_TX_FS;
878

879
	mask = SSI_STCR_TXBIT0 | SSI_STCR_TFDIR | SSI_STCR_TXDIR |
880
	       SSI_STCR_TSCKP | SSI_STCR_TFSI | SSI_STCR_TFSL | SSI_STCR_TEFS;
881 882
	regmap_read(regs, REG_SSI_STCR, &stcr);
	regmap_read(regs, REG_SSI_SRCR, &srcr);
M
Markus Pargmann 已提交
883 884
	stcr &= ~mask;
	srcr &= ~mask;
885

N
Nicolin Chen 已提交
886
	/* Use Network mode as default */
887
	ssi->i2s_net = SSI_SCR_NET;
888 889
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
890
		regmap_update_bits(regs, REG_SSI_STCCR,
891
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
892
		regmap_update_bits(regs, REG_SSI_SRCCR,
893
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
894
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
895
		case SND_SOC_DAIFMT_CBM_CFS:
896
		case SND_SOC_DAIFMT_CBS_CFS:
897
			ssi->i2s_net |= SSI_SCR_I2S_MODE_MASTER;
898 899
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
900
			ssi->i2s_net |= SSI_SCR_I2S_MODE_SLAVE;
901 902 903 904 905 906
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
907
		strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP |
908
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
909 910 911
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
912
		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP;
913 914 915
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
916
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP |
917
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
918 919 920
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
921
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP | SSI_STCR_TXBIT0;
922
		break;
923
	case SND_SOC_DAIFMT_AC97:
N
Nicolin Chen 已提交
924
		/* Data on falling edge of bclk, frame high, 1clk before data */
925
		ssi->i2s_net |= SSI_SCR_I2S_MODE_NORMAL;
926
		break;
927 928 929
	default:
		return -EINVAL;
	}
930
	scr |= ssi->i2s_net;
931 932 933 934 935 936 937 938

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
939
		strcr ^= SSI_STCR_TSCKP;
940 941 942
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
943
		strcr ^= SSI_STCR_TFSI;
944 945 946
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
947 948
		strcr ^= SSI_STCR_TSCKP;
		strcr ^= SSI_STCR_TFSI;
949 950 951 952 953 954 955 956
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
N
Nicolin Chen 已提交
957
		/* Output bit and frame sync clocks */
958 959
		strcr |= SSI_STCR_TFDIR | SSI_STCR_TXDIR;
		scr |= SSI_SCR_SYS_CLK_EN;
960 961
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
N
Nicolin Chen 已提交
962
		/* Input bit or frame sync clocks */
963
		scr &= ~SSI_SCR_SYS_CLK_EN;
964
		break;
965
	case SND_SOC_DAIFMT_CBM_CFS:
N
Nicolin Chen 已提交
966
		/* Input bit clock but output frame sync clock */
967 968 969
		strcr &= ~SSI_STCR_TXDIR;
		strcr |= SSI_STCR_TFDIR;
		scr &= ~SSI_SCR_SYS_CLK_EN;
970
		break;
971
	default:
972
		return -EINVAL;
973 974 975 976 977
	}

	stcr |= strcr;
	srcr |= strcr;

N
Nicolin Chen 已提交
978
	/* Set SYN mode and clear RXDIR bit when using SYN or AC97 mode */
979
	if (ssi->cpu_dai_drv.symmetric_rates || fsl_ssi_is_ac97(ssi)) {
980 981
		srcr &= ~SSI_SRCR_RXDIR;
		scr |= SSI_SCR_SYN;
982 983
	}

984 985 986
	regmap_write(regs, REG_SSI_STCR, stcr);
	regmap_write(regs, REG_SSI_SRCR, srcr);
	regmap_write(regs, REG_SSI_SCR, scr);
987

988
	wm = ssi->fifo_watermark;
989

990
	regmap_write(regs, REG_SSI_SFCSR,
991 992
		     SSI_SFCSR_TFWM0(wm) | SSI_SFCSR_RFWM0(wm) |
		     SSI_SFCSR_TFWM1(wm) | SSI_SFCSR_RFWM1(wm));
993

994
	if (ssi->use_dual_fifo) {
995 996 997 998 999 1000
		regmap_update_bits(regs, REG_SSI_SRCR,
				   SSI_SRCR_RFEN1, SSI_SRCR_RFEN1);
		regmap_update_bits(regs, REG_SSI_STCR,
				   SSI_STCR_TFEN1, SSI_STCR_TFEN1);
		regmap_update_bits(regs, REG_SSI_SCR,
				   SSI_SCR_TCH_EN, SSI_SCR_TCH_EN);
1001 1002
	}

1003
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1004
		fsl_ssi_setup_ac97(ssi);
1005

1006
	return 0;
1007 1008 1009
}

/**
N
Nicolin Chen 已提交
1010
 * Configure Digital Audio Interface (DAI) Format
1011
 */
1012
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1013
{
1014
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1015

N
Nicolin Chen 已提交
1016
	/* AC97 configured DAIFMT earlier in the probe() */
1017
	if (fsl_ssi_is_ac97(ssi))
1018 1019
		return 0;

1020
	return _fsl_ssi_set_dai_fmt(dai->dev, ssi, fmt);
1021 1022 1023
}

/**
N
Nicolin Chen 已提交
1024
 * Set TDM slot number and slot width
1025
 */
1026
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
1027
				    u32 rx_mask, int slots, int slot_width)
1028
{
1029
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1030
	struct regmap *regs = ssi->regs;
1031 1032
	u32 val;

1033 1034
	/* The word length should be 8, 10, 12, 16, 18, 20, 22 or 24 */
	if (slot_width & 1 || slot_width < 8 || slot_width > 24) {
1035
		dev_err(dai->dev, "invalid slot width: %d\n", slot_width);
1036 1037 1038
		return -EINVAL;
	}

1039
	/* The slot number should be >= 2 if using Network mode or I2S mode */
1040
	if (ssi->i2s_net && slots < 2) {
1041
		dev_err(dai->dev, "slot number should be >= 2 in I2S or NET\n");
1042 1043 1044
		return -EINVAL;
	}

1045 1046 1047 1048
	regmap_update_bits(regs, REG_SSI_STCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
	regmap_update_bits(regs, REG_SSI_SRCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
1049

1050
	/* Save the SCR register value */
1051
	regmap_read(regs, REG_SSI_SCR, &val);
N
Nicolin Chen 已提交
1052
	/* Temporarily enable SSI to allow SxMSKs to be configurable */
1053
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, SSI_SCR_SSIEN);
1054

1055 1056
	regmap_write(regs, REG_SSI_STMSK, ~tx_mask);
	regmap_write(regs, REG_SSI_SRMSK, ~rx_mask);
1057

N
Nicolin Chen 已提交
1058
	/* Restore the value of SSIEN bit */
1059
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, val);
1060

1061 1062
	ssi->slot_width = slot_width;
	ssi->slots = slots;
1063

1064 1065 1066
	return 0;
}

1067
/**
N
Nicolin Chen 已提交
1068
 * Start or stop SSI and corresponding DMA transaction.
1069 1070 1071 1072
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1073 1074
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1075 1076
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1077
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
1078
	bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
1079

1080 1081
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1082
	case SNDRV_PCM_TRIGGER_RESUME:
1083
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
		/*
		 * SACCST might be modified via AC Link by a CODEC if it sends
		 * extra bits in their SLOTREQ requests, which'll accidentally
		 * send valid data to slots other than normal playback slots.
		 *
		 * To be safe, configure SACCST right before TX starts.
		 */
		if (tx && fsl_ssi_is_ac97(ssi))
			fsl_ssi_tx_ac97_saccst_setup(ssi);
		fsl_ssi_config_enable(ssi, tx);
1094 1095 1096
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1097
	case SNDRV_PCM_TRIGGER_SUSPEND:
1098
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1099
		fsl_ssi_config_disable(ssi, tx);
1100 1101 1102 1103 1104 1105 1106 1107 1108
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

1109 1110
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
1111
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1112

1113 1114 1115
	if (ssi->soc->imx && ssi->use_dma) {
		dai->playback_dma_data = &ssi->dma_params_tx;
		dai->capture_dma_data = &ssi->dma_params_rx;
1116 1117 1118 1119 1120
	}

	return 0;
}

1121
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1122 1123 1124 1125 1126 1127 1128
	.startup = fsl_ssi_startup,
	.shutdown = fsl_ssi_shutdown,
	.hw_params = fsl_ssi_hw_params,
	.hw_free = fsl_ssi_hw_free,
	.set_fmt = fsl_ssi_set_dai_fmt,
	.set_tdm_slot = fsl_ssi_set_dai_tdm_slot,
	.trigger = fsl_ssi_trigger,
1129 1130
};

1131
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1132
	.probe = fsl_ssi_dai_probe,
1133
	.playback = {
1134
		.stream_name = "CPU-Playback",
1135
		.channels_min = 1,
1136
		.channels_max = 32,
1137
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1138 1139 1140
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1141
		.stream_name = "CPU-Capture",
1142
		.channels_min = 1,
1143
		.channels_max = 32,
1144
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1145 1146
		.formats = FSLSSI_I2S_FORMATS,
	},
1147
	.ops = &fsl_ssi_dai_ops,
1148 1149
};

1150
static const struct snd_soc_component_driver fsl_ssi_component = {
1151
	.name = "fsl-ssi",
1152 1153
};

1154
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1155
	.bus_control = true,
1156
	.probe = fsl_ssi_dai_probe,
1157 1158 1159 1160 1161
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
1162
		.formats = SNDRV_PCM_FMTBIT_S16 | SNDRV_PCM_FMTBIT_S20,
1163 1164 1165 1166 1167 1168
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
1169 1170
		/* 16-bit capture is broken (errata ERR003778) */
		.formats = SNDRV_PCM_FMTBIT_S20,
1171
	},
1172
	.ops = &fsl_ssi_dai_ops,
1173 1174
};

1175
static struct fsl_ssi *fsl_ac97_data;
1176

1177
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1178
			       unsigned short val)
1179
{
M
Markus Pargmann 已提交
1180
	struct regmap *regs = fsl_ac97_data->regs;
1181 1182
	unsigned int lreg;
	unsigned int lval;
1183
	int ret;
1184 1185 1186 1187

	if (reg > 0x7f)
		return;

1188 1189
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1190 1191 1192 1193
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
1194
		goto ret_unlock;
1195
	}
1196 1197

	lreg = reg <<  12;
1198
	regmap_write(regs, REG_SSI_SACADD, lreg);
1199 1200

	lval = val << 4;
1201
	regmap_write(regs, REG_SSI_SACDAT, lval);
1202

1203 1204
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_WR);
1205
	udelay(100);
1206 1207

	clk_disable_unprepare(fsl_ac97_data->clk);
1208 1209 1210

ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1211 1212
}

1213
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1214
					unsigned short reg)
1215
{
M
Markus Pargmann 已提交
1216
	struct regmap *regs = fsl_ac97_data->regs;
1217
	unsigned short val = 0;
M
Markus Pargmann 已提交
1218
	u32 reg_val;
1219
	unsigned int lreg;
1220 1221
	int ret;

1222 1223
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1224 1225
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
1226
		pr_err("ac97 read clk_prepare_enable failed: %d\n", ret);
1227
		goto ret_unlock;
1228
	}
1229 1230

	lreg = (reg & 0x7f) <<  12;
1231
	regmap_write(regs, REG_SSI_SACADD, lreg);
1232 1233
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_RD);
1234 1235 1236

	udelay(100);

1237
	regmap_read(regs, REG_SSI_SACDAT, &reg_val);
M
Markus Pargmann 已提交
1238
	val = (reg_val >> 4) & 0xffff;
1239

1240 1241
	clk_disable_unprepare(fsl_ac97_data->clk);

1242 1243
ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1244 1245 1246 1247
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
1248 1249
	.read = fsl_ssi_ac97_read,
	.write = fsl_ssi_ac97_write,
1250 1251
};

1252
/**
1253
 * Make every character in a string lower-case
1254
 */
1255 1256
static void make_lowercase(char *s)
{
1257 1258 1259 1260
	if (!s)
		return;
	for (; *s; s++)
		*s = tolower(*s);
1261 1262
}

1263
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1264
			     struct fsl_ssi *ssi, void __iomem *iomem)
1265 1266
{
	struct device_node *np = pdev->dev.of_node;
1267
	struct device *dev = &pdev->dev;
1268
	u32 dmas[4];
1269 1270
	int ret;

N
Nicolin Chen 已提交
1271
	/* Backward compatible for a DT without ipg clock name assigned */
1272
	if (ssi->has_ipg_clk_name)
1273
		ssi->clk = devm_clk_get(dev, "ipg");
1274
	else
1275
		ssi->clk = devm_clk_get(dev, NULL);
1276 1277
	if (IS_ERR(ssi->clk)) {
		ret = PTR_ERR(ssi->clk);
1278
		dev_err(dev, "failed to get clock: %d\n", ret);
1279 1280 1281
		return ret;
	}

N
Nicolin Chen 已提交
1282
	/* Enable the clock since regmap will not handle it in this case */
1283 1284
	if (!ssi->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi->clk);
1285
		if (ret) {
1286
			dev_err(dev, "clk_prepare_enable failed: %d\n", ret);
1287 1288
			return ret;
		}
1289 1290
	}

N
Nicolin Chen 已提交
1291
	/* Do not error out for slave cases that live without a baud clock */
1292
	ssi->baudclk = devm_clk_get(dev, "baud");
1293
	if (IS_ERR(ssi->baudclk))
1294
		dev_dbg(dev, "failed to get baud clock: %ld\n",
1295
			 PTR_ERR(ssi->baudclk));
1296

1297 1298
	ssi->dma_params_tx.maxburst = ssi->dma_maxburst;
	ssi->dma_params_rx.maxburst = ssi->dma_maxburst;
1299 1300
	ssi->dma_params_tx.addr = ssi->ssi_phys + REG_SSI_STX0;
	ssi->dma_params_rx.addr = ssi->ssi_phys + REG_SSI_SRX0;
1301

N
Nicolin Chen 已提交
1302
	/* Set to dual FIFO mode according to the SDMA sciprt */
1303
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1304 1305
	if (ssi->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
		ssi->use_dual_fifo = true;
N
Nicolin Chen 已提交
1306 1307 1308
		/*
		 * Use even numbers to avoid channel swap due to SDMA
		 * script design
1309
		 */
1310 1311
		ssi->dma_params_tx.maxburst &= ~0x1;
		ssi->dma_params_rx.maxburst &= ~0x1;
1312 1313
	}

1314
	if (!ssi->use_dma) {
1315
		/*
N
Nicolin Chen 已提交
1316 1317
		 * Some boards use an incompatible codec. Use imx-fiq-pcm-audio
		 * to get it working, as DMA is not possible in this situation.
1318
		 */
1319 1320 1321 1322
		ssi->fiq_params.irq = ssi->irq;
		ssi->fiq_params.base = iomem;
		ssi->fiq_params.dma_params_rx = &ssi->dma_params_rx;
		ssi->fiq_params.dma_params_tx = &ssi->dma_params_tx;
1323

1324
		ret = imx_pcm_fiq_init(pdev, &ssi->fiq_params);
1325 1326 1327
		if (ret)
			goto error_pcm;
	} else {
1328
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1329 1330 1331 1332
		if (ret)
			goto error_pcm;
	}

1333
	return 0;
1334 1335

error_pcm:
1336 1337
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1338

1339
	return ret;
1340 1341
}

1342
static void fsl_ssi_imx_clean(struct platform_device *pdev, struct fsl_ssi *ssi)
1343
{
1344
	if (!ssi->use_dma)
1345
		imx_pcm_fiq_exit(pdev);
1346 1347
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1348 1349
}

1350
static int fsl_ssi_probe(struct platform_device *pdev)
1351
{
1352
	struct fsl_ssi *ssi;
1353
	int ret = 0;
1354
	struct device_node *np = pdev->dev.of_node;
1355
	struct device *dev = &pdev->dev;
1356
	const struct of_device_id *of_id;
1357
	const char *p, *sprop;
1358
	const __be32 *iprop;
1359
	struct resource *res;
M
Markus Pargmann 已提交
1360
	void __iomem *iomem;
1361
	char name[64];
1362
	struct regmap_config regconfig = fsl_ssi_regconfig;
1363

1364
	of_id = of_match_device(fsl_ssi_ids, dev);
1365
	if (!of_id || !of_id->data)
1366 1367
		return -EINVAL;

1368
	ssi = devm_kzalloc(dev, sizeof(*ssi), GFP_KERNEL);
1369
	if (!ssi)
1370
		return -ENOMEM;
1371

1372
	ssi->soc = of_id->data;
1373
	ssi->dev = dev;
1374

N
Nicolin Chen 已提交
1375
	/* Check if being used in AC97 mode */
1376 1377 1378
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
1379
			ssi->dai_fmt = FSLSSI_AC97_DAIFMT;
1380 1381
	}

N
Nicolin Chen 已提交
1382
	/* Select DMA or FIQ */
1383
	ssi->use_dma = !of_property_read_bool(np, "fsl,fiq-stream-filter");
1384

1385 1386
	if (fsl_ssi_is_ac97(ssi)) {
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_ac97_dai,
1387
		       sizeof(fsl_ssi_ac97_dai));
1388
		fsl_ac97_data = ssi;
1389
	} else {
1390
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_dai_template,
1391 1392
		       sizeof(fsl_ssi_dai_template));
	}
1393
	ssi->cpu_dai_drv.name = dev_name(dev);
1394

1395
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1396
	iomem = devm_ioremap_resource(dev, res);
1397 1398
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
1399
	ssi->ssi_phys = res->start;
M
Markus Pargmann 已提交
1400

1401
	if (ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
1402
		/* No SACC{ST,EN,DIS} regs in imx21-class SSI */
1403
		regconfig.max_register = REG_SSI_SRMSK;
1404
		regconfig.num_reg_defaults_raw =
1405
			REG_SSI_SRMSK / sizeof(uint32_t) + 1;
1406 1407
	}

1408 1409
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
1410
		ssi->has_ipg_clk_name = false;
1411
		ssi->regs = devm_regmap_init_mmio(dev, iomem, &regconfig);
1412
	} else {
1413
		ssi->has_ipg_clk_name = true;
1414 1415
		ssi->regs = devm_regmap_init_mmio_clk(dev, "ipg", iomem,
						      &regconfig);
1416
	}
1417
	if (IS_ERR(ssi->regs)) {
1418
		dev_err(dev, "failed to init register map\n");
1419
		return PTR_ERR(ssi->regs);
M
Markus Pargmann 已提交
1420
	}
1421

1422 1423
	ssi->irq = platform_get_irq(pdev, 0);
	if (ssi->irq < 0) {
1424
		dev_err(dev, "no irq for node %s\n", pdev->name);
1425
		return ssi->irq;
1426 1427
	}

N
Nicolin Chen 已提交
1428
	/* Set software limitations for synchronous mode */
1429
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1430 1431 1432
		if (!fsl_ssi_is_ac97(ssi)) {
			ssi->cpu_dai_drv.symmetric_rates = 1;
			ssi->cpu_dai_drv.symmetric_samplebits = 1;
1433
		}
1434

1435
		ssi->cpu_dai_drv.symmetric_channels = 1;
1436
	}
1437

N
Nicolin Chen 已提交
1438
	/* Fetch FIFO depth; Set to 8 for older DT without this property */
1439 1440
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1441
		ssi->fifo_depth = be32_to_cpup(iprop);
1442
	else
1443
		ssi->fifo_depth = 8;
1444

1445
	/*
N
Nicolin Chen 已提交
1446
	 * Configure TX and RX DMA watermarks -- when to send a DMA request
1447
	 *
N
Nicolin Chen 已提交
1448 1449
	 * Values should be tested to avoid FIFO under/over run. Set maxburst
	 * to fifo_watermark to maxiumize DMA transaction to reduce overhead.
1450
	 */
1451
	switch (ssi->fifo_depth) {
1452 1453
	case 15:
		/*
N
Nicolin Chen 已提交
1454 1455 1456 1457 1458 1459
		 * Set to 8 as a balanced configuration -- When TX FIFO has 8
		 * empty slots, send a DMA request to fill these 8 slots. The
		 * remaining 7 slots should be able to allow DMA to finish the
		 * transaction before TX FIFO underruns; Same applies to RX.
		 *
		 * Tested with cases running at 48kHz @ 16 bits x 16 channels
1460
		 */
1461 1462
		ssi->fifo_watermark = 8;
		ssi->dma_maxburst = 8;
1463 1464 1465
		break;
	case 8:
	default:
N
Nicolin Chen 已提交
1466
		/* Safely use old watermark configurations for older chips */
1467 1468
		ssi->fifo_watermark = ssi->fifo_depth - 2;
		ssi->dma_maxburst = ssi->fifo_depth - 2;
1469 1470 1471
		break;
	}

1472
	dev_set_drvdata(dev, ssi);
1473

1474 1475
	if (ssi->soc->imx) {
		ret = fsl_ssi_imx_probe(pdev, ssi, iomem);
1476
		if (ret)
F
Fabio Estevam 已提交
1477
			return ret;
1478 1479
	}

1480 1481
	if (fsl_ssi_is_ac97(ssi)) {
		mutex_init(&ssi->ac97_reg_lock);
1482 1483
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
1484
			dev_err(dev, "failed to set AC'97 ops\n");
1485 1486 1487 1488
			goto error_ac97_ops;
		}
	}

1489
	ret = devm_snd_soc_register_component(dev, &fsl_ssi_component,
1490
					      &ssi->cpu_dai_drv, 1);
1491
	if (ret) {
1492
		dev_err(dev, "failed to register DAI: %d\n", ret);
1493 1494 1495
		goto error_asoc_register;
	}

1496
	if (ssi->use_dma) {
1497 1498
		ret = devm_request_irq(dev, ssi->irq, fsl_ssi_isr, 0,
				       dev_name(dev), ssi);
1499
		if (ret < 0) {
1500
			dev_err(dev, "failed to claim irq %u\n", ssi->irq);
1501
			goto error_asoc_register;
1502
		}
1503 1504
	}

1505
	ret = fsl_ssi_debugfs_create(&ssi->dbg_stats, dev);
1506
	if (ret)
1507
		goto error_asoc_register;
1508

N
Nicolin Chen 已提交
1509
	/* Bypass it if using newer DT bindings of ASoC machine drivers */
1510
	if (!of_get_property(np, "codec-handle", NULL))
1511 1512
		goto done;

N
Nicolin Chen 已提交
1513 1514 1515 1516
	/*
	 * Backward compatible for older bindings by manually triggering the
	 * machine driver's probe(). Use /compatible property, including the
	 * address of CPU DAI driver structure, as the name of machine driver.
1517
	 */
1518 1519
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1520 1521 1522 1523 1524 1525
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

1526
	ssi->pdev = platform_device_register_data(dev, name, 0, NULL, 0);
1527 1528
	if (IS_ERR(ssi->pdev)) {
		ret = PTR_ERR(ssi->pdev);
1529
		dev_err(dev, "failed to register platform: %d\n", ret);
1530
		goto error_sound_card;
M
Mark Brown 已提交
1531
	}
1532

1533
done:
1534
	if (ssi->dai_fmt)
1535
		_fsl_ssi_set_dai_fmt(dev, ssi, ssi->dai_fmt);
1536

1537
	if (fsl_ssi_is_ac97(ssi)) {
1538 1539 1540 1541
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
1542
			dev_err(dev, "failed to get SSI index property\n");
1543 1544 1545
			goto error_sound_card;
		}

1546 1547
		ssi->pdev = platform_device_register_data(NULL, "ac97-codec",
							  ssi_idx, NULL, 0);
1548 1549
		if (IS_ERR(ssi->pdev)) {
			ret = PTR_ERR(ssi->pdev);
1550
			dev_err(dev,
1551 1552 1553 1554 1555 1556
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1557
	return 0;
1558

1559
error_sound_card:
1560
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1561
error_asoc_register:
1562
	if (fsl_ssi_is_ac97(ssi))
1563 1564
		snd_soc_set_ac97_ops(NULL);
error_ac97_ops:
1565 1566
	if (fsl_ssi_is_ac97(ssi))
		mutex_destroy(&ssi->ac97_reg_lock);
1567

1568 1569
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1570

1571
	return ret;
1572 1573
}

1574
static int fsl_ssi_remove(struct platform_device *pdev)
1575
{
1576
	struct fsl_ssi *ssi = dev_get_drvdata(&pdev->dev);
1577

1578
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1579

1580 1581
	if (ssi->pdev)
		platform_device_unregister(ssi->pdev);
1582

1583 1584
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1585

1586
	if (fsl_ssi_is_ac97(ssi)) {
1587
		snd_soc_set_ac97_ops(NULL);
1588
		mutex_destroy(&ssi->ac97_reg_lock);
1589
	}
1590

1591
	return 0;
1592
}
1593

1594 1595 1596
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
1597 1598
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1599

1600 1601
	regmap_read(regs, REG_SSI_SFCSR, &ssi->regcache_sfcsr);
	regmap_read(regs, REG_SSI_SACNT, &ssi->regcache_sacnt);
1602 1603 1604 1605 1606 1607 1608 1609 1610

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
1611 1612
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1613 1614 1615

	regcache_cache_only(regs, false);

1616
	regmap_update_bits(regs, REG_SSI_SFCSR,
1617 1618 1619
			   SSI_SFCSR_RFWM1_MASK | SSI_SFCSR_TFWM1_MASK |
			   SSI_SFCSR_RFWM0_MASK | SSI_SFCSR_TFWM0_MASK,
			   ssi->regcache_sfcsr);
1620
	regmap_write(regs, REG_SSI_SACNT, ssi->regcache_sacnt);
1621 1622 1623 1624 1625 1626 1627 1628 1629

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1630
static struct platform_driver fsl_ssi_driver = {
1631 1632 1633
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1634
		.pm = &fsl_ssi_pm,
1635 1636 1637 1638
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1639

1640
module_platform_driver(fsl_ssi_driver);
1641

1642
MODULE_ALIAS("platform:fsl-ssi-dai");
1643 1644
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1645
MODULE_LICENSE("GPL v2");