fsl_ssi.c 44.3 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38
#include <linux/ctype.h>
39 40
#include <linux/device.h>
#include <linux/delay.h>
41
#include <linux/mutex.h>
42
#include <linux/slab.h>
43
#include <linux/spinlock.h>
44
#include <linux/of.h>
45 46
#include <linux/of_address.h>
#include <linux/of_irq.h>
47
#include <linux/of_platform.h>
48 49 50 51 52 53

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
54
#include <sound/dmaengine_pcm.h>
55 56

#include "fsl_ssi.h"
57
#include "imx-pcm.h"
58 59 60 61 62 63 64 65 66 67 68 69 70 71

/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
72 73 74 75 76 77 78
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | \
	 SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | \
	 SNDRV_PCM_FMTBIT_S24_BE)
79
#else
80 81 82 83 84 85 86
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | \
	 SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | \
	 SNDRV_PCM_FMTBIT_S24_LE)
87 88
#endif

89 90 91 92 93 94 95 96 97 98 99 100
#define FSLSSI_SIER_DBG_RX_FLAGS \
	(SSI_SIER_RFF0_EN | \
	 SSI_SIER_RLS_EN | \
	 SSI_SIER_RFS_EN | \
	 SSI_SIER_ROE0_EN | \
	 SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS \
	(SSI_SIER_TFE0_EN | \
	 SSI_SIER_TLS_EN | \
	 SSI_SIER_TFS_EN | \
	 SSI_SIER_TUE0_EN | \
	 SSI_SIER_TFRC_EN)
101 102 103 104

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
105
	FSL_SSI_MX35,
106 107 108
	FSL_SSI_MX51,
};

109
struct fsl_ssi_regvals {
110 111 112 113 114 115
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

116 117 118
static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
119 120
	case REG_SSI_SACCEN:
	case REG_SSI_SACCDIS:
121 122 123 124 125 126 127 128 129
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
130 131 132 133 134 135 136 137 138 139 140 141
	case REG_SSI_STX0:
	case REG_SSI_STX1:
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SFCSR:
	case REG_SSI_SACNT:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
	case REG_SSI_SACCST:
	case REG_SSI_SOR:
142 143 144 145 146 147
		return true;
	default:
		return false;
	}
}

148 149 150
static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
151 152 153 154 155 156
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
157 158 159 160 161 162
		return true;
	default:
		return false;
	}
}

163 164 165
static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
166 167 168
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SACCST:
169 170 171 172 173 174
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
175
static const struct regmap_config fsl_ssi_regconfig = {
176
	.max_register = REG_SSI_SACCDIS,
M
Markus Pargmann 已提交
177 178 179 180
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
181
	.num_reg_defaults_raw = REG_SSI_SACCDIS / sizeof(uint32_t) + 1,
182 183
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
184
	.precious_reg = fsl_ssi_precious_reg,
185
	.writeable_reg = fsl_ssi_writeable_reg,
186
	.cache_type = REGCACHE_FLAT,
M
Markus Pargmann 已提交
187
};
188

189 190
struct fsl_ssi_soc_data {
	bool imx;
191
	bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
192 193 194 195
	bool offline_config;
	u32 sisr_write_mask;
};

196
/**
197
 * fsl_ssi: per-SSI private data
198
 *
N
Nicolin Chen 已提交
199
 * @regs: Pointer to the regmap registers
200
 * @irq: IRQ of this SSI
201 202 203
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
204
 * @i2s_net: I2S and Network mode configurations of SCR register
205
 * @use_dma: DMA is used or FIQ with stream filter
N
Nicolin Chen 已提交
206 207 208 209 210
 * @use_dual_fifo: DMA with support for dual FIFO mode
 * @has_ipg_clk_name: If "ipg" is in the clock name list of device tree
 * @fifo_depth: Depth of the SSI FIFOs
 * @slot_width: Width of each DAI slot
 * @slots: Number of slots
211
 * @regvals: Specific RX/TX register settings
212
 *
N
Nicolin Chen 已提交
213 214
 * @clk: Clock source to access register
 * @baudclk: Clock source to generate bit and frame-sync clocks
215 216
 * @baudclk_streams: Active streams that are using baudclk
 *
N
Nicolin Chen 已提交
217 218 219
 * @regcache_sfcsr: Cache sfcsr register value during suspend and resume
 * @regcache_sacnt: Cache sacnt register value during suspend and resume
 *
220 221 222 223 224 225
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
N
Nicolin Chen 已提交
226 227
 * @pdev: Pointer to pdev when using fsl-ssi as sound card (ppc only)
 *        TODO: Should be replaced with simple-sound-card
228 229 230
 *
 * @dbg_stats: Debugging statistics
 *
231
 * @soc: SoC specific data
N
Nicolin Chen 已提交
232 233 234 235 236 237 238
 * @dev: Pointer to &pdev->dev
 *
 * @fifo_watermark: The FIFO watermark setting. Notifies DMA when there are
 *                  @fifo_watermark or fewer words in TX fifo or
 *                  @fifo_watermark or more empty words in RX fifo.
 * @dma_maxburst: Max number of words to transfer in one go. So far,
 *                this is always the same as fifo_watermark.
239
 *
N
Nicolin Chen 已提交
240
 * @ac97_reg_lock: Mutex lock to serialize AC97 register access operations
241
 */
242
struct fsl_ssi {
M
Markus Pargmann 已提交
243
	struct regmap *regs;
244
	int irq;
245
	struct snd_soc_dai_driver cpu_dai_drv;
246

247
	unsigned int dai_fmt;
248
	u8 i2s_net;
249
	bool use_dma;
250
	bool use_dual_fifo;
251
	bool has_ipg_clk_name;
252
	unsigned int fifo_depth;
253 254
	unsigned int slot_width;
	unsigned int slots;
255
	struct fsl_ssi_regvals regvals[2];
256

257
	struct clk *clk;
258
	struct clk *baudclk;
259
	unsigned int baudclk_streams;
260

261
	u32 regcache_sfcsr;
262
	u32 regcache_sacnt;
263

264 265
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
266 267
	dma_addr_t ssi_phys;

268
	struct imx_pcm_fiq_params fiq_params;
269 270

	struct platform_device *pdev;
271

272
	struct fsl_ssi_dbg dbg_stats;
273

274
	const struct fsl_ssi_soc_data *soc;
275
	struct device *dev;
276 277 278

	u32 fifo_watermark;
	u32 dma_maxburst;
279 280

	struct mutex ac97_reg_lock;
281
};
282 283

/*
N
Nicolin Chen 已提交
284
 * SoC specific data
285
 *
N
Nicolin Chen 已提交
286 287 288 289 290 291 292 293 294 295 296
 * Notes:
 * 1) SSI in earlier SoCS has critical bits in control registers that
 *    cannot be changed after SSI starts running -- a software reset
 *    (set SSIEN to 0) is required to change their values. So adding
 *    an offline_config flag for these SoCs.
 * 2) SDMA is available since imx35. However, imx35 does not support
 *    DMA bits changing when SSI is running, so set offline_config.
 * 3) imx51 and later versions support register configurations when
 *    SSI is running (SSIEN); For these versions, DMA needs to be
 *    configured before SSI sends DMA request to avoid an undefined
 *    DMA request on the SDMA side.
297 298
 */

299 300 301
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
302
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
303 304
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
305 306 307 308
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
309
	.imx21regs = true,
310 311 312 313 314 315 316
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
317
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
318 319
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
320 321 322 323 324
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
325
	.sisr_write_mask = SSI_SISR_ROE0 | SSI_SISR_ROE1 |
326
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
327 328 329 330 331 332 333 334 335 336 337
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

338
static bool fsl_ssi_is_ac97(struct fsl_ssi *ssi)
339
{
340
	return (ssi->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
341
		SND_SOC_DAIFMT_AC97;
342 343
}

344
static bool fsl_ssi_is_i2s_master(struct fsl_ssi *ssi)
345
{
346
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
347 348 349
		SND_SOC_DAIFMT_CBS_CFS;
}

350
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi *ssi)
351
{
352
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
353 354
		SND_SOC_DAIFMT_CBM_CFS;
}
N
Nicolin Chen 已提交
355

356
/**
N
Nicolin Chen 已提交
357
 * Interrupt handler to gather states
358 359 360
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
361 362
	struct fsl_ssi *ssi = dev_id;
	struct regmap *regs = ssi->regs;
363
	__be32 sisr;
364
	__be32 sisr2;
365

366
	regmap_read(regs, REG_SSI_SISR, &sisr);
367

368
	sisr2 = sisr & ssi->soc->sisr_write_mask;
369 370
	/* Clear the bits that we set */
	if (sisr2)
371
		regmap_write(regs, REG_SSI_SISR, sisr2);
372

373
	fsl_ssi_dbg_isr(&ssi->dbg_stats, sisr);
374

375
	return IRQ_HANDLED;
376 377
}

N
Nicolin Chen 已提交
378 379
/**
 * Enable or disable all rx/tx config flags at once
380
 */
381
static void fsl_ssi_rxtx_config(struct fsl_ssi *ssi, bool enable)
382
{
383
	struct regmap *regs = ssi->regs;
384
	struct fsl_ssi_regvals *vals = ssi->regvals;
385 386

	if (enable) {
387
		regmap_update_bits(regs, REG_SSI_SIER,
388 389
				   vals[RX].sier | vals[TX].sier,
				   vals[RX].sier | vals[TX].sier);
390
		regmap_update_bits(regs, REG_SSI_SRCR,
391 392
				   vals[RX].srcr | vals[TX].srcr,
				   vals[RX].srcr | vals[TX].srcr);
393
		regmap_update_bits(regs, REG_SSI_STCR,
394 395
				   vals[RX].stcr | vals[TX].stcr,
				   vals[RX].stcr | vals[TX].stcr);
396
	} else {
397
		regmap_update_bits(regs, REG_SSI_SRCR,
398
				   vals[RX].srcr | vals[TX].srcr, 0);
399
		regmap_update_bits(regs, REG_SSI_STCR,
400
				   vals[RX].stcr | vals[TX].stcr, 0);
401
		regmap_update_bits(regs, REG_SSI_SIER,
402
				   vals[RX].sier | vals[TX].sier, 0);
403 404 405
	}
}

N
Nicolin Chen 已提交
406 407
/**
 * Clear remaining data in the FIFO to avoid dirty data or channel slipping
408
 */
409
static void fsl_ssi_fifo_clear(struct fsl_ssi *ssi, bool is_rx)
410 411
{
	if (is_rx) {
412
		regmap_update_bits(ssi->regs, REG_SSI_SOR,
413
				   SSI_SOR_RX_CLR, SSI_SOR_RX_CLR);
414
	} else {
415
		regmap_update_bits(ssi->regs, REG_SSI_SOR,
416
				   SSI_SOR_TX_CLR, SSI_SOR_TX_CLR);
417 418 419
	}
}

N
Nicolin Chen 已提交
420
/**
421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
 * Calculate the bits that have to be disabled for the current stream that is
 * getting disabled. This keeps the bits enabled that are necessary for the
 * second stream to work if 'stream_active' is true.
 *
 * Detailed calculation:
 * These are the values that need to be active after disabling. For non-active
 * second stream, this is 0:
 *	vals_stream * !!stream_active
 *
 * The following computes the overall differences between the setup for the
 * to-disable stream and the active stream, a simple XOR:
 *	vals_disable ^ (vals_stream * !!(stream_active))
 *
 * The full expression adds a mask on all values we care about
 */
#define fsl_ssi_disable_val(vals_disable, vals_stream, stream_active) \
	((vals_disable) & \
	 ((vals_disable) ^ ((vals_stream) * (u32)!!(stream_active))))

N
Nicolin Chen 已提交
440 441
/**
 * Enable or disable SSI configuration.
442
 */
443
static void fsl_ssi_config(struct fsl_ssi *ssi, bool enable,
444
			   struct fsl_ssi_regvals *vals)
445
{
446
	struct regmap *regs = ssi->regs;
447
	struct fsl_ssi_regvals *avals;
M
Markus Pargmann 已提交
448
	int nr_active_streams;
449
	u32 scr;
450 451
	int keep_active;

452
	regmap_read(regs, REG_SSI_SCR, &scr);
M
Markus Pargmann 已提交
453

454
	nr_active_streams = !!(scr & SSI_SCR_TE) + !!(scr & SSI_SCR_RE);
M
Markus Pargmann 已提交
455

456 457 458 459
	if (nr_active_streams - 1 > 0)
		keep_active = 1;
	else
		keep_active = 0;
460

N
Nicolin Chen 已提交
461
	/* Get the opposite direction to keep its values untouched */
462 463
	if (&ssi->regvals[RX] == vals)
		avals = &ssi->regvals[TX];
464
	else
465
		avals = &ssi->regvals[RX];
466 467

	if (!enable) {
N
Nicolin Chen 已提交
468 469 470 471
		/*
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
		 */
472
		u32 scr = fsl_ssi_disable_val(vals->scr, avals->scr,
473
					      keep_active);
N
Nicolin Chen 已提交
474
		/* Safely disable SCR register for the stream */
475
		regmap_update_bits(regs, REG_SSI_SCR, scr, 0);
476 477 478
	}

	/*
N
Nicolin Chen 已提交
479 480 481 482
	 * For cases where online configuration is not supported,
	 * 1) Enable all necessary bits of both streams when 1st stream starts
	 *    even if the opposite stream will not start
	 * 2) Disable all remaining bits of both streams when last stream ends
483
	 */
484
	if (ssi->soc->offline_config) {
485
		if ((enable && !nr_active_streams) || (!enable && !keep_active))
486
			fsl_ssi_rxtx_config(ssi, enable);
487 488 489 490

		goto config_done;
	}

N
Nicolin Chen 已提交
491
	/* Online configure single direction while SSI is running */
492
	if (enable) {
493
		fsl_ssi_fifo_clear(ssi, vals->scr & SSI_SCR_RE);
494

495 496 497
		regmap_update_bits(regs, REG_SSI_SRCR, vals->srcr, vals->srcr);
		regmap_update_bits(regs, REG_SSI_STCR, vals->stcr, vals->stcr);
		regmap_update_bits(regs, REG_SSI_SIER, vals->sier, vals->sier);
498 499 500 501 502 503
	} else {
		u32 sier;
		u32 srcr;
		u32 stcr;

		/*
N
Nicolin Chen 已提交
504 505
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
506
		 */
507
		sier = fsl_ssi_disable_val(vals->sier, avals->sier,
508
					   keep_active);
509
		srcr = fsl_ssi_disable_val(vals->srcr, avals->srcr,
510
					   keep_active);
511
		stcr = fsl_ssi_disable_val(vals->stcr, avals->stcr,
512
					   keep_active);
513

N
Nicolin Chen 已提交
514
		/* Safely disable other control registers for the stream */
515 516 517
		regmap_update_bits(regs, REG_SSI_SRCR, srcr, 0);
		regmap_update_bits(regs, REG_SSI_STCR, stcr, 0);
		regmap_update_bits(regs, REG_SSI_SIER, sier, 0);
518 519 520 521
	}

config_done:
	/* Enabling of subunits is done after configuration */
522
	if (enable) {
N
Nicolin Chen 已提交
523 524 525 526 527 528
		/*
		 * Start DMA before setting TE to avoid FIFO underrun
		 * which may cause a channel slip or a channel swap
		 *
		 * TODO: FIQ cases might also need this upon testing
		 */
529
		if (ssi->use_dma && (vals->scr & SSI_SCR_TE)) {
530 531
			int i;
			int max_loop = 100;
N
Nicolin Chen 已提交
532 533

			/* Enable SSI first to send TX DMA request */
534
			regmap_update_bits(regs, REG_SSI_SCR,
535
					   SSI_SCR_SSIEN, SSI_SCR_SSIEN);
N
Nicolin Chen 已提交
536 537

			/* Busy wait until TX FIFO not empty -- DMA working */
538 539
			for (i = 0; i < max_loop; i++) {
				u32 sfcsr;
540 541
				regmap_read(regs, REG_SSI_SFCSR, &sfcsr);
				if (SSI_SFCSR_TFCNT0(sfcsr))
542 543 544
					break;
			}
			if (i == max_loop) {
545
				dev_err(ssi->dev,
546 547 548
					"Timeout waiting TX FIFO filling\n");
			}
		}
N
Nicolin Chen 已提交
549
		/* Enable all remaining bits */
550
		regmap_update_bits(regs, REG_SSI_SCR, vals->scr, vals->scr);
551
	}
552 553
}

554
static void fsl_ssi_rx_config(struct fsl_ssi *ssi, bool enable)
555
{
556
	fsl_ssi_config(ssi, enable, &ssi->regvals[RX]);
557 558
}

559
static void fsl_ssi_tx_ac97_saccst_setup(struct fsl_ssi *ssi)
560
{
561
	struct regmap *regs = ssi->regs;
562 563

	/* no SACC{ST,EN,DIS} regs on imx21-class SSI */
564
	if (!ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
565
		/* Disable all channel slots */
566
		regmap_write(regs, REG_SSI_SACCDIS, 0xff);
N
Nicolin Chen 已提交
567
		/* Enable slots 3 & 4 -- PCM Playback Left & Right channels */
568
		regmap_write(regs, REG_SSI_SACCEN, 0x300);
569 570 571
	}
}

572
static void fsl_ssi_tx_config(struct fsl_ssi *ssi, bool enable)
573
{
574
	/*
N
Nicolin Chen 已提交
575 576 577
	 * SACCST might be modified via AC Link by a CODEC if it sends
	 * extra bits in their SLOTREQ requests, which'll accidentally
	 * send valid data to slots other than normal playback slots.
578
	 *
N
Nicolin Chen 已提交
579
	 * To be safe, configure SACCST right before TX starts.
580
	 */
581 582
	if (enable && fsl_ssi_is_ac97(ssi))
		fsl_ssi_tx_ac97_saccst_setup(ssi);
583

584
	fsl_ssi_config(ssi, enable, &ssi->regvals[TX]);
585 586
}

N
Nicolin Chen 已提交
587 588
/**
 * Cache critical bits of SIER, SRCR, STCR and SCR to later set them safely
589
 */
590
static void fsl_ssi_setup_regvals(struct fsl_ssi *ssi)
591
{
592
	struct fsl_ssi_regvals *vals = ssi->regvals;
593

594 595 596 597 598 599
	vals[RX].sier = SSI_SIER_RFF0_EN;
	vals[RX].srcr = SSI_SRCR_RFEN0;
	vals[RX].scr = 0;
	vals[TX].sier = SSI_SIER_TFE0_EN;
	vals[TX].stcr = SSI_STCR_TFEN0;
	vals[TX].scr = 0;
600

N
Nicolin Chen 已提交
601
	/* AC97 has already enabled SSIEN, RE and TE, so ignore them */
602
	if (!fsl_ssi_is_ac97(ssi)) {
603 604
		vals[RX].scr = SSI_SCR_SSIEN | SSI_SCR_RE;
		vals[TX].scr = SSI_SCR_SSIEN | SSI_SCR_TE;
605 606
	}

607
	if (ssi->use_dma) {
608 609
		vals[RX].sier |= SSI_SIER_RDMAE;
		vals[TX].sier |= SSI_SIER_TDMAE;
610
	} else {
611 612
		vals[RX].sier |= SSI_SIER_RIE;
		vals[TX].sier |= SSI_SIER_TIE;
613 614
	}

615 616
	vals[RX].sier |= FSLSSI_SIER_DBG_RX_FLAGS;
	vals[TX].sier |= FSLSSI_SIER_DBG_TX_FLAGS;
617 618
}

619
static void fsl_ssi_setup_ac97(struct fsl_ssi *ssi)
620
{
621
	struct regmap *regs = ssi->regs;
622

N
Nicolin Chen 已提交
623
	/* Setup the clock control register */
624 625
	regmap_write(regs, REG_SSI_STCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
	regmap_write(regs, REG_SSI_SRCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
626

N
Nicolin Chen 已提交
627
	/* Enable AC97 mode and startup the SSI */
628
	regmap_write(regs, REG_SSI_SACNT, SSI_SACNT_AC97EN | SSI_SACNT_FV);
629

N
Nicolin Chen 已提交
630
	/* AC97 has to communicate with codec before starting a stream */
631
	regmap_update_bits(regs, REG_SSI_SCR,
632 633
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE,
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE);
634

635
	regmap_write(regs, REG_SSI_SOR, SSI_SOR_WAIT(3));
636 637
}

638 639
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
640 641
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
642
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
643 644
	int ret;

645
	ret = clk_prepare_enable(ssi->clk);
646 647
	if (ret)
		return ret;
648

N
Nicolin Chen 已提交
649 650
	/*
	 * When using dual fifo mode, it is safer to ensure an even period
651 652 653 654
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
655
	if (ssi->use_dual_fifo)
656
		snd_pcm_hw_constraint_step(substream->runtime, 0,
657
					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
658

659 660 661
	return 0;
}

662
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
663
			     struct snd_soc_dai *dai)
664 665
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
666
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
667

668
	clk_disable_unprepare(ssi->clk);
669 670
}

671
/**
N
Nicolin Chen 已提交
672
 * Configure Digital Audio Interface bit clock
673 674 675 676
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
677 678
 * freq: Output BCLK frequency = samplerate * slots * slot_width
 *       (In 2-channel I2S Master mode, slot_width is fixed 32)
679
 */
680
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
681
			    struct snd_soc_dai *dai,
682
			    struct snd_pcm_hw_params *hw_params)
683
{
684
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
685 686
	struct regmap *regs = ssi->regs;
	int synchronous = ssi->cpu_dai_drv.symmetric_rates, ret;
687
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
688
	unsigned long clkrate, baudrate, tmprate;
689 690
	unsigned int slots = params_channels(hw_params);
	unsigned int slot_width = 32;
691
	u64 sub, savesub = 100000;
692
	unsigned int freq;
693
	bool baudclk_is_used;
694

695
	/* Override slots and slot_width if being specifically set... */
696 697
	if (ssi->slots)
		slots = ssi->slots;
698
	/* ...but keep 32 bits if slots is 2 -- I2S Master mode */
699 700
	if (ssi->slot_width && slots != 2)
		slot_width = ssi->slot_width;
701 702 703

	/* Generate bit clock based on the slot number and slot width */
	freq = slots * slot_width * params_rate(hw_params);
704 705

	/* Don't apply it to any non-baudclk circumstance */
706
	if (IS_ERR(ssi->baudclk))
707 708
		return -EINVAL;

709 710 711 712
	/*
	 * Hardware limitation: The bclk rate must be
	 * never greater than 1/5 IPG clock rate
	 */
713
	if (freq * 5 > clk_get_rate(ssi->clk)) {
714
		dev_err(dai->dev, "bitclk > ipgclk / 5\n");
715 716 717
		return -EINVAL;
	}

718
	baudclk_is_used = ssi->baudclk_streams & ~(BIT(substream->stream));
719

720 721 722 723 724 725 726
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
727
		tmprate = freq * factor * (i + 1);
728 729

		if (baudclk_is_used)
730
			clkrate = clk_get_rate(ssi->baudclk);
731
		else
732
			clkrate = clk_round_rate(ssi->baudclk, tmprate);
733

734 735
		clkrate /= factor;
		afreq = clkrate / (i + 1);
736 737 738 739 740 741 742 743 744 745 746 747 748 749

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

750
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
751 752 753 754 755 756 757 758 759 760 761 762
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
763
		dev_err(dai->dev, "failed to handle the required sysclk\n");
764 765 766
		return -EINVAL;
	}

767 768
	stccr = SSI_SxCCR_PM(pm + 1) | (div2 ? SSI_SxCCR_DIV2 : 0) |
		(psr ? SSI_SxCCR_PSR : 0);
769
	mask = SSI_SxCCR_PM_MASK | SSI_SxCCR_DIV2 | SSI_SxCCR_PSR;
770

771
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK || synchronous)
772
		regmap_update_bits(regs, REG_SSI_STCCR, mask, stccr);
773
	else
774
		regmap_update_bits(regs, REG_SSI_SRCCR, mask, stccr);
775

776
	if (!baudclk_is_used) {
777
		ret = clk_set_rate(ssi->baudclk, baudrate);
778
		if (ret) {
779
			dev_err(dai->dev, "failed to set baudclk rate\n");
780 781 782 783 784 785 786
			return -EINVAL;
		}
	}

	return 0;
}

787
/**
N
Nicolin Chen 已提交
788
 * Configure SSI based on PCM hardware parameters
789
 *
N
Nicolin Chen 已提交
790 791 792 793 794 795 796
 * Notes:
 * 1) SxCCR.WL bits are critical bits that require SSI to be temporarily
 *    disabled on offline_config SoCs. Even for online configurable SoCs
 *    running in synchronous mode (both TX and RX use STCCR), it is not
 *    safe to re-configure them when both two streams start running.
 * 2) SxCCR.PM, SxCCR.DIV2 and SxCCR.PSR bits will be configured in the
 *    fsl_ssi_set_bclk() if SSI is the DAI clock master.
797
 */
798
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
799
			     struct snd_pcm_hw_params *hw_params,
800
			     struct snd_soc_dai *dai)
801
{
802
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
803
	struct regmap *regs = ssi->regs;
804
	unsigned int channels = params_channels(hw_params);
805
	unsigned int sample_size = params_width(hw_params);
806
	u32 wl = SSI_SxCCR_WL(sample_size);
807
	int ret;
808
	u32 scr;
M
Markus Pargmann 已提交
809 810
	int enabled;

811 812
	regmap_read(regs, REG_SSI_SCR, &scr);
	enabled = scr & SSI_SCR_SSIEN;
813

814
	/*
N
Nicolin Chen 已提交
815 816 817 818
	 * SSI is properly configured if it is enabled and running in
	 * the synchronous mode; Note that AC97 mode is an exception
	 * that should set separate configurations for STCCR and SRCCR
	 * despite running in the synchronous mode.
819
	 */
820
	if (enabled && ssi->cpu_dai_drv.symmetric_rates)
821
		return 0;
822

823
	if (fsl_ssi_is_i2s_master(ssi)) {
824
		ret = fsl_ssi_set_bclk(substream, dai, hw_params);
825 826
		if (ret)
			return ret;
827 828

		/* Do not enable the clock if it is already enabled */
829 830
		if (!(ssi->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi->baudclk);
831 832 833
			if (ret)
				return ret;

834
			ssi->baudclk_streams |= BIT(substream->stream);
835
		}
836 837
	}

838
	if (!fsl_ssi_is_ac97(ssi)) {
839
		u8 i2s_net;
N
Nicolin Chen 已提交
840
		/* Normal + Network mode to send 16-bit data in 32-bit frames */
841
		if (fsl_ssi_is_i2s_cbm_cfs(ssi) && sample_size == 16)
842
			i2s_net = SSI_SCR_I2S_MODE_NORMAL | SSI_SCR_NET;
843
		else
844
			i2s_net = ssi->i2s_net;
845

846
		regmap_update_bits(regs, REG_SSI_SCR,
847 848
				   SSI_SCR_I2S_NET_MASK,
				   channels == 1 ? 0 : i2s_net);
849 850
	}

851 852
	/* In synchronous mode, the SSI uses STCCR for capture */
	if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ||
853
	    ssi->cpu_dai_drv.symmetric_rates)
854
		regmap_update_bits(regs, REG_SSI_STCCR, SSI_SxCCR_WL_MASK, wl);
855
	else
856
		regmap_update_bits(regs, REG_SSI_SRCCR, SSI_SxCCR_WL_MASK, wl);
857 858 859 860

	return 0;
}

861
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
862
			   struct snd_soc_dai *dai)
863 864
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
865
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
866

867
	if (fsl_ssi_is_i2s_master(ssi) &&
868
	    ssi->baudclk_streams & BIT(substream->stream)) {
869 870
		clk_disable_unprepare(ssi->baudclk);
		ssi->baudclk_streams &= ~BIT(substream->stream);
871 872 873 874 875
	}

	return 0;
}

876
static int _fsl_ssi_set_dai_fmt(struct device *dev,
877
				struct fsl_ssi *ssi, unsigned int fmt)
878
{
879
	struct regmap *regs = ssi->regs;
880
	u32 strcr = 0, stcr, srcr, scr, mask;
881 882
	u8 wm;

883
	ssi->dai_fmt = fmt;
884

885
	if (fsl_ssi_is_i2s_master(ssi) && IS_ERR(ssi->baudclk)) {
886
		dev_err(dev, "missing baudclk for master mode\n");
887 888 889
		return -EINVAL;
	}

890
	fsl_ssi_setup_regvals(ssi);
891

892 893
	regmap_read(regs, REG_SSI_SCR, &scr);
	scr &= ~(SSI_SCR_SYN | SSI_SCR_I2S_MODE_MASK);
N
Nicolin Chen 已提交
894
	/* Synchronize frame sync clock for TE to avoid data slipping */
895
	scr |= SSI_SCR_SYNC_TX_FS;
896

897
	mask = SSI_STCR_TXBIT0 | SSI_STCR_TFDIR | SSI_STCR_TXDIR |
898
	       SSI_STCR_TSCKP | SSI_STCR_TFSI | SSI_STCR_TFSL | SSI_STCR_TEFS;
899 900
	regmap_read(regs, REG_SSI_STCR, &stcr);
	regmap_read(regs, REG_SSI_SRCR, &srcr);
M
Markus Pargmann 已提交
901 902
	stcr &= ~mask;
	srcr &= ~mask;
903

N
Nicolin Chen 已提交
904
	/* Use Network mode as default */
905
	ssi->i2s_net = SSI_SCR_NET;
906 907
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
908
		regmap_update_bits(regs, REG_SSI_STCCR,
909
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
910
		regmap_update_bits(regs, REG_SSI_SRCCR,
911
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
912
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
913
		case SND_SOC_DAIFMT_CBM_CFS:
914
		case SND_SOC_DAIFMT_CBS_CFS:
915
			ssi->i2s_net |= SSI_SCR_I2S_MODE_MASTER;
916 917
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
918
			ssi->i2s_net |= SSI_SCR_I2S_MODE_SLAVE;
919 920 921 922 923 924
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
925
		strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP |
926
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
927 928 929
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
930
		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP;
931 932 933
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
934
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP |
935
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
936 937 938
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
939
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP | SSI_STCR_TXBIT0;
940
		break;
941
	case SND_SOC_DAIFMT_AC97:
N
Nicolin Chen 已提交
942
		/* Data on falling edge of bclk, frame high, 1clk before data */
943
		ssi->i2s_net |= SSI_SCR_I2S_MODE_NORMAL;
944
		break;
945 946 947
	default:
		return -EINVAL;
	}
948
	scr |= ssi->i2s_net;
949 950 951 952 953 954 955 956

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
957
		strcr ^= SSI_STCR_TSCKP;
958 959 960
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
961
		strcr ^= SSI_STCR_TFSI;
962 963 964
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
965 966
		strcr ^= SSI_STCR_TSCKP;
		strcr ^= SSI_STCR_TFSI;
967 968 969 970 971 972 973 974
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
N
Nicolin Chen 已提交
975
		/* Output bit and frame sync clocks */
976 977
		strcr |= SSI_STCR_TFDIR | SSI_STCR_TXDIR;
		scr |= SSI_SCR_SYS_CLK_EN;
978 979
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
N
Nicolin Chen 已提交
980
		/* Input bit or frame sync clocks */
981
		scr &= ~SSI_SCR_SYS_CLK_EN;
982
		break;
983
	case SND_SOC_DAIFMT_CBM_CFS:
N
Nicolin Chen 已提交
984
		/* Input bit clock but output frame sync clock */
985 986 987
		strcr &= ~SSI_STCR_TXDIR;
		strcr |= SSI_STCR_TFDIR;
		scr &= ~SSI_SCR_SYS_CLK_EN;
988
		break;
989
	default:
990
		if (!fsl_ssi_is_ac97(ssi))
991
			return -EINVAL;
992 993 994 995 996
	}

	stcr |= strcr;
	srcr |= strcr;

N
Nicolin Chen 已提交
997
	/* Set SYN mode and clear RXDIR bit when using SYN or AC97 mode */
998
	if (ssi->cpu_dai_drv.symmetric_rates || fsl_ssi_is_ac97(ssi)) {
999 1000
		srcr &= ~SSI_SRCR_RXDIR;
		scr |= SSI_SCR_SYN;
1001 1002
	}

1003 1004 1005
	regmap_write(regs, REG_SSI_STCR, stcr);
	regmap_write(regs, REG_SSI_SRCR, srcr);
	regmap_write(regs, REG_SSI_SCR, scr);
1006

1007
	wm = ssi->fifo_watermark;
1008

1009
	regmap_write(regs, REG_SSI_SFCSR,
1010 1011
		     SSI_SFCSR_TFWM0(wm) | SSI_SFCSR_RFWM0(wm) |
		     SSI_SFCSR_TFWM1(wm) | SSI_SFCSR_RFWM1(wm));
1012

1013
	if (ssi->use_dual_fifo) {
1014 1015 1016 1017 1018 1019
		regmap_update_bits(regs, REG_SSI_SRCR,
				   SSI_SRCR_RFEN1, SSI_SRCR_RFEN1);
		regmap_update_bits(regs, REG_SSI_STCR,
				   SSI_STCR_TFEN1, SSI_STCR_TFEN1);
		regmap_update_bits(regs, REG_SSI_SCR,
				   SSI_SCR_TCH_EN, SSI_SCR_TCH_EN);
1020 1021
	}

1022
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1023
		fsl_ssi_setup_ac97(ssi);
1024

1025
	return 0;
1026 1027 1028
}

/**
N
Nicolin Chen 已提交
1029
 * Configure Digital Audio Interface (DAI) Format
1030
 */
1031
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1032
{
1033
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1034

N
Nicolin Chen 已提交
1035
	/* AC97 configured DAIFMT earlier in the probe() */
1036
	if (fsl_ssi_is_ac97(ssi))
1037 1038
		return 0;

1039
	return _fsl_ssi_set_dai_fmt(dai->dev, ssi, fmt);
1040 1041 1042
}

/**
N
Nicolin Chen 已提交
1043
 * Set TDM slot number and slot width
1044
 */
1045
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
1046
				    u32 rx_mask, int slots, int slot_width)
1047
{
1048
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1049
	struct regmap *regs = ssi->regs;
1050 1051
	u32 val;

1052 1053
	/* The word length should be 8, 10, 12, 16, 18, 20, 22 or 24 */
	if (slot_width & 1 || slot_width < 8 || slot_width > 24) {
1054
		dev_err(dai->dev, "invalid slot width: %d\n", slot_width);
1055 1056 1057
		return -EINVAL;
	}

1058
	/* The slot number should be >= 2 if using Network mode or I2S mode */
1059 1060
	regmap_read(regs, REG_SSI_SCR, &val);
	val &= SSI_SCR_I2S_MODE_MASK | SSI_SCR_NET;
1061
	if (val && slots < 2) {
1062
		dev_err(dai->dev, "slot number should be >= 2 in I2S or NET\n");
1063 1064 1065
		return -EINVAL;
	}

1066 1067 1068 1069
	regmap_update_bits(regs, REG_SSI_STCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
	regmap_update_bits(regs, REG_SSI_SRCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
1070

N
Nicolin Chen 已提交
1071
	/* Save SSIEN bit of the SCR register */
1072 1073
	regmap_read(regs, REG_SSI_SCR, &val);
	val &= SSI_SCR_SSIEN;
N
Nicolin Chen 已提交
1074
	/* Temporarily enable SSI to allow SxMSKs to be configurable */
1075
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, SSI_SCR_SSIEN);
1076

1077 1078
	regmap_write(regs, REG_SSI_STMSK, ~tx_mask);
	regmap_write(regs, REG_SSI_SRMSK, ~rx_mask);
1079

N
Nicolin Chen 已提交
1080
	/* Restore the value of SSIEN bit */
1081
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, val);
1082

1083 1084
	ssi->slot_width = slot_width;
	ssi->slots = slots;
1085

1086 1087 1088
	return 0;
}

1089
/**
N
Nicolin Chen 已提交
1090
 * Start or stop SSI and corresponding DMA transaction.
1091 1092 1093 1094
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1095 1096
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1097 1098
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1099 1100
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
	struct regmap *regs = ssi->regs;
1101

1102 1103
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1104
	case SNDRV_PCM_TRIGGER_RESUME:
1105
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1106
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1107
			fsl_ssi_tx_config(ssi, true);
1108
		else
1109
			fsl_ssi_rx_config(ssi, true);
1110 1111 1112
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1113
	case SNDRV_PCM_TRIGGER_SUSPEND:
1114 1115
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1116
			fsl_ssi_tx_config(ssi, false);
1117
		else
1118
			fsl_ssi_rx_config(ssi, false);
1119 1120 1121 1122 1123 1124
		break;

	default:
		return -EINVAL;
	}

N
Nicolin Chen 已提交
1125
	/* Clear corresponding FIFO */
1126
	if (fsl_ssi_is_ac97(ssi)) {
1127
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1128
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_TX_CLR);
1129
		else
1130
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_RX_CLR);
1131
	}
1132

1133 1134 1135
	return 0;
}

1136 1137
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
1138
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1139

1140 1141 1142
	if (ssi->soc->imx && ssi->use_dma) {
		dai->playback_dma_data = &ssi->dma_params_tx;
		dai->capture_dma_data = &ssi->dma_params_rx;
1143 1144 1145 1146 1147
	}

	return 0;
}

1148
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1149 1150 1151 1152 1153 1154 1155
	.startup = fsl_ssi_startup,
	.shutdown = fsl_ssi_shutdown,
	.hw_params = fsl_ssi_hw_params,
	.hw_free = fsl_ssi_hw_free,
	.set_fmt = fsl_ssi_set_dai_fmt,
	.set_tdm_slot = fsl_ssi_set_dai_tdm_slot,
	.trigger = fsl_ssi_trigger,
1156 1157
};

1158
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1159
	.probe = fsl_ssi_dai_probe,
1160
	.playback = {
1161
		.stream_name = "CPU-Playback",
1162
		.channels_min = 1,
1163
		.channels_max = 32,
1164
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1165 1166 1167
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1168
		.stream_name = "CPU-Capture",
1169
		.channels_min = 1,
1170
		.channels_max = 32,
1171
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1172 1173
		.formats = FSLSSI_I2S_FORMATS,
	},
1174
	.ops = &fsl_ssi_dai_ops,
1175 1176
};

1177
static const struct snd_soc_component_driver fsl_ssi_component = {
1178
	.name = "fsl-ssi",
1179 1180
};

1181
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1182
	.bus_control = true,
1183
	.probe = fsl_ssi_dai_probe,
1184 1185 1186 1187 1188
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
1189
		.formats = SNDRV_PCM_FMTBIT_S16 | SNDRV_PCM_FMTBIT_S20,
1190 1191 1192 1193 1194 1195
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
1196 1197
		/* 16-bit capture is broken (errata ERR003778) */
		.formats = SNDRV_PCM_FMTBIT_S20,
1198
	},
1199
	.ops = &fsl_ssi_dai_ops,
1200 1201
};

1202
static struct fsl_ssi *fsl_ac97_data;
1203

1204
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1205
			       unsigned short val)
1206
{
M
Markus Pargmann 已提交
1207
	struct regmap *regs = fsl_ac97_data->regs;
1208 1209
	unsigned int lreg;
	unsigned int lval;
1210
	int ret;
1211 1212 1213 1214

	if (reg > 0x7f)
		return;

1215 1216
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1217 1218 1219 1220
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
1221
		goto ret_unlock;
1222
	}
1223 1224

	lreg = reg <<  12;
1225
	regmap_write(regs, REG_SSI_SACADD, lreg);
1226 1227

	lval = val << 4;
1228
	regmap_write(regs, REG_SSI_SACDAT, lval);
1229

1230 1231
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_WR);
1232
	udelay(100);
1233 1234

	clk_disable_unprepare(fsl_ac97_data->clk);
1235 1236 1237

ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1238 1239
}

1240
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1241
					unsigned short reg)
1242
{
M
Markus Pargmann 已提交
1243
	struct regmap *regs = fsl_ac97_data->regs;
1244
	unsigned short val = 0;
M
Markus Pargmann 已提交
1245
	u32 reg_val;
1246
	unsigned int lreg;
1247 1248
	int ret;

1249 1250
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1251 1252
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
1253
		pr_err("ac97 read clk_prepare_enable failed: %d\n", ret);
1254
		goto ret_unlock;
1255
	}
1256 1257

	lreg = (reg & 0x7f) <<  12;
1258
	regmap_write(regs, REG_SSI_SACADD, lreg);
1259 1260
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_RD);
1261 1262 1263

	udelay(100);

1264
	regmap_read(regs, REG_SSI_SACDAT, &reg_val);
M
Markus Pargmann 已提交
1265
	val = (reg_val >> 4) & 0xffff;
1266

1267 1268
	clk_disable_unprepare(fsl_ac97_data->clk);

1269 1270
ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1271 1272 1273 1274
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
1275 1276
	.read = fsl_ssi_ac97_read,
	.write = fsl_ssi_ac97_write,
1277 1278
};

1279
/**
1280
 * Make every character in a string lower-case
1281
 */
1282 1283
static void make_lowercase(char *s)
{
1284 1285 1286 1287
	if (!s)
		return;
	for (; *s; s++)
		*s = tolower(*s);
1288 1289
}

1290
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1291
			     struct fsl_ssi *ssi, void __iomem *iomem)
1292 1293
{
	struct device_node *np = pdev->dev.of_node;
1294
	struct device *dev = &pdev->dev;
1295
	u32 dmas[4];
1296 1297
	int ret;

N
Nicolin Chen 已提交
1298
	/* Backward compatible for a DT without ipg clock name assigned */
1299
	if (ssi->has_ipg_clk_name)
1300
		ssi->clk = devm_clk_get(dev, "ipg");
1301
	else
1302
		ssi->clk = devm_clk_get(dev, NULL);
1303 1304
	if (IS_ERR(ssi->clk)) {
		ret = PTR_ERR(ssi->clk);
1305
		dev_err(dev, "failed to get clock: %d\n", ret);
1306 1307 1308
		return ret;
	}

N
Nicolin Chen 已提交
1309
	/* Enable the clock since regmap will not handle it in this case */
1310 1311
	if (!ssi->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi->clk);
1312
		if (ret) {
1313
			dev_err(dev, "clk_prepare_enable failed: %d\n", ret);
1314 1315
			return ret;
		}
1316 1317
	}

N
Nicolin Chen 已提交
1318
	/* Do not error out for slave cases that live without a baud clock */
1319
	ssi->baudclk = devm_clk_get(dev, "baud");
1320
	if (IS_ERR(ssi->baudclk))
1321
		dev_dbg(dev, "failed to get baud clock: %ld\n",
1322
			 PTR_ERR(ssi->baudclk));
1323

1324 1325
	ssi->dma_params_tx.maxburst = ssi->dma_maxburst;
	ssi->dma_params_rx.maxburst = ssi->dma_maxburst;
1326 1327
	ssi->dma_params_tx.addr = ssi->ssi_phys + REG_SSI_STX0;
	ssi->dma_params_rx.addr = ssi->ssi_phys + REG_SSI_SRX0;
1328

N
Nicolin Chen 已提交
1329
	/* Set to dual FIFO mode according to the SDMA sciprt */
1330
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1331 1332
	if (ssi->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
		ssi->use_dual_fifo = true;
N
Nicolin Chen 已提交
1333 1334 1335
		/*
		 * Use even numbers to avoid channel swap due to SDMA
		 * script design
1336
		 */
1337 1338
		ssi->dma_params_tx.maxburst &= ~0x1;
		ssi->dma_params_rx.maxburst &= ~0x1;
1339 1340
	}

1341
	if (!ssi->use_dma) {
1342
		/*
N
Nicolin Chen 已提交
1343 1344
		 * Some boards use an incompatible codec. Use imx-fiq-pcm-audio
		 * to get it working, as DMA is not possible in this situation.
1345
		 */
1346 1347 1348 1349
		ssi->fiq_params.irq = ssi->irq;
		ssi->fiq_params.base = iomem;
		ssi->fiq_params.dma_params_rx = &ssi->dma_params_rx;
		ssi->fiq_params.dma_params_tx = &ssi->dma_params_tx;
1350

1351
		ret = imx_pcm_fiq_init(pdev, &ssi->fiq_params);
1352 1353 1354
		if (ret)
			goto error_pcm;
	} else {
1355
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1356 1357 1358 1359
		if (ret)
			goto error_pcm;
	}

1360
	return 0;
1361 1362

error_pcm:
1363 1364
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1365

1366
	return ret;
1367 1368
}

1369
static void fsl_ssi_imx_clean(struct platform_device *pdev, struct fsl_ssi *ssi)
1370
{
1371
	if (!ssi->use_dma)
1372
		imx_pcm_fiq_exit(pdev);
1373 1374
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1375 1376
}

1377
static int fsl_ssi_probe(struct platform_device *pdev)
1378
{
1379
	struct fsl_ssi *ssi;
1380
	int ret = 0;
1381
	struct device_node *np = pdev->dev.of_node;
1382
	struct device *dev = &pdev->dev;
1383
	const struct of_device_id *of_id;
1384
	const char *p, *sprop;
1385
	const uint32_t *iprop;
1386
	struct resource *res;
M
Markus Pargmann 已提交
1387
	void __iomem *iomem;
1388
	char name[64];
1389
	struct regmap_config regconfig = fsl_ssi_regconfig;
1390

1391
	of_id = of_match_device(fsl_ssi_ids, dev);
1392
	if (!of_id || !of_id->data)
1393 1394
		return -EINVAL;

1395
	ssi = devm_kzalloc(dev, sizeof(*ssi), GFP_KERNEL);
1396
	if (!ssi)
1397
		return -ENOMEM;
1398

1399
	ssi->soc = of_id->data;
1400
	ssi->dev = dev;
1401

N
Nicolin Chen 已提交
1402
	/* Check if being used in AC97 mode */
1403 1404 1405
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
1406
			ssi->dai_fmt = SND_SOC_DAIFMT_AC97;
1407 1408
	}

N
Nicolin Chen 已提交
1409
	/* Select DMA or FIQ */
1410
	ssi->use_dma = !of_property_read_bool(np, "fsl,fiq-stream-filter");
1411

1412 1413
	if (fsl_ssi_is_ac97(ssi)) {
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_ac97_dai,
1414
		       sizeof(fsl_ssi_ac97_dai));
1415
		fsl_ac97_data = ssi;
1416
	} else {
1417
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_dai_template,
1418 1419
		       sizeof(fsl_ssi_dai_template));
	}
1420
	ssi->cpu_dai_drv.name = dev_name(dev);
1421

1422
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1423
	iomem = devm_ioremap_resource(dev, res);
1424 1425
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
1426
	ssi->ssi_phys = res->start;
M
Markus Pargmann 已提交
1427

1428
	if (ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
1429
		/* No SACC{ST,EN,DIS} regs in imx21-class SSI */
1430
		regconfig.max_register = REG_SSI_SRMSK;
1431
		regconfig.num_reg_defaults_raw =
1432
			REG_SSI_SRMSK / sizeof(uint32_t) + 1;
1433 1434
	}

1435 1436
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
1437
		ssi->has_ipg_clk_name = false;
1438
		ssi->regs = devm_regmap_init_mmio(dev, iomem, &regconfig);
1439
	} else {
1440
		ssi->has_ipg_clk_name = true;
1441 1442
		ssi->regs = devm_regmap_init_mmio_clk(dev, "ipg", iomem,
						      &regconfig);
1443
	}
1444
	if (IS_ERR(ssi->regs)) {
1445
		dev_err(dev, "failed to init register map\n");
1446
		return PTR_ERR(ssi->regs);
M
Markus Pargmann 已提交
1447
	}
1448

1449 1450
	ssi->irq = platform_get_irq(pdev, 0);
	if (ssi->irq < 0) {
1451
		dev_err(dev, "no irq for node %s\n", pdev->name);
1452
		return ssi->irq;
1453 1454
	}

N
Nicolin Chen 已提交
1455
	/* Set software limitations for synchronous mode */
1456
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1457 1458 1459
		if (!fsl_ssi_is_ac97(ssi)) {
			ssi->cpu_dai_drv.symmetric_rates = 1;
			ssi->cpu_dai_drv.symmetric_samplebits = 1;
1460
		}
1461

1462
		ssi->cpu_dai_drv.symmetric_channels = 1;
1463
	}
1464

N
Nicolin Chen 已提交
1465
	/* Fetch FIFO depth; Set to 8 for older DT without this property */
1466 1467
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1468
		ssi->fifo_depth = be32_to_cpup(iprop);
1469
	else
1470
		ssi->fifo_depth = 8;
1471

1472
	/*
N
Nicolin Chen 已提交
1473
	 * Configure TX and RX DMA watermarks -- when to send a DMA request
1474
	 *
N
Nicolin Chen 已提交
1475 1476
	 * Values should be tested to avoid FIFO under/over run. Set maxburst
	 * to fifo_watermark to maxiumize DMA transaction to reduce overhead.
1477
	 */
1478
	switch (ssi->fifo_depth) {
1479 1480
	case 15:
		/*
N
Nicolin Chen 已提交
1481 1482 1483 1484 1485 1486
		 * Set to 8 as a balanced configuration -- When TX FIFO has 8
		 * empty slots, send a DMA request to fill these 8 slots. The
		 * remaining 7 slots should be able to allow DMA to finish the
		 * transaction before TX FIFO underruns; Same applies to RX.
		 *
		 * Tested with cases running at 48kHz @ 16 bits x 16 channels
1487
		 */
1488 1489
		ssi->fifo_watermark = 8;
		ssi->dma_maxburst = 8;
1490 1491 1492
		break;
	case 8:
	default:
N
Nicolin Chen 已提交
1493
		/* Safely use old watermark configurations for older chips */
1494 1495
		ssi->fifo_watermark = ssi->fifo_depth - 2;
		ssi->dma_maxburst = ssi->fifo_depth - 2;
1496 1497 1498
		break;
	}

1499
	dev_set_drvdata(dev, ssi);
1500

1501 1502
	if (ssi->soc->imx) {
		ret = fsl_ssi_imx_probe(pdev, ssi, iomem);
1503
		if (ret)
F
Fabio Estevam 已提交
1504
			return ret;
1505 1506
	}

1507 1508
	if (fsl_ssi_is_ac97(ssi)) {
		mutex_init(&ssi->ac97_reg_lock);
1509 1510
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
1511
			dev_err(dev, "failed to set AC'97 ops\n");
1512 1513 1514 1515
			goto error_ac97_ops;
		}
	}

1516
	ret = devm_snd_soc_register_component(dev, &fsl_ssi_component,
1517
					      &ssi->cpu_dai_drv, 1);
1518
	if (ret) {
1519
		dev_err(dev, "failed to register DAI: %d\n", ret);
1520 1521 1522
		goto error_asoc_register;
	}

1523
	if (ssi->use_dma) {
1524 1525
		ret = devm_request_irq(dev, ssi->irq, fsl_ssi_isr, 0,
				       dev_name(dev), ssi);
1526
		if (ret < 0) {
1527
			dev_err(dev, "failed to claim irq %u\n", ssi->irq);
1528
			goto error_asoc_register;
1529
		}
1530 1531
	}

1532
	ret = fsl_ssi_debugfs_create(&ssi->dbg_stats, dev);
1533
	if (ret)
1534
		goto error_asoc_register;
1535

N
Nicolin Chen 已提交
1536
	/* Bypass it if using newer DT bindings of ASoC machine drivers */
1537
	if (!of_get_property(np, "codec-handle", NULL))
1538 1539
		goto done;

N
Nicolin Chen 已提交
1540 1541 1542 1543
	/*
	 * Backward compatible for older bindings by manually triggering the
	 * machine driver's probe(). Use /compatible property, including the
	 * address of CPU DAI driver structure, as the name of machine driver.
1544
	 */
1545 1546
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1547 1548 1549 1550 1551 1552
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

1553
	ssi->pdev = platform_device_register_data(dev, name, 0, NULL, 0);
1554 1555
	if (IS_ERR(ssi->pdev)) {
		ret = PTR_ERR(ssi->pdev);
1556
		dev_err(dev, "failed to register platform: %d\n", ret);
1557
		goto error_sound_card;
M
Mark Brown 已提交
1558
	}
1559

1560
done:
1561
	if (ssi->dai_fmt)
1562
		_fsl_ssi_set_dai_fmt(dev, ssi, ssi->dai_fmt);
1563

1564
	if (fsl_ssi_is_ac97(ssi)) {
1565 1566 1567 1568
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
1569
			dev_err(dev, "failed to get SSI index property\n");
1570 1571 1572
			goto error_sound_card;
		}

1573 1574
		ssi->pdev = platform_device_register_data(NULL, "ac97-codec",
							  ssi_idx, NULL, 0);
1575 1576
		if (IS_ERR(ssi->pdev)) {
			ret = PTR_ERR(ssi->pdev);
1577
			dev_err(dev,
1578 1579 1580 1581 1582 1583
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1584
	return 0;
1585

1586
error_sound_card:
1587
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1588
error_asoc_register:
1589
	if (fsl_ssi_is_ac97(ssi))
1590 1591
		snd_soc_set_ac97_ops(NULL);
error_ac97_ops:
1592 1593
	if (fsl_ssi_is_ac97(ssi))
		mutex_destroy(&ssi->ac97_reg_lock);
1594

1595 1596
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1597

1598
	return ret;
1599 1600
}

1601
static int fsl_ssi_remove(struct platform_device *pdev)
1602
{
1603
	struct fsl_ssi *ssi = dev_get_drvdata(&pdev->dev);
1604

1605
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1606

1607 1608
	if (ssi->pdev)
		platform_device_unregister(ssi->pdev);
1609

1610 1611
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1612

1613
	if (fsl_ssi_is_ac97(ssi)) {
1614
		snd_soc_set_ac97_ops(NULL);
1615
		mutex_destroy(&ssi->ac97_reg_lock);
1616
	}
1617

1618
	return 0;
1619
}
1620

1621 1622 1623
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
1624 1625
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1626

1627 1628
	regmap_read(regs, REG_SSI_SFCSR, &ssi->regcache_sfcsr);
	regmap_read(regs, REG_SSI_SACNT, &ssi->regcache_sacnt);
1629 1630 1631 1632 1633 1634 1635 1636 1637

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
1638 1639
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1640 1641 1642

	regcache_cache_only(regs, false);

1643
	regmap_update_bits(regs, REG_SSI_SFCSR,
1644 1645 1646
			   SSI_SFCSR_RFWM1_MASK | SSI_SFCSR_TFWM1_MASK |
			   SSI_SFCSR_RFWM0_MASK | SSI_SFCSR_TFWM0_MASK,
			   ssi->regcache_sfcsr);
1647
	regmap_write(regs, REG_SSI_SACNT, ssi->regcache_sacnt);
1648 1649 1650 1651 1652 1653 1654 1655 1656

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1657
static struct platform_driver fsl_ssi_driver = {
1658 1659 1660
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1661
		.pm = &fsl_ssi_pm,
1662 1663 1664 1665
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1666

1667
module_platform_driver(fsl_ssi_driver);
1668

1669
MODULE_ALIAS("platform:fsl-ssi-dai");
1670 1671
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1672
MODULE_LICENSE("GPL v2");