fsl_ssi.c 44.4 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38
#include <linux/ctype.h>
39 40
#include <linux/device.h>
#include <linux/delay.h>
41
#include <linux/mutex.h>
42
#include <linux/slab.h>
43
#include <linux/spinlock.h>
44
#include <linux/of.h>
45 46
#include <linux/of_address.h>
#include <linux/of_irq.h>
47
#include <linux/of_platform.h>
48 49 50 51 52 53

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
54
#include <sound/dmaengine_pcm.h>
55 56

#include "fsl_ssi.h"
57
#include "imx-pcm.h"
58 59 60 61 62 63 64 65 66 67 68 69 70 71

/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
72 73 74 75 76 77 78
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | \
	 SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | \
	 SNDRV_PCM_FMTBIT_S24_BE)
79
#else
80 81 82 83 84 85 86
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | \
	 SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | \
	 SNDRV_PCM_FMTBIT_S24_LE)
87 88
#endif

89 90 91 92 93 94 95 96 97 98 99 100
#define FSLSSI_SIER_DBG_RX_FLAGS \
	(SSI_SIER_RFF0_EN | \
	 SSI_SIER_RLS_EN | \
	 SSI_SIER_RFS_EN | \
	 SSI_SIER_ROE0_EN | \
	 SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS \
	(SSI_SIER_TFE0_EN | \
	 SSI_SIER_TLS_EN | \
	 SSI_SIER_TFS_EN | \
	 SSI_SIER_TUE0_EN | \
	 SSI_SIER_TFRC_EN)
101 102 103 104

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
105
	FSL_SSI_MX35,
106 107 108
	FSL_SSI_MX51,
};

109 110 111 112 113 114 115 116 117 118 119
struct fsl_ssi_reg_val {
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

struct fsl_ssi_rxtx_reg_val {
	struct fsl_ssi_reg_val rx;
	struct fsl_ssi_reg_val tx;
};
120 121 122 123

static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
124 125
	case REG_SSI_SACCEN:
	case REG_SSI_SACCDIS:
126 127 128 129 130 131 132 133 134
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
135 136 137 138 139 140 141 142 143 144 145 146
	case REG_SSI_STX0:
	case REG_SSI_STX1:
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SFCSR:
	case REG_SSI_SACNT:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
	case REG_SSI_SACCST:
	case REG_SSI_SOR:
147 148 149 150 151 152
		return true;
	default:
		return false;
	}
}

153 154 155
static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
156 157 158 159 160 161
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
162 163 164 165 166 167
		return true;
	default:
		return false;
	}
}

168 169 170
static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
171 172 173
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SACCST:
174 175 176 177 178 179
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
180
static const struct regmap_config fsl_ssi_regconfig = {
181
	.max_register = REG_SSI_SACCDIS,
M
Markus Pargmann 已提交
182 183 184 185
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
186
	.num_reg_defaults_raw = REG_SSI_SACCDIS / sizeof(uint32_t) + 1,
187 188
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
189
	.precious_reg = fsl_ssi_precious_reg,
190
	.writeable_reg = fsl_ssi_writeable_reg,
191
	.cache_type = REGCACHE_FLAT,
M
Markus Pargmann 已提交
192
};
193

194 195
struct fsl_ssi_soc_data {
	bool imx;
196
	bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
197 198 199 200
	bool offline_config;
	u32 sisr_write_mask;
};

201
/**
202
 * fsl_ssi: per-SSI private data
203
 *
N
Nicolin Chen 已提交
204
 * @regs: Pointer to the regmap registers
205
 * @irq: IRQ of this SSI
206 207 208
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
N
Nicolin Chen 已提交
209
 * @i2s_mode: I2S and Network mode configuration of SCR register
210
 * @use_dma: DMA is used or FIQ with stream filter
N
Nicolin Chen 已提交
211 212 213 214 215 216
 * @use_dual_fifo: DMA with support for dual FIFO mode
 * @has_ipg_clk_name: If "ipg" is in the clock name list of device tree
 * @fifo_depth: Depth of the SSI FIFOs
 * @slot_width: Width of each DAI slot
 * @slots: Number of slots
 * @rxtx_reg_val: Specific RX/TX register settings
217
 *
N
Nicolin Chen 已提交
218 219
 * @clk: Clock source to access register
 * @baudclk: Clock source to generate bit and frame-sync clocks
220 221
 * @baudclk_streams: Active streams that are using baudclk
 *
N
Nicolin Chen 已提交
222 223 224
 * @regcache_sfcsr: Cache sfcsr register value during suspend and resume
 * @regcache_sacnt: Cache sacnt register value during suspend and resume
 *
225 226 227 228 229 230
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
N
Nicolin Chen 已提交
231 232
 * @pdev: Pointer to pdev when using fsl-ssi as sound card (ppc only)
 *        TODO: Should be replaced with simple-sound-card
233 234 235
 *
 * @dbg_stats: Debugging statistics
 *
236
 * @soc: SoC specific data
N
Nicolin Chen 已提交
237 238 239 240 241 242 243
 * @dev: Pointer to &pdev->dev
 *
 * @fifo_watermark: The FIFO watermark setting. Notifies DMA when there are
 *                  @fifo_watermark or fewer words in TX fifo or
 *                  @fifo_watermark or more empty words in RX fifo.
 * @dma_maxburst: Max number of words to transfer in one go. So far,
 *                this is always the same as fifo_watermark.
244
 *
N
Nicolin Chen 已提交
245
 * @ac97_reg_lock: Mutex lock to serialize AC97 register access operations
246
 */
247
struct fsl_ssi {
M
Markus Pargmann 已提交
248
	struct regmap *regs;
249
	int irq;
250
	struct snd_soc_dai_driver cpu_dai_drv;
251

252 253
	unsigned int dai_fmt;
	u8 i2s_mode;
254
	bool use_dma;
255
	bool use_dual_fifo;
256
	bool has_ipg_clk_name;
257
	unsigned int fifo_depth;
258 259
	unsigned int slot_width;
	unsigned int slots;
260 261
	struct fsl_ssi_rxtx_reg_val rxtx_reg_val;

262
	struct clk *clk;
263
	struct clk *baudclk;
264
	unsigned int baudclk_streams;
265

266
	u32 regcache_sfcsr;
267
	u32 regcache_sacnt;
268

269 270
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
271 272
	dma_addr_t ssi_phys;

273
	struct imx_pcm_fiq_params fiq_params;
274 275

	struct platform_device *pdev;
276

277
	struct fsl_ssi_dbg dbg_stats;
278

279
	const struct fsl_ssi_soc_data *soc;
280
	struct device *dev;
281 282 283

	u32 fifo_watermark;
	u32 dma_maxburst;
284 285

	struct mutex ac97_reg_lock;
286
};
287 288

/*
N
Nicolin Chen 已提交
289
 * SoC specific data
290
 *
N
Nicolin Chen 已提交
291 292 293 294 295 296 297 298 299 300 301
 * Notes:
 * 1) SSI in earlier SoCS has critical bits in control registers that
 *    cannot be changed after SSI starts running -- a software reset
 *    (set SSIEN to 0) is required to change their values. So adding
 *    an offline_config flag for these SoCs.
 * 2) SDMA is available since imx35. However, imx35 does not support
 *    DMA bits changing when SSI is running, so set offline_config.
 * 3) imx51 and later versions support register configurations when
 *    SSI is running (SSIEN); For these versions, DMA needs to be
 *    configured before SSI sends DMA request to avoid an undefined
 *    DMA request on the SDMA side.
302 303
 */

304 305 306
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
307
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
308 309
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
310 311 312 313
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
314
	.imx21regs = true,
315 316 317 318 319 320 321
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
322
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
323 324
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
325 326 327 328 329
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
330
	.sisr_write_mask = SSI_SISR_ROE0 | SSI_SISR_ROE1 |
331
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
332 333 334 335 336 337 338 339 340 341 342
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

343
static bool fsl_ssi_is_ac97(struct fsl_ssi *ssi)
344
{
345
	return (ssi->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
346
		SND_SOC_DAIFMT_AC97;
347 348
}

349
static bool fsl_ssi_is_i2s_master(struct fsl_ssi *ssi)
350
{
351
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
352 353 354
		SND_SOC_DAIFMT_CBS_CFS;
}

355
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi *ssi)
356
{
357
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
358 359
		SND_SOC_DAIFMT_CBM_CFS;
}
N
Nicolin Chen 已提交
360

361
/**
N
Nicolin Chen 已提交
362
 * Interrupt handler to gather states
363 364 365
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
366 367
	struct fsl_ssi *ssi = dev_id;
	struct regmap *regs = ssi->regs;
368
	__be32 sisr;
369
	__be32 sisr2;
370

371
	regmap_read(regs, REG_SSI_SISR, &sisr);
372

373
	sisr2 = sisr & ssi->soc->sisr_write_mask;
374 375
	/* Clear the bits that we set */
	if (sisr2)
376
		regmap_write(regs, REG_SSI_SISR, sisr2);
377

378
	fsl_ssi_dbg_isr(&ssi->dbg_stats, sisr);
379

380
	return IRQ_HANDLED;
381 382
}

N
Nicolin Chen 已提交
383 384
/**
 * Enable or disable all rx/tx config flags at once
385
 */
386
static void fsl_ssi_rxtx_config(struct fsl_ssi *ssi, bool enable)
387
{
388 389
	struct regmap *regs = ssi->regs;
	struct fsl_ssi_rxtx_reg_val *vals = &ssi->rxtx_reg_val;
390 391

	if (enable) {
392
		regmap_update_bits(regs, REG_SSI_SIER,
393 394
				   vals->rx.sier | vals->tx.sier,
				   vals->rx.sier | vals->tx.sier);
395
		regmap_update_bits(regs, REG_SSI_SRCR,
396 397
				   vals->rx.srcr | vals->tx.srcr,
				   vals->rx.srcr | vals->tx.srcr);
398
		regmap_update_bits(regs, REG_SSI_STCR,
399 400
				   vals->rx.stcr | vals->tx.stcr,
				   vals->rx.stcr | vals->tx.stcr);
401
	} else {
402
		regmap_update_bits(regs, REG_SSI_SRCR,
403
				   vals->rx.srcr | vals->tx.srcr, 0);
404
		regmap_update_bits(regs, REG_SSI_STCR,
405
				   vals->rx.stcr | vals->tx.stcr, 0);
406
		regmap_update_bits(regs, REG_SSI_SIER,
407
				   vals->rx.sier | vals->tx.sier, 0);
408 409 410
	}
}

N
Nicolin Chen 已提交
411 412
/**
 * Clear remaining data in the FIFO to avoid dirty data or channel slipping
413
 */
414
static void fsl_ssi_fifo_clear(struct fsl_ssi *ssi, bool is_rx)
415 416
{
	if (is_rx) {
417
		regmap_update_bits(ssi->regs, REG_SSI_SOR,
418
				   SSI_SOR_RX_CLR, SSI_SOR_RX_CLR);
419
	} else {
420
		regmap_update_bits(ssi->regs, REG_SSI_SOR,
421
				   SSI_SOR_TX_CLR, SSI_SOR_TX_CLR);
422 423 424
	}
}

N
Nicolin Chen 已提交
425
/**
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
 * Calculate the bits that have to be disabled for the current stream that is
 * getting disabled. This keeps the bits enabled that are necessary for the
 * second stream to work if 'stream_active' is true.
 *
 * Detailed calculation:
 * These are the values that need to be active after disabling. For non-active
 * second stream, this is 0:
 *	vals_stream * !!stream_active
 *
 * The following computes the overall differences between the setup for the
 * to-disable stream and the active stream, a simple XOR:
 *	vals_disable ^ (vals_stream * !!(stream_active))
 *
 * The full expression adds a mask on all values we care about
 */
#define fsl_ssi_disable_val(vals_disable, vals_stream, stream_active) \
	((vals_disable) & \
	 ((vals_disable) ^ ((vals_stream) * (u32)!!(stream_active))))

N
Nicolin Chen 已提交
445 446
/**
 * Enable or disable SSI configuration.
447
 */
448
static void fsl_ssi_config(struct fsl_ssi *ssi, bool enable,
449
			   struct fsl_ssi_reg_val *vals)
450
{
451
	struct regmap *regs = ssi->regs;
452
	struct fsl_ssi_reg_val *avals;
M
Markus Pargmann 已提交
453
	int nr_active_streams;
454
	u32 scr;
455 456
	int keep_active;

457
	regmap_read(regs, REG_SSI_SCR, &scr);
M
Markus Pargmann 已提交
458

459
	nr_active_streams = !!(scr & SSI_SCR_TE) + !!(scr & SSI_SCR_RE);
M
Markus Pargmann 已提交
460

461 462 463 464
	if (nr_active_streams - 1 > 0)
		keep_active = 1;
	else
		keep_active = 0;
465

N
Nicolin Chen 已提交
466
	/* Get the opposite direction to keep its values untouched */
467 468
	if (&ssi->rxtx_reg_val.rx == vals)
		avals = &ssi->rxtx_reg_val.tx;
469
	else
470
		avals = &ssi->rxtx_reg_val.rx;
471 472

	if (!enable) {
N
Nicolin Chen 已提交
473 474 475 476
		/*
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
		 */
477
		u32 scr = fsl_ssi_disable_val(vals->scr, avals->scr,
478
					      keep_active);
N
Nicolin Chen 已提交
479
		/* Safely disable SCR register for the stream */
480
		regmap_update_bits(regs, REG_SSI_SCR, scr, 0);
481 482 483
	}

	/*
N
Nicolin Chen 已提交
484 485 486 487
	 * For cases where online configuration is not supported,
	 * 1) Enable all necessary bits of both streams when 1st stream starts
	 *    even if the opposite stream will not start
	 * 2) Disable all remaining bits of both streams when last stream ends
488
	 */
489
	if (ssi->soc->offline_config) {
490
		if ((enable && !nr_active_streams) || (!enable && !keep_active))
491
			fsl_ssi_rxtx_config(ssi, enable);
492 493 494 495

		goto config_done;
	}

N
Nicolin Chen 已提交
496
	/* Online configure single direction while SSI is running */
497
	if (enable) {
498
		fsl_ssi_fifo_clear(ssi, vals->scr & SSI_SCR_RE);
499

500 501 502
		regmap_update_bits(regs, REG_SSI_SRCR, vals->srcr, vals->srcr);
		regmap_update_bits(regs, REG_SSI_STCR, vals->stcr, vals->stcr);
		regmap_update_bits(regs, REG_SSI_SIER, vals->sier, vals->sier);
503 504 505 506 507 508
	} else {
		u32 sier;
		u32 srcr;
		u32 stcr;

		/*
N
Nicolin Chen 已提交
509 510
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
511
		 */
512
		sier = fsl_ssi_disable_val(vals->sier, avals->sier,
513
					   keep_active);
514
		srcr = fsl_ssi_disable_val(vals->srcr, avals->srcr,
515
					   keep_active);
516
		stcr = fsl_ssi_disable_val(vals->stcr, avals->stcr,
517
					   keep_active);
518

N
Nicolin Chen 已提交
519
		/* Safely disable other control registers for the stream */
520 521 522
		regmap_update_bits(regs, REG_SSI_SRCR, srcr, 0);
		regmap_update_bits(regs, REG_SSI_STCR, stcr, 0);
		regmap_update_bits(regs, REG_SSI_SIER, sier, 0);
523 524 525 526
	}

config_done:
	/* Enabling of subunits is done after configuration */
527
	if (enable) {
N
Nicolin Chen 已提交
528 529 530 531 532 533
		/*
		 * Start DMA before setting TE to avoid FIFO underrun
		 * which may cause a channel slip or a channel swap
		 *
		 * TODO: FIQ cases might also need this upon testing
		 */
534
		if (ssi->use_dma && (vals->scr & SSI_SCR_TE)) {
535 536
			int i;
			int max_loop = 100;
N
Nicolin Chen 已提交
537 538

			/* Enable SSI first to send TX DMA request */
539
			regmap_update_bits(regs, REG_SSI_SCR,
540
					   SSI_SCR_SSIEN, SSI_SCR_SSIEN);
N
Nicolin Chen 已提交
541 542

			/* Busy wait until TX FIFO not empty -- DMA working */
543 544
			for (i = 0; i < max_loop; i++) {
				u32 sfcsr;
545 546
				regmap_read(regs, REG_SSI_SFCSR, &sfcsr);
				if (SSI_SFCSR_TFCNT0(sfcsr))
547 548 549
					break;
			}
			if (i == max_loop) {
550
				dev_err(ssi->dev,
551 552 553
					"Timeout waiting TX FIFO filling\n");
			}
		}
N
Nicolin Chen 已提交
554
		/* Enable all remaining bits */
555
		regmap_update_bits(regs, REG_SSI_SCR, vals->scr, vals->scr);
556
	}
557 558
}

559
static void fsl_ssi_rx_config(struct fsl_ssi *ssi, bool enable)
560
{
561
	fsl_ssi_config(ssi, enable, &ssi->rxtx_reg_val.rx);
562 563
}

564
static void fsl_ssi_tx_ac97_saccst_setup(struct fsl_ssi *ssi)
565
{
566
	struct regmap *regs = ssi->regs;
567 568

	/* no SACC{ST,EN,DIS} regs on imx21-class SSI */
569
	if (!ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
570
		/* Disable all channel slots */
571
		regmap_write(regs, REG_SSI_SACCDIS, 0xff);
N
Nicolin Chen 已提交
572
		/* Enable slots 3 & 4 -- PCM Playback Left & Right channels */
573
		regmap_write(regs, REG_SSI_SACCEN, 0x300);
574 575 576
	}
}

577
static void fsl_ssi_tx_config(struct fsl_ssi *ssi, bool enable)
578
{
579
	/*
N
Nicolin Chen 已提交
580 581 582
	 * SACCST might be modified via AC Link by a CODEC if it sends
	 * extra bits in their SLOTREQ requests, which'll accidentally
	 * send valid data to slots other than normal playback slots.
583
	 *
N
Nicolin Chen 已提交
584
	 * To be safe, configure SACCST right before TX starts.
585
	 */
586 587
	if (enable && fsl_ssi_is_ac97(ssi))
		fsl_ssi_tx_ac97_saccst_setup(ssi);
588

589
	fsl_ssi_config(ssi, enable, &ssi->rxtx_reg_val.tx);
590 591
}

N
Nicolin Chen 已提交
592 593
/**
 * Cache critical bits of SIER, SRCR, STCR and SCR to later set them safely
594
 */
595
static void fsl_ssi_setup_reg_vals(struct fsl_ssi *ssi)
596
{
597
	struct fsl_ssi_rxtx_reg_val *reg = &ssi->rxtx_reg_val;
598

599 600
	reg->rx.sier = SSI_SIER_RFF0_EN;
	reg->rx.srcr = SSI_SRCR_RFEN0;
601
	reg->rx.scr = 0;
602 603
	reg->tx.sier = SSI_SIER_TFE0_EN;
	reg->tx.stcr = SSI_STCR_TFEN0;
604 605
	reg->tx.scr = 0;

N
Nicolin Chen 已提交
606
	/* AC97 has already enabled SSIEN, RE and TE, so ignore them */
607
	if (!fsl_ssi_is_ac97(ssi)) {
608 609
		reg->rx.scr = SSI_SCR_SSIEN | SSI_SCR_RE;
		reg->tx.scr = SSI_SCR_SSIEN | SSI_SCR_TE;
610 611
	}

612
	if (ssi->use_dma) {
613 614
		reg->rx.sier |= SSI_SIER_RDMAE;
		reg->tx.sier |= SSI_SIER_TDMAE;
615
	} else {
616 617
		reg->rx.sier |= SSI_SIER_RIE;
		reg->tx.sier |= SSI_SIER_TIE;
618 619 620 621 622 623
	}

	reg->rx.sier |= FSLSSI_SIER_DBG_RX_FLAGS;
	reg->tx.sier |= FSLSSI_SIER_DBG_TX_FLAGS;
}

624
static void fsl_ssi_setup_ac97(struct fsl_ssi *ssi)
625
{
626
	struct regmap *regs = ssi->regs;
627

N
Nicolin Chen 已提交
628
	/* Setup the clock control register */
629 630
	regmap_write(regs, REG_SSI_STCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
	regmap_write(regs, REG_SSI_SRCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
631

N
Nicolin Chen 已提交
632
	/* Enable AC97 mode and startup the SSI */
633
	regmap_write(regs, REG_SSI_SACNT, SSI_SACNT_AC97EN | SSI_SACNT_FV);
634

N
Nicolin Chen 已提交
635
	/* AC97 has to communicate with codec before starting a stream */
636
	regmap_update_bits(regs, REG_SSI_SCR,
637 638
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE,
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE);
639

640
	regmap_write(regs, REG_SSI_SOR, SSI_SOR_WAIT(3));
641 642
}

643 644
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
645 646
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
647
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
648 649
	int ret;

650
	ret = clk_prepare_enable(ssi->clk);
651 652
	if (ret)
		return ret;
653

N
Nicolin Chen 已提交
654 655
	/*
	 * When using dual fifo mode, it is safer to ensure an even period
656 657 658 659
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
660
	if (ssi->use_dual_fifo)
661
		snd_pcm_hw_constraint_step(substream->runtime, 0,
662
					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
663

664 665 666
	return 0;
}

667
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
668
			     struct snd_soc_dai *dai)
669 670
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
671
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
672

673
	clk_disable_unprepare(ssi->clk);
674 675
}

676
/**
N
Nicolin Chen 已提交
677
 * Configure Digital Audio Interface bit clock
678 679 680 681
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
682 683
 * freq: Output BCLK frequency = samplerate * slots * slot_width
 *       (In 2-channel I2S Master mode, slot_width is fixed 32)
684
 */
685
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
686
			    struct snd_soc_dai *dai,
687
			    struct snd_pcm_hw_params *hw_params)
688
{
689
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
690 691
	struct regmap *regs = ssi->regs;
	int synchronous = ssi->cpu_dai_drv.symmetric_rates, ret;
692
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
693
	unsigned long clkrate, baudrate, tmprate;
694 695
	unsigned int slots = params_channels(hw_params);
	unsigned int slot_width = 32;
696
	u64 sub, savesub = 100000;
697
	unsigned int freq;
698
	bool baudclk_is_used;
699

700
	/* Override slots and slot_width if being specifically set... */
701 702
	if (ssi->slots)
		slots = ssi->slots;
703
	/* ...but keep 32 bits if slots is 2 -- I2S Master mode */
704 705
	if (ssi->slot_width && slots != 2)
		slot_width = ssi->slot_width;
706 707 708

	/* Generate bit clock based on the slot number and slot width */
	freq = slots * slot_width * params_rate(hw_params);
709 710

	/* Don't apply it to any non-baudclk circumstance */
711
	if (IS_ERR(ssi->baudclk))
712 713
		return -EINVAL;

714 715 716 717
	/*
	 * Hardware limitation: The bclk rate must be
	 * never greater than 1/5 IPG clock rate
	 */
718
	if (freq * 5 > clk_get_rate(ssi->clk)) {
719
		dev_err(dai->dev, "bitclk > ipgclk / 5\n");
720 721 722
		return -EINVAL;
	}

723
	baudclk_is_used = ssi->baudclk_streams & ~(BIT(substream->stream));
724

725 726 727 728 729 730 731
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
732
		tmprate = freq * factor * (i + 1);
733 734

		if (baudclk_is_used)
735
			clkrate = clk_get_rate(ssi->baudclk);
736
		else
737
			clkrate = clk_round_rate(ssi->baudclk, tmprate);
738

739 740
		clkrate /= factor;
		afreq = clkrate / (i + 1);
741 742 743 744 745 746 747 748 749 750 751 752 753 754

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

755
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
756 757 758 759 760 761 762 763 764 765 766 767
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
768
		dev_err(dai->dev, "failed to handle the required sysclk\n");
769 770 771
		return -EINVAL;
	}

772 773
	stccr = SSI_SxCCR_PM(pm + 1) | (div2 ? SSI_SxCCR_DIV2 : 0) |
		(psr ? SSI_SxCCR_PSR : 0);
774
	mask = SSI_SxCCR_PM_MASK | SSI_SxCCR_DIV2 | SSI_SxCCR_PSR;
775

776
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK || synchronous)
777
		regmap_update_bits(regs, REG_SSI_STCCR, mask, stccr);
778
	else
779
		regmap_update_bits(regs, REG_SSI_SRCCR, mask, stccr);
780

781
	if (!baudclk_is_used) {
782
		ret = clk_set_rate(ssi->baudclk, baudrate);
783
		if (ret) {
784
			dev_err(dai->dev, "failed to set baudclk rate\n");
785 786 787 788 789 790 791
			return -EINVAL;
		}
	}

	return 0;
}

792
/**
N
Nicolin Chen 已提交
793
 * Configure SSI based on PCM hardware parameters
794
 *
N
Nicolin Chen 已提交
795 796 797 798 799 800 801
 * Notes:
 * 1) SxCCR.WL bits are critical bits that require SSI to be temporarily
 *    disabled on offline_config SoCs. Even for online configurable SoCs
 *    running in synchronous mode (both TX and RX use STCCR), it is not
 *    safe to re-configure them when both two streams start running.
 * 2) SxCCR.PM, SxCCR.DIV2 and SxCCR.PSR bits will be configured in the
 *    fsl_ssi_set_bclk() if SSI is the DAI clock master.
802
 */
803
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
804
			     struct snd_pcm_hw_params *hw_params,
805
			     struct snd_soc_dai *dai)
806
{
807
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
808
	struct regmap *regs = ssi->regs;
809
	unsigned int channels = params_channels(hw_params);
810
	unsigned int sample_size = params_width(hw_params);
811
	u32 wl = SSI_SxCCR_WL(sample_size);
812
	int ret;
813
	u32 scr;
M
Markus Pargmann 已提交
814 815
	int enabled;

816 817
	regmap_read(regs, REG_SSI_SCR, &scr);
	enabled = scr & SSI_SCR_SSIEN;
818

819
	/*
N
Nicolin Chen 已提交
820 821 822 823
	 * SSI is properly configured if it is enabled and running in
	 * the synchronous mode; Note that AC97 mode is an exception
	 * that should set separate configurations for STCCR and SRCCR
	 * despite running in the synchronous mode.
824
	 */
825
	if (enabled && ssi->cpu_dai_drv.symmetric_rates)
826
		return 0;
827

828
	if (fsl_ssi_is_i2s_master(ssi)) {
829
		ret = fsl_ssi_set_bclk(substream, dai, hw_params);
830 831
		if (ret)
			return ret;
832 833

		/* Do not enable the clock if it is already enabled */
834 835
		if (!(ssi->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi->baudclk);
836 837 838
			if (ret)
				return ret;

839
			ssi->baudclk_streams |= BIT(substream->stream);
840
		}
841 842
	}

843
	if (!fsl_ssi_is_ac97(ssi)) {
844
		u8 i2smode;
N
Nicolin Chen 已提交
845
		/* Normal + Network mode to send 16-bit data in 32-bit frames */
846
		if (fsl_ssi_is_i2s_cbm_cfs(ssi) && sample_size == 16)
847
			i2smode = SSI_SCR_I2S_MODE_NORMAL | SSI_SCR_NET;
848
		else
849
			i2smode = ssi->i2s_mode;
850

851
		regmap_update_bits(regs, REG_SSI_SCR,
852 853
				   SSI_SCR_NET | SSI_SCR_I2S_MODE_MASK,
				   channels == 1 ? 0 : i2smode);
854 855
	}

856 857
	/* In synchronous mode, the SSI uses STCCR for capture */
	if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ||
858
	    ssi->cpu_dai_drv.symmetric_rates)
859
		regmap_update_bits(regs, REG_SSI_STCCR, SSI_SxCCR_WL_MASK, wl);
860
	else
861
		regmap_update_bits(regs, REG_SSI_SRCCR, SSI_SxCCR_WL_MASK, wl);
862 863 864 865

	return 0;
}

866
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
867
			   struct snd_soc_dai *dai)
868 869
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
870
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
871

872
	if (fsl_ssi_is_i2s_master(ssi) &&
873
	    ssi->baudclk_streams & BIT(substream->stream)) {
874 875
		clk_disable_unprepare(ssi->baudclk);
		ssi->baudclk_streams &= ~BIT(substream->stream);
876 877 878 879 880
	}

	return 0;
}

881
static int _fsl_ssi_set_dai_fmt(struct device *dev,
882
				struct fsl_ssi *ssi, unsigned int fmt)
883
{
884
	struct regmap *regs = ssi->regs;
885
	u32 strcr = 0, stcr, srcr, scr, mask;
886 887
	u8 wm;

888
	ssi->dai_fmt = fmt;
889

890
	if (fsl_ssi_is_i2s_master(ssi) && IS_ERR(ssi->baudclk)) {
891
		dev_err(dev, "missing baudclk for master mode\n");
892 893 894
		return -EINVAL;
	}

895
	fsl_ssi_setup_reg_vals(ssi);
896

897 898
	regmap_read(regs, REG_SSI_SCR, &scr);
	scr &= ~(SSI_SCR_SYN | SSI_SCR_I2S_MODE_MASK);
N
Nicolin Chen 已提交
899
	/* Synchronize frame sync clock for TE to avoid data slipping */
900
	scr |= SSI_SCR_SYNC_TX_FS;
901

902
	mask = SSI_STCR_TXBIT0 | SSI_STCR_TFDIR | SSI_STCR_TXDIR |
903
	       SSI_STCR_TSCKP | SSI_STCR_TFSI | SSI_STCR_TFSL | SSI_STCR_TEFS;
904 905
	regmap_read(regs, REG_SSI_STCR, &stcr);
	regmap_read(regs, REG_SSI_SRCR, &srcr);
M
Markus Pargmann 已提交
906 907
	stcr &= ~mask;
	srcr &= ~mask;
908

N
Nicolin Chen 已提交
909
	/* Use Network mode as default */
910
	ssi->i2s_mode = SSI_SCR_NET;
911 912
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
913
		regmap_update_bits(regs, REG_SSI_STCCR,
914
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
915
		regmap_update_bits(regs, REG_SSI_SRCCR,
916
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
917
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
918
		case SND_SOC_DAIFMT_CBM_CFS:
919
		case SND_SOC_DAIFMT_CBS_CFS:
920
			ssi->i2s_mode |= SSI_SCR_I2S_MODE_MASTER;
921 922
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
923
			ssi->i2s_mode |= SSI_SCR_I2S_MODE_SLAVE;
924 925 926 927 928 929
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
930
		strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP |
931
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
932 933 934
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
935
		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP;
936 937 938
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
939
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP |
940
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
941 942 943
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
944
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP | SSI_STCR_TXBIT0;
945
		break;
946
	case SND_SOC_DAIFMT_AC97:
N
Nicolin Chen 已提交
947
		/* Data on falling edge of bclk, frame high, 1clk before data */
948
		ssi->i2s_mode |= SSI_SCR_I2S_MODE_NORMAL;
949
		break;
950 951 952
	default:
		return -EINVAL;
	}
953
	scr |= ssi->i2s_mode;
954 955 956 957 958 959 960 961

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
962
		strcr ^= SSI_STCR_TSCKP;
963 964 965
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
966
		strcr ^= SSI_STCR_TFSI;
967 968 969
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
970 971
		strcr ^= SSI_STCR_TSCKP;
		strcr ^= SSI_STCR_TFSI;
972 973 974 975 976 977 978 979
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
N
Nicolin Chen 已提交
980
		/* Output bit and frame sync clocks */
981 982
		strcr |= SSI_STCR_TFDIR | SSI_STCR_TXDIR;
		scr |= SSI_SCR_SYS_CLK_EN;
983 984
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
N
Nicolin Chen 已提交
985
		/* Input bit or frame sync clocks */
986
		scr &= ~SSI_SCR_SYS_CLK_EN;
987
		break;
988
	case SND_SOC_DAIFMT_CBM_CFS:
N
Nicolin Chen 已提交
989
		/* Input bit clock but output frame sync clock */
990 991 992
		strcr &= ~SSI_STCR_TXDIR;
		strcr |= SSI_STCR_TFDIR;
		scr &= ~SSI_SCR_SYS_CLK_EN;
993
		break;
994
	default:
995
		if (!fsl_ssi_is_ac97(ssi))
996
			return -EINVAL;
997 998 999 1000 1001
	}

	stcr |= strcr;
	srcr |= strcr;

N
Nicolin Chen 已提交
1002
	/* Set SYN mode and clear RXDIR bit when using SYN or AC97 mode */
1003
	if (ssi->cpu_dai_drv.symmetric_rates || fsl_ssi_is_ac97(ssi)) {
1004 1005
		srcr &= ~SSI_SRCR_RXDIR;
		scr |= SSI_SCR_SYN;
1006 1007
	}

1008 1009 1010
	regmap_write(regs, REG_SSI_STCR, stcr);
	regmap_write(regs, REG_SSI_SRCR, srcr);
	regmap_write(regs, REG_SSI_SCR, scr);
1011

1012
	wm = ssi->fifo_watermark;
1013

1014
	regmap_write(regs, REG_SSI_SFCSR,
1015 1016
		     SSI_SFCSR_TFWM0(wm) | SSI_SFCSR_RFWM0(wm) |
		     SSI_SFCSR_TFWM1(wm) | SSI_SFCSR_RFWM1(wm));
1017

1018
	if (ssi->use_dual_fifo) {
1019 1020 1021 1022 1023 1024
		regmap_update_bits(regs, REG_SSI_SRCR,
				   SSI_SRCR_RFEN1, SSI_SRCR_RFEN1);
		regmap_update_bits(regs, REG_SSI_STCR,
				   SSI_STCR_TFEN1, SSI_STCR_TFEN1);
		regmap_update_bits(regs, REG_SSI_SCR,
				   SSI_SCR_TCH_EN, SSI_SCR_TCH_EN);
1025 1026
	}

1027
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1028
		fsl_ssi_setup_ac97(ssi);
1029

1030
	return 0;
1031 1032 1033
}

/**
N
Nicolin Chen 已提交
1034
 * Configure Digital Audio Interface (DAI) Format
1035
 */
1036
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1037
{
1038
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1039

N
Nicolin Chen 已提交
1040
	/* AC97 configured DAIFMT earlier in the probe() */
1041
	if (fsl_ssi_is_ac97(ssi))
1042 1043
		return 0;

1044
	return _fsl_ssi_set_dai_fmt(dai->dev, ssi, fmt);
1045 1046 1047
}

/**
N
Nicolin Chen 已提交
1048
 * Set TDM slot number and slot width
1049
 */
1050
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
1051
				    u32 rx_mask, int slots, int slot_width)
1052
{
1053
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1054
	struct regmap *regs = ssi->regs;
1055 1056
	u32 val;

1057 1058
	/* The word length should be 8, 10, 12, 16, 18, 20, 22 or 24 */
	if (slot_width & 1 || slot_width < 8 || slot_width > 24) {
1059
		dev_err(dai->dev, "invalid slot width: %d\n", slot_width);
1060 1061 1062
		return -EINVAL;
	}

1063
	/* The slot number should be >= 2 if using Network mode or I2S mode */
1064 1065
	regmap_read(regs, REG_SSI_SCR, &val);
	val &= SSI_SCR_I2S_MODE_MASK | SSI_SCR_NET;
1066
	if (val && slots < 2) {
1067
		dev_err(dai->dev, "slot number should be >= 2 in I2S or NET\n");
1068 1069 1070
		return -EINVAL;
	}

1071 1072 1073 1074
	regmap_update_bits(regs, REG_SSI_STCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
	regmap_update_bits(regs, REG_SSI_SRCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
1075

N
Nicolin Chen 已提交
1076
	/* Save SSIEN bit of the SCR register */
1077 1078
	regmap_read(regs, REG_SSI_SCR, &val);
	val &= SSI_SCR_SSIEN;
N
Nicolin Chen 已提交
1079
	/* Temporarily enable SSI to allow SxMSKs to be configurable */
1080
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, SSI_SCR_SSIEN);
1081

1082 1083
	regmap_write(regs, REG_SSI_STMSK, ~tx_mask);
	regmap_write(regs, REG_SSI_SRMSK, ~rx_mask);
1084

N
Nicolin Chen 已提交
1085
	/* Restore the value of SSIEN bit */
1086
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, val);
1087

1088 1089
	ssi->slot_width = slot_width;
	ssi->slots = slots;
1090

1091 1092 1093
	return 0;
}

1094
/**
N
Nicolin Chen 已提交
1095
 * Start or stop SSI and corresponding DMA transaction.
1096 1097 1098 1099
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1100 1101
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1102 1103
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1104 1105
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
	struct regmap *regs = ssi->regs;
1106

1107 1108
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1109
	case SNDRV_PCM_TRIGGER_RESUME:
1110
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1111
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1112
			fsl_ssi_tx_config(ssi, true);
1113
		else
1114
			fsl_ssi_rx_config(ssi, true);
1115 1116 1117
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1118
	case SNDRV_PCM_TRIGGER_SUSPEND:
1119 1120
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1121
			fsl_ssi_tx_config(ssi, false);
1122
		else
1123
			fsl_ssi_rx_config(ssi, false);
1124 1125 1126 1127 1128 1129
		break;

	default:
		return -EINVAL;
	}

N
Nicolin Chen 已提交
1130
	/* Clear corresponding FIFO */
1131
	if (fsl_ssi_is_ac97(ssi)) {
1132
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1133
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_TX_CLR);
1134
		else
1135
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_RX_CLR);
1136
	}
1137

1138 1139 1140
	return 0;
}

1141 1142
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
1143
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1144

1145 1146 1147
	if (ssi->soc->imx && ssi->use_dma) {
		dai->playback_dma_data = &ssi->dma_params_tx;
		dai->capture_dma_data = &ssi->dma_params_rx;
1148 1149 1150 1151 1152
	}

	return 0;
}

1153
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1154 1155 1156 1157 1158 1159 1160
	.startup = fsl_ssi_startup,
	.shutdown = fsl_ssi_shutdown,
	.hw_params = fsl_ssi_hw_params,
	.hw_free = fsl_ssi_hw_free,
	.set_fmt = fsl_ssi_set_dai_fmt,
	.set_tdm_slot = fsl_ssi_set_dai_tdm_slot,
	.trigger = fsl_ssi_trigger,
1161 1162
};

1163
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1164
	.probe = fsl_ssi_dai_probe,
1165
	.playback = {
1166
		.stream_name = "CPU-Playback",
1167
		.channels_min = 1,
1168
		.channels_max = 32,
1169
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1170 1171 1172
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1173
		.stream_name = "CPU-Capture",
1174
		.channels_min = 1,
1175
		.channels_max = 32,
1176
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1177 1178
		.formats = FSLSSI_I2S_FORMATS,
	},
1179
	.ops = &fsl_ssi_dai_ops,
1180 1181
};

1182
static const struct snd_soc_component_driver fsl_ssi_component = {
1183
	.name = "fsl-ssi",
1184 1185
};

1186
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1187
	.bus_control = true,
1188
	.probe = fsl_ssi_dai_probe,
1189 1190 1191 1192 1193
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
1194
		.formats = SNDRV_PCM_FMTBIT_S16 | SNDRV_PCM_FMTBIT_S20,
1195 1196 1197 1198 1199 1200
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
1201 1202
		/* 16-bit capture is broken (errata ERR003778) */
		.formats = SNDRV_PCM_FMTBIT_S20,
1203
	},
1204
	.ops = &fsl_ssi_dai_ops,
1205 1206
};

1207
static struct fsl_ssi *fsl_ac97_data;
1208

1209
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1210
			       unsigned short val)
1211
{
M
Markus Pargmann 已提交
1212
	struct regmap *regs = fsl_ac97_data->regs;
1213 1214
	unsigned int lreg;
	unsigned int lval;
1215
	int ret;
1216 1217 1218 1219

	if (reg > 0x7f)
		return;

1220 1221
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1222 1223 1224 1225
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
1226
		goto ret_unlock;
1227
	}
1228 1229

	lreg = reg <<  12;
1230
	regmap_write(regs, REG_SSI_SACADD, lreg);
1231 1232

	lval = val << 4;
1233
	regmap_write(regs, REG_SSI_SACDAT, lval);
1234

1235 1236
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_WR);
1237
	udelay(100);
1238 1239

	clk_disable_unprepare(fsl_ac97_data->clk);
1240 1241 1242

ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1243 1244
}

1245
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1246
					unsigned short reg)
1247
{
M
Markus Pargmann 已提交
1248
	struct regmap *regs = fsl_ac97_data->regs;
1249
	unsigned short val = 0;
M
Markus Pargmann 已提交
1250
	u32 reg_val;
1251
	unsigned int lreg;
1252 1253
	int ret;

1254 1255
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1256 1257
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
1258
		pr_err("ac97 read clk_prepare_enable failed: %d\n", ret);
1259
		goto ret_unlock;
1260
	}
1261 1262

	lreg = (reg & 0x7f) <<  12;
1263
	regmap_write(regs, REG_SSI_SACADD, lreg);
1264 1265
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_RD);
1266 1267 1268

	udelay(100);

1269
	regmap_read(regs, REG_SSI_SACDAT, &reg_val);
M
Markus Pargmann 已提交
1270
	val = (reg_val >> 4) & 0xffff;
1271

1272 1273
	clk_disable_unprepare(fsl_ac97_data->clk);

1274 1275
ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1276 1277 1278 1279
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
1280 1281
	.read = fsl_ssi_ac97_read,
	.write = fsl_ssi_ac97_write,
1282 1283
};

1284
/**
1285
 * Make every character in a string lower-case
1286
 */
1287 1288
static void make_lowercase(char *s)
{
1289 1290 1291 1292
	if (!s)
		return;
	for (; *s; s++)
		*s = tolower(*s);
1293 1294
}

1295
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1296
			     struct fsl_ssi *ssi, void __iomem *iomem)
1297 1298
{
	struct device_node *np = pdev->dev.of_node;
1299
	struct device *dev = &pdev->dev;
1300
	u32 dmas[4];
1301 1302
	int ret;

N
Nicolin Chen 已提交
1303
	/* Backward compatible for a DT without ipg clock name assigned */
1304
	if (ssi->has_ipg_clk_name)
1305
		ssi->clk = devm_clk_get(dev, "ipg");
1306
	else
1307
		ssi->clk = devm_clk_get(dev, NULL);
1308 1309
	if (IS_ERR(ssi->clk)) {
		ret = PTR_ERR(ssi->clk);
1310
		dev_err(dev, "failed to get clock: %d\n", ret);
1311 1312 1313
		return ret;
	}

N
Nicolin Chen 已提交
1314
	/* Enable the clock since regmap will not handle it in this case */
1315 1316
	if (!ssi->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi->clk);
1317
		if (ret) {
1318
			dev_err(dev, "clk_prepare_enable failed: %d\n", ret);
1319 1320
			return ret;
		}
1321 1322
	}

N
Nicolin Chen 已提交
1323
	/* Do not error out for slave cases that live without a baud clock */
1324
	ssi->baudclk = devm_clk_get(dev, "baud");
1325
	if (IS_ERR(ssi->baudclk))
1326
		dev_dbg(dev, "failed to get baud clock: %ld\n",
1327
			 PTR_ERR(ssi->baudclk));
1328

1329 1330
	ssi->dma_params_tx.maxburst = ssi->dma_maxburst;
	ssi->dma_params_rx.maxburst = ssi->dma_maxburst;
1331 1332
	ssi->dma_params_tx.addr = ssi->ssi_phys + REG_SSI_STX0;
	ssi->dma_params_rx.addr = ssi->ssi_phys + REG_SSI_SRX0;
1333

N
Nicolin Chen 已提交
1334
	/* Set to dual FIFO mode according to the SDMA sciprt */
1335
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1336 1337
	if (ssi->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
		ssi->use_dual_fifo = true;
N
Nicolin Chen 已提交
1338 1339 1340
		/*
		 * Use even numbers to avoid channel swap due to SDMA
		 * script design
1341
		 */
1342 1343
		ssi->dma_params_tx.maxburst &= ~0x1;
		ssi->dma_params_rx.maxburst &= ~0x1;
1344 1345
	}

1346
	if (!ssi->use_dma) {
1347
		/*
N
Nicolin Chen 已提交
1348 1349
		 * Some boards use an incompatible codec. Use imx-fiq-pcm-audio
		 * to get it working, as DMA is not possible in this situation.
1350
		 */
1351 1352 1353 1354
		ssi->fiq_params.irq = ssi->irq;
		ssi->fiq_params.base = iomem;
		ssi->fiq_params.dma_params_rx = &ssi->dma_params_rx;
		ssi->fiq_params.dma_params_tx = &ssi->dma_params_tx;
1355

1356
		ret = imx_pcm_fiq_init(pdev, &ssi->fiq_params);
1357 1358 1359
		if (ret)
			goto error_pcm;
	} else {
1360
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1361 1362 1363 1364
		if (ret)
			goto error_pcm;
	}

1365
	return 0;
1366 1367

error_pcm:
1368 1369
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1370

1371
	return ret;
1372 1373
}

1374
static void fsl_ssi_imx_clean(struct platform_device *pdev, struct fsl_ssi *ssi)
1375
{
1376
	if (!ssi->use_dma)
1377
		imx_pcm_fiq_exit(pdev);
1378 1379
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1380 1381
}

1382
static int fsl_ssi_probe(struct platform_device *pdev)
1383
{
1384
	struct fsl_ssi *ssi;
1385
	int ret = 0;
1386
	struct device_node *np = pdev->dev.of_node;
1387
	struct device *dev = &pdev->dev;
1388
	const struct of_device_id *of_id;
1389
	const char *p, *sprop;
1390
	const uint32_t *iprop;
1391
	struct resource *res;
M
Markus Pargmann 已提交
1392
	void __iomem *iomem;
1393
	char name[64];
1394
	struct regmap_config regconfig = fsl_ssi_regconfig;
1395

1396
	of_id = of_match_device(fsl_ssi_ids, dev);
1397
	if (!of_id || !of_id->data)
1398 1399
		return -EINVAL;

1400
	ssi = devm_kzalloc(dev, sizeof(*ssi), GFP_KERNEL);
1401
	if (!ssi)
1402
		return -ENOMEM;
1403

1404
	ssi->soc = of_id->data;
1405
	ssi->dev = dev;
1406

N
Nicolin Chen 已提交
1407
	/* Check if being used in AC97 mode */
1408 1409 1410
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
1411
			ssi->dai_fmt = SND_SOC_DAIFMT_AC97;
1412 1413
	}

N
Nicolin Chen 已提交
1414
	/* Select DMA or FIQ */
1415
	ssi->use_dma = !of_property_read_bool(np, "fsl,fiq-stream-filter");
1416

1417 1418
	if (fsl_ssi_is_ac97(ssi)) {
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_ac97_dai,
1419
		       sizeof(fsl_ssi_ac97_dai));
1420
		fsl_ac97_data = ssi;
1421
	} else {
1422
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_dai_template,
1423 1424
		       sizeof(fsl_ssi_dai_template));
	}
1425
	ssi->cpu_dai_drv.name = dev_name(dev);
1426

1427
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1428
	iomem = devm_ioremap_resource(dev, res);
1429 1430
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
1431
	ssi->ssi_phys = res->start;
M
Markus Pargmann 已提交
1432

1433
	if (ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
1434
		/* No SACC{ST,EN,DIS} regs in imx21-class SSI */
1435
		regconfig.max_register = REG_SSI_SRMSK;
1436
		regconfig.num_reg_defaults_raw =
1437
			REG_SSI_SRMSK / sizeof(uint32_t) + 1;
1438 1439
	}

1440 1441
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
1442
		ssi->has_ipg_clk_name = false;
1443
		ssi->regs = devm_regmap_init_mmio(dev, iomem, &regconfig);
1444
	} else {
1445
		ssi->has_ipg_clk_name = true;
1446 1447
		ssi->regs = devm_regmap_init_mmio_clk(dev, "ipg", iomem,
						      &regconfig);
1448
	}
1449
	if (IS_ERR(ssi->regs)) {
1450
		dev_err(dev, "failed to init register map\n");
1451
		return PTR_ERR(ssi->regs);
M
Markus Pargmann 已提交
1452
	}
1453

1454 1455
	ssi->irq = platform_get_irq(pdev, 0);
	if (ssi->irq < 0) {
1456
		dev_err(dev, "no irq for node %s\n", pdev->name);
1457
		return ssi->irq;
1458 1459
	}

N
Nicolin Chen 已提交
1460
	/* Set software limitations for synchronous mode */
1461
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1462 1463 1464
		if (!fsl_ssi_is_ac97(ssi)) {
			ssi->cpu_dai_drv.symmetric_rates = 1;
			ssi->cpu_dai_drv.symmetric_samplebits = 1;
1465
		}
1466

1467
		ssi->cpu_dai_drv.symmetric_channels = 1;
1468
	}
1469

N
Nicolin Chen 已提交
1470
	/* Fetch FIFO depth; Set to 8 for older DT without this property */
1471 1472
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1473
		ssi->fifo_depth = be32_to_cpup(iprop);
1474
	else
1475
		ssi->fifo_depth = 8;
1476

1477
	/*
N
Nicolin Chen 已提交
1478
	 * Configure TX and RX DMA watermarks -- when to send a DMA request
1479
	 *
N
Nicolin Chen 已提交
1480 1481
	 * Values should be tested to avoid FIFO under/over run. Set maxburst
	 * to fifo_watermark to maxiumize DMA transaction to reduce overhead.
1482
	 */
1483
	switch (ssi->fifo_depth) {
1484 1485
	case 15:
		/*
N
Nicolin Chen 已提交
1486 1487 1488 1489 1490 1491
		 * Set to 8 as a balanced configuration -- When TX FIFO has 8
		 * empty slots, send a DMA request to fill these 8 slots. The
		 * remaining 7 slots should be able to allow DMA to finish the
		 * transaction before TX FIFO underruns; Same applies to RX.
		 *
		 * Tested with cases running at 48kHz @ 16 bits x 16 channels
1492
		 */
1493 1494
		ssi->fifo_watermark = 8;
		ssi->dma_maxburst = 8;
1495 1496 1497
		break;
	case 8:
	default:
N
Nicolin Chen 已提交
1498
		/* Safely use old watermark configurations for older chips */
1499 1500
		ssi->fifo_watermark = ssi->fifo_depth - 2;
		ssi->dma_maxburst = ssi->fifo_depth - 2;
1501 1502 1503
		break;
	}

1504
	dev_set_drvdata(dev, ssi);
1505

1506 1507
	if (ssi->soc->imx) {
		ret = fsl_ssi_imx_probe(pdev, ssi, iomem);
1508
		if (ret)
F
Fabio Estevam 已提交
1509
			return ret;
1510 1511
	}

1512 1513
	if (fsl_ssi_is_ac97(ssi)) {
		mutex_init(&ssi->ac97_reg_lock);
1514 1515
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
1516
			dev_err(dev, "failed to set AC'97 ops\n");
1517 1518 1519 1520
			goto error_ac97_ops;
		}
	}

1521
	ret = devm_snd_soc_register_component(dev, &fsl_ssi_component,
1522
					      &ssi->cpu_dai_drv, 1);
1523
	if (ret) {
1524
		dev_err(dev, "failed to register DAI: %d\n", ret);
1525 1526 1527
		goto error_asoc_register;
	}

1528
	if (ssi->use_dma) {
1529 1530
		ret = devm_request_irq(dev, ssi->irq, fsl_ssi_isr, 0,
				       dev_name(dev), ssi);
1531
		if (ret < 0) {
1532
			dev_err(dev, "failed to claim irq %u\n", ssi->irq);
1533
			goto error_asoc_register;
1534
		}
1535 1536
	}

1537
	ret = fsl_ssi_debugfs_create(&ssi->dbg_stats, dev);
1538
	if (ret)
1539
		goto error_asoc_register;
1540

N
Nicolin Chen 已提交
1541
	/* Bypass it if using newer DT bindings of ASoC machine drivers */
1542
	if (!of_get_property(np, "codec-handle", NULL))
1543 1544
		goto done;

N
Nicolin Chen 已提交
1545 1546 1547 1548
	/*
	 * Backward compatible for older bindings by manually triggering the
	 * machine driver's probe(). Use /compatible property, including the
	 * address of CPU DAI driver structure, as the name of machine driver.
1549
	 */
1550 1551
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1552 1553 1554 1555 1556 1557
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

1558
	ssi->pdev = platform_device_register_data(dev, name, 0, NULL, 0);
1559 1560
	if (IS_ERR(ssi->pdev)) {
		ret = PTR_ERR(ssi->pdev);
1561
		dev_err(dev, "failed to register platform: %d\n", ret);
1562
		goto error_sound_card;
M
Mark Brown 已提交
1563
	}
1564

1565
done:
1566
	if (ssi->dai_fmt)
1567
		_fsl_ssi_set_dai_fmt(dev, ssi, ssi->dai_fmt);
1568

1569
	if (fsl_ssi_is_ac97(ssi)) {
1570 1571 1572 1573
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
1574
			dev_err(dev, "failed to get SSI index property\n");
1575 1576 1577
			goto error_sound_card;
		}

1578 1579
		ssi->pdev = platform_device_register_data(NULL, "ac97-codec",
							  ssi_idx, NULL, 0);
1580 1581
		if (IS_ERR(ssi->pdev)) {
			ret = PTR_ERR(ssi->pdev);
1582
			dev_err(dev,
1583 1584 1585 1586 1587 1588
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1589
	return 0;
1590

1591
error_sound_card:
1592
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1593
error_asoc_register:
1594
	if (fsl_ssi_is_ac97(ssi))
1595 1596
		snd_soc_set_ac97_ops(NULL);
error_ac97_ops:
1597 1598
	if (fsl_ssi_is_ac97(ssi))
		mutex_destroy(&ssi->ac97_reg_lock);
1599

1600 1601
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1602

1603
	return ret;
1604 1605
}

1606
static int fsl_ssi_remove(struct platform_device *pdev)
1607
{
1608
	struct fsl_ssi *ssi = dev_get_drvdata(&pdev->dev);
1609

1610
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1611

1612 1613
	if (ssi->pdev)
		platform_device_unregister(ssi->pdev);
1614

1615 1616
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1617

1618
	if (fsl_ssi_is_ac97(ssi)) {
1619
		snd_soc_set_ac97_ops(NULL);
1620
		mutex_destroy(&ssi->ac97_reg_lock);
1621
	}
1622

1623
	return 0;
1624
}
1625

1626 1627 1628
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
1629 1630
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1631

1632 1633
	regmap_read(regs, REG_SSI_SFCSR, &ssi->regcache_sfcsr);
	regmap_read(regs, REG_SSI_SACNT, &ssi->regcache_sacnt);
1634 1635 1636 1637 1638 1639 1640 1641 1642

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
1643 1644
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1645 1646 1647

	regcache_cache_only(regs, false);

1648
	regmap_update_bits(regs, REG_SSI_SFCSR,
1649 1650 1651
			   SSI_SFCSR_RFWM1_MASK | SSI_SFCSR_TFWM1_MASK |
			   SSI_SFCSR_RFWM0_MASK | SSI_SFCSR_TFWM0_MASK,
			   ssi->regcache_sfcsr);
1652
	regmap_write(regs, REG_SSI_SACNT, ssi->regcache_sacnt);
1653 1654 1655 1656 1657 1658 1659 1660 1661

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1662
static struct platform_driver fsl_ssi_driver = {
1663 1664 1665
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1666
		.pm = &fsl_ssi_pm,
1667 1668 1669 1670
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1671

1672
module_platform_driver(fsl_ssi_driver);
1673

1674
MODULE_ALIAS("platform:fsl-ssi-dai");
1675 1676
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1677
MODULE_LICENSE("GPL v2");