fsl_ssi.c 44.3 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38
#include <linux/ctype.h>
39 40
#include <linux/device.h>
#include <linux/delay.h>
41
#include <linux/mutex.h>
42
#include <linux/slab.h>
43
#include <linux/spinlock.h>
44
#include <linux/of.h>
45 46
#include <linux/of_address.h>
#include <linux/of_irq.h>
47
#include <linux/of_platform.h>
48 49 50 51 52 53

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
54
#include <sound/dmaengine_pcm.h>
55 56

#include "fsl_ssi.h"
57
#include "imx-pcm.h"
58

59 60 61 62
/* Define RX and TX to index ssi->regvals array; Can be 0 or 1 only */
#define RX 0
#define TX 1

63 64 65 66 67 68 69 70 71 72 73 74 75
/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
76 77 78 79 80 81 82
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | \
	 SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | \
	 SNDRV_PCM_FMTBIT_S24_BE)
83
#else
84 85 86 87 88 89 90
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | \
	 SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | \
	 SNDRV_PCM_FMTBIT_S24_LE)
91 92
#endif

93 94 95 96 97 98 99 100 101 102 103 104
#define FSLSSI_SIER_DBG_RX_FLAGS \
	(SSI_SIER_RFF0_EN | \
	 SSI_SIER_RLS_EN | \
	 SSI_SIER_RFS_EN | \
	 SSI_SIER_ROE0_EN | \
	 SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS \
	(SSI_SIER_TFE0_EN | \
	 SSI_SIER_TLS_EN | \
	 SSI_SIER_TFS_EN | \
	 SSI_SIER_TUE0_EN | \
	 SSI_SIER_TFRC_EN)
105 106 107 108

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
109
	FSL_SSI_MX35,
110 111 112
	FSL_SSI_MX51,
};

113
struct fsl_ssi_regvals {
114 115 116 117 118 119
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

120 121 122
static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
123 124
	case REG_SSI_SACCEN:
	case REG_SSI_SACCDIS:
125 126 127 128 129 130 131 132 133
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
134 135 136 137 138 139 140 141 142 143 144 145
	case REG_SSI_STX0:
	case REG_SSI_STX1:
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SFCSR:
	case REG_SSI_SACNT:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
	case REG_SSI_SACCST:
	case REG_SSI_SOR:
146 147 148 149 150 151
		return true;
	default:
		return false;
	}
}

152 153 154
static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
155 156 157 158 159 160
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
161 162 163 164 165 166
		return true;
	default:
		return false;
	}
}

167 168 169
static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
170 171 172
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SACCST:
173 174 175 176 177 178
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
179
static const struct regmap_config fsl_ssi_regconfig = {
180
	.max_register = REG_SSI_SACCDIS,
M
Markus Pargmann 已提交
181 182 183 184
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
185
	.num_reg_defaults_raw = REG_SSI_SACCDIS / sizeof(uint32_t) + 1,
186 187
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
188
	.precious_reg = fsl_ssi_precious_reg,
189
	.writeable_reg = fsl_ssi_writeable_reg,
190
	.cache_type = REGCACHE_FLAT,
M
Markus Pargmann 已提交
191
};
192

193 194
struct fsl_ssi_soc_data {
	bool imx;
195
	bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
196 197 198 199
	bool offline_config;
	u32 sisr_write_mask;
};

200
/**
201
 * fsl_ssi: per-SSI private data
202
 *
N
Nicolin Chen 已提交
203
 * @regs: Pointer to the regmap registers
204
 * @irq: IRQ of this SSI
205 206 207
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
208
 * @streams: Mask of current active streams: BIT(TX) and BIT(RX)
209
 * @i2s_net: I2S and Network mode configurations of SCR register
210
 * @use_dma: DMA is used or FIQ with stream filter
N
Nicolin Chen 已提交
211 212 213 214 215
 * @use_dual_fifo: DMA with support for dual FIFO mode
 * @has_ipg_clk_name: If "ipg" is in the clock name list of device tree
 * @fifo_depth: Depth of the SSI FIFOs
 * @slot_width: Width of each DAI slot
 * @slots: Number of slots
216
 * @regvals: Specific RX/TX register settings
217
 *
N
Nicolin Chen 已提交
218 219
 * @clk: Clock source to access register
 * @baudclk: Clock source to generate bit and frame-sync clocks
220 221
 * @baudclk_streams: Active streams that are using baudclk
 *
N
Nicolin Chen 已提交
222 223 224
 * @regcache_sfcsr: Cache sfcsr register value during suspend and resume
 * @regcache_sacnt: Cache sacnt register value during suspend and resume
 *
225 226 227 228 229 230
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
N
Nicolin Chen 已提交
231 232
 * @pdev: Pointer to pdev when using fsl-ssi as sound card (ppc only)
 *        TODO: Should be replaced with simple-sound-card
233 234 235
 *
 * @dbg_stats: Debugging statistics
 *
236
 * @soc: SoC specific data
N
Nicolin Chen 已提交
237 238 239 240 241 242 243
 * @dev: Pointer to &pdev->dev
 *
 * @fifo_watermark: The FIFO watermark setting. Notifies DMA when there are
 *                  @fifo_watermark or fewer words in TX fifo or
 *                  @fifo_watermark or more empty words in RX fifo.
 * @dma_maxburst: Max number of words to transfer in one go. So far,
 *                this is always the same as fifo_watermark.
244
 *
N
Nicolin Chen 已提交
245
 * @ac97_reg_lock: Mutex lock to serialize AC97 register access operations
246
 */
247
struct fsl_ssi {
M
Markus Pargmann 已提交
248
	struct regmap *regs;
249
	int irq;
250
	struct snd_soc_dai_driver cpu_dai_drv;
251

252
	unsigned int dai_fmt;
253
	u8 streams;
254
	u8 i2s_net;
255
	bool use_dma;
256
	bool use_dual_fifo;
257
	bool has_ipg_clk_name;
258
	unsigned int fifo_depth;
259 260
	unsigned int slot_width;
	unsigned int slots;
261
	struct fsl_ssi_regvals regvals[2];
262

263
	struct clk *clk;
264
	struct clk *baudclk;
265
	unsigned int baudclk_streams;
266

267
	u32 regcache_sfcsr;
268
	u32 regcache_sacnt;
269

270 271
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
272 273
	dma_addr_t ssi_phys;

274
	struct imx_pcm_fiq_params fiq_params;
275 276

	struct platform_device *pdev;
277

278
	struct fsl_ssi_dbg dbg_stats;
279

280
	const struct fsl_ssi_soc_data *soc;
281
	struct device *dev;
282 283 284

	u32 fifo_watermark;
	u32 dma_maxburst;
285 286

	struct mutex ac97_reg_lock;
287
};
288 289

/*
N
Nicolin Chen 已提交
290
 * SoC specific data
291
 *
N
Nicolin Chen 已提交
292 293 294 295 296 297 298 299 300 301 302
 * Notes:
 * 1) SSI in earlier SoCS has critical bits in control registers that
 *    cannot be changed after SSI starts running -- a software reset
 *    (set SSIEN to 0) is required to change their values. So adding
 *    an offline_config flag for these SoCs.
 * 2) SDMA is available since imx35. However, imx35 does not support
 *    DMA bits changing when SSI is running, so set offline_config.
 * 3) imx51 and later versions support register configurations when
 *    SSI is running (SSIEN); For these versions, DMA needs to be
 *    configured before SSI sends DMA request to avoid an undefined
 *    DMA request on the SDMA side.
303 304
 */

305 306 307
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
308
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
309 310
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
311 312 313 314
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
315
	.imx21regs = true,
316 317 318 319 320 321 322
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
323
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
324 325
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
326 327 328 329 330
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
331
	.sisr_write_mask = SSI_SISR_ROE0 | SSI_SISR_ROE1 |
332
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
333 334 335 336 337 338 339 340 341 342 343
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

344
static bool fsl_ssi_is_ac97(struct fsl_ssi *ssi)
345
{
346
	return (ssi->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
347
		SND_SOC_DAIFMT_AC97;
348 349
}

350
static bool fsl_ssi_is_i2s_master(struct fsl_ssi *ssi)
351
{
352
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
353 354 355
		SND_SOC_DAIFMT_CBS_CFS;
}

356
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi *ssi)
357
{
358
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
359 360
		SND_SOC_DAIFMT_CBM_CFS;
}
N
Nicolin Chen 已提交
361

362
/**
N
Nicolin Chen 已提交
363
 * Interrupt handler to gather states
364 365 366
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
367 368
	struct fsl_ssi *ssi = dev_id;
	struct regmap *regs = ssi->regs;
369
	__be32 sisr;
370
	__be32 sisr2;
371

372
	regmap_read(regs, REG_SSI_SISR, &sisr);
373

374
	sisr2 = sisr & ssi->soc->sisr_write_mask;
375 376
	/* Clear the bits that we set */
	if (sisr2)
377
		regmap_write(regs, REG_SSI_SISR, sisr2);
378

379
	fsl_ssi_dbg_isr(&ssi->dbg_stats, sisr);
380

381
	return IRQ_HANDLED;
382 383
}

N
Nicolin Chen 已提交
384 385
/**
 * Enable or disable all rx/tx config flags at once
386
 */
387
static void fsl_ssi_rxtx_config(struct fsl_ssi *ssi, bool enable)
388
{
389
	struct regmap *regs = ssi->regs;
390
	struct fsl_ssi_regvals *vals = ssi->regvals;
391 392

	if (enable) {
393
		regmap_update_bits(regs, REG_SSI_SIER,
394 395
				   vals[RX].sier | vals[TX].sier,
				   vals[RX].sier | vals[TX].sier);
396
		regmap_update_bits(regs, REG_SSI_SRCR,
397 398
				   vals[RX].srcr | vals[TX].srcr,
				   vals[RX].srcr | vals[TX].srcr);
399
		regmap_update_bits(regs, REG_SSI_STCR,
400 401
				   vals[RX].stcr | vals[TX].stcr,
				   vals[RX].stcr | vals[TX].stcr);
402
	} else {
403
		regmap_update_bits(regs, REG_SSI_SRCR,
404
				   vals[RX].srcr | vals[TX].srcr, 0);
405
		regmap_update_bits(regs, REG_SSI_STCR,
406
				   vals[RX].stcr | vals[TX].stcr, 0);
407
		regmap_update_bits(regs, REG_SSI_SIER,
408
				   vals[RX].sier | vals[TX].sier, 0);
409 410 411
	}
}

N
Nicolin Chen 已提交
412 413
/**
 * Clear remaining data in the FIFO to avoid dirty data or channel slipping
414
 */
415
static void fsl_ssi_fifo_clear(struct fsl_ssi *ssi, bool is_rx)
416
{
417 418 419 420
	bool tx = !is_rx;

	regmap_update_bits(ssi->regs, REG_SSI_SOR,
			   SSI_SOR_xX_CLR(tx), SSI_SOR_xX_CLR(tx));
421 422
}

N
Nicolin Chen 已提交
423
/**
424
 * Exclude bits that are used by the opposite stream
425
 *
426 427
 * When both streams are active, disabling some bits for the current stream
 * might break the other stream if these bits are used by it.
428
 *
429 430 431
 * @vals : regvals of the current stream
 * @avals: regvals of the opposite stream
 * @aactive: active state of the opposite stream
432
 *
433 434 435
 *  1) XOR vals and avals to get the differences if the other stream is active;
 *     Otherwise, return current vals if the other stream is not active
 *  2) AND the result of 1) with the current vals
436
 */
437 438 439 440 441
#define _ssi_xor_shared_bits(vals, avals, aactive) \
	((vals) ^ ((avals) * (aactive)))

#define ssi_excl_shared_bits(vals, avals, aactive) \
	((vals) & _ssi_xor_shared_bits(vals, avals, aactive))
442

N
Nicolin Chen 已提交
443 444
/**
 * Enable or disable SSI configuration.
445
 */
446
static void fsl_ssi_config(struct fsl_ssi *ssi, bool enable,
447
			   struct fsl_ssi_regvals *vals)
448
{
449
	int adir = (&ssi->regvals[TX] == vals) ? RX : TX;
450
	int dir = (&ssi->regvals[TX] == vals) ? TX : RX;
451
	struct regmap *regs = ssi->regs;
452
	struct fsl_ssi_regvals *avals;
453
	bool aactive;
M
Markus Pargmann 已提交
454

455 456
	/* Check if the opposite stream is active */
	aactive = ssi->streams & BIT(adir);
457

N
Nicolin Chen 已提交
458
	/* Get the opposite direction to keep its values untouched */
459 460
	if (&ssi->regvals[RX] == vals)
		avals = &ssi->regvals[TX];
461
	else
462
		avals = &ssi->regvals[RX];
463 464

	if (!enable) {
N
Nicolin Chen 已提交
465 466 467 468
		/*
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
		 */
469
		u32 scr = ssi_excl_shared_bits(vals->scr, avals->scr, aactive);
N
Nicolin Chen 已提交
470
		/* Safely disable SCR register for the stream */
471
		regmap_update_bits(regs, REG_SSI_SCR, scr, 0);
472 473 474

		/* Log the disabled stream to the mask */
		ssi->streams &= ~BIT(dir);
475 476 477
	}

	/*
N
Nicolin Chen 已提交
478 479 480 481
	 * For cases where online configuration is not supported,
	 * 1) Enable all necessary bits of both streams when 1st stream starts
	 *    even if the opposite stream will not start
	 * 2) Disable all remaining bits of both streams when last stream ends
482
	 */
483
	if (ssi->soc->offline_config) {
484
		if ((enable && !ssi->streams) || (!enable && !aactive))
485
			fsl_ssi_rxtx_config(ssi, enable);
486 487 488 489

		goto config_done;
	}

N
Nicolin Chen 已提交
490
	/* Online configure single direction while SSI is running */
491
	if (enable) {
492
		fsl_ssi_fifo_clear(ssi, vals->scr & SSI_SCR_RE);
493

494 495 496
		regmap_update_bits(regs, REG_SSI_SRCR, vals->srcr, vals->srcr);
		regmap_update_bits(regs, REG_SSI_STCR, vals->stcr, vals->stcr);
		regmap_update_bits(regs, REG_SSI_SIER, vals->sier, vals->sier);
497 498 499 500 501 502
	} else {
		u32 sier;
		u32 srcr;
		u32 stcr;

		/*
N
Nicolin Chen 已提交
503 504
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
505
		 */
506 507 508
		sier = ssi_excl_shared_bits(vals->sier, avals->sier, aactive);
		srcr = ssi_excl_shared_bits(vals->srcr, avals->srcr, aactive);
		stcr = ssi_excl_shared_bits(vals->stcr, avals->stcr, aactive);
509

N
Nicolin Chen 已提交
510
		/* Safely disable other control registers for the stream */
511 512 513
		regmap_update_bits(regs, REG_SSI_SRCR, srcr, 0);
		regmap_update_bits(regs, REG_SSI_STCR, stcr, 0);
		regmap_update_bits(regs, REG_SSI_SIER, sier, 0);
514 515 516 517
	}

config_done:
	/* Enabling of subunits is done after configuration */
518
	if (enable) {
N
Nicolin Chen 已提交
519 520 521 522 523 524
		/*
		 * Start DMA before setting TE to avoid FIFO underrun
		 * which may cause a channel slip or a channel swap
		 *
		 * TODO: FIQ cases might also need this upon testing
		 */
525
		if (ssi->use_dma && (vals->scr & SSI_SCR_TE)) {
526 527
			int i;
			int max_loop = 100;
N
Nicolin Chen 已提交
528 529

			/* Enable SSI first to send TX DMA request */
530
			regmap_update_bits(regs, REG_SSI_SCR,
531
					   SSI_SCR_SSIEN, SSI_SCR_SSIEN);
N
Nicolin Chen 已提交
532 533

			/* Busy wait until TX FIFO not empty -- DMA working */
534 535
			for (i = 0; i < max_loop; i++) {
				u32 sfcsr;
536 537
				regmap_read(regs, REG_SSI_SFCSR, &sfcsr);
				if (SSI_SFCSR_TFCNT0(sfcsr))
538 539 540
					break;
			}
			if (i == max_loop) {
541
				dev_err(ssi->dev,
542 543 544
					"Timeout waiting TX FIFO filling\n");
			}
		}
N
Nicolin Chen 已提交
545
		/* Enable all remaining bits */
546
		regmap_update_bits(regs, REG_SSI_SCR, vals->scr, vals->scr);
547 548 549

		/* Log the enabled stream to the mask */
		ssi->streams |= BIT(dir);
550
	}
551 552
}

553
static void fsl_ssi_rx_config(struct fsl_ssi *ssi, bool enable)
554
{
555
	fsl_ssi_config(ssi, enable, &ssi->regvals[RX]);
556 557
}

558
static void fsl_ssi_tx_ac97_saccst_setup(struct fsl_ssi *ssi)
559
{
560
	struct regmap *regs = ssi->regs;
561 562

	/* no SACC{ST,EN,DIS} regs on imx21-class SSI */
563
	if (!ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
564
		/* Disable all channel slots */
565
		regmap_write(regs, REG_SSI_SACCDIS, 0xff);
N
Nicolin Chen 已提交
566
		/* Enable slots 3 & 4 -- PCM Playback Left & Right channels */
567
		regmap_write(regs, REG_SSI_SACCEN, 0x300);
568 569 570
	}
}

571
static void fsl_ssi_tx_config(struct fsl_ssi *ssi, bool enable)
572
{
573
	/*
N
Nicolin Chen 已提交
574 575 576
	 * SACCST might be modified via AC Link by a CODEC if it sends
	 * extra bits in their SLOTREQ requests, which'll accidentally
	 * send valid data to slots other than normal playback slots.
577
	 *
N
Nicolin Chen 已提交
578
	 * To be safe, configure SACCST right before TX starts.
579
	 */
580 581
	if (enable && fsl_ssi_is_ac97(ssi))
		fsl_ssi_tx_ac97_saccst_setup(ssi);
582

583
	fsl_ssi_config(ssi, enable, &ssi->regvals[TX]);
584 585
}

N
Nicolin Chen 已提交
586 587
/**
 * Cache critical bits of SIER, SRCR, STCR and SCR to later set them safely
588
 */
589
static void fsl_ssi_setup_regvals(struct fsl_ssi *ssi)
590
{
591
	struct fsl_ssi_regvals *vals = ssi->regvals;
592

593 594 595 596 597 598
	vals[RX].sier = SSI_SIER_RFF0_EN;
	vals[RX].srcr = SSI_SRCR_RFEN0;
	vals[RX].scr = 0;
	vals[TX].sier = SSI_SIER_TFE0_EN;
	vals[TX].stcr = SSI_STCR_TFEN0;
	vals[TX].scr = 0;
599

N
Nicolin Chen 已提交
600
	/* AC97 has already enabled SSIEN, RE and TE, so ignore them */
601
	if (!fsl_ssi_is_ac97(ssi)) {
602 603
		vals[RX].scr = SSI_SCR_SSIEN | SSI_SCR_RE;
		vals[TX].scr = SSI_SCR_SSIEN | SSI_SCR_TE;
604 605
	}

606
	if (ssi->use_dma) {
607 608
		vals[RX].sier |= SSI_SIER_RDMAE;
		vals[TX].sier |= SSI_SIER_TDMAE;
609
	} else {
610 611
		vals[RX].sier |= SSI_SIER_RIE;
		vals[TX].sier |= SSI_SIER_TIE;
612 613
	}

614 615
	vals[RX].sier |= FSLSSI_SIER_DBG_RX_FLAGS;
	vals[TX].sier |= FSLSSI_SIER_DBG_TX_FLAGS;
616 617
}

618
static void fsl_ssi_setup_ac97(struct fsl_ssi *ssi)
619
{
620
	struct regmap *regs = ssi->regs;
621

N
Nicolin Chen 已提交
622
	/* Setup the clock control register */
623 624
	regmap_write(regs, REG_SSI_STCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
	regmap_write(regs, REG_SSI_SRCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
625

N
Nicolin Chen 已提交
626
	/* Enable AC97 mode and startup the SSI */
627
	regmap_write(regs, REG_SSI_SACNT, SSI_SACNT_AC97EN | SSI_SACNT_FV);
628

N
Nicolin Chen 已提交
629
	/* AC97 has to communicate with codec before starting a stream */
630
	regmap_update_bits(regs, REG_SSI_SCR,
631 632
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE,
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE);
633

634
	regmap_write(regs, REG_SSI_SOR, SSI_SOR_WAIT(3));
635 636
}

637 638
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
639 640
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
641
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
642 643
	int ret;

644
	ret = clk_prepare_enable(ssi->clk);
645 646
	if (ret)
		return ret;
647

N
Nicolin Chen 已提交
648 649
	/*
	 * When using dual fifo mode, it is safer to ensure an even period
650 651 652 653
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
654
	if (ssi->use_dual_fifo)
655
		snd_pcm_hw_constraint_step(substream->runtime, 0,
656
					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
657

658 659 660
	return 0;
}

661
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
662
			     struct snd_soc_dai *dai)
663 664
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
665
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
666

667
	clk_disable_unprepare(ssi->clk);
668 669
}

670
/**
N
Nicolin Chen 已提交
671
 * Configure Digital Audio Interface bit clock
672 673 674 675
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
676 677
 * freq: Output BCLK frequency = samplerate * slots * slot_width
 *       (In 2-channel I2S Master mode, slot_width is fixed 32)
678
 */
679
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
680
			    struct snd_soc_dai *dai,
681
			    struct snd_pcm_hw_params *hw_params)
682
{
683
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
684
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
685 686
	struct regmap *regs = ssi->regs;
	int synchronous = ssi->cpu_dai_drv.symmetric_rates, ret;
687
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
688
	unsigned long clkrate, baudrate, tmprate;
689 690
	unsigned int slots = params_channels(hw_params);
	unsigned int slot_width = 32;
691
	u64 sub, savesub = 100000;
692
	unsigned int freq;
693
	bool baudclk_is_used;
694

695
	/* Override slots and slot_width if being specifically set... */
696 697
	if (ssi->slots)
		slots = ssi->slots;
698
	/* ...but keep 32 bits if slots is 2 -- I2S Master mode */
699 700
	if (ssi->slot_width && slots != 2)
		slot_width = ssi->slot_width;
701 702 703

	/* Generate bit clock based on the slot number and slot width */
	freq = slots * slot_width * params_rate(hw_params);
704 705

	/* Don't apply it to any non-baudclk circumstance */
706
	if (IS_ERR(ssi->baudclk))
707 708
		return -EINVAL;

709 710 711 712
	/*
	 * Hardware limitation: The bclk rate must be
	 * never greater than 1/5 IPG clock rate
	 */
713
	if (freq * 5 > clk_get_rate(ssi->clk)) {
714
		dev_err(dai->dev, "bitclk > ipgclk / 5\n");
715 716 717
		return -EINVAL;
	}

718
	baudclk_is_used = ssi->baudclk_streams & ~(BIT(substream->stream));
719

720 721 722 723 724 725 726
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
727
		tmprate = freq * factor * (i + 1);
728 729

		if (baudclk_is_used)
730
			clkrate = clk_get_rate(ssi->baudclk);
731
		else
732
			clkrate = clk_round_rate(ssi->baudclk, tmprate);
733

734 735
		clkrate /= factor;
		afreq = clkrate / (i + 1);
736 737 738 739 740 741 742 743 744 745 746 747 748 749

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

750
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
751 752 753 754 755 756 757 758 759 760 761 762
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
763
		dev_err(dai->dev, "failed to handle the required sysclk\n");
764 765 766
		return -EINVAL;
	}

767 768
	stccr = SSI_SxCCR_PM(pm + 1) | (div2 ? SSI_SxCCR_DIV2 : 0) |
		(psr ? SSI_SxCCR_PSR : 0);
769
	mask = SSI_SxCCR_PM_MASK | SSI_SxCCR_DIV2 | SSI_SxCCR_PSR;
770

771 772 773
	/* STCCR is used for RX in synchronous mode */
	tx2 = tx || synchronous;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), mask, stccr);
774

775
	if (!baudclk_is_used) {
776
		ret = clk_set_rate(ssi->baudclk, baudrate);
777
		if (ret) {
778
			dev_err(dai->dev, "failed to set baudclk rate\n");
779 780 781 782 783 784 785
			return -EINVAL;
		}
	}

	return 0;
}

786
/**
N
Nicolin Chen 已提交
787
 * Configure SSI based on PCM hardware parameters
788
 *
N
Nicolin Chen 已提交
789 790 791 792 793 794 795
 * Notes:
 * 1) SxCCR.WL bits are critical bits that require SSI to be temporarily
 *    disabled on offline_config SoCs. Even for online configurable SoCs
 *    running in synchronous mode (both TX and RX use STCCR), it is not
 *    safe to re-configure them when both two streams start running.
 * 2) SxCCR.PM, SxCCR.DIV2 and SxCCR.PSR bits will be configured in the
 *    fsl_ssi_set_bclk() if SSI is the DAI clock master.
796
 */
797
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
798
			     struct snd_pcm_hw_params *hw_params,
799
			     struct snd_soc_dai *dai)
800
{
801
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
802
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
803
	struct regmap *regs = ssi->regs;
804
	unsigned int channels = params_channels(hw_params);
805
	unsigned int sample_size = params_width(hw_params);
806
	u32 wl = SSI_SxCCR_WL(sample_size);
807
	int ret;
808
	u32 scr;
M
Markus Pargmann 已提交
809 810
	int enabled;

811 812
	regmap_read(regs, REG_SSI_SCR, &scr);
	enabled = scr & SSI_SCR_SSIEN;
813

814
	/*
N
Nicolin Chen 已提交
815 816 817 818
	 * SSI is properly configured if it is enabled and running in
	 * the synchronous mode; Note that AC97 mode is an exception
	 * that should set separate configurations for STCCR and SRCCR
	 * despite running in the synchronous mode.
819
	 */
820
	if (enabled && ssi->cpu_dai_drv.symmetric_rates)
821
		return 0;
822

823
	if (fsl_ssi_is_i2s_master(ssi)) {
824
		ret = fsl_ssi_set_bclk(substream, dai, hw_params);
825 826
		if (ret)
			return ret;
827 828

		/* Do not enable the clock if it is already enabled */
829 830
		if (!(ssi->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi->baudclk);
831 832 833
			if (ret)
				return ret;

834
			ssi->baudclk_streams |= BIT(substream->stream);
835
		}
836 837
	}

838
	if (!fsl_ssi_is_ac97(ssi)) {
N
Nicolin Chen 已提交
839
		/* Normal + Network mode to send 16-bit data in 32-bit frames */
840
		if (fsl_ssi_is_i2s_cbm_cfs(ssi) && sample_size == 16)
841 842 843 844 845
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL | SSI_SCR_NET;

		/* Use Normal mode to send mono data at 1st slot of 2 slots */
		if (channels == 1)
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL;
846

847
		regmap_update_bits(regs, REG_SSI_SCR,
848
				   SSI_SCR_I2S_NET_MASK, ssi->i2s_net);
849 850
	}

851
	/* In synchronous mode, the SSI uses STCCR for capture */
852 853
	tx2 = tx || ssi->cpu_dai_drv.symmetric_rates;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), SSI_SxCCR_WL_MASK, wl);
854 855 856 857

	return 0;
}

858
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
859
			   struct snd_soc_dai *dai)
860 861
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
862
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
863

864
	if (fsl_ssi_is_i2s_master(ssi) &&
865
	    ssi->baudclk_streams & BIT(substream->stream)) {
866 867
		clk_disable_unprepare(ssi->baudclk);
		ssi->baudclk_streams &= ~BIT(substream->stream);
868 869 870 871 872
	}

	return 0;
}

873
static int _fsl_ssi_set_dai_fmt(struct device *dev,
874
				struct fsl_ssi *ssi, unsigned int fmt)
875
{
876
	struct regmap *regs = ssi->regs;
877
	u32 strcr = 0, stcr, srcr, scr, mask;
878 879
	u8 wm;

880
	ssi->dai_fmt = fmt;
881

882
	if (fsl_ssi_is_i2s_master(ssi) && IS_ERR(ssi->baudclk)) {
883
		dev_err(dev, "missing baudclk for master mode\n");
884 885 886
		return -EINVAL;
	}

887
	fsl_ssi_setup_regvals(ssi);
888

889 890
	regmap_read(regs, REG_SSI_SCR, &scr);
	scr &= ~(SSI_SCR_SYN | SSI_SCR_I2S_MODE_MASK);
N
Nicolin Chen 已提交
891
	/* Synchronize frame sync clock for TE to avoid data slipping */
892
	scr |= SSI_SCR_SYNC_TX_FS;
893

894
	mask = SSI_STCR_TXBIT0 | SSI_STCR_TFDIR | SSI_STCR_TXDIR |
895
	       SSI_STCR_TSCKP | SSI_STCR_TFSI | SSI_STCR_TFSL | SSI_STCR_TEFS;
896 897
	regmap_read(regs, REG_SSI_STCR, &stcr);
	regmap_read(regs, REG_SSI_SRCR, &srcr);
M
Markus Pargmann 已提交
898 899
	stcr &= ~mask;
	srcr &= ~mask;
900

N
Nicolin Chen 已提交
901
	/* Use Network mode as default */
902
	ssi->i2s_net = SSI_SCR_NET;
903 904
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
905
		regmap_update_bits(regs, REG_SSI_STCCR,
906
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
907
		regmap_update_bits(regs, REG_SSI_SRCCR,
908
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
909
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
910
		case SND_SOC_DAIFMT_CBM_CFS:
911
		case SND_SOC_DAIFMT_CBS_CFS:
912
			ssi->i2s_net |= SSI_SCR_I2S_MODE_MASTER;
913 914
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
915
			ssi->i2s_net |= SSI_SCR_I2S_MODE_SLAVE;
916 917 918 919 920 921
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
922
		strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP |
923
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
924 925 926
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
927
		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP;
928 929 930
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
931
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP |
932
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
933 934 935
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
936
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP | SSI_STCR_TXBIT0;
937
		break;
938
	case SND_SOC_DAIFMT_AC97:
N
Nicolin Chen 已提交
939
		/* Data on falling edge of bclk, frame high, 1clk before data */
940
		ssi->i2s_net |= SSI_SCR_I2S_MODE_NORMAL;
941
		break;
942 943 944
	default:
		return -EINVAL;
	}
945
	scr |= ssi->i2s_net;
946 947 948 949 950 951 952 953

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
954
		strcr ^= SSI_STCR_TSCKP;
955 956 957
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
958
		strcr ^= SSI_STCR_TFSI;
959 960 961
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
962 963
		strcr ^= SSI_STCR_TSCKP;
		strcr ^= SSI_STCR_TFSI;
964 965 966 967 968 969 970 971
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
N
Nicolin Chen 已提交
972
		/* Output bit and frame sync clocks */
973 974
		strcr |= SSI_STCR_TFDIR | SSI_STCR_TXDIR;
		scr |= SSI_SCR_SYS_CLK_EN;
975 976
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
N
Nicolin Chen 已提交
977
		/* Input bit or frame sync clocks */
978
		scr &= ~SSI_SCR_SYS_CLK_EN;
979
		break;
980
	case SND_SOC_DAIFMT_CBM_CFS:
N
Nicolin Chen 已提交
981
		/* Input bit clock but output frame sync clock */
982 983 984
		strcr &= ~SSI_STCR_TXDIR;
		strcr |= SSI_STCR_TFDIR;
		scr &= ~SSI_SCR_SYS_CLK_EN;
985
		break;
986
	default:
987
		if (!fsl_ssi_is_ac97(ssi))
988
			return -EINVAL;
989 990 991 992 993
	}

	stcr |= strcr;
	srcr |= strcr;

N
Nicolin Chen 已提交
994
	/* Set SYN mode and clear RXDIR bit when using SYN or AC97 mode */
995
	if (ssi->cpu_dai_drv.symmetric_rates || fsl_ssi_is_ac97(ssi)) {
996 997
		srcr &= ~SSI_SRCR_RXDIR;
		scr |= SSI_SCR_SYN;
998 999
	}

1000 1001 1002
	regmap_write(regs, REG_SSI_STCR, stcr);
	regmap_write(regs, REG_SSI_SRCR, srcr);
	regmap_write(regs, REG_SSI_SCR, scr);
1003

1004
	wm = ssi->fifo_watermark;
1005

1006
	regmap_write(regs, REG_SSI_SFCSR,
1007 1008
		     SSI_SFCSR_TFWM0(wm) | SSI_SFCSR_RFWM0(wm) |
		     SSI_SFCSR_TFWM1(wm) | SSI_SFCSR_RFWM1(wm));
1009

1010
	if (ssi->use_dual_fifo) {
1011 1012 1013 1014 1015 1016
		regmap_update_bits(regs, REG_SSI_SRCR,
				   SSI_SRCR_RFEN1, SSI_SRCR_RFEN1);
		regmap_update_bits(regs, REG_SSI_STCR,
				   SSI_STCR_TFEN1, SSI_STCR_TFEN1);
		regmap_update_bits(regs, REG_SSI_SCR,
				   SSI_SCR_TCH_EN, SSI_SCR_TCH_EN);
1017 1018
	}

1019
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1020
		fsl_ssi_setup_ac97(ssi);
1021

1022
	return 0;
1023 1024 1025
}

/**
N
Nicolin Chen 已提交
1026
 * Configure Digital Audio Interface (DAI) Format
1027
 */
1028
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1029
{
1030
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1031

N
Nicolin Chen 已提交
1032
	/* AC97 configured DAIFMT earlier in the probe() */
1033
	if (fsl_ssi_is_ac97(ssi))
1034 1035
		return 0;

1036
	return _fsl_ssi_set_dai_fmt(dai->dev, ssi, fmt);
1037 1038 1039
}

/**
N
Nicolin Chen 已提交
1040
 * Set TDM slot number and slot width
1041
 */
1042
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
1043
				    u32 rx_mask, int slots, int slot_width)
1044
{
1045
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1046
	struct regmap *regs = ssi->regs;
1047 1048
	u32 val;

1049 1050
	/* The word length should be 8, 10, 12, 16, 18, 20, 22 or 24 */
	if (slot_width & 1 || slot_width < 8 || slot_width > 24) {
1051
		dev_err(dai->dev, "invalid slot width: %d\n", slot_width);
1052 1053 1054
		return -EINVAL;
	}

1055
	/* The slot number should be >= 2 if using Network mode or I2S mode */
1056
	if (ssi->i2s_net && slots < 2) {
1057
		dev_err(dai->dev, "slot number should be >= 2 in I2S or NET\n");
1058 1059 1060
		return -EINVAL;
	}

1061 1062 1063 1064
	regmap_update_bits(regs, REG_SSI_STCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
	regmap_update_bits(regs, REG_SSI_SRCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
1065

1066
	/* Save the SCR register value */
1067
	regmap_read(regs, REG_SSI_SCR, &val);
N
Nicolin Chen 已提交
1068
	/* Temporarily enable SSI to allow SxMSKs to be configurable */
1069
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, SSI_SCR_SSIEN);
1070

1071 1072
	regmap_write(regs, REG_SSI_STMSK, ~tx_mask);
	regmap_write(regs, REG_SSI_SRMSK, ~rx_mask);
1073

N
Nicolin Chen 已提交
1074
	/* Restore the value of SSIEN bit */
1075
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, val);
1076

1077 1078
	ssi->slot_width = slot_width;
	ssi->slots = slots;
1079

1080 1081 1082
	return 0;
}

1083
/**
N
Nicolin Chen 已提交
1084
 * Start or stop SSI and corresponding DMA transaction.
1085 1086 1087 1088
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1089 1090
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1091 1092
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1093 1094
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
	struct regmap *regs = ssi->regs;
1095

1096 1097
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1098
	case SNDRV_PCM_TRIGGER_RESUME:
1099
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1100
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1101
			fsl_ssi_tx_config(ssi, true);
1102
		else
1103
			fsl_ssi_rx_config(ssi, true);
1104 1105 1106
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1107
	case SNDRV_PCM_TRIGGER_SUSPEND:
1108 1109
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1110
			fsl_ssi_tx_config(ssi, false);
1111
		else
1112
			fsl_ssi_rx_config(ssi, false);
1113 1114 1115 1116 1117 1118
		break;

	default:
		return -EINVAL;
	}

N
Nicolin Chen 已提交
1119
	/* Clear corresponding FIFO */
1120
	if (fsl_ssi_is_ac97(ssi)) {
1121
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1122
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_TX_CLR);
1123
		else
1124
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_RX_CLR);
1125
	}
1126

1127 1128 1129
	return 0;
}

1130 1131
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
1132
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1133

1134 1135 1136
	if (ssi->soc->imx && ssi->use_dma) {
		dai->playback_dma_data = &ssi->dma_params_tx;
		dai->capture_dma_data = &ssi->dma_params_rx;
1137 1138 1139 1140 1141
	}

	return 0;
}

1142
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1143 1144 1145 1146 1147 1148 1149
	.startup = fsl_ssi_startup,
	.shutdown = fsl_ssi_shutdown,
	.hw_params = fsl_ssi_hw_params,
	.hw_free = fsl_ssi_hw_free,
	.set_fmt = fsl_ssi_set_dai_fmt,
	.set_tdm_slot = fsl_ssi_set_dai_tdm_slot,
	.trigger = fsl_ssi_trigger,
1150 1151
};

1152
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1153
	.probe = fsl_ssi_dai_probe,
1154
	.playback = {
1155
		.stream_name = "CPU-Playback",
1156
		.channels_min = 1,
1157
		.channels_max = 32,
1158
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1159 1160 1161
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1162
		.stream_name = "CPU-Capture",
1163
		.channels_min = 1,
1164
		.channels_max = 32,
1165
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1166 1167
		.formats = FSLSSI_I2S_FORMATS,
	},
1168
	.ops = &fsl_ssi_dai_ops,
1169 1170
};

1171
static const struct snd_soc_component_driver fsl_ssi_component = {
1172
	.name = "fsl-ssi",
1173 1174
};

1175
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1176
	.bus_control = true,
1177
	.probe = fsl_ssi_dai_probe,
1178 1179 1180 1181 1182
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
1183
		.formats = SNDRV_PCM_FMTBIT_S16 | SNDRV_PCM_FMTBIT_S20,
1184 1185 1186 1187 1188 1189
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
1190 1191
		/* 16-bit capture is broken (errata ERR003778) */
		.formats = SNDRV_PCM_FMTBIT_S20,
1192
	},
1193
	.ops = &fsl_ssi_dai_ops,
1194 1195
};

1196
static struct fsl_ssi *fsl_ac97_data;
1197

1198
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1199
			       unsigned short val)
1200
{
M
Markus Pargmann 已提交
1201
	struct regmap *regs = fsl_ac97_data->regs;
1202 1203
	unsigned int lreg;
	unsigned int lval;
1204
	int ret;
1205 1206 1207 1208

	if (reg > 0x7f)
		return;

1209 1210
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1211 1212 1213 1214
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
1215
		goto ret_unlock;
1216
	}
1217 1218

	lreg = reg <<  12;
1219
	regmap_write(regs, REG_SSI_SACADD, lreg);
1220 1221

	lval = val << 4;
1222
	regmap_write(regs, REG_SSI_SACDAT, lval);
1223

1224 1225
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_WR);
1226
	udelay(100);
1227 1228

	clk_disable_unprepare(fsl_ac97_data->clk);
1229 1230 1231

ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1232 1233
}

1234
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1235
					unsigned short reg)
1236
{
M
Markus Pargmann 已提交
1237
	struct regmap *regs = fsl_ac97_data->regs;
1238
	unsigned short val = 0;
M
Markus Pargmann 已提交
1239
	u32 reg_val;
1240
	unsigned int lreg;
1241 1242
	int ret;

1243 1244
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1245 1246
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
1247
		pr_err("ac97 read clk_prepare_enable failed: %d\n", ret);
1248
		goto ret_unlock;
1249
	}
1250 1251

	lreg = (reg & 0x7f) <<  12;
1252
	regmap_write(regs, REG_SSI_SACADD, lreg);
1253 1254
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_RD);
1255 1256 1257

	udelay(100);

1258
	regmap_read(regs, REG_SSI_SACDAT, &reg_val);
M
Markus Pargmann 已提交
1259
	val = (reg_val >> 4) & 0xffff;
1260

1261 1262
	clk_disable_unprepare(fsl_ac97_data->clk);

1263 1264
ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1265 1266 1267 1268
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
1269 1270
	.read = fsl_ssi_ac97_read,
	.write = fsl_ssi_ac97_write,
1271 1272
};

1273
/**
1274
 * Make every character in a string lower-case
1275
 */
1276 1277
static void make_lowercase(char *s)
{
1278 1279 1280 1281
	if (!s)
		return;
	for (; *s; s++)
		*s = tolower(*s);
1282 1283
}

1284
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1285
			     struct fsl_ssi *ssi, void __iomem *iomem)
1286 1287
{
	struct device_node *np = pdev->dev.of_node;
1288
	struct device *dev = &pdev->dev;
1289
	u32 dmas[4];
1290 1291
	int ret;

N
Nicolin Chen 已提交
1292
	/* Backward compatible for a DT without ipg clock name assigned */
1293
	if (ssi->has_ipg_clk_name)
1294
		ssi->clk = devm_clk_get(dev, "ipg");
1295
	else
1296
		ssi->clk = devm_clk_get(dev, NULL);
1297 1298
	if (IS_ERR(ssi->clk)) {
		ret = PTR_ERR(ssi->clk);
1299
		dev_err(dev, "failed to get clock: %d\n", ret);
1300 1301 1302
		return ret;
	}

N
Nicolin Chen 已提交
1303
	/* Enable the clock since regmap will not handle it in this case */
1304 1305
	if (!ssi->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi->clk);
1306
		if (ret) {
1307
			dev_err(dev, "clk_prepare_enable failed: %d\n", ret);
1308 1309
			return ret;
		}
1310 1311
	}

N
Nicolin Chen 已提交
1312
	/* Do not error out for slave cases that live without a baud clock */
1313
	ssi->baudclk = devm_clk_get(dev, "baud");
1314
	if (IS_ERR(ssi->baudclk))
1315
		dev_dbg(dev, "failed to get baud clock: %ld\n",
1316
			 PTR_ERR(ssi->baudclk));
1317

1318 1319
	ssi->dma_params_tx.maxburst = ssi->dma_maxburst;
	ssi->dma_params_rx.maxburst = ssi->dma_maxburst;
1320 1321
	ssi->dma_params_tx.addr = ssi->ssi_phys + REG_SSI_STX0;
	ssi->dma_params_rx.addr = ssi->ssi_phys + REG_SSI_SRX0;
1322

N
Nicolin Chen 已提交
1323
	/* Set to dual FIFO mode according to the SDMA sciprt */
1324
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1325 1326
	if (ssi->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
		ssi->use_dual_fifo = true;
N
Nicolin Chen 已提交
1327 1328 1329
		/*
		 * Use even numbers to avoid channel swap due to SDMA
		 * script design
1330
		 */
1331 1332
		ssi->dma_params_tx.maxburst &= ~0x1;
		ssi->dma_params_rx.maxburst &= ~0x1;
1333 1334
	}

1335
	if (!ssi->use_dma) {
1336
		/*
N
Nicolin Chen 已提交
1337 1338
		 * Some boards use an incompatible codec. Use imx-fiq-pcm-audio
		 * to get it working, as DMA is not possible in this situation.
1339
		 */
1340 1341 1342 1343
		ssi->fiq_params.irq = ssi->irq;
		ssi->fiq_params.base = iomem;
		ssi->fiq_params.dma_params_rx = &ssi->dma_params_rx;
		ssi->fiq_params.dma_params_tx = &ssi->dma_params_tx;
1344

1345
		ret = imx_pcm_fiq_init(pdev, &ssi->fiq_params);
1346 1347 1348
		if (ret)
			goto error_pcm;
	} else {
1349
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1350 1351 1352 1353
		if (ret)
			goto error_pcm;
	}

1354
	return 0;
1355 1356

error_pcm:
1357 1358
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1359

1360
	return ret;
1361 1362
}

1363
static void fsl_ssi_imx_clean(struct platform_device *pdev, struct fsl_ssi *ssi)
1364
{
1365
	if (!ssi->use_dma)
1366
		imx_pcm_fiq_exit(pdev);
1367 1368
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1369 1370
}

1371
static int fsl_ssi_probe(struct platform_device *pdev)
1372
{
1373
	struct fsl_ssi *ssi;
1374
	int ret = 0;
1375
	struct device_node *np = pdev->dev.of_node;
1376
	struct device *dev = &pdev->dev;
1377
	const struct of_device_id *of_id;
1378
	const char *p, *sprop;
1379
	const __be32 *iprop;
1380
	struct resource *res;
M
Markus Pargmann 已提交
1381
	void __iomem *iomem;
1382
	char name[64];
1383
	struct regmap_config regconfig = fsl_ssi_regconfig;
1384

1385
	of_id = of_match_device(fsl_ssi_ids, dev);
1386
	if (!of_id || !of_id->data)
1387 1388
		return -EINVAL;

1389
	ssi = devm_kzalloc(dev, sizeof(*ssi), GFP_KERNEL);
1390
	if (!ssi)
1391
		return -ENOMEM;
1392

1393
	ssi->soc = of_id->data;
1394
	ssi->dev = dev;
1395

N
Nicolin Chen 已提交
1396
	/* Check if being used in AC97 mode */
1397 1398 1399
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
1400
			ssi->dai_fmt = SND_SOC_DAIFMT_AC97;
1401 1402
	}

N
Nicolin Chen 已提交
1403
	/* Select DMA or FIQ */
1404
	ssi->use_dma = !of_property_read_bool(np, "fsl,fiq-stream-filter");
1405

1406 1407
	if (fsl_ssi_is_ac97(ssi)) {
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_ac97_dai,
1408
		       sizeof(fsl_ssi_ac97_dai));
1409
		fsl_ac97_data = ssi;
1410
	} else {
1411
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_dai_template,
1412 1413
		       sizeof(fsl_ssi_dai_template));
	}
1414
	ssi->cpu_dai_drv.name = dev_name(dev);
1415

1416
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1417
	iomem = devm_ioremap_resource(dev, res);
1418 1419
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
1420
	ssi->ssi_phys = res->start;
M
Markus Pargmann 已提交
1421

1422
	if (ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
1423
		/* No SACC{ST,EN,DIS} regs in imx21-class SSI */
1424
		regconfig.max_register = REG_SSI_SRMSK;
1425
		regconfig.num_reg_defaults_raw =
1426
			REG_SSI_SRMSK / sizeof(uint32_t) + 1;
1427 1428
	}

1429 1430
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
1431
		ssi->has_ipg_clk_name = false;
1432
		ssi->regs = devm_regmap_init_mmio(dev, iomem, &regconfig);
1433
	} else {
1434
		ssi->has_ipg_clk_name = true;
1435 1436
		ssi->regs = devm_regmap_init_mmio_clk(dev, "ipg", iomem,
						      &regconfig);
1437
	}
1438
	if (IS_ERR(ssi->regs)) {
1439
		dev_err(dev, "failed to init register map\n");
1440
		return PTR_ERR(ssi->regs);
M
Markus Pargmann 已提交
1441
	}
1442

1443 1444
	ssi->irq = platform_get_irq(pdev, 0);
	if (ssi->irq < 0) {
1445
		dev_err(dev, "no irq for node %s\n", pdev->name);
1446
		return ssi->irq;
1447 1448
	}

N
Nicolin Chen 已提交
1449
	/* Set software limitations for synchronous mode */
1450
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1451 1452 1453
		if (!fsl_ssi_is_ac97(ssi)) {
			ssi->cpu_dai_drv.symmetric_rates = 1;
			ssi->cpu_dai_drv.symmetric_samplebits = 1;
1454
		}
1455

1456
		ssi->cpu_dai_drv.symmetric_channels = 1;
1457
	}
1458

N
Nicolin Chen 已提交
1459
	/* Fetch FIFO depth; Set to 8 for older DT without this property */
1460 1461
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1462
		ssi->fifo_depth = be32_to_cpup(iprop);
1463
	else
1464
		ssi->fifo_depth = 8;
1465

1466
	/*
N
Nicolin Chen 已提交
1467
	 * Configure TX and RX DMA watermarks -- when to send a DMA request
1468
	 *
N
Nicolin Chen 已提交
1469 1470
	 * Values should be tested to avoid FIFO under/over run. Set maxburst
	 * to fifo_watermark to maxiumize DMA transaction to reduce overhead.
1471
	 */
1472
	switch (ssi->fifo_depth) {
1473 1474
	case 15:
		/*
N
Nicolin Chen 已提交
1475 1476 1477 1478 1479 1480
		 * Set to 8 as a balanced configuration -- When TX FIFO has 8
		 * empty slots, send a DMA request to fill these 8 slots. The
		 * remaining 7 slots should be able to allow DMA to finish the
		 * transaction before TX FIFO underruns; Same applies to RX.
		 *
		 * Tested with cases running at 48kHz @ 16 bits x 16 channels
1481
		 */
1482 1483
		ssi->fifo_watermark = 8;
		ssi->dma_maxburst = 8;
1484 1485 1486
		break;
	case 8:
	default:
N
Nicolin Chen 已提交
1487
		/* Safely use old watermark configurations for older chips */
1488 1489
		ssi->fifo_watermark = ssi->fifo_depth - 2;
		ssi->dma_maxburst = ssi->fifo_depth - 2;
1490 1491 1492
		break;
	}

1493
	dev_set_drvdata(dev, ssi);
1494

1495 1496
	if (ssi->soc->imx) {
		ret = fsl_ssi_imx_probe(pdev, ssi, iomem);
1497
		if (ret)
F
Fabio Estevam 已提交
1498
			return ret;
1499 1500
	}

1501 1502
	if (fsl_ssi_is_ac97(ssi)) {
		mutex_init(&ssi->ac97_reg_lock);
1503 1504
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
1505
			dev_err(dev, "failed to set AC'97 ops\n");
1506 1507 1508 1509
			goto error_ac97_ops;
		}
	}

1510
	ret = devm_snd_soc_register_component(dev, &fsl_ssi_component,
1511
					      &ssi->cpu_dai_drv, 1);
1512
	if (ret) {
1513
		dev_err(dev, "failed to register DAI: %d\n", ret);
1514 1515 1516
		goto error_asoc_register;
	}

1517
	if (ssi->use_dma) {
1518 1519
		ret = devm_request_irq(dev, ssi->irq, fsl_ssi_isr, 0,
				       dev_name(dev), ssi);
1520
		if (ret < 0) {
1521
			dev_err(dev, "failed to claim irq %u\n", ssi->irq);
1522
			goto error_asoc_register;
1523
		}
1524 1525
	}

1526
	ret = fsl_ssi_debugfs_create(&ssi->dbg_stats, dev);
1527
	if (ret)
1528
		goto error_asoc_register;
1529

N
Nicolin Chen 已提交
1530
	/* Bypass it if using newer DT bindings of ASoC machine drivers */
1531
	if (!of_get_property(np, "codec-handle", NULL))
1532 1533
		goto done;

N
Nicolin Chen 已提交
1534 1535 1536 1537
	/*
	 * Backward compatible for older bindings by manually triggering the
	 * machine driver's probe(). Use /compatible property, including the
	 * address of CPU DAI driver structure, as the name of machine driver.
1538
	 */
1539 1540
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1541 1542 1543 1544 1545 1546
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

1547
	ssi->pdev = platform_device_register_data(dev, name, 0, NULL, 0);
1548 1549
	if (IS_ERR(ssi->pdev)) {
		ret = PTR_ERR(ssi->pdev);
1550
		dev_err(dev, "failed to register platform: %d\n", ret);
1551
		goto error_sound_card;
M
Mark Brown 已提交
1552
	}
1553

1554
done:
1555
	if (ssi->dai_fmt)
1556
		_fsl_ssi_set_dai_fmt(dev, ssi, ssi->dai_fmt);
1557

1558
	if (fsl_ssi_is_ac97(ssi)) {
1559 1560 1561 1562
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
1563
			dev_err(dev, "failed to get SSI index property\n");
1564 1565 1566
			goto error_sound_card;
		}

1567 1568
		ssi->pdev = platform_device_register_data(NULL, "ac97-codec",
							  ssi_idx, NULL, 0);
1569 1570
		if (IS_ERR(ssi->pdev)) {
			ret = PTR_ERR(ssi->pdev);
1571
			dev_err(dev,
1572 1573 1574 1575 1576 1577
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1578
	return 0;
1579

1580
error_sound_card:
1581
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1582
error_asoc_register:
1583
	if (fsl_ssi_is_ac97(ssi))
1584 1585
		snd_soc_set_ac97_ops(NULL);
error_ac97_ops:
1586 1587
	if (fsl_ssi_is_ac97(ssi))
		mutex_destroy(&ssi->ac97_reg_lock);
1588

1589 1590
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1591

1592
	return ret;
1593 1594
}

1595
static int fsl_ssi_remove(struct platform_device *pdev)
1596
{
1597
	struct fsl_ssi *ssi = dev_get_drvdata(&pdev->dev);
1598

1599
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1600

1601 1602
	if (ssi->pdev)
		platform_device_unregister(ssi->pdev);
1603

1604 1605
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1606

1607
	if (fsl_ssi_is_ac97(ssi)) {
1608
		snd_soc_set_ac97_ops(NULL);
1609
		mutex_destroy(&ssi->ac97_reg_lock);
1610
	}
1611

1612
	return 0;
1613
}
1614

1615 1616 1617
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
1618 1619
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1620

1621 1622
	regmap_read(regs, REG_SSI_SFCSR, &ssi->regcache_sfcsr);
	regmap_read(regs, REG_SSI_SACNT, &ssi->regcache_sacnt);
1623 1624 1625 1626 1627 1628 1629 1630 1631

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
1632 1633
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1634 1635 1636

	regcache_cache_only(regs, false);

1637
	regmap_update_bits(regs, REG_SSI_SFCSR,
1638 1639 1640
			   SSI_SFCSR_RFWM1_MASK | SSI_SFCSR_TFWM1_MASK |
			   SSI_SFCSR_RFWM0_MASK | SSI_SFCSR_TFWM0_MASK,
			   ssi->regcache_sfcsr);
1641
	regmap_write(regs, REG_SSI_SACNT, ssi->regcache_sacnt);
1642 1643 1644 1645 1646 1647 1648 1649 1650

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1651
static struct platform_driver fsl_ssi_driver = {
1652 1653 1654
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1655
		.pm = &fsl_ssi_pm,
1656 1657 1658 1659
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1660

1661
module_platform_driver(fsl_ssi_driver);
1662

1663
MODULE_ALIAS("platform:fsl-ssi-dai");
1664 1665
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1666
MODULE_LICENSE("GPL v2");