fsl_ssi.c 44.0 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38
#include <linux/ctype.h>
39 40
#include <linux/device.h>
#include <linux/delay.h>
41
#include <linux/mutex.h>
42
#include <linux/slab.h>
43
#include <linux/spinlock.h>
44
#include <linux/of.h>
45 46
#include <linux/of_address.h>
#include <linux/of_irq.h>
47
#include <linux/of_platform.h>
48 49 50 51 52 53

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
54
#include <sound/dmaengine_pcm.h>
55 56

#include "fsl_ssi.h"
57
#include "imx-pcm.h"
58

59 60 61 62
/* Define RX and TX to index ssi->regvals array; Can be 0 or 1 only */
#define RX 0
#define TX 1

63 64 65 66 67 68 69 70 71 72 73 74 75
/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
76 77 78 79 80 81 82
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | \
	 SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | \
	 SNDRV_PCM_FMTBIT_S24_BE)
83
#else
84 85 86 87 88 89 90
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | \
	 SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | \
	 SNDRV_PCM_FMTBIT_S24_LE)
91 92
#endif

93 94 95 96 97 98 99 100 101 102 103 104
#define FSLSSI_SIER_DBG_RX_FLAGS \
	(SSI_SIER_RFF0_EN | \
	 SSI_SIER_RLS_EN | \
	 SSI_SIER_RFS_EN | \
	 SSI_SIER_ROE0_EN | \
	 SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS \
	(SSI_SIER_TFE0_EN | \
	 SSI_SIER_TLS_EN | \
	 SSI_SIER_TFS_EN | \
	 SSI_SIER_TUE0_EN | \
	 SSI_SIER_TFRC_EN)
105 106 107 108

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
109
	FSL_SSI_MX35,
110 111 112
	FSL_SSI_MX51,
};

113
struct fsl_ssi_regvals {
114 115 116 117 118 119
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

120 121 122
static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
123 124
	case REG_SSI_SACCEN:
	case REG_SSI_SACCDIS:
125 126 127 128 129 130 131 132 133
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
134 135 136 137 138 139 140 141 142 143 144 145
	case REG_SSI_STX0:
	case REG_SSI_STX1:
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SFCSR:
	case REG_SSI_SACNT:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
	case REG_SSI_SACCST:
	case REG_SSI_SOR:
146 147 148 149 150 151
		return true;
	default:
		return false;
	}
}

152 153 154
static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
155 156 157 158 159 160
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
161 162 163 164 165 166
		return true;
	default:
		return false;
	}
}

167 168 169
static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
170 171 172
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SACCST:
173 174 175 176 177 178
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
179
static const struct regmap_config fsl_ssi_regconfig = {
180
	.max_register = REG_SSI_SACCDIS,
M
Markus Pargmann 已提交
181 182 183 184
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
185
	.num_reg_defaults_raw = REG_SSI_SACCDIS / sizeof(uint32_t) + 1,
186 187
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
188
	.precious_reg = fsl_ssi_precious_reg,
189
	.writeable_reg = fsl_ssi_writeable_reg,
190
	.cache_type = REGCACHE_FLAT,
M
Markus Pargmann 已提交
191
};
192

193 194
struct fsl_ssi_soc_data {
	bool imx;
195
	bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
196 197 198 199
	bool offline_config;
	u32 sisr_write_mask;
};

200
/**
201
 * fsl_ssi: per-SSI private data
202
 *
N
Nicolin Chen 已提交
203
 * @regs: Pointer to the regmap registers
204
 * @irq: IRQ of this SSI
205 206 207
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
208
 * @streams: Mask of current active streams: BIT(TX) and BIT(RX)
209
 * @i2s_net: I2S and Network mode configurations of SCR register
210
 * @use_dma: DMA is used or FIQ with stream filter
N
Nicolin Chen 已提交
211 212 213 214 215
 * @use_dual_fifo: DMA with support for dual FIFO mode
 * @has_ipg_clk_name: If "ipg" is in the clock name list of device tree
 * @fifo_depth: Depth of the SSI FIFOs
 * @slot_width: Width of each DAI slot
 * @slots: Number of slots
216
 * @regvals: Specific RX/TX register settings
217
 *
N
Nicolin Chen 已提交
218 219
 * @clk: Clock source to access register
 * @baudclk: Clock source to generate bit and frame-sync clocks
220 221
 * @baudclk_streams: Active streams that are using baudclk
 *
N
Nicolin Chen 已提交
222 223 224
 * @regcache_sfcsr: Cache sfcsr register value during suspend and resume
 * @regcache_sacnt: Cache sacnt register value during suspend and resume
 *
225 226 227 228 229 230
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
N
Nicolin Chen 已提交
231 232
 * @pdev: Pointer to pdev when using fsl-ssi as sound card (ppc only)
 *        TODO: Should be replaced with simple-sound-card
233 234 235
 *
 * @dbg_stats: Debugging statistics
 *
236
 * @soc: SoC specific data
N
Nicolin Chen 已提交
237 238 239 240 241 242 243
 * @dev: Pointer to &pdev->dev
 *
 * @fifo_watermark: The FIFO watermark setting. Notifies DMA when there are
 *                  @fifo_watermark or fewer words in TX fifo or
 *                  @fifo_watermark or more empty words in RX fifo.
 * @dma_maxburst: Max number of words to transfer in one go. So far,
 *                this is always the same as fifo_watermark.
244
 *
N
Nicolin Chen 已提交
245
 * @ac97_reg_lock: Mutex lock to serialize AC97 register access operations
246
 */
247
struct fsl_ssi {
M
Markus Pargmann 已提交
248
	struct regmap *regs;
249
	int irq;
250
	struct snd_soc_dai_driver cpu_dai_drv;
251

252
	unsigned int dai_fmt;
253
	u8 streams;
254
	u8 i2s_net;
255
	bool use_dma;
256
	bool use_dual_fifo;
257
	bool has_ipg_clk_name;
258
	unsigned int fifo_depth;
259 260
	unsigned int slot_width;
	unsigned int slots;
261
	struct fsl_ssi_regvals regvals[2];
262

263
	struct clk *clk;
264
	struct clk *baudclk;
265
	unsigned int baudclk_streams;
266

267
	u32 regcache_sfcsr;
268
	u32 regcache_sacnt;
269

270 271
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
272 273
	dma_addr_t ssi_phys;

274
	struct imx_pcm_fiq_params fiq_params;
275 276

	struct platform_device *pdev;
277

278
	struct fsl_ssi_dbg dbg_stats;
279

280
	const struct fsl_ssi_soc_data *soc;
281
	struct device *dev;
282 283 284

	u32 fifo_watermark;
	u32 dma_maxburst;
285 286

	struct mutex ac97_reg_lock;
287
};
288 289

/*
N
Nicolin Chen 已提交
290
 * SoC specific data
291
 *
N
Nicolin Chen 已提交
292 293 294 295 296 297 298 299 300 301 302
 * Notes:
 * 1) SSI in earlier SoCS has critical bits in control registers that
 *    cannot be changed after SSI starts running -- a software reset
 *    (set SSIEN to 0) is required to change their values. So adding
 *    an offline_config flag for these SoCs.
 * 2) SDMA is available since imx35. However, imx35 does not support
 *    DMA bits changing when SSI is running, so set offline_config.
 * 3) imx51 and later versions support register configurations when
 *    SSI is running (SSIEN); For these versions, DMA needs to be
 *    configured before SSI sends DMA request to avoid an undefined
 *    DMA request on the SDMA side.
303 304
 */

305 306 307
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
308
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
309 310
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
311 312 313 314
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
315
	.imx21regs = true,
316 317 318 319 320 321 322
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
323
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
324 325
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
326 327 328 329 330
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
331
	.sisr_write_mask = SSI_SISR_ROE0 | SSI_SISR_ROE1 |
332
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
333 334 335 336 337 338 339 340 341 342 343
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

344
static bool fsl_ssi_is_ac97(struct fsl_ssi *ssi)
345
{
346
	return (ssi->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
347
		SND_SOC_DAIFMT_AC97;
348 349
}

350
static bool fsl_ssi_is_i2s_master(struct fsl_ssi *ssi)
351
{
352
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
353 354 355
		SND_SOC_DAIFMT_CBS_CFS;
}

356
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi *ssi)
357
{
358
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
359 360
		SND_SOC_DAIFMT_CBM_CFS;
}
N
Nicolin Chen 已提交
361

362
/**
N
Nicolin Chen 已提交
363
 * Interrupt handler to gather states
364 365 366
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
367 368
	struct fsl_ssi *ssi = dev_id;
	struct regmap *regs = ssi->regs;
369
	__be32 sisr;
370
	__be32 sisr2;
371

372
	regmap_read(regs, REG_SSI_SISR, &sisr);
373

374
	sisr2 = sisr & ssi->soc->sisr_write_mask;
375 376
	/* Clear the bits that we set */
	if (sisr2)
377
		regmap_write(regs, REG_SSI_SISR, sisr2);
378

379
	fsl_ssi_dbg_isr(&ssi->dbg_stats, sisr);
380

381
	return IRQ_HANDLED;
382 383
}

N
Nicolin Chen 已提交
384 385
/**
 * Enable or disable all rx/tx config flags at once
386
 */
387
static void fsl_ssi_rxtx_config(struct fsl_ssi *ssi, bool enable)
388
{
389
	struct regmap *regs = ssi->regs;
390
	struct fsl_ssi_regvals *vals = ssi->regvals;
391 392

	if (enable) {
393
		regmap_update_bits(regs, REG_SSI_SIER,
394 395
				   vals[RX].sier | vals[TX].sier,
				   vals[RX].sier | vals[TX].sier);
396
		regmap_update_bits(regs, REG_SSI_SRCR,
397 398
				   vals[RX].srcr | vals[TX].srcr,
				   vals[RX].srcr | vals[TX].srcr);
399
		regmap_update_bits(regs, REG_SSI_STCR,
400 401
				   vals[RX].stcr | vals[TX].stcr,
				   vals[RX].stcr | vals[TX].stcr);
402
	} else {
403
		regmap_update_bits(regs, REG_SSI_SRCR,
404
				   vals[RX].srcr | vals[TX].srcr, 0);
405
		regmap_update_bits(regs, REG_SSI_STCR,
406
				   vals[RX].stcr | vals[TX].stcr, 0);
407
		regmap_update_bits(regs, REG_SSI_SIER,
408
				   vals[RX].sier | vals[TX].sier, 0);
409 410 411
	}
}

N
Nicolin Chen 已提交
412
/**
413
 * Exclude bits that are used by the opposite stream
414
 *
415 416
 * When both streams are active, disabling some bits for the current stream
 * might break the other stream if these bits are used by it.
417
 *
418 419 420
 * @vals : regvals of the current stream
 * @avals: regvals of the opposite stream
 * @aactive: active state of the opposite stream
421
 *
422 423 424
 *  1) XOR vals and avals to get the differences if the other stream is active;
 *     Otherwise, return current vals if the other stream is not active
 *  2) AND the result of 1) with the current vals
425
 */
426 427 428 429 430
#define _ssi_xor_shared_bits(vals, avals, aactive) \
	((vals) ^ ((avals) * (aactive)))

#define ssi_excl_shared_bits(vals, avals, aactive) \
	((vals) & _ssi_xor_shared_bits(vals, avals, aactive))
431

N
Nicolin Chen 已提交
432 433
/**
 * Enable or disable SSI configuration.
434
 */
435
static void fsl_ssi_config(struct fsl_ssi *ssi, bool enable,
436
			   struct fsl_ssi_regvals *vals)
437
{
438
	bool tx = &ssi->regvals[TX] == vals;
439
	struct regmap *regs = ssi->regs;
440
	struct fsl_ssi_regvals *avals;
441 442
	int adir = tx ? RX : TX;
	int dir = tx ? TX : RX;
443
	bool aactive;
M
Markus Pargmann 已提交
444

445 446
	/* Check if the opposite stream is active */
	aactive = ssi->streams & BIT(adir);
447

N
Nicolin Chen 已提交
448
	/* Get the opposite direction to keep its values untouched */
449 450
	if (&ssi->regvals[RX] == vals)
		avals = &ssi->regvals[TX];
451
	else
452
		avals = &ssi->regvals[RX];
453 454

	if (!enable) {
N
Nicolin Chen 已提交
455 456 457 458
		/*
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
		 */
459
		u32 scr = ssi_excl_shared_bits(vals->scr, avals->scr, aactive);
N
Nicolin Chen 已提交
460
		/* Safely disable SCR register for the stream */
461
		regmap_update_bits(regs, REG_SSI_SCR, scr, 0);
462 463 464

		/* Log the disabled stream to the mask */
		ssi->streams &= ~BIT(dir);
465 466 467
	}

	/*
N
Nicolin Chen 已提交
468 469 470 471
	 * For cases where online configuration is not supported,
	 * 1) Enable all necessary bits of both streams when 1st stream starts
	 *    even if the opposite stream will not start
	 * 2) Disable all remaining bits of both streams when last stream ends
472
	 */
473
	if (ssi->soc->offline_config) {
474
		if ((enable && !ssi->streams) || (!enable && !aactive))
475
			fsl_ssi_rxtx_config(ssi, enable);
476 477 478 479

		goto config_done;
	}

N
Nicolin Chen 已提交
480
	/* Online configure single direction while SSI is running */
481
	if (enable) {
482 483 484
		/* Clear FIFO to prevent dirty data or channel slipping */
		regmap_update_bits(ssi->regs, REG_SSI_SOR,
				   SSI_SOR_xX_CLR(tx), SSI_SOR_xX_CLR(tx));
485

486 487 488
		regmap_update_bits(regs, REG_SSI_SRCR, vals->srcr, vals->srcr);
		regmap_update_bits(regs, REG_SSI_STCR, vals->stcr, vals->stcr);
		regmap_update_bits(regs, REG_SSI_SIER, vals->sier, vals->sier);
489 490 491 492 493 494
	} else {
		u32 sier;
		u32 srcr;
		u32 stcr;

		/*
N
Nicolin Chen 已提交
495 496
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
497
		 */
498 499 500
		sier = ssi_excl_shared_bits(vals->sier, avals->sier, aactive);
		srcr = ssi_excl_shared_bits(vals->srcr, avals->srcr, aactive);
		stcr = ssi_excl_shared_bits(vals->stcr, avals->stcr, aactive);
501

N
Nicolin Chen 已提交
502
		/* Safely disable other control registers for the stream */
503 504 505
		regmap_update_bits(regs, REG_SSI_SRCR, srcr, 0);
		regmap_update_bits(regs, REG_SSI_STCR, stcr, 0);
		regmap_update_bits(regs, REG_SSI_SIER, sier, 0);
506 507 508 509

		/* Clear FIFO to prevent dirty data or channel slipping */
		regmap_update_bits(ssi->regs, REG_SSI_SOR,
				   SSI_SOR_xX_CLR(tx), SSI_SOR_xX_CLR(tx));
510 511 512 513
	}

config_done:
	/* Enabling of subunits is done after configuration */
514
	if (enable) {
N
Nicolin Chen 已提交
515 516 517 518 519 520
		/*
		 * Start DMA before setting TE to avoid FIFO underrun
		 * which may cause a channel slip or a channel swap
		 *
		 * TODO: FIQ cases might also need this upon testing
		 */
521
		if (ssi->use_dma && (vals->scr & SSI_SCR_TE)) {
522 523
			int i;
			int max_loop = 100;
N
Nicolin Chen 已提交
524 525

			/* Enable SSI first to send TX DMA request */
526
			regmap_update_bits(regs, REG_SSI_SCR,
527
					   SSI_SCR_SSIEN, SSI_SCR_SSIEN);
N
Nicolin Chen 已提交
528 529

			/* Busy wait until TX FIFO not empty -- DMA working */
530 531
			for (i = 0; i < max_loop; i++) {
				u32 sfcsr;
532 533
				regmap_read(regs, REG_SSI_SFCSR, &sfcsr);
				if (SSI_SFCSR_TFCNT0(sfcsr))
534 535 536
					break;
			}
			if (i == max_loop) {
537
				dev_err(ssi->dev,
538 539 540
					"Timeout waiting TX FIFO filling\n");
			}
		}
N
Nicolin Chen 已提交
541
		/* Enable all remaining bits */
542
		regmap_update_bits(regs, REG_SSI_SCR, vals->scr, vals->scr);
543 544 545

		/* Log the enabled stream to the mask */
		ssi->streams |= BIT(dir);
546
	}
547 548
}

549
static void fsl_ssi_rx_config(struct fsl_ssi *ssi, bool enable)
550
{
551
	fsl_ssi_config(ssi, enable, &ssi->regvals[RX]);
552 553
}

554
static void fsl_ssi_tx_ac97_saccst_setup(struct fsl_ssi *ssi)
555
{
556
	struct regmap *regs = ssi->regs;
557 558

	/* no SACC{ST,EN,DIS} regs on imx21-class SSI */
559
	if (!ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
560
		/* Disable all channel slots */
561
		regmap_write(regs, REG_SSI_SACCDIS, 0xff);
N
Nicolin Chen 已提交
562
		/* Enable slots 3 & 4 -- PCM Playback Left & Right channels */
563
		regmap_write(regs, REG_SSI_SACCEN, 0x300);
564 565 566
	}
}

567
static void fsl_ssi_tx_config(struct fsl_ssi *ssi, bool enable)
568
{
569
	/*
N
Nicolin Chen 已提交
570 571 572
	 * SACCST might be modified via AC Link by a CODEC if it sends
	 * extra bits in their SLOTREQ requests, which'll accidentally
	 * send valid data to slots other than normal playback slots.
573
	 *
N
Nicolin Chen 已提交
574
	 * To be safe, configure SACCST right before TX starts.
575
	 */
576 577
	if (enable && fsl_ssi_is_ac97(ssi))
		fsl_ssi_tx_ac97_saccst_setup(ssi);
578

579
	fsl_ssi_config(ssi, enable, &ssi->regvals[TX]);
580 581
}

N
Nicolin Chen 已提交
582 583
/**
 * Cache critical bits of SIER, SRCR, STCR and SCR to later set them safely
584
 */
585
static void fsl_ssi_setup_regvals(struct fsl_ssi *ssi)
586
{
587
	struct fsl_ssi_regvals *vals = ssi->regvals;
588

589 590 591 592 593 594
	vals[RX].sier = SSI_SIER_RFF0_EN;
	vals[RX].srcr = SSI_SRCR_RFEN0;
	vals[RX].scr = 0;
	vals[TX].sier = SSI_SIER_TFE0_EN;
	vals[TX].stcr = SSI_STCR_TFEN0;
	vals[TX].scr = 0;
595

N
Nicolin Chen 已提交
596
	/* AC97 has already enabled SSIEN, RE and TE, so ignore them */
597
	if (!fsl_ssi_is_ac97(ssi)) {
598 599
		vals[RX].scr = SSI_SCR_SSIEN | SSI_SCR_RE;
		vals[TX].scr = SSI_SCR_SSIEN | SSI_SCR_TE;
600 601
	}

602
	if (ssi->use_dma) {
603 604
		vals[RX].sier |= SSI_SIER_RDMAE;
		vals[TX].sier |= SSI_SIER_TDMAE;
605
	} else {
606 607
		vals[RX].sier |= SSI_SIER_RIE;
		vals[TX].sier |= SSI_SIER_TIE;
608 609
	}

610 611
	vals[RX].sier |= FSLSSI_SIER_DBG_RX_FLAGS;
	vals[TX].sier |= FSLSSI_SIER_DBG_TX_FLAGS;
612 613
}

614
static void fsl_ssi_setup_ac97(struct fsl_ssi *ssi)
615
{
616
	struct regmap *regs = ssi->regs;
617

N
Nicolin Chen 已提交
618
	/* Setup the clock control register */
619 620
	regmap_write(regs, REG_SSI_STCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
	regmap_write(regs, REG_SSI_SRCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
621

N
Nicolin Chen 已提交
622
	/* Enable AC97 mode and startup the SSI */
623
	regmap_write(regs, REG_SSI_SACNT, SSI_SACNT_AC97EN | SSI_SACNT_FV);
624

N
Nicolin Chen 已提交
625
	/* AC97 has to communicate with codec before starting a stream */
626
	regmap_update_bits(regs, REG_SSI_SCR,
627 628
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE,
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE);
629

630
	regmap_write(regs, REG_SSI_SOR, SSI_SOR_WAIT(3));
631 632
}

633 634
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
635 636
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
637
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
638 639
	int ret;

640
	ret = clk_prepare_enable(ssi->clk);
641 642
	if (ret)
		return ret;
643

N
Nicolin Chen 已提交
644 645
	/*
	 * When using dual fifo mode, it is safer to ensure an even period
646 647 648 649
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
650
	if (ssi->use_dual_fifo)
651
		snd_pcm_hw_constraint_step(substream->runtime, 0,
652
					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
653

654 655 656
	return 0;
}

657
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
658
			     struct snd_soc_dai *dai)
659 660
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
661
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
662

663
	clk_disable_unprepare(ssi->clk);
664 665
}

666
/**
N
Nicolin Chen 已提交
667
 * Configure Digital Audio Interface bit clock
668 669 670 671
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
672 673
 * freq: Output BCLK frequency = samplerate * slots * slot_width
 *       (In 2-channel I2S Master mode, slot_width is fixed 32)
674
 */
675
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
676
			    struct snd_soc_dai *dai,
677
			    struct snd_pcm_hw_params *hw_params)
678
{
679
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
680
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
681 682
	struct regmap *regs = ssi->regs;
	int synchronous = ssi->cpu_dai_drv.symmetric_rates, ret;
683
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
684
	unsigned long clkrate, baudrate, tmprate;
685 686
	unsigned int slots = params_channels(hw_params);
	unsigned int slot_width = 32;
687
	u64 sub, savesub = 100000;
688
	unsigned int freq;
689
	bool baudclk_is_used;
690

691
	/* Override slots and slot_width if being specifically set... */
692 693
	if (ssi->slots)
		slots = ssi->slots;
694
	/* ...but keep 32 bits if slots is 2 -- I2S Master mode */
695 696
	if (ssi->slot_width && slots != 2)
		slot_width = ssi->slot_width;
697 698 699

	/* Generate bit clock based on the slot number and slot width */
	freq = slots * slot_width * params_rate(hw_params);
700 701

	/* Don't apply it to any non-baudclk circumstance */
702
	if (IS_ERR(ssi->baudclk))
703 704
		return -EINVAL;

705 706 707 708
	/*
	 * Hardware limitation: The bclk rate must be
	 * never greater than 1/5 IPG clock rate
	 */
709
	if (freq * 5 > clk_get_rate(ssi->clk)) {
710
		dev_err(dai->dev, "bitclk > ipgclk / 5\n");
711 712 713
		return -EINVAL;
	}

714
	baudclk_is_used = ssi->baudclk_streams & ~(BIT(substream->stream));
715

716 717 718 719 720 721 722
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
723
		tmprate = freq * factor * (i + 1);
724 725

		if (baudclk_is_used)
726
			clkrate = clk_get_rate(ssi->baudclk);
727
		else
728
			clkrate = clk_round_rate(ssi->baudclk, tmprate);
729

730 731
		clkrate /= factor;
		afreq = clkrate / (i + 1);
732 733 734 735 736 737 738 739 740 741 742 743 744 745

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

746
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
747 748 749 750 751 752 753 754 755 756 757 758
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
759
		dev_err(dai->dev, "failed to handle the required sysclk\n");
760 761 762
		return -EINVAL;
	}

763 764
	stccr = SSI_SxCCR_PM(pm + 1) | (div2 ? SSI_SxCCR_DIV2 : 0) |
		(psr ? SSI_SxCCR_PSR : 0);
765
	mask = SSI_SxCCR_PM_MASK | SSI_SxCCR_DIV2 | SSI_SxCCR_PSR;
766

767 768 769
	/* STCCR is used for RX in synchronous mode */
	tx2 = tx || synchronous;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), mask, stccr);
770

771
	if (!baudclk_is_used) {
772
		ret = clk_set_rate(ssi->baudclk, baudrate);
773
		if (ret) {
774
			dev_err(dai->dev, "failed to set baudclk rate\n");
775 776 777 778 779 780 781
			return -EINVAL;
		}
	}

	return 0;
}

782
/**
N
Nicolin Chen 已提交
783
 * Configure SSI based on PCM hardware parameters
784
 *
N
Nicolin Chen 已提交
785 786 787 788 789 790 791
 * Notes:
 * 1) SxCCR.WL bits are critical bits that require SSI to be temporarily
 *    disabled on offline_config SoCs. Even for online configurable SoCs
 *    running in synchronous mode (both TX and RX use STCCR), it is not
 *    safe to re-configure them when both two streams start running.
 * 2) SxCCR.PM, SxCCR.DIV2 and SxCCR.PSR bits will be configured in the
 *    fsl_ssi_set_bclk() if SSI is the DAI clock master.
792
 */
793
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
794
			     struct snd_pcm_hw_params *hw_params,
795
			     struct snd_soc_dai *dai)
796
{
797
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
798
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
799
	struct regmap *regs = ssi->regs;
800
	unsigned int channels = params_channels(hw_params);
801
	unsigned int sample_size = params_width(hw_params);
802
	u32 wl = SSI_SxCCR_WL(sample_size);
803
	int ret;
804
	u32 scr;
M
Markus Pargmann 已提交
805 806
	int enabled;

807 808
	regmap_read(regs, REG_SSI_SCR, &scr);
	enabled = scr & SSI_SCR_SSIEN;
809

810
	/*
N
Nicolin Chen 已提交
811 812 813 814
	 * SSI is properly configured if it is enabled and running in
	 * the synchronous mode; Note that AC97 mode is an exception
	 * that should set separate configurations for STCCR and SRCCR
	 * despite running in the synchronous mode.
815
	 */
816
	if (enabled && ssi->cpu_dai_drv.symmetric_rates)
817
		return 0;
818

819
	if (fsl_ssi_is_i2s_master(ssi)) {
820
		ret = fsl_ssi_set_bclk(substream, dai, hw_params);
821 822
		if (ret)
			return ret;
823 824

		/* Do not enable the clock if it is already enabled */
825 826
		if (!(ssi->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi->baudclk);
827 828 829
			if (ret)
				return ret;

830
			ssi->baudclk_streams |= BIT(substream->stream);
831
		}
832 833
	}

834
	if (!fsl_ssi_is_ac97(ssi)) {
N
Nicolin Chen 已提交
835
		/* Normal + Network mode to send 16-bit data in 32-bit frames */
836
		if (fsl_ssi_is_i2s_cbm_cfs(ssi) && sample_size == 16)
837 838 839 840 841
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL | SSI_SCR_NET;

		/* Use Normal mode to send mono data at 1st slot of 2 slots */
		if (channels == 1)
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL;
842

843
		regmap_update_bits(regs, REG_SSI_SCR,
844
				   SSI_SCR_I2S_NET_MASK, ssi->i2s_net);
845 846
	}

847
	/* In synchronous mode, the SSI uses STCCR for capture */
848 849
	tx2 = tx || ssi->cpu_dai_drv.symmetric_rates;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), SSI_SxCCR_WL_MASK, wl);
850 851 852 853

	return 0;
}

854
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
855
			   struct snd_soc_dai *dai)
856 857
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
858
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
859

860
	if (fsl_ssi_is_i2s_master(ssi) &&
861
	    ssi->baudclk_streams & BIT(substream->stream)) {
862 863
		clk_disable_unprepare(ssi->baudclk);
		ssi->baudclk_streams &= ~BIT(substream->stream);
864 865 866 867 868
	}

	return 0;
}

869
static int _fsl_ssi_set_dai_fmt(struct device *dev,
870
				struct fsl_ssi *ssi, unsigned int fmt)
871
{
872
	struct regmap *regs = ssi->regs;
873
	u32 strcr = 0, stcr, srcr, scr, mask;
874 875
	u8 wm;

876
	ssi->dai_fmt = fmt;
877

878
	if (fsl_ssi_is_i2s_master(ssi) && IS_ERR(ssi->baudclk)) {
879
		dev_err(dev, "missing baudclk for master mode\n");
880 881 882
		return -EINVAL;
	}

883
	fsl_ssi_setup_regvals(ssi);
884

885 886
	regmap_read(regs, REG_SSI_SCR, &scr);
	scr &= ~(SSI_SCR_SYN | SSI_SCR_I2S_MODE_MASK);
N
Nicolin Chen 已提交
887
	/* Synchronize frame sync clock for TE to avoid data slipping */
888
	scr |= SSI_SCR_SYNC_TX_FS;
889

890
	mask = SSI_STCR_TXBIT0 | SSI_STCR_TFDIR | SSI_STCR_TXDIR |
891
	       SSI_STCR_TSCKP | SSI_STCR_TFSI | SSI_STCR_TFSL | SSI_STCR_TEFS;
892 893
	regmap_read(regs, REG_SSI_STCR, &stcr);
	regmap_read(regs, REG_SSI_SRCR, &srcr);
M
Markus Pargmann 已提交
894 895
	stcr &= ~mask;
	srcr &= ~mask;
896

N
Nicolin Chen 已提交
897
	/* Use Network mode as default */
898
	ssi->i2s_net = SSI_SCR_NET;
899 900
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
901
		regmap_update_bits(regs, REG_SSI_STCCR,
902
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
903
		regmap_update_bits(regs, REG_SSI_SRCCR,
904
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
905
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
906
		case SND_SOC_DAIFMT_CBM_CFS:
907
		case SND_SOC_DAIFMT_CBS_CFS:
908
			ssi->i2s_net |= SSI_SCR_I2S_MODE_MASTER;
909 910
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
911
			ssi->i2s_net |= SSI_SCR_I2S_MODE_SLAVE;
912 913 914 915 916 917
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
918
		strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP |
919
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
920 921 922
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
923
		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP;
924 925 926
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
927
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP |
928
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
929 930 931
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
932
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP | SSI_STCR_TXBIT0;
933
		break;
934
	case SND_SOC_DAIFMT_AC97:
N
Nicolin Chen 已提交
935
		/* Data on falling edge of bclk, frame high, 1clk before data */
936
		ssi->i2s_net |= SSI_SCR_I2S_MODE_NORMAL;
937
		break;
938 939 940
	default:
		return -EINVAL;
	}
941
	scr |= ssi->i2s_net;
942 943 944 945 946 947 948 949

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
950
		strcr ^= SSI_STCR_TSCKP;
951 952 953
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
954
		strcr ^= SSI_STCR_TFSI;
955 956 957
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
958 959
		strcr ^= SSI_STCR_TSCKP;
		strcr ^= SSI_STCR_TFSI;
960 961 962 963 964 965 966 967
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
N
Nicolin Chen 已提交
968
		/* Output bit and frame sync clocks */
969 970
		strcr |= SSI_STCR_TFDIR | SSI_STCR_TXDIR;
		scr |= SSI_SCR_SYS_CLK_EN;
971 972
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
N
Nicolin Chen 已提交
973
		/* Input bit or frame sync clocks */
974
		scr &= ~SSI_SCR_SYS_CLK_EN;
975
		break;
976
	case SND_SOC_DAIFMT_CBM_CFS:
N
Nicolin Chen 已提交
977
		/* Input bit clock but output frame sync clock */
978 979 980
		strcr &= ~SSI_STCR_TXDIR;
		strcr |= SSI_STCR_TFDIR;
		scr &= ~SSI_SCR_SYS_CLK_EN;
981
		break;
982
	default:
983
		if (!fsl_ssi_is_ac97(ssi))
984
			return -EINVAL;
985 986 987 988 989
	}

	stcr |= strcr;
	srcr |= strcr;

N
Nicolin Chen 已提交
990
	/* Set SYN mode and clear RXDIR bit when using SYN or AC97 mode */
991
	if (ssi->cpu_dai_drv.symmetric_rates || fsl_ssi_is_ac97(ssi)) {
992 993
		srcr &= ~SSI_SRCR_RXDIR;
		scr |= SSI_SCR_SYN;
994 995
	}

996 997 998
	regmap_write(regs, REG_SSI_STCR, stcr);
	regmap_write(regs, REG_SSI_SRCR, srcr);
	regmap_write(regs, REG_SSI_SCR, scr);
999

1000
	wm = ssi->fifo_watermark;
1001

1002
	regmap_write(regs, REG_SSI_SFCSR,
1003 1004
		     SSI_SFCSR_TFWM0(wm) | SSI_SFCSR_RFWM0(wm) |
		     SSI_SFCSR_TFWM1(wm) | SSI_SFCSR_RFWM1(wm));
1005

1006
	if (ssi->use_dual_fifo) {
1007 1008 1009 1010 1011 1012
		regmap_update_bits(regs, REG_SSI_SRCR,
				   SSI_SRCR_RFEN1, SSI_SRCR_RFEN1);
		regmap_update_bits(regs, REG_SSI_STCR,
				   SSI_STCR_TFEN1, SSI_STCR_TFEN1);
		regmap_update_bits(regs, REG_SSI_SCR,
				   SSI_SCR_TCH_EN, SSI_SCR_TCH_EN);
1013 1014
	}

1015
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1016
		fsl_ssi_setup_ac97(ssi);
1017

1018
	return 0;
1019 1020 1021
}

/**
N
Nicolin Chen 已提交
1022
 * Configure Digital Audio Interface (DAI) Format
1023
 */
1024
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1025
{
1026
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1027

N
Nicolin Chen 已提交
1028
	/* AC97 configured DAIFMT earlier in the probe() */
1029
	if (fsl_ssi_is_ac97(ssi))
1030 1031
		return 0;

1032
	return _fsl_ssi_set_dai_fmt(dai->dev, ssi, fmt);
1033 1034 1035
}

/**
N
Nicolin Chen 已提交
1036
 * Set TDM slot number and slot width
1037
 */
1038
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
1039
				    u32 rx_mask, int slots, int slot_width)
1040
{
1041
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1042
	struct regmap *regs = ssi->regs;
1043 1044
	u32 val;

1045 1046
	/* The word length should be 8, 10, 12, 16, 18, 20, 22 or 24 */
	if (slot_width & 1 || slot_width < 8 || slot_width > 24) {
1047
		dev_err(dai->dev, "invalid slot width: %d\n", slot_width);
1048 1049 1050
		return -EINVAL;
	}

1051
	/* The slot number should be >= 2 if using Network mode or I2S mode */
1052
	if (ssi->i2s_net && slots < 2) {
1053
		dev_err(dai->dev, "slot number should be >= 2 in I2S or NET\n");
1054 1055 1056
		return -EINVAL;
	}

1057 1058 1059 1060
	regmap_update_bits(regs, REG_SSI_STCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
	regmap_update_bits(regs, REG_SSI_SRCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
1061

1062
	/* Save the SCR register value */
1063
	regmap_read(regs, REG_SSI_SCR, &val);
N
Nicolin Chen 已提交
1064
	/* Temporarily enable SSI to allow SxMSKs to be configurable */
1065
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, SSI_SCR_SSIEN);
1066

1067 1068
	regmap_write(regs, REG_SSI_STMSK, ~tx_mask);
	regmap_write(regs, REG_SSI_SRMSK, ~rx_mask);
1069

N
Nicolin Chen 已提交
1070
	/* Restore the value of SSIEN bit */
1071
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, val);
1072

1073 1074
	ssi->slot_width = slot_width;
	ssi->slots = slots;
1075

1076 1077 1078
	return 0;
}

1079
/**
N
Nicolin Chen 已提交
1080
 * Start or stop SSI and corresponding DMA transaction.
1081 1082 1083 1084
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1085 1086
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1087 1088
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1089
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
1090

1091 1092
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1093
	case SNDRV_PCM_TRIGGER_RESUME:
1094
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1095
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1096
			fsl_ssi_tx_config(ssi, true);
1097
		else
1098
			fsl_ssi_rx_config(ssi, true);
1099 1100 1101
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1102
	case SNDRV_PCM_TRIGGER_SUSPEND:
1103 1104
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1105
			fsl_ssi_tx_config(ssi, false);
1106
		else
1107
			fsl_ssi_rx_config(ssi, false);
1108 1109 1110 1111 1112 1113 1114 1115 1116
		break;

	default:
		return -EINVAL;
	}

	return 0;
}

1117 1118
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
1119
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1120

1121 1122 1123
	if (ssi->soc->imx && ssi->use_dma) {
		dai->playback_dma_data = &ssi->dma_params_tx;
		dai->capture_dma_data = &ssi->dma_params_rx;
1124 1125 1126 1127 1128
	}

	return 0;
}

1129
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1130 1131 1132 1133 1134 1135 1136
	.startup = fsl_ssi_startup,
	.shutdown = fsl_ssi_shutdown,
	.hw_params = fsl_ssi_hw_params,
	.hw_free = fsl_ssi_hw_free,
	.set_fmt = fsl_ssi_set_dai_fmt,
	.set_tdm_slot = fsl_ssi_set_dai_tdm_slot,
	.trigger = fsl_ssi_trigger,
1137 1138
};

1139
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1140
	.probe = fsl_ssi_dai_probe,
1141
	.playback = {
1142
		.stream_name = "CPU-Playback",
1143
		.channels_min = 1,
1144
		.channels_max = 32,
1145
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1146 1147 1148
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1149
		.stream_name = "CPU-Capture",
1150
		.channels_min = 1,
1151
		.channels_max = 32,
1152
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1153 1154
		.formats = FSLSSI_I2S_FORMATS,
	},
1155
	.ops = &fsl_ssi_dai_ops,
1156 1157
};

1158
static const struct snd_soc_component_driver fsl_ssi_component = {
1159
	.name = "fsl-ssi",
1160 1161
};

1162
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1163
	.bus_control = true,
1164
	.probe = fsl_ssi_dai_probe,
1165 1166 1167 1168 1169
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
1170
		.formats = SNDRV_PCM_FMTBIT_S16 | SNDRV_PCM_FMTBIT_S20,
1171 1172 1173 1174 1175 1176
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
1177 1178
		/* 16-bit capture is broken (errata ERR003778) */
		.formats = SNDRV_PCM_FMTBIT_S20,
1179
	},
1180
	.ops = &fsl_ssi_dai_ops,
1181 1182
};

1183
static struct fsl_ssi *fsl_ac97_data;
1184

1185
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1186
			       unsigned short val)
1187
{
M
Markus Pargmann 已提交
1188
	struct regmap *regs = fsl_ac97_data->regs;
1189 1190
	unsigned int lreg;
	unsigned int lval;
1191
	int ret;
1192 1193 1194 1195

	if (reg > 0x7f)
		return;

1196 1197
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1198 1199 1200 1201
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
1202
		goto ret_unlock;
1203
	}
1204 1205

	lreg = reg <<  12;
1206
	regmap_write(regs, REG_SSI_SACADD, lreg);
1207 1208

	lval = val << 4;
1209
	regmap_write(regs, REG_SSI_SACDAT, lval);
1210

1211 1212
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_WR);
1213
	udelay(100);
1214 1215

	clk_disable_unprepare(fsl_ac97_data->clk);
1216 1217 1218

ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1219 1220
}

1221
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1222
					unsigned short reg)
1223
{
M
Markus Pargmann 已提交
1224
	struct regmap *regs = fsl_ac97_data->regs;
1225
	unsigned short val = 0;
M
Markus Pargmann 已提交
1226
	u32 reg_val;
1227
	unsigned int lreg;
1228 1229
	int ret;

1230 1231
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1232 1233
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
1234
		pr_err("ac97 read clk_prepare_enable failed: %d\n", ret);
1235
		goto ret_unlock;
1236
	}
1237 1238

	lreg = (reg & 0x7f) <<  12;
1239
	regmap_write(regs, REG_SSI_SACADD, lreg);
1240 1241
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_RD);
1242 1243 1244

	udelay(100);

1245
	regmap_read(regs, REG_SSI_SACDAT, &reg_val);
M
Markus Pargmann 已提交
1246
	val = (reg_val >> 4) & 0xffff;
1247

1248 1249
	clk_disable_unprepare(fsl_ac97_data->clk);

1250 1251
ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1252 1253 1254 1255
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
1256 1257
	.read = fsl_ssi_ac97_read,
	.write = fsl_ssi_ac97_write,
1258 1259
};

1260
/**
1261
 * Make every character in a string lower-case
1262
 */
1263 1264
static void make_lowercase(char *s)
{
1265 1266 1267 1268
	if (!s)
		return;
	for (; *s; s++)
		*s = tolower(*s);
1269 1270
}

1271
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1272
			     struct fsl_ssi *ssi, void __iomem *iomem)
1273 1274
{
	struct device_node *np = pdev->dev.of_node;
1275
	struct device *dev = &pdev->dev;
1276
	u32 dmas[4];
1277 1278
	int ret;

N
Nicolin Chen 已提交
1279
	/* Backward compatible for a DT without ipg clock name assigned */
1280
	if (ssi->has_ipg_clk_name)
1281
		ssi->clk = devm_clk_get(dev, "ipg");
1282
	else
1283
		ssi->clk = devm_clk_get(dev, NULL);
1284 1285
	if (IS_ERR(ssi->clk)) {
		ret = PTR_ERR(ssi->clk);
1286
		dev_err(dev, "failed to get clock: %d\n", ret);
1287 1288 1289
		return ret;
	}

N
Nicolin Chen 已提交
1290
	/* Enable the clock since regmap will not handle it in this case */
1291 1292
	if (!ssi->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi->clk);
1293
		if (ret) {
1294
			dev_err(dev, "clk_prepare_enable failed: %d\n", ret);
1295 1296
			return ret;
		}
1297 1298
	}

N
Nicolin Chen 已提交
1299
	/* Do not error out for slave cases that live without a baud clock */
1300
	ssi->baudclk = devm_clk_get(dev, "baud");
1301
	if (IS_ERR(ssi->baudclk))
1302
		dev_dbg(dev, "failed to get baud clock: %ld\n",
1303
			 PTR_ERR(ssi->baudclk));
1304

1305 1306
	ssi->dma_params_tx.maxburst = ssi->dma_maxburst;
	ssi->dma_params_rx.maxburst = ssi->dma_maxburst;
1307 1308
	ssi->dma_params_tx.addr = ssi->ssi_phys + REG_SSI_STX0;
	ssi->dma_params_rx.addr = ssi->ssi_phys + REG_SSI_SRX0;
1309

N
Nicolin Chen 已提交
1310
	/* Set to dual FIFO mode according to the SDMA sciprt */
1311
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1312 1313
	if (ssi->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
		ssi->use_dual_fifo = true;
N
Nicolin Chen 已提交
1314 1315 1316
		/*
		 * Use even numbers to avoid channel swap due to SDMA
		 * script design
1317
		 */
1318 1319
		ssi->dma_params_tx.maxburst &= ~0x1;
		ssi->dma_params_rx.maxburst &= ~0x1;
1320 1321
	}

1322
	if (!ssi->use_dma) {
1323
		/*
N
Nicolin Chen 已提交
1324 1325
		 * Some boards use an incompatible codec. Use imx-fiq-pcm-audio
		 * to get it working, as DMA is not possible in this situation.
1326
		 */
1327 1328 1329 1330
		ssi->fiq_params.irq = ssi->irq;
		ssi->fiq_params.base = iomem;
		ssi->fiq_params.dma_params_rx = &ssi->dma_params_rx;
		ssi->fiq_params.dma_params_tx = &ssi->dma_params_tx;
1331

1332
		ret = imx_pcm_fiq_init(pdev, &ssi->fiq_params);
1333 1334 1335
		if (ret)
			goto error_pcm;
	} else {
1336
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1337 1338 1339 1340
		if (ret)
			goto error_pcm;
	}

1341
	return 0;
1342 1343

error_pcm:
1344 1345
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1346

1347
	return ret;
1348 1349
}

1350
static void fsl_ssi_imx_clean(struct platform_device *pdev, struct fsl_ssi *ssi)
1351
{
1352
	if (!ssi->use_dma)
1353
		imx_pcm_fiq_exit(pdev);
1354 1355
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1356 1357
}

1358
static int fsl_ssi_probe(struct platform_device *pdev)
1359
{
1360
	struct fsl_ssi *ssi;
1361
	int ret = 0;
1362
	struct device_node *np = pdev->dev.of_node;
1363
	struct device *dev = &pdev->dev;
1364
	const struct of_device_id *of_id;
1365
	const char *p, *sprop;
1366
	const __be32 *iprop;
1367
	struct resource *res;
M
Markus Pargmann 已提交
1368
	void __iomem *iomem;
1369
	char name[64];
1370
	struct regmap_config regconfig = fsl_ssi_regconfig;
1371

1372
	of_id = of_match_device(fsl_ssi_ids, dev);
1373
	if (!of_id || !of_id->data)
1374 1375
		return -EINVAL;

1376
	ssi = devm_kzalloc(dev, sizeof(*ssi), GFP_KERNEL);
1377
	if (!ssi)
1378
		return -ENOMEM;
1379

1380
	ssi->soc = of_id->data;
1381
	ssi->dev = dev;
1382

N
Nicolin Chen 已提交
1383
	/* Check if being used in AC97 mode */
1384 1385 1386
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
1387
			ssi->dai_fmt = SND_SOC_DAIFMT_AC97;
1388 1389
	}

N
Nicolin Chen 已提交
1390
	/* Select DMA or FIQ */
1391
	ssi->use_dma = !of_property_read_bool(np, "fsl,fiq-stream-filter");
1392

1393 1394
	if (fsl_ssi_is_ac97(ssi)) {
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_ac97_dai,
1395
		       sizeof(fsl_ssi_ac97_dai));
1396
		fsl_ac97_data = ssi;
1397
	} else {
1398
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_dai_template,
1399 1400
		       sizeof(fsl_ssi_dai_template));
	}
1401
	ssi->cpu_dai_drv.name = dev_name(dev);
1402

1403
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1404
	iomem = devm_ioremap_resource(dev, res);
1405 1406
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
1407
	ssi->ssi_phys = res->start;
M
Markus Pargmann 已提交
1408

1409
	if (ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
1410
		/* No SACC{ST,EN,DIS} regs in imx21-class SSI */
1411
		regconfig.max_register = REG_SSI_SRMSK;
1412
		regconfig.num_reg_defaults_raw =
1413
			REG_SSI_SRMSK / sizeof(uint32_t) + 1;
1414 1415
	}

1416 1417
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
1418
		ssi->has_ipg_clk_name = false;
1419
		ssi->regs = devm_regmap_init_mmio(dev, iomem, &regconfig);
1420
	} else {
1421
		ssi->has_ipg_clk_name = true;
1422 1423
		ssi->regs = devm_regmap_init_mmio_clk(dev, "ipg", iomem,
						      &regconfig);
1424
	}
1425
	if (IS_ERR(ssi->regs)) {
1426
		dev_err(dev, "failed to init register map\n");
1427
		return PTR_ERR(ssi->regs);
M
Markus Pargmann 已提交
1428
	}
1429

1430 1431
	ssi->irq = platform_get_irq(pdev, 0);
	if (ssi->irq < 0) {
1432
		dev_err(dev, "no irq for node %s\n", pdev->name);
1433
		return ssi->irq;
1434 1435
	}

N
Nicolin Chen 已提交
1436
	/* Set software limitations for synchronous mode */
1437
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1438 1439 1440
		if (!fsl_ssi_is_ac97(ssi)) {
			ssi->cpu_dai_drv.symmetric_rates = 1;
			ssi->cpu_dai_drv.symmetric_samplebits = 1;
1441
		}
1442

1443
		ssi->cpu_dai_drv.symmetric_channels = 1;
1444
	}
1445

N
Nicolin Chen 已提交
1446
	/* Fetch FIFO depth; Set to 8 for older DT without this property */
1447 1448
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1449
		ssi->fifo_depth = be32_to_cpup(iprop);
1450
	else
1451
		ssi->fifo_depth = 8;
1452

1453
	/*
N
Nicolin Chen 已提交
1454
	 * Configure TX and RX DMA watermarks -- when to send a DMA request
1455
	 *
N
Nicolin Chen 已提交
1456 1457
	 * Values should be tested to avoid FIFO under/over run. Set maxburst
	 * to fifo_watermark to maxiumize DMA transaction to reduce overhead.
1458
	 */
1459
	switch (ssi->fifo_depth) {
1460 1461
	case 15:
		/*
N
Nicolin Chen 已提交
1462 1463 1464 1465 1466 1467
		 * Set to 8 as a balanced configuration -- When TX FIFO has 8
		 * empty slots, send a DMA request to fill these 8 slots. The
		 * remaining 7 slots should be able to allow DMA to finish the
		 * transaction before TX FIFO underruns; Same applies to RX.
		 *
		 * Tested with cases running at 48kHz @ 16 bits x 16 channels
1468
		 */
1469 1470
		ssi->fifo_watermark = 8;
		ssi->dma_maxburst = 8;
1471 1472 1473
		break;
	case 8:
	default:
N
Nicolin Chen 已提交
1474
		/* Safely use old watermark configurations for older chips */
1475 1476
		ssi->fifo_watermark = ssi->fifo_depth - 2;
		ssi->dma_maxburst = ssi->fifo_depth - 2;
1477 1478 1479
		break;
	}

1480
	dev_set_drvdata(dev, ssi);
1481

1482 1483
	if (ssi->soc->imx) {
		ret = fsl_ssi_imx_probe(pdev, ssi, iomem);
1484
		if (ret)
F
Fabio Estevam 已提交
1485
			return ret;
1486 1487
	}

1488 1489
	if (fsl_ssi_is_ac97(ssi)) {
		mutex_init(&ssi->ac97_reg_lock);
1490 1491
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
1492
			dev_err(dev, "failed to set AC'97 ops\n");
1493 1494 1495 1496
			goto error_ac97_ops;
		}
	}

1497
	ret = devm_snd_soc_register_component(dev, &fsl_ssi_component,
1498
					      &ssi->cpu_dai_drv, 1);
1499
	if (ret) {
1500
		dev_err(dev, "failed to register DAI: %d\n", ret);
1501 1502 1503
		goto error_asoc_register;
	}

1504
	if (ssi->use_dma) {
1505 1506
		ret = devm_request_irq(dev, ssi->irq, fsl_ssi_isr, 0,
				       dev_name(dev), ssi);
1507
		if (ret < 0) {
1508
			dev_err(dev, "failed to claim irq %u\n", ssi->irq);
1509
			goto error_asoc_register;
1510
		}
1511 1512
	}

1513
	ret = fsl_ssi_debugfs_create(&ssi->dbg_stats, dev);
1514
	if (ret)
1515
		goto error_asoc_register;
1516

N
Nicolin Chen 已提交
1517
	/* Bypass it if using newer DT bindings of ASoC machine drivers */
1518
	if (!of_get_property(np, "codec-handle", NULL))
1519 1520
		goto done;

N
Nicolin Chen 已提交
1521 1522 1523 1524
	/*
	 * Backward compatible for older bindings by manually triggering the
	 * machine driver's probe(). Use /compatible property, including the
	 * address of CPU DAI driver structure, as the name of machine driver.
1525
	 */
1526 1527
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1528 1529 1530 1531 1532 1533
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

1534
	ssi->pdev = platform_device_register_data(dev, name, 0, NULL, 0);
1535 1536
	if (IS_ERR(ssi->pdev)) {
		ret = PTR_ERR(ssi->pdev);
1537
		dev_err(dev, "failed to register platform: %d\n", ret);
1538
		goto error_sound_card;
M
Mark Brown 已提交
1539
	}
1540

1541
done:
1542
	if (ssi->dai_fmt)
1543
		_fsl_ssi_set_dai_fmt(dev, ssi, ssi->dai_fmt);
1544

1545
	if (fsl_ssi_is_ac97(ssi)) {
1546 1547 1548 1549
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
1550
			dev_err(dev, "failed to get SSI index property\n");
1551 1552 1553
			goto error_sound_card;
		}

1554 1555
		ssi->pdev = platform_device_register_data(NULL, "ac97-codec",
							  ssi_idx, NULL, 0);
1556 1557
		if (IS_ERR(ssi->pdev)) {
			ret = PTR_ERR(ssi->pdev);
1558
			dev_err(dev,
1559 1560 1561 1562 1563 1564
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1565
	return 0;
1566

1567
error_sound_card:
1568
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1569
error_asoc_register:
1570
	if (fsl_ssi_is_ac97(ssi))
1571 1572
		snd_soc_set_ac97_ops(NULL);
error_ac97_ops:
1573 1574
	if (fsl_ssi_is_ac97(ssi))
		mutex_destroy(&ssi->ac97_reg_lock);
1575

1576 1577
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1578

1579
	return ret;
1580 1581
}

1582
static int fsl_ssi_remove(struct platform_device *pdev)
1583
{
1584
	struct fsl_ssi *ssi = dev_get_drvdata(&pdev->dev);
1585

1586
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1587

1588 1589
	if (ssi->pdev)
		platform_device_unregister(ssi->pdev);
1590

1591 1592
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1593

1594
	if (fsl_ssi_is_ac97(ssi)) {
1595
		snd_soc_set_ac97_ops(NULL);
1596
		mutex_destroy(&ssi->ac97_reg_lock);
1597
	}
1598

1599
	return 0;
1600
}
1601

1602 1603 1604
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
1605 1606
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1607

1608 1609
	regmap_read(regs, REG_SSI_SFCSR, &ssi->regcache_sfcsr);
	regmap_read(regs, REG_SSI_SACNT, &ssi->regcache_sacnt);
1610 1611 1612 1613 1614 1615 1616 1617 1618

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
1619 1620
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1621 1622 1623

	regcache_cache_only(regs, false);

1624
	regmap_update_bits(regs, REG_SSI_SFCSR,
1625 1626 1627
			   SSI_SFCSR_RFWM1_MASK | SSI_SFCSR_TFWM1_MASK |
			   SSI_SFCSR_RFWM0_MASK | SSI_SFCSR_TFWM0_MASK,
			   ssi->regcache_sfcsr);
1628
	regmap_write(regs, REG_SSI_SACNT, ssi->regcache_sacnt);
1629 1630 1631 1632 1633 1634 1635 1636 1637

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1638
static struct platform_driver fsl_ssi_driver = {
1639 1640 1641
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1642
		.pm = &fsl_ssi_pm,
1643 1644 1645 1646
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1647

1648
module_platform_driver(fsl_ssi_driver);
1649

1650
MODULE_ALIAS("platform:fsl-ssi-dai");
1651 1652
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1653
MODULE_LICENSE("GPL v2");