fsl_ssi.c 44.3 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38
#include <linux/ctype.h>
39 40
#include <linux/device.h>
#include <linux/delay.h>
41
#include <linux/mutex.h>
42
#include <linux/slab.h>
43
#include <linux/spinlock.h>
44
#include <linux/of.h>
45 46
#include <linux/of_address.h>
#include <linux/of_irq.h>
47
#include <linux/of_platform.h>
48 49 50 51 52 53

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
54
#include <sound/dmaengine_pcm.h>
55 56

#include "fsl_ssi.h"
57
#include "imx-pcm.h"
58

59 60 61 62
/* Define RX and TX to index ssi->regvals array; Can be 0 or 1 only */
#define RX 0
#define TX 1

63 64 65 66 67 68 69 70 71 72 73 74 75
/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
76 77 78 79 80 81 82
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | \
	 SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | \
	 SNDRV_PCM_FMTBIT_S24_BE)
83
#else
84 85 86 87 88 89 90
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | \
	 SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | \
	 SNDRV_PCM_FMTBIT_S24_LE)
91 92
#endif

93 94 95 96 97 98 99 100 101 102 103 104
#define FSLSSI_SIER_DBG_RX_FLAGS \
	(SSI_SIER_RFF0_EN | \
	 SSI_SIER_RLS_EN | \
	 SSI_SIER_RFS_EN | \
	 SSI_SIER_ROE0_EN | \
	 SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS \
	(SSI_SIER_TFE0_EN | \
	 SSI_SIER_TLS_EN | \
	 SSI_SIER_TFS_EN | \
	 SSI_SIER_TUE0_EN | \
	 SSI_SIER_TFRC_EN)
105 106 107 108

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
109
	FSL_SSI_MX35,
110 111 112
	FSL_SSI_MX51,
};

113
struct fsl_ssi_regvals {
114 115 116 117 118 119
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

120 121 122
static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
123 124
	case REG_SSI_SACCEN:
	case REG_SSI_SACCDIS:
125 126 127 128 129 130 131 132 133
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
134 135 136 137 138 139 140 141 142 143 144 145
	case REG_SSI_STX0:
	case REG_SSI_STX1:
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SFCSR:
	case REG_SSI_SACNT:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
	case REG_SSI_SACCST:
	case REG_SSI_SOR:
146 147 148 149 150 151
		return true;
	default:
		return false;
	}
}

152 153 154
static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
155 156 157 158 159 160
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
161 162 163 164 165 166
		return true;
	default:
		return false;
	}
}

167 168 169
static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
170 171 172
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SACCST:
173 174 175 176 177 178
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
179
static const struct regmap_config fsl_ssi_regconfig = {
180
	.max_register = REG_SSI_SACCDIS,
M
Markus Pargmann 已提交
181 182 183 184
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
185
	.num_reg_defaults_raw = REG_SSI_SACCDIS / sizeof(uint32_t) + 1,
186 187
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
188
	.precious_reg = fsl_ssi_precious_reg,
189
	.writeable_reg = fsl_ssi_writeable_reg,
190
	.cache_type = REGCACHE_FLAT,
M
Markus Pargmann 已提交
191
};
192

193 194
struct fsl_ssi_soc_data {
	bool imx;
195
	bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
196 197 198 199
	bool offline_config;
	u32 sisr_write_mask;
};

200
/**
201
 * fsl_ssi: per-SSI private data
202
 *
N
Nicolin Chen 已提交
203
 * @regs: Pointer to the regmap registers
204
 * @irq: IRQ of this SSI
205 206 207
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
208
 * @i2s_net: I2S and Network mode configurations of SCR register
209
 * @use_dma: DMA is used or FIQ with stream filter
N
Nicolin Chen 已提交
210 211 212 213 214
 * @use_dual_fifo: DMA with support for dual FIFO mode
 * @has_ipg_clk_name: If "ipg" is in the clock name list of device tree
 * @fifo_depth: Depth of the SSI FIFOs
 * @slot_width: Width of each DAI slot
 * @slots: Number of slots
215
 * @regvals: Specific RX/TX register settings
216
 *
N
Nicolin Chen 已提交
217 218
 * @clk: Clock source to access register
 * @baudclk: Clock source to generate bit and frame-sync clocks
219 220
 * @baudclk_streams: Active streams that are using baudclk
 *
N
Nicolin Chen 已提交
221 222 223
 * @regcache_sfcsr: Cache sfcsr register value during suspend and resume
 * @regcache_sacnt: Cache sacnt register value during suspend and resume
 *
224 225 226 227 228 229
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
N
Nicolin Chen 已提交
230 231
 * @pdev: Pointer to pdev when using fsl-ssi as sound card (ppc only)
 *        TODO: Should be replaced with simple-sound-card
232 233 234
 *
 * @dbg_stats: Debugging statistics
 *
235
 * @soc: SoC specific data
N
Nicolin Chen 已提交
236 237 238 239 240 241 242
 * @dev: Pointer to &pdev->dev
 *
 * @fifo_watermark: The FIFO watermark setting. Notifies DMA when there are
 *                  @fifo_watermark or fewer words in TX fifo or
 *                  @fifo_watermark or more empty words in RX fifo.
 * @dma_maxburst: Max number of words to transfer in one go. So far,
 *                this is always the same as fifo_watermark.
243
 *
N
Nicolin Chen 已提交
244
 * @ac97_reg_lock: Mutex lock to serialize AC97 register access operations
245
 */
246
struct fsl_ssi {
M
Markus Pargmann 已提交
247
	struct regmap *regs;
248
	int irq;
249
	struct snd_soc_dai_driver cpu_dai_drv;
250

251
	unsigned int dai_fmt;
252
	u8 i2s_net;
253
	bool use_dma;
254
	bool use_dual_fifo;
255
	bool has_ipg_clk_name;
256
	unsigned int fifo_depth;
257 258
	unsigned int slot_width;
	unsigned int slots;
259
	struct fsl_ssi_regvals regvals[2];
260

261
	struct clk *clk;
262
	struct clk *baudclk;
263
	unsigned int baudclk_streams;
264

265
	u32 regcache_sfcsr;
266
	u32 regcache_sacnt;
267

268 269
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
270 271
	dma_addr_t ssi_phys;

272
	struct imx_pcm_fiq_params fiq_params;
273 274

	struct platform_device *pdev;
275

276
	struct fsl_ssi_dbg dbg_stats;
277

278
	const struct fsl_ssi_soc_data *soc;
279
	struct device *dev;
280 281 282

	u32 fifo_watermark;
	u32 dma_maxburst;
283 284

	struct mutex ac97_reg_lock;
285
};
286 287

/*
N
Nicolin Chen 已提交
288
 * SoC specific data
289
 *
N
Nicolin Chen 已提交
290 291 292 293 294 295 296 297 298 299 300
 * Notes:
 * 1) SSI in earlier SoCS has critical bits in control registers that
 *    cannot be changed after SSI starts running -- a software reset
 *    (set SSIEN to 0) is required to change their values. So adding
 *    an offline_config flag for these SoCs.
 * 2) SDMA is available since imx35. However, imx35 does not support
 *    DMA bits changing when SSI is running, so set offline_config.
 * 3) imx51 and later versions support register configurations when
 *    SSI is running (SSIEN); For these versions, DMA needs to be
 *    configured before SSI sends DMA request to avoid an undefined
 *    DMA request on the SDMA side.
301 302
 */

303 304 305
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
306
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
307 308
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
309 310 311 312
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
313
	.imx21regs = true,
314 315 316 317 318 319 320
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
321
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
322 323
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
324 325 326 327 328
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
329
	.sisr_write_mask = SSI_SISR_ROE0 | SSI_SISR_ROE1 |
330
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
331 332 333 334 335 336 337 338 339 340 341
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

342
static bool fsl_ssi_is_ac97(struct fsl_ssi *ssi)
343
{
344
	return (ssi->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
345
		SND_SOC_DAIFMT_AC97;
346 347
}

348
static bool fsl_ssi_is_i2s_master(struct fsl_ssi *ssi)
349
{
350
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
351 352 353
		SND_SOC_DAIFMT_CBS_CFS;
}

354
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi *ssi)
355
{
356
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
357 358
		SND_SOC_DAIFMT_CBM_CFS;
}
N
Nicolin Chen 已提交
359

360
/**
N
Nicolin Chen 已提交
361
 * Interrupt handler to gather states
362 363 364
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
365 366
	struct fsl_ssi *ssi = dev_id;
	struct regmap *regs = ssi->regs;
367
	__be32 sisr;
368
	__be32 sisr2;
369

370
	regmap_read(regs, REG_SSI_SISR, &sisr);
371

372
	sisr2 = sisr & ssi->soc->sisr_write_mask;
373 374
	/* Clear the bits that we set */
	if (sisr2)
375
		regmap_write(regs, REG_SSI_SISR, sisr2);
376

377
	fsl_ssi_dbg_isr(&ssi->dbg_stats, sisr);
378

379
	return IRQ_HANDLED;
380 381
}

N
Nicolin Chen 已提交
382 383
/**
 * Enable or disable all rx/tx config flags at once
384
 */
385
static void fsl_ssi_rxtx_config(struct fsl_ssi *ssi, bool enable)
386
{
387
	struct regmap *regs = ssi->regs;
388
	struct fsl_ssi_regvals *vals = ssi->regvals;
389 390

	if (enable) {
391
		regmap_update_bits(regs, REG_SSI_SIER,
392 393
				   vals[RX].sier | vals[TX].sier,
				   vals[RX].sier | vals[TX].sier);
394
		regmap_update_bits(regs, REG_SSI_SRCR,
395 396
				   vals[RX].srcr | vals[TX].srcr,
				   vals[RX].srcr | vals[TX].srcr);
397
		regmap_update_bits(regs, REG_SSI_STCR,
398 399
				   vals[RX].stcr | vals[TX].stcr,
				   vals[RX].stcr | vals[TX].stcr);
400
	} else {
401
		regmap_update_bits(regs, REG_SSI_SRCR,
402
				   vals[RX].srcr | vals[TX].srcr, 0);
403
		regmap_update_bits(regs, REG_SSI_STCR,
404
				   vals[RX].stcr | vals[TX].stcr, 0);
405
		regmap_update_bits(regs, REG_SSI_SIER,
406
				   vals[RX].sier | vals[TX].sier, 0);
407 408 409
	}
}

N
Nicolin Chen 已提交
410 411
/**
 * Clear remaining data in the FIFO to avoid dirty data or channel slipping
412
 */
413
static void fsl_ssi_fifo_clear(struct fsl_ssi *ssi, bool is_rx)
414
{
415 416 417 418
	bool tx = !is_rx;

	regmap_update_bits(ssi->regs, REG_SSI_SOR,
			   SSI_SOR_xX_CLR(tx), SSI_SOR_xX_CLR(tx));
419 420
}

N
Nicolin Chen 已提交
421
/**
422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
 * Calculate the bits that have to be disabled for the current stream that is
 * getting disabled. This keeps the bits enabled that are necessary for the
 * second stream to work if 'stream_active' is true.
 *
 * Detailed calculation:
 * These are the values that need to be active after disabling. For non-active
 * second stream, this is 0:
 *	vals_stream * !!stream_active
 *
 * The following computes the overall differences between the setup for the
 * to-disable stream and the active stream, a simple XOR:
 *	vals_disable ^ (vals_stream * !!(stream_active))
 *
 * The full expression adds a mask on all values we care about
 */
#define fsl_ssi_disable_val(vals_disable, vals_stream, stream_active) \
	((vals_disable) & \
	 ((vals_disable) ^ ((vals_stream) * (u32)!!(stream_active))))

N
Nicolin Chen 已提交
441 442
/**
 * Enable or disable SSI configuration.
443
 */
444
static void fsl_ssi_config(struct fsl_ssi *ssi, bool enable,
445
			   struct fsl_ssi_regvals *vals)
446
{
447
	struct regmap *regs = ssi->regs;
448
	struct fsl_ssi_regvals *avals;
M
Markus Pargmann 已提交
449
	int nr_active_streams;
450
	u32 scr;
451 452
	int keep_active;

453
	regmap_read(regs, REG_SSI_SCR, &scr);
M
Markus Pargmann 已提交
454

455
	nr_active_streams = !!(scr & SSI_SCR_TE) + !!(scr & SSI_SCR_RE);
M
Markus Pargmann 已提交
456

457 458 459 460
	if (nr_active_streams - 1 > 0)
		keep_active = 1;
	else
		keep_active = 0;
461

N
Nicolin Chen 已提交
462
	/* Get the opposite direction to keep its values untouched */
463 464
	if (&ssi->regvals[RX] == vals)
		avals = &ssi->regvals[TX];
465
	else
466
		avals = &ssi->regvals[RX];
467 468

	if (!enable) {
N
Nicolin Chen 已提交
469 470 471 472
		/*
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
		 */
473
		u32 scr = fsl_ssi_disable_val(vals->scr, avals->scr,
474
					      keep_active);
N
Nicolin Chen 已提交
475
		/* Safely disable SCR register for the stream */
476
		regmap_update_bits(regs, REG_SSI_SCR, scr, 0);
477 478 479
	}

	/*
N
Nicolin Chen 已提交
480 481 482 483
	 * For cases where online configuration is not supported,
	 * 1) Enable all necessary bits of both streams when 1st stream starts
	 *    even if the opposite stream will not start
	 * 2) Disable all remaining bits of both streams when last stream ends
484
	 */
485
	if (ssi->soc->offline_config) {
486
		if ((enable && !nr_active_streams) || (!enable && !keep_active))
487
			fsl_ssi_rxtx_config(ssi, enable);
488 489 490 491

		goto config_done;
	}

N
Nicolin Chen 已提交
492
	/* Online configure single direction while SSI is running */
493
	if (enable) {
494
		fsl_ssi_fifo_clear(ssi, vals->scr & SSI_SCR_RE);
495

496 497 498
		regmap_update_bits(regs, REG_SSI_SRCR, vals->srcr, vals->srcr);
		regmap_update_bits(regs, REG_SSI_STCR, vals->stcr, vals->stcr);
		regmap_update_bits(regs, REG_SSI_SIER, vals->sier, vals->sier);
499 500 501 502 503 504
	} else {
		u32 sier;
		u32 srcr;
		u32 stcr;

		/*
N
Nicolin Chen 已提交
505 506
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
507
		 */
508
		sier = fsl_ssi_disable_val(vals->sier, avals->sier,
509
					   keep_active);
510
		srcr = fsl_ssi_disable_val(vals->srcr, avals->srcr,
511
					   keep_active);
512
		stcr = fsl_ssi_disable_val(vals->stcr, avals->stcr,
513
					   keep_active);
514

N
Nicolin Chen 已提交
515
		/* Safely disable other control registers for the stream */
516 517 518
		regmap_update_bits(regs, REG_SSI_SRCR, srcr, 0);
		regmap_update_bits(regs, REG_SSI_STCR, stcr, 0);
		regmap_update_bits(regs, REG_SSI_SIER, sier, 0);
519 520 521 522
	}

config_done:
	/* Enabling of subunits is done after configuration */
523
	if (enable) {
N
Nicolin Chen 已提交
524 525 526 527 528 529
		/*
		 * Start DMA before setting TE to avoid FIFO underrun
		 * which may cause a channel slip or a channel swap
		 *
		 * TODO: FIQ cases might also need this upon testing
		 */
530
		if (ssi->use_dma && (vals->scr & SSI_SCR_TE)) {
531 532
			int i;
			int max_loop = 100;
N
Nicolin Chen 已提交
533 534

			/* Enable SSI first to send TX DMA request */
535
			regmap_update_bits(regs, REG_SSI_SCR,
536
					   SSI_SCR_SSIEN, SSI_SCR_SSIEN);
N
Nicolin Chen 已提交
537 538

			/* Busy wait until TX FIFO not empty -- DMA working */
539 540
			for (i = 0; i < max_loop; i++) {
				u32 sfcsr;
541 542
				regmap_read(regs, REG_SSI_SFCSR, &sfcsr);
				if (SSI_SFCSR_TFCNT0(sfcsr))
543 544 545
					break;
			}
			if (i == max_loop) {
546
				dev_err(ssi->dev,
547 548 549
					"Timeout waiting TX FIFO filling\n");
			}
		}
N
Nicolin Chen 已提交
550
		/* Enable all remaining bits */
551
		regmap_update_bits(regs, REG_SSI_SCR, vals->scr, vals->scr);
552
	}
553 554
}

555
static void fsl_ssi_rx_config(struct fsl_ssi *ssi, bool enable)
556
{
557
	fsl_ssi_config(ssi, enable, &ssi->regvals[RX]);
558 559
}

560
static void fsl_ssi_tx_ac97_saccst_setup(struct fsl_ssi *ssi)
561
{
562
	struct regmap *regs = ssi->regs;
563 564

	/* no SACC{ST,EN,DIS} regs on imx21-class SSI */
565
	if (!ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
566
		/* Disable all channel slots */
567
		regmap_write(regs, REG_SSI_SACCDIS, 0xff);
N
Nicolin Chen 已提交
568
		/* Enable slots 3 & 4 -- PCM Playback Left & Right channels */
569
		regmap_write(regs, REG_SSI_SACCEN, 0x300);
570 571 572
	}
}

573
static void fsl_ssi_tx_config(struct fsl_ssi *ssi, bool enable)
574
{
575
	/*
N
Nicolin Chen 已提交
576 577 578
	 * SACCST might be modified via AC Link by a CODEC if it sends
	 * extra bits in their SLOTREQ requests, which'll accidentally
	 * send valid data to slots other than normal playback slots.
579
	 *
N
Nicolin Chen 已提交
580
	 * To be safe, configure SACCST right before TX starts.
581
	 */
582 583
	if (enable && fsl_ssi_is_ac97(ssi))
		fsl_ssi_tx_ac97_saccst_setup(ssi);
584

585
	fsl_ssi_config(ssi, enable, &ssi->regvals[TX]);
586 587
}

N
Nicolin Chen 已提交
588 589
/**
 * Cache critical bits of SIER, SRCR, STCR and SCR to later set them safely
590
 */
591
static void fsl_ssi_setup_regvals(struct fsl_ssi *ssi)
592
{
593
	struct fsl_ssi_regvals *vals = ssi->regvals;
594

595 596 597 598 599 600
	vals[RX].sier = SSI_SIER_RFF0_EN;
	vals[RX].srcr = SSI_SRCR_RFEN0;
	vals[RX].scr = 0;
	vals[TX].sier = SSI_SIER_TFE0_EN;
	vals[TX].stcr = SSI_STCR_TFEN0;
	vals[TX].scr = 0;
601

N
Nicolin Chen 已提交
602
	/* AC97 has already enabled SSIEN, RE and TE, so ignore them */
603
	if (!fsl_ssi_is_ac97(ssi)) {
604 605
		vals[RX].scr = SSI_SCR_SSIEN | SSI_SCR_RE;
		vals[TX].scr = SSI_SCR_SSIEN | SSI_SCR_TE;
606 607
	}

608
	if (ssi->use_dma) {
609 610
		vals[RX].sier |= SSI_SIER_RDMAE;
		vals[TX].sier |= SSI_SIER_TDMAE;
611
	} else {
612 613
		vals[RX].sier |= SSI_SIER_RIE;
		vals[TX].sier |= SSI_SIER_TIE;
614 615
	}

616 617
	vals[RX].sier |= FSLSSI_SIER_DBG_RX_FLAGS;
	vals[TX].sier |= FSLSSI_SIER_DBG_TX_FLAGS;
618 619
}

620
static void fsl_ssi_setup_ac97(struct fsl_ssi *ssi)
621
{
622
	struct regmap *regs = ssi->regs;
623

N
Nicolin Chen 已提交
624
	/* Setup the clock control register */
625 626
	regmap_write(regs, REG_SSI_STCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
	regmap_write(regs, REG_SSI_SRCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
627

N
Nicolin Chen 已提交
628
	/* Enable AC97 mode and startup the SSI */
629
	regmap_write(regs, REG_SSI_SACNT, SSI_SACNT_AC97EN | SSI_SACNT_FV);
630

N
Nicolin Chen 已提交
631
	/* AC97 has to communicate with codec before starting a stream */
632
	regmap_update_bits(regs, REG_SSI_SCR,
633 634
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE,
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE);
635

636
	regmap_write(regs, REG_SSI_SOR, SSI_SOR_WAIT(3));
637 638
}

639 640
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
641 642
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
643
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
644 645
	int ret;

646
	ret = clk_prepare_enable(ssi->clk);
647 648
	if (ret)
		return ret;
649

N
Nicolin Chen 已提交
650 651
	/*
	 * When using dual fifo mode, it is safer to ensure an even period
652 653 654 655
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
656
	if (ssi->use_dual_fifo)
657
		snd_pcm_hw_constraint_step(substream->runtime, 0,
658
					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
659

660 661 662
	return 0;
}

663
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
664
			     struct snd_soc_dai *dai)
665 666
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
667
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
668

669
	clk_disable_unprepare(ssi->clk);
670 671
}

672
/**
N
Nicolin Chen 已提交
673
 * Configure Digital Audio Interface bit clock
674 675 676 677
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
678 679
 * freq: Output BCLK frequency = samplerate * slots * slot_width
 *       (In 2-channel I2S Master mode, slot_width is fixed 32)
680
 */
681
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
682
			    struct snd_soc_dai *dai,
683
			    struct snd_pcm_hw_params *hw_params)
684
{
685
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
686
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
687 688
	struct regmap *regs = ssi->regs;
	int synchronous = ssi->cpu_dai_drv.symmetric_rates, ret;
689
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
690
	unsigned long clkrate, baudrate, tmprate;
691 692
	unsigned int slots = params_channels(hw_params);
	unsigned int slot_width = 32;
693
	u64 sub, savesub = 100000;
694
	unsigned int freq;
695
	bool baudclk_is_used;
696

697
	/* Override slots and slot_width if being specifically set... */
698 699
	if (ssi->slots)
		slots = ssi->slots;
700
	/* ...but keep 32 bits if slots is 2 -- I2S Master mode */
701 702
	if (ssi->slot_width && slots != 2)
		slot_width = ssi->slot_width;
703 704 705

	/* Generate bit clock based on the slot number and slot width */
	freq = slots * slot_width * params_rate(hw_params);
706 707

	/* Don't apply it to any non-baudclk circumstance */
708
	if (IS_ERR(ssi->baudclk))
709 710
		return -EINVAL;

711 712 713 714
	/*
	 * Hardware limitation: The bclk rate must be
	 * never greater than 1/5 IPG clock rate
	 */
715
	if (freq * 5 > clk_get_rate(ssi->clk)) {
716
		dev_err(dai->dev, "bitclk > ipgclk / 5\n");
717 718 719
		return -EINVAL;
	}

720
	baudclk_is_used = ssi->baudclk_streams & ~(BIT(substream->stream));
721

722 723 724 725 726 727 728
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
729
		tmprate = freq * factor * (i + 1);
730 731

		if (baudclk_is_used)
732
			clkrate = clk_get_rate(ssi->baudclk);
733
		else
734
			clkrate = clk_round_rate(ssi->baudclk, tmprate);
735

736 737
		clkrate /= factor;
		afreq = clkrate / (i + 1);
738 739 740 741 742 743 744 745 746 747 748 749 750 751

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

752
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
753 754 755 756 757 758 759 760 761 762 763 764
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
765
		dev_err(dai->dev, "failed to handle the required sysclk\n");
766 767 768
		return -EINVAL;
	}

769 770
	stccr = SSI_SxCCR_PM(pm + 1) | (div2 ? SSI_SxCCR_DIV2 : 0) |
		(psr ? SSI_SxCCR_PSR : 0);
771
	mask = SSI_SxCCR_PM_MASK | SSI_SxCCR_DIV2 | SSI_SxCCR_PSR;
772

773 774 775
	/* STCCR is used for RX in synchronous mode */
	tx2 = tx || synchronous;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), mask, stccr);
776

777
	if (!baudclk_is_used) {
778
		ret = clk_set_rate(ssi->baudclk, baudrate);
779
		if (ret) {
780
			dev_err(dai->dev, "failed to set baudclk rate\n");
781 782 783 784 785 786 787
			return -EINVAL;
		}
	}

	return 0;
}

788
/**
N
Nicolin Chen 已提交
789
 * Configure SSI based on PCM hardware parameters
790
 *
N
Nicolin Chen 已提交
791 792 793 794 795 796 797
 * Notes:
 * 1) SxCCR.WL bits are critical bits that require SSI to be temporarily
 *    disabled on offline_config SoCs. Even for online configurable SoCs
 *    running in synchronous mode (both TX and RX use STCCR), it is not
 *    safe to re-configure them when both two streams start running.
 * 2) SxCCR.PM, SxCCR.DIV2 and SxCCR.PSR bits will be configured in the
 *    fsl_ssi_set_bclk() if SSI is the DAI clock master.
798
 */
799
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
800
			     struct snd_pcm_hw_params *hw_params,
801
			     struct snd_soc_dai *dai)
802
{
803
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
804
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
805
	struct regmap *regs = ssi->regs;
806
	unsigned int channels = params_channels(hw_params);
807
	unsigned int sample_size = params_width(hw_params);
808
	u32 wl = SSI_SxCCR_WL(sample_size);
809
	int ret;
810
	u32 scr;
M
Markus Pargmann 已提交
811 812
	int enabled;

813 814
	regmap_read(regs, REG_SSI_SCR, &scr);
	enabled = scr & SSI_SCR_SSIEN;
815

816
	/*
N
Nicolin Chen 已提交
817 818 819 820
	 * SSI is properly configured if it is enabled and running in
	 * the synchronous mode; Note that AC97 mode is an exception
	 * that should set separate configurations for STCCR and SRCCR
	 * despite running in the synchronous mode.
821
	 */
822
	if (enabled && ssi->cpu_dai_drv.symmetric_rates)
823
		return 0;
824

825
	if (fsl_ssi_is_i2s_master(ssi)) {
826
		ret = fsl_ssi_set_bclk(substream, dai, hw_params);
827 828
		if (ret)
			return ret;
829 830

		/* Do not enable the clock if it is already enabled */
831 832
		if (!(ssi->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi->baudclk);
833 834 835
			if (ret)
				return ret;

836
			ssi->baudclk_streams |= BIT(substream->stream);
837
		}
838 839
	}

840
	if (!fsl_ssi_is_ac97(ssi)) {
N
Nicolin Chen 已提交
841
		/* Normal + Network mode to send 16-bit data in 32-bit frames */
842
		if (fsl_ssi_is_i2s_cbm_cfs(ssi) && sample_size == 16)
843 844 845 846 847
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL | SSI_SCR_NET;

		/* Use Normal mode to send mono data at 1st slot of 2 slots */
		if (channels == 1)
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL;
848

849
		regmap_update_bits(regs, REG_SSI_SCR,
850
				   SSI_SCR_I2S_NET_MASK, ssi->i2s_net);
851 852
	}

853
	/* In synchronous mode, the SSI uses STCCR for capture */
854 855
	tx2 = tx || ssi->cpu_dai_drv.symmetric_rates;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), SSI_SxCCR_WL_MASK, wl);
856 857 858 859

	return 0;
}

860
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
861
			   struct snd_soc_dai *dai)
862 863
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
864
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
865

866
	if (fsl_ssi_is_i2s_master(ssi) &&
867
	    ssi->baudclk_streams & BIT(substream->stream)) {
868 869
		clk_disable_unprepare(ssi->baudclk);
		ssi->baudclk_streams &= ~BIT(substream->stream);
870 871 872 873 874
	}

	return 0;
}

875
static int _fsl_ssi_set_dai_fmt(struct device *dev,
876
				struct fsl_ssi *ssi, unsigned int fmt)
877
{
878
	struct regmap *regs = ssi->regs;
879
	u32 strcr = 0, stcr, srcr, scr, mask;
880 881
	u8 wm;

882
	ssi->dai_fmt = fmt;
883

884
	if (fsl_ssi_is_i2s_master(ssi) && IS_ERR(ssi->baudclk)) {
885
		dev_err(dev, "missing baudclk for master mode\n");
886 887 888
		return -EINVAL;
	}

889
	fsl_ssi_setup_regvals(ssi);
890

891 892
	regmap_read(regs, REG_SSI_SCR, &scr);
	scr &= ~(SSI_SCR_SYN | SSI_SCR_I2S_MODE_MASK);
N
Nicolin Chen 已提交
893
	/* Synchronize frame sync clock for TE to avoid data slipping */
894
	scr |= SSI_SCR_SYNC_TX_FS;
895

896
	mask = SSI_STCR_TXBIT0 | SSI_STCR_TFDIR | SSI_STCR_TXDIR |
897
	       SSI_STCR_TSCKP | SSI_STCR_TFSI | SSI_STCR_TFSL | SSI_STCR_TEFS;
898 899
	regmap_read(regs, REG_SSI_STCR, &stcr);
	regmap_read(regs, REG_SSI_SRCR, &srcr);
M
Markus Pargmann 已提交
900 901
	stcr &= ~mask;
	srcr &= ~mask;
902

N
Nicolin Chen 已提交
903
	/* Use Network mode as default */
904
	ssi->i2s_net = SSI_SCR_NET;
905 906
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
907
		regmap_update_bits(regs, REG_SSI_STCCR,
908
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
909
		regmap_update_bits(regs, REG_SSI_SRCCR,
910
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
911
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
912
		case SND_SOC_DAIFMT_CBM_CFS:
913
		case SND_SOC_DAIFMT_CBS_CFS:
914
			ssi->i2s_net |= SSI_SCR_I2S_MODE_MASTER;
915 916
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
917
			ssi->i2s_net |= SSI_SCR_I2S_MODE_SLAVE;
918 919 920 921 922 923
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
924
		strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP |
925
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
926 927 928
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
929
		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP;
930 931 932
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
933
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP |
934
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
935 936 937
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
938
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP | SSI_STCR_TXBIT0;
939
		break;
940
	case SND_SOC_DAIFMT_AC97:
N
Nicolin Chen 已提交
941
		/* Data on falling edge of bclk, frame high, 1clk before data */
942
		ssi->i2s_net |= SSI_SCR_I2S_MODE_NORMAL;
943
		break;
944 945 946
	default:
		return -EINVAL;
	}
947
	scr |= ssi->i2s_net;
948 949 950 951 952 953 954 955

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
956
		strcr ^= SSI_STCR_TSCKP;
957 958 959
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
960
		strcr ^= SSI_STCR_TFSI;
961 962 963
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
964 965
		strcr ^= SSI_STCR_TSCKP;
		strcr ^= SSI_STCR_TFSI;
966 967 968 969 970 971 972 973
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
N
Nicolin Chen 已提交
974
		/* Output bit and frame sync clocks */
975 976
		strcr |= SSI_STCR_TFDIR | SSI_STCR_TXDIR;
		scr |= SSI_SCR_SYS_CLK_EN;
977 978
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
N
Nicolin Chen 已提交
979
		/* Input bit or frame sync clocks */
980
		scr &= ~SSI_SCR_SYS_CLK_EN;
981
		break;
982
	case SND_SOC_DAIFMT_CBM_CFS:
N
Nicolin Chen 已提交
983
		/* Input bit clock but output frame sync clock */
984 985 986
		strcr &= ~SSI_STCR_TXDIR;
		strcr |= SSI_STCR_TFDIR;
		scr &= ~SSI_SCR_SYS_CLK_EN;
987
		break;
988
	default:
989
		if (!fsl_ssi_is_ac97(ssi))
990
			return -EINVAL;
991 992 993 994 995
	}

	stcr |= strcr;
	srcr |= strcr;

N
Nicolin Chen 已提交
996
	/* Set SYN mode and clear RXDIR bit when using SYN or AC97 mode */
997
	if (ssi->cpu_dai_drv.symmetric_rates || fsl_ssi_is_ac97(ssi)) {
998 999
		srcr &= ~SSI_SRCR_RXDIR;
		scr |= SSI_SCR_SYN;
1000 1001
	}

1002 1003 1004
	regmap_write(regs, REG_SSI_STCR, stcr);
	regmap_write(regs, REG_SSI_SRCR, srcr);
	regmap_write(regs, REG_SSI_SCR, scr);
1005

1006
	wm = ssi->fifo_watermark;
1007

1008
	regmap_write(regs, REG_SSI_SFCSR,
1009 1010
		     SSI_SFCSR_TFWM0(wm) | SSI_SFCSR_RFWM0(wm) |
		     SSI_SFCSR_TFWM1(wm) | SSI_SFCSR_RFWM1(wm));
1011

1012
	if (ssi->use_dual_fifo) {
1013 1014 1015 1016 1017 1018
		regmap_update_bits(regs, REG_SSI_SRCR,
				   SSI_SRCR_RFEN1, SSI_SRCR_RFEN1);
		regmap_update_bits(regs, REG_SSI_STCR,
				   SSI_STCR_TFEN1, SSI_STCR_TFEN1);
		regmap_update_bits(regs, REG_SSI_SCR,
				   SSI_SCR_TCH_EN, SSI_SCR_TCH_EN);
1019 1020
	}

1021
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1022
		fsl_ssi_setup_ac97(ssi);
1023

1024
	return 0;
1025 1026 1027
}

/**
N
Nicolin Chen 已提交
1028
 * Configure Digital Audio Interface (DAI) Format
1029
 */
1030
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1031
{
1032
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1033

N
Nicolin Chen 已提交
1034
	/* AC97 configured DAIFMT earlier in the probe() */
1035
	if (fsl_ssi_is_ac97(ssi))
1036 1037
		return 0;

1038
	return _fsl_ssi_set_dai_fmt(dai->dev, ssi, fmt);
1039 1040 1041
}

/**
N
Nicolin Chen 已提交
1042
 * Set TDM slot number and slot width
1043
 */
1044
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
1045
				    u32 rx_mask, int slots, int slot_width)
1046
{
1047
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1048
	struct regmap *regs = ssi->regs;
1049 1050
	u32 val;

1051 1052
	/* The word length should be 8, 10, 12, 16, 18, 20, 22 or 24 */
	if (slot_width & 1 || slot_width < 8 || slot_width > 24) {
1053
		dev_err(dai->dev, "invalid slot width: %d\n", slot_width);
1054 1055 1056
		return -EINVAL;
	}

1057
	/* The slot number should be >= 2 if using Network mode or I2S mode */
1058 1059
	regmap_read(regs, REG_SSI_SCR, &val);
	val &= SSI_SCR_I2S_MODE_MASK | SSI_SCR_NET;
1060
	if (val && slots < 2) {
1061
		dev_err(dai->dev, "slot number should be >= 2 in I2S or NET\n");
1062 1063 1064
		return -EINVAL;
	}

1065 1066 1067 1068
	regmap_update_bits(regs, REG_SSI_STCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
	regmap_update_bits(regs, REG_SSI_SRCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
1069

N
Nicolin Chen 已提交
1070
	/* Save SSIEN bit of the SCR register */
1071 1072
	regmap_read(regs, REG_SSI_SCR, &val);
	val &= SSI_SCR_SSIEN;
N
Nicolin Chen 已提交
1073
	/* Temporarily enable SSI to allow SxMSKs to be configurable */
1074
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, SSI_SCR_SSIEN);
1075

1076 1077
	regmap_write(regs, REG_SSI_STMSK, ~tx_mask);
	regmap_write(regs, REG_SSI_SRMSK, ~rx_mask);
1078

N
Nicolin Chen 已提交
1079
	/* Restore the value of SSIEN bit */
1080
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, val);
1081

1082 1083
	ssi->slot_width = slot_width;
	ssi->slots = slots;
1084

1085 1086 1087
	return 0;
}

1088
/**
N
Nicolin Chen 已提交
1089
 * Start or stop SSI and corresponding DMA transaction.
1090 1091 1092 1093
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1094 1095
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1096 1097
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1098 1099
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
	struct regmap *regs = ssi->regs;
1100

1101 1102
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1103
	case SNDRV_PCM_TRIGGER_RESUME:
1104
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1105
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1106
			fsl_ssi_tx_config(ssi, true);
1107
		else
1108
			fsl_ssi_rx_config(ssi, true);
1109 1110 1111
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1112
	case SNDRV_PCM_TRIGGER_SUSPEND:
1113 1114
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1115
			fsl_ssi_tx_config(ssi, false);
1116
		else
1117
			fsl_ssi_rx_config(ssi, false);
1118 1119 1120 1121 1122 1123
		break;

	default:
		return -EINVAL;
	}

N
Nicolin Chen 已提交
1124
	/* Clear corresponding FIFO */
1125
	if (fsl_ssi_is_ac97(ssi)) {
1126
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1127
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_TX_CLR);
1128
		else
1129
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_RX_CLR);
1130
	}
1131

1132 1133 1134
	return 0;
}

1135 1136
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
1137
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1138

1139 1140 1141
	if (ssi->soc->imx && ssi->use_dma) {
		dai->playback_dma_data = &ssi->dma_params_tx;
		dai->capture_dma_data = &ssi->dma_params_rx;
1142 1143 1144 1145 1146
	}

	return 0;
}

1147
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1148 1149 1150 1151 1152 1153 1154
	.startup = fsl_ssi_startup,
	.shutdown = fsl_ssi_shutdown,
	.hw_params = fsl_ssi_hw_params,
	.hw_free = fsl_ssi_hw_free,
	.set_fmt = fsl_ssi_set_dai_fmt,
	.set_tdm_slot = fsl_ssi_set_dai_tdm_slot,
	.trigger = fsl_ssi_trigger,
1155 1156
};

1157
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1158
	.probe = fsl_ssi_dai_probe,
1159
	.playback = {
1160
		.stream_name = "CPU-Playback",
1161
		.channels_min = 1,
1162
		.channels_max = 32,
1163
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1164 1165 1166
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1167
		.stream_name = "CPU-Capture",
1168
		.channels_min = 1,
1169
		.channels_max = 32,
1170
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1171 1172
		.formats = FSLSSI_I2S_FORMATS,
	},
1173
	.ops = &fsl_ssi_dai_ops,
1174 1175
};

1176
static const struct snd_soc_component_driver fsl_ssi_component = {
1177
	.name = "fsl-ssi",
1178 1179
};

1180
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1181
	.bus_control = true,
1182
	.probe = fsl_ssi_dai_probe,
1183 1184 1185 1186 1187
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
1188
		.formats = SNDRV_PCM_FMTBIT_S16 | SNDRV_PCM_FMTBIT_S20,
1189 1190 1191 1192 1193 1194
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
1195 1196
		/* 16-bit capture is broken (errata ERR003778) */
		.formats = SNDRV_PCM_FMTBIT_S20,
1197
	},
1198
	.ops = &fsl_ssi_dai_ops,
1199 1200
};

1201
static struct fsl_ssi *fsl_ac97_data;
1202

1203
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1204
			       unsigned short val)
1205
{
M
Markus Pargmann 已提交
1206
	struct regmap *regs = fsl_ac97_data->regs;
1207 1208
	unsigned int lreg;
	unsigned int lval;
1209
	int ret;
1210 1211 1212 1213

	if (reg > 0x7f)
		return;

1214 1215
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1216 1217 1218 1219
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
1220
		goto ret_unlock;
1221
	}
1222 1223

	lreg = reg <<  12;
1224
	regmap_write(regs, REG_SSI_SACADD, lreg);
1225 1226

	lval = val << 4;
1227
	regmap_write(regs, REG_SSI_SACDAT, lval);
1228

1229 1230
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_WR);
1231
	udelay(100);
1232 1233

	clk_disable_unprepare(fsl_ac97_data->clk);
1234 1235 1236

ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1237 1238
}

1239
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1240
					unsigned short reg)
1241
{
M
Markus Pargmann 已提交
1242
	struct regmap *regs = fsl_ac97_data->regs;
1243
	unsigned short val = 0;
M
Markus Pargmann 已提交
1244
	u32 reg_val;
1245
	unsigned int lreg;
1246 1247
	int ret;

1248 1249
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1250 1251
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
1252
		pr_err("ac97 read clk_prepare_enable failed: %d\n", ret);
1253
		goto ret_unlock;
1254
	}
1255 1256

	lreg = (reg & 0x7f) <<  12;
1257
	regmap_write(regs, REG_SSI_SACADD, lreg);
1258 1259
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_RD);
1260 1261 1262

	udelay(100);

1263
	regmap_read(regs, REG_SSI_SACDAT, &reg_val);
M
Markus Pargmann 已提交
1264
	val = (reg_val >> 4) & 0xffff;
1265

1266 1267
	clk_disable_unprepare(fsl_ac97_data->clk);

1268 1269
ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1270 1271 1272 1273
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
1274 1275
	.read = fsl_ssi_ac97_read,
	.write = fsl_ssi_ac97_write,
1276 1277
};

1278
/**
1279
 * Make every character in a string lower-case
1280
 */
1281 1282
static void make_lowercase(char *s)
{
1283 1284 1285 1286
	if (!s)
		return;
	for (; *s; s++)
		*s = tolower(*s);
1287 1288
}

1289
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1290
			     struct fsl_ssi *ssi, void __iomem *iomem)
1291 1292
{
	struct device_node *np = pdev->dev.of_node;
1293
	struct device *dev = &pdev->dev;
1294
	u32 dmas[4];
1295 1296
	int ret;

N
Nicolin Chen 已提交
1297
	/* Backward compatible for a DT without ipg clock name assigned */
1298
	if (ssi->has_ipg_clk_name)
1299
		ssi->clk = devm_clk_get(dev, "ipg");
1300
	else
1301
		ssi->clk = devm_clk_get(dev, NULL);
1302 1303
	if (IS_ERR(ssi->clk)) {
		ret = PTR_ERR(ssi->clk);
1304
		dev_err(dev, "failed to get clock: %d\n", ret);
1305 1306 1307
		return ret;
	}

N
Nicolin Chen 已提交
1308
	/* Enable the clock since regmap will not handle it in this case */
1309 1310
	if (!ssi->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi->clk);
1311
		if (ret) {
1312
			dev_err(dev, "clk_prepare_enable failed: %d\n", ret);
1313 1314
			return ret;
		}
1315 1316
	}

N
Nicolin Chen 已提交
1317
	/* Do not error out for slave cases that live without a baud clock */
1318
	ssi->baudclk = devm_clk_get(dev, "baud");
1319
	if (IS_ERR(ssi->baudclk))
1320
		dev_dbg(dev, "failed to get baud clock: %ld\n",
1321
			 PTR_ERR(ssi->baudclk));
1322

1323 1324
	ssi->dma_params_tx.maxburst = ssi->dma_maxburst;
	ssi->dma_params_rx.maxburst = ssi->dma_maxburst;
1325 1326
	ssi->dma_params_tx.addr = ssi->ssi_phys + REG_SSI_STX0;
	ssi->dma_params_rx.addr = ssi->ssi_phys + REG_SSI_SRX0;
1327

N
Nicolin Chen 已提交
1328
	/* Set to dual FIFO mode according to the SDMA sciprt */
1329
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1330 1331
	if (ssi->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
		ssi->use_dual_fifo = true;
N
Nicolin Chen 已提交
1332 1333 1334
		/*
		 * Use even numbers to avoid channel swap due to SDMA
		 * script design
1335
		 */
1336 1337
		ssi->dma_params_tx.maxburst &= ~0x1;
		ssi->dma_params_rx.maxburst &= ~0x1;
1338 1339
	}

1340
	if (!ssi->use_dma) {
1341
		/*
N
Nicolin Chen 已提交
1342 1343
		 * Some boards use an incompatible codec. Use imx-fiq-pcm-audio
		 * to get it working, as DMA is not possible in this situation.
1344
		 */
1345 1346 1347 1348
		ssi->fiq_params.irq = ssi->irq;
		ssi->fiq_params.base = iomem;
		ssi->fiq_params.dma_params_rx = &ssi->dma_params_rx;
		ssi->fiq_params.dma_params_tx = &ssi->dma_params_tx;
1349

1350
		ret = imx_pcm_fiq_init(pdev, &ssi->fiq_params);
1351 1352 1353
		if (ret)
			goto error_pcm;
	} else {
1354
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1355 1356 1357 1358
		if (ret)
			goto error_pcm;
	}

1359
	return 0;
1360 1361

error_pcm:
1362 1363
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1364

1365
	return ret;
1366 1367
}

1368
static void fsl_ssi_imx_clean(struct platform_device *pdev, struct fsl_ssi *ssi)
1369
{
1370
	if (!ssi->use_dma)
1371
		imx_pcm_fiq_exit(pdev);
1372 1373
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1374 1375
}

1376
static int fsl_ssi_probe(struct platform_device *pdev)
1377
{
1378
	struct fsl_ssi *ssi;
1379
	int ret = 0;
1380
	struct device_node *np = pdev->dev.of_node;
1381
	struct device *dev = &pdev->dev;
1382
	const struct of_device_id *of_id;
1383
	const char *p, *sprop;
1384
	const __be32 *iprop;
1385
	struct resource *res;
M
Markus Pargmann 已提交
1386
	void __iomem *iomem;
1387
	char name[64];
1388
	struct regmap_config regconfig = fsl_ssi_regconfig;
1389

1390
	of_id = of_match_device(fsl_ssi_ids, dev);
1391
	if (!of_id || !of_id->data)
1392 1393
		return -EINVAL;

1394
	ssi = devm_kzalloc(dev, sizeof(*ssi), GFP_KERNEL);
1395
	if (!ssi)
1396
		return -ENOMEM;
1397

1398
	ssi->soc = of_id->data;
1399
	ssi->dev = dev;
1400

N
Nicolin Chen 已提交
1401
	/* Check if being used in AC97 mode */
1402 1403 1404
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
1405
			ssi->dai_fmt = SND_SOC_DAIFMT_AC97;
1406 1407
	}

N
Nicolin Chen 已提交
1408
	/* Select DMA or FIQ */
1409
	ssi->use_dma = !of_property_read_bool(np, "fsl,fiq-stream-filter");
1410

1411 1412
	if (fsl_ssi_is_ac97(ssi)) {
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_ac97_dai,
1413
		       sizeof(fsl_ssi_ac97_dai));
1414
		fsl_ac97_data = ssi;
1415
	} else {
1416
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_dai_template,
1417 1418
		       sizeof(fsl_ssi_dai_template));
	}
1419
	ssi->cpu_dai_drv.name = dev_name(dev);
1420

1421
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1422
	iomem = devm_ioremap_resource(dev, res);
1423 1424
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
1425
	ssi->ssi_phys = res->start;
M
Markus Pargmann 已提交
1426

1427
	if (ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
1428
		/* No SACC{ST,EN,DIS} regs in imx21-class SSI */
1429
		regconfig.max_register = REG_SSI_SRMSK;
1430
		regconfig.num_reg_defaults_raw =
1431
			REG_SSI_SRMSK / sizeof(uint32_t) + 1;
1432 1433
	}

1434 1435
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
1436
		ssi->has_ipg_clk_name = false;
1437
		ssi->regs = devm_regmap_init_mmio(dev, iomem, &regconfig);
1438
	} else {
1439
		ssi->has_ipg_clk_name = true;
1440 1441
		ssi->regs = devm_regmap_init_mmio_clk(dev, "ipg", iomem,
						      &regconfig);
1442
	}
1443
	if (IS_ERR(ssi->regs)) {
1444
		dev_err(dev, "failed to init register map\n");
1445
		return PTR_ERR(ssi->regs);
M
Markus Pargmann 已提交
1446
	}
1447

1448 1449
	ssi->irq = platform_get_irq(pdev, 0);
	if (ssi->irq < 0) {
1450
		dev_err(dev, "no irq for node %s\n", pdev->name);
1451
		return ssi->irq;
1452 1453
	}

N
Nicolin Chen 已提交
1454
	/* Set software limitations for synchronous mode */
1455
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1456 1457 1458
		if (!fsl_ssi_is_ac97(ssi)) {
			ssi->cpu_dai_drv.symmetric_rates = 1;
			ssi->cpu_dai_drv.symmetric_samplebits = 1;
1459
		}
1460

1461
		ssi->cpu_dai_drv.symmetric_channels = 1;
1462
	}
1463

N
Nicolin Chen 已提交
1464
	/* Fetch FIFO depth; Set to 8 for older DT without this property */
1465 1466
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1467
		ssi->fifo_depth = be32_to_cpup(iprop);
1468
	else
1469
		ssi->fifo_depth = 8;
1470

1471
	/*
N
Nicolin Chen 已提交
1472
	 * Configure TX and RX DMA watermarks -- when to send a DMA request
1473
	 *
N
Nicolin Chen 已提交
1474 1475
	 * Values should be tested to avoid FIFO under/over run. Set maxburst
	 * to fifo_watermark to maxiumize DMA transaction to reduce overhead.
1476
	 */
1477
	switch (ssi->fifo_depth) {
1478 1479
	case 15:
		/*
N
Nicolin Chen 已提交
1480 1481 1482 1483 1484 1485
		 * Set to 8 as a balanced configuration -- When TX FIFO has 8
		 * empty slots, send a DMA request to fill these 8 slots. The
		 * remaining 7 slots should be able to allow DMA to finish the
		 * transaction before TX FIFO underruns; Same applies to RX.
		 *
		 * Tested with cases running at 48kHz @ 16 bits x 16 channels
1486
		 */
1487 1488
		ssi->fifo_watermark = 8;
		ssi->dma_maxburst = 8;
1489 1490 1491
		break;
	case 8:
	default:
N
Nicolin Chen 已提交
1492
		/* Safely use old watermark configurations for older chips */
1493 1494
		ssi->fifo_watermark = ssi->fifo_depth - 2;
		ssi->dma_maxburst = ssi->fifo_depth - 2;
1495 1496 1497
		break;
	}

1498
	dev_set_drvdata(dev, ssi);
1499

1500 1501
	if (ssi->soc->imx) {
		ret = fsl_ssi_imx_probe(pdev, ssi, iomem);
1502
		if (ret)
F
Fabio Estevam 已提交
1503
			return ret;
1504 1505
	}

1506 1507
	if (fsl_ssi_is_ac97(ssi)) {
		mutex_init(&ssi->ac97_reg_lock);
1508 1509
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
1510
			dev_err(dev, "failed to set AC'97 ops\n");
1511 1512 1513 1514
			goto error_ac97_ops;
		}
	}

1515
	ret = devm_snd_soc_register_component(dev, &fsl_ssi_component,
1516
					      &ssi->cpu_dai_drv, 1);
1517
	if (ret) {
1518
		dev_err(dev, "failed to register DAI: %d\n", ret);
1519 1520 1521
		goto error_asoc_register;
	}

1522
	if (ssi->use_dma) {
1523 1524
		ret = devm_request_irq(dev, ssi->irq, fsl_ssi_isr, 0,
				       dev_name(dev), ssi);
1525
		if (ret < 0) {
1526
			dev_err(dev, "failed to claim irq %u\n", ssi->irq);
1527
			goto error_asoc_register;
1528
		}
1529 1530
	}

1531
	ret = fsl_ssi_debugfs_create(&ssi->dbg_stats, dev);
1532
	if (ret)
1533
		goto error_asoc_register;
1534

N
Nicolin Chen 已提交
1535
	/* Bypass it if using newer DT bindings of ASoC machine drivers */
1536
	if (!of_get_property(np, "codec-handle", NULL))
1537 1538
		goto done;

N
Nicolin Chen 已提交
1539 1540 1541 1542
	/*
	 * Backward compatible for older bindings by manually triggering the
	 * machine driver's probe(). Use /compatible property, including the
	 * address of CPU DAI driver structure, as the name of machine driver.
1543
	 */
1544 1545
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1546 1547 1548 1549 1550 1551
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

1552
	ssi->pdev = platform_device_register_data(dev, name, 0, NULL, 0);
1553 1554
	if (IS_ERR(ssi->pdev)) {
		ret = PTR_ERR(ssi->pdev);
1555
		dev_err(dev, "failed to register platform: %d\n", ret);
1556
		goto error_sound_card;
M
Mark Brown 已提交
1557
	}
1558

1559
done:
1560
	if (ssi->dai_fmt)
1561
		_fsl_ssi_set_dai_fmt(dev, ssi, ssi->dai_fmt);
1562

1563
	if (fsl_ssi_is_ac97(ssi)) {
1564 1565 1566 1567
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
1568
			dev_err(dev, "failed to get SSI index property\n");
1569 1570 1571
			goto error_sound_card;
		}

1572 1573
		ssi->pdev = platform_device_register_data(NULL, "ac97-codec",
							  ssi_idx, NULL, 0);
1574 1575
		if (IS_ERR(ssi->pdev)) {
			ret = PTR_ERR(ssi->pdev);
1576
			dev_err(dev,
1577 1578 1579 1580 1581 1582
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1583
	return 0;
1584

1585
error_sound_card:
1586
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1587
error_asoc_register:
1588
	if (fsl_ssi_is_ac97(ssi))
1589 1590
		snd_soc_set_ac97_ops(NULL);
error_ac97_ops:
1591 1592
	if (fsl_ssi_is_ac97(ssi))
		mutex_destroy(&ssi->ac97_reg_lock);
1593

1594 1595
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1596

1597
	return ret;
1598 1599
}

1600
static int fsl_ssi_remove(struct platform_device *pdev)
1601
{
1602
	struct fsl_ssi *ssi = dev_get_drvdata(&pdev->dev);
1603

1604
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1605

1606 1607
	if (ssi->pdev)
		platform_device_unregister(ssi->pdev);
1608

1609 1610
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1611

1612
	if (fsl_ssi_is_ac97(ssi)) {
1613
		snd_soc_set_ac97_ops(NULL);
1614
		mutex_destroy(&ssi->ac97_reg_lock);
1615
	}
1616

1617
	return 0;
1618
}
1619

1620 1621 1622
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
1623 1624
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1625

1626 1627
	regmap_read(regs, REG_SSI_SFCSR, &ssi->regcache_sfcsr);
	regmap_read(regs, REG_SSI_SACNT, &ssi->regcache_sacnt);
1628 1629 1630 1631 1632 1633 1634 1635 1636

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
1637 1638
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1639 1640 1641

	regcache_cache_only(regs, false);

1642
	regmap_update_bits(regs, REG_SSI_SFCSR,
1643 1644 1645
			   SSI_SFCSR_RFWM1_MASK | SSI_SFCSR_TFWM1_MASK |
			   SSI_SFCSR_RFWM0_MASK | SSI_SFCSR_TFWM0_MASK,
			   ssi->regcache_sfcsr);
1646
	regmap_write(regs, REG_SSI_SACNT, ssi->regcache_sacnt);
1647 1648 1649 1650 1651 1652 1653 1654 1655

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1656
static struct platform_driver fsl_ssi_driver = {
1657 1658 1659
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1660
		.pm = &fsl_ssi_pm,
1661 1662 1663 1664
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1665

1666
module_platform_driver(fsl_ssi_driver);
1667

1668
MODULE_ALIAS("platform:fsl-ssi-dai");
1669 1670
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1671
MODULE_LICENSE("GPL v2");