fsl_ssi.c 44.4 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38
#include <linux/ctype.h>
39 40
#include <linux/device.h>
#include <linux/delay.h>
41
#include <linux/mutex.h>
42
#include <linux/slab.h>
43
#include <linux/spinlock.h>
44
#include <linux/of.h>
45 46
#include <linux/of_address.h>
#include <linux/of_irq.h>
47
#include <linux/of_platform.h>
48 49 50 51 52 53

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
54
#include <sound/dmaengine_pcm.h>
55 56

#include "fsl_ssi.h"
57
#include "imx-pcm.h"
58

59 60 61 62
/* Define RX and TX to index ssi->regvals array; Can be 0 or 1 only */
#define RX 0
#define TX 1

63 64 65 66 67 68 69 70 71 72 73 74 75
/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
76 77 78 79 80 81 82
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | \
	 SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | \
	 SNDRV_PCM_FMTBIT_S24_BE)
83
#else
84 85 86 87 88 89 90
#define FSLSSI_I2S_FORMATS \
	(SNDRV_PCM_FMTBIT_S8 | \
	 SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | \
	 SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | \
	 SNDRV_PCM_FMTBIT_S24_LE)
91 92
#endif

93 94 95 96 97 98 99 100 101 102 103 104
#define FSLSSI_SIER_DBG_RX_FLAGS \
	(SSI_SIER_RFF0_EN | \
	 SSI_SIER_RLS_EN | \
	 SSI_SIER_RFS_EN | \
	 SSI_SIER_ROE0_EN | \
	 SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS \
	(SSI_SIER_TFE0_EN | \
	 SSI_SIER_TLS_EN | \
	 SSI_SIER_TFS_EN | \
	 SSI_SIER_TUE0_EN | \
	 SSI_SIER_TFRC_EN)
105 106 107 108

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
109
	FSL_SSI_MX35,
110 111 112
	FSL_SSI_MX51,
};

113
struct fsl_ssi_regvals {
114 115 116 117 118 119
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

120 121 122
static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
123 124
	case REG_SSI_SACCEN:
	case REG_SSI_SACCDIS:
125 126 127 128 129 130 131 132 133
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
134 135 136 137 138 139 140 141 142 143 144 145
	case REG_SSI_STX0:
	case REG_SSI_STX1:
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SFCSR:
	case REG_SSI_SACNT:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
	case REG_SSI_SACCST:
	case REG_SSI_SOR:
146 147 148 149 150 151
		return true;
	default:
		return false;
	}
}

152 153 154
static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
155 156 157 158 159 160
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
161 162 163 164 165 166
		return true;
	default:
		return false;
	}
}

167 168 169
static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
170 171 172
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SACCST:
173 174 175 176 177 178
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
179
static const struct regmap_config fsl_ssi_regconfig = {
180
	.max_register = REG_SSI_SACCDIS,
M
Markus Pargmann 已提交
181 182 183 184
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
185
	.num_reg_defaults_raw = REG_SSI_SACCDIS / sizeof(uint32_t) + 1,
186 187
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
188
	.precious_reg = fsl_ssi_precious_reg,
189
	.writeable_reg = fsl_ssi_writeable_reg,
190
	.cache_type = REGCACHE_FLAT,
M
Markus Pargmann 已提交
191
};
192

193 194
struct fsl_ssi_soc_data {
	bool imx;
195
	bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
196 197 198 199
	bool offline_config;
	u32 sisr_write_mask;
};

200
/**
201
 * fsl_ssi: per-SSI private data
202
 *
N
Nicolin Chen 已提交
203
 * @regs: Pointer to the regmap registers
204
 * @irq: IRQ of this SSI
205 206 207
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
208
 * @streams: Mask of current active streams: BIT(TX) and BIT(RX)
209
 * @i2s_net: I2S and Network mode configurations of SCR register
210
 * @use_dma: DMA is used or FIQ with stream filter
N
Nicolin Chen 已提交
211 212 213 214 215
 * @use_dual_fifo: DMA with support for dual FIFO mode
 * @has_ipg_clk_name: If "ipg" is in the clock name list of device tree
 * @fifo_depth: Depth of the SSI FIFOs
 * @slot_width: Width of each DAI slot
 * @slots: Number of slots
216
 * @regvals: Specific RX/TX register settings
217
 *
N
Nicolin Chen 已提交
218 219
 * @clk: Clock source to access register
 * @baudclk: Clock source to generate bit and frame-sync clocks
220 221
 * @baudclk_streams: Active streams that are using baudclk
 *
N
Nicolin Chen 已提交
222 223 224
 * @regcache_sfcsr: Cache sfcsr register value during suspend and resume
 * @regcache_sacnt: Cache sacnt register value during suspend and resume
 *
225 226 227 228 229 230
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
N
Nicolin Chen 已提交
231 232
 * @pdev: Pointer to pdev when using fsl-ssi as sound card (ppc only)
 *        TODO: Should be replaced with simple-sound-card
233 234 235
 *
 * @dbg_stats: Debugging statistics
 *
236
 * @soc: SoC specific data
N
Nicolin Chen 已提交
237 238 239 240 241 242 243
 * @dev: Pointer to &pdev->dev
 *
 * @fifo_watermark: The FIFO watermark setting. Notifies DMA when there are
 *                  @fifo_watermark or fewer words in TX fifo or
 *                  @fifo_watermark or more empty words in RX fifo.
 * @dma_maxburst: Max number of words to transfer in one go. So far,
 *                this is always the same as fifo_watermark.
244
 *
N
Nicolin Chen 已提交
245
 * @ac97_reg_lock: Mutex lock to serialize AC97 register access operations
246
 */
247
struct fsl_ssi {
M
Markus Pargmann 已提交
248
	struct regmap *regs;
249
	int irq;
250
	struct snd_soc_dai_driver cpu_dai_drv;
251

252
	unsigned int dai_fmt;
253
	u8 streams;
254
	u8 i2s_net;
255
	bool use_dma;
256
	bool use_dual_fifo;
257
	bool has_ipg_clk_name;
258
	unsigned int fifo_depth;
259 260
	unsigned int slot_width;
	unsigned int slots;
261
	struct fsl_ssi_regvals regvals[2];
262

263
	struct clk *clk;
264
	struct clk *baudclk;
265
	unsigned int baudclk_streams;
266

267
	u32 regcache_sfcsr;
268
	u32 regcache_sacnt;
269

270 271
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
272 273
	dma_addr_t ssi_phys;

274
	struct imx_pcm_fiq_params fiq_params;
275 276

	struct platform_device *pdev;
277

278
	struct fsl_ssi_dbg dbg_stats;
279

280
	const struct fsl_ssi_soc_data *soc;
281
	struct device *dev;
282 283 284

	u32 fifo_watermark;
	u32 dma_maxburst;
285 286

	struct mutex ac97_reg_lock;
287
};
288 289

/*
N
Nicolin Chen 已提交
290
 * SoC specific data
291
 *
N
Nicolin Chen 已提交
292 293 294 295 296 297 298 299 300 301 302
 * Notes:
 * 1) SSI in earlier SoCS has critical bits in control registers that
 *    cannot be changed after SSI starts running -- a software reset
 *    (set SSIEN to 0) is required to change their values. So adding
 *    an offline_config flag for these SoCs.
 * 2) SDMA is available since imx35. However, imx35 does not support
 *    DMA bits changing when SSI is running, so set offline_config.
 * 3) imx51 and later versions support register configurations when
 *    SSI is running (SSIEN); For these versions, DMA needs to be
 *    configured before SSI sends DMA request to avoid an undefined
 *    DMA request on the SDMA side.
303 304
 */

305 306 307
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
308
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
309 310
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
311 312 313 314
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
315
	.imx21regs = true,
316 317 318 319 320 321 322
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
323
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
324 325
			   SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
326 327 328 329 330
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
331
	.sisr_write_mask = SSI_SISR_ROE0 | SSI_SISR_ROE1 |
332
			   SSI_SISR_TUE0 | SSI_SISR_TUE1,
333 334 335 336 337 338 339 340 341 342 343
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

344
static bool fsl_ssi_is_ac97(struct fsl_ssi *ssi)
345
{
346
	return (ssi->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
347
		SND_SOC_DAIFMT_AC97;
348 349
}

350
static bool fsl_ssi_is_i2s_master(struct fsl_ssi *ssi)
351
{
352
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
353 354 355
		SND_SOC_DAIFMT_CBS_CFS;
}

356
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi *ssi)
357
{
358
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
359 360
		SND_SOC_DAIFMT_CBM_CFS;
}
N
Nicolin Chen 已提交
361

362
/**
N
Nicolin Chen 已提交
363
 * Interrupt handler to gather states
364 365 366
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
367 368
	struct fsl_ssi *ssi = dev_id;
	struct regmap *regs = ssi->regs;
369
	__be32 sisr;
370
	__be32 sisr2;
371

372
	regmap_read(regs, REG_SSI_SISR, &sisr);
373

374
	sisr2 = sisr & ssi->soc->sisr_write_mask;
375 376
	/* Clear the bits that we set */
	if (sisr2)
377
		regmap_write(regs, REG_SSI_SISR, sisr2);
378

379
	fsl_ssi_dbg_isr(&ssi->dbg_stats, sisr);
380

381
	return IRQ_HANDLED;
382 383
}

N
Nicolin Chen 已提交
384 385
/**
 * Enable or disable all rx/tx config flags at once
386
 */
387
static void fsl_ssi_rxtx_config(struct fsl_ssi *ssi, bool enable)
388
{
389
	struct regmap *regs = ssi->regs;
390
	struct fsl_ssi_regvals *vals = ssi->regvals;
391 392

	if (enable) {
393
		regmap_update_bits(regs, REG_SSI_SIER,
394 395
				   vals[RX].sier | vals[TX].sier,
				   vals[RX].sier | vals[TX].sier);
396
		regmap_update_bits(regs, REG_SSI_SRCR,
397 398
				   vals[RX].srcr | vals[TX].srcr,
				   vals[RX].srcr | vals[TX].srcr);
399
		regmap_update_bits(regs, REG_SSI_STCR,
400 401
				   vals[RX].stcr | vals[TX].stcr,
				   vals[RX].stcr | vals[TX].stcr);
402
	} else {
403
		regmap_update_bits(regs, REG_SSI_SRCR,
404
				   vals[RX].srcr | vals[TX].srcr, 0);
405
		regmap_update_bits(regs, REG_SSI_STCR,
406
				   vals[RX].stcr | vals[TX].stcr, 0);
407
		regmap_update_bits(regs, REG_SSI_SIER,
408
				   vals[RX].sier | vals[TX].sier, 0);
409 410 411
	}
}

N
Nicolin Chen 已提交
412 413
/**
 * Clear remaining data in the FIFO to avoid dirty data or channel slipping
414
 */
415
static void fsl_ssi_fifo_clear(struct fsl_ssi *ssi, bool is_rx)
416
{
417 418 419 420
	bool tx = !is_rx;

	regmap_update_bits(ssi->regs, REG_SSI_SOR,
			   SSI_SOR_xX_CLR(tx), SSI_SOR_xX_CLR(tx));
421 422
}

N
Nicolin Chen 已提交
423
/**
424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
 * Calculate the bits that have to be disabled for the current stream that is
 * getting disabled. This keeps the bits enabled that are necessary for the
 * second stream to work if 'stream_active' is true.
 *
 * Detailed calculation:
 * These are the values that need to be active after disabling. For non-active
 * second stream, this is 0:
 *	vals_stream * !!stream_active
 *
 * The following computes the overall differences between the setup for the
 * to-disable stream and the active stream, a simple XOR:
 *	vals_disable ^ (vals_stream * !!(stream_active))
 *
 * The full expression adds a mask on all values we care about
 */
#define fsl_ssi_disable_val(vals_disable, vals_stream, stream_active) \
	((vals_disable) & \
	 ((vals_disable) ^ ((vals_stream) * (u32)!!(stream_active))))

N
Nicolin Chen 已提交
443 444
/**
 * Enable or disable SSI configuration.
445
 */
446
static void fsl_ssi_config(struct fsl_ssi *ssi, bool enable,
447
			   struct fsl_ssi_regvals *vals)
448
{
449
	int dir = (&ssi->regvals[TX] == vals) ? TX : RX;
450
	struct regmap *regs = ssi->regs;
451
	struct fsl_ssi_regvals *avals;
M
Markus Pargmann 已提交
452
	int nr_active_streams;
453 454
	int keep_active;

455 456
	nr_active_streams = !!(ssi->streams & BIT(TX)) +
			    !!(ssi->streams & BIT(RX));
M
Markus Pargmann 已提交
457

458 459 460 461
	if (nr_active_streams - 1 > 0)
		keep_active = 1;
	else
		keep_active = 0;
462

N
Nicolin Chen 已提交
463
	/* Get the opposite direction to keep its values untouched */
464 465
	if (&ssi->regvals[RX] == vals)
		avals = &ssi->regvals[TX];
466
	else
467
		avals = &ssi->regvals[RX];
468 469

	if (!enable) {
N
Nicolin Chen 已提交
470 471 472 473
		/*
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
		 */
474
		u32 scr = fsl_ssi_disable_val(vals->scr, avals->scr,
475
					      keep_active);
N
Nicolin Chen 已提交
476
		/* Safely disable SCR register for the stream */
477
		regmap_update_bits(regs, REG_SSI_SCR, scr, 0);
478 479 480

		/* Log the disabled stream to the mask */
		ssi->streams &= ~BIT(dir);
481 482 483
	}

	/*
N
Nicolin Chen 已提交
484 485 486 487
	 * For cases where online configuration is not supported,
	 * 1) Enable all necessary bits of both streams when 1st stream starts
	 *    even if the opposite stream will not start
	 * 2) Disable all remaining bits of both streams when last stream ends
488
	 */
489
	if (ssi->soc->offline_config) {
490
		if ((enable && !nr_active_streams) || (!enable && !keep_active))
491
			fsl_ssi_rxtx_config(ssi, enable);
492 493 494 495

		goto config_done;
	}

N
Nicolin Chen 已提交
496
	/* Online configure single direction while SSI is running */
497
	if (enable) {
498
		fsl_ssi_fifo_clear(ssi, vals->scr & SSI_SCR_RE);
499

500 501 502
		regmap_update_bits(regs, REG_SSI_SRCR, vals->srcr, vals->srcr);
		regmap_update_bits(regs, REG_SSI_STCR, vals->stcr, vals->stcr);
		regmap_update_bits(regs, REG_SSI_SIER, vals->sier, vals->sier);
503 504 505 506 507 508
	} else {
		u32 sier;
		u32 srcr;
		u32 stcr;

		/*
N
Nicolin Chen 已提交
509 510
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
511
		 */
512
		sier = fsl_ssi_disable_val(vals->sier, avals->sier,
513
					   keep_active);
514
		srcr = fsl_ssi_disable_val(vals->srcr, avals->srcr,
515
					   keep_active);
516
		stcr = fsl_ssi_disable_val(vals->stcr, avals->stcr,
517
					   keep_active);
518

N
Nicolin Chen 已提交
519
		/* Safely disable other control registers for the stream */
520 521 522
		regmap_update_bits(regs, REG_SSI_SRCR, srcr, 0);
		regmap_update_bits(regs, REG_SSI_STCR, stcr, 0);
		regmap_update_bits(regs, REG_SSI_SIER, sier, 0);
523 524 525 526
	}

config_done:
	/* Enabling of subunits is done after configuration */
527
	if (enable) {
N
Nicolin Chen 已提交
528 529 530 531 532 533
		/*
		 * Start DMA before setting TE to avoid FIFO underrun
		 * which may cause a channel slip or a channel swap
		 *
		 * TODO: FIQ cases might also need this upon testing
		 */
534
		if (ssi->use_dma && (vals->scr & SSI_SCR_TE)) {
535 536
			int i;
			int max_loop = 100;
N
Nicolin Chen 已提交
537 538

			/* Enable SSI first to send TX DMA request */
539
			regmap_update_bits(regs, REG_SSI_SCR,
540
					   SSI_SCR_SSIEN, SSI_SCR_SSIEN);
N
Nicolin Chen 已提交
541 542

			/* Busy wait until TX FIFO not empty -- DMA working */
543 544
			for (i = 0; i < max_loop; i++) {
				u32 sfcsr;
545 546
				regmap_read(regs, REG_SSI_SFCSR, &sfcsr);
				if (SSI_SFCSR_TFCNT0(sfcsr))
547 548 549
					break;
			}
			if (i == max_loop) {
550
				dev_err(ssi->dev,
551 552 553
					"Timeout waiting TX FIFO filling\n");
			}
		}
N
Nicolin Chen 已提交
554
		/* Enable all remaining bits */
555
		regmap_update_bits(regs, REG_SSI_SCR, vals->scr, vals->scr);
556 557 558

		/* Log the enabled stream to the mask */
		ssi->streams |= BIT(dir);
559
	}
560 561
}

562
static void fsl_ssi_rx_config(struct fsl_ssi *ssi, bool enable)
563
{
564
	fsl_ssi_config(ssi, enable, &ssi->regvals[RX]);
565 566
}

567
static void fsl_ssi_tx_ac97_saccst_setup(struct fsl_ssi *ssi)
568
{
569
	struct regmap *regs = ssi->regs;
570 571

	/* no SACC{ST,EN,DIS} regs on imx21-class SSI */
572
	if (!ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
573
		/* Disable all channel slots */
574
		regmap_write(regs, REG_SSI_SACCDIS, 0xff);
N
Nicolin Chen 已提交
575
		/* Enable slots 3 & 4 -- PCM Playback Left & Right channels */
576
		regmap_write(regs, REG_SSI_SACCEN, 0x300);
577 578 579
	}
}

580
static void fsl_ssi_tx_config(struct fsl_ssi *ssi, bool enable)
581
{
582
	/*
N
Nicolin Chen 已提交
583 584 585
	 * SACCST might be modified via AC Link by a CODEC if it sends
	 * extra bits in their SLOTREQ requests, which'll accidentally
	 * send valid data to slots other than normal playback slots.
586
	 *
N
Nicolin Chen 已提交
587
	 * To be safe, configure SACCST right before TX starts.
588
	 */
589 590
	if (enable && fsl_ssi_is_ac97(ssi))
		fsl_ssi_tx_ac97_saccst_setup(ssi);
591

592
	fsl_ssi_config(ssi, enable, &ssi->regvals[TX]);
593 594
}

N
Nicolin Chen 已提交
595 596
/**
 * Cache critical bits of SIER, SRCR, STCR and SCR to later set them safely
597
 */
598
static void fsl_ssi_setup_regvals(struct fsl_ssi *ssi)
599
{
600
	struct fsl_ssi_regvals *vals = ssi->regvals;
601

602 603 604 605 606 607
	vals[RX].sier = SSI_SIER_RFF0_EN;
	vals[RX].srcr = SSI_SRCR_RFEN0;
	vals[RX].scr = 0;
	vals[TX].sier = SSI_SIER_TFE0_EN;
	vals[TX].stcr = SSI_STCR_TFEN0;
	vals[TX].scr = 0;
608

N
Nicolin Chen 已提交
609
	/* AC97 has already enabled SSIEN, RE and TE, so ignore them */
610
	if (!fsl_ssi_is_ac97(ssi)) {
611 612
		vals[RX].scr = SSI_SCR_SSIEN | SSI_SCR_RE;
		vals[TX].scr = SSI_SCR_SSIEN | SSI_SCR_TE;
613 614
	}

615
	if (ssi->use_dma) {
616 617
		vals[RX].sier |= SSI_SIER_RDMAE;
		vals[TX].sier |= SSI_SIER_TDMAE;
618
	} else {
619 620
		vals[RX].sier |= SSI_SIER_RIE;
		vals[TX].sier |= SSI_SIER_TIE;
621 622
	}

623 624
	vals[RX].sier |= FSLSSI_SIER_DBG_RX_FLAGS;
	vals[TX].sier |= FSLSSI_SIER_DBG_TX_FLAGS;
625 626
}

627
static void fsl_ssi_setup_ac97(struct fsl_ssi *ssi)
628
{
629
	struct regmap *regs = ssi->regs;
630

N
Nicolin Chen 已提交
631
	/* Setup the clock control register */
632 633
	regmap_write(regs, REG_SSI_STCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
	regmap_write(regs, REG_SSI_SRCCR, SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
634

N
Nicolin Chen 已提交
635
	/* Enable AC97 mode and startup the SSI */
636
	regmap_write(regs, REG_SSI_SACNT, SSI_SACNT_AC97EN | SSI_SACNT_FV);
637

N
Nicolin Chen 已提交
638
	/* AC97 has to communicate with codec before starting a stream */
639
	regmap_update_bits(regs, REG_SSI_SCR,
640 641
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE,
			   SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE);
642

643
	regmap_write(regs, REG_SSI_SOR, SSI_SOR_WAIT(3));
644 645
}

646 647
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
648 649
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
650
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
651 652
	int ret;

653
	ret = clk_prepare_enable(ssi->clk);
654 655
	if (ret)
		return ret;
656

N
Nicolin Chen 已提交
657 658
	/*
	 * When using dual fifo mode, it is safer to ensure an even period
659 660 661 662
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
663
	if (ssi->use_dual_fifo)
664
		snd_pcm_hw_constraint_step(substream->runtime, 0,
665
					   SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
666

667 668 669
	return 0;
}

670
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
671
			     struct snd_soc_dai *dai)
672 673
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
674
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
675

676
	clk_disable_unprepare(ssi->clk);
677 678
}

679
/**
N
Nicolin Chen 已提交
680
 * Configure Digital Audio Interface bit clock
681 682 683 684
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
685 686
 * freq: Output BCLK frequency = samplerate * slots * slot_width
 *       (In 2-channel I2S Master mode, slot_width is fixed 32)
687
 */
688
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
689
			    struct snd_soc_dai *dai,
690
			    struct snd_pcm_hw_params *hw_params)
691
{
692
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
693
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
694 695
	struct regmap *regs = ssi->regs;
	int synchronous = ssi->cpu_dai_drv.symmetric_rates, ret;
696
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
697
	unsigned long clkrate, baudrate, tmprate;
698 699
	unsigned int slots = params_channels(hw_params);
	unsigned int slot_width = 32;
700
	u64 sub, savesub = 100000;
701
	unsigned int freq;
702
	bool baudclk_is_used;
703

704
	/* Override slots and slot_width if being specifically set... */
705 706
	if (ssi->slots)
		slots = ssi->slots;
707
	/* ...but keep 32 bits if slots is 2 -- I2S Master mode */
708 709
	if (ssi->slot_width && slots != 2)
		slot_width = ssi->slot_width;
710 711 712

	/* Generate bit clock based on the slot number and slot width */
	freq = slots * slot_width * params_rate(hw_params);
713 714

	/* Don't apply it to any non-baudclk circumstance */
715
	if (IS_ERR(ssi->baudclk))
716 717
		return -EINVAL;

718 719 720 721
	/*
	 * Hardware limitation: The bclk rate must be
	 * never greater than 1/5 IPG clock rate
	 */
722
	if (freq * 5 > clk_get_rate(ssi->clk)) {
723
		dev_err(dai->dev, "bitclk > ipgclk / 5\n");
724 725 726
		return -EINVAL;
	}

727
	baudclk_is_used = ssi->baudclk_streams & ~(BIT(substream->stream));
728

729 730 731 732 733 734 735
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
736
		tmprate = freq * factor * (i + 1);
737 738

		if (baudclk_is_used)
739
			clkrate = clk_get_rate(ssi->baudclk);
740
		else
741
			clkrate = clk_round_rate(ssi->baudclk, tmprate);
742

743 744
		clkrate /= factor;
		afreq = clkrate / (i + 1);
745 746 747 748 749 750 751 752 753 754 755 756 757 758

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

759
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
760 761 762 763 764 765 766 767 768 769 770 771
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
772
		dev_err(dai->dev, "failed to handle the required sysclk\n");
773 774 775
		return -EINVAL;
	}

776 777
	stccr = SSI_SxCCR_PM(pm + 1) | (div2 ? SSI_SxCCR_DIV2 : 0) |
		(psr ? SSI_SxCCR_PSR : 0);
778
	mask = SSI_SxCCR_PM_MASK | SSI_SxCCR_DIV2 | SSI_SxCCR_PSR;
779

780 781 782
	/* STCCR is used for RX in synchronous mode */
	tx2 = tx || synchronous;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), mask, stccr);
783

784
	if (!baudclk_is_used) {
785
		ret = clk_set_rate(ssi->baudclk, baudrate);
786
		if (ret) {
787
			dev_err(dai->dev, "failed to set baudclk rate\n");
788 789 790 791 792 793 794
			return -EINVAL;
		}
	}

	return 0;
}

795
/**
N
Nicolin Chen 已提交
796
 * Configure SSI based on PCM hardware parameters
797
 *
N
Nicolin Chen 已提交
798 799 800 801 802 803 804
 * Notes:
 * 1) SxCCR.WL bits are critical bits that require SSI to be temporarily
 *    disabled on offline_config SoCs. Even for online configurable SoCs
 *    running in synchronous mode (both TX and RX use STCCR), it is not
 *    safe to re-configure them when both two streams start running.
 * 2) SxCCR.PM, SxCCR.DIV2 and SxCCR.PSR bits will be configured in the
 *    fsl_ssi_set_bclk() if SSI is the DAI clock master.
805
 */
806
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
807
			     struct snd_pcm_hw_params *hw_params,
808
			     struct snd_soc_dai *dai)
809
{
810
	bool tx2, tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
811
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
812
	struct regmap *regs = ssi->regs;
813
	unsigned int channels = params_channels(hw_params);
814
	unsigned int sample_size = params_width(hw_params);
815
	u32 wl = SSI_SxCCR_WL(sample_size);
816
	int ret;
817
	u32 scr;
M
Markus Pargmann 已提交
818 819
	int enabled;

820 821
	regmap_read(regs, REG_SSI_SCR, &scr);
	enabled = scr & SSI_SCR_SSIEN;
822

823
	/*
N
Nicolin Chen 已提交
824 825 826 827
	 * SSI is properly configured if it is enabled and running in
	 * the synchronous mode; Note that AC97 mode is an exception
	 * that should set separate configurations for STCCR and SRCCR
	 * despite running in the synchronous mode.
828
	 */
829
	if (enabled && ssi->cpu_dai_drv.symmetric_rates)
830
		return 0;
831

832
	if (fsl_ssi_is_i2s_master(ssi)) {
833
		ret = fsl_ssi_set_bclk(substream, dai, hw_params);
834 835
		if (ret)
			return ret;
836 837

		/* Do not enable the clock if it is already enabled */
838 839
		if (!(ssi->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi->baudclk);
840 841 842
			if (ret)
				return ret;

843
			ssi->baudclk_streams |= BIT(substream->stream);
844
		}
845 846
	}

847
	if (!fsl_ssi_is_ac97(ssi)) {
N
Nicolin Chen 已提交
848
		/* Normal + Network mode to send 16-bit data in 32-bit frames */
849
		if (fsl_ssi_is_i2s_cbm_cfs(ssi) && sample_size == 16)
850 851 852 853 854
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL | SSI_SCR_NET;

		/* Use Normal mode to send mono data at 1st slot of 2 slots */
		if (channels == 1)
			ssi->i2s_net = SSI_SCR_I2S_MODE_NORMAL;
855

856
		regmap_update_bits(regs, REG_SSI_SCR,
857
				   SSI_SCR_I2S_NET_MASK, ssi->i2s_net);
858 859
	}

860
	/* In synchronous mode, the SSI uses STCCR for capture */
861 862
	tx2 = tx || ssi->cpu_dai_drv.symmetric_rates;
	regmap_update_bits(regs, REG_SSI_SxCCR(tx2), SSI_SxCCR_WL_MASK, wl);
863 864 865 866

	return 0;
}

867
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
868
			   struct snd_soc_dai *dai)
869 870
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
871
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
872

873
	if (fsl_ssi_is_i2s_master(ssi) &&
874
	    ssi->baudclk_streams & BIT(substream->stream)) {
875 876
		clk_disable_unprepare(ssi->baudclk);
		ssi->baudclk_streams &= ~BIT(substream->stream);
877 878 879 880 881
	}

	return 0;
}

882
static int _fsl_ssi_set_dai_fmt(struct device *dev,
883
				struct fsl_ssi *ssi, unsigned int fmt)
884
{
885
	struct regmap *regs = ssi->regs;
886
	u32 strcr = 0, stcr, srcr, scr, mask;
887 888
	u8 wm;

889
	ssi->dai_fmt = fmt;
890

891
	if (fsl_ssi_is_i2s_master(ssi) && IS_ERR(ssi->baudclk)) {
892
		dev_err(dev, "missing baudclk for master mode\n");
893 894 895
		return -EINVAL;
	}

896
	fsl_ssi_setup_regvals(ssi);
897

898 899
	regmap_read(regs, REG_SSI_SCR, &scr);
	scr &= ~(SSI_SCR_SYN | SSI_SCR_I2S_MODE_MASK);
N
Nicolin Chen 已提交
900
	/* Synchronize frame sync clock for TE to avoid data slipping */
901
	scr |= SSI_SCR_SYNC_TX_FS;
902

903
	mask = SSI_STCR_TXBIT0 | SSI_STCR_TFDIR | SSI_STCR_TXDIR |
904
	       SSI_STCR_TSCKP | SSI_STCR_TFSI | SSI_STCR_TFSL | SSI_STCR_TEFS;
905 906
	regmap_read(regs, REG_SSI_STCR, &stcr);
	regmap_read(regs, REG_SSI_SRCR, &srcr);
M
Markus Pargmann 已提交
907 908
	stcr &= ~mask;
	srcr &= ~mask;
909

N
Nicolin Chen 已提交
910
	/* Use Network mode as default */
911
	ssi->i2s_net = SSI_SCR_NET;
912 913
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
914
		regmap_update_bits(regs, REG_SSI_STCCR,
915
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
916
		regmap_update_bits(regs, REG_SSI_SRCCR,
917
				   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(2));
918
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
919
		case SND_SOC_DAIFMT_CBM_CFS:
920
		case SND_SOC_DAIFMT_CBS_CFS:
921
			ssi->i2s_net |= SSI_SCR_I2S_MODE_MASTER;
922 923
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
924
			ssi->i2s_net |= SSI_SCR_I2S_MODE_SLAVE;
925 926 927 928 929 930
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
931
		strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP |
932
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
933 934 935
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
936
		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP;
937 938 939
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
940
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP |
941
			 SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
942 943 944
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
945
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP | SSI_STCR_TXBIT0;
946
		break;
947
	case SND_SOC_DAIFMT_AC97:
N
Nicolin Chen 已提交
948
		/* Data on falling edge of bclk, frame high, 1clk before data */
949
		ssi->i2s_net |= SSI_SCR_I2S_MODE_NORMAL;
950
		break;
951 952 953
	default:
		return -EINVAL;
	}
954
	scr |= ssi->i2s_net;
955 956 957 958 959 960 961 962

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
963
		strcr ^= SSI_STCR_TSCKP;
964 965 966
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
967
		strcr ^= SSI_STCR_TFSI;
968 969 970
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
971 972
		strcr ^= SSI_STCR_TSCKP;
		strcr ^= SSI_STCR_TFSI;
973 974 975 976 977 978 979 980
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
N
Nicolin Chen 已提交
981
		/* Output bit and frame sync clocks */
982 983
		strcr |= SSI_STCR_TFDIR | SSI_STCR_TXDIR;
		scr |= SSI_SCR_SYS_CLK_EN;
984 985
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
N
Nicolin Chen 已提交
986
		/* Input bit or frame sync clocks */
987
		scr &= ~SSI_SCR_SYS_CLK_EN;
988
		break;
989
	case SND_SOC_DAIFMT_CBM_CFS:
N
Nicolin Chen 已提交
990
		/* Input bit clock but output frame sync clock */
991 992 993
		strcr &= ~SSI_STCR_TXDIR;
		strcr |= SSI_STCR_TFDIR;
		scr &= ~SSI_SCR_SYS_CLK_EN;
994
		break;
995
	default:
996
		if (!fsl_ssi_is_ac97(ssi))
997
			return -EINVAL;
998 999 1000 1001 1002
	}

	stcr |= strcr;
	srcr |= strcr;

N
Nicolin Chen 已提交
1003
	/* Set SYN mode and clear RXDIR bit when using SYN or AC97 mode */
1004
	if (ssi->cpu_dai_drv.symmetric_rates || fsl_ssi_is_ac97(ssi)) {
1005 1006
		srcr &= ~SSI_SRCR_RXDIR;
		scr |= SSI_SCR_SYN;
1007 1008
	}

1009 1010 1011
	regmap_write(regs, REG_SSI_STCR, stcr);
	regmap_write(regs, REG_SSI_SRCR, srcr);
	regmap_write(regs, REG_SSI_SCR, scr);
1012

1013
	wm = ssi->fifo_watermark;
1014

1015
	regmap_write(regs, REG_SSI_SFCSR,
1016 1017
		     SSI_SFCSR_TFWM0(wm) | SSI_SFCSR_RFWM0(wm) |
		     SSI_SFCSR_TFWM1(wm) | SSI_SFCSR_RFWM1(wm));
1018

1019
	if (ssi->use_dual_fifo) {
1020 1021 1022 1023 1024 1025
		regmap_update_bits(regs, REG_SSI_SRCR,
				   SSI_SRCR_RFEN1, SSI_SRCR_RFEN1);
		regmap_update_bits(regs, REG_SSI_STCR,
				   SSI_STCR_TFEN1, SSI_STCR_TFEN1);
		regmap_update_bits(regs, REG_SSI_SCR,
				   SSI_SCR_TCH_EN, SSI_SCR_TCH_EN);
1026 1027
	}

1028
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1029
		fsl_ssi_setup_ac97(ssi);
1030

1031
	return 0;
1032 1033 1034
}

/**
N
Nicolin Chen 已提交
1035
 * Configure Digital Audio Interface (DAI) Format
1036
 */
1037
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1038
{
1039
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1040

N
Nicolin Chen 已提交
1041
	/* AC97 configured DAIFMT earlier in the probe() */
1042
	if (fsl_ssi_is_ac97(ssi))
1043 1044
		return 0;

1045
	return _fsl_ssi_set_dai_fmt(dai->dev, ssi, fmt);
1046 1047 1048
}

/**
N
Nicolin Chen 已提交
1049
 * Set TDM slot number and slot width
1050
 */
1051
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *dai, u32 tx_mask,
1052
				    u32 rx_mask, int slots, int slot_width)
1053
{
1054
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1055
	struct regmap *regs = ssi->regs;
1056 1057
	u32 val;

1058 1059
	/* The word length should be 8, 10, 12, 16, 18, 20, 22 or 24 */
	if (slot_width & 1 || slot_width < 8 || slot_width > 24) {
1060
		dev_err(dai->dev, "invalid slot width: %d\n", slot_width);
1061 1062 1063
		return -EINVAL;
	}

1064
	/* The slot number should be >= 2 if using Network mode or I2S mode */
1065
	if (ssi->i2s_net && slots < 2) {
1066
		dev_err(dai->dev, "slot number should be >= 2 in I2S or NET\n");
1067 1068 1069
		return -EINVAL;
	}

1070 1071 1072 1073
	regmap_update_bits(regs, REG_SSI_STCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
	regmap_update_bits(regs, REG_SSI_SRCCR,
			   SSI_SxCCR_DC_MASK, SSI_SxCCR_DC(slots));
1074

1075
	/* Save the SCR register value */
1076
	regmap_read(regs, REG_SSI_SCR, &val);
N
Nicolin Chen 已提交
1077
	/* Temporarily enable SSI to allow SxMSKs to be configurable */
1078
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, SSI_SCR_SSIEN);
1079

1080 1081
	regmap_write(regs, REG_SSI_STMSK, ~tx_mask);
	regmap_write(regs, REG_SSI_SRMSK, ~rx_mask);
1082

N
Nicolin Chen 已提交
1083
	/* Restore the value of SSIEN bit */
1084
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, val);
1085

1086 1087
	ssi->slot_width = slot_width;
	ssi->slots = slots;
1088

1089 1090 1091
	return 0;
}

1092
/**
N
Nicolin Chen 已提交
1093
 * Start or stop SSI and corresponding DMA transaction.
1094 1095 1096 1097
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1098 1099
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1100 1101
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1102 1103
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
	struct regmap *regs = ssi->regs;
1104

1105 1106
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1107
	case SNDRV_PCM_TRIGGER_RESUME:
1108
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1109
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1110
			fsl_ssi_tx_config(ssi, true);
1111
		else
1112
			fsl_ssi_rx_config(ssi, true);
1113 1114 1115
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1116
	case SNDRV_PCM_TRIGGER_SUSPEND:
1117 1118
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1119
			fsl_ssi_tx_config(ssi, false);
1120
		else
1121
			fsl_ssi_rx_config(ssi, false);
1122 1123 1124 1125 1126 1127
		break;

	default:
		return -EINVAL;
	}

N
Nicolin Chen 已提交
1128
	/* Clear corresponding FIFO */
1129
	if (fsl_ssi_is_ac97(ssi)) {
1130
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1131
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_TX_CLR);
1132
		else
1133
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_RX_CLR);
1134
	}
1135

1136 1137 1138
	return 0;
}

1139 1140
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
1141
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1142

1143 1144 1145
	if (ssi->soc->imx && ssi->use_dma) {
		dai->playback_dma_data = &ssi->dma_params_tx;
		dai->capture_dma_data = &ssi->dma_params_rx;
1146 1147 1148 1149 1150
	}

	return 0;
}

1151
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1152 1153 1154 1155 1156 1157 1158
	.startup = fsl_ssi_startup,
	.shutdown = fsl_ssi_shutdown,
	.hw_params = fsl_ssi_hw_params,
	.hw_free = fsl_ssi_hw_free,
	.set_fmt = fsl_ssi_set_dai_fmt,
	.set_tdm_slot = fsl_ssi_set_dai_tdm_slot,
	.trigger = fsl_ssi_trigger,
1159 1160
};

1161
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1162
	.probe = fsl_ssi_dai_probe,
1163
	.playback = {
1164
		.stream_name = "CPU-Playback",
1165
		.channels_min = 1,
1166
		.channels_max = 32,
1167
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1168 1169 1170
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1171
		.stream_name = "CPU-Capture",
1172
		.channels_min = 1,
1173
		.channels_max = 32,
1174
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1175 1176
		.formats = FSLSSI_I2S_FORMATS,
	},
1177
	.ops = &fsl_ssi_dai_ops,
1178 1179
};

1180
static const struct snd_soc_component_driver fsl_ssi_component = {
1181
	.name = "fsl-ssi",
1182 1183
};

1184
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1185
	.bus_control = true,
1186
	.probe = fsl_ssi_dai_probe,
1187 1188 1189 1190 1191
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
1192
		.formats = SNDRV_PCM_FMTBIT_S16 | SNDRV_PCM_FMTBIT_S20,
1193 1194 1195 1196 1197 1198
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
1199 1200
		/* 16-bit capture is broken (errata ERR003778) */
		.formats = SNDRV_PCM_FMTBIT_S20,
1201
	},
1202
	.ops = &fsl_ssi_dai_ops,
1203 1204
};

1205
static struct fsl_ssi *fsl_ac97_data;
1206

1207
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1208
			       unsigned short val)
1209
{
M
Markus Pargmann 已提交
1210
	struct regmap *regs = fsl_ac97_data->regs;
1211 1212
	unsigned int lreg;
	unsigned int lval;
1213
	int ret;
1214 1215 1216 1217

	if (reg > 0x7f)
		return;

1218 1219
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1220 1221 1222 1223
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
1224
		goto ret_unlock;
1225
	}
1226 1227

	lreg = reg <<  12;
1228
	regmap_write(regs, REG_SSI_SACADD, lreg);
1229 1230

	lval = val << 4;
1231
	regmap_write(regs, REG_SSI_SACDAT, lval);
1232

1233 1234
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_WR);
1235
	udelay(100);
1236 1237

	clk_disable_unprepare(fsl_ac97_data->clk);
1238 1239 1240

ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1241 1242
}

1243
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1244
					unsigned short reg)
1245
{
M
Markus Pargmann 已提交
1246
	struct regmap *regs = fsl_ac97_data->regs;
1247
	unsigned short val = 0;
M
Markus Pargmann 已提交
1248
	u32 reg_val;
1249
	unsigned int lreg;
1250 1251
	int ret;

1252 1253
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1254 1255
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
1256
		pr_err("ac97 read clk_prepare_enable failed: %d\n", ret);
1257
		goto ret_unlock;
1258
	}
1259 1260

	lreg = (reg & 0x7f) <<  12;
1261
	regmap_write(regs, REG_SSI_SACADD, lreg);
1262 1263
	regmap_update_bits(regs, REG_SSI_SACNT,
			   SSI_SACNT_RDWR_MASK, SSI_SACNT_RD);
1264 1265 1266

	udelay(100);

1267
	regmap_read(regs, REG_SSI_SACDAT, &reg_val);
M
Markus Pargmann 已提交
1268
	val = (reg_val >> 4) & 0xffff;
1269

1270 1271
	clk_disable_unprepare(fsl_ac97_data->clk);

1272 1273
ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1274 1275 1276 1277
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
1278 1279
	.read = fsl_ssi_ac97_read,
	.write = fsl_ssi_ac97_write,
1280 1281
};

1282
/**
1283
 * Make every character in a string lower-case
1284
 */
1285 1286
static void make_lowercase(char *s)
{
1287 1288 1289 1290
	if (!s)
		return;
	for (; *s; s++)
		*s = tolower(*s);
1291 1292
}

1293
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1294
			     struct fsl_ssi *ssi, void __iomem *iomem)
1295 1296
{
	struct device_node *np = pdev->dev.of_node;
1297
	struct device *dev = &pdev->dev;
1298
	u32 dmas[4];
1299 1300
	int ret;

N
Nicolin Chen 已提交
1301
	/* Backward compatible for a DT without ipg clock name assigned */
1302
	if (ssi->has_ipg_clk_name)
1303
		ssi->clk = devm_clk_get(dev, "ipg");
1304
	else
1305
		ssi->clk = devm_clk_get(dev, NULL);
1306 1307
	if (IS_ERR(ssi->clk)) {
		ret = PTR_ERR(ssi->clk);
1308
		dev_err(dev, "failed to get clock: %d\n", ret);
1309 1310 1311
		return ret;
	}

N
Nicolin Chen 已提交
1312
	/* Enable the clock since regmap will not handle it in this case */
1313 1314
	if (!ssi->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi->clk);
1315
		if (ret) {
1316
			dev_err(dev, "clk_prepare_enable failed: %d\n", ret);
1317 1318
			return ret;
		}
1319 1320
	}

N
Nicolin Chen 已提交
1321
	/* Do not error out for slave cases that live without a baud clock */
1322
	ssi->baudclk = devm_clk_get(dev, "baud");
1323
	if (IS_ERR(ssi->baudclk))
1324
		dev_dbg(dev, "failed to get baud clock: %ld\n",
1325
			 PTR_ERR(ssi->baudclk));
1326

1327 1328
	ssi->dma_params_tx.maxburst = ssi->dma_maxburst;
	ssi->dma_params_rx.maxburst = ssi->dma_maxburst;
1329 1330
	ssi->dma_params_tx.addr = ssi->ssi_phys + REG_SSI_STX0;
	ssi->dma_params_rx.addr = ssi->ssi_phys + REG_SSI_SRX0;
1331

N
Nicolin Chen 已提交
1332
	/* Set to dual FIFO mode according to the SDMA sciprt */
1333
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1334 1335
	if (ssi->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
		ssi->use_dual_fifo = true;
N
Nicolin Chen 已提交
1336 1337 1338
		/*
		 * Use even numbers to avoid channel swap due to SDMA
		 * script design
1339
		 */
1340 1341
		ssi->dma_params_tx.maxburst &= ~0x1;
		ssi->dma_params_rx.maxburst &= ~0x1;
1342 1343
	}

1344
	if (!ssi->use_dma) {
1345
		/*
N
Nicolin Chen 已提交
1346 1347
		 * Some boards use an incompatible codec. Use imx-fiq-pcm-audio
		 * to get it working, as DMA is not possible in this situation.
1348
		 */
1349 1350 1351 1352
		ssi->fiq_params.irq = ssi->irq;
		ssi->fiq_params.base = iomem;
		ssi->fiq_params.dma_params_rx = &ssi->dma_params_rx;
		ssi->fiq_params.dma_params_tx = &ssi->dma_params_tx;
1353

1354
		ret = imx_pcm_fiq_init(pdev, &ssi->fiq_params);
1355 1356 1357
		if (ret)
			goto error_pcm;
	} else {
1358
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1359 1360 1361 1362
		if (ret)
			goto error_pcm;
	}

1363
	return 0;
1364 1365

error_pcm:
1366 1367
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1368

1369
	return ret;
1370 1371
}

1372
static void fsl_ssi_imx_clean(struct platform_device *pdev, struct fsl_ssi *ssi)
1373
{
1374
	if (!ssi->use_dma)
1375
		imx_pcm_fiq_exit(pdev);
1376 1377
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1378 1379
}

1380
static int fsl_ssi_probe(struct platform_device *pdev)
1381
{
1382
	struct fsl_ssi *ssi;
1383
	int ret = 0;
1384
	struct device_node *np = pdev->dev.of_node;
1385
	struct device *dev = &pdev->dev;
1386
	const struct of_device_id *of_id;
1387
	const char *p, *sprop;
1388
	const __be32 *iprop;
1389
	struct resource *res;
M
Markus Pargmann 已提交
1390
	void __iomem *iomem;
1391
	char name[64];
1392
	struct regmap_config regconfig = fsl_ssi_regconfig;
1393

1394
	of_id = of_match_device(fsl_ssi_ids, dev);
1395
	if (!of_id || !of_id->data)
1396 1397
		return -EINVAL;

1398
	ssi = devm_kzalloc(dev, sizeof(*ssi), GFP_KERNEL);
1399
	if (!ssi)
1400
		return -ENOMEM;
1401

1402
	ssi->soc = of_id->data;
1403
	ssi->dev = dev;
1404

N
Nicolin Chen 已提交
1405
	/* Check if being used in AC97 mode */
1406 1407 1408
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
1409
			ssi->dai_fmt = SND_SOC_DAIFMT_AC97;
1410 1411
	}

N
Nicolin Chen 已提交
1412
	/* Select DMA or FIQ */
1413
	ssi->use_dma = !of_property_read_bool(np, "fsl,fiq-stream-filter");
1414

1415 1416
	if (fsl_ssi_is_ac97(ssi)) {
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_ac97_dai,
1417
		       sizeof(fsl_ssi_ac97_dai));
1418
		fsl_ac97_data = ssi;
1419
	} else {
1420
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_dai_template,
1421 1422
		       sizeof(fsl_ssi_dai_template));
	}
1423
	ssi->cpu_dai_drv.name = dev_name(dev);
1424

1425
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1426
	iomem = devm_ioremap_resource(dev, res);
1427 1428
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
1429
	ssi->ssi_phys = res->start;
M
Markus Pargmann 已提交
1430

1431
	if (ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
1432
		/* No SACC{ST,EN,DIS} regs in imx21-class SSI */
1433
		regconfig.max_register = REG_SSI_SRMSK;
1434
		regconfig.num_reg_defaults_raw =
1435
			REG_SSI_SRMSK / sizeof(uint32_t) + 1;
1436 1437
	}

1438 1439
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
1440
		ssi->has_ipg_clk_name = false;
1441
		ssi->regs = devm_regmap_init_mmio(dev, iomem, &regconfig);
1442
	} else {
1443
		ssi->has_ipg_clk_name = true;
1444 1445
		ssi->regs = devm_regmap_init_mmio_clk(dev, "ipg", iomem,
						      &regconfig);
1446
	}
1447
	if (IS_ERR(ssi->regs)) {
1448
		dev_err(dev, "failed to init register map\n");
1449
		return PTR_ERR(ssi->regs);
M
Markus Pargmann 已提交
1450
	}
1451

1452 1453
	ssi->irq = platform_get_irq(pdev, 0);
	if (ssi->irq < 0) {
1454
		dev_err(dev, "no irq for node %s\n", pdev->name);
1455
		return ssi->irq;
1456 1457
	}

N
Nicolin Chen 已提交
1458
	/* Set software limitations for synchronous mode */
1459
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1460 1461 1462
		if (!fsl_ssi_is_ac97(ssi)) {
			ssi->cpu_dai_drv.symmetric_rates = 1;
			ssi->cpu_dai_drv.symmetric_samplebits = 1;
1463
		}
1464

1465
		ssi->cpu_dai_drv.symmetric_channels = 1;
1466
	}
1467

N
Nicolin Chen 已提交
1468
	/* Fetch FIFO depth; Set to 8 for older DT without this property */
1469 1470
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1471
		ssi->fifo_depth = be32_to_cpup(iprop);
1472
	else
1473
		ssi->fifo_depth = 8;
1474

1475
	/*
N
Nicolin Chen 已提交
1476
	 * Configure TX and RX DMA watermarks -- when to send a DMA request
1477
	 *
N
Nicolin Chen 已提交
1478 1479
	 * Values should be tested to avoid FIFO under/over run. Set maxburst
	 * to fifo_watermark to maxiumize DMA transaction to reduce overhead.
1480
	 */
1481
	switch (ssi->fifo_depth) {
1482 1483
	case 15:
		/*
N
Nicolin Chen 已提交
1484 1485 1486 1487 1488 1489
		 * Set to 8 as a balanced configuration -- When TX FIFO has 8
		 * empty slots, send a DMA request to fill these 8 slots. The
		 * remaining 7 slots should be able to allow DMA to finish the
		 * transaction before TX FIFO underruns; Same applies to RX.
		 *
		 * Tested with cases running at 48kHz @ 16 bits x 16 channels
1490
		 */
1491 1492
		ssi->fifo_watermark = 8;
		ssi->dma_maxburst = 8;
1493 1494 1495
		break;
	case 8:
	default:
N
Nicolin Chen 已提交
1496
		/* Safely use old watermark configurations for older chips */
1497 1498
		ssi->fifo_watermark = ssi->fifo_depth - 2;
		ssi->dma_maxburst = ssi->fifo_depth - 2;
1499 1500 1501
		break;
	}

1502
	dev_set_drvdata(dev, ssi);
1503

1504 1505
	if (ssi->soc->imx) {
		ret = fsl_ssi_imx_probe(pdev, ssi, iomem);
1506
		if (ret)
F
Fabio Estevam 已提交
1507
			return ret;
1508 1509
	}

1510 1511
	if (fsl_ssi_is_ac97(ssi)) {
		mutex_init(&ssi->ac97_reg_lock);
1512 1513
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
1514
			dev_err(dev, "failed to set AC'97 ops\n");
1515 1516 1517 1518
			goto error_ac97_ops;
		}
	}

1519
	ret = devm_snd_soc_register_component(dev, &fsl_ssi_component,
1520
					      &ssi->cpu_dai_drv, 1);
1521
	if (ret) {
1522
		dev_err(dev, "failed to register DAI: %d\n", ret);
1523 1524 1525
		goto error_asoc_register;
	}

1526
	if (ssi->use_dma) {
1527 1528
		ret = devm_request_irq(dev, ssi->irq, fsl_ssi_isr, 0,
				       dev_name(dev), ssi);
1529
		if (ret < 0) {
1530
			dev_err(dev, "failed to claim irq %u\n", ssi->irq);
1531
			goto error_asoc_register;
1532
		}
1533 1534
	}

1535
	ret = fsl_ssi_debugfs_create(&ssi->dbg_stats, dev);
1536
	if (ret)
1537
		goto error_asoc_register;
1538

N
Nicolin Chen 已提交
1539
	/* Bypass it if using newer DT bindings of ASoC machine drivers */
1540
	if (!of_get_property(np, "codec-handle", NULL))
1541 1542
		goto done;

N
Nicolin Chen 已提交
1543 1544 1545 1546
	/*
	 * Backward compatible for older bindings by manually triggering the
	 * machine driver's probe(). Use /compatible property, including the
	 * address of CPU DAI driver structure, as the name of machine driver.
1547
	 */
1548 1549
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1550 1551 1552 1553 1554 1555
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

1556
	ssi->pdev = platform_device_register_data(dev, name, 0, NULL, 0);
1557 1558
	if (IS_ERR(ssi->pdev)) {
		ret = PTR_ERR(ssi->pdev);
1559
		dev_err(dev, "failed to register platform: %d\n", ret);
1560
		goto error_sound_card;
M
Mark Brown 已提交
1561
	}
1562

1563
done:
1564
	if (ssi->dai_fmt)
1565
		_fsl_ssi_set_dai_fmt(dev, ssi, ssi->dai_fmt);
1566

1567
	if (fsl_ssi_is_ac97(ssi)) {
1568 1569 1570 1571
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
1572
			dev_err(dev, "failed to get SSI index property\n");
1573 1574 1575
			goto error_sound_card;
		}

1576 1577
		ssi->pdev = platform_device_register_data(NULL, "ac97-codec",
							  ssi_idx, NULL, 0);
1578 1579
		if (IS_ERR(ssi->pdev)) {
			ret = PTR_ERR(ssi->pdev);
1580
			dev_err(dev,
1581 1582 1583 1584 1585 1586
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1587
	return 0;
1588

1589
error_sound_card:
1590
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1591
error_asoc_register:
1592
	if (fsl_ssi_is_ac97(ssi))
1593 1594
		snd_soc_set_ac97_ops(NULL);
error_ac97_ops:
1595 1596
	if (fsl_ssi_is_ac97(ssi))
		mutex_destroy(&ssi->ac97_reg_lock);
1597

1598 1599
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1600

1601
	return ret;
1602 1603
}

1604
static int fsl_ssi_remove(struct platform_device *pdev)
1605
{
1606
	struct fsl_ssi *ssi = dev_get_drvdata(&pdev->dev);
1607

1608
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1609

1610 1611
	if (ssi->pdev)
		platform_device_unregister(ssi->pdev);
1612

1613 1614
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1615

1616
	if (fsl_ssi_is_ac97(ssi)) {
1617
		snd_soc_set_ac97_ops(NULL);
1618
		mutex_destroy(&ssi->ac97_reg_lock);
1619
	}
1620

1621
	return 0;
1622
}
1623

1624 1625 1626
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
1627 1628
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1629

1630 1631
	regmap_read(regs, REG_SSI_SFCSR, &ssi->regcache_sfcsr);
	regmap_read(regs, REG_SSI_SACNT, &ssi->regcache_sacnt);
1632 1633 1634 1635 1636 1637 1638 1639 1640

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
1641 1642
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1643 1644 1645

	regcache_cache_only(regs, false);

1646
	regmap_update_bits(regs, REG_SSI_SFCSR,
1647 1648 1649
			   SSI_SFCSR_RFWM1_MASK | SSI_SFCSR_TFWM1_MASK |
			   SSI_SFCSR_RFWM0_MASK | SSI_SFCSR_TFWM0_MASK,
			   ssi->regcache_sfcsr);
1650
	regmap_write(regs, REG_SSI_SACNT, ssi->regcache_sacnt);
1651 1652 1653 1654 1655 1656 1657 1658 1659

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1660
static struct platform_driver fsl_ssi_driver = {
1661 1662 1663
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1664
		.pm = &fsl_ssi_pm,
1665 1666 1667 1668
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1669

1670
module_platform_driver(fsl_ssi_driver);
1671

1672
MODULE_ALIAS("platform:fsl-ssi-dai");
1673 1674
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1675
MODULE_LICENSE("GPL v2");