fsl_ssi.c 44.4 KB
Newer Older
1 2 3 4 5
/*
 * Freescale SSI ALSA SoC Digital Audio Interface (DAI) driver
 *
 * Author: Timur Tabi <timur@freescale.com>
 *
6 7 8 9 10
 * Copyright 2007-2010 Freescale Semiconductor, Inc.
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2.  This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
 *
 *
 * Some notes why imx-pcm-fiq is used instead of DMA on some boards:
 *
 * The i.MX SSI core has some nasty limitations in AC97 mode. While most
 * sane processor vendors have a FIFO per AC97 slot, the i.MX has only
 * one FIFO which combines all valid receive slots. We cannot even select
 * which slots we want to receive. The WM9712 with which this driver
 * was developed with always sends GPIO status data in slot 12 which
 * we receive in our (PCM-) data stream. The only chance we have is to
 * manually skip this data in the FIQ handler. With sampling rates different
 * from 48000Hz not every frame has valid receive data, so the ratio
 * between pcm data and GPIO status data changes. Our FIQ handler is not
 * able to handle this, hence this driver only works with 48000Hz sampling
 * rate.
 * Reading and writing AC97 registers is another challenge. The core
 * provides us status bits when the read register is updated with *another*
 * value. When we read the same register two times (and the register still
 * contains the same value) these status bits are not set. We work
 * around this by not polling these bits but only wait a fixed delay.
31 32 33
 */

#include <linux/init.h>
34
#include <linux/io.h>
35 36
#include <linux/module.h>
#include <linux/interrupt.h>
37
#include <linux/clk.h>
38
#include <linux/ctype.h>
39 40
#include <linux/device.h>
#include <linux/delay.h>
41
#include <linux/mutex.h>
42
#include <linux/slab.h>
43
#include <linux/spinlock.h>
44
#include <linux/of.h>
45 46
#include <linux/of_address.h>
#include <linux/of_irq.h>
47
#include <linux/of_platform.h>
48 49 50 51 52 53

#include <sound/core.h>
#include <sound/pcm.h>
#include <sound/pcm_params.h>
#include <sound/initval.h>
#include <sound/soc.h>
54
#include <sound/dmaengine_pcm.h>
55 56

#include "fsl_ssi.h"
57
#include "imx-pcm.h"
58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80

/**
 * FSLSSI_I2S_FORMATS: audio formats supported by the SSI
 *
 * The SSI has a limitation in that the samples must be in the same byte
 * order as the host CPU.  This is because when multiple bytes are written
 * to the STX register, the bytes and bits must be written in the same
 * order.  The STX is a shift register, so all the bits need to be aligned
 * (bit-endianness must match byte-endianness).  Processors typically write
 * the bits within a byte in the same order that the bytes of a word are
 * written in.  So if the host CPU is big-endian, then only big-endian
 * samples will be written to STX properly.
 */
#ifdef __BIG_ENDIAN
#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_BE | \
	 SNDRV_PCM_FMTBIT_S18_3BE | SNDRV_PCM_FMTBIT_S20_3BE | \
	 SNDRV_PCM_FMTBIT_S24_3BE | SNDRV_PCM_FMTBIT_S24_BE)
#else
#define FSLSSI_I2S_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE | \
	 SNDRV_PCM_FMTBIT_S18_3LE | SNDRV_PCM_FMTBIT_S20_3LE | \
	 SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S24_LE)
#endif

81 82 83 84 85 86
#define FSLSSI_SIER_DBG_RX_FLAGS (SSI_SIER_RFF0_EN | \
		SSI_SIER_RLS_EN | SSI_SIER_RFS_EN | \
		SSI_SIER_ROE0_EN | SSI_SIER_RFRC_EN)
#define FSLSSI_SIER_DBG_TX_FLAGS (SSI_SIER_TFE0_EN | \
		SSI_SIER_TLS_EN | SSI_SIER_TFS_EN | \
		SSI_SIER_TUE0_EN | SSI_SIER_TFRC_EN)
87 88 89 90

enum fsl_ssi_type {
	FSL_SSI_MCP8610,
	FSL_SSI_MX21,
91
	FSL_SSI_MX35,
92 93 94
	FSL_SSI_MX51,
};

95 96 97 98 99 100 101 102 103 104 105
struct fsl_ssi_reg_val {
	u32 sier;
	u32 srcr;
	u32 stcr;
	u32 scr;
};

struct fsl_ssi_rxtx_reg_val {
	struct fsl_ssi_reg_val rx;
	struct fsl_ssi_reg_val tx;
};
106 107 108 109

static bool fsl_ssi_readable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
110 111
	case REG_SSI_SACCEN:
	case REG_SSI_SACCDIS:
112 113 114 115 116 117 118 119 120
		return false;
	default:
		return true;
	}
}

static bool fsl_ssi_volatile_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
121 122 123 124 125 126 127 128 129 130 131 132
	case REG_SSI_STX0:
	case REG_SSI_STX1:
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SFCSR:
	case REG_SSI_SACNT:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
	case REG_SSI_SACCST:
	case REG_SSI_SOR:
133 134 135 136 137 138
		return true;
	default:
		return false;
	}
}

139 140 141
static bool fsl_ssi_precious_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
142 143 144 145 146 147
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SISR:
	case REG_SSI_SACADD:
	case REG_SSI_SACDAT:
	case REG_SSI_SATAG:
148 149 150 151 152 153
		return true;
	default:
		return false;
	}
}

154 155 156
static bool fsl_ssi_writeable_reg(struct device *dev, unsigned int reg)
{
	switch (reg) {
157 158 159
	case REG_SSI_SRX0:
	case REG_SSI_SRX1:
	case REG_SSI_SACCST:
160 161 162 163 164 165
		return false;
	default:
		return true;
	}
}

M
Markus Pargmann 已提交
166
static const struct regmap_config fsl_ssi_regconfig = {
167
	.max_register = REG_SSI_SACCDIS,
M
Markus Pargmann 已提交
168 169 170 171
	.reg_bits = 32,
	.val_bits = 32,
	.reg_stride = 4,
	.val_format_endian = REGMAP_ENDIAN_NATIVE,
172
	.num_reg_defaults_raw = REG_SSI_SACCDIS / sizeof(uint32_t) + 1,
173 174
	.readable_reg = fsl_ssi_readable_reg,
	.volatile_reg = fsl_ssi_volatile_reg,
175
	.precious_reg = fsl_ssi_precious_reg,
176
	.writeable_reg = fsl_ssi_writeable_reg,
177
	.cache_type = REGCACHE_FLAT,
M
Markus Pargmann 已提交
178
};
179

180 181
struct fsl_ssi_soc_data {
	bool imx;
182
	bool imx21regs; /* imx21-class SSI - no SACC{ST,EN,DIS} regs */
183 184 185 186
	bool offline_config;
	u32 sisr_write_mask;
};

187
/**
188
 * fsl_ssi: per-SSI private data
189
 *
N
Nicolin Chen 已提交
190
 * @regs: Pointer to the regmap registers
191
 * @irq: IRQ of this SSI
192 193 194
 * @cpu_dai_drv: CPU DAI driver for this device
 *
 * @dai_fmt: DAI configuration this device is currently used with
N
Nicolin Chen 已提交
195
 * @i2s_mode: I2S and Network mode configuration of SCR register
196
 * @use_dma: DMA is used or FIQ with stream filter
N
Nicolin Chen 已提交
197 198 199 200 201 202
 * @use_dual_fifo: DMA with support for dual FIFO mode
 * @has_ipg_clk_name: If "ipg" is in the clock name list of device tree
 * @fifo_depth: Depth of the SSI FIFOs
 * @slot_width: Width of each DAI slot
 * @slots: Number of slots
 * @rxtx_reg_val: Specific RX/TX register settings
203
 *
N
Nicolin Chen 已提交
204 205
 * @clk: Clock source to access register
 * @baudclk: Clock source to generate bit and frame-sync clocks
206 207
 * @baudclk_streams: Active streams that are using baudclk
 *
N
Nicolin Chen 已提交
208 209 210
 * @regcache_sfcsr: Cache sfcsr register value during suspend and resume
 * @regcache_sacnt: Cache sacnt register value during suspend and resume
 *
211 212 213 214 215 216
 * @dma_params_tx: DMA transmit parameters
 * @dma_params_rx: DMA receive parameters
 * @ssi_phys: physical address of the SSI registers
 *
 * @fiq_params: FIQ stream filtering parameters
 *
N
Nicolin Chen 已提交
217 218
 * @pdev: Pointer to pdev when using fsl-ssi as sound card (ppc only)
 *        TODO: Should be replaced with simple-sound-card
219 220 221
 *
 * @dbg_stats: Debugging statistics
 *
222
 * @soc: SoC specific data
N
Nicolin Chen 已提交
223 224 225 226 227 228 229
 * @dev: Pointer to &pdev->dev
 *
 * @fifo_watermark: The FIFO watermark setting. Notifies DMA when there are
 *                  @fifo_watermark or fewer words in TX fifo or
 *                  @fifo_watermark or more empty words in RX fifo.
 * @dma_maxburst: Max number of words to transfer in one go. So far,
 *                this is always the same as fifo_watermark.
230
 *
N
Nicolin Chen 已提交
231
 * @ac97_reg_lock: Mutex lock to serialize AC97 register access operations
232
 */
233
struct fsl_ssi {
M
Markus Pargmann 已提交
234
	struct regmap *regs;
235
	int irq;
236
	struct snd_soc_dai_driver cpu_dai_drv;
237

238 239
	unsigned int dai_fmt;
	u8 i2s_mode;
240
	bool use_dma;
241
	bool use_dual_fifo;
242
	bool has_ipg_clk_name;
243
	unsigned int fifo_depth;
244 245
	unsigned int slot_width;
	unsigned int slots;
246 247
	struct fsl_ssi_rxtx_reg_val rxtx_reg_val;

248
	struct clk *clk;
249
	struct clk *baudclk;
250
	unsigned int baudclk_streams;
251

252
	u32 regcache_sfcsr;
253
	u32 regcache_sacnt;
254

255 256
	struct snd_dmaengine_dai_dma_data dma_params_tx;
	struct snd_dmaengine_dai_dma_data dma_params_rx;
257 258
	dma_addr_t ssi_phys;

259
	struct imx_pcm_fiq_params fiq_params;
260 261

	struct platform_device *pdev;
262

263
	struct fsl_ssi_dbg dbg_stats;
264

265
	const struct fsl_ssi_soc_data *soc;
266
	struct device *dev;
267 268 269

	u32 fifo_watermark;
	u32 dma_maxburst;
270 271

	struct mutex ac97_reg_lock;
272
};
273 274

/*
N
Nicolin Chen 已提交
275
 * SoC specific data
276
 *
N
Nicolin Chen 已提交
277 278 279 280 281 282 283 284 285 286 287
 * Notes:
 * 1) SSI in earlier SoCS has critical bits in control registers that
 *    cannot be changed after SSI starts running -- a software reset
 *    (set SSIEN to 0) is required to change their values. So adding
 *    an offline_config flag for these SoCs.
 * 2) SDMA is available since imx35. However, imx35 does not support
 *    DMA bits changing when SSI is running, so set offline_config.
 * 3) imx51 and later versions support register configurations when
 *    SSI is running (SSIEN); For these versions, DMA needs to be
 *    configured before SSI sends DMA request to avoid an undefined
 *    DMA request on the SDMA side.
288 289
 */

290 291 292
static struct fsl_ssi_soc_data fsl_ssi_mpc8610 = {
	.imx = false,
	.offline_config = true,
293 294 295
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
			SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			SSI_SISR_TUE0 | SSI_SISR_TUE1,
296 297 298 299
};

static struct fsl_ssi_soc_data fsl_ssi_imx21 = {
	.imx = true,
300
	.imx21regs = true,
301 302 303 304 305 306 307
	.offline_config = true,
	.sisr_write_mask = 0,
};

static struct fsl_ssi_soc_data fsl_ssi_imx35 = {
	.imx = true,
	.offline_config = true,
308 309 310
	.sisr_write_mask = SSI_SISR_RFRC | SSI_SISR_TFRC |
			SSI_SISR_ROE0 | SSI_SISR_ROE1 |
			SSI_SISR_TUE0 | SSI_SISR_TUE1,
311 312 313 314 315
};

static struct fsl_ssi_soc_data fsl_ssi_imx51 = {
	.imx = true,
	.offline_config = false,
316 317
	.sisr_write_mask = SSI_SISR_ROE0 | SSI_SISR_ROE1 |
		SSI_SISR_TUE0 | SSI_SISR_TUE1,
318 319 320 321 322 323 324 325 326 327 328
};

static const struct of_device_id fsl_ssi_ids[] = {
	{ .compatible = "fsl,mpc8610-ssi", .data = &fsl_ssi_mpc8610 },
	{ .compatible = "fsl,imx51-ssi", .data = &fsl_ssi_imx51 },
	{ .compatible = "fsl,imx35-ssi", .data = &fsl_ssi_imx35 },
	{ .compatible = "fsl,imx21-ssi", .data = &fsl_ssi_imx21 },
	{}
};
MODULE_DEVICE_TABLE(of, fsl_ssi_ids);

329
static bool fsl_ssi_is_ac97(struct fsl_ssi *ssi)
330
{
331
	return (ssi->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
332
		SND_SOC_DAIFMT_AC97;
333 334
}

335
static bool fsl_ssi_is_i2s_master(struct fsl_ssi *ssi)
336
{
337
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
338 339 340
		SND_SOC_DAIFMT_CBS_CFS;
}

341
static bool fsl_ssi_is_i2s_cbm_cfs(struct fsl_ssi *ssi)
342
{
343
	return (ssi->dai_fmt & SND_SOC_DAIFMT_MASTER_MASK) ==
344 345
		SND_SOC_DAIFMT_CBM_CFS;
}
N
Nicolin Chen 已提交
346

347
/**
N
Nicolin Chen 已提交
348
 * Interrupt handler to gather states
349 350 351
 */
static irqreturn_t fsl_ssi_isr(int irq, void *dev_id)
{
352 353
	struct fsl_ssi *ssi = dev_id;
	struct regmap *regs = ssi->regs;
354
	__be32 sisr;
355
	__be32 sisr2;
356

357
	regmap_read(regs, REG_SSI_SISR, &sisr);
358

359
	sisr2 = sisr & ssi->soc->sisr_write_mask;
360 361
	/* Clear the bits that we set */
	if (sisr2)
362
		regmap_write(regs, REG_SSI_SISR, sisr2);
363

364
	fsl_ssi_dbg_isr(&ssi->dbg_stats, sisr);
365

366
	return IRQ_HANDLED;
367 368
}

N
Nicolin Chen 已提交
369 370
/**
 * Enable or disable all rx/tx config flags at once
371
 */
372
static void fsl_ssi_rxtx_config(struct fsl_ssi *ssi, bool enable)
373
{
374 375
	struct regmap *regs = ssi->regs;
	struct fsl_ssi_rxtx_reg_val *vals = &ssi->rxtx_reg_val;
376 377

	if (enable) {
378
		regmap_update_bits(regs, REG_SSI_SIER,
M
Markus Pargmann 已提交
379 380
				vals->rx.sier | vals->tx.sier,
				vals->rx.sier | vals->tx.sier);
381
		regmap_update_bits(regs, REG_SSI_SRCR,
M
Markus Pargmann 已提交
382 383
				vals->rx.srcr | vals->tx.srcr,
				vals->rx.srcr | vals->tx.srcr);
384
		regmap_update_bits(regs, REG_SSI_STCR,
M
Markus Pargmann 已提交
385 386
				vals->rx.stcr | vals->tx.stcr,
				vals->rx.stcr | vals->tx.stcr);
387
	} else {
388
		regmap_update_bits(regs, REG_SSI_SRCR,
M
Markus Pargmann 已提交
389
				vals->rx.srcr | vals->tx.srcr, 0);
390
		regmap_update_bits(regs, REG_SSI_STCR,
M
Markus Pargmann 已提交
391
				vals->rx.stcr | vals->tx.stcr, 0);
392
		regmap_update_bits(regs, REG_SSI_SIER,
M
Markus Pargmann 已提交
393
				vals->rx.sier | vals->tx.sier, 0);
394 395 396
	}
}

N
Nicolin Chen 已提交
397 398
/**
 * Clear remaining data in the FIFO to avoid dirty data or channel slipping
399
 */
400
static void fsl_ssi_fifo_clear(struct fsl_ssi *ssi, bool is_rx)
401 402
{
	if (is_rx) {
403 404
		regmap_update_bits(ssi->regs, REG_SSI_SOR,
			SSI_SOR_RX_CLR, SSI_SOR_RX_CLR);
405
	} else {
406 407
		regmap_update_bits(ssi->regs, REG_SSI_SOR,
			SSI_SOR_TX_CLR, SSI_SOR_TX_CLR);
408 409 410
	}
}

N
Nicolin Chen 已提交
411
/**
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
 * Calculate the bits that have to be disabled for the current stream that is
 * getting disabled. This keeps the bits enabled that are necessary for the
 * second stream to work if 'stream_active' is true.
 *
 * Detailed calculation:
 * These are the values that need to be active after disabling. For non-active
 * second stream, this is 0:
 *	vals_stream * !!stream_active
 *
 * The following computes the overall differences between the setup for the
 * to-disable stream and the active stream, a simple XOR:
 *	vals_disable ^ (vals_stream * !!(stream_active))
 *
 * The full expression adds a mask on all values we care about
 */
#define fsl_ssi_disable_val(vals_disable, vals_stream, stream_active) \
	((vals_disable) & \
	 ((vals_disable) ^ ((vals_stream) * (u32)!!(stream_active))))

N
Nicolin Chen 已提交
431 432
/**
 * Enable or disable SSI configuration.
433
 */
434
static void fsl_ssi_config(struct fsl_ssi *ssi, bool enable,
435 436
		struct fsl_ssi_reg_val *vals)
{
437
	struct regmap *regs = ssi->regs;
438
	struct fsl_ssi_reg_val *avals;
M
Markus Pargmann 已提交
439 440
	int nr_active_streams;
	u32 scr_val;
441 442
	int keep_active;

443
	regmap_read(regs, REG_SSI_SCR, &scr_val);
M
Markus Pargmann 已提交
444

445 446
	nr_active_streams = !!(scr_val & SSI_SCR_TE) +
				!!(scr_val & SSI_SCR_RE);
M
Markus Pargmann 已提交
447

448 449 450 451
	if (nr_active_streams - 1 > 0)
		keep_active = 1;
	else
		keep_active = 0;
452

N
Nicolin Chen 已提交
453
	/* Get the opposite direction to keep its values untouched */
454 455
	if (&ssi->rxtx_reg_val.rx == vals)
		avals = &ssi->rxtx_reg_val.tx;
456
	else
457
		avals = &ssi->rxtx_reg_val.rx;
458 459

	if (!enable) {
N
Nicolin Chen 已提交
460 461 462 463
		/*
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
		 */
464 465
		u32 scr = fsl_ssi_disable_val(vals->scr, avals->scr,
				keep_active);
N
Nicolin Chen 已提交
466
		/* Safely disable SCR register for the stream */
467
		regmap_update_bits(regs, REG_SSI_SCR, scr, 0);
468 469 470
	}

	/*
N
Nicolin Chen 已提交
471 472 473 474
	 * For cases where online configuration is not supported,
	 * 1) Enable all necessary bits of both streams when 1st stream starts
	 *    even if the opposite stream will not start
	 * 2) Disable all remaining bits of both streams when last stream ends
475
	 */
476
	if (ssi->soc->offline_config) {
477
		if ((enable && !nr_active_streams) ||
478
				(!enable && !keep_active))
479
			fsl_ssi_rxtx_config(ssi, enable);
480 481 482 483

		goto config_done;
	}

N
Nicolin Chen 已提交
484
	/* Online configure single direction while SSI is running */
485
	if (enable) {
486
		fsl_ssi_fifo_clear(ssi, vals->scr & SSI_SCR_RE);
487

488 489 490
		regmap_update_bits(regs, REG_SSI_SRCR, vals->srcr, vals->srcr);
		regmap_update_bits(regs, REG_SSI_STCR, vals->stcr, vals->stcr);
		regmap_update_bits(regs, REG_SSI_SIER, vals->sier, vals->sier);
491 492 493 494 495 496
	} else {
		u32 sier;
		u32 srcr;
		u32 stcr;

		/*
N
Nicolin Chen 已提交
497 498
		 * To keep the other stream safe, exclude shared bits between
		 * both streams, and get safe bits to disable current stream
499
		 */
500 501 502 503 504 505
		sier = fsl_ssi_disable_val(vals->sier, avals->sier,
				keep_active);
		srcr = fsl_ssi_disable_val(vals->srcr, avals->srcr,
				keep_active);
		stcr = fsl_ssi_disable_val(vals->stcr, avals->stcr,
				keep_active);
506

N
Nicolin Chen 已提交
507
		/* Safely disable other control registers for the stream */
508 509 510
		regmap_update_bits(regs, REG_SSI_SRCR, srcr, 0);
		regmap_update_bits(regs, REG_SSI_STCR, stcr, 0);
		regmap_update_bits(regs, REG_SSI_SIER, sier, 0);
511 512 513 514
	}

config_done:
	/* Enabling of subunits is done after configuration */
515
	if (enable) {
N
Nicolin Chen 已提交
516 517 518 519 520 521
		/*
		 * Start DMA before setting TE to avoid FIFO underrun
		 * which may cause a channel slip or a channel swap
		 *
		 * TODO: FIQ cases might also need this upon testing
		 */
522
		if (ssi->use_dma && (vals->scr & SSI_SCR_TE)) {
523 524
			int i;
			int max_loop = 100;
N
Nicolin Chen 已提交
525 526

			/* Enable SSI first to send TX DMA request */
527 528
			regmap_update_bits(regs, REG_SSI_SCR,
					SSI_SCR_SSIEN, SSI_SCR_SSIEN);
N
Nicolin Chen 已提交
529 530

			/* Busy wait until TX FIFO not empty -- DMA working */
531 532
			for (i = 0; i < max_loop; i++) {
				u32 sfcsr;
533 534
				regmap_read(regs, REG_SSI_SFCSR, &sfcsr);
				if (SSI_SFCSR_TFCNT0(sfcsr))
535 536 537
					break;
			}
			if (i == max_loop) {
538
				dev_err(ssi->dev,
539 540 541
					"Timeout waiting TX FIFO filling\n");
			}
		}
N
Nicolin Chen 已提交
542
		/* Enable all remaining bits */
543
		regmap_update_bits(regs, REG_SSI_SCR, vals->scr, vals->scr);
544
	}
545 546 547
}


548
static void fsl_ssi_rx_config(struct fsl_ssi *ssi, bool enable)
549
{
550
	fsl_ssi_config(ssi, enable, &ssi->rxtx_reg_val.rx);
551 552
}

553
static void fsl_ssi_tx_ac97_saccst_setup(struct fsl_ssi *ssi)
554
{
555
	struct regmap *regs = ssi->regs;
556 557

	/* no SACC{ST,EN,DIS} regs on imx21-class SSI */
558
	if (!ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
559
		/* Disable all channel slots */
560
		regmap_write(regs, REG_SSI_SACCDIS, 0xff);
N
Nicolin Chen 已提交
561
		/* Enable slots 3 & 4 -- PCM Playback Left & Right channels */
562
		regmap_write(regs, REG_SSI_SACCEN, 0x300);
563 564 565
	}
}

566
static void fsl_ssi_tx_config(struct fsl_ssi *ssi, bool enable)
567
{
568
	/*
N
Nicolin Chen 已提交
569 570 571
	 * SACCST might be modified via AC Link by a CODEC if it sends
	 * extra bits in their SLOTREQ requests, which'll accidentally
	 * send valid data to slots other than normal playback slots.
572
	 *
N
Nicolin Chen 已提交
573
	 * To be safe, configure SACCST right before TX starts.
574
	 */
575 576
	if (enable && fsl_ssi_is_ac97(ssi))
		fsl_ssi_tx_ac97_saccst_setup(ssi);
577

578
	fsl_ssi_config(ssi, enable, &ssi->rxtx_reg_val.tx);
579 580
}

N
Nicolin Chen 已提交
581 582
/**
 * Cache critical bits of SIER, SRCR, STCR and SCR to later set them safely
583
 */
584
static void fsl_ssi_setup_reg_vals(struct fsl_ssi *ssi)
585
{
586
	struct fsl_ssi_rxtx_reg_val *reg = &ssi->rxtx_reg_val;
587

588 589
	reg->rx.sier = SSI_SIER_RFF0_EN;
	reg->rx.srcr = SSI_SRCR_RFEN0;
590
	reg->rx.scr = 0;
591 592
	reg->tx.sier = SSI_SIER_TFE0_EN;
	reg->tx.stcr = SSI_STCR_TFEN0;
593 594
	reg->tx.scr = 0;

N
Nicolin Chen 已提交
595
	/* AC97 has already enabled SSIEN, RE and TE, so ignore them */
596
	if (!fsl_ssi_is_ac97(ssi)) {
597 598
		reg->rx.scr = SSI_SCR_SSIEN | SSI_SCR_RE;
		reg->tx.scr = SSI_SCR_SSIEN | SSI_SCR_TE;
599 600
	}

601
	if (ssi->use_dma) {
602 603
		reg->rx.sier |= SSI_SIER_RDMAE;
		reg->tx.sier |= SSI_SIER_TDMAE;
604
	} else {
605 606
		reg->rx.sier |= SSI_SIER_RIE;
		reg->tx.sier |= SSI_SIER_TIE;
607 608 609 610 611 612
	}

	reg->rx.sier |= FSLSSI_SIER_DBG_RX_FLAGS;
	reg->tx.sier |= FSLSSI_SIER_DBG_TX_FLAGS;
}

613
static void fsl_ssi_setup_ac97(struct fsl_ssi *ssi)
614
{
615
	struct regmap *regs = ssi->regs;
616

N
Nicolin Chen 已提交
617
	/* Setup the clock control register */
618 619 620 621
	regmap_write(regs, REG_SSI_STCCR,
			SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
	regmap_write(regs, REG_SSI_SRCCR,
			SSI_SxCCR_WL(17) | SSI_SxCCR_DC(13));
622

N
Nicolin Chen 已提交
623
	/* Enable AC97 mode and startup the SSI */
624 625
	regmap_write(regs, REG_SSI_SACNT,
			SSI_SACNT_AC97EN | SSI_SACNT_FV);
626

N
Nicolin Chen 已提交
627
	/* AC97 has to communicate with codec before starting a stream */
628 629 630
	regmap_update_bits(regs, REG_SSI_SCR,
			SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE,
			SSI_SCR_SSIEN | SSI_SCR_TE | SSI_SCR_RE);
631

632
	regmap_write(regs, REG_SSI_SOR, SSI_SOR_WAIT(3));
633 634
}

635 636
static int fsl_ssi_startup(struct snd_pcm_substream *substream,
			   struct snd_soc_dai *dai)
637 638
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
639
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
640 641
	int ret;

642
	ret = clk_prepare_enable(ssi->clk);
643 644
	if (ret)
		return ret;
645

N
Nicolin Chen 已提交
646 647
	/*
	 * When using dual fifo mode, it is safer to ensure an even period
648 649 650 651
	 * size. If appearing to an odd number while DMA always starts its
	 * task from fifo0, fifo1 would be neglected at the end of each
	 * period. But SSI would still access fifo1 with an invalid data.
	 */
652
	if (ssi->use_dual_fifo)
653 654 655
		snd_pcm_hw_constraint_step(substream->runtime, 0,
				SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);

656 657 658
	return 0;
}

659 660 661 662
static void fsl_ssi_shutdown(struct snd_pcm_substream *substream,
				struct snd_soc_dai *dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
663
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
664

665
	clk_disable_unprepare(ssi->clk);
666 667 668

}

669
/**
N
Nicolin Chen 已提交
670
 * Configure Digital Audio Interface bit clock
671 672 673 674
 *
 * Note: This function can be only called when using SSI as DAI master
 *
 * Quick instruction for parameters:
675 676
 * freq: Output BCLK frequency = samplerate * slots * slot_width
 *       (In 2-channel I2S Master mode, slot_width is fixed 32)
677
 */
678 679 680
static int fsl_ssi_set_bclk(struct snd_pcm_substream *substream,
		struct snd_soc_dai *cpu_dai,
		struct snd_pcm_hw_params *hw_params)
681
{
682 683 684
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
	struct regmap *regs = ssi->regs;
	int synchronous = ssi->cpu_dai_drv.symmetric_rates, ret;
685
	u32 pm = 999, div2, psr, stccr, mask, afreq, factor, i;
686
	unsigned long clkrate, baudrate, tmprate;
687 688
	unsigned int slots = params_channels(hw_params);
	unsigned int slot_width = 32;
689
	u64 sub, savesub = 100000;
690
	unsigned int freq;
691
	bool baudclk_is_used;
692

693
	/* Override slots and slot_width if being specifically set... */
694 695
	if (ssi->slots)
		slots = ssi->slots;
696
	/* ...but keep 32 bits if slots is 2 -- I2S Master mode */
697 698
	if (ssi->slot_width && slots != 2)
		slot_width = ssi->slot_width;
699 700 701

	/* Generate bit clock based on the slot number and slot width */
	freq = slots * slot_width * params_rate(hw_params);
702 703

	/* Don't apply it to any non-baudclk circumstance */
704
	if (IS_ERR(ssi->baudclk))
705 706
		return -EINVAL;

707 708 709 710
	/*
	 * Hardware limitation: The bclk rate must be
	 * never greater than 1/5 IPG clock rate
	 */
711
	if (freq * 5 > clk_get_rate(ssi->clk)) {
712 713 714 715
		dev_err(cpu_dai->dev, "bitclk > ipgclk/5\n");
		return -EINVAL;
	}

716
	baudclk_is_used = ssi->baudclk_streams & ~(BIT(substream->stream));
717

718 719 720 721 722 723 724
	/* It should be already enough to divide clock by setting pm alone */
	psr = 0;
	div2 = 0;

	factor = (div2 + 1) * (7 * psr + 1) * 2;

	for (i = 0; i < 255; i++) {
725
		tmprate = freq * factor * (i + 1);
726 727

		if (baudclk_is_used)
728
			clkrate = clk_get_rate(ssi->baudclk);
729
		else
730
			clkrate = clk_round_rate(ssi->baudclk, tmprate);
731

732 733
		clkrate /= factor;
		afreq = clkrate / (i + 1);
734 735 736 737 738 739 740 741 742 743 744 745 746 747

		if (freq == afreq)
			sub = 0;
		else if (freq / afreq == 1)
			sub = freq - afreq;
		else if (afreq / freq == 1)
			sub = afreq - freq;
		else
			continue;

		/* Calculate the fraction */
		sub *= 100000;
		do_div(sub, freq);

748
		if (sub < savesub && !(i == 0 && psr == 0 && div2 == 0)) {
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764
			baudrate = tmprate;
			savesub = sub;
			pm = i;
		}

		/* We are lucky */
		if (savesub == 0)
			break;
	}

	/* No proper pm found if it is still remaining the initial value */
	if (pm == 999) {
		dev_err(cpu_dai->dev, "failed to handle the required sysclk\n");
		return -EINVAL;
	}

765 766 767 768
	stccr = SSI_SxCCR_PM(pm + 1) | (div2 ? SSI_SxCCR_DIV2 : 0) |
		(psr ? SSI_SxCCR_PSR : 0);
	mask = SSI_SxCCR_PM_MASK | SSI_SxCCR_DIV2 |
		SSI_SxCCR_PSR;
769

770
	if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK || synchronous)
771
		regmap_update_bits(regs, REG_SSI_STCCR, mask, stccr);
772
	else
773
		regmap_update_bits(regs, REG_SSI_SRCCR, mask, stccr);
774

775
	if (!baudclk_is_used) {
776
		ret = clk_set_rate(ssi->baudclk, baudrate);
777 778 779 780 781 782 783 784 785
		if (ret) {
			dev_err(cpu_dai->dev, "failed to set baudclk rate\n");
			return -EINVAL;
		}
	}

	return 0;
}

786
/**
N
Nicolin Chen 已提交
787
 * Configure SSI based on PCM hardware parameters
788
 *
N
Nicolin Chen 已提交
789 790 791 792 793 794 795
 * Notes:
 * 1) SxCCR.WL bits are critical bits that require SSI to be temporarily
 *    disabled on offline_config SoCs. Even for online configurable SoCs
 *    running in synchronous mode (both TX and RX use STCCR), it is not
 *    safe to re-configure them when both two streams start running.
 * 2) SxCCR.PM, SxCCR.DIV2 and SxCCR.PSR bits will be configured in the
 *    fsl_ssi_set_bclk() if SSI is the DAI clock master.
796
 */
797 798
static int fsl_ssi_hw_params(struct snd_pcm_substream *substream,
	struct snd_pcm_hw_params *hw_params, struct snd_soc_dai *cpu_dai)
799
{
800 801
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
	struct regmap *regs = ssi->regs;
802
	unsigned int channels = params_channels(hw_params);
803
	unsigned int sample_size = params_width(hw_params);
804
	u32 wl = SSI_SxCCR_WL(sample_size);
805
	int ret;
M
Markus Pargmann 已提交
806 807 808
	u32 scr_val;
	int enabled;

809 810
	regmap_read(regs, REG_SSI_SCR, &scr_val);
	enabled = scr_val & SSI_SCR_SSIEN;
811

812
	/*
N
Nicolin Chen 已提交
813 814 815 816
	 * SSI is properly configured if it is enabled and running in
	 * the synchronous mode; Note that AC97 mode is an exception
	 * that should set separate configurations for STCCR and SRCCR
	 * despite running in the synchronous mode.
817
	 */
818
	if (enabled && ssi->cpu_dai_drv.symmetric_rates)
819
		return 0;
820

821
	if (fsl_ssi_is_i2s_master(ssi)) {
822 823 824
		ret = fsl_ssi_set_bclk(substream, cpu_dai, hw_params);
		if (ret)
			return ret;
825 826

		/* Do not enable the clock if it is already enabled */
827 828
		if (!(ssi->baudclk_streams & BIT(substream->stream))) {
			ret = clk_prepare_enable(ssi->baudclk);
829 830 831
			if (ret)
				return ret;

832
			ssi->baudclk_streams |= BIT(substream->stream);
833
		}
834 835
	}

836
	if (!fsl_ssi_is_ac97(ssi)) {
837
		u8 i2smode;
N
Nicolin Chen 已提交
838
		/* Normal + Network mode to send 16-bit data in 32-bit frames */
839
		if (fsl_ssi_is_i2s_cbm_cfs(ssi) && sample_size == 16)
840 841
			i2smode = SSI_SCR_I2S_MODE_NORMAL |
				SSI_SCR_NET;
842
		else
843
			i2smode = ssi->i2s_mode;
844

845 846
		regmap_update_bits(regs, REG_SSI_SCR,
				SSI_SCR_NET | SSI_SCR_I2S_MODE_MASK,
847 848 849
				channels == 1 ? 0 : i2smode);
	}

850 851
	/* In synchronous mode, the SSI uses STCCR for capture */
	if ((substream->stream == SNDRV_PCM_STREAM_PLAYBACK) ||
852
	    ssi->cpu_dai_drv.symmetric_rates)
853
		regmap_update_bits(regs, REG_SSI_STCCR, SSI_SxCCR_WL_MASK,
M
Markus Pargmann 已提交
854
				wl);
855
	else
856
		regmap_update_bits(regs, REG_SSI_SRCCR, SSI_SxCCR_WL_MASK,
M
Markus Pargmann 已提交
857
				wl);
858 859 860 861

	return 0;
}

862 863 864 865
static int fsl_ssi_hw_free(struct snd_pcm_substream *substream,
		struct snd_soc_dai *cpu_dai)
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
866
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
867

868 869 870 871
	if (fsl_ssi_is_i2s_master(ssi) &&
			ssi->baudclk_streams & BIT(substream->stream)) {
		clk_disable_unprepare(ssi->baudclk);
		ssi->baudclk_streams &= ~BIT(substream->stream);
872 873 874 875 876
	}

	return 0;
}

877
static int _fsl_ssi_set_dai_fmt(struct device *dev,
878
				struct fsl_ssi *ssi, unsigned int fmt)
879
{
880
	struct regmap *regs = ssi->regs;
881
	u32 strcr = 0, stcr, srcr, scr, mask;
882 883
	u8 wm;

884
	ssi->dai_fmt = fmt;
885

886
	if (fsl_ssi_is_i2s_master(ssi) && IS_ERR(ssi->baudclk)) {
887
		dev_err(dev, "baudclk is missing which is necessary for master mode\n");
888 889 890
		return -EINVAL;
	}

891
	fsl_ssi_setup_reg_vals(ssi);
892

893 894
	regmap_read(regs, REG_SSI_SCR, &scr);
	scr &= ~(SSI_SCR_SYN | SSI_SCR_I2S_MODE_MASK);
N
Nicolin Chen 已提交
895
	/* Synchronize frame sync clock for TE to avoid data slipping */
896
	scr |= SSI_SCR_SYNC_TX_FS;
897

898 899 900 901 902
	mask = SSI_STCR_TXBIT0 | SSI_STCR_TFDIR | SSI_STCR_TXDIR |
		SSI_STCR_TSCKP | SSI_STCR_TFSI | SSI_STCR_TFSL |
		SSI_STCR_TEFS;
	regmap_read(regs, REG_SSI_STCR, &stcr);
	regmap_read(regs, REG_SSI_SRCR, &srcr);
M
Markus Pargmann 已提交
903 904
	stcr &= ~mask;
	srcr &= ~mask;
905

N
Nicolin Chen 已提交
906
	/* Use Network mode as default */
907
	ssi->i2s_mode = SSI_SCR_NET;
908 909
	switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
	case SND_SOC_DAIFMT_I2S:
910 911 912 913 914 915
		regmap_update_bits(regs, REG_SSI_STCCR,
				   SSI_SxCCR_DC_MASK,
				   SSI_SxCCR_DC(2));
		regmap_update_bits(regs, REG_SSI_SRCCR,
				   SSI_SxCCR_DC_MASK,
				   SSI_SxCCR_DC(2));
916
		switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
917
		case SND_SOC_DAIFMT_CBM_CFS:
918
		case SND_SOC_DAIFMT_CBS_CFS:
919
			ssi->i2s_mode |= SSI_SCR_I2S_MODE_MASTER;
920 921
			break;
		case SND_SOC_DAIFMT_CBM_CFM:
922
			ssi->i2s_mode |= SSI_SCR_I2S_MODE_SLAVE;
923 924 925 926 927 928
			break;
		default:
			return -EINVAL;
		}

		/* Data on rising edge of bclk, frame low, 1clk before data */
929 930
		strcr |= SSI_STCR_TFSI | SSI_STCR_TSCKP |
			SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
931 932 933
		break;
	case SND_SOC_DAIFMT_LEFT_J:
		/* Data on rising edge of bclk, frame high */
934
		strcr |= SSI_STCR_TXBIT0 | SSI_STCR_TSCKP;
935 936 937
		break;
	case SND_SOC_DAIFMT_DSP_A:
		/* Data on rising edge of bclk, frame high, 1clk before data */
938 939
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP |
			SSI_STCR_TXBIT0 | SSI_STCR_TEFS;
940 941 942
		break;
	case SND_SOC_DAIFMT_DSP_B:
		/* Data on rising edge of bclk, frame high */
943 944
		strcr |= SSI_STCR_TFSL | SSI_STCR_TSCKP |
			SSI_STCR_TXBIT0;
945
		break;
946
	case SND_SOC_DAIFMT_AC97:
N
Nicolin Chen 已提交
947
		/* Data on falling edge of bclk, frame high, 1clk before data */
948
		ssi->i2s_mode |= SSI_SCR_I2S_MODE_NORMAL;
949
		break;
950 951 952
	default:
		return -EINVAL;
	}
953
	scr |= ssi->i2s_mode;
954 955 956 957 958 959 960 961

	/* DAI clock inversion */
	switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
	case SND_SOC_DAIFMT_NB_NF:
		/* Nothing to do for both normal cases */
		break;
	case SND_SOC_DAIFMT_IB_NF:
		/* Invert bit clock */
962
		strcr ^= SSI_STCR_TSCKP;
963 964 965
		break;
	case SND_SOC_DAIFMT_NB_IF:
		/* Invert frame clock */
966
		strcr ^= SSI_STCR_TFSI;
967 968 969
		break;
	case SND_SOC_DAIFMT_IB_IF:
		/* Invert both clocks */
970 971
		strcr ^= SSI_STCR_TSCKP;
		strcr ^= SSI_STCR_TFSI;
972 973 974 975 976 977 978 979
		break;
	default:
		return -EINVAL;
	}

	/* DAI clock master masks */
	switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
	case SND_SOC_DAIFMT_CBS_CFS:
N
Nicolin Chen 已提交
980
		/* Output bit and frame sync clocks */
981 982
		strcr |= SSI_STCR_TFDIR | SSI_STCR_TXDIR;
		scr |= SSI_SCR_SYS_CLK_EN;
983 984
		break;
	case SND_SOC_DAIFMT_CBM_CFM:
N
Nicolin Chen 已提交
985
		/* Input bit or frame sync clocks */
986
		scr &= ~SSI_SCR_SYS_CLK_EN;
987
		break;
988
	case SND_SOC_DAIFMT_CBM_CFS:
N
Nicolin Chen 已提交
989
		/* Input bit clock but output frame sync clock */
990 991 992
		strcr &= ~SSI_STCR_TXDIR;
		strcr |= SSI_STCR_TFDIR;
		scr &= ~SSI_SCR_SYS_CLK_EN;
993
		break;
994
	default:
995
		if (!fsl_ssi_is_ac97(ssi))
996
			return -EINVAL;
997 998 999 1000 1001
	}

	stcr |= strcr;
	srcr |= strcr;

N
Nicolin Chen 已提交
1002
	/* Set SYN mode and clear RXDIR bit when using SYN or AC97 mode */
1003
	if (ssi->cpu_dai_drv.symmetric_rates || fsl_ssi_is_ac97(ssi)) {
1004 1005
		srcr &= ~SSI_SRCR_RXDIR;
		scr |= SSI_SCR_SYN;
1006 1007
	}

1008 1009 1010
	regmap_write(regs, REG_SSI_STCR, stcr);
	regmap_write(regs, REG_SSI_SRCR, srcr);
	regmap_write(regs, REG_SSI_SCR, scr);
1011

1012
	wm = ssi->fifo_watermark;
1013

1014 1015 1016
	regmap_write(regs, REG_SSI_SFCSR,
			SSI_SFCSR_TFWM0(wm) | SSI_SFCSR_RFWM0(wm) |
			SSI_SFCSR_TFWM1(wm) | SSI_SFCSR_RFWM1(wm));
1017

1018
	if (ssi->use_dual_fifo) {
1019 1020 1021 1022 1023 1024
		regmap_update_bits(regs, REG_SSI_SRCR, SSI_SRCR_RFEN1,
				SSI_SRCR_RFEN1);
		regmap_update_bits(regs, REG_SSI_STCR, SSI_STCR_TFEN1,
				SSI_STCR_TFEN1);
		regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_TCH_EN,
				SSI_SCR_TCH_EN);
1025 1026
	}

1027
	if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) == SND_SOC_DAIFMT_AC97)
1028
		fsl_ssi_setup_ac97(ssi);
1029

1030
	return 0;
1031 1032 1033 1034

}

/**
N
Nicolin Chen 已提交
1035
 * Configure Digital Audio Interface (DAI) Format
1036 1037 1038
 */
static int fsl_ssi_set_dai_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
{
1039
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
1040

N
Nicolin Chen 已提交
1041
	/* AC97 configured DAIFMT earlier in the probe() */
1042
	if (fsl_ssi_is_ac97(ssi))
1043 1044
		return 0;

1045
	return _fsl_ssi_set_dai_fmt(cpu_dai->dev, ssi, fmt);
1046 1047 1048
}

/**
N
Nicolin Chen 已提交
1049
 * Set TDM slot number and slot width
1050 1051 1052 1053
 */
static int fsl_ssi_set_dai_tdm_slot(struct snd_soc_dai *cpu_dai, u32 tx_mask,
				u32 rx_mask, int slots, int slot_width)
{
1054 1055
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(cpu_dai);
	struct regmap *regs = ssi->regs;
1056 1057
	u32 val;

1058 1059 1060 1061 1062 1063
	/* The word length should be 8, 10, 12, 16, 18, 20, 22 or 24 */
	if (slot_width & 1 || slot_width < 8 || slot_width > 24) {
		dev_err(cpu_dai->dev, "invalid slot width: %d\n", slot_width);
		return -EINVAL;
	}

1064
	/* The slot number should be >= 2 if using Network mode or I2S mode */
1065 1066
	regmap_read(regs, REG_SSI_SCR, &val);
	val &= SSI_SCR_I2S_MODE_MASK | SSI_SCR_NET;
1067 1068 1069 1070 1071
	if (val && slots < 2) {
		dev_err(cpu_dai->dev, "slot number should be >= 2 in I2S or NET\n");
		return -EINVAL;
	}

1072 1073 1074 1075
	regmap_update_bits(regs, REG_SSI_STCCR, SSI_SxCCR_DC_MASK,
			SSI_SxCCR_DC(slots));
	regmap_update_bits(regs, REG_SSI_SRCCR, SSI_SxCCR_DC_MASK,
			SSI_SxCCR_DC(slots));
1076

N
Nicolin Chen 已提交
1077
	/* Save SSIEN bit of the SCR register */
1078 1079
	regmap_read(regs, REG_SSI_SCR, &val);
	val &= SSI_SCR_SSIEN;
N
Nicolin Chen 已提交
1080
	/* Temporarily enable SSI to allow SxMSKs to be configurable */
1081 1082
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN,
			SSI_SCR_SSIEN);
1083

1084 1085
	regmap_write(regs, REG_SSI_STMSK, ~tx_mask);
	regmap_write(regs, REG_SSI_SRMSK, ~rx_mask);
1086

N
Nicolin Chen 已提交
1087
	/* Restore the value of SSIEN bit */
1088
	regmap_update_bits(regs, REG_SSI_SCR, SSI_SCR_SSIEN, val);
1089

1090 1091
	ssi->slot_width = slot_width;
	ssi->slots = slots;
1092

1093 1094 1095
	return 0;
}

1096
/**
N
Nicolin Chen 已提交
1097
 * Start or stop SSI and corresponding DMA transaction.
1098 1099 1100 1101
 *
 * The DMA channel is in external master start and pause mode, which
 * means the SSI completely controls the flow of data.
 */
1102 1103
static int fsl_ssi_trigger(struct snd_pcm_substream *substream, int cmd,
			   struct snd_soc_dai *dai)
1104 1105
{
	struct snd_soc_pcm_runtime *rtd = substream->private_data;
1106 1107
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(rtd->cpu_dai);
	struct regmap *regs = ssi->regs;
1108

1109 1110
	switch (cmd) {
	case SNDRV_PCM_TRIGGER_START:
1111
	case SNDRV_PCM_TRIGGER_RESUME:
1112
	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1113
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1114
			fsl_ssi_tx_config(ssi, true);
1115
		else
1116
			fsl_ssi_rx_config(ssi, true);
1117 1118 1119
		break;

	case SNDRV_PCM_TRIGGER_STOP:
1120
	case SNDRV_PCM_TRIGGER_SUSPEND:
1121 1122
	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1123
			fsl_ssi_tx_config(ssi, false);
1124
		else
1125
			fsl_ssi_rx_config(ssi, false);
1126 1127 1128 1129 1130 1131
		break;

	default:
		return -EINVAL;
	}

N
Nicolin Chen 已提交
1132
	/* Clear corresponding FIFO */
1133
	if (fsl_ssi_is_ac97(ssi)) {
1134
		if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1135
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_TX_CLR);
1136
		else
1137
			regmap_write(regs, REG_SSI_SOR, SSI_SOR_RX_CLR);
1138
	}
1139

1140 1141 1142
	return 0;
}

1143 1144
static int fsl_ssi_dai_probe(struct snd_soc_dai *dai)
{
1145
	struct fsl_ssi *ssi = snd_soc_dai_get_drvdata(dai);
1146

1147 1148 1149
	if (ssi->soc->imx && ssi->use_dma) {
		dai->playback_dma_data = &ssi->dma_params_tx;
		dai->capture_dma_data = &ssi->dma_params_rx;
1150 1151 1152 1153 1154
	}

	return 0;
}

1155
static const struct snd_soc_dai_ops fsl_ssi_dai_ops = {
1156
	.startup	= fsl_ssi_startup,
1157
	.shutdown       = fsl_ssi_shutdown,
1158
	.hw_params	= fsl_ssi_hw_params,
1159
	.hw_free	= fsl_ssi_hw_free,
1160 1161
	.set_fmt	= fsl_ssi_set_dai_fmt,
	.set_tdm_slot	= fsl_ssi_set_dai_tdm_slot,
1162 1163 1164
	.trigger	= fsl_ssi_trigger,
};

1165
static struct snd_soc_dai_driver fsl_ssi_dai_template = {
1166
	.probe = fsl_ssi_dai_probe,
1167
	.playback = {
1168
		.stream_name = "CPU-Playback",
1169
		.channels_min = 1,
1170
		.channels_max = 32,
1171
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1172 1173 1174
		.formats = FSLSSI_I2S_FORMATS,
	},
	.capture = {
1175
		.stream_name = "CPU-Capture",
1176
		.channels_min = 1,
1177
		.channels_max = 32,
1178
		.rates = SNDRV_PCM_RATE_CONTINUOUS,
1179 1180
		.formats = FSLSSI_I2S_FORMATS,
	},
1181
	.ops = &fsl_ssi_dai_ops,
1182 1183
};

1184 1185 1186 1187
static const struct snd_soc_component_driver fsl_ssi_component = {
	.name		= "fsl-ssi",
};

1188
static struct snd_soc_dai_driver fsl_ssi_ac97_dai = {
1189
	.bus_control = true,
1190
	.probe = fsl_ssi_dai_probe,
1191 1192 1193 1194 1195
	.playback = {
		.stream_name = "AC97 Playback",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_8000_48000,
1196
		.formats = SNDRV_PCM_FMTBIT_S16 | SNDRV_PCM_FMTBIT_S20,
1197 1198 1199 1200 1201 1202
	},
	.capture = {
		.stream_name = "AC97 Capture",
		.channels_min = 2,
		.channels_max = 2,
		.rates = SNDRV_PCM_RATE_48000,
1203 1204
		/* 16-bit capture is broken (errata ERR003778) */
		.formats = SNDRV_PCM_FMTBIT_S20,
1205
	},
1206
	.ops = &fsl_ssi_dai_ops,
1207 1208 1209
};


1210
static struct fsl_ssi *fsl_ac97_data;
1211

1212
static void fsl_ssi_ac97_write(struct snd_ac97 *ac97, unsigned short reg,
1213 1214
		unsigned short val)
{
M
Markus Pargmann 已提交
1215
	struct regmap *regs = fsl_ac97_data->regs;
1216 1217
	unsigned int lreg;
	unsigned int lval;
1218
	int ret;
1219 1220 1221 1222

	if (reg > 0x7f)
		return;

1223 1224
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1225 1226 1227 1228
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 write clk_prepare_enable failed: %d\n",
			ret);
1229
		goto ret_unlock;
1230
	}
1231 1232

	lreg = reg <<  12;
1233
	regmap_write(regs, REG_SSI_SACADD, lreg);
1234 1235

	lval = val << 4;
1236
	regmap_write(regs, REG_SSI_SACDAT, lval);
1237

1238 1239
	regmap_update_bits(regs, REG_SSI_SACNT, SSI_SACNT_RDWR_MASK,
			SSI_SACNT_WR);
1240
	udelay(100);
1241 1242

	clk_disable_unprepare(fsl_ac97_data->clk);
1243 1244 1245

ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1246 1247
}

1248
static unsigned short fsl_ssi_ac97_read(struct snd_ac97 *ac97,
1249 1250
		unsigned short reg)
{
M
Markus Pargmann 已提交
1251
	struct regmap *regs = fsl_ac97_data->regs;
1252

1253
	unsigned short val = 0;
M
Markus Pargmann 已提交
1254
	u32 reg_val;
1255
	unsigned int lreg;
1256 1257
	int ret;

1258 1259
	mutex_lock(&fsl_ac97_data->ac97_reg_lock);

1260 1261 1262 1263
	ret = clk_prepare_enable(fsl_ac97_data->clk);
	if (ret) {
		pr_err("ac97 read clk_prepare_enable failed: %d\n",
			ret);
1264
		goto ret_unlock;
1265
	}
1266 1267

	lreg = (reg & 0x7f) <<  12;
1268 1269 1270
	regmap_write(regs, REG_SSI_SACADD, lreg);
	regmap_update_bits(regs, REG_SSI_SACNT, SSI_SACNT_RDWR_MASK,
			SSI_SACNT_RD);
1271 1272 1273

	udelay(100);

1274
	regmap_read(regs, REG_SSI_SACDAT, &reg_val);
M
Markus Pargmann 已提交
1275
	val = (reg_val >> 4) & 0xffff;
1276

1277 1278
	clk_disable_unprepare(fsl_ac97_data->clk);

1279 1280
ret_unlock:
	mutex_unlock(&fsl_ac97_data->ac97_reg_lock);
1281 1282 1283 1284 1285 1286 1287 1288
	return val;
}

static struct snd_ac97_bus_ops fsl_ssi_ac97_ops = {
	.read		= fsl_ssi_ac97_read,
	.write		= fsl_ssi_ac97_write,
};

1289
/**
1290
 * Make every character in a string lower-case
1291
 */
1292 1293
static void make_lowercase(char *s)
{
1294 1295 1296 1297
	if (!s)
		return;
	for (; *s; s++)
		*s = tolower(*s);
1298 1299
}

1300
static int fsl_ssi_imx_probe(struct platform_device *pdev,
1301
		struct fsl_ssi *ssi, void __iomem *iomem)
1302 1303
{
	struct device_node *np = pdev->dev.of_node;
1304
	struct device *dev = &pdev->dev;
1305
	u32 dmas[4];
1306 1307
	int ret;

N
Nicolin Chen 已提交
1308
	/* Backward compatible for a DT without ipg clock name assigned */
1309
	if (ssi->has_ipg_clk_name)
1310
		ssi->clk = devm_clk_get(dev, "ipg");
1311
	else
1312
		ssi->clk = devm_clk_get(dev, NULL);
1313 1314
	if (IS_ERR(ssi->clk)) {
		ret = PTR_ERR(ssi->clk);
1315
		dev_err(dev, "could not get clock: %d\n", ret);
1316 1317 1318
		return ret;
	}

N
Nicolin Chen 已提交
1319
	/* Enable the clock since regmap will not handle it in this case */
1320 1321
	if (!ssi->has_ipg_clk_name) {
		ret = clk_prepare_enable(ssi->clk);
1322
		if (ret) {
1323
			dev_err(dev, "clk_prepare_enable failed: %d\n", ret);
1324 1325
			return ret;
		}
1326 1327
	}

N
Nicolin Chen 已提交
1328
	/* Do not error out for slave cases that live without a baud clock */
1329
	ssi->baudclk = devm_clk_get(dev, "baud");
1330
	if (IS_ERR(ssi->baudclk))
1331
		dev_dbg(dev, "could not get baud clock: %ld\n",
1332
			 PTR_ERR(ssi->baudclk));
1333

1334 1335
	ssi->dma_params_tx.maxburst = ssi->dma_maxburst;
	ssi->dma_params_rx.maxburst = ssi->dma_maxburst;
1336 1337
	ssi->dma_params_tx.addr = ssi->ssi_phys + REG_SSI_STX0;
	ssi->dma_params_rx.addr = ssi->ssi_phys + REG_SSI_SRX0;
1338

N
Nicolin Chen 已提交
1339
	/* Set to dual FIFO mode according to the SDMA sciprt */
1340
	ret = of_property_read_u32_array(np, "dmas", dmas, 4);
1341 1342
	if (ssi->use_dma && !ret && dmas[2] == IMX_DMATYPE_SSI_DUAL) {
		ssi->use_dual_fifo = true;
N
Nicolin Chen 已提交
1343 1344 1345
		/*
		 * Use even numbers to avoid channel swap due to SDMA
		 * script design
1346
		 */
1347 1348
		ssi->dma_params_tx.maxburst &= ~0x1;
		ssi->dma_params_rx.maxburst &= ~0x1;
1349 1350
	}

1351
	if (!ssi->use_dma) {
1352
		/*
N
Nicolin Chen 已提交
1353 1354
		 * Some boards use an incompatible codec. Use imx-fiq-pcm-audio
		 * to get it working, as DMA is not possible in this situation.
1355
		 */
1356 1357 1358 1359
		ssi->fiq_params.irq = ssi->irq;
		ssi->fiq_params.base = iomem;
		ssi->fiq_params.dma_params_rx = &ssi->dma_params_rx;
		ssi->fiq_params.dma_params_tx = &ssi->dma_params_tx;
1360

1361
		ret = imx_pcm_fiq_init(pdev, &ssi->fiq_params);
1362 1363 1364
		if (ret)
			goto error_pcm;
	} else {
1365
		ret = imx_pcm_dma_init(pdev, IMX_SSI_DMABUF_SIZE);
1366 1367 1368 1369
		if (ret)
			goto error_pcm;
	}

1370
	return 0;
1371 1372 1373

error_pcm:

1374 1375
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1376
	return ret;
1377 1378 1379
}

static void fsl_ssi_imx_clean(struct platform_device *pdev,
1380
		struct fsl_ssi *ssi)
1381
{
1382
	if (!ssi->use_dma)
1383
		imx_pcm_fiq_exit(pdev);
1384 1385
	if (!ssi->has_ipg_clk_name)
		clk_disable_unprepare(ssi->clk);
1386 1387
}

1388
static int fsl_ssi_probe(struct platform_device *pdev)
1389
{
1390
	struct fsl_ssi *ssi;
1391
	int ret = 0;
1392
	struct device_node *np = pdev->dev.of_node;
1393
	struct device *dev = &pdev->dev;
1394
	const struct of_device_id *of_id;
1395
	const char *p, *sprop;
1396
	const uint32_t *iprop;
1397
	struct resource *res;
M
Markus Pargmann 已提交
1398
	void __iomem *iomem;
1399
	char name[64];
1400
	struct regmap_config regconfig = fsl_ssi_regconfig;
1401

1402
	of_id = of_match_device(fsl_ssi_ids, dev);
1403
	if (!of_id || !of_id->data)
1404 1405
		return -EINVAL;

1406
	ssi = devm_kzalloc(dev, sizeof(*ssi), GFP_KERNEL);
1407
	if (!ssi)
1408
		return -ENOMEM;
1409

1410
	ssi->soc = of_id->data;
1411
	ssi->dev = dev;
1412

N
Nicolin Chen 已提交
1413
	/* Check if being used in AC97 mode */
1414 1415 1416
	sprop = of_get_property(np, "fsl,mode", NULL);
	if (sprop) {
		if (!strcmp(sprop, "ac97-slave"))
1417
			ssi->dai_fmt = SND_SOC_DAIFMT_AC97;
1418 1419
	}

N
Nicolin Chen 已提交
1420
	/* Select DMA or FIQ */
1421
	ssi->use_dma = !of_property_read_bool(np, "fsl,fiq-stream-filter");
1422

1423 1424
	if (fsl_ssi_is_ac97(ssi)) {
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_ac97_dai,
1425 1426
				sizeof(fsl_ssi_ac97_dai));

1427
		fsl_ac97_data = ssi;
1428
	} else {
1429
		memcpy(&ssi->cpu_dai_drv, &fsl_ssi_dai_template,
1430 1431
		       sizeof(fsl_ssi_dai_template));
	}
1432
	ssi->cpu_dai_drv.name = dev_name(dev);
1433

1434
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1435
	iomem = devm_ioremap_resource(dev, res);
1436 1437
	if (IS_ERR(iomem))
		return PTR_ERR(iomem);
1438
	ssi->ssi_phys = res->start;
M
Markus Pargmann 已提交
1439

1440
	if (ssi->soc->imx21regs) {
N
Nicolin Chen 已提交
1441
		/* No SACC{ST,EN,DIS} regs in imx21-class SSI */
1442
		regconfig.max_register = REG_SSI_SRMSK;
1443
		regconfig.num_reg_defaults_raw =
1444
			REG_SSI_SRMSK / sizeof(uint32_t) + 1;
1445 1446
	}

1447 1448
	ret = of_property_match_string(np, "clock-names", "ipg");
	if (ret < 0) {
1449
		ssi->has_ipg_clk_name = false;
1450
		ssi->regs = devm_regmap_init_mmio(dev, iomem, &regconfig);
1451
	} else {
1452
		ssi->has_ipg_clk_name = true;
1453 1454
		ssi->regs = devm_regmap_init_mmio_clk(dev, "ipg", iomem,
						      &regconfig);
1455
	}
1456
	if (IS_ERR(ssi->regs)) {
1457
		dev_err(dev, "Failed to init register map\n");
1458
		return PTR_ERR(ssi->regs);
M
Markus Pargmann 已提交
1459
	}
1460

1461 1462
	ssi->irq = platform_get_irq(pdev, 0);
	if (ssi->irq < 0) {
1463
		dev_err(dev, "no irq for node %s\n", pdev->name);
1464
		return ssi->irq;
1465 1466
	}

N
Nicolin Chen 已提交
1467
	/* Set software limitations for synchronous mode */
1468
	if (!of_find_property(np, "fsl,ssi-asynchronous", NULL)) {
1469 1470 1471
		if (!fsl_ssi_is_ac97(ssi)) {
			ssi->cpu_dai_drv.symmetric_rates = 1;
			ssi->cpu_dai_drv.symmetric_samplebits = 1;
1472
		}
1473

1474
		ssi->cpu_dai_drv.symmetric_channels = 1;
1475
	}
1476

N
Nicolin Chen 已提交
1477
	/* Fetch FIFO depth; Set to 8 for older DT without this property */
1478 1479
	iprop = of_get_property(np, "fsl,fifo-depth", NULL);
	if (iprop)
1480
		ssi->fifo_depth = be32_to_cpup(iprop);
1481
	else
1482
		ssi->fifo_depth = 8;
1483

1484
	/*
N
Nicolin Chen 已提交
1485
	 * Configure TX and RX DMA watermarks -- when to send a DMA request
1486
	 *
N
Nicolin Chen 已提交
1487 1488
	 * Values should be tested to avoid FIFO under/over run. Set maxburst
	 * to fifo_watermark to maxiumize DMA transaction to reduce overhead.
1489
	 */
1490
	switch (ssi->fifo_depth) {
1491 1492
	case 15:
		/*
N
Nicolin Chen 已提交
1493 1494 1495 1496 1497 1498
		 * Set to 8 as a balanced configuration -- When TX FIFO has 8
		 * empty slots, send a DMA request to fill these 8 slots. The
		 * remaining 7 slots should be able to allow DMA to finish the
		 * transaction before TX FIFO underruns; Same applies to RX.
		 *
		 * Tested with cases running at 48kHz @ 16 bits x 16 channels
1499
		 */
1500 1501
		ssi->fifo_watermark = 8;
		ssi->dma_maxburst = 8;
1502 1503 1504
		break;
	case 8:
	default:
N
Nicolin Chen 已提交
1505
		/* Safely use old watermark configurations for older chips */
1506 1507
		ssi->fifo_watermark = ssi->fifo_depth - 2;
		ssi->dma_maxburst = ssi->fifo_depth - 2;
1508 1509 1510
		break;
	}

1511
	dev_set_drvdata(dev, ssi);
1512

1513 1514
	if (ssi->soc->imx) {
		ret = fsl_ssi_imx_probe(pdev, ssi, iomem);
1515
		if (ret)
F
Fabio Estevam 已提交
1516
			return ret;
1517 1518
	}

1519 1520
	if (fsl_ssi_is_ac97(ssi)) {
		mutex_init(&ssi->ac97_reg_lock);
1521 1522
		ret = snd_soc_set_ac97_ops_of_reset(&fsl_ssi_ac97_ops, pdev);
		if (ret) {
1523
			dev_err(dev, "could not set AC'97 ops\n");
1524 1525 1526 1527
			goto error_ac97_ops;
		}
	}

1528
	ret = devm_snd_soc_register_component(dev, &fsl_ssi_component,
1529
					      &ssi->cpu_dai_drv, 1);
1530
	if (ret) {
1531
		dev_err(dev, "failed to register DAI: %d\n", ret);
1532 1533 1534
		goto error_asoc_register;
	}

1535
	if (ssi->use_dma) {
1536 1537
		ret = devm_request_irq(dev, ssi->irq, fsl_ssi_isr, 0,
				       dev_name(dev), ssi);
1538
		if (ret < 0) {
1539
			dev_err(dev, "could not claim irq %u\n", ssi->irq);
1540
			goto error_asoc_register;
1541
		}
1542 1543
	}

1544
	ret = fsl_ssi_debugfs_create(&ssi->dbg_stats, dev);
1545
	if (ret)
1546
		goto error_asoc_register;
1547

N
Nicolin Chen 已提交
1548
	/* Bypass it if using newer DT bindings of ASoC machine drivers */
1549
	if (!of_get_property(np, "codec-handle", NULL))
1550 1551
		goto done;

N
Nicolin Chen 已提交
1552 1553 1554 1555
	/*
	 * Backward compatible for older bindings by manually triggering the
	 * machine driver's probe(). Use /compatible property, including the
	 * address of CPU DAI driver structure, as the name of machine driver.
1556
	 */
1557 1558
	sprop = of_get_property(of_find_node_by_path("/"), "compatible", NULL);
	/* Sometimes the compatible name has a "fsl," prefix, so we strip it. */
1559 1560 1561 1562 1563 1564
	p = strrchr(sprop, ',');
	if (p)
		sprop = p + 1;
	snprintf(name, sizeof(name), "snd-soc-%s", sprop);
	make_lowercase(name);

1565
	ssi->pdev = platform_device_register_data(dev, name, 0, NULL, 0);
1566 1567
	if (IS_ERR(ssi->pdev)) {
		ret = PTR_ERR(ssi->pdev);
1568
		dev_err(dev, "failed to register platform: %d\n", ret);
1569
		goto error_sound_card;
M
Mark Brown 已提交
1570
	}
1571

1572
done:
1573
	if (ssi->dai_fmt)
1574
		_fsl_ssi_set_dai_fmt(dev, ssi, ssi->dai_fmt);
1575

1576
	if (fsl_ssi_is_ac97(ssi)) {
1577 1578 1579 1580
		u32 ssi_idx;

		ret = of_property_read_u32(np, "cell-index", &ssi_idx);
		if (ret) {
1581
			dev_err(dev, "cannot get SSI index property\n");
1582 1583 1584
			goto error_sound_card;
		}

1585
		ssi->pdev = platform_device_register_data(NULL,
1586
					"ac97-codec", ssi_idx, NULL, 0);
1587 1588
		if (IS_ERR(ssi->pdev)) {
			ret = PTR_ERR(ssi->pdev);
1589
			dev_err(dev,
1590 1591 1592 1593 1594 1595
				"failed to register AC97 codec platform: %d\n",
				ret);
			goto error_sound_card;
		}
	}

1596
	return 0;
1597

1598
error_sound_card:
1599
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1600

1601
error_asoc_register:
1602
	if (fsl_ssi_is_ac97(ssi))
1603 1604 1605
		snd_soc_set_ac97_ops(NULL);

error_ac97_ops:
1606 1607
	if (fsl_ssi_is_ac97(ssi))
		mutex_destroy(&ssi->ac97_reg_lock);
1608

1609 1610
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1611

1612
	return ret;
1613 1614
}

1615
static int fsl_ssi_remove(struct platform_device *pdev)
1616
{
1617
	struct fsl_ssi *ssi = dev_get_drvdata(&pdev->dev);
1618

1619
	fsl_ssi_debugfs_remove(&ssi->dbg_stats);
1620

1621 1622
	if (ssi->pdev)
		platform_device_unregister(ssi->pdev);
1623

1624 1625
	if (ssi->soc->imx)
		fsl_ssi_imx_clean(pdev, ssi);
1626

1627
	if (fsl_ssi_is_ac97(ssi)) {
1628
		snd_soc_set_ac97_ops(NULL);
1629
		mutex_destroy(&ssi->ac97_reg_lock);
1630
	}
1631

1632
	return 0;
1633
}
1634

1635 1636 1637
#ifdef CONFIG_PM_SLEEP
static int fsl_ssi_suspend(struct device *dev)
{
1638 1639
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1640

1641 1642
	regmap_read(regs, REG_SSI_SFCSR, &ssi->regcache_sfcsr);
	regmap_read(regs, REG_SSI_SACNT, &ssi->regcache_sacnt);
1643 1644 1645 1646 1647 1648 1649 1650 1651

	regcache_cache_only(regs, true);
	regcache_mark_dirty(regs);

	return 0;
}

static int fsl_ssi_resume(struct device *dev)
{
1652 1653
	struct fsl_ssi *ssi = dev_get_drvdata(dev);
	struct regmap *regs = ssi->regs;
1654 1655 1656

	regcache_cache_only(regs, false);

1657 1658 1659
	regmap_update_bits(regs, REG_SSI_SFCSR,
			SSI_SFCSR_RFWM1_MASK | SSI_SFCSR_TFWM1_MASK |
			SSI_SFCSR_RFWM0_MASK | SSI_SFCSR_TFWM0_MASK,
1660
			ssi->regcache_sfcsr);
1661
	regmap_write(regs, REG_SSI_SACNT, ssi->regcache_sacnt);
1662 1663 1664 1665 1666 1667 1668 1669 1670

	return regcache_sync(regs);
}
#endif /* CONFIG_PM_SLEEP */

static const struct dev_pm_ops fsl_ssi_pm = {
	SET_SYSTEM_SLEEP_PM_OPS(fsl_ssi_suspend, fsl_ssi_resume)
};

1671
static struct platform_driver fsl_ssi_driver = {
1672 1673 1674
	.driver = {
		.name = "fsl-ssi-dai",
		.of_match_table = fsl_ssi_ids,
1675
		.pm = &fsl_ssi_pm,
1676 1677 1678 1679
	},
	.probe = fsl_ssi_probe,
	.remove = fsl_ssi_remove,
};
1680

1681
module_platform_driver(fsl_ssi_driver);
1682

1683
MODULE_ALIAS("platform:fsl-ssi-dai");
1684 1685
MODULE_AUTHOR("Timur Tabi <timur@freescale.com>");
MODULE_DESCRIPTION("Freescale Synchronous Serial Interface (SSI) ASoC Driver");
1686
MODULE_LICENSE("GPL v2");