chip.c 112.9 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340 341 342 343 344 345
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
380
	if (err)
381
		goto out_disable;
382 383 384 385

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398 399 400 401 402 403 404 405 406 407
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491 492 493 494 495 496 497
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

498 499 500 501
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
502 503
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
504
{
V
Vivien Didelot 已提交
505
	struct mv88e6xxx_chip *chip = ds->priv;
506
	int err;
507 508 509 510

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

511
	mutex_lock(&chip->reg_lock);
512 513
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
514
	mutex_unlock(&chip->reg_lock);
515 516 517

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
518 519
}

520
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
521
{
522 523
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
524

525
	return chip->info->ops->stats_snapshot(chip, port);
526 527
}

528
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
588 589
};

590
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
591
					    struct mv88e6xxx_hw_stat *s,
592 593
					    int port, u16 bank1_select,
					    u16 histogram)
594 595 596
{
	u32 low;
	u32 high = 0;
597
	u16 reg = 0;
598
	int err;
599 600
	u64 value;

601
	switch (s->type) {
602
	case STATS_TYPE_PORT:
603 604
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
605 606
			return UINT64_MAX;

607
		low = reg;
608
		if (s->sizeof_stat == 4) {
609 610
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
611
				return UINT64_MAX;
612
			high = reg;
613
		}
614
		break;
615
	case STATS_TYPE_BANK1:
616
		reg = bank1_select;
617 618
		/* fall through */
	case STATS_TYPE_BANK0:
619
		reg |= s->reg | histogram;
620
		mv88e6xxx_g1_stats_read(chip, reg, &low);
621
		if (s->sizeof_stat == 8)
622
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
623 624 625
		break;
	default:
		return UINT64_MAX;
626 627 628 629 630
	}
	value = (((u64)high) << 16) | low;
	return value;
}

631 632
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
633
{
634 635
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
636

637 638
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
639
		if (stat->type & types) {
640 641 642 643
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
644
	}
645 646
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
663
{
V
Vivien Didelot 已提交
664
	struct mv88e6xxx_chip *chip = ds->priv;
665 666 667 668 669 670 671 672

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
673 674 675 676 677
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
678
		if (stat->type & types)
679 680 681
			j++;
	}
	return j;
682 683
}

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

706
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
707 708
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
709 710 711 712 713 714 715
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
716 717 718
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
719 720 721 722 723 724 725 726 727
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
728 729
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
730 731 732 733 734 735
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
736 737 738 739 740 741 742 743 744 745 746
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

813 814
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
815
{
V
Vivien Didelot 已提交
816
	struct mv88e6xxx_chip *chip = ds->priv;
817 818
	u16 reg;
	int err;
819

820
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
821 822
		return -EOPNOTSUPP;

823
	mutex_lock(&chip->reg_lock);
824

825 826
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
827
		goto out;
828 829 830 831

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

832
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
833
	if (err)
834
		goto out;
835

836
	e->eee_active = !!(reg & PORT_STATUS_EEE);
837
out:
838
	mutex_unlock(&chip->reg_lock);
839 840

	return err;
841 842
}

843 844
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
845
{
V
Vivien Didelot 已提交
846
	struct mv88e6xxx_chip *chip = ds->priv;
847 848
	u16 reg;
	int err;
849

850
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
851 852
		return -EOPNOTSUPP;

853
	mutex_lock(&chip->reg_lock);
854

855 856
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
857 858
		goto out;

859
	reg &= ~0x0300;
860 861 862 863 864
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

865
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
866
out:
867
	mutex_unlock(&chip->reg_lock);
868

869
	return err;
870 871
}

872
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
873
{
874 875 876
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
877 878
	int i;

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

905
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
906 907
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
908 909 910

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
911

912
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
913 914
}

915 916
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
917
{
V
Vivien Didelot 已提交
918
	struct mv88e6xxx_chip *chip = ds->priv;
919
	int stp_state;
920
	int err;
921 922 923

	switch (state) {
	case BR_STATE_DISABLED:
924
		stp_state = PORT_CONTROL_STATE_DISABLED;
925 926 927
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
928
		stp_state = PORT_CONTROL_STATE_BLOCKING;
929 930
		break;
	case BR_STATE_LEARNING:
931
		stp_state = PORT_CONTROL_STATE_LEARNING;
932 933 934
		break;
	case BR_STATE_FORWARDING:
	default:
935
		stp_state = PORT_CONTROL_STATE_FORWARDING;
936 937 938
		break;
	}

939
	mutex_lock(&chip->reg_lock);
940
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
941
	mutex_unlock(&chip->reg_lock);
942 943

	if (err)
944
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
945 946
}

947 948
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
949 950
	int err;

951 952 953 954
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

955 956 957 958
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

959 960 961
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

962 963 964 965 966 967 968 969 970
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
971
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
972 973 974 975

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

976 977
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
978 979 980
	int dev, port;
	int err;

981 982 983 984 985 986
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
987 988 989 990 991 992 993 994 995 996 997 998 999
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1000 1001
}

1002 1003 1004 1005 1006 1007
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1008
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1009 1010 1011 1012 1013 1014
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1015 1016 1017 1018 1019 1020 1021 1022
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1023 1024 1025 1026 1027 1028 1029 1030 1031
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1032 1033 1034 1035 1036 1037 1038 1039 1040
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1041 1042
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1043
				    switchdev_obj_dump_cb_t *cb)
1044
{
V
Vivien Didelot 已提交
1045
	struct mv88e6xxx_chip *chip = ds->priv;
1046 1047 1048
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1049 1050 1051
	u16 pvid;
	int err;

1052
	if (!chip->info->max_vid)
1053 1054
		return -EOPNOTSUPP;

1055
	mutex_lock(&chip->reg_lock);
1056

1057
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1058 1059 1060 1061
	if (err)
		goto unlock;

	do {
1062
		err = mv88e6xxx_vtu_getnext(chip, &next);
1063 1064 1065 1066 1067 1068
		if (err)
			break;

		if (!next.valid)
			break;

1069
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1070 1071 1072
			continue;

		/* reinit and dump this VLAN obj */
1073 1074
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1075 1076
		vlan->flags = 0;

1077
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1078 1079 1080 1081 1082 1083 1084 1085
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1086
	} while (next.vid < chip->info->max_vid);
1087 1088

unlock:
1089
	mutex_unlock(&chip->reg_lock);
1090 1091 1092 1093

	return err;
}

1094
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1095 1096
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1097 1098 1099
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1100
	int i, err;
1101 1102 1103

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1104
	/* Set every FID bit used by the (un)bridged ports */
1105
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1106
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1107 1108 1109 1110 1111 1112
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1113 1114
	/* Set every FID bit used by the VLAN entries */
	do {
1115
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1116 1117 1118 1119 1120 1121 1122
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1123
	} while (vlan.vid < chip->info->max_vid);
1124 1125 1126 1127 1128

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1129
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1130 1131 1132
		return -ENOSPC;

	/* Clear the database */
1133
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1134 1135
}

1136 1137
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1138 1139 1140 1141 1142 1143
{
	int err;

	if (!vid)
		return -EINVAL;

1144 1145
	entry->vid = vid - 1;
	entry->valid = false;
1146

1147
	err = mv88e6xxx_vtu_getnext(chip, entry);
1148 1149 1150
	if (err)
		return err;

1151 1152
	if (entry->vid == vid && entry->valid)
		return 0;
1153

1154 1155 1156 1157 1158 1159 1160 1161
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1162
		/* Exclude all ports */
1163
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1164 1165
			entry->member[i] =
				GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1166 1167

		return mv88e6xxx_atu_new(chip, &entry->fid);
1168 1169
	}

1170 1171
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1172 1173
}

1174 1175 1176
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1177
	struct mv88e6xxx_chip *chip = ds->priv;
1178 1179 1180
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1181 1182 1183 1184 1185
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1186
	mutex_lock(&chip->reg_lock);
1187 1188

	do {
1189
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1190 1191 1192 1193 1194 1195 1196 1197 1198
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1199
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1200 1201 1202
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1203 1204 1205
			if (!ds->ports[port].netdev)
				continue;

1206
			if (vlan.member[i] ==
1207 1208 1209
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1210 1211
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1212 1213
				break; /* same bridge, check next VLAN */

1214
			if (!ds->ports[i].bridge_dev)
1215 1216
				continue;

1217
			netdev_warn(ds->ports[port].netdev,
1218 1219
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1220
				    netdev_name(ds->ports[i].bridge_dev));
1221 1222 1223 1224 1225 1226
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1227
	mutex_unlock(&chip->reg_lock);
1228 1229 1230 1231

	return err;
}

1232 1233
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1234
{
V
Vivien Didelot 已提交
1235
	struct mv88e6xxx_chip *chip = ds->priv;
1236
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1237
		PORT_CONTROL_2_8021Q_DISABLED;
1238
	int err;
1239

1240
	if (!chip->info->max_vid)
1241 1242
		return -EOPNOTSUPP;

1243
	mutex_lock(&chip->reg_lock);
1244
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1245
	mutex_unlock(&chip->reg_lock);
1246

1247
	return err;
1248 1249
}

1250 1251 1252 1253
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1254
{
V
Vivien Didelot 已提交
1255
	struct mv88e6xxx_chip *chip = ds->priv;
1256 1257
	int err;

1258
	if (!chip->info->max_vid)
1259 1260
		return -EOPNOTSUPP;

1261 1262 1263 1264 1265 1266 1267 1268
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1269 1270 1271 1272 1273 1274
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1275
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1276
				    u16 vid, u8 member)
1277
{
1278
	struct mv88e6xxx_vtu_entry vlan;
1279 1280
	int err;

1281
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1282
	if (err)
1283
		return err;
1284

1285
	vlan.member[port] = member;
1286

1287
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1288 1289
}

1290 1291 1292
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1293
{
V
Vivien Didelot 已提交
1294
	struct mv88e6xxx_chip *chip = ds->priv;
1295 1296
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1297
	u8 member;
1298 1299
	u16 vid;

1300
	if (!chip->info->max_vid)
1301 1302
		return;

1303 1304 1305 1306 1307 1308 1309
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		member = GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
	else if (untagged)
		member = GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED;
	else
		member = GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1310
	mutex_lock(&chip->reg_lock);
1311

1312
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1313
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1314 1315
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1316
				   vid, untagged ? 'u' : 't');
1317

1318
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1319
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1320
			   vlan->vid_end);
1321

1322
	mutex_unlock(&chip->reg_lock);
1323 1324
}

1325
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1326
				    int port, u16 vid)
1327
{
1328
	struct mv88e6xxx_vtu_entry vlan;
1329 1330
	int i, err;

1331
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1332
	if (err)
1333
		return err;
1334

1335
	/* Tell switchdev if this VLAN is handled in software */
1336
	if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1337
		return -EOPNOTSUPP;
1338

1339
	vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1340 1341

	/* keep the VLAN unless all ports are excluded */
1342
	vlan.valid = false;
1343
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1344
		if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1345
			vlan.valid = true;
1346 1347 1348 1349
			break;
		}
	}

1350
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1351 1352 1353
	if (err)
		return err;

1354
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1355 1356
}

1357 1358
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1359
{
V
Vivien Didelot 已提交
1360
	struct mv88e6xxx_chip *chip = ds->priv;
1361 1362 1363
	u16 pvid, vid;
	int err = 0;

1364
	if (!chip->info->max_vid)
1365 1366
		return -EOPNOTSUPP;

1367
	mutex_lock(&chip->reg_lock);
1368

1369
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1370 1371 1372
	if (err)
		goto unlock;

1373
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1374
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1375 1376 1377 1378
		if (err)
			goto unlock;

		if (vid == pvid) {
1379
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1380 1381 1382 1383 1384
			if (err)
				goto unlock;
		}
	}

1385
unlock:
1386
	mutex_unlock(&chip->reg_lock);
1387 1388 1389 1390

	return err;
}

1391 1392 1393
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1394
{
1395
	struct mv88e6xxx_vtu_entry vlan;
1396
	struct mv88e6xxx_atu_entry entry;
1397 1398
	int err;

1399 1400
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1401
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1402
	else
1403
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1404 1405
	if (err)
		return err;
1406

1407 1408 1409 1410 1411
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1412 1413 1414
	if (err)
		return err;

1415 1416 1417 1418 1419 1420 1421
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1422 1423
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1424 1425
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1426 1427
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1428
		entry.portvec |= BIT(port);
1429
		entry.state = state;
1430 1431
	}

1432
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1433 1434
}

1435 1436 1437
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1438 1439 1440 1441 1442 1443 1444
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1445 1446 1447
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1448
{
V
Vivien Didelot 已提交
1449
	struct mv88e6xxx_chip *chip = ds->priv;
1450

1451
	mutex_lock(&chip->reg_lock);
1452 1453 1454
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
1455
	mutex_unlock(&chip->reg_lock);
1456 1457
}

1458 1459
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1460
{
V
Vivien Didelot 已提交
1461
	struct mv88e6xxx_chip *chip = ds->priv;
1462
	int err;
1463

1464
	mutex_lock(&chip->reg_lock);
1465 1466
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1467
	mutex_unlock(&chip->reg_lock);
1468

1469
	return err;
1470 1471
}

1472 1473 1474
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1475
				      switchdev_obj_dump_cb_t *cb)
1476
{
1477
	struct mv88e6xxx_atu_entry addr;
1478 1479
	int err;

1480 1481
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1482 1483

	do {
1484
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1485
		if (err)
1486
			return err;
1487 1488 1489 1490

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1491
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1492 1493 1494 1495
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1496

1497 1498 1499 1500
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1501 1502
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1503 1504 1505 1506
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1507 1508 1509 1510 1511 1512 1513 1514 1515
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1516 1517
		} else {
			return -EOPNOTSUPP;
1518
		}
1519 1520 1521 1522

		err = cb(obj);
		if (err)
			return err;
1523 1524 1525 1526 1527
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1528 1529
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1530
				  switchdev_obj_dump_cb_t *cb)
1531
{
1532
	struct mv88e6xxx_vtu_entry vlan = {
1533
		.vid = chip->info->max_vid,
1534
	};
1535
	u16 fid;
1536 1537
	int err;

1538
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1539
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1540
	if (err)
1541
		return err;
1542

1543
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1544
	if (err)
1545
		return err;
1546

1547
	/* Dump VLANs' Filtering Information Databases */
1548
	do {
1549
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1550
		if (err)
1551
			return err;
1552 1553 1554 1555

		if (!vlan.valid)
			break;

1556 1557
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1558
		if (err)
1559
			return err;
1560
	} while (vlan.vid < chip->info->max_vid);
1561

1562 1563 1564 1565 1566
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1567
				   switchdev_obj_dump_cb_t *cb)
1568
{
V
Vivien Didelot 已提交
1569
	struct mv88e6xxx_chip *chip = ds->priv;
1570 1571 1572 1573
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1574
	mutex_unlock(&chip->reg_lock);
1575 1576 1577 1578

	return err;
}

1579 1580
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1581
{
1582
	struct dsa_switch *ds;
1583
	int port;
1584
	int dev;
1585
	int err;
1586

1587 1588 1589 1590
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1591
			if (err)
1592
				return err;
1593 1594 1595
		}
	}

1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1625
	mutex_unlock(&chip->reg_lock);
1626

1627
	return err;
1628 1629
}

1630 1631
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1632
{
V
Vivien Didelot 已提交
1633
	struct mv88e6xxx_chip *chip = ds->priv;
1634

1635
	mutex_lock(&chip->reg_lock);
1636 1637 1638
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1639
	mutex_unlock(&chip->reg_lock);
1640 1641
}

1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1672 1673 1674 1675 1676 1677 1678 1679
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1693
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1694
{
1695
	int i, err;
1696

1697
	/* Set all ports to the Disabled state */
1698
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1699 1700
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
1701 1702
		if (err)
			return err;
1703 1704
	}

1705 1706 1707
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1708 1709
	usleep_range(2000, 4000);

1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1721
	mv88e6xxx_hardware_reset(chip);
1722

1723
	return mv88e6xxx_software_reset(chip);
1724 1725
}

1726 1727 1728
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
				   enum mv88e6xxx_frame_mode frame, u16 egress,
				   u16 etype)
1729 1730 1731
{
	int err;

1732 1733 1734 1735
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1736 1737 1738
	if (err)
		return err;

1739 1740 1741 1742 1743 1744 1745 1746
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1747 1748
}

1749
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1750
{
1751 1752 1753 1754
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
1755

1756 1757 1758 1759 1760 1761
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
1762

1763 1764 1765 1766 1767 1768
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
				       PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
}
1769

1770 1771 1772 1773
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1774

1775 1776
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1777

1778 1779 1780
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1781

1782 1783
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1784

1785
	return -EINVAL;
1786 1787
}

1788
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1789
{
1790
	bool message = dsa_is_dsa_port(chip->ds, port);
1791

1792
	return mv88e6xxx_port_set_message_port(chip, port, message);
1793
}
1794

1795
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1796
{
1797
	bool flood = port == dsa_upstream_port(chip->ds);
1798

1799 1800 1801 1802
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1803

1804
	return 0;
1805 1806
}

1807 1808 1809
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1810 1811
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1812

1813
	return 0;
1814 1815
}

1816
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1817
{
1818
	struct dsa_switch *ds = chip->ds;
1819
	int err;
1820
	u16 reg;
1821

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1851
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
1852 1853
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
1854 1855 1856
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
1857

1858
	err = mv88e6xxx_setup_port_mode(chip, port);
1859 1860
	if (err)
		return err;
1861

1862
	err = mv88e6xxx_setup_egress_floods(chip, port);
1863 1864 1865
	if (err)
		return err;

1866 1867 1868
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1869
	 */
1870 1871 1872 1873 1874
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1875

1876
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1877
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1878 1879 1880
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1881
	 */
1882 1883 1884
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1885

1886 1887 1888 1889
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1890 1891
		if (err)
			return err;
1892 1893
	}

1894 1895 1896 1897 1898
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

1899 1900 1901 1902 1903 1904
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

1905 1906 1907 1908 1909
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1910
	reg = 1 << port;
1911 1912
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1913
		reg = 0;
1914

1915 1916 1917
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
1918 1919

	/* Egress rate control 2: disable egress rate control. */
1920 1921 1922
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
1923

1924 1925
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
1926 1927
		if (err)
			return err;
1928
	}
1929

1930 1931 1932 1933 1934 1935
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1936 1937
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1938 1939
		if (err)
			return err;
1940
	}
1941

1942 1943
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1944 1945
		if (err)
			return err;
1946 1947
	}

1948 1949
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1950 1951
		if (err)
			return err;
1952 1953
	}

1954
	err = mv88e6xxx_setup_message_port(chip, port);
1955 1956
	if (err)
		return err;
1957

1958
	/* Port based VLAN map: give each port the same default address
1959 1960
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1961
	 */
1962
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1963 1964
	if (err)
		return err;
1965

1966
	err = mv88e6xxx_port_vlan_map(chip, port);
1967 1968
	if (err)
		return err;
1969 1970 1971 1972

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1973
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
1974 1975
}

1976 1977 1978 1979
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1980
	int err;
1981 1982

	mutex_lock(&chip->reg_lock);
1983
	err = mv88e6xxx_serdes_power(chip, port, true);
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1995 1996
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1997 1998 1999
	mutex_unlock(&chip->reg_lock);
}

2000
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2001 2002 2003
{
	int err;

2004
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2005 2006 2007
	if (err)
		return err;

2008
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2009 2010 2011
	if (err)
		return err;

2012 2013 2014 2015 2016
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2017 2018
}

2019 2020 2021
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2022
	struct mv88e6xxx_chip *chip = ds->priv;
2023 2024 2025
	int err;

	mutex_lock(&chip->reg_lock);
2026
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2027 2028 2029 2030 2031
	mutex_unlock(&chip->reg_lock);

	return err;
}

2032
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2033
{
2034
	struct dsa_switch *ds = chip->ds;
2035
	u32 upstream_port = dsa_upstream_port(ds);
2036
	int err;
2037

2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2049

2050
	/* Disable remote management, and set the switch's DSA device number. */
2051 2052 2053
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2054 2055 2056
	if (err)
		return err;

2057
	/* Configure the IP ToS mapping registers. */
2058
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2059
	if (err)
2060
		return err;
2061
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2062
	if (err)
2063
		return err;
2064
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2065
	if (err)
2066
		return err;
2067
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2068
	if (err)
2069
		return err;
2070
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2071
	if (err)
2072
		return err;
2073
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2074
	if (err)
2075
		return err;
2076
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2077
	if (err)
2078
		return err;
2079
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2080
	if (err)
2081
		return err;
2082 2083

	/* Configure the IEEE 802.1p priority mapping register. */
2084
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2085
	if (err)
2086
		return err;
2087

2088 2089 2090 2091 2092
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2093
	/* Clear the statistics counters for all ports */
2094 2095
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2096 2097 2098 2099
	if (err)
		return err;

	/* Wait for the flush to complete. */
2100
	err = mv88e6xxx_g1_stats_wait(chip);
2101 2102 2103 2104 2105 2106
	if (err)
		return err;

	return 0;
}

2107
static int mv88e6xxx_setup(struct dsa_switch *ds)
2108
{
V
Vivien Didelot 已提交
2109
	struct mv88e6xxx_chip *chip = ds->priv;
2110
	int err;
2111 2112
	int i;

2113
	chip->ds = ds;
2114
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2115

2116
	mutex_lock(&chip->reg_lock);
2117

2118
	/* Setup Switch Port Registers */
2119
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2120 2121 2122 2123 2124 2125 2126
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2127 2128 2129
	if (err)
		goto unlock;

2130 2131 2132
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2133 2134 2135
		if (err)
			goto unlock;
	}
2136

2137 2138 2139 2140
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2141 2142 2143 2144
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2145 2146 2147 2148
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2149 2150 2151 2152
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2164
unlock:
2165
	mutex_unlock(&chip->reg_lock);
2166

2167
	return err;
2168 2169
}

2170 2171
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2172
	struct mv88e6xxx_chip *chip = ds->priv;
2173 2174
	int err;

2175 2176
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2177

2178 2179
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2180 2181 2182 2183 2184
	mutex_unlock(&chip->reg_lock);

	return err;
}

2185
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2186
{
2187 2188
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2189 2190
	u16 val;
	int err;
2191

2192 2193 2194
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2195
	mutex_lock(&chip->reg_lock);
2196
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2197
	mutex_unlock(&chip->reg_lock);
2198

2199 2200 2201 2202 2203 2204 2205 2206
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2207
	return err ? err : val;
2208 2209
}

2210
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2211
{
2212 2213
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2214
	int err;
2215

2216 2217 2218
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2219
	mutex_lock(&chip->reg_lock);
2220
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2221
	mutex_unlock(&chip->reg_lock);
2222 2223

	return err;
2224 2225
}

2226
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2227 2228
				   struct device_node *np,
				   bool external)
2229 2230
{
	static int index;
2231
	struct mv88e6xxx_mdio_bus *mdio_bus;
2232 2233 2234
	struct mii_bus *bus;
	int err;

2235
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2236 2237 2238
	if (!bus)
		return -ENOMEM;

2239
	mdio_bus = bus->priv;
2240
	mdio_bus->bus = bus;
2241
	mdio_bus->chip = chip;
2242 2243
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2244

2245 2246 2247 2248 2249 2250 2251 2252 2253 2254
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2255
	bus->parent = chip->dev;
2256

2257 2258
	if (np)
		err = of_mdiobus_register(bus, np);
2259 2260 2261
	else
		err = mdiobus_register(bus);
	if (err) {
2262
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2263
		return err;
2264
	}
2265 2266 2267 2268 2269

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2270 2271

	return 0;
2272
}
2273

2274 2275 2276 2277 2278
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2279

2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2310 2311
}

2312
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2313 2314

{
2315 2316
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2317

2318 2319
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2320

2321 2322
		mdiobus_unregister(bus);
	}
2323 2324
}

2325 2326
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2327
	struct mv88e6xxx_chip *chip = ds->priv;
2328 2329 2330 2331 2332 2333 2334

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2335
	struct mv88e6xxx_chip *chip = ds->priv;
2336 2337
	int err;

2338 2339
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2340

2341 2342
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2356
	struct mv88e6xxx_chip *chip = ds->priv;
2357 2358
	int err;

2359 2360 2361
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2362 2363 2364 2365
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2366
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2367 2368 2369 2370 2371
	mutex_unlock(&chip->reg_lock);

	return err;
}

2372
static const struct mv88e6xxx_ops mv88e6085_ops = {
2373
	/* MV88E6XXX_FAMILY_6097 */
2374
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2375 2376
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2377
	.port_set_link = mv88e6xxx_port_set_link,
2378
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2379
	.port_set_speed = mv88e6185_port_set_speed,
2380
	.port_tag_remap = mv88e6095_port_tag_remap,
2381
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2382
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2383
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2384
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2385
	.port_pause_config = mv88e6097_port_pause_config,
2386
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2387
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2388
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2389 2390
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2391
	.stats_get_stats = mv88e6095_stats_get_stats,
2392 2393
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2394
	.watchdog_ops = &mv88e6097_watchdog_ops,
2395
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2396 2397
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2398
	.reset = mv88e6185_g1_reset,
2399
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2400
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2401 2402 2403
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2404
	/* MV88E6XXX_FAMILY_6095 */
2405
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2406 2407
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2408
	.port_set_link = mv88e6xxx_port_set_link,
2409
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2410
	.port_set_speed = mv88e6185_port_set_speed,
2411
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2412
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2413
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2414
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2415 2416
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2417
	.stats_get_stats = mv88e6095_stats_get_stats,
2418
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2419 2420
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2421
	.reset = mv88e6185_g1_reset,
2422
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2423
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2424 2425
};

2426
static const struct mv88e6xxx_ops mv88e6097_ops = {
2427
	/* MV88E6XXX_FAMILY_6097 */
2428 2429 2430 2431 2432 2433
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2434
	.port_tag_remap = mv88e6095_port_tag_remap,
2435
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2436
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2437
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2438
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2439
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2440
	.port_pause_config = mv88e6097_port_pause_config,
2441
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2442
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2443 2444 2445 2446
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2447 2448
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2449
	.watchdog_ops = &mv88e6097_watchdog_ops,
2450
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2451
	.reset = mv88e6352_g1_reset,
2452
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2453
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2454 2455
};

2456
static const struct mv88e6xxx_ops mv88e6123_ops = {
2457
	/* MV88E6XXX_FAMILY_6165 */
2458
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2459 2460
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2461
	.port_set_link = mv88e6xxx_port_set_link,
2462
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2463
	.port_set_speed = mv88e6185_port_set_speed,
2464
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2465
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2466
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2467
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2468
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2469 2470
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2471
	.stats_get_stats = mv88e6095_stats_get_stats,
2472 2473
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2474
	.watchdog_ops = &mv88e6097_watchdog_ops,
2475
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2476
	.reset = mv88e6352_g1_reset,
2477
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2478
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2479 2480 2481
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2482
	/* MV88E6XXX_FAMILY_6185 */
2483
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2484 2485
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2486
	.port_set_link = mv88e6xxx_port_set_link,
2487
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2488
	.port_set_speed = mv88e6185_port_set_speed,
2489
	.port_tag_remap = mv88e6095_port_tag_remap,
2490
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2491
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2492
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2493
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2494
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2495
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2496
	.port_pause_config = mv88e6097_port_pause_config,
2497
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2498 2499
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2500
	.stats_get_stats = mv88e6095_stats_get_stats,
2501 2502
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2503
	.watchdog_ops = &mv88e6097_watchdog_ops,
2504
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2505 2506
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2507
	.reset = mv88e6185_g1_reset,
2508
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2509
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2510 2511
};

2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2541
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2542
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2543 2544
};

2545
static const struct mv88e6xxx_ops mv88e6161_ops = {
2546
	/* MV88E6XXX_FAMILY_6165 */
2547
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2548 2549
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2550
	.port_set_link = mv88e6xxx_port_set_link,
2551
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2552
	.port_set_speed = mv88e6185_port_set_speed,
2553
	.port_tag_remap = mv88e6095_port_tag_remap,
2554
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2555
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2556
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2557
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2558
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2559
	.port_pause_config = mv88e6097_port_pause_config,
2560
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2561
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2562
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2563 2564
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2565
	.stats_get_stats = mv88e6095_stats_get_stats,
2566 2567
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2568
	.watchdog_ops = &mv88e6097_watchdog_ops,
2569
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2570
	.reset = mv88e6352_g1_reset,
2571
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2572
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2573 2574 2575
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2576
	/* MV88E6XXX_FAMILY_6165 */
2577
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2578 2579
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2580
	.port_set_link = mv88e6xxx_port_set_link,
2581
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2582
	.port_set_speed = mv88e6185_port_set_speed,
2583
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2584
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2585
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2586 2587
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2588
	.stats_get_stats = mv88e6095_stats_get_stats,
2589 2590
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2591
	.watchdog_ops = &mv88e6097_watchdog_ops,
2592
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2593
	.reset = mv88e6352_g1_reset,
2594
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2595
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2596 2597 2598
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2599
	/* MV88E6XXX_FAMILY_6351 */
2600
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2601 2602
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2603
	.port_set_link = mv88e6xxx_port_set_link,
2604
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2605
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2606
	.port_set_speed = mv88e6185_port_set_speed,
2607
	.port_tag_remap = mv88e6095_port_tag_remap,
2608
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2609
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2610
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2611
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2612
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2613
	.port_pause_config = mv88e6097_port_pause_config,
2614
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2615
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2616
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2617 2618
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2619
	.stats_get_stats = mv88e6095_stats_get_stats,
2620 2621
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2622
	.watchdog_ops = &mv88e6097_watchdog_ops,
2623
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2624
	.reset = mv88e6352_g1_reset,
2625
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2626
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2627 2628 2629
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2630
	/* MV88E6XXX_FAMILY_6352 */
2631 2632
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2633
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2634 2635
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2636
	.port_set_link = mv88e6xxx_port_set_link,
2637
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2638
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2639
	.port_set_speed = mv88e6352_port_set_speed,
2640
	.port_tag_remap = mv88e6095_port_tag_remap,
2641
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2642
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2643
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2644
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2645
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2646
	.port_pause_config = mv88e6097_port_pause_config,
2647
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2648
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2649
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2650 2651
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2652
	.stats_get_stats = mv88e6095_stats_get_stats,
2653 2654
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2655
	.watchdog_ops = &mv88e6097_watchdog_ops,
2656
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2657
	.reset = mv88e6352_g1_reset,
2658
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2659
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2660
	.serdes_power = mv88e6352_serdes_power,
2661 2662 2663
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2664
	/* MV88E6XXX_FAMILY_6351 */
2665
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2666 2667
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2668
	.port_set_link = mv88e6xxx_port_set_link,
2669
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2670
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2671
	.port_set_speed = mv88e6185_port_set_speed,
2672
	.port_tag_remap = mv88e6095_port_tag_remap,
2673
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2674
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2675
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2676
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2677
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2678
	.port_pause_config = mv88e6097_port_pause_config,
2679
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2680
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2681
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2682 2683
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2684
	.stats_get_stats = mv88e6095_stats_get_stats,
2685 2686
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2687
	.watchdog_ops = &mv88e6097_watchdog_ops,
2688
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2689
	.reset = mv88e6352_g1_reset,
2690
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2691
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2692 2693 2694
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2695
	/* MV88E6XXX_FAMILY_6352 */
2696 2697
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2698
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2699 2700
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2701
	.port_set_link = mv88e6xxx_port_set_link,
2702
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2703
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2704
	.port_set_speed = mv88e6352_port_set_speed,
2705
	.port_tag_remap = mv88e6095_port_tag_remap,
2706
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2707
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2708
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2709
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2710
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2711
	.port_pause_config = mv88e6097_port_pause_config,
2712
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2713
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2714
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2715 2716
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2717
	.stats_get_stats = mv88e6095_stats_get_stats,
2718 2719
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2720
	.watchdog_ops = &mv88e6097_watchdog_ops,
2721
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2722
	.reset = mv88e6352_g1_reset,
2723
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2724
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2725
	.serdes_power = mv88e6352_serdes_power,
2726 2727 2728
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2729
	/* MV88E6XXX_FAMILY_6185 */
2730
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2731 2732
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2733
	.port_set_link = mv88e6xxx_port_set_link,
2734
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2735
	.port_set_speed = mv88e6185_port_set_speed,
2736
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2737
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2738
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2739
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2740
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2741 2742
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2743
	.stats_get_stats = mv88e6095_stats_get_stats,
2744 2745
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2746
	.watchdog_ops = &mv88e6097_watchdog_ops,
2747
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2748 2749
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2750
	.reset = mv88e6185_g1_reset,
2751
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2752
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2753 2754
};

2755
static const struct mv88e6xxx_ops mv88e6190_ops = {
2756
	/* MV88E6XXX_FAMILY_6390 */
2757 2758
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2759 2760 2761 2762 2763 2764 2765
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2766
	.port_tag_remap = mv88e6390_port_tag_remap,
2767
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2768
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2769
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2770
	.port_pause_config = mv88e6390_port_pause_config,
2771
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2772
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2773
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2774
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2775 2776
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2777
	.stats_get_stats = mv88e6390_stats_get_stats,
2778 2779
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2780
	.watchdog_ops = &mv88e6390_watchdog_ops,
2781
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2782
	.reset = mv88e6352_g1_reset,
2783 2784
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2785
	.serdes_power = mv88e6390_serdes_power,
2786 2787 2788
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2789
	/* MV88E6XXX_FAMILY_6390 */
2790 2791
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2792 2793 2794 2795 2796 2797 2798
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2799
	.port_tag_remap = mv88e6390_port_tag_remap,
2800
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2801
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2802
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2803
	.port_pause_config = mv88e6390_port_pause_config,
2804
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2805
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2806
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2807
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2808 2809
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2810
	.stats_get_stats = mv88e6390_stats_get_stats,
2811 2812
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2813
	.watchdog_ops = &mv88e6390_watchdog_ops,
2814
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2815
	.reset = mv88e6352_g1_reset,
2816 2817
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2818
	.serdes_power = mv88e6390_serdes_power,
2819 2820 2821
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2822
	/* MV88E6XXX_FAMILY_6390 */
2823 2824
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2825 2826 2827 2828 2829 2830 2831
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2832
	.port_tag_remap = mv88e6390_port_tag_remap,
2833
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2834
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2835
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2836
	.port_pause_config = mv88e6390_port_pause_config,
2837
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2838
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2839
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2840
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2841 2842
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2843
	.stats_get_stats = mv88e6390_stats_get_stats,
2844 2845
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2846
	.watchdog_ops = &mv88e6390_watchdog_ops,
2847
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2848
	.reset = mv88e6352_g1_reset,
2849 2850
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2851
	.serdes_power = mv88e6390_serdes_power,
2852 2853
};

2854
static const struct mv88e6xxx_ops mv88e6240_ops = {
2855
	/* MV88E6XXX_FAMILY_6352 */
2856 2857
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2858
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2859 2860
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2861
	.port_set_link = mv88e6xxx_port_set_link,
2862
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2863
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2864
	.port_set_speed = mv88e6352_port_set_speed,
2865
	.port_tag_remap = mv88e6095_port_tag_remap,
2866
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2867
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2868
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2869
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2870
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2871
	.port_pause_config = mv88e6097_port_pause_config,
2872
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2873
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2874
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2875 2876
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2877
	.stats_get_stats = mv88e6095_stats_get_stats,
2878 2879
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2880
	.watchdog_ops = &mv88e6097_watchdog_ops,
2881
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2882
	.reset = mv88e6352_g1_reset,
2883
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2884
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2885
	.serdes_power = mv88e6352_serdes_power,
2886 2887
};

2888
static const struct mv88e6xxx_ops mv88e6290_ops = {
2889
	/* MV88E6XXX_FAMILY_6390 */
2890 2891
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2892 2893 2894 2895 2896 2897 2898
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2899
	.port_tag_remap = mv88e6390_port_tag_remap,
2900
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2901
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2902
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2903
	.port_pause_config = mv88e6390_port_pause_config,
2904
	.port_set_cmode = mv88e6390x_port_set_cmode,
2905
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2906
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2907
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2908
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2909 2910
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2911
	.stats_get_stats = mv88e6390_stats_get_stats,
2912 2913
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2914
	.watchdog_ops = &mv88e6390_watchdog_ops,
2915
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2916
	.reset = mv88e6352_g1_reset,
2917 2918
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2919
	.serdes_power = mv88e6390_serdes_power,
2920 2921
};

2922
static const struct mv88e6xxx_ops mv88e6320_ops = {
2923
	/* MV88E6XXX_FAMILY_6320 */
2924 2925
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2926
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2927 2928
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2929
	.port_set_link = mv88e6xxx_port_set_link,
2930
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2931
	.port_set_speed = mv88e6185_port_set_speed,
2932
	.port_tag_remap = mv88e6095_port_tag_remap,
2933
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2934
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2935
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2936
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2937
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2938
	.port_pause_config = mv88e6097_port_pause_config,
2939
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2940
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2941
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2942 2943
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2944
	.stats_get_stats = mv88e6320_stats_get_stats,
2945 2946
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2947
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2948
	.reset = mv88e6352_g1_reset,
2949
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2950
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2951 2952 2953
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2954
	/* MV88E6XXX_FAMILY_6321 */
2955 2956
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2957
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2958 2959
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2960
	.port_set_link = mv88e6xxx_port_set_link,
2961
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2962
	.port_set_speed = mv88e6185_port_set_speed,
2963
	.port_tag_remap = mv88e6095_port_tag_remap,
2964
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2965
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2966
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2967
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2968
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2969
	.port_pause_config = mv88e6097_port_pause_config,
2970
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2971
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2972
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2973 2974
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2975
	.stats_get_stats = mv88e6320_stats_get_stats,
2976 2977
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2978
	.reset = mv88e6352_g1_reset,
2979
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2980
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2981 2982
};

2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
3012
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3013
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3014 3015
};

3016
static const struct mv88e6xxx_ops mv88e6350_ops = {
3017
	/* MV88E6XXX_FAMILY_6351 */
3018
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3019 3020
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3021
	.port_set_link = mv88e6xxx_port_set_link,
3022
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3023
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3024
	.port_set_speed = mv88e6185_port_set_speed,
3025
	.port_tag_remap = mv88e6095_port_tag_remap,
3026
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3027
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3028
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3029
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3030
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3031
	.port_pause_config = mv88e6097_port_pause_config,
3032
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3033
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3034
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3035 3036
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3037
	.stats_get_stats = mv88e6095_stats_get_stats,
3038 3039
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3040
	.watchdog_ops = &mv88e6097_watchdog_ops,
3041
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3042
	.reset = mv88e6352_g1_reset,
3043
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3044
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3045 3046 3047
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3048
	/* MV88E6XXX_FAMILY_6351 */
3049
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3050 3051
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3052
	.port_set_link = mv88e6xxx_port_set_link,
3053
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3054
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3055
	.port_set_speed = mv88e6185_port_set_speed,
3056
	.port_tag_remap = mv88e6095_port_tag_remap,
3057
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3058
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3059
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3060
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3061
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3062
	.port_pause_config = mv88e6097_port_pause_config,
3063
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3064
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3065
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3066 3067
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3068
	.stats_get_stats = mv88e6095_stats_get_stats,
3069 3070
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3071
	.watchdog_ops = &mv88e6097_watchdog_ops,
3072
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3073
	.reset = mv88e6352_g1_reset,
3074
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3075
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3076 3077 3078
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3079
	/* MV88E6XXX_FAMILY_6352 */
3080 3081
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3082
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3083 3084
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3085
	.port_set_link = mv88e6xxx_port_set_link,
3086
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3087
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3088
	.port_set_speed = mv88e6352_port_set_speed,
3089
	.port_tag_remap = mv88e6095_port_tag_remap,
3090
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3091
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3092
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3093
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3094
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3095
	.port_pause_config = mv88e6097_port_pause_config,
3096
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3097
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3098
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3099 3100
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3101
	.stats_get_stats = mv88e6095_stats_get_stats,
3102 3103
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3104
	.watchdog_ops = &mv88e6097_watchdog_ops,
3105
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3106
	.reset = mv88e6352_g1_reset,
3107
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3108
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3109
	.serdes_power = mv88e6352_serdes_power,
3110 3111
};

3112
static const struct mv88e6xxx_ops mv88e6390_ops = {
3113
	/* MV88E6XXX_FAMILY_6390 */
3114 3115
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3116 3117 3118 3119 3120 3121 3122
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3123
	.port_tag_remap = mv88e6390_port_tag_remap,
3124
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3125
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3126
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3127
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3128
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3129
	.port_pause_config = mv88e6390_port_pause_config,
3130
	.port_set_cmode = mv88e6390x_port_set_cmode,
3131
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3132
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3133
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3134
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3135 3136
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3137
	.stats_get_stats = mv88e6390_stats_get_stats,
3138 3139
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3140
	.watchdog_ops = &mv88e6390_watchdog_ops,
3141
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3142
	.reset = mv88e6352_g1_reset,
3143 3144
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3145
	.serdes_power = mv88e6390_serdes_power,
3146 3147 3148
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3149
	/* MV88E6XXX_FAMILY_6390 */
3150 3151
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3152 3153 3154 3155 3156 3157 3158
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3159
	.port_tag_remap = mv88e6390_port_tag_remap,
3160
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3161
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3162
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3163
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3164
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3165
	.port_pause_config = mv88e6390_port_pause_config,
3166
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3167
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3168
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3169
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3170 3171
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3172
	.stats_get_stats = mv88e6390_stats_get_stats,
3173 3174
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3175
	.watchdog_ops = &mv88e6390_watchdog_ops,
3176
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3177
	.reset = mv88e6352_g1_reset,
3178 3179
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3180
	.serdes_power = mv88e6390_serdes_power,
3181 3182
};

3183 3184 3185 3186 3187 3188 3189
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3190
		.max_vid = 4095,
3191
		.port_base_addr = 0x10,
3192
		.global1_addr = 0x1b,
3193
		.age_time_coeff = 15000,
3194
		.g1_irqs = 8,
3195
		.atu_move_port_mask = 0xf,
3196
		.pvt = true,
3197
		.tag_protocol = DSA_TAG_PROTO_DSA,
3198
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3199
		.ops = &mv88e6085_ops,
3200 3201 3202 3203 3204 3205 3206 3207
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3208
		.max_vid = 4095,
3209
		.port_base_addr = 0x10,
3210
		.global1_addr = 0x1b,
3211
		.age_time_coeff = 15000,
3212
		.g1_irqs = 8,
3213
		.atu_move_port_mask = 0xf,
3214
		.tag_protocol = DSA_TAG_PROTO_DSA,
3215
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3216
		.ops = &mv88e6095_ops,
3217 3218
	},

3219 3220 3221 3222 3223 3224
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3225
		.max_vid = 4095,
3226 3227 3228
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3229
		.g1_irqs = 8,
3230
		.atu_move_port_mask = 0xf,
3231
		.pvt = true,
3232
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3233 3234 3235 3236
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3237 3238 3239 3240 3241 3242
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3243
		.max_vid = 4095,
3244
		.port_base_addr = 0x10,
3245
		.global1_addr = 0x1b,
3246
		.age_time_coeff = 15000,
3247
		.g1_irqs = 9,
3248
		.atu_move_port_mask = 0xf,
3249
		.pvt = true,
3250
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3251
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3252
		.ops = &mv88e6123_ops,
3253 3254 3255 3256 3257 3258 3259 3260
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3261
		.max_vid = 4095,
3262
		.port_base_addr = 0x10,
3263
		.global1_addr = 0x1b,
3264
		.age_time_coeff = 15000,
3265
		.g1_irqs = 9,
3266
		.atu_move_port_mask = 0xf,
3267
		.tag_protocol = DSA_TAG_PROTO_DSA,
3268
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3269
		.ops = &mv88e6131_ops,
3270 3271
	},

3272 3273 3274 3275 3276 3277
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3278
		.max_vid = 4095,
3279 3280 3281 3282
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3283
		.pvt = true,
3284 3285 3286 3287 3288
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3289 3290 3291 3292 3293 3294
	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3295
		.max_vid = 4095,
3296
		.port_base_addr = 0x10,
3297
		.global1_addr = 0x1b,
3298
		.age_time_coeff = 15000,
3299
		.g1_irqs = 9,
3300
		.atu_move_port_mask = 0xf,
3301
		.pvt = true,
3302
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3303
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3304
		.ops = &mv88e6161_ops,
3305 3306 3307 3308 3309 3310 3311 3312
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3313
		.max_vid = 4095,
3314
		.port_base_addr = 0x10,
3315
		.global1_addr = 0x1b,
3316
		.age_time_coeff = 15000,
3317
		.g1_irqs = 9,
3318
		.atu_move_port_mask = 0xf,
3319
		.pvt = true,
3320
		.tag_protocol = DSA_TAG_PROTO_DSA,
3321
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3322
		.ops = &mv88e6165_ops,
3323 3324 3325 3326 3327 3328 3329 3330
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3331
		.max_vid = 4095,
3332
		.port_base_addr = 0x10,
3333
		.global1_addr = 0x1b,
3334
		.age_time_coeff = 15000,
3335
		.g1_irqs = 9,
3336
		.atu_move_port_mask = 0xf,
3337
		.pvt = true,
3338
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3339
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3340
		.ops = &mv88e6171_ops,
3341 3342 3343 3344 3345 3346 3347 3348
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3349
		.max_vid = 4095,
3350
		.port_base_addr = 0x10,
3351
		.global1_addr = 0x1b,
3352
		.age_time_coeff = 15000,
3353
		.g1_irqs = 9,
3354
		.atu_move_port_mask = 0xf,
3355
		.pvt = true,
3356
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3357
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3358
		.ops = &mv88e6172_ops,
3359 3360 3361 3362 3363 3364 3365 3366
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3367
		.max_vid = 4095,
3368
		.port_base_addr = 0x10,
3369
		.global1_addr = 0x1b,
3370
		.age_time_coeff = 15000,
3371
		.g1_irqs = 9,
3372
		.atu_move_port_mask = 0xf,
3373
		.pvt = true,
3374
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3375
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3376
		.ops = &mv88e6175_ops,
3377 3378 3379 3380 3381 3382 3383 3384
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3385
		.max_vid = 4095,
3386
		.port_base_addr = 0x10,
3387
		.global1_addr = 0x1b,
3388
		.age_time_coeff = 15000,
3389
		.g1_irqs = 9,
3390
		.atu_move_port_mask = 0xf,
3391
		.pvt = true,
3392
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3393
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3394
		.ops = &mv88e6176_ops,
3395 3396 3397 3398 3399 3400 3401 3402
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3403
		.max_vid = 4095,
3404
		.port_base_addr = 0x10,
3405
		.global1_addr = 0x1b,
3406
		.age_time_coeff = 15000,
3407
		.g1_irqs = 8,
3408
		.atu_move_port_mask = 0xf,
3409
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3410
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3411
		.ops = &mv88e6185_ops,
3412 3413
	},

3414 3415 3416 3417 3418 3419
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3420
		.max_vid = 8191,
3421 3422
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3423
		.tag_protocol = DSA_TAG_PROTO_DSA,
3424
		.age_time_coeff = 3750,
3425
		.g1_irqs = 9,
3426
		.pvt = true,
3427
		.atu_move_port_mask = 0x1f,
3428 3429 3430 3431 3432 3433 3434 3435 3436 3437
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3438
		.max_vid = 8191,
3439 3440
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3441
		.age_time_coeff = 3750,
3442
		.g1_irqs = 9,
3443
		.atu_move_port_mask = 0x1f,
3444
		.pvt = true,
3445
		.tag_protocol = DSA_TAG_PROTO_DSA,
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3456
		.max_vid = 8191,
3457 3458
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3459
		.age_time_coeff = 3750,
3460
		.g1_irqs = 9,
3461
		.atu_move_port_mask = 0x1f,
3462
		.pvt = true,
3463
		.tag_protocol = DSA_TAG_PROTO_DSA,
3464
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3465
		.ops = &mv88e6191_ops,
3466 3467
	},

3468 3469 3470 3471 3472 3473
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3474
		.max_vid = 4095,
3475
		.port_base_addr = 0x10,
3476
		.global1_addr = 0x1b,
3477
		.age_time_coeff = 15000,
3478
		.g1_irqs = 9,
3479
		.atu_move_port_mask = 0xf,
3480
		.pvt = true,
3481
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3482
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3483
		.ops = &mv88e6240_ops,
3484 3485
	},

3486 3487 3488 3489 3490 3491
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3492
		.max_vid = 8191,
3493 3494
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3495
		.age_time_coeff = 3750,
3496
		.g1_irqs = 9,
3497
		.atu_move_port_mask = 0x1f,
3498
		.pvt = true,
3499
		.tag_protocol = DSA_TAG_PROTO_DSA,
3500 3501 3502 3503
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3504 3505 3506 3507 3508 3509
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3510
		.max_vid = 4095,
3511
		.port_base_addr = 0x10,
3512
		.global1_addr = 0x1b,
3513
		.age_time_coeff = 15000,
3514
		.g1_irqs = 8,
3515
		.atu_move_port_mask = 0xf,
3516
		.pvt = true,
3517
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3518
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3519
		.ops = &mv88e6320_ops,
3520 3521 3522 3523 3524 3525 3526 3527
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3528
		.max_vid = 4095,
3529
		.port_base_addr = 0x10,
3530
		.global1_addr = 0x1b,
3531
		.age_time_coeff = 15000,
3532
		.g1_irqs = 8,
3533
		.atu_move_port_mask = 0xf,
3534
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3535
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3536
		.ops = &mv88e6321_ops,
3537 3538
	},

3539 3540 3541 3542 3543 3544
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3545
		.max_vid = 4095,
3546 3547 3548
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3549
		.atu_move_port_mask = 0x1f,
3550
		.pvt = true,
3551 3552 3553 3554 3555
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3556 3557 3558 3559 3560 3561
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3562
		.max_vid = 4095,
3563
		.port_base_addr = 0x10,
3564
		.global1_addr = 0x1b,
3565
		.age_time_coeff = 15000,
3566
		.g1_irqs = 9,
3567
		.atu_move_port_mask = 0xf,
3568
		.pvt = true,
3569
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3570
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3571
		.ops = &mv88e6350_ops,
3572 3573 3574 3575 3576 3577 3578 3579
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3580
		.max_vid = 4095,
3581
		.port_base_addr = 0x10,
3582
		.global1_addr = 0x1b,
3583
		.age_time_coeff = 15000,
3584
		.g1_irqs = 9,
3585
		.atu_move_port_mask = 0xf,
3586
		.pvt = true,
3587
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3588
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3589
		.ops = &mv88e6351_ops,
3590 3591 3592 3593 3594 3595 3596 3597
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3598
		.max_vid = 4095,
3599
		.port_base_addr = 0x10,
3600
		.global1_addr = 0x1b,
3601
		.age_time_coeff = 15000,
3602
		.g1_irqs = 9,
3603
		.atu_move_port_mask = 0xf,
3604
		.pvt = true,
3605
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3606
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3607
		.ops = &mv88e6352_ops,
3608
	},
3609 3610 3611 3612 3613 3614
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3615
		.max_vid = 8191,
3616 3617
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3618
		.age_time_coeff = 3750,
3619
		.g1_irqs = 9,
3620
		.atu_move_port_mask = 0x1f,
3621
		.pvt = true,
3622
		.tag_protocol = DSA_TAG_PROTO_DSA,
3623 3624 3625 3626 3627 3628 3629 3630 3631
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3632
		.max_vid = 8191,
3633 3634
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3635
		.age_time_coeff = 3750,
3636
		.g1_irqs = 9,
3637
		.atu_move_port_mask = 0x1f,
3638
		.pvt = true,
3639
		.tag_protocol = DSA_TAG_PROTO_DSA,
3640 3641 3642
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3643 3644
};

3645
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3646
{
3647
	int i;
3648

3649 3650 3651
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3652 3653 3654 3655

	return NULL;
}

3656
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3657 3658
{
	const struct mv88e6xxx_info *info;
3659 3660 3661
	unsigned int prod_num, rev;
	u16 id;
	int err;
3662

3663 3664 3665 3666 3667
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3668 3669 3670 3671 3672 3673 3674 3675

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3676
	/* Update the compatible info with the probed one */
3677
	chip->info = info;
3678

3679 3680 3681 3682
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3683 3684
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3685 3686 3687 3688

	return 0;
}

3689
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3690
{
3691
	struct mv88e6xxx_chip *chip;
3692

3693 3694
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3695 3696
		return NULL;

3697
	chip->dev = dev;
3698

3699
	mutex_init(&chip->reg_lock);
3700
	INIT_LIST_HEAD(&chip->mdios);
3701

3702
	return chip;
3703 3704
}

3705
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3706 3707
			      struct mii_bus *bus, int sw_addr)
{
3708
	if (sw_addr == 0)
3709
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3710
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3711
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3712 3713 3714
	else
		return -EINVAL;

3715 3716
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3717 3718 3719 3720

	return 0;
}

3721 3722
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3723
	struct mv88e6xxx_chip *chip = ds->priv;
3724

3725
	return chip->info->tag_protocol;
3726 3727
}

3728 3729 3730
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3731
{
3732
	struct mv88e6xxx_chip *chip;
3733
	struct mii_bus *bus;
3734
	int err;
3735

3736
	bus = dsa_host_dev_to_mii_bus(host_dev);
3737 3738 3739
	if (!bus)
		return NULL;

3740 3741
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3742 3743
		return NULL;

3744
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3745
	chip->info = &mv88e6xxx_table[MV88E6085];
3746

3747
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3748 3749 3750
	if (err)
		goto free;

3751
	err = mv88e6xxx_detect(chip);
3752
	if (err)
3753
		goto free;
3754

3755 3756 3757 3758 3759 3760
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3761 3762
	mv88e6xxx_phy_init(chip);

3763
	err = mv88e6xxx_mdios_register(chip, NULL);
3764
	if (err)
3765
		goto free;
3766

3767
	*priv = chip;
3768

3769
	return chip->info->name;
3770
free:
3771
	devm_kfree(dsa_dev, chip);
3772 3773

	return NULL;
3774 3775
}

3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3791
	struct mv88e6xxx_chip *chip = ds->priv;
3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3803
	struct mv88e6xxx_chip *chip = ds->priv;
3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3816
				   switchdev_obj_dump_cb_t *cb)
3817
{
V
Vivien Didelot 已提交
3818
	struct mv88e6xxx_chip *chip = ds->priv;
3819 3820 3821 3822 3823 3824 3825 3826 3827
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3828
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3829
	.probe			= mv88e6xxx_drv_probe,
3830
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3831 3832 3833 3834 3835 3836
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3837 3838
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3839 3840
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3841
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3842 3843 3844 3845
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3846
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3847 3848 3849
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3850
	.port_fast_age		= mv88e6xxx_port_fast_age,
3851 3852 3853 3854 3855 3856 3857 3858 3859
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3860 3861 3862 3863
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3864 3865
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3866 3867
};

3868 3869 3870 3871
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3872
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3873
{
3874
	struct device *dev = chip->dev;
3875 3876
	struct dsa_switch *ds;

3877
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3878 3879 3880
	if (!ds)
		return -ENOMEM;

3881
	ds->priv = chip;
3882
	ds->ops = &mv88e6xxx_switch_ops;
3883 3884
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3885 3886 3887

	dev_set_drvdata(dev, ds);

3888
	return dsa_register_switch(ds);
3889 3890
}

3891
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3892
{
3893
	dsa_unregister_switch(chip->ds);
3894 3895
}

3896
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3897
{
3898
	struct device *dev = &mdiodev->dev;
3899
	struct device_node *np = dev->of_node;
3900
	const struct mv88e6xxx_info *compat_info;
3901
	struct mv88e6xxx_chip *chip;
3902
	u32 eeprom_len;
3903
	int err;
3904

3905 3906 3907 3908
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3909 3910
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3911 3912
		return -ENOMEM;

3913
	chip->info = compat_info;
3914

3915
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3916 3917
	if (err)
		return err;
3918

3919 3920 3921 3922
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3923
	err = mv88e6xxx_detect(chip);
3924 3925
	if (err)
		return err;
3926

3927 3928
	mv88e6xxx_phy_init(chip);

3929
	if (chip->info->ops->get_eeprom &&
3930
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3931
		chip->eeprom_len = eeprom_len;
3932

3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3964
	err = mv88e6xxx_mdios_register(chip, np);
3965
	if (err)
3966
		goto out_g2_irq;
3967

3968
	err = mv88e6xxx_register_switch(chip);
3969 3970
	if (err)
		goto out_mdio;
3971

3972
	return 0;
3973 3974

out_mdio:
3975
	mv88e6xxx_mdios_unregister(chip);
3976
out_g2_irq:
3977
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
3978 3979
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3980 3981
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3982
		mv88e6xxx_g1_irq_free(chip);
3983 3984
		mutex_unlock(&chip->reg_lock);
	}
3985 3986
out:
	return err;
3987
}
3988 3989 3990 3991

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3992
	struct mv88e6xxx_chip *chip = ds->priv;
3993

3994
	mv88e6xxx_phy_destroy(chip);
3995
	mv88e6xxx_unregister_switch(chip);
3996
	mv88e6xxx_mdios_unregister(chip);
3997

3998 3999 4000 4001 4002
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4003 4004 4005
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4006 4007 4008 4009
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4010 4011 4012 4013
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4030
	register_switch_driver(&mv88e6xxx_switch_drv);
4031 4032
	return mdio_driver_register(&mv88e6xxx_driver);
}
4033 4034 4035 4036
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4037
	mdio_driver_unregister(&mv88e6xxx_driver);
4038
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4039 4040
}
module_exit(mv88e6xxx_cleanup);
4041 4042 4043 4044

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");