chip.c 117.1 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
228 229 230 231
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233 234
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
235 236 237 238
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

239 240 241 242 243 244 245 246 247 248 249 250
static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

251 252 253 254
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
255
	struct mii_bus *bus;
256

257 258
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
259 260
		return -EOPNOTSUPP;

261
	if (!chip->info->ops->phy_read)
262 263 264
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
265 266 267 268 269 270
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
271
	struct mii_bus *bus;
272

273 274
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
275 276
		return -EOPNOTSUPP;

277
	if (!chip->info->ops->phy_write)
278 279 280
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
281 282
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
452 453 454 455 456 457 458
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
459

460
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
461
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
462 463 464
		irq_dispose_mapping(virq);
	}

465
	irq_domain_remove(chip->g1_irq.domain);
466 467 468 469
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
470 471
	int err, irq, virq;
	u16 reg, mask;
472 473 474 475 476 477 478 479 480 481 482 483 484 485

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

486
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
487
	if (err)
488
		goto out_mapping;
489

490
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
491

492
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
493
	if (err)
494
		goto out_disable;
495 496 497 498

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
499
		goto out_disable;
500 501 502 503 504 505

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
506
		goto out_disable;
507 508 509

	return 0;

510 511 512 513 514 515 516 517 518 519 520
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
521 522 523 524

	return err;
}

525
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
526
{
527
	int i;
528

529
	for (i = 0; i < 16; i++) {
530 531 532 533 534 535 536 537 538 539 540 541 542
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

543
	dev_err(chip->dev, "Timeout while waiting for switch\n");
544 545 546
	return -ETIMEDOUT;
}

547
/* Indirect write to single pointer-data register with an Update bit */
548
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
549 550
{
	u16 val;
551
	int err;
552 553

	/* Wait until the previous operation is completed */
554 555 556
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
557 558 559 560 561 562 563

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

564
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
565
{
566 567
	if (!chip->info->ops->ppu_disable)
		return 0;
568

569
	return chip->info->ops->ppu_disable(chip);
570 571
}

572
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
573
{
574 575
	if (!chip->info->ops->ppu_enable)
		return 0;
576

577
	return chip->info->ops->ppu_enable(chip);
578 579 580 581
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
582
	struct mv88e6xxx_chip *chip;
583

584
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
585

586
	mutex_lock(&chip->reg_lock);
587

588 589 590 591
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
592
	}
593

594
	mutex_unlock(&chip->reg_lock);
595 596 597 598
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
599
	struct mv88e6xxx_chip *chip = (void *)_ps;
600

601
	schedule_work(&chip->ppu_work);
602 603
}

604
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
605 606 607
{
	int ret;

608
	mutex_lock(&chip->ppu_mutex);
609

610
	/* If the PHY polling unit is enabled, disable it so that
611 612 613 614
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
615 616
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
617
		if (ret < 0) {
618
			mutex_unlock(&chip->ppu_mutex);
619 620
			return ret;
		}
621
		chip->ppu_disabled = 1;
622
	} else {
623
		del_timer(&chip->ppu_timer);
624
		ret = 0;
625 626 627 628 629
	}

	return ret;
}

630
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
631
{
632
	/* Schedule a timer to re-enable the PHY polling unit. */
633 634
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
635 636
}

637
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
638
{
639 640
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
641 642
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
643 644
}

645 646 647 648 649
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

650 651 652
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
653
{
654
	int err;
655

656 657 658
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
659
		mv88e6xxx_ppu_access_put(chip);
660 661
	}

662
	return err;
663 664
}

665 666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

712 713 714 715 716 717
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

718 719 720 721 722 723 724 725 726
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

727 728 729 730
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
731 732
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
733
{
V
Vivien Didelot 已提交
734
	struct mv88e6xxx_chip *chip = ds->priv;
735
	int err;
736 737 738 739

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

740
	mutex_lock(&chip->reg_lock);
741 742
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
743
	mutex_unlock(&chip->reg_lock);
744 745 746

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
747 748
}

749
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
750
{
751 752
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
753

754
	return chip->info->ops->stats_snapshot(chip, port);
755 756
}

757
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
817 818
};

819
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
820
					    struct mv88e6xxx_hw_stat *s,
821 822
					    int port, u16 bank1_select,
					    u16 histogram)
823 824 825
{
	u32 low;
	u32 high = 0;
826
	u16 reg = 0;
827
	int err;
828 829
	u64 value;

830
	switch (s->type) {
831
	case STATS_TYPE_PORT:
832 833
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
834 835
			return UINT64_MAX;

836
		low = reg;
837
		if (s->sizeof_stat == 4) {
838 839
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
840
				return UINT64_MAX;
841
			high = reg;
842
		}
843
		break;
844
	case STATS_TYPE_BANK1:
845
		reg = bank1_select;
846 847
		/* fall through */
	case STATS_TYPE_BANK0:
848
		reg |= s->reg | histogram;
849
		mv88e6xxx_g1_stats_read(chip, reg, &low);
850
		if (s->sizeof_stat == 8)
851
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
852 853 854 855 856
	}
	value = (((u64)high) << 16) | low;
	return value;
}

857 858
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
859
{
860 861
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
862

863 864
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
865
		if (stat->type & types) {
866 867 868 869
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
870
	}
871 872
}

873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
889
{
V
Vivien Didelot 已提交
890
	struct mv88e6xxx_chip *chip = ds->priv;
891 892 893 894 895 896 897 898

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
899 900 901 902 903
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
904
		if (stat->type & types)
905 906 907
			j++;
	}
	return j;
908 909
}

910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

932
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
933 934
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
935 936 937 938 939 940 941
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
942 943 944
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
945 946 947 948 949 950 951 952 953
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
954 955
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
956 957 958 959 960 961
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
962 963 964 965 966 967 968 969 970 971 972
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
973 974 975 976 977 978 979 980 981
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

982 983
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
984
{
V
Vivien Didelot 已提交
985
	struct mv88e6xxx_chip *chip = ds->priv;
986 987
	int ret;

988
	mutex_lock(&chip->reg_lock);
989

990
	ret = mv88e6xxx_stats_snapshot(chip, port);
991
	if (ret < 0) {
992
		mutex_unlock(&chip->reg_lock);
993 994
		return;
	}
995 996

	mv88e6xxx_get_stats(chip, port, data);
997

998
	mutex_unlock(&chip->reg_lock);
999 1000
}

1001 1002 1003 1004 1005 1006 1007 1008
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1009
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1010 1011 1012 1013
{
	return 32 * sizeof(u16);
}

1014 1015
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1016
{
V
Vivien Didelot 已提交
1017
	struct mv88e6xxx_chip *chip = ds->priv;
1018 1019
	int err;
	u16 reg;
1020 1021 1022 1023 1024 1025 1026
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1027
	mutex_lock(&chip->reg_lock);
1028

1029 1030
	for (i = 0; i < 32; i++) {

1031 1032 1033
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1034
	}
1035

1036
	mutex_unlock(&chip->reg_lock);
1037 1038
}

1039 1040
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1041
{
V
Vivien Didelot 已提交
1042
	struct mv88e6xxx_chip *chip = ds->priv;
1043 1044
	u16 reg;
	int err;
1045

1046
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1047 1048
		return -EOPNOTSUPP;

1049
	mutex_lock(&chip->reg_lock);
1050

1051 1052
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1053
		goto out;
1054 1055 1056 1057

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1058
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1059
	if (err)
1060
		goto out;
1061

1062
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1063
out:
1064
	mutex_unlock(&chip->reg_lock);
1065 1066

	return err;
1067 1068
}

1069 1070
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1071
{
V
Vivien Didelot 已提交
1072
	struct mv88e6xxx_chip *chip = ds->priv;
1073 1074
	u16 reg;
	int err;
1075

1076
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1077 1078
		return -EOPNOTSUPP;

1079
	mutex_lock(&chip->reg_lock);
1080

1081 1082
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1083 1084
		goto out;

1085
	reg &= ~0x0300;
1086 1087 1088 1089 1090
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1091
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1092
out:
1093
	mutex_unlock(&chip->reg_lock);
1094

1095
	return err;
1096 1097
}

1098
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
1099
{
1100 1101 1102
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
1103 1104
	int i;

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

1131
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
1132 1133
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
1134 1135 1136

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1137

1138
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1139 1140
}

1141 1142
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1143
{
V
Vivien Didelot 已提交
1144
	struct mv88e6xxx_chip *chip = ds->priv;
1145
	int stp_state;
1146
	int err;
1147 1148 1149

	switch (state) {
	case BR_STATE_DISABLED:
1150
		stp_state = PORT_CONTROL_STATE_DISABLED;
1151 1152 1153
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1154
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1155 1156
		break;
	case BR_STATE_LEARNING:
1157
		stp_state = PORT_CONTROL_STATE_LEARNING;
1158 1159 1160
		break;
	case BR_STATE_FORWARDING:
	default:
1161
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1162 1163 1164
		break;
	}

1165
	mutex_lock(&chip->reg_lock);
1166
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1167
	mutex_unlock(&chip->reg_lock);
1168 1169

	if (err)
1170
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1171 1172
}

1173 1174
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
1175 1176
	int err;

1177 1178 1179 1180
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

1181 1182 1183 1184
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

1185 1186 1187
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

1188 1189 1190 1191 1192 1193 1194 1195 1196
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
1197
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
1198 1199 1200 1201

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

1202 1203
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
1204 1205 1206
	int dev, port;
	int err;

1207 1208 1209 1210 1211 1212
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1226 1227
}

1228 1229 1230 1231 1232 1233
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1234
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1235 1236 1237 1238 1239 1240
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1241 1242 1243 1244 1245 1246 1247 1248
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1249 1250 1251 1252 1253 1254 1255 1256 1257
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1258 1259 1260 1261 1262 1263 1264 1265 1266
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1267 1268 1269
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1270
{
V
Vivien Didelot 已提交
1271
	struct mv88e6xxx_chip *chip = ds->priv;
1272 1273 1274
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1275 1276 1277
	u16 pvid;
	int err;

1278
	if (!chip->info->max_vid)
1279 1280
		return -EOPNOTSUPP;

1281
	mutex_lock(&chip->reg_lock);
1282

1283
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1284 1285 1286 1287
	if (err)
		goto unlock;

	do {
1288
		err = mv88e6xxx_vtu_getnext(chip, &next);
1289 1290 1291 1292 1293 1294
		if (err)
			break;

		if (!next.valid)
			break;

1295
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1296 1297 1298
			continue;

		/* reinit and dump this VLAN obj */
1299 1300
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1301 1302
		vlan->flags = 0;

1303
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1304 1305 1306 1307 1308 1309 1310 1311
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1312
	} while (next.vid < chip->info->max_vid);
1313 1314

unlock:
1315
	mutex_unlock(&chip->reg_lock);
1316 1317 1318 1319

	return err;
}

1320
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1321 1322
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1323 1324 1325
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1326
	int i, err;
1327 1328 1329

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1330
	/* Set every FID bit used by the (un)bridged ports */
1331
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1332
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1333 1334 1335 1336 1337 1338
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1339 1340
	/* Set every FID bit used by the VLAN entries */
	do {
1341
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1342 1343 1344 1345 1346 1347 1348
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1349
	} while (vlan.vid < chip->info->max_vid);
1350 1351 1352 1353 1354

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1355
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1356 1357 1358
		return -ENOSPC;

	/* Clear the database */
1359
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1360 1361
}

1362 1363
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1364 1365 1366 1367 1368 1369
{
	int err;

	if (!vid)
		return -EINVAL;

1370 1371
	entry->vid = vid - 1;
	entry->valid = false;
1372

1373
	err = mv88e6xxx_vtu_getnext(chip, entry);
1374 1375 1376
	if (err)
		return err;

1377 1378
	if (entry->vid == vid && entry->valid)
		return 0;
1379

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

		/* Include only CPU and DSA ports */
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
			entry->member[i] = dsa_is_normal_port(chip->ds, i) ?
				GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER :
				GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;

		return mv88e6xxx_atu_new(chip, &entry->fid);
1395 1396
	}

1397 1398
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1399 1400
}

1401 1402 1403
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1404
	struct mv88e6xxx_chip *chip = ds->priv;
1405 1406 1407
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1408 1409 1410 1411 1412
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1413
	mutex_lock(&chip->reg_lock);
1414 1415

	do {
1416
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1417 1418 1419 1420 1421 1422 1423 1424 1425
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1426
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1427 1428 1429
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1430 1431 1432
			if (!ds->ports[port].netdev)
				continue;

1433
			if (vlan.member[i] ==
1434 1435 1436
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1437 1438
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1439 1440
				break; /* same bridge, check next VLAN */

1441
			if (!ds->ports[i].bridge_dev)
1442 1443
				continue;

1444
			netdev_warn(ds->ports[port].netdev,
1445 1446
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1447
				    netdev_name(ds->ports[i].bridge_dev));
1448 1449 1450 1451 1452 1453
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1454
	mutex_unlock(&chip->reg_lock);
1455 1456 1457 1458

	return err;
}

1459 1460
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1461
{
V
Vivien Didelot 已提交
1462
	struct mv88e6xxx_chip *chip = ds->priv;
1463
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1464
		PORT_CONTROL_2_8021Q_DISABLED;
1465
	int err;
1466

1467
	if (!chip->info->max_vid)
1468 1469
		return -EOPNOTSUPP;

1470
	mutex_lock(&chip->reg_lock);
1471
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1472
	mutex_unlock(&chip->reg_lock);
1473

1474
	return err;
1475 1476
}

1477 1478 1479 1480
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1481
{
V
Vivien Didelot 已提交
1482
	struct mv88e6xxx_chip *chip = ds->priv;
1483 1484
	int err;

1485
	if (!chip->info->max_vid)
1486 1487
		return -EOPNOTSUPP;

1488 1489 1490 1491 1492 1493 1494 1495
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1496 1497 1498 1499 1500 1501
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1502
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1503
				    u16 vid, bool untagged)
1504
{
1505
	struct mv88e6xxx_vtu_entry vlan;
1506 1507
	int err;

1508
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1509
	if (err)
1510
		return err;
1511

1512
	vlan.member[port] = untagged ?
1513 1514 1515
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1516
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1517 1518
}

1519 1520 1521
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1522
{
V
Vivien Didelot 已提交
1523
	struct mv88e6xxx_chip *chip = ds->priv;
1524 1525 1526 1527
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1528
	if (!chip->info->max_vid)
1529 1530
		return;

1531
	mutex_lock(&chip->reg_lock);
1532

1533
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1534
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1535 1536
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1537
				   vid, untagged ? 'u' : 't');
1538

1539
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1540
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1541
			   vlan->vid_end);
1542

1543
	mutex_unlock(&chip->reg_lock);
1544 1545
}

1546
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1547
				    int port, u16 vid)
1548
{
1549
	struct dsa_switch *ds = chip->ds;
1550
	struct mv88e6xxx_vtu_entry vlan;
1551 1552
	int i, err;

1553
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1554
	if (err)
1555
		return err;
1556

1557
	/* Tell switchdev if this VLAN is handled in software */
1558
	if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1559
		return -EOPNOTSUPP;
1560

1561
	vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1562 1563

	/* keep the VLAN unless all ports are excluded */
1564
	vlan.valid = false;
1565
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1566
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1567 1568
			continue;

1569
		if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1570
			vlan.valid = true;
1571 1572 1573 1574
			break;
		}
	}

1575
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1576 1577 1578
	if (err)
		return err;

1579
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1580 1581
}

1582 1583
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1584
{
V
Vivien Didelot 已提交
1585
	struct mv88e6xxx_chip *chip = ds->priv;
1586 1587 1588
	u16 pvid, vid;
	int err = 0;

1589
	if (!chip->info->max_vid)
1590 1591
		return -EOPNOTSUPP;

1592
	mutex_lock(&chip->reg_lock);
1593

1594
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1595 1596 1597
	if (err)
		goto unlock;

1598
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1599
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1600 1601 1602 1603
		if (err)
			goto unlock;

		if (vid == pvid) {
1604
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1605 1606 1607 1608 1609
			if (err)
				goto unlock;
		}
	}

1610
unlock:
1611
	mutex_unlock(&chip->reg_lock);
1612 1613 1614 1615

	return err;
}

1616 1617 1618
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1619
{
1620
	struct mv88e6xxx_vtu_entry vlan;
1621
	struct mv88e6xxx_atu_entry entry;
1622 1623
	int err;

1624 1625
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1626
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1627
	else
1628
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1629 1630
	if (err)
		return err;
1631

1632 1633 1634 1635 1636
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1637 1638 1639
	if (err)
		return err;

1640 1641 1642 1643 1644 1645 1646
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1647 1648
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1649 1650
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1651 1652
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1653
		entry.portvec |= BIT(port);
1654
		entry.state = state;
1655 1656
	}

1657
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1658 1659
}

1660 1661 1662
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1663 1664 1665 1666 1667 1668 1669
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1670 1671 1672
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1673
{
V
Vivien Didelot 已提交
1674
	struct mv88e6xxx_chip *chip = ds->priv;
1675

1676
	mutex_lock(&chip->reg_lock);
1677 1678 1679
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
1680
	mutex_unlock(&chip->reg_lock);
1681 1682
}

1683 1684
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1685
{
V
Vivien Didelot 已提交
1686
	struct mv88e6xxx_chip *chip = ds->priv;
1687
	int err;
1688

1689
	mutex_lock(&chip->reg_lock);
1690 1691
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1692
	mutex_unlock(&chip->reg_lock);
1693

1694
	return err;
1695 1696
}

1697 1698 1699 1700
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
1701
{
1702
	struct mv88e6xxx_atu_entry addr;
1703 1704
	int err;

1705 1706
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1707 1708

	do {
1709
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1710
		if (err)
1711
			return err;
1712 1713 1714 1715

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1716
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1717 1718 1719 1720
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1721

1722 1723 1724 1725
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1726 1727
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1728 1729 1730 1731
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1732 1733 1734 1735 1736 1737 1738 1739 1740
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1741 1742
		} else {
			return -EOPNOTSUPP;
1743
		}
1744 1745 1746 1747

		err = cb(obj);
		if (err)
			return err;
1748 1749 1750 1751 1752
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1753 1754 1755
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
1756
{
1757
	struct mv88e6xxx_vtu_entry vlan = {
1758
		.vid = chip->info->max_vid,
1759
	};
1760
	u16 fid;
1761 1762
	int err;

1763
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1764
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1765
	if (err)
1766
		return err;
1767

1768
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1769
	if (err)
1770
		return err;
1771

1772
	/* Dump VLANs' Filtering Information Databases */
1773
	do {
1774
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1775
		if (err)
1776
			return err;
1777 1778 1779 1780

		if (!vlan.valid)
			break;

1781 1782
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1783
		if (err)
1784
			return err;
1785
	} while (vlan.vid < chip->info->max_vid);
1786

1787 1788 1789 1790 1791 1792 1793
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
1794
	struct mv88e6xxx_chip *chip = ds->priv;
1795 1796 1797 1798
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1799
	mutex_unlock(&chip->reg_lock);
1800 1801 1802 1803

	return err;
}

1804 1805
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1806
{
1807
	struct dsa_switch *ds;
1808
	int port;
1809
	int dev;
1810
	int err;
1811

1812 1813 1814 1815
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1816
			if (err)
1817
				return err;
1818 1819 1820
		}
	}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1850
	mutex_unlock(&chip->reg_lock);
1851

1852
	return err;
1853 1854
}

1855 1856
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1857
{
V
Vivien Didelot 已提交
1858
	struct mv88e6xxx_chip *chip = ds->priv;
1859

1860
	mutex_lock(&chip->reg_lock);
1861 1862 1863
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1864
	mutex_unlock(&chip->reg_lock);
1865 1866
}

1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1897 1898 1899 1900 1901 1902 1903 1904
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1918
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1919
{
1920
	int i, err;
1921

1922
	/* Set all ports to the Disabled state */
1923
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1924 1925
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
1926 1927
		if (err)
			return err;
1928 1929
	}

1930 1931 1932
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1933 1934
	usleep_range(2000, 4000);

1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1946
	mv88e6xxx_hardware_reset(chip);
1947

1948
	return mv88e6xxx_software_reset(chip);
1949 1950
}

1951
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
1952
{
1953 1954
	u16 val;
	int err;
1955

1956 1957 1958 1959
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
1960

1961 1962 1963
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
1964 1965
	}

1966
	return err;
1967 1968
}

1969 1970 1971
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
				   enum mv88e6xxx_frame_mode frame, u16 egress,
				   u16 etype)
1972 1973 1974
{
	int err;

1975 1976 1977 1978
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1979 1980 1981
	if (err)
		return err;

1982 1983 1984 1985 1986 1987 1988 1989
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1990 1991
}

1992
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1993
{
1994 1995 1996 1997
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
1998

1999 2000 2001 2002 2003 2004
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
2005

2006 2007 2008 2009 2010 2011
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
				       PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
}
2012

2013 2014 2015 2016
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2017

2018 2019
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
2020

2021 2022 2023
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
2024

2025 2026
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
2027

2028
	return -EINVAL;
2029 2030
}

2031
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
2032
{
2033
	bool message = dsa_is_dsa_port(chip->ds, port);
2034

2035
	return mv88e6xxx_port_set_message_port(chip, port, message);
2036
}
2037

2038
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
2039
{
2040
	bool flood = port == dsa_upstream_port(chip->ds);
2041

2042 2043 2044 2045
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
2046

2047
	return 0;
2048 2049
}

2050
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2051
{
2052
	struct dsa_switch *ds = chip->ds;
2053
	int err;
2054
	u16 reg;
2055

2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2085
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2086 2087
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2088 2089 2090
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2091

2092
	err = mv88e6xxx_setup_port_mode(chip, port);
2093 2094
	if (err)
		return err;
2095

2096
	err = mv88e6xxx_setup_egress_floods(chip, port);
2097 2098 2099
	if (err)
		return err;

2100 2101 2102
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2103
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2104 2105 2106 2107 2108 2109 2110 2111 2112 2113
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2114 2115 2116
		}
	}

2117
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2118
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2119 2120 2121
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2122
	 */
2123 2124 2125
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
2126

2127 2128 2129 2130
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
2131 2132
		if (err)
			return err;
2133 2134
	}

2135 2136 2137 2138 2139
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

2140 2141 2142 2143 2144 2145
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2146 2147 2148 2149 2150
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2151
	reg = 1 << port;
2152 2153
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2154
		reg = 0;
2155

2156 2157 2158
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2159 2160

	/* Egress rate control 2: disable egress rate control. */
2161 2162 2163
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2164

2165 2166
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2167 2168
		if (err)
			return err;
2169
	}
2170

2171 2172 2173 2174 2175 2176
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

2177 2178
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
2179 2180
		if (err)
			return err;
2181
	}
2182

2183 2184
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2185 2186
		if (err)
			return err;
2187 2188
	}

2189 2190
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2191 2192
		if (err)
			return err;
2193 2194
	}

2195
	err = mv88e6xxx_setup_message_port(chip, port);
2196 2197
	if (err)
		return err;
2198

2199
	/* Port based VLAN map: give each port the same default address
2200 2201
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2202
	 */
2203
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2204 2205
	if (err)
		return err;
2206

2207
	err = mv88e6xxx_port_vlan_map(chip, port);
2208 2209
	if (err)
		return err;
2210 2211 2212 2213

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2214
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2215 2216
}

2217
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2218 2219 2220
{
	int err;

2221
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2222 2223 2224
	if (err)
		return err;

2225
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2226 2227 2228
	if (err)
		return err;

2229 2230 2231 2232 2233
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2234 2235
}

2236 2237 2238
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2239
	struct mv88e6xxx_chip *chip = ds->priv;
2240 2241 2242
	int err;

	mutex_lock(&chip->reg_lock);
2243
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2244 2245 2246 2247 2248
	mutex_unlock(&chip->reg_lock);

	return err;
}

2249
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2250
{
2251
	struct dsa_switch *ds = chip->ds;
2252
	u32 upstream_port = dsa_upstream_port(ds);
2253
	int err;
2254

2255 2256 2257
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2258
	err = mv88e6xxx_ppu_enable(chip);
2259 2260 2261
	if (err)
		return err;

2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2273

2274
	/* Disable remote management, and set the switch's DSA device number. */
2275 2276 2277
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2278 2279 2280
	if (err)
		return err;

2281
	/* Configure the IP ToS mapping registers. */
2282
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2283
	if (err)
2284
		return err;
2285
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2286
	if (err)
2287
		return err;
2288
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2289
	if (err)
2290
		return err;
2291
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2292
	if (err)
2293
		return err;
2294
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2295
	if (err)
2296
		return err;
2297
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2298
	if (err)
2299
		return err;
2300
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2301
	if (err)
2302
		return err;
2303
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2304
	if (err)
2305
		return err;
2306 2307

	/* Configure the IEEE 802.1p priority mapping register. */
2308
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2309
	if (err)
2310
		return err;
2311

2312 2313 2314 2315 2316
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2317
	/* Clear the statistics counters for all ports */
2318 2319
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2320 2321 2322 2323
	if (err)
		return err;

	/* Wait for the flush to complete. */
2324
	err = mv88e6xxx_g1_stats_wait(chip);
2325 2326 2327 2328 2329 2330
	if (err)
		return err;

	return 0;
}

2331
static int mv88e6xxx_setup(struct dsa_switch *ds)
2332
{
V
Vivien Didelot 已提交
2333
	struct mv88e6xxx_chip *chip = ds->priv;
2334
	int err;
2335 2336
	int i;

2337
	chip->ds = ds;
2338
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2339

2340
	mutex_lock(&chip->reg_lock);
2341

2342
	/* Setup Switch Port Registers */
2343
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2344 2345 2346 2347 2348 2349 2350
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2351 2352 2353
	if (err)
		goto unlock;

2354 2355 2356
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2357 2358 2359
		if (err)
			goto unlock;
	}
2360

2361 2362 2363 2364
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2365 2366 2367 2368
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2369 2370 2371 2372
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2384
unlock:
2385
	mutex_unlock(&chip->reg_lock);
2386

2387
	return err;
2388 2389
}

2390 2391
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2392
	struct mv88e6xxx_chip *chip = ds->priv;
2393 2394
	int err;

2395 2396
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2397

2398 2399
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2400 2401 2402 2403 2404
	mutex_unlock(&chip->reg_lock);

	return err;
}

2405
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2406
{
2407 2408
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2409 2410
	u16 val;
	int err;
2411

2412 2413 2414
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2415
	mutex_lock(&chip->reg_lock);
2416
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2417
	mutex_unlock(&chip->reg_lock);
2418

2419 2420 2421 2422 2423 2424 2425 2426
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2427
	return err ? err : val;
2428 2429
}

2430
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2431
{
2432 2433
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2434
	int err;
2435

2436 2437 2438
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2439
	mutex_lock(&chip->reg_lock);
2440
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2441
	mutex_unlock(&chip->reg_lock);
2442 2443

	return err;
2444 2445
}

2446
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2447 2448
				   struct device_node *np,
				   bool external)
2449 2450
{
	static int index;
2451
	struct mv88e6xxx_mdio_bus *mdio_bus;
2452 2453 2454
	struct mii_bus *bus;
	int err;

2455
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2456 2457 2458
	if (!bus)
		return -ENOMEM;

2459
	mdio_bus = bus->priv;
2460
	mdio_bus->bus = bus;
2461
	mdio_bus->chip = chip;
2462 2463
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2464

2465 2466 2467 2468 2469 2470 2471 2472 2473 2474
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2475
	bus->parent = chip->dev;
2476

2477 2478
	if (np)
		err = of_mdiobus_register(bus, np);
2479 2480 2481
	else
		err = mdiobus_register(bus);
	if (err) {
2482
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2483
		return err;
2484
	}
2485 2486 2487 2488 2489

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2490 2491

	return 0;
2492
}
2493

2494 2495 2496 2497 2498
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2499

2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2530 2531
}

2532
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2533 2534

{
2535 2536
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2537

2538 2539
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2540

2541 2542
		mdiobus_unregister(bus);
	}
2543 2544
}

2545 2546
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2547
	struct mv88e6xxx_chip *chip = ds->priv;
2548 2549 2550 2551 2552 2553 2554

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2555
	struct mv88e6xxx_chip *chip = ds->priv;
2556 2557
	int err;

2558 2559
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2560

2561 2562
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2576
	struct mv88e6xxx_chip *chip = ds->priv;
2577 2578
	int err;

2579 2580 2581
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2582 2583 2584 2585
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2586
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2587 2588 2589 2590 2591
	mutex_unlock(&chip->reg_lock);

	return err;
}

2592
static const struct mv88e6xxx_ops mv88e6085_ops = {
2593
	/* MV88E6XXX_FAMILY_6097 */
2594
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2595 2596
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2597
	.port_set_link = mv88e6xxx_port_set_link,
2598
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2599
	.port_set_speed = mv88e6185_port_set_speed,
2600
	.port_tag_remap = mv88e6095_port_tag_remap,
2601
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2602
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2603
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2604
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2605
	.port_pause_config = mv88e6097_port_pause_config,
2606
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2607
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2608
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2609 2610
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2611
	.stats_get_stats = mv88e6095_stats_get_stats,
2612 2613
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2614
	.watchdog_ops = &mv88e6097_watchdog_ops,
2615
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2616 2617
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2618
	.reset = mv88e6185_g1_reset,
2619
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2620
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2621 2622 2623
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2624
	/* MV88E6XXX_FAMILY_6095 */
2625
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2626 2627
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2628
	.port_set_link = mv88e6xxx_port_set_link,
2629
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2630
	.port_set_speed = mv88e6185_port_set_speed,
2631
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2632
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2633
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2634
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2635 2636
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2637
	.stats_get_stats = mv88e6095_stats_get_stats,
2638
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2639 2640
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2641
	.reset = mv88e6185_g1_reset,
2642
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2643
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2644 2645
};

2646
static const struct mv88e6xxx_ops mv88e6097_ops = {
2647
	/* MV88E6XXX_FAMILY_6097 */
2648 2649 2650 2651 2652 2653
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2654
	.port_tag_remap = mv88e6095_port_tag_remap,
2655
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2656
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2657
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2658
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2659
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2660
	.port_pause_config = mv88e6097_port_pause_config,
2661
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2662
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2663 2664 2665 2666
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2667 2668
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2669
	.watchdog_ops = &mv88e6097_watchdog_ops,
2670
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2671
	.reset = mv88e6352_g1_reset,
2672
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2673
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2674 2675
};

2676
static const struct mv88e6xxx_ops mv88e6123_ops = {
2677
	/* MV88E6XXX_FAMILY_6165 */
2678
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2679 2680
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2681
	.port_set_link = mv88e6xxx_port_set_link,
2682
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2683
	.port_set_speed = mv88e6185_port_set_speed,
2684
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2685
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2686
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2687
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2688
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2689 2690
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2691
	.stats_get_stats = mv88e6095_stats_get_stats,
2692 2693
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2694
	.watchdog_ops = &mv88e6097_watchdog_ops,
2695
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2696
	.reset = mv88e6352_g1_reset,
2697
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2698
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2699 2700 2701
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2702
	/* MV88E6XXX_FAMILY_6185 */
2703
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2704 2705
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2706
	.port_set_link = mv88e6xxx_port_set_link,
2707
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2708
	.port_set_speed = mv88e6185_port_set_speed,
2709
	.port_tag_remap = mv88e6095_port_tag_remap,
2710
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2711
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2712
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2713
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2714
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2715
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2716
	.port_pause_config = mv88e6097_port_pause_config,
2717
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2718 2719
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2720
	.stats_get_stats = mv88e6095_stats_get_stats,
2721 2722
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2723
	.watchdog_ops = &mv88e6097_watchdog_ops,
2724
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2725 2726
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2727
	.reset = mv88e6185_g1_reset,
2728
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2729
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2730 2731
};

2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2761
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2762
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2763 2764
};

2765
static const struct mv88e6xxx_ops mv88e6161_ops = {
2766
	/* MV88E6XXX_FAMILY_6165 */
2767
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2768 2769
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2770
	.port_set_link = mv88e6xxx_port_set_link,
2771
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2772
	.port_set_speed = mv88e6185_port_set_speed,
2773
	.port_tag_remap = mv88e6095_port_tag_remap,
2774
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2775
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2776
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2777
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2778
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2779
	.port_pause_config = mv88e6097_port_pause_config,
2780
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2781
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2782
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2783 2784
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2785
	.stats_get_stats = mv88e6095_stats_get_stats,
2786 2787
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2788
	.watchdog_ops = &mv88e6097_watchdog_ops,
2789
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2790
	.reset = mv88e6352_g1_reset,
2791
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2792
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2793 2794 2795
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2796
	/* MV88E6XXX_FAMILY_6165 */
2797
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2798 2799
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2800
	.port_set_link = mv88e6xxx_port_set_link,
2801
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2802
	.port_set_speed = mv88e6185_port_set_speed,
2803
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2804
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2805
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2806 2807
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2808
	.stats_get_stats = mv88e6095_stats_get_stats,
2809 2810
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2811
	.watchdog_ops = &mv88e6097_watchdog_ops,
2812
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2813
	.reset = mv88e6352_g1_reset,
2814
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2815
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2816 2817 2818
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2819
	/* MV88E6XXX_FAMILY_6351 */
2820
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2821 2822
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2823
	.port_set_link = mv88e6xxx_port_set_link,
2824
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2825
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2826
	.port_set_speed = mv88e6185_port_set_speed,
2827
	.port_tag_remap = mv88e6095_port_tag_remap,
2828
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2829
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2830
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2831
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2832
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2833
	.port_pause_config = mv88e6097_port_pause_config,
2834
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2835
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2836
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2837 2838
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2839
	.stats_get_stats = mv88e6095_stats_get_stats,
2840 2841
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2842
	.watchdog_ops = &mv88e6097_watchdog_ops,
2843
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2844
	.reset = mv88e6352_g1_reset,
2845
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2846
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2847 2848 2849
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2850
	/* MV88E6XXX_FAMILY_6352 */
2851 2852
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2853
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2854 2855
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2856
	.port_set_link = mv88e6xxx_port_set_link,
2857
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2858
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2859
	.port_set_speed = mv88e6352_port_set_speed,
2860
	.port_tag_remap = mv88e6095_port_tag_remap,
2861
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2862
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2863
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2864
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2865
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2866
	.port_pause_config = mv88e6097_port_pause_config,
2867
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2868
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2869
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2870 2871
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2872
	.stats_get_stats = mv88e6095_stats_get_stats,
2873 2874
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2875
	.watchdog_ops = &mv88e6097_watchdog_ops,
2876
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2877
	.reset = mv88e6352_g1_reset,
2878
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2879
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2880 2881 2882
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2883
	/* MV88E6XXX_FAMILY_6351 */
2884
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2885 2886
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2887
	.port_set_link = mv88e6xxx_port_set_link,
2888
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2889
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2890
	.port_set_speed = mv88e6185_port_set_speed,
2891
	.port_tag_remap = mv88e6095_port_tag_remap,
2892
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2893
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2894
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2895
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2896
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2897
	.port_pause_config = mv88e6097_port_pause_config,
2898
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2899
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2900
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2901 2902
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2903
	.stats_get_stats = mv88e6095_stats_get_stats,
2904 2905
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2906
	.watchdog_ops = &mv88e6097_watchdog_ops,
2907
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2908
	.reset = mv88e6352_g1_reset,
2909
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2910
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2911 2912 2913
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2914
	/* MV88E6XXX_FAMILY_6352 */
2915 2916
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2917
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2918 2919
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2920
	.port_set_link = mv88e6xxx_port_set_link,
2921
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2922
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2923
	.port_set_speed = mv88e6352_port_set_speed,
2924
	.port_tag_remap = mv88e6095_port_tag_remap,
2925
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2926
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2927
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2928
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2929
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2930
	.port_pause_config = mv88e6097_port_pause_config,
2931
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2932
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2933
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2934 2935
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2936
	.stats_get_stats = mv88e6095_stats_get_stats,
2937 2938
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2939
	.watchdog_ops = &mv88e6097_watchdog_ops,
2940
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2941
	.reset = mv88e6352_g1_reset,
2942
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2943
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2944 2945 2946
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2947
	/* MV88E6XXX_FAMILY_6185 */
2948
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2949 2950
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
2951
	.port_set_link = mv88e6xxx_port_set_link,
2952
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2953
	.port_set_speed = mv88e6185_port_set_speed,
2954
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2955
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2956
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2957
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2958
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2959 2960
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2961
	.stats_get_stats = mv88e6095_stats_get_stats,
2962 2963
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2964
	.watchdog_ops = &mv88e6097_watchdog_ops,
2965
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2966 2967
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2968
	.reset = mv88e6185_g1_reset,
2969
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2970
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2971 2972
};

2973
static const struct mv88e6xxx_ops mv88e6190_ops = {
2974
	/* MV88E6XXX_FAMILY_6390 */
2975 2976
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2977 2978 2979 2980 2981 2982 2983
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2984
	.port_tag_remap = mv88e6390_port_tag_remap,
2985
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2986
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2987
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2988
	.port_pause_config = mv88e6390_port_pause_config,
2989
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2990
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2991
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2992
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2993 2994
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2995
	.stats_get_stats = mv88e6390_stats_get_stats,
2996 2997
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2998
	.watchdog_ops = &mv88e6390_watchdog_ops,
2999
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3000
	.reset = mv88e6352_g1_reset,
3001 3002 3003
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3004
	/* MV88E6XXX_FAMILY_6390 */
3005 3006
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3007 3008 3009 3010 3011 3012 3013
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3014
	.port_tag_remap = mv88e6390_port_tag_remap,
3015
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3016
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3017
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3018
	.port_pause_config = mv88e6390_port_pause_config,
3019
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3020
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3021
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3022
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3023 3024
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3025
	.stats_get_stats = mv88e6390_stats_get_stats,
3026 3027
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3028
	.watchdog_ops = &mv88e6390_watchdog_ops,
3029
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3030
	.reset = mv88e6352_g1_reset,
3031 3032 3033
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3034
	/* MV88E6XXX_FAMILY_6390 */
3035 3036
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3037 3038 3039 3040 3041 3042 3043
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3044
	.port_tag_remap = mv88e6390_port_tag_remap,
3045
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3046
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3047
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3048
	.port_pause_config = mv88e6390_port_pause_config,
3049
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3050
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3051
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3052
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3053 3054
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3055
	.stats_get_stats = mv88e6390_stats_get_stats,
3056 3057
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3058
	.watchdog_ops = &mv88e6390_watchdog_ops,
3059
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3060
	.reset = mv88e6352_g1_reset,
3061 3062
};

3063
static const struct mv88e6xxx_ops mv88e6240_ops = {
3064
	/* MV88E6XXX_FAMILY_6352 */
3065 3066
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3067
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3068 3069
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3070
	.port_set_link = mv88e6xxx_port_set_link,
3071
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3072
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3073
	.port_set_speed = mv88e6352_port_set_speed,
3074
	.port_tag_remap = mv88e6095_port_tag_remap,
3075
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3076
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3077
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3078
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3079
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3080
	.port_pause_config = mv88e6097_port_pause_config,
3081
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3082
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3083
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3084 3085
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3086
	.stats_get_stats = mv88e6095_stats_get_stats,
3087 3088
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3089
	.watchdog_ops = &mv88e6097_watchdog_ops,
3090
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3091
	.reset = mv88e6352_g1_reset,
3092
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3093
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3094 3095
};

3096
static const struct mv88e6xxx_ops mv88e6290_ops = {
3097
	/* MV88E6XXX_FAMILY_6390 */
3098 3099
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3100 3101 3102 3103 3104 3105 3106
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3107
	.port_tag_remap = mv88e6390_port_tag_remap,
3108
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3109
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3110
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3111
	.port_pause_config = mv88e6390_port_pause_config,
3112
	.port_set_cmode = mv88e6390x_port_set_cmode,
3113
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3114
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3115
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3116
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3117 3118
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3119
	.stats_get_stats = mv88e6390_stats_get_stats,
3120 3121
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3122
	.watchdog_ops = &mv88e6390_watchdog_ops,
3123
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3124
	.reset = mv88e6352_g1_reset,
3125 3126
};

3127
static const struct mv88e6xxx_ops mv88e6320_ops = {
3128
	/* MV88E6XXX_FAMILY_6320 */
3129 3130
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3131
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3132 3133
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3134
	.port_set_link = mv88e6xxx_port_set_link,
3135
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3136
	.port_set_speed = mv88e6185_port_set_speed,
3137
	.port_tag_remap = mv88e6095_port_tag_remap,
3138
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3139
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3140
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3141
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3142
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3143
	.port_pause_config = mv88e6097_port_pause_config,
3144
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3145
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3146
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3147 3148
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3149
	.stats_get_stats = mv88e6320_stats_get_stats,
3150 3151
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3152
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3153
	.reset = mv88e6352_g1_reset,
3154
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3155
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3156 3157 3158
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3159
	/* MV88E6XXX_FAMILY_6321 */
3160 3161
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3162
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3163 3164
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3165
	.port_set_link = mv88e6xxx_port_set_link,
3166
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3167
	.port_set_speed = mv88e6185_port_set_speed,
3168
	.port_tag_remap = mv88e6095_port_tag_remap,
3169
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3170
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3171
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3172
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3173
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3174
	.port_pause_config = mv88e6097_port_pause_config,
3175
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3176
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3177
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3178 3179
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3180
	.stats_get_stats = mv88e6320_stats_get_stats,
3181 3182
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3183
	.reset = mv88e6352_g1_reset,
3184
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
3185
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
3186 3187
};

3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
3217
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3218
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3219 3220
};

3221
static const struct mv88e6xxx_ops mv88e6350_ops = {
3222
	/* MV88E6XXX_FAMILY_6351 */
3223
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3224 3225
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3226
	.port_set_link = mv88e6xxx_port_set_link,
3227
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3228
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3229
	.port_set_speed = mv88e6185_port_set_speed,
3230
	.port_tag_remap = mv88e6095_port_tag_remap,
3231
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3232
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3233
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3234
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3235
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3236
	.port_pause_config = mv88e6097_port_pause_config,
3237
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3238
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3239
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3240 3241
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3242
	.stats_get_stats = mv88e6095_stats_get_stats,
3243 3244
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3245
	.watchdog_ops = &mv88e6097_watchdog_ops,
3246
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3247
	.reset = mv88e6352_g1_reset,
3248
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3249
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3250 3251 3252
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3253
	/* MV88E6XXX_FAMILY_6351 */
3254
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3255 3256
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3257
	.port_set_link = mv88e6xxx_port_set_link,
3258
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3259
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3260
	.port_set_speed = mv88e6185_port_set_speed,
3261
	.port_tag_remap = mv88e6095_port_tag_remap,
3262
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3263
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3264
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3265
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3266
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3267
	.port_pause_config = mv88e6097_port_pause_config,
3268
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3269
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3270
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3271 3272
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3273
	.stats_get_stats = mv88e6095_stats_get_stats,
3274 3275
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3276
	.watchdog_ops = &mv88e6097_watchdog_ops,
3277
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3278
	.reset = mv88e6352_g1_reset,
3279
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3280
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3281 3282 3283
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3284
	/* MV88E6XXX_FAMILY_6352 */
3285 3286
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3287
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3288 3289
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3290
	.port_set_link = mv88e6xxx_port_set_link,
3291
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3292
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3293
	.port_set_speed = mv88e6352_port_set_speed,
3294
	.port_tag_remap = mv88e6095_port_tag_remap,
3295
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3296
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3297
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3298
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3299
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3300
	.port_pause_config = mv88e6097_port_pause_config,
3301
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3302
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3303
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3304 3305
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3306
	.stats_get_stats = mv88e6095_stats_get_stats,
3307 3308
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3309
	.watchdog_ops = &mv88e6097_watchdog_ops,
3310
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3311
	.reset = mv88e6352_g1_reset,
3312
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3313
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3314 3315
};

3316
static const struct mv88e6xxx_ops mv88e6390_ops = {
3317
	/* MV88E6XXX_FAMILY_6390 */
3318 3319
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3320 3321 3322 3323 3324 3325 3326
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3327
	.port_tag_remap = mv88e6390_port_tag_remap,
3328
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3329
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3330
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3331
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3332
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3333
	.port_pause_config = mv88e6390_port_pause_config,
3334
	.port_set_cmode = mv88e6390x_port_set_cmode,
3335
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3336
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3337
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3338
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3339 3340
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3341
	.stats_get_stats = mv88e6390_stats_get_stats,
3342 3343
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3344
	.watchdog_ops = &mv88e6390_watchdog_ops,
3345
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3346
	.reset = mv88e6352_g1_reset,
3347 3348 3349
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3350
	/* MV88E6XXX_FAMILY_6390 */
3351 3352
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3353 3354 3355 3356 3357 3358 3359
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3360
	.port_tag_remap = mv88e6390_port_tag_remap,
3361
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3362
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3363
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3364
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3365
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3366
	.port_pause_config = mv88e6390_port_pause_config,
3367
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3368
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3369
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3370
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3371 3372
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3373
	.stats_get_stats = mv88e6390_stats_get_stats,
3374 3375
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3376
	.watchdog_ops = &mv88e6390_watchdog_ops,
3377
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3378
	.reset = mv88e6352_g1_reset,
3379 3380
};

3381 3382 3383 3384 3385 3386 3387
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3388
		.max_vid = 4095,
3389
		.port_base_addr = 0x10,
3390
		.global1_addr = 0x1b,
3391
		.age_time_coeff = 15000,
3392
		.g1_irqs = 8,
3393
		.atu_move_port_mask = 0xf,
3394
		.pvt = true,
3395
		.tag_protocol = DSA_TAG_PROTO_DSA,
3396
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3397
		.ops = &mv88e6085_ops,
3398 3399 3400 3401 3402 3403 3404 3405
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3406
		.max_vid = 4095,
3407
		.port_base_addr = 0x10,
3408
		.global1_addr = 0x1b,
3409
		.age_time_coeff = 15000,
3410
		.g1_irqs = 8,
3411
		.atu_move_port_mask = 0xf,
3412
		.tag_protocol = DSA_TAG_PROTO_DSA,
3413
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3414
		.ops = &mv88e6095_ops,
3415 3416
	},

3417 3418 3419 3420 3421 3422
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3423
		.max_vid = 4095,
3424 3425 3426
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3427
		.g1_irqs = 8,
3428
		.atu_move_port_mask = 0xf,
3429
		.pvt = true,
3430
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3431 3432 3433 3434
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3435 3436 3437 3438 3439 3440
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3441
		.max_vid = 4095,
3442
		.port_base_addr = 0x10,
3443
		.global1_addr = 0x1b,
3444
		.age_time_coeff = 15000,
3445
		.g1_irqs = 9,
3446
		.atu_move_port_mask = 0xf,
3447
		.pvt = true,
3448
		.tag_protocol = DSA_TAG_PROTO_DSA,
3449
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3450
		.ops = &mv88e6123_ops,
3451 3452 3453 3454 3455 3456 3457 3458
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3459
		.max_vid = 4095,
3460
		.port_base_addr = 0x10,
3461
		.global1_addr = 0x1b,
3462
		.age_time_coeff = 15000,
3463
		.g1_irqs = 9,
3464
		.atu_move_port_mask = 0xf,
3465
		.tag_protocol = DSA_TAG_PROTO_DSA,
3466
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3467
		.ops = &mv88e6131_ops,
3468 3469
	},

3470 3471 3472 3473 3474 3475
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3476
		.max_vid = 4095,
3477 3478 3479 3480
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3481
		.pvt = true,
3482 3483 3484 3485 3486
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3487 3488 3489 3490 3491 3492
	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3493
		.max_vid = 4095,
3494
		.port_base_addr = 0x10,
3495
		.global1_addr = 0x1b,
3496
		.age_time_coeff = 15000,
3497
		.g1_irqs = 9,
3498
		.atu_move_port_mask = 0xf,
3499
		.pvt = true,
3500
		.tag_protocol = DSA_TAG_PROTO_DSA,
3501
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3502
		.ops = &mv88e6161_ops,
3503 3504 3505 3506 3507 3508 3509 3510
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3511
		.max_vid = 4095,
3512
		.port_base_addr = 0x10,
3513
		.global1_addr = 0x1b,
3514
		.age_time_coeff = 15000,
3515
		.g1_irqs = 9,
3516
		.atu_move_port_mask = 0xf,
3517
		.pvt = true,
3518
		.tag_protocol = DSA_TAG_PROTO_DSA,
3519
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3520
		.ops = &mv88e6165_ops,
3521 3522 3523 3524 3525 3526 3527 3528
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3529
		.max_vid = 4095,
3530
		.port_base_addr = 0x10,
3531
		.global1_addr = 0x1b,
3532
		.age_time_coeff = 15000,
3533
		.g1_irqs = 9,
3534
		.atu_move_port_mask = 0xf,
3535
		.pvt = true,
3536
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3537
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3538
		.ops = &mv88e6171_ops,
3539 3540 3541 3542 3543 3544 3545 3546
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3547
		.max_vid = 4095,
3548
		.port_base_addr = 0x10,
3549
		.global1_addr = 0x1b,
3550
		.age_time_coeff = 15000,
3551
		.g1_irqs = 9,
3552
		.atu_move_port_mask = 0xf,
3553
		.pvt = true,
3554
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3555
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3556
		.ops = &mv88e6172_ops,
3557 3558 3559 3560 3561 3562 3563 3564
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3565
		.max_vid = 4095,
3566
		.port_base_addr = 0x10,
3567
		.global1_addr = 0x1b,
3568
		.age_time_coeff = 15000,
3569
		.g1_irqs = 9,
3570
		.atu_move_port_mask = 0xf,
3571
		.pvt = true,
3572
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3573
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3574
		.ops = &mv88e6175_ops,
3575 3576 3577 3578 3579 3580 3581 3582
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3583
		.max_vid = 4095,
3584
		.port_base_addr = 0x10,
3585
		.global1_addr = 0x1b,
3586
		.age_time_coeff = 15000,
3587
		.g1_irqs = 9,
3588
		.atu_move_port_mask = 0xf,
3589
		.pvt = true,
3590
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3591
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3592
		.ops = &mv88e6176_ops,
3593 3594 3595 3596 3597 3598 3599 3600
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3601
		.max_vid = 4095,
3602
		.port_base_addr = 0x10,
3603
		.global1_addr = 0x1b,
3604
		.age_time_coeff = 15000,
3605
		.g1_irqs = 8,
3606
		.atu_move_port_mask = 0xf,
3607
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3608
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3609
		.ops = &mv88e6185_ops,
3610 3611
	},

3612 3613 3614 3615 3616 3617 3618 3619
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3620
		.tag_protocol = DSA_TAG_PROTO_DSA,
3621
		.age_time_coeff = 3750,
3622
		.g1_irqs = 9,
3623
		.pvt = true,
3624
		.atu_move_port_mask = 0x1f,
3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3637
		.age_time_coeff = 3750,
3638
		.g1_irqs = 9,
3639
		.atu_move_port_mask = 0x1f,
3640
		.pvt = true,
3641
		.tag_protocol = DSA_TAG_PROTO_DSA,
3642 3643 3644 3645 3646 3647 3648 3649 3650 3651 3652 3653
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3654
		.age_time_coeff = 3750,
3655
		.g1_irqs = 9,
3656
		.atu_move_port_mask = 0x1f,
3657
		.pvt = true,
3658
		.tag_protocol = DSA_TAG_PROTO_DSA,
3659
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3660
		.ops = &mv88e6191_ops,
3661 3662
	},

3663 3664 3665 3666 3667 3668
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3669
		.max_vid = 4095,
3670
		.port_base_addr = 0x10,
3671
		.global1_addr = 0x1b,
3672
		.age_time_coeff = 15000,
3673
		.g1_irqs = 9,
3674
		.atu_move_port_mask = 0xf,
3675
		.pvt = true,
3676
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3677
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3678
		.ops = &mv88e6240_ops,
3679 3680
	},

3681 3682 3683 3684 3685 3686 3687 3688
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3689
		.age_time_coeff = 3750,
3690
		.g1_irqs = 9,
3691
		.atu_move_port_mask = 0x1f,
3692
		.pvt = true,
3693
		.tag_protocol = DSA_TAG_PROTO_DSA,
3694 3695 3696 3697
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3698 3699 3700 3701 3702 3703
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3704
		.max_vid = 4095,
3705
		.port_base_addr = 0x10,
3706
		.global1_addr = 0x1b,
3707
		.age_time_coeff = 15000,
3708
		.g1_irqs = 8,
3709
		.atu_move_port_mask = 0xf,
3710
		.pvt = true,
3711
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3712
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3713
		.ops = &mv88e6320_ops,
3714 3715 3716 3717 3718 3719 3720 3721
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3722
		.max_vid = 4095,
3723
		.port_base_addr = 0x10,
3724
		.global1_addr = 0x1b,
3725
		.age_time_coeff = 15000,
3726
		.g1_irqs = 8,
3727
		.atu_move_port_mask = 0xf,
3728
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3729
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3730
		.ops = &mv88e6321_ops,
3731 3732
	},

3733 3734 3735 3736 3737 3738
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3739
		.max_vid = 4095,
3740 3741 3742
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3743
		.atu_move_port_mask = 0x1f,
3744
		.pvt = true,
3745 3746 3747 3748 3749
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3750 3751 3752 3753 3754 3755
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3756
		.max_vid = 4095,
3757
		.port_base_addr = 0x10,
3758
		.global1_addr = 0x1b,
3759
		.age_time_coeff = 15000,
3760
		.g1_irqs = 9,
3761
		.atu_move_port_mask = 0xf,
3762
		.pvt = true,
3763
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3764
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3765
		.ops = &mv88e6350_ops,
3766 3767 3768 3769 3770 3771 3772 3773
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3774
		.max_vid = 4095,
3775
		.port_base_addr = 0x10,
3776
		.global1_addr = 0x1b,
3777
		.age_time_coeff = 15000,
3778
		.g1_irqs = 9,
3779
		.atu_move_port_mask = 0xf,
3780
		.pvt = true,
3781
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3782
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3783
		.ops = &mv88e6351_ops,
3784 3785 3786 3787 3788 3789 3790 3791
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3792
		.max_vid = 4095,
3793
		.port_base_addr = 0x10,
3794
		.global1_addr = 0x1b,
3795
		.age_time_coeff = 15000,
3796
		.g1_irqs = 9,
3797
		.atu_move_port_mask = 0xf,
3798
		.pvt = true,
3799
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3800
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3801
		.ops = &mv88e6352_ops,
3802
	},
3803 3804 3805 3806 3807 3808 3809 3810
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3811
		.age_time_coeff = 3750,
3812
		.g1_irqs = 9,
3813
		.atu_move_port_mask = 0x1f,
3814
		.pvt = true,
3815
		.tag_protocol = DSA_TAG_PROTO_DSA,
3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3827
		.age_time_coeff = 3750,
3828
		.g1_irqs = 9,
3829
		.atu_move_port_mask = 0x1f,
3830
		.pvt = true,
3831
		.tag_protocol = DSA_TAG_PROTO_DSA,
3832 3833 3834
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3835 3836
};

3837
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3838
{
3839
	int i;
3840

3841 3842 3843
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3844 3845 3846 3847

	return NULL;
}

3848
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3849 3850
{
	const struct mv88e6xxx_info *info;
3851 3852 3853
	unsigned int prod_num, rev;
	u16 id;
	int err;
3854

3855 3856 3857 3858 3859
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3860 3861 3862 3863 3864 3865 3866 3867

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3868
	/* Update the compatible info with the probed one */
3869
	chip->info = info;
3870

3871 3872 3873 3874
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3875 3876
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3877 3878 3879 3880

	return 0;
}

3881
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3882
{
3883
	struct mv88e6xxx_chip *chip;
3884

3885 3886
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3887 3888
		return NULL;

3889
	chip->dev = dev;
3890

3891
	mutex_init(&chip->reg_lock);
3892
	INIT_LIST_HEAD(&chip->mdios);
3893

3894
	return chip;
3895 3896
}

3897 3898
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
3899
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
3900 3901 3902
		mv88e6xxx_ppu_state_init(chip);
}

3903 3904
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
3905
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
3906 3907 3908
		mv88e6xxx_ppu_state_destroy(chip);
}

3909
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3910 3911
			      struct mii_bus *bus, int sw_addr)
{
3912
	if (sw_addr == 0)
3913
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3914
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3915
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3916 3917 3918
	else
		return -EINVAL;

3919 3920
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3921 3922 3923 3924

	return 0;
}

3925 3926
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3927
	struct mv88e6xxx_chip *chip = ds->priv;
3928

3929
	return chip->info->tag_protocol;
3930 3931
}

3932 3933 3934
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3935
{
3936
	struct mv88e6xxx_chip *chip;
3937
	struct mii_bus *bus;
3938
	int err;
3939

3940
	bus = dsa_host_dev_to_mii_bus(host_dev);
3941 3942 3943
	if (!bus)
		return NULL;

3944 3945
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3946 3947
		return NULL;

3948
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3949
	chip->info = &mv88e6xxx_table[MV88E6085];
3950

3951
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3952 3953 3954
	if (err)
		goto free;

3955
	err = mv88e6xxx_detect(chip);
3956
	if (err)
3957
		goto free;
3958

3959 3960 3961 3962 3963 3964
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3965 3966
	mv88e6xxx_phy_init(chip);

3967
	err = mv88e6xxx_mdios_register(chip, NULL);
3968
	if (err)
3969
		goto free;
3970

3971
	*priv = chip;
3972

3973
	return chip->info->name;
3974
free:
3975
	devm_kfree(dsa_dev, chip);
3976 3977

	return NULL;
3978 3979
}

3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3995
	struct mv88e6xxx_chip *chip = ds->priv;
3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4007
	struct mv88e6xxx_chip *chip = ds->priv;
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4022
	struct mv88e6xxx_chip *chip = ds->priv;
4023 4024 4025 4026 4027 4028 4029 4030 4031
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4032
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4033
	.probe			= mv88e6xxx_drv_probe,
4034
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4035 4036 4037 4038 4039 4040 4041 4042
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4043
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4044 4045 4046 4047
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4048
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4049 4050 4051
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4052
	.port_fast_age		= mv88e6xxx_port_fast_age,
4053 4054 4055 4056 4057 4058 4059 4060 4061
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4062 4063 4064 4065
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4066 4067
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
4068 4069
};

4070 4071 4072 4073
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4074
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
4075
{
4076
	struct device *dev = chip->dev;
4077 4078
	struct dsa_switch *ds;

4079
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
4080 4081 4082
	if (!ds)
		return -ENOMEM;

4083
	ds->priv = chip;
4084
	ds->ops = &mv88e6xxx_switch_ops;
4085 4086
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
4087 4088 4089

	dev_set_drvdata(dev, ds);

4090
	return dsa_register_switch(ds, dev);
4091 4092
}

4093
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4094
{
4095
	dsa_unregister_switch(chip->ds);
4096 4097
}

4098
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4099
{
4100
	struct device *dev = &mdiodev->dev;
4101
	struct device_node *np = dev->of_node;
4102
	const struct mv88e6xxx_info *compat_info;
4103
	struct mv88e6xxx_chip *chip;
4104
	u32 eeprom_len;
4105
	int err;
4106

4107 4108 4109 4110
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4111 4112
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4113 4114
		return -ENOMEM;

4115
	chip->info = compat_info;
4116

4117
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4118 4119
	if (err)
		return err;
4120

4121 4122 4123 4124
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4125
	err = mv88e6xxx_detect(chip);
4126 4127
	if (err)
		return err;
4128

4129 4130
	mv88e6xxx_phy_init(chip);

4131
	if (chip->info->ops->get_eeprom &&
4132
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4133
		chip->eeprom_len = eeprom_len;
4134

4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4166
	err = mv88e6xxx_mdios_register(chip, np);
4167
	if (err)
4168
		goto out_g2_irq;
4169

4170
	err = mv88e6xxx_register_switch(chip);
4171 4172
	if (err)
		goto out_mdio;
4173

4174
	return 0;
4175 4176

out_mdio:
4177
	mv88e6xxx_mdios_unregister(chip);
4178
out_g2_irq:
4179
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4180 4181
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4182 4183
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4184
		mv88e6xxx_g1_irq_free(chip);
4185 4186
		mutex_unlock(&chip->reg_lock);
	}
4187 4188
out:
	return err;
4189
}
4190 4191 4192 4193

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4194
	struct mv88e6xxx_chip *chip = ds->priv;
4195

4196
	mv88e6xxx_phy_destroy(chip);
4197
	mv88e6xxx_unregister_switch(chip);
4198
	mv88e6xxx_mdios_unregister(chip);
4199

4200 4201 4202 4203 4204
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4205 4206 4207
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4208 4209 4210 4211
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4212 4213 4214 4215
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227 4228 4229 4230 4231
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4232
	register_switch_driver(&mv88e6xxx_switch_drv);
4233 4234
	return mdio_driver_register(&mv88e6xxx_driver);
}
4235 4236 4237 4238
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4239
	mdio_driver_unregister(&mv88e6xxx_driver);
4240
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4241 4242
}
module_exit(mv88e6xxx_cleanup);
4243 4244 4245 4246

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");