chip.c 119.9 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227 228 229
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

230
	if (!chip->info->ops->phy_read)
231 232
		return -EOPNOTSUPP;

233
	return chip->info->ops->phy_read(chip, addr, reg, val);
234 235 236 237 238 239 240
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */

241
	if (!chip->info->ops->phy_write)
242 243
		return -EOPNOTSUPP;

244
	return chip->info->ops->phy_write(chip, addr, reg, val);
245 246
}

247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
416 417 418 419 420 421 422
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
423

424
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
425
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
426 427 428
		irq_dispose_mapping(virq);
	}

429
	irq_domain_remove(chip->g1_irq.domain);
430 431 432 433
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
434 435
	int err, irq, virq;
	u16 reg, mask;
436 437 438 439 440 441 442 443 444 445 446 447 448 449

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

450
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
451
	if (err)
452
		goto out_mapping;
453

454
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
455

456
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
457
	if (err)
458
		goto out_disable;
459 460 461 462

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
463
		goto out_disable;
464 465 466 467 468 469

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
470
		goto out_disable;
471 472 473

	return 0;

474 475 476 477 478 479 480 481 482 483 484
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
485 486 487 488

	return err;
}

489
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
490
{
491
	int i;
492

493
	for (i = 0; i < 16; i++) {
494 495 496 497 498 499 500 501 502 503 504 505 506
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

507
	dev_err(chip->dev, "Timeout while waiting for switch\n");
508 509 510
	return -ETIMEDOUT;
}

511
/* Indirect write to single pointer-data register with an Update bit */
512
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
513 514
{
	u16 val;
515
	int err;
516 517

	/* Wait until the previous operation is completed */
518 519 520
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
521 522 523 524 525 526 527

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

528
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
529
{
530 531
	if (!chip->info->ops->ppu_disable)
		return 0;
532

533
	return chip->info->ops->ppu_disable(chip);
534 535
}

536
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
537
{
538 539
	if (!chip->info->ops->ppu_enable)
		return 0;
540

541
	return chip->info->ops->ppu_enable(chip);
542 543 544 545
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
546
	struct mv88e6xxx_chip *chip;
547

548
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
549

550
	mutex_lock(&chip->reg_lock);
551

552 553 554 555
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
556
	}
557

558
	mutex_unlock(&chip->reg_lock);
559 560 561 562
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
563
	struct mv88e6xxx_chip *chip = (void *)_ps;
564

565
	schedule_work(&chip->ppu_work);
566 567
}

568
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
569 570 571
{
	int ret;

572
	mutex_lock(&chip->ppu_mutex);
573

574
	/* If the PHY polling unit is enabled, disable it so that
575 576 577 578
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
579 580
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
581
		if (ret < 0) {
582
			mutex_unlock(&chip->ppu_mutex);
583 584
			return ret;
		}
585
		chip->ppu_disabled = 1;
586
	} else {
587
		del_timer(&chip->ppu_timer);
588
		ret = 0;
589 590 591 592 593
	}

	return ret;
}

594
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
595
{
596
	/* Schedule a timer to re-enable the PHY polling unit. */
597 598
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
599 600
}

601
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
602
{
603 604
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
605 606
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
607 608
}

609 610 611 612 613
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

614 615
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip, int addr,
				  int reg, u16 *val)
616
{
617
	int err;
618

619 620 621
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
622
		mv88e6xxx_ppu_access_put(chip);
623 624
	}

625
	return err;
626 627
}

628 629
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip, int addr,
				   int reg, u16 val)
630
{
631
	int err;
632

633 634 635
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
636
		mv88e6xxx_ppu_access_put(chip);
637 638
	}

639
	return err;
640 641
}

642
static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
643
{
644
	return chip->info->family == MV88E6XXX_FAMILY_6095;
645 646
}

647
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
648
{
649
	return chip->info->family == MV88E6XXX_FAMILY_6097;
650 651
}

652
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
653
{
654
	return chip->info->family == MV88E6XXX_FAMILY_6165;
655 656
}

657
static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
658
{
659
	return chip->info->family == MV88E6XXX_FAMILY_6185;
660 661
}

662
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
663
{
664
	return chip->info->family == MV88E6XXX_FAMILY_6320;
665 666
}

667
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
668
{
669
	return chip->info->family == MV88E6XXX_FAMILY_6351;
670 671
}

672
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
673
{
674
	return chip->info->family == MV88E6XXX_FAMILY_6352;
675 676
}

677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

718 719 720 721
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
722 723
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
724
{
V
Vivien Didelot 已提交
725
	struct mv88e6xxx_chip *chip = ds->priv;
726
	int err;
727 728 729 730

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

731
	mutex_lock(&chip->reg_lock);
732 733
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
734
	mutex_unlock(&chip->reg_lock);
735 736 737

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
738 739
}

740
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
741
{
742 743
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
744

745
	return chip->info->ops->stats_snapshot(chip, port);
746 747
}

748
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
808 809
};

810
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
811
					    struct mv88e6xxx_hw_stat *s,
812 813
					    int port, u16 bank1_select,
					    u16 histogram)
814 815 816
{
	u32 low;
	u32 high = 0;
817
	u16 reg = 0;
818
	int err;
819 820
	u64 value;

821
	switch (s->type) {
822
	case STATS_TYPE_PORT:
823 824
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
825 826
			return UINT64_MAX;

827
		low = reg;
828
		if (s->sizeof_stat == 4) {
829 830
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
831
				return UINT64_MAX;
832
			high = reg;
833
		}
834
		break;
835
	case STATS_TYPE_BANK1:
836
		reg = bank1_select;
837 838
		/* fall through */
	case STATS_TYPE_BANK0:
839
		reg |= s->reg | histogram;
840
		mv88e6xxx_g1_stats_read(chip, reg, &low);
841
		if (s->sizeof_stat == 8)
842
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
843 844 845 846 847
	}
	value = (((u64)high) << 16) | low;
	return value;
}

848 849
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
850
{
851 852
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
853

854 855
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
856
		if (stat->type & types) {
857 858 859 860
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
861
	}
862 863
}

864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
880
{
V
Vivien Didelot 已提交
881
	struct mv88e6xxx_chip *chip = ds->priv;
882 883 884 885 886 887 888 889

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
890 891 892 893 894
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
895
		if (stat->type & types)
896 897 898
			j++;
	}
	return j;
899 900
}

901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

923
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
924 925
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
926 927 928 929 930 931 932
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
933 934 935
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
936 937 938 939 940 941 942 943 944
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
945 946
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
947 948 949 950 951 952
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
953 954 955 956 957 958 959 960 961 962 963
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
964 965 966 967 968 969 970 971 972
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

973 974
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
975
{
V
Vivien Didelot 已提交
976
	struct mv88e6xxx_chip *chip = ds->priv;
977 978
	int ret;

979
	mutex_lock(&chip->reg_lock);
980

981
	ret = mv88e6xxx_stats_snapshot(chip, port);
982
	if (ret < 0) {
983
		mutex_unlock(&chip->reg_lock);
984 985
		return;
	}
986 987

	mv88e6xxx_get_stats(chip, port, data);
988

989
	mutex_unlock(&chip->reg_lock);
990 991
}

992 993 994 995 996 997 998 999
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1000
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1001 1002 1003 1004
{
	return 32 * sizeof(u16);
}

1005 1006
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1007
{
V
Vivien Didelot 已提交
1008
	struct mv88e6xxx_chip *chip = ds->priv;
1009 1010
	int err;
	u16 reg;
1011 1012 1013 1014 1015 1016 1017
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1018
	mutex_lock(&chip->reg_lock);
1019

1020 1021
	for (i = 0; i < 32; i++) {

1022 1023 1024
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1025
	}
1026

1027
	mutex_unlock(&chip->reg_lock);
1028 1029
}

1030
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1031
{
1032
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1033 1034
}

1035 1036
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1037
{
V
Vivien Didelot 已提交
1038
	struct mv88e6xxx_chip *chip = ds->priv;
1039 1040
	u16 reg;
	int err;
1041

1042
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1043 1044
		return -EOPNOTSUPP;

1045
	mutex_lock(&chip->reg_lock);
1046

1047 1048
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1049
		goto out;
1050 1051 1052 1053

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1054
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1055
	if (err)
1056
		goto out;
1057

1058
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1059
out:
1060
	mutex_unlock(&chip->reg_lock);
1061 1062

	return err;
1063 1064
}

1065 1066
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1067
{
V
Vivien Didelot 已提交
1068
	struct mv88e6xxx_chip *chip = ds->priv;
1069 1070
	u16 reg;
	int err;
1071

1072
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1073 1074
		return -EOPNOTSUPP;

1075
	mutex_lock(&chip->reg_lock);
1076

1077 1078
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1079 1080
		goto out;

1081
	reg &= ~0x0300;
1082 1083 1084 1085 1086
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1087
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1088
out:
1089
	mutex_unlock(&chip->reg_lock);
1090

1091
	return err;
1092 1093
}

1094
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1095
{
1096 1097
	u16 val;
	int err;
1098

1099
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1100 1101 1102
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1103
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1104
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1105 1106 1107
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1108

1109 1110 1111 1112
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1113 1114 1115

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1116 1117
	}

1118 1119 1120
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1121

1122
	return _mv88e6xxx_atu_wait(chip);
1123 1124
}

1125
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1145
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1146 1147
}

1148
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1149 1150
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1151
{
1152 1153
	int op;
	int err;
1154

1155
	err = _mv88e6xxx_atu_wait(chip);
1156 1157
	if (err)
		return err;
1158

1159
	err = _mv88e6xxx_atu_data_write(chip, entry);
1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1171
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1172 1173
}

1174
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1175
				u16 fid, bool static_too)
1176 1177 1178 1179 1180
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1181

1182
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1183 1184
}

1185
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1186
			       int from_port, int to_port, bool static_too)
1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1200
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1201 1202
}

1203
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1204
				 int port, bool static_too)
1205 1206
{
	/* Destination port 0xF means remove the entries */
1207
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1208 1209
}

1210
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1211
{
1212 1213
	struct net_device *bridge = chip->ports[port].bridge_dev;
	struct dsa_switch *ds = chip->ds;
1214 1215 1216 1217 1218
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1219
		output_ports = ~0;
1220
	} else {
1221
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1222
			/* allow sending frames to every group member */
1223
			if (bridge && chip->ports[i].bridge_dev == bridge)
1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1234

1235
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1236 1237
}

1238 1239
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1240
{
V
Vivien Didelot 已提交
1241
	struct mv88e6xxx_chip *chip = ds->priv;
1242
	int stp_state;
1243
	int err;
1244 1245 1246

	switch (state) {
	case BR_STATE_DISABLED:
1247
		stp_state = PORT_CONTROL_STATE_DISABLED;
1248 1249 1250
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1251
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1252 1253
		break;
	case BR_STATE_LEARNING:
1254
		stp_state = PORT_CONTROL_STATE_LEARNING;
1255 1256 1257
		break;
	case BR_STATE_FORWARDING:
	default:
1258
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1259 1260 1261
		break;
	}

1262
	mutex_lock(&chip->reg_lock);
1263
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1264
	mutex_unlock(&chip->reg_lock);
1265 1266

	if (err)
1267
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1268 1269
}

1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1283
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1284
{
1285
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1286 1287
}

1288
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1289
{
1290
	int err;
1291

1292 1293 1294
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1295

1296
	return _mv88e6xxx_vtu_wait(chip);
1297 1298
}

1299
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1300 1301 1302
{
	int ret;

1303
	ret = _mv88e6xxx_vtu_wait(chip);
1304 1305 1306
	if (ret < 0)
		return ret;

1307
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1308 1309
}

1310
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1311
					struct mv88e6xxx_vtu_entry *entry,
1312 1313 1314
					unsigned int nibble_offset)
{
	u16 regs[3];
1315
	int i, err;
1316 1317

	for (i = 0; i < 3; ++i) {
1318
		u16 *reg = &regs[i];
1319

1320 1321 1322
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1323 1324
	}

1325
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1326 1327 1328 1329 1330 1331 1332 1333 1334
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1335
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1336
				   struct mv88e6xxx_vtu_entry *entry)
1337
{
1338
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1339 1340
}

1341
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1342
				   struct mv88e6xxx_vtu_entry *entry)
1343
{
1344
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1345 1346
}

1347
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1348
					 struct mv88e6xxx_vtu_entry *entry,
1349 1350 1351
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1352
	int i, err;
1353

1354
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1355 1356 1357 1358 1359 1360 1361
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1362 1363 1364 1365 1366
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1367 1368 1369 1370 1371
	}

	return 0;
}

1372
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1373
				    struct mv88e6xxx_vtu_entry *entry)
1374
{
1375
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1376 1377
}

1378
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1379
				    struct mv88e6xxx_vtu_entry *entry)
1380
{
1381
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1382 1383
}

1384
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1385
{
1386 1387
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1388 1389
}

1390
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1391
				  struct mv88e6xxx_vtu_entry *entry)
1392
{
1393
	struct mv88e6xxx_vtu_entry next = { 0 };
1394 1395
	u16 val;
	int err;
1396

1397 1398 1399
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1400

1401 1402 1403
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1404

1405 1406 1407
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1408

1409 1410
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1411 1412

	if (next.valid) {
1413 1414 1415
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1416

1417
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1418 1419 1420
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1421

1422
			next.fid = val & GLOBAL_VTU_FID_MASK;
1423
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1424 1425 1426
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1427 1428 1429
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1430

1431 1432
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1433
		}
1434

1435
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1436 1437 1438
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1439

1440
			next.sid = val & GLOBAL_VTU_SID_MASK;
1441 1442 1443 1444 1445 1446 1447
		}
	}

	*entry = next;
	return 0;
}

1448 1449 1450
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1451
{
V
Vivien Didelot 已提交
1452
	struct mv88e6xxx_chip *chip = ds->priv;
1453
	struct mv88e6xxx_vtu_entry next;
1454 1455 1456
	u16 pvid;
	int err;

1457
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1458 1459
		return -EOPNOTSUPP;

1460
	mutex_lock(&chip->reg_lock);
1461

1462
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1463 1464 1465
	if (err)
		goto unlock;

1466
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1467 1468 1469 1470
	if (err)
		goto unlock;

	do {
1471
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1472 1473 1474 1475 1476 1477 1478 1479 1480 1481
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1482 1483
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1498
	mutex_unlock(&chip->reg_lock);
1499 1500 1501 1502

	return err;
}

1503
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1504
				    struct mv88e6xxx_vtu_entry *entry)
1505
{
1506
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1507
	u16 reg = 0;
1508
	int err;
1509

1510 1511 1512
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1513 1514 1515 1516 1517

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1518 1519 1520
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1521

1522
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1523
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1524 1525 1526
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1527
	}
1528

1529
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1530
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1531 1532 1533
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1534
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1535 1536 1537 1538 1539
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1540 1541 1542 1543 1544
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1545 1546 1547
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1548

1549
	return _mv88e6xxx_vtu_cmd(chip, op);
1550 1551
}

1552
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1553
				  struct mv88e6xxx_vtu_entry *entry)
1554
{
1555
	struct mv88e6xxx_vtu_entry next = { 0 };
1556 1557
	u16 val;
	int err;
1558

1559 1560 1561
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1562

1563 1564 1565 1566
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1567

1568 1569 1570
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1571

1572 1573 1574
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1575

1576
	next.sid = val & GLOBAL_VTU_SID_MASK;
1577

1578 1579 1580
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1581

1582
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1583 1584

	if (next.valid) {
1585 1586 1587
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1588 1589 1590 1591 1592 1593
	}

	*entry = next;
	return 0;
}

1594
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1595
				    struct mv88e6xxx_vtu_entry *entry)
1596 1597
{
	u16 reg = 0;
1598
	int err;
1599

1600 1601 1602
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1603 1604 1605 1606 1607

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1608 1609 1610
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1611 1612 1613

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1614 1615 1616
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1617 1618

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1619 1620 1621
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1622

1623
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1624 1625
}

1626
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1627 1628
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1629
	struct mv88e6xxx_vtu_entry vlan;
1630
	int i, err;
1631 1632 1633

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1634
	/* Set every FID bit used by the (un)bridged ports */
1635
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1636
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1637 1638 1639 1640 1641 1642
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1643
	/* Set every FID bit used by the VLAN entries */
1644
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1645 1646 1647 1648
	if (err)
		return err;

	do {
1649
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1663
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1664 1665 1666
		return -ENOSPC;

	/* Clear the database */
1667
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1668 1669
}

1670
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1671
			      struct mv88e6xxx_vtu_entry *entry)
1672
{
1673
	struct dsa_switch *ds = chip->ds;
1674
	struct mv88e6xxx_vtu_entry vlan = {
1675 1676 1677
		.valid = true,
		.vid = vid,
	};
1678 1679
	int i, err;

1680
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1681 1682
	if (err)
		return err;
1683

1684
	/* exclude all ports except the CPU and DSA ports */
1685
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1686 1687 1688
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1689

1690 1691
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
1692
		struct mv88e6xxx_vtu_entry vstp;
1693 1694 1695 1696 1697 1698

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1699
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1700 1701 1702 1703 1704 1705 1706 1707
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1708
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1709 1710 1711 1712 1713 1714 1715 1716 1717
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1718
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1719
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1720 1721 1722 1723 1724 1725
{
	int err;

	if (!vid)
		return -EINVAL;

1726
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1727 1728 1729
	if (err)
		return err;

1730
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1731 1732 1733 1734 1735 1736 1737 1738 1739 1740
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1741
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1742 1743 1744 1745 1746
	}

	return err;
}

1747 1748 1749
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1750
	struct mv88e6xxx_chip *chip = ds->priv;
1751
	struct mv88e6xxx_vtu_entry vlan;
1752 1753 1754 1755 1756
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1757
	mutex_lock(&chip->reg_lock);
1758

1759
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1760 1761 1762 1763
	if (err)
		goto unlock;

	do {
1764
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1765 1766 1767 1768 1769 1770 1771 1772 1773
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1774
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1775 1776 1777 1778 1779 1780 1781
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1782 1783
			if (chip->ports[i].bridge_dev ==
			    chip->ports[port].bridge_dev)
1784 1785
				break; /* same bridge, check next VLAN */

1786
			netdev_warn(ds->ports[port].netdev,
1787 1788
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1789
				    netdev_name(chip->ports[i].bridge_dev));
1790 1791 1792 1793 1794 1795
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1796
	mutex_unlock(&chip->reg_lock);
1797 1798 1799 1800

	return err;
}

1801 1802
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1803
{
V
Vivien Didelot 已提交
1804
	struct mv88e6xxx_chip *chip = ds->priv;
1805
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1806
		PORT_CONTROL_2_8021Q_DISABLED;
1807
	int err;
1808

1809
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1810 1811
		return -EOPNOTSUPP;

1812
	mutex_lock(&chip->reg_lock);
1813
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1814
	mutex_unlock(&chip->reg_lock);
1815

1816
	return err;
1817 1818
}

1819 1820 1821 1822
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1823
{
V
Vivien Didelot 已提交
1824
	struct mv88e6xxx_chip *chip = ds->priv;
1825 1826
	int err;

1827
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1828 1829
		return -EOPNOTSUPP;

1830 1831 1832 1833 1834 1835 1836 1837
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1838 1839 1840 1841 1842 1843
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1844
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1845
				    u16 vid, bool untagged)
1846
{
1847
	struct mv88e6xxx_vtu_entry vlan;
1848 1849
	int err;

1850
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1851
	if (err)
1852
		return err;
1853 1854 1855 1856 1857

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1858
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1859 1860
}

1861 1862 1863
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1864
{
V
Vivien Didelot 已提交
1865
	struct mv88e6xxx_chip *chip = ds->priv;
1866 1867 1868 1869
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1870
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1871 1872
		return;

1873
	mutex_lock(&chip->reg_lock);
1874

1875
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1876
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1877 1878
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1879
				   vid, untagged ? 'u' : 't');
1880

1881
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1882
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1883
			   vlan->vid_end);
1884

1885
	mutex_unlock(&chip->reg_lock);
1886 1887
}

1888
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1889
				    int port, u16 vid)
1890
{
1891
	struct dsa_switch *ds = chip->ds;
1892
	struct mv88e6xxx_vtu_entry vlan;
1893 1894
	int i, err;

1895
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1896
	if (err)
1897
		return err;
1898

1899 1900
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1901
		return -EOPNOTSUPP;
1902 1903 1904 1905

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1906
	vlan.valid = false;
1907
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1908
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1909 1910 1911
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1912
			vlan.valid = true;
1913 1914 1915 1916
			break;
		}
	}

1917
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1918 1919 1920
	if (err)
		return err;

1921
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
1922 1923
}

1924 1925
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1926
{
V
Vivien Didelot 已提交
1927
	struct mv88e6xxx_chip *chip = ds->priv;
1928 1929 1930
	u16 pvid, vid;
	int err = 0;

1931
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1932 1933
		return -EOPNOTSUPP;

1934
	mutex_lock(&chip->reg_lock);
1935

1936
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1937 1938 1939
	if (err)
		goto unlock;

1940
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1941
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1942 1943 1944 1945
		if (err)
			goto unlock;

		if (vid == pvid) {
1946
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1947 1948 1949 1950 1951
			if (err)
				goto unlock;
		}
	}

1952
unlock:
1953
	mutex_unlock(&chip->reg_lock);
1954 1955 1956 1957

	return err;
}

1958
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
1959
				    const unsigned char *addr)
1960
{
1961
	int i, err;
1962 1963

	for (i = 0; i < 3; i++) {
1964 1965 1966 1967
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
1968 1969 1970 1971 1972
	}

	return 0;
}

1973
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
1974
				   unsigned char *addr)
1975
{
1976 1977
	u16 val;
	int i, err;
1978 1979

	for (i = 0; i < 3; i++) {
1980 1981 1982 1983 1984 1985
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
1986 1987 1988 1989 1990
	}

	return 0;
}

1991
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
1992
			       struct mv88e6xxx_atu_entry *entry)
1993
{
1994 1995
	int ret;

1996
	ret = _mv88e6xxx_atu_wait(chip);
1997 1998 1999
	if (ret < 0)
		return ret;

2000
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2001 2002 2003
	if (ret < 0)
		return ret;

2004
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2005
	if (ret < 0)
2006 2007
		return ret;

2008
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2009
}
2010

2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

	eth_broadcast_addr(next.mac);

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
	} while (!is_broadcast_ether_addr(next.mac));

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2047 2048 2049
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2050
{
2051
	struct mv88e6xxx_vtu_entry vlan;
2052
	struct mv88e6xxx_atu_entry entry;
2053 2054
	int err;

2055 2056
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2057
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
2058
	else
2059
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2060 2061
	if (err)
		return err;
2062

2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2075 2076
	}

2077
	return _mv88e6xxx_atu_load(chip, &entry);
2078 2079
}

2080 2081 2082
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2083 2084 2085 2086 2087 2088 2089
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2090 2091 2092
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2093
{
V
Vivien Didelot 已提交
2094
	struct mv88e6xxx_chip *chip = ds->priv;
2095

2096
	mutex_lock(&chip->reg_lock);
2097 2098 2099
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2100
	mutex_unlock(&chip->reg_lock);
2101 2102
}

2103 2104
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2105
{
V
Vivien Didelot 已提交
2106
	struct mv88e6xxx_chip *chip = ds->priv;
2107
	int err;
2108

2109
	mutex_lock(&chip->reg_lock);
2110 2111
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2112
	mutex_unlock(&chip->reg_lock);
2113

2114
	return err;
2115 2116
}

2117
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2118
				  struct mv88e6xxx_atu_entry *entry)
2119
{
2120
	struct mv88e6xxx_atu_entry next = { 0 };
2121 2122
	u16 val;
	int err;
2123 2124

	next.fid = fid;
2125

2126 2127 2128
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2129

2130 2131 2132
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2133

2134 2135 2136
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2137

2138 2139 2140
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2141

2142
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2143 2144 2145
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2146
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2147 2148 2149 2150 2151 2152 2153 2154 2155
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2156
		next.portv_trunkid = (val & mask) >> shift;
2157
	}
2158

2159
	*entry = next;
2160 2161 2162
	return 0;
}

2163 2164 2165 2166
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2167 2168 2169 2170 2171 2172
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2173
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2174 2175 2176 2177
	if (err)
		return err;

	do {
2178
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2179
		if (err)
2180
			return err;
2181 2182 2183 2184

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2185 2186 2187 2188 2189
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2190

2191 2192 2193 2194
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2195 2196
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2197 2198 2199 2200
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2201 2202 2203 2204 2205 2206 2207 2208 2209
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2210 2211
		} else {
			return -EOPNOTSUPP;
2212
		}
2213 2214 2215 2216

		err = cb(obj);
		if (err)
			return err;
2217 2218 2219 2220 2221
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2222 2223 2224
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2225
{
2226
	struct mv88e6xxx_vtu_entry vlan = {
2227 2228
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2229
	u16 fid;
2230 2231
	int err;

2232
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2233
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2234
	if (err)
2235
		return err;
2236

2237
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2238
	if (err)
2239
		return err;
2240

2241
	/* Dump VLANs' Filtering Information Databases */
2242
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2243
	if (err)
2244
		return err;
2245 2246

	do {
2247
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2248
		if (err)
2249
			return err;
2250 2251 2252 2253

		if (!vlan.valid)
			break;

2254 2255
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2256
		if (err)
2257
			return err;
2258 2259
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2260 2261 2262 2263 2264 2265 2266
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2267
	struct mv88e6xxx_chip *chip = ds->priv;
2268 2269 2270 2271
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2272
	mutex_unlock(&chip->reg_lock);
2273 2274 2275 2276

	return err;
}

2277 2278
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *bridge)
2279
{
V
Vivien Didelot 已提交
2280
	struct mv88e6xxx_chip *chip = ds->priv;
2281
	int i, err = 0;
2282

2283
	mutex_lock(&chip->reg_lock);
2284

2285
	/* Assign the bridge and remap each port's VLANTable */
2286
	chip->ports[port].bridge_dev = bridge;
2287

2288
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2289 2290
		if (chip->ports[i].bridge_dev == bridge) {
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2291 2292 2293 2294 2295
			if (err)
				break;
		}
	}

2296
	mutex_unlock(&chip->reg_lock);
2297

2298
	return err;
2299 2300
}

2301
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
2302
{
V
Vivien Didelot 已提交
2303
	struct mv88e6xxx_chip *chip = ds->priv;
2304
	struct net_device *bridge = chip->ports[port].bridge_dev;
2305
	int i;
2306

2307
	mutex_lock(&chip->reg_lock);
2308

2309
	/* Unassign the bridge and remap each port's VLANTable */
2310
	chip->ports[port].bridge_dev = NULL;
2311

2312
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2313 2314
		if (i == port || chip->ports[i].bridge_dev == bridge)
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2315 2316
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2317

2318
	mutex_unlock(&chip->reg_lock);
2319 2320
}

2321 2322 2323 2324 2325 2326 2327 2328
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2342
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2343
{
2344
	int i, err;
2345

2346
	/* Set all ports to the Disabled state */
2347
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2348 2349
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2350 2351
		if (err)
			return err;
2352 2353
	}

2354 2355 2356
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2357 2358
	usleep_range(2000, 4000);

2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2370
	mv88e6xxx_hardware_reset(chip);
2371

2372
	return mv88e6xxx_software_reset(chip);
2373 2374
}

2375
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2376
{
2377 2378
	u16 val;
	int err;
2379

2380 2381 2382 2383
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2384

2385 2386 2387
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2388 2389
	}

2390
	return err;
2391 2392
}

2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458
static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
				    int upstream_port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_DSA);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(
		chip, port, port == upstream_port);
}

static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	switch (chip->info->tag_protocol) {
	case DSA_TAG_PROTO_EDSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
		if (err)
			return err;

		if (chip->info->ops->port_set_ether_type)
			err = chip->info->ops->port_set_ether_type(
				chip, port, ETH_P_EDSA);
		break;

	case DSA_TAG_PROTO_DSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_DSA);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
		break;
	default:
		err = -EINVAL;
	}

	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, true);
}

static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, false);
}

2459
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2460
{
2461
	struct dsa_switch *ds = chip->ds;
2462
	int err;
2463
	u16 reg;
2464

2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2494
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2495 2496
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2497 2498 2499
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2500

2501 2502 2503 2504 2505 2506 2507
	if (dsa_is_cpu_port(ds, port)) {
		err = mv88e6xxx_setup_port_cpu(chip, port);
	} else if (dsa_is_dsa_port(ds, port)) {
		err = mv88e6xxx_setup_port_dsa(chip, port,
					       dsa_upstream_port(ds));
	} else {
		err = mv88e6xxx_setup_port_normal(chip, port);
2508
	}
2509 2510
	if (err)
		return err;
2511

2512 2513 2514
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2515
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2526 2527 2528
		}
	}

2529
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2530
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2531 2532 2533
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2534 2535
	 */
	reg = 0;
2536 2537 2538 2539
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
	    mv88e6xxx_6185_family(chip))
2540 2541
		reg = PORT_CONTROL_2_MAP_DA;

2542
	if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
2543 2544 2545 2546 2547 2548 2549 2550 2551
		/* Set the upstream port this port should use */
		reg |= dsa_upstream_port(ds);
		/* enable forwarding of unknown multicast addresses to
		 * the upstream port
		 */
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
	}

2552
	reg |= PORT_CONTROL_2_8021Q_DISABLED;
2553

2554
	if (reg) {
2555 2556 2557
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
			return err;
2558 2559
	}

2560 2561 2562 2563 2564 2565
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2566 2567 2568 2569 2570
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2571
	reg = 1 << port;
2572 2573
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2574
		reg = 0;
2575

2576 2577 2578
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2579 2580

	/* Egress rate control 2: disable egress rate control. */
2581 2582 2583
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2584

2585 2586
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2587 2588
		if (err)
			return err;
2589
	}
2590

2591 2592 2593
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2594 2595 2596 2597
		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2598 2599
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2600 2601 2602
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2603 2604 2605 2606
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2607
	}
2608

2609 2610
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2611 2612
		if (err)
			return err;
2613 2614
	}

2615 2616
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2617 2618
		if (err)
			return err;
2619 2620
	}

2621 2622
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2623
	 */
2624 2625 2626
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2627

2628
	/* Port based VLAN map: give each port the same default address
2629 2630
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2631
	 */
2632
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2633 2634
	if (err)
		return err;
2635

2636 2637 2638
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2639 2640 2641 2642

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2643
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2644 2645
}

2646
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2647 2648 2649
{
	int err;

2650
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2651 2652 2653
	if (err)
		return err;

2654
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2655 2656 2657
	if (err)
		return err;

2658 2659 2660 2661 2662
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2663 2664
}

2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
				     unsigned int msecs)
{
	const unsigned int coeff = chip->info->age_time_coeff;
	const unsigned int min = 0x01 * coeff;
	const unsigned int max = 0xff * coeff;
	u8 age_time;
	u16 val;
	int err;

	if (msecs < min || msecs > max)
		return -ERANGE;

	/* Round to nearest multiple of coeff */
	age_time = (msecs + coeff / 2) / coeff;

2681
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
2682 2683 2684 2685 2686 2687 2688
	if (err)
		return err;

	/* AgeTime is 11:4 bits */
	val &= ~0xff0;
	val |= age_time << 4;

2689
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
2690 2691
}

2692 2693 2694
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2695
	struct mv88e6xxx_chip *chip = ds->priv;
2696 2697 2698 2699 2700 2701 2702 2703 2704
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
	mutex_unlock(&chip->reg_lock);

	return err;
}

2705
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2706
{
2707
	struct dsa_switch *ds = chip->ds;
2708
	u32 upstream_port = dsa_upstream_port(ds);
2709
	int err;
2710

2711 2712 2713
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2714
	err = mv88e6xxx_ppu_enable(chip);
2715 2716 2717
	if (err)
		return err;

2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2729

2730
	/* Disable remote management, and set the switch's DSA device number. */
2731 2732 2733
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2734 2735 2736
	if (err)
		return err;

2737 2738 2739 2740 2741
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2742 2743 2744 2745
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2746 2747
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2748
	if (err)
2749
		return err;
2750

2751 2752
	err = mv88e6xxx_g1_set_age_time(chip, 300000);
	if (err)
2753 2754 2755 2756 2757 2758 2759
		return err;

	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2760
	/* Configure the IP ToS mapping registers. */
2761
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2762
	if (err)
2763
		return err;
2764
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2765
	if (err)
2766
		return err;
2767
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2768
	if (err)
2769
		return err;
2770
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2771
	if (err)
2772
		return err;
2773
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2774
	if (err)
2775
		return err;
2776
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2777
	if (err)
2778
		return err;
2779
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2780
	if (err)
2781
		return err;
2782
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2783
	if (err)
2784
		return err;
2785 2786

	/* Configure the IEEE 802.1p priority mapping register. */
2787
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2788
	if (err)
2789
		return err;
2790

2791 2792 2793 2794 2795
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2796
	/* Clear the statistics counters for all ports */
2797 2798
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2799 2800 2801 2802
	if (err)
		return err;

	/* Wait for the flush to complete. */
2803
	err = mv88e6xxx_g1_stats_wait(chip);
2804 2805 2806 2807 2808 2809
	if (err)
		return err;

	return 0;
}

2810
static int mv88e6xxx_setup(struct dsa_switch *ds)
2811
{
V
Vivien Didelot 已提交
2812
	struct mv88e6xxx_chip *chip = ds->priv;
2813
	int err;
2814 2815
	int i;

2816 2817
	chip->ds = ds;
	ds->slave_mii_bus = chip->mdio_bus;
2818

2819
	mutex_lock(&chip->reg_lock);
2820

2821
	/* Setup Switch Port Registers */
2822
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2823 2824 2825 2826 2827 2828 2829
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2830 2831 2832
	if (err)
		goto unlock;

2833 2834 2835
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2836 2837 2838
		if (err)
			goto unlock;
	}
2839

2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2851
unlock:
2852
	mutex_unlock(&chip->reg_lock);
2853

2854
	return err;
2855 2856
}

2857 2858
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2859
	struct mv88e6xxx_chip *chip = ds->priv;
2860 2861
	int err;

2862 2863
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2864

2865 2866
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2867 2868 2869 2870 2871
	mutex_unlock(&chip->reg_lock);

	return err;
}

2872
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2873
{
2874
	struct mv88e6xxx_chip *chip = bus->priv;
2875 2876
	u16 val;
	int err;
2877

2878
	if (phy >= mv88e6xxx_num_ports(chip))
2879
		return 0xffff;
2880

2881
	mutex_lock(&chip->reg_lock);
2882
	err = mv88e6xxx_phy_read(chip, phy, reg, &val);
2883
	mutex_unlock(&chip->reg_lock);
2884 2885

	return err ? err : val;
2886 2887
}

2888
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2889
{
2890
	struct mv88e6xxx_chip *chip = bus->priv;
2891
	int err;
2892

2893
	if (phy >= mv88e6xxx_num_ports(chip))
2894
		return 0xffff;
2895

2896
	mutex_lock(&chip->reg_lock);
2897
	err = mv88e6xxx_phy_write(chip, phy, reg, val);
2898
	mutex_unlock(&chip->reg_lock);
2899 2900

	return err;
2901 2902
}

2903
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2904 2905 2906 2907 2908 2909 2910
				   struct device_node *np)
{
	static int index;
	struct mii_bus *bus;
	int err;

	if (np)
2911
		chip->mdio_np = of_get_child_by_name(np, "mdio");
2912

2913
	bus = devm_mdiobus_alloc(chip->dev);
2914 2915 2916
	if (!bus)
		return -ENOMEM;

2917
	bus->priv = (void *)chip;
2918 2919 2920 2921 2922 2923 2924 2925 2926 2927
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2928
	bus->parent = chip->dev;
2929

2930 2931
	if (chip->mdio_np)
		err = of_mdiobus_register(bus, chip->mdio_np);
2932 2933 2934
	else
		err = mdiobus_register(bus);
	if (err) {
2935
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2936 2937
		goto out;
	}
2938
	chip->mdio_bus = bus;
2939 2940 2941 2942

	return 0;

out:
2943 2944
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2945 2946 2947 2948

	return err;
}

2949
static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
2950 2951

{
2952
	struct mii_bus *bus = chip->mdio_bus;
2953 2954 2955

	mdiobus_unregister(bus);

2956 2957
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2958 2959
}

2960 2961 2962 2963
#ifdef CONFIG_NET_DSA_HWMON

static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
2964
	struct mv88e6xxx_chip *chip = ds->priv;
2965
	u16 val;
2966 2967 2968 2969
	int ret;

	*temp = 0;

2970
	mutex_lock(&chip->reg_lock);
2971

2972
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x6);
2973 2974 2975 2976
	if (ret < 0)
		goto error;

	/* Enable temperature sensor */
2977
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
2978 2979 2980
	if (ret < 0)
		goto error;

2981
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val | (1 << 5));
2982 2983 2984 2985 2986 2987
	if (ret < 0)
		goto error;

	/* Wait for temperature to stabilize */
	usleep_range(10000, 12000);

2988 2989
	ret = mv88e6xxx_phy_read(chip, 0x0, 0x1a, &val);
	if (ret < 0)
2990 2991 2992
		goto error;

	/* Disable temperature sensor */
2993
	ret = mv88e6xxx_phy_write(chip, 0x0, 0x1a, val & ~(1 << 5));
2994 2995 2996 2997 2998 2999
	if (ret < 0)
		goto error;

	*temp = ((val & 0x1f) - 5) * 5;

error:
3000
	mv88e6xxx_phy_write(chip, 0x0, 0x16, 0x0);
3001
	mutex_unlock(&chip->reg_lock);
3002 3003 3004 3005 3006
	return ret;
}

static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
{
V
Vivien Didelot 已提交
3007
	struct mv88e6xxx_chip *chip = ds->priv;
3008
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3009
	u16 val;
3010 3011 3012 3013
	int ret;

	*temp = 0;

3014 3015 3016
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 27, &val);
	mutex_unlock(&chip->reg_lock);
3017 3018 3019
	if (ret < 0)
		return ret;

3020
	*temp = (val & 0xff) - 25;
3021 3022 3023 3024

	return 0;
}

3025
static int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
3026
{
V
Vivien Didelot 已提交
3027
	struct mv88e6xxx_chip *chip = ds->priv;
3028

3029
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP))
3030 3031
		return -EOPNOTSUPP;

3032
	if (mv88e6xxx_6320_family(chip) || mv88e6xxx_6352_family(chip))
3033 3034 3035 3036 3037
		return mv88e63xx_get_temp(ds, temp);

	return mv88e61xx_get_temp(ds, temp);
}

3038
static int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
3039
{
V
Vivien Didelot 已提交
3040
	struct mv88e6xxx_chip *chip = ds->priv;
3041
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3042
	u16 val;
3043 3044
	int ret;

3045
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3046 3047 3048 3049
		return -EOPNOTSUPP;

	*temp = 0;

3050 3051 3052
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3053 3054 3055
	if (ret < 0)
		return ret;

3056
	*temp = (((val >> 8) & 0x1f) * 5) - 25;
3057 3058 3059 3060

	return 0;
}

3061
static int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
3062
{
V
Vivien Didelot 已提交
3063
	struct mv88e6xxx_chip *chip = ds->priv;
3064
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3065 3066
	u16 val;
	int err;
3067

3068
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3069 3070
		return -EOPNOTSUPP;

3071 3072 3073 3074
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	if (err)
		goto unlock;
3075
	temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
3076 3077 3078 3079 3080 3081
	err = mv88e6xxx_phy_page_write(chip, phy, 6, 26,
				       (val & 0xe0ff) | (temp << 8));
unlock:
	mutex_unlock(&chip->reg_lock);

	return err;
3082 3083
}

3084
static int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
3085
{
V
Vivien Didelot 已提交
3086
	struct mv88e6xxx_chip *chip = ds->priv;
3087
	int phy = mv88e6xxx_6320_family(chip) ? 3 : 0;
3088
	u16 val;
3089 3090
	int ret;

3091
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_TEMP_LIMIT))
3092 3093 3094 3095
		return -EOPNOTSUPP;

	*alarm = false;

3096 3097 3098
	mutex_lock(&chip->reg_lock);
	ret = mv88e6xxx_phy_page_read(chip, phy, 6, 26, &val);
	mutex_unlock(&chip->reg_lock);
3099 3100 3101
	if (ret < 0)
		return ret;

3102
	*alarm = !!(val & 0x40);
3103 3104 3105 3106 3107

	return 0;
}
#endif /* CONFIG_NET_DSA_HWMON */

3108 3109
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3110
	struct mv88e6xxx_chip *chip = ds->priv;
3111 3112 3113 3114 3115 3116 3117

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3118
	struct mv88e6xxx_chip *chip = ds->priv;
3119 3120
	int err;

3121 3122
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3123

3124 3125
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3139
	struct mv88e6xxx_chip *chip = ds->priv;
3140 3141
	int err;

3142 3143 3144
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3145 3146 3147 3148
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3149
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3150 3151 3152 3153 3154
	mutex_unlock(&chip->reg_lock);

	return err;
}

3155
static const struct mv88e6xxx_ops mv88e6085_ops = {
3156
	/* MV88E6XXX_FAMILY_6097 */
3157
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3158 3159
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3160
	.port_set_link = mv88e6xxx_port_set_link,
3161
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3162
	.port_set_speed = mv88e6185_port_set_speed,
3163
	.port_tag_remap = mv88e6095_port_tag_remap,
3164 3165 3166
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3167
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3168
	.port_pause_config = mv88e6097_port_pause_config,
3169
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3170 3171
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3172
	.stats_get_stats = mv88e6095_stats_get_stats,
3173 3174
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3175
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3176 3177
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3178
	.reset = mv88e6185_g1_reset,
3179 3180 3181
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3182
	/* MV88E6XXX_FAMILY_6095 */
3183
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3184 3185
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3186
	.port_set_link = mv88e6xxx_port_set_link,
3187
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3188
	.port_set_speed = mv88e6185_port_set_speed,
3189 3190
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3191
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3192 3193
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3194
	.stats_get_stats = mv88e6095_stats_get_stats,
3195
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3196 3197
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3198
	.reset = mv88e6185_g1_reset,
3199 3200
};

3201
static const struct mv88e6xxx_ops mv88e6097_ops = {
3202
	/* MV88E6XXX_FAMILY_6097 */
3203 3204 3205 3206 3207 3208
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
3209
	.port_tag_remap = mv88e6095_port_tag_remap,
3210 3211 3212
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3213
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3214
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3215
	.port_pause_config = mv88e6097_port_pause_config,
3216 3217 3218 3219
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3220 3221
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3222
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3223
	.reset = mv88e6352_g1_reset,
3224 3225
};

3226
static const struct mv88e6xxx_ops mv88e6123_ops = {
3227
	/* MV88E6XXX_FAMILY_6165 */
3228
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3229 3230
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3231
	.port_set_link = mv88e6xxx_port_set_link,
3232
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3233
	.port_set_speed = mv88e6185_port_set_speed,
3234 3235
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3236
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3237 3238
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3239
	.stats_get_stats = mv88e6095_stats_get_stats,
3240 3241
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3242
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3243
	.reset = mv88e6352_g1_reset,
3244 3245 3246
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3247
	/* MV88E6XXX_FAMILY_6185 */
3248
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3249 3250
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3251
	.port_set_link = mv88e6xxx_port_set_link,
3252
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3253
	.port_set_speed = mv88e6185_port_set_speed,
3254
	.port_tag_remap = mv88e6095_port_tag_remap,
3255 3256 3257
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3258
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3259
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3260
	.port_pause_config = mv88e6097_port_pause_config,
3261
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3262 3263
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3264
	.stats_get_stats = mv88e6095_stats_get_stats,
3265 3266
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3267
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3268 3269
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3270
	.reset = mv88e6185_g1_reset,
3271 3272 3273
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3274
	/* MV88E6XXX_FAMILY_6165 */
3275
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3276 3277
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3278
	.port_set_link = mv88e6xxx_port_set_link,
3279
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3280
	.port_set_speed = mv88e6185_port_set_speed,
3281
	.port_tag_remap = mv88e6095_port_tag_remap,
3282 3283 3284
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3285
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3286
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3287
	.port_pause_config = mv88e6097_port_pause_config,
3288
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3289 3290
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3291
	.stats_get_stats = mv88e6095_stats_get_stats,
3292 3293
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3294
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3295
	.reset = mv88e6352_g1_reset,
3296 3297 3298
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3299
	/* MV88E6XXX_FAMILY_6165 */
3300
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3301 3302
	.phy_read = mv88e6xxx_read,
	.phy_write = mv88e6xxx_write,
3303
	.port_set_link = mv88e6xxx_port_set_link,
3304
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3305
	.port_set_speed = mv88e6185_port_set_speed,
3306
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3307 3308
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3309
	.stats_get_stats = mv88e6095_stats_get_stats,
3310 3311
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3312
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3313
	.reset = mv88e6352_g1_reset,
3314 3315 3316
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3317
	/* MV88E6XXX_FAMILY_6351 */
3318
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3319 3320
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3321
	.port_set_link = mv88e6xxx_port_set_link,
3322
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3323
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3324
	.port_set_speed = mv88e6185_port_set_speed,
3325
	.port_tag_remap = mv88e6095_port_tag_remap,
3326 3327 3328
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3329
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3330
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3331
	.port_pause_config = mv88e6097_port_pause_config,
3332
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3333 3334
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3335
	.stats_get_stats = mv88e6095_stats_get_stats,
3336 3337
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3338
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3339
	.reset = mv88e6352_g1_reset,
3340 3341 3342
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3343
	/* MV88E6XXX_FAMILY_6352 */
3344 3345
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3346
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3347 3348
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3349
	.port_set_link = mv88e6xxx_port_set_link,
3350
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3351
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3352
	.port_set_speed = mv88e6352_port_set_speed,
3353
	.port_tag_remap = mv88e6095_port_tag_remap,
3354 3355 3356
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3357
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3358
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3359
	.port_pause_config = mv88e6097_port_pause_config,
3360
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3361 3362
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3363
	.stats_get_stats = mv88e6095_stats_get_stats,
3364 3365
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3366
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3367
	.reset = mv88e6352_g1_reset,
3368 3369 3370
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3371
	/* MV88E6XXX_FAMILY_6351 */
3372
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3373 3374
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3375
	.port_set_link = mv88e6xxx_port_set_link,
3376
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3377
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3378
	.port_set_speed = mv88e6185_port_set_speed,
3379
	.port_tag_remap = mv88e6095_port_tag_remap,
3380 3381 3382
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3383
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3384
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3385
	.port_pause_config = mv88e6097_port_pause_config,
3386
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3387 3388
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3389
	.stats_get_stats = mv88e6095_stats_get_stats,
3390 3391
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3392
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3393
	.reset = mv88e6352_g1_reset,
3394 3395 3396
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3397
	/* MV88E6XXX_FAMILY_6352 */
3398 3399
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3400
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3401 3402
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3403
	.port_set_link = mv88e6xxx_port_set_link,
3404
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3405
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3406
	.port_set_speed = mv88e6352_port_set_speed,
3407
	.port_tag_remap = mv88e6095_port_tag_remap,
3408 3409 3410
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3411
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3412
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3413
	.port_pause_config = mv88e6097_port_pause_config,
3414
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3415 3416
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3417
	.stats_get_stats = mv88e6095_stats_get_stats,
3418 3419
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3420
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3421
	.reset = mv88e6352_g1_reset,
3422 3423 3424
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3425
	/* MV88E6XXX_FAMILY_6185 */
3426
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3427 3428
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3429
	.port_set_link = mv88e6xxx_port_set_link,
3430
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3431
	.port_set_speed = mv88e6185_port_set_speed,
3432 3433
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3434
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3435
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3436 3437
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3438
	.stats_get_stats = mv88e6095_stats_get_stats,
3439 3440
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3441
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3442 3443
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3444
	.reset = mv88e6185_g1_reset,
3445 3446
};

3447
static const struct mv88e6xxx_ops mv88e6190_ops = {
3448
	/* MV88E6XXX_FAMILY_6390 */
3449 3450 3451 3452 3453 3454 3455
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3456
	.port_tag_remap = mv88e6390_port_tag_remap,
3457 3458 3459
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3460
	.port_pause_config = mv88e6390_port_pause_config,
3461
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3462
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3463 3464
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3465
	.stats_get_stats = mv88e6390_stats_get_stats,
3466 3467
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3468
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3469
	.reset = mv88e6352_g1_reset,
3470 3471 3472
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3473
	/* MV88E6XXX_FAMILY_6390 */
3474 3475 3476 3477 3478 3479 3480
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3481
	.port_tag_remap = mv88e6390_port_tag_remap,
3482 3483 3484
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3485
	.port_pause_config = mv88e6390_port_pause_config,
3486
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3487
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3488 3489
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3490
	.stats_get_stats = mv88e6390_stats_get_stats,
3491 3492
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3493
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3494
	.reset = mv88e6352_g1_reset,
3495 3496 3497
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3498
	/* MV88E6XXX_FAMILY_6390 */
3499 3500 3501 3502 3503 3504 3505
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3506
	.port_tag_remap = mv88e6390_port_tag_remap,
3507 3508 3509
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3510
	.port_pause_config = mv88e6390_port_pause_config,
3511
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3512
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3513 3514
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3515
	.stats_get_stats = mv88e6390_stats_get_stats,
3516 3517
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3518
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3519
	.reset = mv88e6352_g1_reset,
3520 3521
};

3522
static const struct mv88e6xxx_ops mv88e6240_ops = {
3523
	/* MV88E6XXX_FAMILY_6352 */
3524 3525
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3526
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3527 3528
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3529
	.port_set_link = mv88e6xxx_port_set_link,
3530
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3531
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3532
	.port_set_speed = mv88e6352_port_set_speed,
3533
	.port_tag_remap = mv88e6095_port_tag_remap,
3534 3535 3536
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3537
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3538
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3539
	.port_pause_config = mv88e6097_port_pause_config,
3540
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3541 3542
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3543
	.stats_get_stats = mv88e6095_stats_get_stats,
3544 3545
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3546
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3547
	.reset = mv88e6352_g1_reset,
3548 3549
};

3550
static const struct mv88e6xxx_ops mv88e6290_ops = {
3551
	/* MV88E6XXX_FAMILY_6390 */
3552 3553 3554 3555 3556 3557 3558
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3559
	.port_tag_remap = mv88e6390_port_tag_remap,
3560 3561 3562
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3563
	.port_pause_config = mv88e6390_port_pause_config,
3564
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3565
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3566 3567
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3568
	.stats_get_stats = mv88e6390_stats_get_stats,
3569 3570
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3571
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3572
	.reset = mv88e6352_g1_reset,
3573 3574
};

3575
static const struct mv88e6xxx_ops mv88e6320_ops = {
3576
	/* MV88E6XXX_FAMILY_6320 */
3577 3578
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3579
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3580 3581
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3582
	.port_set_link = mv88e6xxx_port_set_link,
3583
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3584
	.port_set_speed = mv88e6185_port_set_speed,
3585
	.port_tag_remap = mv88e6095_port_tag_remap,
3586 3587 3588
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3589
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3590
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3591
	.port_pause_config = mv88e6097_port_pause_config,
3592
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3593 3594
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3595
	.stats_get_stats = mv88e6320_stats_get_stats,
3596 3597
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3598
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3599
	.reset = mv88e6352_g1_reset,
3600 3601 3602
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3603
	/* MV88E6XXX_FAMILY_6321 */
3604 3605
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3606
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3607 3608
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3609
	.port_set_link = mv88e6xxx_port_set_link,
3610
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3611
	.port_set_speed = mv88e6185_port_set_speed,
3612
	.port_tag_remap = mv88e6095_port_tag_remap,
3613 3614 3615
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3616
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3617
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3618
	.port_pause_config = mv88e6097_port_pause_config,
3619
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3620 3621
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3622
	.stats_get_stats = mv88e6320_stats_get_stats,
3623 3624
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3625
	.reset = mv88e6352_g1_reset,
3626 3627 3628
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3629
	/* MV88E6XXX_FAMILY_6351 */
3630
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3631 3632
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3633
	.port_set_link = mv88e6xxx_port_set_link,
3634
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3635
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3636
	.port_set_speed = mv88e6185_port_set_speed,
3637
	.port_tag_remap = mv88e6095_port_tag_remap,
3638 3639 3640
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3641
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3642
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3643
	.port_pause_config = mv88e6097_port_pause_config,
3644
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3645 3646
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3647
	.stats_get_stats = mv88e6095_stats_get_stats,
3648 3649
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3650
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3651
	.reset = mv88e6352_g1_reset,
3652 3653 3654
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3655
	/* MV88E6XXX_FAMILY_6351 */
3656
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3657 3658
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3659
	.port_set_link = mv88e6xxx_port_set_link,
3660
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3661
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3662
	.port_set_speed = mv88e6185_port_set_speed,
3663
	.port_tag_remap = mv88e6095_port_tag_remap,
3664 3665 3666
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3667
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3668
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3669
	.port_pause_config = mv88e6097_port_pause_config,
3670
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3671 3672
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3673
	.stats_get_stats = mv88e6095_stats_get_stats,
3674 3675
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3676
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3677
	.reset = mv88e6352_g1_reset,
3678 3679 3680
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3681
	/* MV88E6XXX_FAMILY_6352 */
3682 3683
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3684
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3685 3686
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3687
	.port_set_link = mv88e6xxx_port_set_link,
3688
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3689
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3690
	.port_set_speed = mv88e6352_port_set_speed,
3691
	.port_tag_remap = mv88e6095_port_tag_remap,
3692 3693 3694
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3695
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3696
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3697
	.port_pause_config = mv88e6097_port_pause_config,
3698
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3699 3700
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3701
	.stats_get_stats = mv88e6095_stats_get_stats,
3702 3703
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3704
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3705
	.reset = mv88e6352_g1_reset,
3706 3707
};

3708
static const struct mv88e6xxx_ops mv88e6390_ops = {
3709
	/* MV88E6XXX_FAMILY_6390 */
3710 3711 3712 3713 3714 3715 3716
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3717
	.port_tag_remap = mv88e6390_port_tag_remap,
3718 3719 3720
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3721
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3722
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3723
	.port_pause_config = mv88e6390_port_pause_config,
3724
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3725
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3726 3727
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3728
	.stats_get_stats = mv88e6390_stats_get_stats,
3729 3730
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3731
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3732
	.reset = mv88e6352_g1_reset,
3733 3734 3735
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3736
	/* MV88E6XXX_FAMILY_6390 */
3737 3738 3739 3740 3741 3742 3743
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3744
	.port_tag_remap = mv88e6390_port_tag_remap,
3745 3746 3747
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3748
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3749
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3750
	.port_pause_config = mv88e6390_port_pause_config,
3751
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3752
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3753 3754
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3755
	.stats_get_stats = mv88e6390_stats_get_stats,
3756 3757
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3758
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3759
	.reset = mv88e6352_g1_reset,
3760 3761 3762
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3763
	/* MV88E6XXX_FAMILY_6390 */
3764 3765 3766 3767 3768 3769 3770
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3771
	.port_tag_remap = mv88e6390_port_tag_remap,
3772 3773 3774
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3775
	.port_pause_config = mv88e6390_port_pause_config,
3776
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3777
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3778 3779
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3780
	.stats_get_stats = mv88e6390_stats_get_stats,
3781 3782
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3783
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3784
	.reset = mv88e6352_g1_reset,
3785 3786
};

3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801 3802
static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
					 const struct mv88e6xxx_ops *ops)
{
	if (!ops->port_set_frame_mode) {
		dev_err(chip->dev, "Missing port_set_frame_mode");
		return -EINVAL;
	}

	if (!ops->port_set_egress_unknowns) {
		dev_err(chip->dev, "Missing port_set_egress_mode");
		return -EINVAL;
	}

	return 0;
}

3803 3804 3805 3806 3807 3808 3809
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3810
		.port_base_addr = 0x10,
3811
		.global1_addr = 0x1b,
3812
		.age_time_coeff = 15000,
3813
		.g1_irqs = 8,
3814
		.tag_protocol = DSA_TAG_PROTO_DSA,
3815
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3816
		.ops = &mv88e6085_ops,
3817 3818 3819 3820 3821 3822 3823 3824
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3825
		.port_base_addr = 0x10,
3826
		.global1_addr = 0x1b,
3827
		.age_time_coeff = 15000,
3828
		.g1_irqs = 8,
3829
		.tag_protocol = DSA_TAG_PROTO_DSA,
3830
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3831
		.ops = &mv88e6095_ops,
3832 3833
	},

3834 3835 3836 3837 3838 3839 3840 3841 3842
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3843
		.g1_irqs = 8,
3844
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3845 3846 3847 3848
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3849 3850 3851 3852 3853 3854
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3855
		.port_base_addr = 0x10,
3856
		.global1_addr = 0x1b,
3857
		.age_time_coeff = 15000,
3858
		.g1_irqs = 9,
3859
		.tag_protocol = DSA_TAG_PROTO_DSA,
3860
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3861
		.ops = &mv88e6123_ops,
3862 3863 3864 3865 3866 3867 3868 3869
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3870
		.port_base_addr = 0x10,
3871
		.global1_addr = 0x1b,
3872
		.age_time_coeff = 15000,
3873
		.g1_irqs = 9,
3874
		.tag_protocol = DSA_TAG_PROTO_DSA,
3875
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3876
		.ops = &mv88e6131_ops,
3877 3878 3879 3880 3881 3882 3883 3884
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3885
		.port_base_addr = 0x10,
3886
		.global1_addr = 0x1b,
3887
		.age_time_coeff = 15000,
3888
		.g1_irqs = 9,
3889
		.tag_protocol = DSA_TAG_PROTO_DSA,
3890
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3891
		.ops = &mv88e6161_ops,
3892 3893 3894 3895 3896 3897 3898 3899
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3900
		.port_base_addr = 0x10,
3901
		.global1_addr = 0x1b,
3902
		.age_time_coeff = 15000,
3903
		.g1_irqs = 9,
3904
		.tag_protocol = DSA_TAG_PROTO_DSA,
3905
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3906
		.ops = &mv88e6165_ops,
3907 3908 3909 3910 3911 3912 3913 3914
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3915
		.port_base_addr = 0x10,
3916
		.global1_addr = 0x1b,
3917
		.age_time_coeff = 15000,
3918
		.g1_irqs = 9,
3919
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3920
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3921
		.ops = &mv88e6171_ops,
3922 3923 3924 3925 3926 3927 3928 3929
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3930
		.port_base_addr = 0x10,
3931
		.global1_addr = 0x1b,
3932
		.age_time_coeff = 15000,
3933
		.g1_irqs = 9,
3934
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3935
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3936
		.ops = &mv88e6172_ops,
3937 3938 3939 3940 3941 3942 3943 3944
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3945
		.port_base_addr = 0x10,
3946
		.global1_addr = 0x1b,
3947
		.age_time_coeff = 15000,
3948
		.g1_irqs = 9,
3949
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3950
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3951
		.ops = &mv88e6175_ops,
3952 3953 3954 3955 3956 3957 3958 3959
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3960
		.port_base_addr = 0x10,
3961
		.global1_addr = 0x1b,
3962
		.age_time_coeff = 15000,
3963
		.g1_irqs = 9,
3964
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3965
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3966
		.ops = &mv88e6176_ops,
3967 3968 3969 3970 3971 3972 3973 3974
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3975
		.port_base_addr = 0x10,
3976
		.global1_addr = 0x1b,
3977
		.age_time_coeff = 15000,
3978
		.g1_irqs = 8,
3979
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3980
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3981
		.ops = &mv88e6185_ops,
3982 3983
	},

3984 3985 3986 3987 3988 3989 3990 3991
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3992
		.tag_protocol = DSA_TAG_PROTO_DSA,
3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4009
		.tag_protocol = DSA_TAG_PROTO_DSA,
4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
4023 4024
		.g1_irqs = 9,
		.tag_protocol = DSA_TAG_PROTO_DSA,
4025 4026 4027 4028
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

4029 4030 4031 4032 4033 4034
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
4035
		.port_base_addr = 0x10,
4036
		.global1_addr = 0x1b,
4037
		.age_time_coeff = 15000,
4038
		.g1_irqs = 9,
4039
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4040
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4041
		.ops = &mv88e6240_ops,
4042 4043
	},

4044 4045 4046 4047 4048 4049 4050 4051 4052 4053
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4054
		.tag_protocol = DSA_TAG_PROTO_DSA,
4055 4056 4057 4058
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

4059 4060 4061 4062 4063 4064
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4065
		.port_base_addr = 0x10,
4066
		.global1_addr = 0x1b,
4067
		.age_time_coeff = 15000,
4068
		.g1_irqs = 8,
4069
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4070
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4071
		.ops = &mv88e6320_ops,
4072 4073 4074 4075 4076 4077 4078 4079
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4080
		.port_base_addr = 0x10,
4081
		.global1_addr = 0x1b,
4082
		.age_time_coeff = 15000,
4083
		.g1_irqs = 8,
4084
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4085
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4086
		.ops = &mv88e6321_ops,
4087 4088 4089 4090 4091 4092 4093 4094
	},

	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4095
		.port_base_addr = 0x10,
4096
		.global1_addr = 0x1b,
4097
		.age_time_coeff = 15000,
4098
		.g1_irqs = 9,
4099
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4100
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4101
		.ops = &mv88e6350_ops,
4102 4103 4104 4105 4106 4107 4108 4109
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4110
		.port_base_addr = 0x10,
4111
		.global1_addr = 0x1b,
4112
		.age_time_coeff = 15000,
4113
		.g1_irqs = 9,
4114
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4115
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4116
		.ops = &mv88e6351_ops,
4117 4118 4119 4120 4121 4122 4123 4124
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4125
		.port_base_addr = 0x10,
4126
		.global1_addr = 0x1b,
4127
		.age_time_coeff = 15000,
4128
		.g1_irqs = 9,
4129
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4130
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4131
		.ops = &mv88e6352_ops,
4132
	},
4133 4134 4135 4136 4137 4138 4139 4140 4141 4142
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4143
		.tag_protocol = DSA_TAG_PROTO_DSA,
4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4157
		.tag_protocol = DSA_TAG_PROTO_DSA,
4158 4159 4160
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
4161 4162
};

4163
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4164
{
4165
	int i;
4166

4167 4168 4169
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4170 4171 4172 4173

	return NULL;
}

4174
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4175 4176
{
	const struct mv88e6xxx_info *info;
4177 4178 4179
	unsigned int prod_num, rev;
	u16 id;
	int err;
4180

4181 4182 4183 4184 4185
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4186 4187 4188 4189 4190 4191 4192 4193

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4194
	/* Update the compatible info with the probed one */
4195
	chip->info = info;
4196

4197 4198 4199 4200
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4201 4202
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4203 4204 4205 4206

	return 0;
}

4207
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4208
{
4209
	struct mv88e6xxx_chip *chip;
4210

4211 4212
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4213 4214
		return NULL;

4215
	chip->dev = dev;
4216

4217
	mutex_init(&chip->reg_lock);
4218

4219
	return chip;
4220 4221
}

4222 4223
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4224
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4225 4226 4227
		mv88e6xxx_ppu_state_init(chip);
}

4228 4229
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4230
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4231 4232 4233
		mv88e6xxx_ppu_state_destroy(chip);
}

4234
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4235 4236 4237 4238 4239 4240
			      struct mii_bus *bus, int sw_addr)
{
	/* ADDR[0] pin is unavailable externally and considered zero */
	if (sw_addr & 0x1)
		return -EINVAL;

4241
	if (sw_addr == 0)
4242
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4243
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4244
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4245 4246 4247
	else
		return -EINVAL;

4248 4249
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4250 4251 4252 4253

	return 0;
}

4254 4255
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4256
	struct mv88e6xxx_chip *chip = ds->priv;
4257

4258
	return chip->info->tag_protocol;
4259 4260
}

4261 4262 4263
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4264
{
4265
	struct mv88e6xxx_chip *chip;
4266
	struct mii_bus *bus;
4267
	int err;
4268

4269
	bus = dsa_host_dev_to_mii_bus(host_dev);
4270 4271 4272
	if (!bus)
		return NULL;

4273 4274
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4275 4276
		return NULL;

4277
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4278
	chip->info = &mv88e6xxx_table[MV88E6085];
4279

4280
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4281 4282 4283
	if (err)
		goto free;

4284
	err = mv88e6xxx_detect(chip);
4285
	if (err)
4286
		goto free;
4287

4288 4289 4290 4291 4292 4293
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4294 4295
	mv88e6xxx_phy_init(chip);

4296
	err = mv88e6xxx_mdio_register(chip, NULL);
4297
	if (err)
4298
		goto free;
4299

4300
	*priv = chip;
4301

4302
	return chip->info->name;
4303
free:
4304
	devm_kfree(dsa_dev, chip);
4305 4306

	return NULL;
4307 4308
}

4309 4310 4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4324
	struct mv88e6xxx_chip *chip = ds->priv;
4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4336
	struct mv88e6xxx_chip *chip = ds->priv;
4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4351
	struct mv88e6xxx_chip *chip = ds->priv;
4352 4353 4354 4355 4356 4357 4358 4359 4360
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4361
static struct dsa_switch_ops mv88e6xxx_switch_ops = {
4362
	.probe			= mv88e6xxx_drv_probe,
4363
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
#ifdef CONFIG_NET_DSA_HWMON
	.get_temp		= mv88e6xxx_get_temp,
	.get_temp_limit		= mv88e6xxx_get_temp_limit,
	.set_temp_limit		= mv88e6xxx_set_temp_limit,
	.get_temp_alarm		= mv88e6xxx_get_temp_alarm,
#endif
4378
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4379 4380 4381 4382
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4383
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4384 4385 4386
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4387
	.port_fast_age		= mv88e6xxx_port_fast_age,
4388 4389 4390 4391 4392 4393 4394 4395 4396
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4397 4398 4399 4400
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4401 4402
};

4403
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
4404 4405
				     struct device_node *np)
{
4406
	struct device *dev = chip->dev;
4407 4408 4409 4410 4411 4412 4413
	struct dsa_switch *ds;

	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
	if (!ds)
		return -ENOMEM;

	ds->dev = dev;
4414
	ds->priv = chip;
4415
	ds->ops = &mv88e6xxx_switch_ops;
4416 4417 4418 4419 4420 4421

	dev_set_drvdata(dev, ds);

	return dsa_register_switch(ds, np);
}

4422
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4423
{
4424
	dsa_unregister_switch(chip->ds);
4425 4426
}

4427
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4428
{
4429
	struct device *dev = &mdiodev->dev;
4430
	struct device_node *np = dev->of_node;
4431
	const struct mv88e6xxx_info *compat_info;
4432
	struct mv88e6xxx_chip *chip;
4433
	u32 eeprom_len;
4434
	int err;
4435

4436 4437 4438 4439
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4440 4441
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4442 4443
		return -ENOMEM;

4444
	chip->info = compat_info;
4445

4446 4447 4448 4449
	err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
	if (err)
		return err;

4450
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4451 4452
	if (err)
		return err;
4453

4454 4455 4456 4457
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4458
	err = mv88e6xxx_detect(chip);
4459 4460
	if (err)
		return err;
4461

4462 4463
	mv88e6xxx_phy_init(chip);

4464
	if (chip->info->ops->get_eeprom &&
4465
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4466
		chip->eeprom_len = eeprom_len;
4467

4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496 4497 4498
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4499
	err = mv88e6xxx_mdio_register(chip, np);
4500
	if (err)
4501
		goto out_g2_irq;
4502

4503
	err = mv88e6xxx_register_switch(chip, np);
4504 4505
	if (err)
		goto out_mdio;
4506

4507
	return 0;
4508 4509 4510 4511

out_mdio:
	mv88e6xxx_mdio_unregister(chip);
out_g2_irq:
4512
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4513 4514
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4515 4516
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4517
		mv88e6xxx_g1_irq_free(chip);
4518 4519
		mutex_unlock(&chip->reg_lock);
	}
4520 4521
out:
	return err;
4522
}
4523 4524 4525 4526

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4527
	struct mv88e6xxx_chip *chip = ds->priv;
4528

4529
	mv88e6xxx_phy_destroy(chip);
4530 4531
	mv88e6xxx_unregister_switch(chip);
	mv88e6xxx_mdio_unregister(chip);
4532

4533 4534 4535 4536 4537
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4538 4539 4540
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4541 4542 4543 4544
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4545 4546 4547 4548
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4565
	register_switch_driver(&mv88e6xxx_switch_ops);
4566 4567
	return mdio_driver_register(&mv88e6xxx_driver);
}
4568 4569 4570 4571
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4572
	mdio_driver_unregister(&mv88e6xxx_driver);
4573
	unregister_switch_driver(&mv88e6xxx_switch_ops);
4574 4575
}
module_exit(mv88e6xxx_cleanup);
4576 4577 4578 4579

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");