chip.c 118.2 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
228 229 230 231
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233 234
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
235 236 237 238
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

239 240 241 242
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
243
	struct mii_bus *bus = chip->mdio_bus;
244

245
	if (!chip->info->ops->phy_read)
246 247
		return -EOPNOTSUPP;

248 249 250 251
	if (!bus)
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
252 253 254 255 256 257
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
258
	struct mii_bus *bus = chip->mdio_bus;
259

260
	if (!chip->info->ops->phy_write)
261 262
		return -EOPNOTSUPP;

263 264 265 266
	if (!bus)
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
267 268
}

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
438 439 440 441 442 443 444
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
445

446
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
447
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
448 449 450
		irq_dispose_mapping(virq);
	}

451
	irq_domain_remove(chip->g1_irq.domain);
452 453 454 455
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
456 457
	int err, irq, virq;
	u16 reg, mask;
458 459 460 461 462 463 464 465 466 467 468 469 470 471

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

472
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
473
	if (err)
474
		goto out_mapping;
475

476
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
477

478
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
479
	if (err)
480
		goto out_disable;
481 482 483 484

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
485
		goto out_disable;
486 487 488 489 490 491

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
492
		goto out_disable;
493 494 495

	return 0;

496 497 498 499 500 501 502 503 504 505 506
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
507 508 509 510

	return err;
}

511
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
512
{
513
	int i;
514

515
	for (i = 0; i < 16; i++) {
516 517 518 519 520 521 522 523 524 525 526 527 528
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

529
	dev_err(chip->dev, "Timeout while waiting for switch\n");
530 531 532
	return -ETIMEDOUT;
}

533
/* Indirect write to single pointer-data register with an Update bit */
534
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
535 536
{
	u16 val;
537
	int err;
538 539

	/* Wait until the previous operation is completed */
540 541 542
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
543 544 545 546 547 548 549

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

550
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
551
{
552 553
	if (!chip->info->ops->ppu_disable)
		return 0;
554

555
	return chip->info->ops->ppu_disable(chip);
556 557
}

558
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
559
{
560 561
	if (!chip->info->ops->ppu_enable)
		return 0;
562

563
	return chip->info->ops->ppu_enable(chip);
564 565 566 567
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
568
	struct mv88e6xxx_chip *chip;
569

570
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
571

572
	mutex_lock(&chip->reg_lock);
573

574 575 576 577
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
578
	}
579

580
	mutex_unlock(&chip->reg_lock);
581 582 583 584
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
585
	struct mv88e6xxx_chip *chip = (void *)_ps;
586

587
	schedule_work(&chip->ppu_work);
588 589
}

590
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
591 592 593
{
	int ret;

594
	mutex_lock(&chip->ppu_mutex);
595

596
	/* If the PHY polling unit is enabled, disable it so that
597 598 599 600
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
601 602
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
603
		if (ret < 0) {
604
			mutex_unlock(&chip->ppu_mutex);
605 606
			return ret;
		}
607
		chip->ppu_disabled = 1;
608
	} else {
609
		del_timer(&chip->ppu_timer);
610
		ret = 0;
611 612 613 614 615
	}

	return ret;
}

616
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
617
{
618
	/* Schedule a timer to re-enable the PHY polling unit. */
619 620
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
621 622
}

623
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
624
{
625 626
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
627 628
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
629 630
}

631 632 633 634 635
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

636 637 638
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
639
{
640
	int err;
641

642 643 644
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
645
		mv88e6xxx_ppu_access_put(chip);
646 647
	}

648
	return err;
649 650
}

651 652 653
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
654
{
655
	int err;
656

657 658 659
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
660
		mv88e6xxx_ppu_access_put(chip);
661 662
	}

663
	return err;
664 665
}

666
static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
667
{
668
	return chip->info->family == MV88E6XXX_FAMILY_6095;
669 670
}

671
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
672
{
673
	return chip->info->family == MV88E6XXX_FAMILY_6097;
674 675
}

676
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
677
{
678
	return chip->info->family == MV88E6XXX_FAMILY_6165;
679 680
}

681
static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
682
{
683
	return chip->info->family == MV88E6XXX_FAMILY_6185;
684 685
}

686
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
687
{
688
	return chip->info->family == MV88E6XXX_FAMILY_6320;
689 690
}

691
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
692
{
693
	return chip->info->family == MV88E6XXX_FAMILY_6351;
694 695
}

696
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
697
{
698
	return chip->info->family == MV88E6XXX_FAMILY_6352;
699 700
}

701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

742 743 744 745
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
746 747
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
748
{
V
Vivien Didelot 已提交
749
	struct mv88e6xxx_chip *chip = ds->priv;
750
	int err;
751 752 753 754

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

755
	mutex_lock(&chip->reg_lock);
756 757
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
758
	mutex_unlock(&chip->reg_lock);
759 760 761

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
762 763
}

764
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
765
{
766 767
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
768

769
	return chip->info->ops->stats_snapshot(chip, port);
770 771
}

772
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
832 833
};

834
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
835
					    struct mv88e6xxx_hw_stat *s,
836 837
					    int port, u16 bank1_select,
					    u16 histogram)
838 839 840
{
	u32 low;
	u32 high = 0;
841
	u16 reg = 0;
842
	int err;
843 844
	u64 value;

845
	switch (s->type) {
846
	case STATS_TYPE_PORT:
847 848
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
849 850
			return UINT64_MAX;

851
		low = reg;
852
		if (s->sizeof_stat == 4) {
853 854
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
855
				return UINT64_MAX;
856
			high = reg;
857
		}
858
		break;
859
	case STATS_TYPE_BANK1:
860
		reg = bank1_select;
861 862
		/* fall through */
	case STATS_TYPE_BANK0:
863
		reg |= s->reg | histogram;
864
		mv88e6xxx_g1_stats_read(chip, reg, &low);
865
		if (s->sizeof_stat == 8)
866
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
867 868 869 870 871
	}
	value = (((u64)high) << 16) | low;
	return value;
}

872 873
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
874
{
875 876
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
877

878 879
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
880
		if (stat->type & types) {
881 882 883 884
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
885
	}
886 887
}

888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
904
{
V
Vivien Didelot 已提交
905
	struct mv88e6xxx_chip *chip = ds->priv;
906 907 908 909 910 911 912 913

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
914 915 916 917 918
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
919
		if (stat->type & types)
920 921 922
			j++;
	}
	return j;
923 924
}

925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

947
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
948 949
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
950 951 952 953 954 955 956
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
957 958 959
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
960 961 962 963 964 965 966 967 968
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
969 970
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
971 972 973 974 975 976
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
977 978 979 980 981 982 983 984 985 986 987
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
988 989 990 991 992 993 994 995 996
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

997 998
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
999
{
V
Vivien Didelot 已提交
1000
	struct mv88e6xxx_chip *chip = ds->priv;
1001 1002
	int ret;

1003
	mutex_lock(&chip->reg_lock);
1004

1005
	ret = mv88e6xxx_stats_snapshot(chip, port);
1006
	if (ret < 0) {
1007
		mutex_unlock(&chip->reg_lock);
1008 1009
		return;
	}
1010 1011

	mv88e6xxx_get_stats(chip, port, data);
1012

1013
	mutex_unlock(&chip->reg_lock);
1014 1015
}

1016 1017 1018 1019 1020 1021 1022 1023
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1024
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1025 1026 1027 1028
{
	return 32 * sizeof(u16);
}

1029 1030
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1031
{
V
Vivien Didelot 已提交
1032
	struct mv88e6xxx_chip *chip = ds->priv;
1033 1034
	int err;
	u16 reg;
1035 1036 1037 1038 1039 1040 1041
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1042
	mutex_lock(&chip->reg_lock);
1043

1044 1045
	for (i = 0; i < 32; i++) {

1046 1047 1048
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1049
	}
1050

1051
	mutex_unlock(&chip->reg_lock);
1052 1053
}

1054
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1055
{
1056
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1057 1058
}

1059 1060
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1061
{
V
Vivien Didelot 已提交
1062
	struct mv88e6xxx_chip *chip = ds->priv;
1063 1064
	u16 reg;
	int err;
1065

1066
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1067 1068
		return -EOPNOTSUPP;

1069
	mutex_lock(&chip->reg_lock);
1070

1071 1072
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1073
		goto out;
1074 1075 1076 1077

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1078
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1079
	if (err)
1080
		goto out;
1081

1082
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1083
out:
1084
	mutex_unlock(&chip->reg_lock);
1085 1086

	return err;
1087 1088
}

1089 1090
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1091
{
V
Vivien Didelot 已提交
1092
	struct mv88e6xxx_chip *chip = ds->priv;
1093 1094
	u16 reg;
	int err;
1095

1096
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1097 1098
		return -EOPNOTSUPP;

1099
	mutex_lock(&chip->reg_lock);
1100

1101 1102
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1103 1104
		goto out;

1105
	reg &= ~0x0300;
1106 1107 1108 1109 1110
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1111
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1112
out:
1113
	mutex_unlock(&chip->reg_lock);
1114

1115
	return err;
1116 1117
}

1118
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1119
{
1120 1121
	u16 val;
	int err;
1122

1123
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1124 1125 1126
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1127
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1128
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1129 1130 1131
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1132

1133 1134 1135 1136
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1137 1138 1139

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1140 1141
	}

1142 1143 1144
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1145

1146
	return _mv88e6xxx_atu_wait(chip);
1147 1148
}

1149
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1169
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1170 1171
}

1172
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1173 1174
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1175
{
1176 1177
	int op;
	int err;
1178

1179
	err = _mv88e6xxx_atu_wait(chip);
1180 1181
	if (err)
		return err;
1182

1183
	err = _mv88e6xxx_atu_data_write(chip, entry);
1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1195
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1196 1197
}

1198
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1199
				u16 fid, bool static_too)
1200 1201 1202 1203 1204
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1205

1206
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1207 1208
}

1209
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1210
			       int from_port, int to_port, bool static_too)
1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1224
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1225 1226
}

1227
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1228
				 int port, bool static_too)
1229 1230
{
	/* Destination port 0xF means remove the entries */
1231
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1232 1233
}

1234
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1235
{
1236 1237
	struct net_device *bridge = chip->ports[port].bridge_dev;
	struct dsa_switch *ds = chip->ds;
1238 1239 1240 1241 1242
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1243
		output_ports = ~0;
1244
	} else {
1245
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1246
			/* allow sending frames to every group member */
1247
			if (bridge && chip->ports[i].bridge_dev == bridge)
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1258

1259
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1260 1261
}

1262 1263
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1264
{
V
Vivien Didelot 已提交
1265
	struct mv88e6xxx_chip *chip = ds->priv;
1266
	int stp_state;
1267
	int err;
1268 1269 1270

	switch (state) {
	case BR_STATE_DISABLED:
1271
		stp_state = PORT_CONTROL_STATE_DISABLED;
1272 1273 1274
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1275
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1276 1277
		break;
	case BR_STATE_LEARNING:
1278
		stp_state = PORT_CONTROL_STATE_LEARNING;
1279 1280 1281
		break;
	case BR_STATE_FORWARDING:
	default:
1282
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1283 1284 1285
		break;
	}

1286
	mutex_lock(&chip->reg_lock);
1287
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1288
	mutex_unlock(&chip->reg_lock);
1289 1290

	if (err)
1291
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1292 1293
}

1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1307
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1308
{
1309
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1310 1311
}

1312
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1313
{
1314
	int err;
1315

1316 1317 1318
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1319

1320
	return _mv88e6xxx_vtu_wait(chip);
1321 1322
}

1323
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1324 1325 1326
{
	int ret;

1327
	ret = _mv88e6xxx_vtu_wait(chip);
1328 1329 1330
	if (ret < 0)
		return ret;

1331
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1332 1333
}

1334
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1335
					struct mv88e6xxx_vtu_entry *entry,
1336 1337 1338
					unsigned int nibble_offset)
{
	u16 regs[3];
1339
	int i, err;
1340 1341

	for (i = 0; i < 3; ++i) {
1342
		u16 *reg = &regs[i];
1343

1344 1345 1346
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1347 1348
	}

1349
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1350 1351 1352 1353 1354 1355 1356 1357 1358
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1359
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1360
				   struct mv88e6xxx_vtu_entry *entry)
1361
{
1362
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1363 1364
}

1365
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1366
				   struct mv88e6xxx_vtu_entry *entry)
1367
{
1368
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1369 1370
}

1371
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1372
					 struct mv88e6xxx_vtu_entry *entry,
1373 1374 1375
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1376
	int i, err;
1377

1378
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1379 1380 1381 1382 1383 1384 1385
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1386 1387 1388 1389 1390
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1391 1392 1393 1394 1395
	}

	return 0;
}

1396
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1397
				    struct mv88e6xxx_vtu_entry *entry)
1398
{
1399
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1400 1401
}

1402
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1403
				    struct mv88e6xxx_vtu_entry *entry)
1404
{
1405
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1406 1407
}

1408
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1409
{
1410 1411
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1412 1413
}

1414
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1415
				  struct mv88e6xxx_vtu_entry *entry)
1416
{
1417
	struct mv88e6xxx_vtu_entry next = { 0 };
1418 1419
	u16 val;
	int err;
1420

1421 1422 1423
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1424

1425 1426 1427
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1428

1429 1430 1431
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1432

1433 1434
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1435 1436

	if (next.valid) {
1437 1438 1439
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1440

1441
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1442 1443 1444
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1445

1446
			next.fid = val & GLOBAL_VTU_FID_MASK;
1447
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1448 1449 1450
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1451 1452 1453
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1454

1455 1456
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1457
		}
1458

1459
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1460 1461 1462
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1463

1464
			next.sid = val & GLOBAL_VTU_SID_MASK;
1465 1466 1467 1468 1469 1470 1471
		}
	}

	*entry = next;
	return 0;
}

1472 1473 1474
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1475
{
V
Vivien Didelot 已提交
1476
	struct mv88e6xxx_chip *chip = ds->priv;
1477
	struct mv88e6xxx_vtu_entry next;
1478 1479 1480
	u16 pvid;
	int err;

1481
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1482 1483
		return -EOPNOTSUPP;

1484
	mutex_lock(&chip->reg_lock);
1485

1486
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1487 1488 1489
	if (err)
		goto unlock;

1490
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1491 1492 1493 1494
	if (err)
		goto unlock;

	do {
1495
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1496 1497 1498 1499 1500 1501 1502 1503 1504 1505
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1506 1507
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1522
	mutex_unlock(&chip->reg_lock);
1523 1524 1525 1526

	return err;
}

1527
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1528
				    struct mv88e6xxx_vtu_entry *entry)
1529
{
1530
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1531
	u16 reg = 0;
1532
	int err;
1533

1534 1535 1536
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1537 1538 1539 1540 1541

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1542 1543 1544
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1545

1546
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1547
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1548 1549 1550
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1551
	}
1552

1553
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1554
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1555 1556 1557
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1558
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1559 1560 1561 1562 1563
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1564 1565 1566 1567 1568
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1569 1570 1571
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1572

1573
	return _mv88e6xxx_vtu_cmd(chip, op);
1574 1575
}

1576
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1577
				  struct mv88e6xxx_vtu_entry *entry)
1578
{
1579
	struct mv88e6xxx_vtu_entry next = { 0 };
1580 1581
	u16 val;
	int err;
1582

1583 1584 1585
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1586

1587 1588 1589 1590
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1591

1592 1593 1594
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1595

1596 1597 1598
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1599

1600
	next.sid = val & GLOBAL_VTU_SID_MASK;
1601

1602 1603 1604
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1605

1606
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1607 1608

	if (next.valid) {
1609 1610 1611
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1612 1613 1614 1615 1616 1617
	}

	*entry = next;
	return 0;
}

1618
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1619
				    struct mv88e6xxx_vtu_entry *entry)
1620 1621
{
	u16 reg = 0;
1622
	int err;
1623

1624 1625 1626
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1627 1628 1629 1630 1631

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1632 1633 1634
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1635 1636 1637

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1638 1639 1640
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1641 1642

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1643 1644 1645
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1646

1647
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1648 1649
}

1650
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1651 1652
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1653
	struct mv88e6xxx_vtu_entry vlan;
1654
	int i, err;
1655 1656 1657

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1658
	/* Set every FID bit used by the (un)bridged ports */
1659
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1660
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1661 1662 1663 1664 1665 1666
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1667
	/* Set every FID bit used by the VLAN entries */
1668
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1669 1670 1671 1672
	if (err)
		return err;

	do {
1673
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1687
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1688 1689 1690
		return -ENOSPC;

	/* Clear the database */
1691
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1692 1693
}

1694
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1695
			      struct mv88e6xxx_vtu_entry *entry)
1696
{
1697
	struct dsa_switch *ds = chip->ds;
1698
	struct mv88e6xxx_vtu_entry vlan = {
1699 1700 1701
		.valid = true,
		.vid = vid,
	};
1702 1703
	int i, err;

1704
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1705 1706
	if (err)
		return err;
1707

1708
	/* exclude all ports except the CPU and DSA ports */
1709
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1710 1711 1712
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1713

1714 1715
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
1716
		struct mv88e6xxx_vtu_entry vstp;
1717 1718 1719 1720 1721 1722

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1723
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1724 1725 1726 1727 1728 1729 1730 1731
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1732
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1733 1734 1735 1736 1737 1738 1739 1740 1741
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1742
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1743
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1744 1745 1746 1747 1748 1749
{
	int err;

	if (!vid)
		return -EINVAL;

1750
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1751 1752 1753
	if (err)
		return err;

1754
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1765
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1766 1767 1768 1769 1770
	}

	return err;
}

1771 1772 1773
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1774
	struct mv88e6xxx_chip *chip = ds->priv;
1775
	struct mv88e6xxx_vtu_entry vlan;
1776 1777 1778 1779 1780
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1781
	mutex_lock(&chip->reg_lock);
1782

1783
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1784 1785 1786 1787
	if (err)
		goto unlock;

	do {
1788
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1789 1790 1791 1792 1793 1794 1795 1796 1797
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1798
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1799 1800 1801
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1802 1803 1804
			if (!ds->ports[port].netdev)
				continue;

1805 1806 1807 1808
			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1809 1810
			if (chip->ports[i].bridge_dev ==
			    chip->ports[port].bridge_dev)
1811 1812
				break; /* same bridge, check next VLAN */

1813 1814 1815
			if (!chip->ports[i].bridge_dev)
				continue;

1816
			netdev_warn(ds->ports[port].netdev,
1817 1818
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1819
				    netdev_name(chip->ports[i].bridge_dev));
1820 1821 1822 1823 1824 1825
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1826
	mutex_unlock(&chip->reg_lock);
1827 1828 1829 1830

	return err;
}

1831 1832
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1833
{
V
Vivien Didelot 已提交
1834
	struct mv88e6xxx_chip *chip = ds->priv;
1835
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1836
		PORT_CONTROL_2_8021Q_DISABLED;
1837
	int err;
1838

1839
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1840 1841
		return -EOPNOTSUPP;

1842
	mutex_lock(&chip->reg_lock);
1843
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1844
	mutex_unlock(&chip->reg_lock);
1845

1846
	return err;
1847 1848
}

1849 1850 1851 1852
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1853
{
V
Vivien Didelot 已提交
1854
	struct mv88e6xxx_chip *chip = ds->priv;
1855 1856
	int err;

1857
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1858 1859
		return -EOPNOTSUPP;

1860 1861 1862 1863 1864 1865 1866 1867
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1868 1869 1870 1871 1872 1873
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1874
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1875
				    u16 vid, bool untagged)
1876
{
1877
	struct mv88e6xxx_vtu_entry vlan;
1878 1879
	int err;

1880
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1881
	if (err)
1882
		return err;
1883 1884 1885 1886 1887

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1888
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1889 1890
}

1891 1892 1893
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1894
{
V
Vivien Didelot 已提交
1895
	struct mv88e6xxx_chip *chip = ds->priv;
1896 1897 1898 1899
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1900
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1901 1902
		return;

1903
	mutex_lock(&chip->reg_lock);
1904

1905
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1906
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1907 1908
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1909
				   vid, untagged ? 'u' : 't');
1910

1911
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1912
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1913
			   vlan->vid_end);
1914

1915
	mutex_unlock(&chip->reg_lock);
1916 1917
}

1918
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1919
				    int port, u16 vid)
1920
{
1921
	struct dsa_switch *ds = chip->ds;
1922
	struct mv88e6xxx_vtu_entry vlan;
1923 1924
	int i, err;

1925
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1926
	if (err)
1927
		return err;
1928

1929 1930
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1931
		return -EOPNOTSUPP;
1932 1933 1934 1935

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1936
	vlan.valid = false;
1937
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1938
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1939 1940 1941
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1942
			vlan.valid = true;
1943 1944 1945 1946
			break;
		}
	}

1947
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1948 1949 1950
	if (err)
		return err;

1951
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
1952 1953
}

1954 1955
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1956
{
V
Vivien Didelot 已提交
1957
	struct mv88e6xxx_chip *chip = ds->priv;
1958 1959 1960
	u16 pvid, vid;
	int err = 0;

1961
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1962 1963
		return -EOPNOTSUPP;

1964
	mutex_lock(&chip->reg_lock);
1965

1966
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1967 1968 1969
	if (err)
		goto unlock;

1970
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1971
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1972 1973 1974 1975
		if (err)
			goto unlock;

		if (vid == pvid) {
1976
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1977 1978 1979 1980 1981
			if (err)
				goto unlock;
		}
	}

1982
unlock:
1983
	mutex_unlock(&chip->reg_lock);
1984 1985 1986 1987

	return err;
}

1988
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
1989
				    const unsigned char *addr)
1990
{
1991
	int i, err;
1992 1993

	for (i = 0; i < 3; i++) {
1994 1995 1996 1997
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
1998 1999 2000 2001 2002
	}

	return 0;
}

2003
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
2004
				   unsigned char *addr)
2005
{
2006 2007
	u16 val;
	int i, err;
2008 2009

	for (i = 0; i < 3; i++) {
2010 2011 2012 2013 2014 2015
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
2016 2017 2018 2019 2020
	}

	return 0;
}

2021
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
2022
			       struct mv88e6xxx_atu_entry *entry)
2023
{
2024 2025
	int ret;

2026
	ret = _mv88e6xxx_atu_wait(chip);
2027 2028 2029
	if (ret < 0)
		return ret;

2030
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2031 2032 2033
	if (ret < 0)
		return ret;

2034
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2035
	if (ret < 0)
2036 2037
		return ret;

2038
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2039
}
2040

2041 2042 2043 2044 2045 2046 2047 2048 2049
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

A
Andrew Lunn 已提交
2050 2051
	memcpy(next.mac, addr, ETH_ALEN);
	eth_addr_dec(next.mac);
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
A
Andrew Lunn 已提交
2069
	} while (ether_addr_greater(addr, next.mac));
2070 2071 2072 2073 2074 2075 2076 2077

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2078 2079 2080
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2081
{
2082
	struct mv88e6xxx_vtu_entry vlan;
2083
	struct mv88e6xxx_atu_entry entry;
2084 2085
	int err;

2086 2087
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2088
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
2089
	else
2090
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2091 2092
	if (err)
		return err;
2093

2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2106 2107
	}

2108
	return _mv88e6xxx_atu_load(chip, &entry);
2109 2110
}

2111 2112 2113
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2114 2115 2116 2117 2118 2119 2120
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2121 2122 2123
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2124
{
V
Vivien Didelot 已提交
2125
	struct mv88e6xxx_chip *chip = ds->priv;
2126

2127
	mutex_lock(&chip->reg_lock);
2128 2129 2130
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2131
	mutex_unlock(&chip->reg_lock);
2132 2133
}

2134 2135
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2136
{
V
Vivien Didelot 已提交
2137
	struct mv88e6xxx_chip *chip = ds->priv;
2138
	int err;
2139

2140
	mutex_lock(&chip->reg_lock);
2141 2142
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2143
	mutex_unlock(&chip->reg_lock);
2144

2145
	return err;
2146 2147
}

2148
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2149
				  struct mv88e6xxx_atu_entry *entry)
2150
{
2151
	struct mv88e6xxx_atu_entry next = { 0 };
2152 2153
	u16 val;
	int err;
2154 2155

	next.fid = fid;
2156

2157 2158 2159
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2160

2161 2162 2163
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2164

2165 2166 2167
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2168

2169 2170 2171
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2172

2173
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2174 2175 2176
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2177
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2178 2179 2180 2181 2182 2183 2184 2185 2186
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2187
		next.portv_trunkid = (val & mask) >> shift;
2188
	}
2189

2190
	*entry = next;
2191 2192 2193
	return 0;
}

2194 2195 2196 2197
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2198 2199 2200 2201 2202 2203
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2204
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2205 2206 2207 2208
	if (err)
		return err;

	do {
2209
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2210
		if (err)
2211
			return err;
2212 2213 2214 2215

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2216 2217 2218 2219 2220
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2221

2222 2223 2224 2225
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2226 2227
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2228 2229 2230 2231
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2232 2233 2234 2235 2236 2237 2238 2239 2240
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2241 2242
		} else {
			return -EOPNOTSUPP;
2243
		}
2244 2245 2246 2247

		err = cb(obj);
		if (err)
			return err;
2248 2249 2250 2251 2252
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2253 2254 2255
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2256
{
2257
	struct mv88e6xxx_vtu_entry vlan = {
2258 2259
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2260
	u16 fid;
2261 2262
	int err;

2263
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2264
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2265
	if (err)
2266
		return err;
2267

2268
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2269
	if (err)
2270
		return err;
2271

2272
	/* Dump VLANs' Filtering Information Databases */
2273
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2274
	if (err)
2275
		return err;
2276 2277

	do {
2278
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2279
		if (err)
2280
			return err;
2281 2282 2283 2284

		if (!vlan.valid)
			break;

2285 2286
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2287
		if (err)
2288
			return err;
2289 2290
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2291 2292 2293 2294 2295 2296 2297
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2298
	struct mv88e6xxx_chip *chip = ds->priv;
2299 2300 2301 2302
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2303
	mutex_unlock(&chip->reg_lock);
2304 2305 2306 2307

	return err;
}

2308 2309
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *bridge)
2310
{
V
Vivien Didelot 已提交
2311
	struct mv88e6xxx_chip *chip = ds->priv;
2312
	int i, err = 0;
2313

2314
	mutex_lock(&chip->reg_lock);
2315

2316
	/* Assign the bridge and remap each port's VLANTable */
2317
	chip->ports[port].bridge_dev = bridge;
2318

2319
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2320 2321
		if (chip->ports[i].bridge_dev == bridge) {
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2322 2323 2324 2325 2326
			if (err)
				break;
		}
	}

2327
	mutex_unlock(&chip->reg_lock);
2328

2329
	return err;
2330 2331
}

2332
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
2333
{
V
Vivien Didelot 已提交
2334
	struct mv88e6xxx_chip *chip = ds->priv;
2335
	struct net_device *bridge = chip->ports[port].bridge_dev;
2336
	int i;
2337

2338
	mutex_lock(&chip->reg_lock);
2339

2340
	/* Unassign the bridge and remap each port's VLANTable */
2341
	chip->ports[port].bridge_dev = NULL;
2342

2343
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2344 2345
		if (i == port || chip->ports[i].bridge_dev == bridge)
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2346 2347
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2348

2349
	mutex_unlock(&chip->reg_lock);
2350 2351
}

2352 2353 2354 2355 2356 2357 2358 2359
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2373
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2374
{
2375
	int i, err;
2376

2377
	/* Set all ports to the Disabled state */
2378
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2379 2380
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2381 2382
		if (err)
			return err;
2383 2384
	}

2385 2386 2387
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2388 2389
	usleep_range(2000, 4000);

2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2401
	mv88e6xxx_hardware_reset(chip);
2402

2403
	return mv88e6xxx_software_reset(chip);
2404 2405
}

2406
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2407
{
2408 2409
	u16 val;
	int err;
2410

2411 2412 2413 2414
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2415

2416 2417 2418
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2419 2420
	}

2421
	return err;
2422 2423
}

2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489
static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
				    int upstream_port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_DSA);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(
		chip, port, port == upstream_port);
}

static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	switch (chip->info->tag_protocol) {
	case DSA_TAG_PROTO_EDSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
		if (err)
			return err;

		if (chip->info->ops->port_set_ether_type)
			err = chip->info->ops->port_set_ether_type(
				chip, port, ETH_P_EDSA);
		break;

	case DSA_TAG_PROTO_DSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_DSA);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
		break;
	default:
		err = -EINVAL;
	}

	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, true);
}

static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, false);
}

2490
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2491
{
2492
	struct dsa_switch *ds = chip->ds;
2493
	int err;
2494
	u16 reg;
2495

2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2525
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2526 2527
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2528 2529 2530
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2531

2532 2533 2534 2535 2536 2537 2538
	if (dsa_is_cpu_port(ds, port)) {
		err = mv88e6xxx_setup_port_cpu(chip, port);
	} else if (dsa_is_dsa_port(ds, port)) {
		err = mv88e6xxx_setup_port_dsa(chip, port,
					       dsa_upstream_port(ds));
	} else {
		err = mv88e6xxx_setup_port_normal(chip, port);
2539
	}
2540 2541
	if (err)
		return err;
2542

2543 2544 2545
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2546
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2557 2558 2559
		}
	}

2560
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2561
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2562 2563 2564
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2565 2566
	 */
	reg = 0;
2567 2568 2569 2570
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
	    mv88e6xxx_6185_family(chip))
2571 2572
		reg = PORT_CONTROL_2_MAP_DA;

2573
	if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
2574 2575 2576 2577 2578 2579 2580 2581 2582
		/* Set the upstream port this port should use */
		reg |= dsa_upstream_port(ds);
		/* enable forwarding of unknown multicast addresses to
		 * the upstream port
		 */
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
	}

2583
	reg |= PORT_CONTROL_2_8021Q_DISABLED;
2584

2585
	if (reg) {
2586 2587 2588
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
			return err;
2589 2590
	}

2591 2592 2593 2594 2595 2596
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2597 2598 2599 2600 2601
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2602
	reg = 1 << port;
2603 2604
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2605
		reg = 0;
2606

2607 2608 2609
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2610 2611

	/* Egress rate control 2: disable egress rate control. */
2612 2613 2614
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2615

2616 2617
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2618 2619
		if (err)
			return err;
2620
	}
2621

2622 2623 2624
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2625 2626 2627 2628
		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2629 2630
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2631 2632 2633
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2634 2635 2636 2637
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2638
	}
2639

2640 2641
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2642 2643
		if (err)
			return err;
2644 2645
	}

2646 2647
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2648 2649
		if (err)
			return err;
2650 2651
	}

2652 2653
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2654
	 */
2655 2656 2657
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2658

2659
	/* Port based VLAN map: give each port the same default address
2660 2661
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2662
	 */
2663
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2664 2665
	if (err)
		return err;
2666

2667 2668 2669
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2670 2671 2672 2673

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2674
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2675 2676
}

2677
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2678 2679 2680
{
	int err;

2681
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2682 2683 2684
	if (err)
		return err;

2685
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2686 2687 2688
	if (err)
		return err;

2689 2690 2691 2692 2693
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2694 2695
}

2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
				     unsigned int msecs)
{
	const unsigned int coeff = chip->info->age_time_coeff;
	const unsigned int min = 0x01 * coeff;
	const unsigned int max = 0xff * coeff;
	u8 age_time;
	u16 val;
	int err;

	if (msecs < min || msecs > max)
		return -ERANGE;

	/* Round to nearest multiple of coeff */
	age_time = (msecs + coeff / 2) / coeff;

2712
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
2713 2714 2715 2716 2717 2718 2719
	if (err)
		return err;

	/* AgeTime is 11:4 bits */
	val &= ~0xff0;
	val |= age_time << 4;

2720
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
2721 2722
}

2723 2724 2725
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2726
	struct mv88e6xxx_chip *chip = ds->priv;
2727 2728 2729 2730 2731 2732 2733 2734 2735
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
	mutex_unlock(&chip->reg_lock);

	return err;
}

2736
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2737
{
2738
	struct dsa_switch *ds = chip->ds;
2739
	u32 upstream_port = dsa_upstream_port(ds);
2740
	int err;
2741

2742 2743 2744
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2745
	err = mv88e6xxx_ppu_enable(chip);
2746 2747 2748
	if (err)
		return err;

2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2760

2761
	/* Disable remote management, and set the switch's DSA device number. */
2762 2763 2764
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2765 2766 2767
	if (err)
		return err;

2768 2769 2770 2771 2772
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2773 2774 2775 2776
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2777 2778
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2779
	if (err)
2780
		return err;
2781

2782 2783
	err = mv88e6xxx_g1_set_age_time(chip, 300000);
	if (err)
2784 2785 2786 2787 2788 2789 2790
		return err;

	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2791
	/* Configure the IP ToS mapping registers. */
2792
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2793
	if (err)
2794
		return err;
2795
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2796
	if (err)
2797
		return err;
2798
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2799
	if (err)
2800
		return err;
2801
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2802
	if (err)
2803
		return err;
2804
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2805
	if (err)
2806
		return err;
2807
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2808
	if (err)
2809
		return err;
2810
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2811
	if (err)
2812
		return err;
2813
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2814
	if (err)
2815
		return err;
2816 2817

	/* Configure the IEEE 802.1p priority mapping register. */
2818
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2819
	if (err)
2820
		return err;
2821

2822 2823 2824 2825 2826
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2827
	/* Clear the statistics counters for all ports */
2828 2829
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2830 2831 2832 2833
	if (err)
		return err;

	/* Wait for the flush to complete. */
2834
	err = mv88e6xxx_g1_stats_wait(chip);
2835 2836 2837 2838 2839 2840
	if (err)
		return err;

	return 0;
}

2841
static int mv88e6xxx_setup(struct dsa_switch *ds)
2842
{
V
Vivien Didelot 已提交
2843
	struct mv88e6xxx_chip *chip = ds->priv;
2844
	int err;
2845 2846
	int i;

2847 2848
	chip->ds = ds;
	ds->slave_mii_bus = chip->mdio_bus;
2849

2850
	mutex_lock(&chip->reg_lock);
2851

2852
	/* Setup Switch Port Registers */
2853
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2854 2855 2856 2857 2858 2859 2860
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2861 2862 2863
	if (err)
		goto unlock;

2864 2865 2866
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2867 2868 2869
		if (err)
			goto unlock;
	}
2870

2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2882
unlock:
2883
	mutex_unlock(&chip->reg_lock);
2884

2885
	return err;
2886 2887
}

2888 2889
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2890
	struct mv88e6xxx_chip *chip = ds->priv;
2891 2892
	int err;

2893 2894
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2895

2896 2897
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2898 2899 2900 2901 2902
	mutex_unlock(&chip->reg_lock);

	return err;
}

2903
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2904
{
2905 2906
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2907 2908
	u16 val;
	int err;
2909

2910
	if (phy >= mv88e6xxx_num_ports(chip))
2911
		return 0xffff;
2912

2913 2914 2915
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2916
	mutex_lock(&chip->reg_lock);
2917
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2918
	mutex_unlock(&chip->reg_lock);
2919 2920

	return err ? err : val;
2921 2922
}

2923
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2924
{
2925 2926
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2927
	int err;
2928

2929
	if (phy >= mv88e6xxx_num_ports(chip))
2930
		return 0xffff;
2931

2932 2933 2934
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2935
	mutex_lock(&chip->reg_lock);
2936
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2937
	mutex_unlock(&chip->reg_lock);
2938 2939

	return err;
2940 2941
}

2942
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2943 2944 2945
				   struct device_node *np)
{
	static int index;
2946
	struct mv88e6xxx_mdio_bus *mdio_bus;
2947 2948 2949 2950
	struct mii_bus *bus;
	int err;

	if (np)
2951
		chip->mdio_np = of_get_child_by_name(np, "mdio");
2952

2953
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2954 2955 2956
	if (!bus)
		return -ENOMEM;

2957 2958 2959
	mdio_bus = bus->priv;
	mdio_bus->chip = chip;

2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2970
	bus->parent = chip->dev;
2971

2972 2973
	if (chip->mdio_np)
		err = of_mdiobus_register(bus, chip->mdio_np);
2974 2975 2976
	else
		err = mdiobus_register(bus);
	if (err) {
2977
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2978 2979
		goto out;
	}
2980
	chip->mdio_bus = bus;
2981 2982 2983 2984

	return 0;

out:
2985 2986
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
2987 2988 2989 2990

	return err;
}

2991
static void mv88e6xxx_mdio_unregister(struct mv88e6xxx_chip *chip)
2992 2993

{
2994
	struct mii_bus *bus = chip->mdio_bus;
2995 2996 2997

	mdiobus_unregister(bus);

2998 2999
	if (chip->mdio_np)
		of_node_put(chip->mdio_np);
3000 3001
}

3002 3003
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3004
	struct mv88e6xxx_chip *chip = ds->priv;
3005 3006 3007 3008 3009 3010 3011

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3012
	struct mv88e6xxx_chip *chip = ds->priv;
3013 3014
	int err;

3015 3016
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3017

3018 3019
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3033
	struct mv88e6xxx_chip *chip = ds->priv;
3034 3035
	int err;

3036 3037 3038
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3039 3040 3041 3042
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3043
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3044 3045 3046 3047 3048
	mutex_unlock(&chip->reg_lock);

	return err;
}

3049
static const struct mv88e6xxx_ops mv88e6085_ops = {
3050
	/* MV88E6XXX_FAMILY_6097 */
3051
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3052 3053
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3054
	.port_set_link = mv88e6xxx_port_set_link,
3055
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3056
	.port_set_speed = mv88e6185_port_set_speed,
3057
	.port_tag_remap = mv88e6095_port_tag_remap,
3058 3059 3060
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3061
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3062
	.port_pause_config = mv88e6097_port_pause_config,
3063
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3064 3065
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3066
	.stats_get_stats = mv88e6095_stats_get_stats,
3067 3068
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3069
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3070 3071
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3072
	.reset = mv88e6185_g1_reset,
3073 3074 3075
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3076
	/* MV88E6XXX_FAMILY_6095 */
3077
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3078 3079
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3080
	.port_set_link = mv88e6xxx_port_set_link,
3081
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3082
	.port_set_speed = mv88e6185_port_set_speed,
3083 3084
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3085
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3086 3087
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3088
	.stats_get_stats = mv88e6095_stats_get_stats,
3089
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3090 3091
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3092
	.reset = mv88e6185_g1_reset,
3093 3094
};

3095
static const struct mv88e6xxx_ops mv88e6097_ops = {
3096
	/* MV88E6XXX_FAMILY_6097 */
3097 3098 3099 3100 3101 3102
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
3103
	.port_tag_remap = mv88e6095_port_tag_remap,
3104 3105 3106
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3107
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3108
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3109
	.port_pause_config = mv88e6097_port_pause_config,
3110 3111 3112 3113
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3114 3115
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3116
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3117
	.reset = mv88e6352_g1_reset,
3118 3119
};

3120
static const struct mv88e6xxx_ops mv88e6123_ops = {
3121
	/* MV88E6XXX_FAMILY_6165 */
3122
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3123 3124
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3125
	.port_set_link = mv88e6xxx_port_set_link,
3126
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3127
	.port_set_speed = mv88e6185_port_set_speed,
3128 3129
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3130
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3131 3132
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3133
	.stats_get_stats = mv88e6095_stats_get_stats,
3134 3135
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3136
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3137
	.reset = mv88e6352_g1_reset,
3138 3139 3140
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3141
	/* MV88E6XXX_FAMILY_6185 */
3142
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3143 3144
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3145
	.port_set_link = mv88e6xxx_port_set_link,
3146
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3147
	.port_set_speed = mv88e6185_port_set_speed,
3148
	.port_tag_remap = mv88e6095_port_tag_remap,
3149 3150 3151
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3152
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3153
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3154
	.port_pause_config = mv88e6097_port_pause_config,
3155
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3156 3157
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3158
	.stats_get_stats = mv88e6095_stats_get_stats,
3159 3160
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3161
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3162 3163
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3164
	.reset = mv88e6185_g1_reset,
3165 3166 3167
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3168
	/* MV88E6XXX_FAMILY_6165 */
3169
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3170 3171
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3172
	.port_set_link = mv88e6xxx_port_set_link,
3173
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3174
	.port_set_speed = mv88e6185_port_set_speed,
3175
	.port_tag_remap = mv88e6095_port_tag_remap,
3176 3177 3178
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3179
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3180
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3181
	.port_pause_config = mv88e6097_port_pause_config,
3182
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3183 3184
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3185
	.stats_get_stats = mv88e6095_stats_get_stats,
3186 3187
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3188
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3189
	.reset = mv88e6352_g1_reset,
3190 3191 3192
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3193
	/* MV88E6XXX_FAMILY_6165 */
3194
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3195 3196
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3197
	.port_set_link = mv88e6xxx_port_set_link,
3198
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3199
	.port_set_speed = mv88e6185_port_set_speed,
3200
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3201 3202
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3203
	.stats_get_stats = mv88e6095_stats_get_stats,
3204 3205
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3206
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3207
	.reset = mv88e6352_g1_reset,
3208 3209 3210
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3211
	/* MV88E6XXX_FAMILY_6351 */
3212
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3213 3214
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3215
	.port_set_link = mv88e6xxx_port_set_link,
3216
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3217
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3218
	.port_set_speed = mv88e6185_port_set_speed,
3219
	.port_tag_remap = mv88e6095_port_tag_remap,
3220 3221 3222
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3223
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3224
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3225
	.port_pause_config = mv88e6097_port_pause_config,
3226
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3227 3228
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3229
	.stats_get_stats = mv88e6095_stats_get_stats,
3230 3231
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3232
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3233
	.reset = mv88e6352_g1_reset,
3234 3235 3236
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3237
	/* MV88E6XXX_FAMILY_6352 */
3238 3239
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3240
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3241 3242
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3243
	.port_set_link = mv88e6xxx_port_set_link,
3244
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3245
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3246
	.port_set_speed = mv88e6352_port_set_speed,
3247
	.port_tag_remap = mv88e6095_port_tag_remap,
3248 3249 3250
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3251
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3252
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3253
	.port_pause_config = mv88e6097_port_pause_config,
3254
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3255 3256
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3257
	.stats_get_stats = mv88e6095_stats_get_stats,
3258 3259
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3260
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3261
	.reset = mv88e6352_g1_reset,
3262 3263 3264
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3265
	/* MV88E6XXX_FAMILY_6351 */
3266
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3267 3268
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3269
	.port_set_link = mv88e6xxx_port_set_link,
3270
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3271
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3272
	.port_set_speed = mv88e6185_port_set_speed,
3273
	.port_tag_remap = mv88e6095_port_tag_remap,
3274 3275 3276
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3277
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3278
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3279
	.port_pause_config = mv88e6097_port_pause_config,
3280
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3281 3282
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3283
	.stats_get_stats = mv88e6095_stats_get_stats,
3284 3285
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3286
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3287
	.reset = mv88e6352_g1_reset,
3288 3289 3290
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3291
	/* MV88E6XXX_FAMILY_6352 */
3292 3293
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3294
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3295 3296
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3297
	.port_set_link = mv88e6xxx_port_set_link,
3298
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3299
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3300
	.port_set_speed = mv88e6352_port_set_speed,
3301
	.port_tag_remap = mv88e6095_port_tag_remap,
3302 3303 3304
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3305
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3306
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3307
	.port_pause_config = mv88e6097_port_pause_config,
3308
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3309 3310
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3311
	.stats_get_stats = mv88e6095_stats_get_stats,
3312 3313
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3314
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3315
	.reset = mv88e6352_g1_reset,
3316 3317 3318
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3319
	/* MV88E6XXX_FAMILY_6185 */
3320
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3321 3322
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3323
	.port_set_link = mv88e6xxx_port_set_link,
3324
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3325
	.port_set_speed = mv88e6185_port_set_speed,
3326 3327
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3328
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3329
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3330 3331
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3332
	.stats_get_stats = mv88e6095_stats_get_stats,
3333 3334
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3335
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3336 3337
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3338
	.reset = mv88e6185_g1_reset,
3339 3340
};

3341
static const struct mv88e6xxx_ops mv88e6190_ops = {
3342
	/* MV88E6XXX_FAMILY_6390 */
3343 3344
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3345 3346 3347 3348 3349 3350 3351
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3352
	.port_tag_remap = mv88e6390_port_tag_remap,
3353 3354 3355
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3356
	.port_pause_config = mv88e6390_port_pause_config,
3357
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3358
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3359 3360
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3361
	.stats_get_stats = mv88e6390_stats_get_stats,
3362 3363
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3364
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3365
	.reset = mv88e6352_g1_reset,
3366 3367 3368
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3369
	/* MV88E6XXX_FAMILY_6390 */
3370 3371
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3372 3373 3374 3375 3376 3377 3378
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3379
	.port_tag_remap = mv88e6390_port_tag_remap,
3380 3381 3382
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3383
	.port_pause_config = mv88e6390_port_pause_config,
3384
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3385
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3386 3387
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3388
	.stats_get_stats = mv88e6390_stats_get_stats,
3389 3390
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3391
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3392
	.reset = mv88e6352_g1_reset,
3393 3394 3395
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3396
	/* MV88E6XXX_FAMILY_6390 */
3397 3398
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3399 3400 3401 3402 3403 3404 3405
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3406
	.port_tag_remap = mv88e6390_port_tag_remap,
3407 3408 3409
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3410
	.port_pause_config = mv88e6390_port_pause_config,
3411
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3412
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3413 3414
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3415
	.stats_get_stats = mv88e6390_stats_get_stats,
3416 3417
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3418
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3419
	.reset = mv88e6352_g1_reset,
3420 3421
};

3422
static const struct mv88e6xxx_ops mv88e6240_ops = {
3423
	/* MV88E6XXX_FAMILY_6352 */
3424 3425
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3426
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3427 3428
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3429
	.port_set_link = mv88e6xxx_port_set_link,
3430
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3431
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3432
	.port_set_speed = mv88e6352_port_set_speed,
3433
	.port_tag_remap = mv88e6095_port_tag_remap,
3434 3435 3436
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3437
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3438
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3439
	.port_pause_config = mv88e6097_port_pause_config,
3440
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3441 3442
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3443
	.stats_get_stats = mv88e6095_stats_get_stats,
3444 3445
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3446
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3447
	.reset = mv88e6352_g1_reset,
3448 3449
};

3450
static const struct mv88e6xxx_ops mv88e6290_ops = {
3451
	/* MV88E6XXX_FAMILY_6390 */
3452 3453
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3454 3455 3456 3457 3458 3459 3460
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3461
	.port_tag_remap = mv88e6390_port_tag_remap,
3462 3463 3464
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3465
	.port_pause_config = mv88e6390_port_pause_config,
3466
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3467
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3468 3469
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3470
	.stats_get_stats = mv88e6390_stats_get_stats,
3471 3472
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3473
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3474
	.reset = mv88e6352_g1_reset,
3475 3476
};

3477
static const struct mv88e6xxx_ops mv88e6320_ops = {
3478
	/* MV88E6XXX_FAMILY_6320 */
3479 3480
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3481
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3482 3483
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3484
	.port_set_link = mv88e6xxx_port_set_link,
3485
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3486
	.port_set_speed = mv88e6185_port_set_speed,
3487
	.port_tag_remap = mv88e6095_port_tag_remap,
3488 3489 3490
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3491
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3492
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3493
	.port_pause_config = mv88e6097_port_pause_config,
3494
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3495 3496
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3497
	.stats_get_stats = mv88e6320_stats_get_stats,
3498 3499
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3500
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3501
	.reset = mv88e6352_g1_reset,
3502 3503 3504
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3505
	/* MV88E6XXX_FAMILY_6321 */
3506 3507
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3508
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3509 3510
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3511
	.port_set_link = mv88e6xxx_port_set_link,
3512
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3513
	.port_set_speed = mv88e6185_port_set_speed,
3514
	.port_tag_remap = mv88e6095_port_tag_remap,
3515 3516 3517
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3518
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3519
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3520
	.port_pause_config = mv88e6097_port_pause_config,
3521
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3522 3523
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3524
	.stats_get_stats = mv88e6320_stats_get_stats,
3525 3526
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3527
	.reset = mv88e6352_g1_reset,
3528 3529 3530
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3531
	/* MV88E6XXX_FAMILY_6351 */
3532
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3533 3534
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3535
	.port_set_link = mv88e6xxx_port_set_link,
3536
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3537
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3538
	.port_set_speed = mv88e6185_port_set_speed,
3539
	.port_tag_remap = mv88e6095_port_tag_remap,
3540 3541 3542
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3543
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3544
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3545
	.port_pause_config = mv88e6097_port_pause_config,
3546
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3547 3548
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3549
	.stats_get_stats = mv88e6095_stats_get_stats,
3550 3551
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3552
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3553
	.reset = mv88e6352_g1_reset,
3554 3555 3556
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3557
	/* MV88E6XXX_FAMILY_6351 */
3558
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3559 3560
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3561
	.port_set_link = mv88e6xxx_port_set_link,
3562
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3563
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3564
	.port_set_speed = mv88e6185_port_set_speed,
3565
	.port_tag_remap = mv88e6095_port_tag_remap,
3566 3567 3568
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3569
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3570
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3571
	.port_pause_config = mv88e6097_port_pause_config,
3572
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3573 3574
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3575
	.stats_get_stats = mv88e6095_stats_get_stats,
3576 3577
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3578
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3579
	.reset = mv88e6352_g1_reset,
3580 3581 3582
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3583
	/* MV88E6XXX_FAMILY_6352 */
3584 3585
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3586
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3587 3588
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3589
	.port_set_link = mv88e6xxx_port_set_link,
3590
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3591
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3592
	.port_set_speed = mv88e6352_port_set_speed,
3593
	.port_tag_remap = mv88e6095_port_tag_remap,
3594 3595 3596
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3597
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3598
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3599
	.port_pause_config = mv88e6097_port_pause_config,
3600
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3601 3602
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3603
	.stats_get_stats = mv88e6095_stats_get_stats,
3604 3605
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3606
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3607
	.reset = mv88e6352_g1_reset,
3608 3609
};

3610
static const struct mv88e6xxx_ops mv88e6390_ops = {
3611
	/* MV88E6XXX_FAMILY_6390 */
3612 3613
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3614 3615 3616 3617 3618 3619 3620
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3621
	.port_tag_remap = mv88e6390_port_tag_remap,
3622 3623 3624
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3625
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3626
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3627
	.port_pause_config = mv88e6390_port_pause_config,
3628
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3629
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3630 3631
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3632
	.stats_get_stats = mv88e6390_stats_get_stats,
3633 3634
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3635
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3636
	.reset = mv88e6352_g1_reset,
3637 3638 3639
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3640
	/* MV88E6XXX_FAMILY_6390 */
3641 3642
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3643 3644 3645 3646 3647 3648 3649
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3650
	.port_tag_remap = mv88e6390_port_tag_remap,
3651 3652 3653
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3654
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3655
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3656
	.port_pause_config = mv88e6390_port_pause_config,
3657
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3658
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3659 3660
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3661
	.stats_get_stats = mv88e6390_stats_get_stats,
3662 3663
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3664
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3665
	.reset = mv88e6352_g1_reset,
3666 3667 3668
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3669
	/* MV88E6XXX_FAMILY_6390 */
3670 3671
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3672 3673 3674 3675 3676 3677 3678
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3679
	.port_tag_remap = mv88e6390_port_tag_remap,
3680 3681 3682
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3683
	.port_pause_config = mv88e6390_port_pause_config,
3684
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3685
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3686 3687
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3688
	.stats_get_stats = mv88e6390_stats_get_stats,
3689 3690
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3691
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3692
	.reset = mv88e6352_g1_reset,
3693 3694
};

3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710
static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
					 const struct mv88e6xxx_ops *ops)
{
	if (!ops->port_set_frame_mode) {
		dev_err(chip->dev, "Missing port_set_frame_mode");
		return -EINVAL;
	}

	if (!ops->port_set_egress_unknowns) {
		dev_err(chip->dev, "Missing port_set_egress_mode");
		return -EINVAL;
	}

	return 0;
}

3711 3712 3713 3714 3715 3716 3717
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3718
		.port_base_addr = 0x10,
3719
		.global1_addr = 0x1b,
3720
		.age_time_coeff = 15000,
3721
		.g1_irqs = 8,
3722
		.tag_protocol = DSA_TAG_PROTO_DSA,
3723
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3724
		.ops = &mv88e6085_ops,
3725 3726 3727 3728 3729 3730 3731 3732
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3733
		.port_base_addr = 0x10,
3734
		.global1_addr = 0x1b,
3735
		.age_time_coeff = 15000,
3736
		.g1_irqs = 8,
3737
		.tag_protocol = DSA_TAG_PROTO_DSA,
3738
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3739
		.ops = &mv88e6095_ops,
3740 3741
	},

3742 3743 3744 3745 3746 3747 3748 3749 3750
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3751
		.g1_irqs = 8,
3752
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3753 3754 3755 3756
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3757 3758 3759 3760 3761 3762
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3763
		.port_base_addr = 0x10,
3764
		.global1_addr = 0x1b,
3765
		.age_time_coeff = 15000,
3766
		.g1_irqs = 9,
3767
		.tag_protocol = DSA_TAG_PROTO_DSA,
3768
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3769
		.ops = &mv88e6123_ops,
3770 3771 3772 3773 3774 3775 3776 3777
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3778
		.port_base_addr = 0x10,
3779
		.global1_addr = 0x1b,
3780
		.age_time_coeff = 15000,
3781
		.g1_irqs = 9,
3782
		.tag_protocol = DSA_TAG_PROTO_DSA,
3783
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3784
		.ops = &mv88e6131_ops,
3785 3786 3787 3788 3789 3790 3791 3792
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3793
		.port_base_addr = 0x10,
3794
		.global1_addr = 0x1b,
3795
		.age_time_coeff = 15000,
3796
		.g1_irqs = 9,
3797
		.tag_protocol = DSA_TAG_PROTO_DSA,
3798
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3799
		.ops = &mv88e6161_ops,
3800 3801 3802 3803 3804 3805 3806 3807
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3808
		.port_base_addr = 0x10,
3809
		.global1_addr = 0x1b,
3810
		.age_time_coeff = 15000,
3811
		.g1_irqs = 9,
3812
		.tag_protocol = DSA_TAG_PROTO_DSA,
3813
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3814
		.ops = &mv88e6165_ops,
3815 3816 3817 3818 3819 3820 3821 3822
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3823
		.port_base_addr = 0x10,
3824
		.global1_addr = 0x1b,
3825
		.age_time_coeff = 15000,
3826
		.g1_irqs = 9,
3827
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3828
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3829
		.ops = &mv88e6171_ops,
3830 3831 3832 3833 3834 3835 3836 3837
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3838
		.port_base_addr = 0x10,
3839
		.global1_addr = 0x1b,
3840
		.age_time_coeff = 15000,
3841
		.g1_irqs = 9,
3842
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3843
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3844
		.ops = &mv88e6172_ops,
3845 3846 3847 3848 3849 3850 3851 3852
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3853
		.port_base_addr = 0x10,
3854
		.global1_addr = 0x1b,
3855
		.age_time_coeff = 15000,
3856
		.g1_irqs = 9,
3857
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3858
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3859
		.ops = &mv88e6175_ops,
3860 3861 3862 3863 3864 3865 3866 3867
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3868
		.port_base_addr = 0x10,
3869
		.global1_addr = 0x1b,
3870
		.age_time_coeff = 15000,
3871
		.g1_irqs = 9,
3872
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3873
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3874
		.ops = &mv88e6176_ops,
3875 3876 3877 3878 3879 3880 3881 3882
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3883
		.port_base_addr = 0x10,
3884
		.global1_addr = 0x1b,
3885
		.age_time_coeff = 15000,
3886
		.g1_irqs = 8,
3887
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3888
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3889
		.ops = &mv88e6185_ops,
3890 3891
	},

3892 3893 3894 3895 3896 3897 3898 3899
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3900
		.tag_protocol = DSA_TAG_PROTO_DSA,
3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913 3914 3915 3916
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
3917
		.tag_protocol = DSA_TAG_PROTO_DSA,
3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3931 3932
		.g1_irqs = 9,
		.tag_protocol = DSA_TAG_PROTO_DSA,
3933 3934 3935 3936
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

3937 3938 3939 3940 3941 3942
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3943
		.port_base_addr = 0x10,
3944
		.global1_addr = 0x1b,
3945
		.age_time_coeff = 15000,
3946
		.g1_irqs = 9,
3947
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3948
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3949
		.ops = &mv88e6240_ops,
3950 3951
	},

3952 3953 3954 3955 3956 3957 3958 3959 3960 3961
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
3962
		.tag_protocol = DSA_TAG_PROTO_DSA,
3963 3964 3965 3966
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3967 3968 3969 3970 3971 3972
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3973
		.port_base_addr = 0x10,
3974
		.global1_addr = 0x1b,
3975
		.age_time_coeff = 15000,
3976
		.g1_irqs = 8,
3977
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3978
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3979
		.ops = &mv88e6320_ops,
3980 3981 3982 3983 3984 3985 3986 3987
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3988
		.port_base_addr = 0x10,
3989
		.global1_addr = 0x1b,
3990
		.age_time_coeff = 15000,
3991
		.g1_irqs = 8,
3992
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3993
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3994
		.ops = &mv88e6321_ops,
3995 3996 3997 3998 3999 4000 4001 4002
	},

	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4003
		.port_base_addr = 0x10,
4004
		.global1_addr = 0x1b,
4005
		.age_time_coeff = 15000,
4006
		.g1_irqs = 9,
4007
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4008
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4009
		.ops = &mv88e6350_ops,
4010 4011 4012 4013 4014 4015 4016 4017
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4018
		.port_base_addr = 0x10,
4019
		.global1_addr = 0x1b,
4020
		.age_time_coeff = 15000,
4021
		.g1_irqs = 9,
4022
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4023
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4024
		.ops = &mv88e6351_ops,
4025 4026 4027 4028 4029 4030 4031 4032
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4033
		.port_base_addr = 0x10,
4034
		.global1_addr = 0x1b,
4035
		.age_time_coeff = 15000,
4036
		.g1_irqs = 9,
4037
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4038
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4039
		.ops = &mv88e6352_ops,
4040
	},
4041 4042 4043 4044 4045 4046 4047 4048 4049 4050
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4051
		.tag_protocol = DSA_TAG_PROTO_DSA,
4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4065
		.tag_protocol = DSA_TAG_PROTO_DSA,
4066 4067 4068
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
4069 4070
};

4071
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4072
{
4073
	int i;
4074

4075 4076 4077
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4078 4079 4080 4081

	return NULL;
}

4082
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4083 4084
{
	const struct mv88e6xxx_info *info;
4085 4086 4087
	unsigned int prod_num, rev;
	u16 id;
	int err;
4088

4089 4090 4091 4092 4093
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4094 4095 4096 4097 4098 4099 4100 4101

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4102
	/* Update the compatible info with the probed one */
4103
	chip->info = info;
4104

4105 4106 4107 4108
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4109 4110
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4111 4112 4113 4114

	return 0;
}

4115
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4116
{
4117
	struct mv88e6xxx_chip *chip;
4118

4119 4120
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4121 4122
		return NULL;

4123
	chip->dev = dev;
4124

4125
	mutex_init(&chip->reg_lock);
4126

4127
	return chip;
4128 4129
}

4130 4131
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4132
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4133 4134 4135
		mv88e6xxx_ppu_state_init(chip);
}

4136 4137
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4138
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4139 4140 4141
		mv88e6xxx_ppu_state_destroy(chip);
}

4142
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4143 4144
			      struct mii_bus *bus, int sw_addr)
{
4145
	if (sw_addr == 0)
4146
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4147
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4148
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4149 4150 4151
	else
		return -EINVAL;

4152 4153
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4154 4155 4156 4157

	return 0;
}

4158 4159
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4160
	struct mv88e6xxx_chip *chip = ds->priv;
4161

4162
	return chip->info->tag_protocol;
4163 4164
}

4165 4166 4167
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4168
{
4169
	struct mv88e6xxx_chip *chip;
4170
	struct mii_bus *bus;
4171
	int err;
4172

4173
	bus = dsa_host_dev_to_mii_bus(host_dev);
4174 4175 4176
	if (!bus)
		return NULL;

4177 4178
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4179 4180
		return NULL;

4181
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4182
	chip->info = &mv88e6xxx_table[MV88E6085];
4183

4184
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4185 4186 4187
	if (err)
		goto free;

4188
	err = mv88e6xxx_detect(chip);
4189
	if (err)
4190
		goto free;
4191

4192 4193 4194 4195 4196 4197
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4198 4199
	mv88e6xxx_phy_init(chip);

4200
	err = mv88e6xxx_mdio_register(chip, NULL);
4201
	if (err)
4202
		goto free;
4203

4204
	*priv = chip;
4205

4206
	return chip->info->name;
4207
free:
4208
	devm_kfree(dsa_dev, chip);
4209 4210

	return NULL;
4211 4212
}

4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225 4226 4227
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4228
	struct mv88e6xxx_chip *chip = ds->priv;
4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4240
	struct mv88e6xxx_chip *chip = ds->priv;
4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4255
	struct mv88e6xxx_chip *chip = ds->priv;
4256 4257 4258 4259 4260 4261 4262 4263 4264
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4265
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4266
	.probe			= mv88e6xxx_drv_probe,
4267
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4268 4269 4270 4271 4272 4273 4274 4275
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4276
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4277 4278 4279 4280
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4281
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4282 4283 4284
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4285
	.port_fast_age		= mv88e6xxx_port_fast_age,
4286 4287 4288 4289 4290 4291 4292 4293 4294
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4295 4296 4297 4298
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4299 4300
};

4301 4302 4303 4304
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4305
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
4306 4307
				     struct device_node *np)
{
4308
	struct device *dev = chip->dev;
4309 4310 4311 4312 4313 4314 4315
	struct dsa_switch *ds;

	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
	if (!ds)
		return -ENOMEM;

	ds->dev = dev;
4316
	ds->priv = chip;
4317
	ds->ops = &mv88e6xxx_switch_ops;
4318 4319 4320 4321 4322 4323

	dev_set_drvdata(dev, ds);

	return dsa_register_switch(ds, np);
}

4324
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4325
{
4326
	dsa_unregister_switch(chip->ds);
4327 4328
}

4329
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4330
{
4331
	struct device *dev = &mdiodev->dev;
4332
	struct device_node *np = dev->of_node;
4333
	const struct mv88e6xxx_info *compat_info;
4334
	struct mv88e6xxx_chip *chip;
4335
	u32 eeprom_len;
4336
	int err;
4337

4338 4339 4340 4341
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4342 4343
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4344 4345
		return -ENOMEM;

4346
	chip->info = compat_info;
4347

4348 4349 4350 4351
	err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
	if (err)
		return err;

4352
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4353 4354
	if (err)
		return err;
4355

4356 4357 4358 4359
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4360
	err = mv88e6xxx_detect(chip);
4361 4362
	if (err)
		return err;
4363

4364 4365
	mv88e6xxx_phy_init(chip);

4366
	if (chip->info->ops->get_eeprom &&
4367
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4368
		chip->eeprom_len = eeprom_len;
4369

4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4401
	err = mv88e6xxx_mdio_register(chip, np);
4402
	if (err)
4403
		goto out_g2_irq;
4404

4405
	err = mv88e6xxx_register_switch(chip, np);
4406 4407
	if (err)
		goto out_mdio;
4408

4409
	return 0;
4410 4411 4412 4413

out_mdio:
	mv88e6xxx_mdio_unregister(chip);
out_g2_irq:
4414
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4415 4416
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4417 4418
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4419
		mv88e6xxx_g1_irq_free(chip);
4420 4421
		mutex_unlock(&chip->reg_lock);
	}
4422 4423
out:
	return err;
4424
}
4425 4426 4427 4428

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4429
	struct mv88e6xxx_chip *chip = ds->priv;
4430

4431
	mv88e6xxx_phy_destroy(chip);
4432 4433
	mv88e6xxx_unregister_switch(chip);
	mv88e6xxx_mdio_unregister(chip);
4434

4435 4436 4437 4438 4439
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4440 4441 4442
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4443 4444 4445 4446
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4447 4448 4449 4450
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4467
	register_switch_driver(&mv88e6xxx_switch_drv);
4468 4469
	return mdio_driver_register(&mv88e6xxx_driver);
}
4470 4471 4472 4473
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4474
	mdio_driver_unregister(&mv88e6xxx_driver);
4475
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4476 4477
}
module_exit(mv88e6xxx_cleanup);
4478 4479 4480 4481

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");