chip.c 113.0 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340 341 342 343 344 345
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
380
	if (err)
381
		goto out_disable;
382 383 384 385

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398 399 400 401 402 403 404 405 406 407
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491 492 493 494 495 496 497
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

498 499 500 501
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
502 503
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
504
{
V
Vivien Didelot 已提交
505
	struct mv88e6xxx_chip *chip = ds->priv;
506
	int err;
507 508 509 510

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

511
	mutex_lock(&chip->reg_lock);
512 513
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
514
	mutex_unlock(&chip->reg_lock);
515 516 517

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
518 519
}

520
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
521
{
522 523
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
524

525
	return chip->info->ops->stats_snapshot(chip, port);
526 527
}

528
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
588 589
};

590
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
591
					    struct mv88e6xxx_hw_stat *s,
592 593
					    int port, u16 bank1_select,
					    u16 histogram)
594 595 596
{
	u32 low;
	u32 high = 0;
597
	u16 reg = 0;
598
	int err;
599 600
	u64 value;

601
	switch (s->type) {
602
	case STATS_TYPE_PORT:
603 604
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
605 606
			return UINT64_MAX;

607
		low = reg;
608
		if (s->sizeof_stat == 4) {
609 610
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
611
				return UINT64_MAX;
612
			high = reg;
613
		}
614
		break;
615
	case STATS_TYPE_BANK1:
616
		reg = bank1_select;
617 618
		/* fall through */
	case STATS_TYPE_BANK0:
619
		reg |= s->reg | histogram;
620
		mv88e6xxx_g1_stats_read(chip, reg, &low);
621
		if (s->sizeof_stat == 8)
622
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
623 624 625
		break;
	default:
		return UINT64_MAX;
626 627 628 629 630
	}
	value = (((u64)high) << 16) | low;
	return value;
}

631 632
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
633
{
634 635
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
636

637 638
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
639
		if (stat->type & types) {
640 641 642 643
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
644
	}
645 646
}

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
663
{
V
Vivien Didelot 已提交
664
	struct mv88e6xxx_chip *chip = ds->priv;
665 666 667 668 669 670 671 672

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
673 674 675 676 677
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
678
		if (stat->type & types)
679 680 681
			j++;
	}
	return j;
682 683
}

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

706
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
707 708
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
709 710 711 712 713 714 715
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
716 717 718
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
719 720 721 722 723 724 725 726 727
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
728 729
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
730 731 732 733 734 735
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
736 737 738 739 740 741 742 743 744 745 746
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

813 814
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
815
{
V
Vivien Didelot 已提交
816
	struct mv88e6xxx_chip *chip = ds->priv;
817 818
	u16 reg;
	int err;
819

820
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
821 822
		return -EOPNOTSUPP;

823
	mutex_lock(&chip->reg_lock);
824

825 826
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
827
		goto out;
828 829 830 831

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

832
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
833
	if (err)
834
		goto out;
835

836
	e->eee_active = !!(reg & PORT_STATUS_EEE);
837
out:
838
	mutex_unlock(&chip->reg_lock);
839 840

	return err;
841 842
}

843 844
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
845
{
V
Vivien Didelot 已提交
846
	struct mv88e6xxx_chip *chip = ds->priv;
847 848
	u16 reg;
	int err;
849

850
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
851 852
		return -EOPNOTSUPP;

853
	mutex_lock(&chip->reg_lock);
854

855 856
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
857 858
		goto out;

859
	reg &= ~0x0300;
860 861 862 863 864
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

865
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
866
out:
867
	mutex_unlock(&chip->reg_lock);
868

869
	return err;
870 871
}

872
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
873
{
874 875 876
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
877 878
	int i;

879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

905
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
906 907
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
908 909 910

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
911

912
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
913 914
}

915 916
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
917
{
V
Vivien Didelot 已提交
918
	struct mv88e6xxx_chip *chip = ds->priv;
919
	int stp_state;
920
	int err;
921 922 923

	switch (state) {
	case BR_STATE_DISABLED:
924
		stp_state = PORT_CONTROL_STATE_DISABLED;
925 926 927
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
928
		stp_state = PORT_CONTROL_STATE_BLOCKING;
929 930
		break;
	case BR_STATE_LEARNING:
931
		stp_state = PORT_CONTROL_STATE_LEARNING;
932 933 934
		break;
	case BR_STATE_FORWARDING:
	default:
935
		stp_state = PORT_CONTROL_STATE_FORWARDING;
936 937 938
		break;
	}

939
	mutex_lock(&chip->reg_lock);
940
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
941
	mutex_unlock(&chip->reg_lock);
942 943

	if (err)
944
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
945 946
}

947 948
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
949 950
	int err;

951 952 953 954
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

955 956 957 958
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

959 960 961
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

962 963 964 965 966 967 968 969 970
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
971
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
972 973 974 975

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

976 977
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
978 979 980
	int dev, port;
	int err;

981 982 983 984 985 986
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
987 988 989 990 991 992 993 994 995 996 997 998 999
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
1000 1001
}

1002 1003 1004 1005 1006 1007
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
1008
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
1009 1010 1011 1012 1013 1014
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1015 1016 1017 1018 1019 1020 1021 1022
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

1023 1024 1025 1026 1027 1028 1029 1030 1031
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1032 1033 1034 1035 1036 1037 1038 1039 1040
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1041 1042
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
1043
				    switchdev_obj_dump_cb_t *cb)
1044
{
V
Vivien Didelot 已提交
1045
	struct mv88e6xxx_chip *chip = ds->priv;
1046 1047 1048
	struct mv88e6xxx_vtu_entry next = {
		.vid = chip->info->max_vid,
	};
1049 1050 1051
	u16 pvid;
	int err;

1052
	if (!chip->info->max_vid)
1053 1054
		return -EOPNOTSUPP;

1055
	mutex_lock(&chip->reg_lock);
1056

1057
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1058 1059 1060 1061
	if (err)
		goto unlock;

	do {
1062
		err = mv88e6xxx_vtu_getnext(chip, &next);
1063 1064 1065 1066 1067 1068
		if (err)
			break;

		if (!next.valid)
			break;

1069
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1070 1071 1072
			continue;

		/* reinit and dump this VLAN obj */
1073 1074
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1075 1076
		vlan->flags = 0;

1077
		if (next.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1078 1079 1080 1081 1082 1083 1084 1085
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
1086
	} while (next.vid < chip->info->max_vid);
1087 1088

unlock:
1089
	mutex_unlock(&chip->reg_lock);
1090 1091 1092 1093

	return err;
}

1094
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1095 1096
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1097 1098 1099
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1100
	int i, err;
1101 1102 1103

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1104
	/* Set every FID bit used by the (un)bridged ports */
1105
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1106
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1107 1108 1109 1110 1111 1112
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1113 1114
	/* Set every FID bit used by the VLAN entries */
	do {
1115
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1116 1117 1118 1119 1120 1121 1122
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1123
	} while (vlan.vid < chip->info->max_vid);
1124 1125 1126 1127 1128

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1129
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1130 1131 1132
		return -ENOSPC;

	/* Clear the database */
1133
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1134 1135
}

1136 1137
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1138 1139 1140 1141 1142 1143
{
	int err;

	if (!vid)
		return -EINVAL;

1144 1145
	entry->vid = vid - 1;
	entry->valid = false;
1146

1147
	err = mv88e6xxx_vtu_getnext(chip, entry);
1148 1149 1150
	if (err)
		return err;

1151 1152
	if (entry->vid == vid && entry->valid)
		return 0;
1153

1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

		/* Include only CPU and DSA ports */
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
			entry->member[i] = dsa_is_normal_port(chip->ds, i) ?
				GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER :
				GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;

		return mv88e6xxx_atu_new(chip, &entry->fid);
1169 1170
	}

1171 1172
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1173 1174
}

1175 1176 1177
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1178
	struct mv88e6xxx_chip *chip = ds->priv;
1179 1180 1181
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1182 1183 1184 1185 1186
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1187
	mutex_lock(&chip->reg_lock);
1188 1189

	do {
1190
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1191 1192 1193 1194 1195 1196 1197 1198 1199
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1200
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1201 1202 1203
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1204 1205 1206
			if (!ds->ports[port].netdev)
				continue;

1207
			if (vlan.member[i] ==
1208 1209 1210
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1211 1212
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1213 1214
				break; /* same bridge, check next VLAN */

1215
			if (!ds->ports[i].bridge_dev)
1216 1217
				continue;

1218
			netdev_warn(ds->ports[port].netdev,
1219 1220
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1221
				    netdev_name(ds->ports[i].bridge_dev));
1222 1223 1224 1225 1226 1227
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1228
	mutex_unlock(&chip->reg_lock);
1229 1230 1231 1232

	return err;
}

1233 1234
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1235
{
V
Vivien Didelot 已提交
1236
	struct mv88e6xxx_chip *chip = ds->priv;
1237
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1238
		PORT_CONTROL_2_8021Q_DISABLED;
1239
	int err;
1240

1241
	if (!chip->info->max_vid)
1242 1243
		return -EOPNOTSUPP;

1244
	mutex_lock(&chip->reg_lock);
1245
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1246
	mutex_unlock(&chip->reg_lock);
1247

1248
	return err;
1249 1250
}

1251 1252 1253 1254
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1255
{
V
Vivien Didelot 已提交
1256
	struct mv88e6xxx_chip *chip = ds->priv;
1257 1258
	int err;

1259
	if (!chip->info->max_vid)
1260 1261
		return -EOPNOTSUPP;

1262 1263 1264 1265 1266 1267 1268 1269
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1270 1271 1272 1273 1274 1275
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1276
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1277
				    u16 vid, u8 member)
1278
{
1279
	struct mv88e6xxx_vtu_entry vlan;
1280 1281
	int err;

1282
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1283
	if (err)
1284
		return err;
1285

1286
	vlan.member[port] = member;
1287

1288
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1289 1290
}

1291 1292 1293
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1294
{
V
Vivien Didelot 已提交
1295
	struct mv88e6xxx_chip *chip = ds->priv;
1296 1297
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1298
	u8 member;
1299 1300
	u16 vid;

1301
	if (!chip->info->max_vid)
1302 1303
		return;

1304 1305 1306 1307 1308 1309 1310
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		member = GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED;
	else if (untagged)
		member = GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED;
	else
		member = GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1311
	mutex_lock(&chip->reg_lock);
1312

1313
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1314
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1315 1316
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1317
				   vid, untagged ? 'u' : 't');
1318

1319
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1320
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1321
			   vlan->vid_end);
1322

1323
	mutex_unlock(&chip->reg_lock);
1324 1325
}

1326
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1327
				    int port, u16 vid)
1328
{
1329
	struct dsa_switch *ds = chip->ds;
1330
	struct mv88e6xxx_vtu_entry vlan;
1331 1332
	int i, err;

1333
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1334
	if (err)
1335
		return err;
1336

1337
	/* Tell switchdev if this VLAN is handled in software */
1338
	if (vlan.member[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1339
		return -EOPNOTSUPP;
1340

1341
	vlan.member[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1342 1343

	/* keep the VLAN unless all ports are excluded */
1344
	vlan.valid = false;
1345
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1346
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1347 1348
			continue;

1349
		if (vlan.member[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1350
			vlan.valid = true;
1351 1352 1353 1354
			break;
		}
	}

1355
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1356 1357 1358
	if (err)
		return err;

1359
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1360 1361
}

1362 1363
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1364
{
V
Vivien Didelot 已提交
1365
	struct mv88e6xxx_chip *chip = ds->priv;
1366 1367 1368
	u16 pvid, vid;
	int err = 0;

1369
	if (!chip->info->max_vid)
1370 1371
		return -EOPNOTSUPP;

1372
	mutex_lock(&chip->reg_lock);
1373

1374
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1375 1376 1377
	if (err)
		goto unlock;

1378
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1379
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1380 1381 1382 1383
		if (err)
			goto unlock;

		if (vid == pvid) {
1384
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1385 1386 1387 1388 1389
			if (err)
				goto unlock;
		}
	}

1390
unlock:
1391
	mutex_unlock(&chip->reg_lock);
1392 1393 1394 1395

	return err;
}

1396 1397 1398
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1399
{
1400
	struct mv88e6xxx_vtu_entry vlan;
1401
	struct mv88e6xxx_atu_entry entry;
1402 1403
	int err;

1404 1405
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1406
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1407
	else
1408
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1409 1410
	if (err)
		return err;
1411

1412 1413 1414 1415 1416
	entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1417 1418 1419
	if (err)
		return err;

1420 1421 1422 1423 1424 1425 1426
	/* Initialize a fresh ATU entry if it isn't found */
	if (entry.state == GLOBAL_ATU_DATA_STATE_UNUSED ||
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1427 1428
	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
1429 1430
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1431 1432
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
1433
		entry.portvec |= BIT(port);
1434
		entry.state = state;
1435 1436
	}

1437
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1438 1439
}

1440 1441 1442
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
1443 1444 1445 1446 1447 1448 1449
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1450 1451 1452
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
1453
{
V
Vivien Didelot 已提交
1454
	struct mv88e6xxx_chip *chip = ds->priv;
1455

1456
	mutex_lock(&chip->reg_lock);
1457 1458 1459
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
1460
	mutex_unlock(&chip->reg_lock);
1461 1462
}

1463 1464
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
1465
{
V
Vivien Didelot 已提交
1466
	struct mv88e6xxx_chip *chip = ds->priv;
1467
	int err;
1468

1469
	mutex_lock(&chip->reg_lock);
1470 1471
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
1472
	mutex_unlock(&chip->reg_lock);
1473

1474
	return err;
1475 1476
}

1477 1478 1479
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
1480
				      switchdev_obj_dump_cb_t *cb)
1481
{
1482
	struct mv88e6xxx_atu_entry addr;
1483 1484
	int err;

1485 1486
	addr.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	eth_broadcast_addr(addr.mac);
1487 1488

	do {
1489
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1490
		if (err)
1491
			return err;
1492 1493 1494 1495

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

1496
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1497 1498 1499 1500
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
1501

1502 1503 1504 1505
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
1506 1507
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
1508 1509 1510 1511
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
1512 1513 1514 1515 1516 1517 1518 1519 1520
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
1521 1522
		} else {
			return -EOPNOTSUPP;
1523
		}
1524 1525 1526 1527

		err = cb(obj);
		if (err)
			return err;
1528 1529 1530 1531 1532
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1533 1534
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
1535
				  switchdev_obj_dump_cb_t *cb)
1536
{
1537
	struct mv88e6xxx_vtu_entry vlan = {
1538
		.vid = chip->info->max_vid,
1539
	};
1540
	u16 fid;
1541 1542
	int err;

1543
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1544
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1545
	if (err)
1546
		return err;
1547

1548
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
1549
	if (err)
1550
		return err;
1551

1552
	/* Dump VLANs' Filtering Information Databases */
1553
	do {
1554
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1555
		if (err)
1556
			return err;
1557 1558 1559 1560

		if (!vlan.valid)
			break;

1561 1562
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
1563
		if (err)
1564
			return err;
1565
	} while (vlan.vid < chip->info->max_vid);
1566

1567 1568 1569 1570 1571
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
1572
				   switchdev_obj_dump_cb_t *cb)
1573
{
V
Vivien Didelot 已提交
1574
	struct mv88e6xxx_chip *chip = ds->priv;
1575 1576 1577 1578
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
1579
	mutex_unlock(&chip->reg_lock);
1580 1581 1582 1583

	return err;
}

1584 1585
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1586
{
1587
	struct dsa_switch *ds;
1588
	int port;
1589
	int dev;
1590
	int err;
1591

1592 1593 1594 1595
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1596
			if (err)
1597
				return err;
1598 1599 1600
		}
	}

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1630
	mutex_unlock(&chip->reg_lock);
1631

1632
	return err;
1633 1634
}

1635 1636
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1637
{
V
Vivien Didelot 已提交
1638
	struct mv88e6xxx_chip *chip = ds->priv;
1639

1640
	mutex_lock(&chip->reg_lock);
1641 1642 1643
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1644
	mutex_unlock(&chip->reg_lock);
1645 1646
}

1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1677 1678 1679 1680 1681 1682 1683 1684
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1698
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1699
{
1700
	int i, err;
1701

1702
	/* Set all ports to the Disabled state */
1703
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1704 1705
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
1706 1707
		if (err)
			return err;
1708 1709
	}

1710 1711 1712
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1713 1714
	usleep_range(2000, 4000);

1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1726
	mv88e6xxx_hardware_reset(chip);
1727

1728
	return mv88e6xxx_software_reset(chip);
1729 1730
}

1731 1732 1733
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
				   enum mv88e6xxx_frame_mode frame, u16 egress,
				   u16 etype)
1734 1735 1736
{
	int err;

1737 1738 1739 1740
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1741 1742 1743
	if (err)
		return err;

1744 1745 1746 1747 1748 1749 1750 1751
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1752 1753
}

1754
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1755
{
1756 1757 1758 1759
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
1760

1761 1762 1763 1764 1765 1766
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
				       PORT_CONTROL_EGRESS_UNMODIFIED,
				       PORT_ETH_TYPE_DEFAULT);
}
1767

1768 1769 1770 1771 1772 1773
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
				       PORT_CONTROL_EGRESS_ADD_TAG, ETH_P_EDSA);
}
1774

1775 1776 1777 1778
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1779

1780 1781
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1782

1783 1784 1785
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1786

1787 1788
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1789

1790
	return -EINVAL;
1791 1792
}

1793
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1794
{
1795
	bool message = dsa_is_dsa_port(chip->ds, port);
1796

1797
	return mv88e6xxx_port_set_message_port(chip, port, message);
1798
}
1799

1800
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1801
{
1802
	bool flood = port == dsa_upstream_port(chip->ds);
1803

1804 1805 1806 1807
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1808

1809
	return 0;
1810 1811
}

1812 1813 1814
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1815 1816
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1817

1818
	return 0;
1819 1820
}

1821
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1822
{
1823
	struct dsa_switch *ds = chip->ds;
1824
	int err;
1825
	u16 reg;
1826

1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1856
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
1857 1858
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
1859 1860 1861
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
1862

1863
	err = mv88e6xxx_setup_port_mode(chip, port);
1864 1865
	if (err)
		return err;
1866

1867
	err = mv88e6xxx_setup_egress_floods(chip, port);
1868 1869 1870
	if (err)
		return err;

1871 1872 1873
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1874
	 */
1875 1876 1877 1878 1879
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1880

1881
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1882
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1883 1884 1885
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1886
	 */
1887 1888 1889
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1890

1891 1892 1893 1894
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1895 1896
		if (err)
			return err;
1897 1898
	}

1899 1900 1901 1902 1903
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
					    PORT_CONTROL_2_8021Q_DISABLED);
	if (err)
		return err;

1904 1905 1906 1907 1908 1909
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

1910 1911 1912 1913 1914
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1915
	reg = 1 << port;
1916 1917
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1918
		reg = 0;
1919

1920 1921 1922
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
1923 1924

	/* Egress rate control 2: disable egress rate control. */
1925 1926 1927
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
1928

1929 1930
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
1931 1932
		if (err)
			return err;
1933
	}
1934

1935 1936 1937 1938 1939 1940
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1941 1942
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1943 1944
		if (err)
			return err;
1945
	}
1946

1947 1948
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1949 1950
		if (err)
			return err;
1951 1952
	}

1953 1954
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1955 1956
		if (err)
			return err;
1957 1958
	}

1959
	err = mv88e6xxx_setup_message_port(chip, port);
1960 1961
	if (err)
		return err;
1962

1963
	/* Port based VLAN map: give each port the same default address
1964 1965
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1966
	 */
1967
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1968 1969
	if (err)
		return err;
1970

1971
	err = mv88e6xxx_port_vlan_map(chip, port);
1972 1973
	if (err)
		return err;
1974 1975 1976 1977

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1978
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
1979 1980
}

1981 1982 1983 1984
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1985
	int err;
1986 1987

	mutex_lock(&chip->reg_lock);
1988
	err = mv88e6xxx_serdes_power(chip, port, true);
1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
2000 2001
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
2002 2003 2004
	mutex_unlock(&chip->reg_lock);
}

2005
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2006 2007 2008
{
	int err;

2009
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2010 2011 2012
	if (err)
		return err;

2013
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2014 2015 2016
	if (err)
		return err;

2017 2018 2019 2020 2021
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2022 2023
}

2024 2025 2026
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2027
	struct mv88e6xxx_chip *chip = ds->priv;
2028 2029 2030
	int err;

	mutex_lock(&chip->reg_lock);
2031
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
2032 2033 2034 2035 2036
	mutex_unlock(&chip->reg_lock);

	return err;
}

2037
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2038
{
2039
	struct dsa_switch *ds = chip->ds;
2040
	u32 upstream_port = dsa_upstream_port(ds);
2041
	int err;
2042

2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2054

2055
	/* Disable remote management, and set the switch's DSA device number. */
2056 2057 2058
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2059 2060 2061
	if (err)
		return err;

2062
	/* Configure the IP ToS mapping registers. */
2063
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2064
	if (err)
2065
		return err;
2066
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2067
	if (err)
2068
		return err;
2069
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2070
	if (err)
2071
		return err;
2072
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2073
	if (err)
2074
		return err;
2075
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2076
	if (err)
2077
		return err;
2078
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2079
	if (err)
2080
		return err;
2081
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2082
	if (err)
2083
		return err;
2084
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2085
	if (err)
2086
		return err;
2087 2088

	/* Configure the IEEE 802.1p priority mapping register. */
2089
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2090
	if (err)
2091
		return err;
2092

2093 2094 2095 2096 2097
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2098
	/* Clear the statistics counters for all ports */
2099 2100
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2101 2102 2103 2104
	if (err)
		return err;

	/* Wait for the flush to complete. */
2105
	err = mv88e6xxx_g1_stats_wait(chip);
2106 2107 2108 2109 2110 2111
	if (err)
		return err;

	return 0;
}

2112
static int mv88e6xxx_setup(struct dsa_switch *ds)
2113
{
V
Vivien Didelot 已提交
2114
	struct mv88e6xxx_chip *chip = ds->priv;
2115
	int err;
2116 2117
	int i;

2118
	chip->ds = ds;
2119
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2120

2121
	mutex_lock(&chip->reg_lock);
2122

2123
	/* Setup Switch Port Registers */
2124
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2125 2126 2127 2128 2129 2130 2131
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2132 2133 2134
	if (err)
		goto unlock;

2135 2136 2137
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2138 2139 2140
		if (err)
			goto unlock;
	}
2141

2142 2143 2144 2145
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2146 2147 2148 2149
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2150 2151 2152 2153
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2154 2155 2156 2157
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2169
unlock:
2170
	mutex_unlock(&chip->reg_lock);
2171

2172
	return err;
2173 2174
}

2175 2176
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2177
	struct mv88e6xxx_chip *chip = ds->priv;
2178 2179
	int err;

2180 2181
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2182

2183 2184
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2185 2186 2187 2188 2189
	mutex_unlock(&chip->reg_lock);

	return err;
}

2190
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2191
{
2192 2193
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2194 2195
	u16 val;
	int err;
2196

2197 2198 2199
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2200
	mutex_lock(&chip->reg_lock);
2201
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2202
	mutex_unlock(&chip->reg_lock);
2203

2204 2205 2206 2207 2208 2209 2210 2211
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
			val |= PORT_SWITCH_ID_PROD_NUM_6390;
	}

2212
	return err ? err : val;
2213 2214
}

2215
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2216
{
2217 2218
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2219
	int err;
2220

2221 2222 2223
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2224
	mutex_lock(&chip->reg_lock);
2225
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2226
	mutex_unlock(&chip->reg_lock);
2227 2228

	return err;
2229 2230
}

2231
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2232 2233
				   struct device_node *np,
				   bool external)
2234 2235
{
	static int index;
2236
	struct mv88e6xxx_mdio_bus *mdio_bus;
2237 2238 2239
	struct mii_bus *bus;
	int err;

2240
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2241 2242 2243
	if (!bus)
		return -ENOMEM;

2244
	mdio_bus = bus->priv;
2245
	mdio_bus->bus = bus;
2246
	mdio_bus->chip = chip;
2247 2248
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2249

2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2260
	bus->parent = chip->dev;
2261

2262 2263
	if (np)
		err = of_mdiobus_register(bus, np);
2264 2265 2266
	else
		err = mdiobus_register(bus);
	if (err) {
2267
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2268
		return err;
2269
	}
2270 2271 2272 2273 2274

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2275 2276

	return 0;
2277
}
2278

2279 2280 2281 2282 2283
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2284

2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2315 2316
}

2317
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2318 2319

{
2320 2321
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2322

2323 2324
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2325

2326 2327
		mdiobus_unregister(bus);
	}
2328 2329
}

2330 2331
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2332
	struct mv88e6xxx_chip *chip = ds->priv;
2333 2334 2335 2336 2337 2338 2339

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2340
	struct mv88e6xxx_chip *chip = ds->priv;
2341 2342
	int err;

2343 2344
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2345

2346 2347
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2361
	struct mv88e6xxx_chip *chip = ds->priv;
2362 2363
	int err;

2364 2365 2366
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2367 2368 2369 2370
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2371
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2372 2373 2374 2375 2376
	mutex_unlock(&chip->reg_lock);

	return err;
}

2377
static const struct mv88e6xxx_ops mv88e6085_ops = {
2378
	/* MV88E6XXX_FAMILY_6097 */
2379
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2380 2381
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2382
	.port_set_link = mv88e6xxx_port_set_link,
2383
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2384
	.port_set_speed = mv88e6185_port_set_speed,
2385
	.port_tag_remap = mv88e6095_port_tag_remap,
2386
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2387
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2388
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2389
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2390
	.port_pause_config = mv88e6097_port_pause_config,
2391
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2392
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2393
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2394 2395
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2396
	.stats_get_stats = mv88e6095_stats_get_stats,
2397 2398
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2399
	.watchdog_ops = &mv88e6097_watchdog_ops,
2400
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2401 2402
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2403
	.reset = mv88e6185_g1_reset,
2404
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2405
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2406 2407 2408
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2409
	/* MV88E6XXX_FAMILY_6095 */
2410
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2411 2412
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2413
	.port_set_link = mv88e6xxx_port_set_link,
2414
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2415
	.port_set_speed = mv88e6185_port_set_speed,
2416
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2417
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2418
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2419
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2420 2421
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2422
	.stats_get_stats = mv88e6095_stats_get_stats,
2423
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2424 2425
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2426
	.reset = mv88e6185_g1_reset,
2427
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2428
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2429 2430
};

2431
static const struct mv88e6xxx_ops mv88e6097_ops = {
2432
	/* MV88E6XXX_FAMILY_6097 */
2433 2434 2435 2436 2437 2438
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2439
	.port_tag_remap = mv88e6095_port_tag_remap,
2440
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2441
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2442
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2443
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2444
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2445
	.port_pause_config = mv88e6097_port_pause_config,
2446
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2447
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2448 2449 2450 2451
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2452 2453
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2454
	.watchdog_ops = &mv88e6097_watchdog_ops,
2455
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2456
	.reset = mv88e6352_g1_reset,
2457
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2458
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2459 2460
};

2461
static const struct mv88e6xxx_ops mv88e6123_ops = {
2462
	/* MV88E6XXX_FAMILY_6165 */
2463
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2464 2465
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2466
	.port_set_link = mv88e6xxx_port_set_link,
2467
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2468
	.port_set_speed = mv88e6185_port_set_speed,
2469
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2470
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2471
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2472
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2473
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2474 2475
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2476
	.stats_get_stats = mv88e6095_stats_get_stats,
2477 2478
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2479
	.watchdog_ops = &mv88e6097_watchdog_ops,
2480
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2481
	.reset = mv88e6352_g1_reset,
2482
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2483
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2484 2485 2486
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2487
	/* MV88E6XXX_FAMILY_6185 */
2488
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2489 2490
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2491
	.port_set_link = mv88e6xxx_port_set_link,
2492
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2493
	.port_set_speed = mv88e6185_port_set_speed,
2494
	.port_tag_remap = mv88e6095_port_tag_remap,
2495
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2496
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2497
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2498
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2499
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2500
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2501
	.port_pause_config = mv88e6097_port_pause_config,
2502
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2503 2504
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2505
	.stats_get_stats = mv88e6095_stats_get_stats,
2506 2507
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2508
	.watchdog_ops = &mv88e6097_watchdog_ops,
2509
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2510 2511
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2512
	.reset = mv88e6185_g1_reset,
2513
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2514
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2515 2516
};

2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
2546
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2547
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2548 2549
};

2550
static const struct mv88e6xxx_ops mv88e6161_ops = {
2551
	/* MV88E6XXX_FAMILY_6165 */
2552
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2553 2554
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2555
	.port_set_link = mv88e6xxx_port_set_link,
2556
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2557
	.port_set_speed = mv88e6185_port_set_speed,
2558
	.port_tag_remap = mv88e6095_port_tag_remap,
2559
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2560
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2561
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2562
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2563
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2564
	.port_pause_config = mv88e6097_port_pause_config,
2565
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2566
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2567
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2568 2569
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2570
	.stats_get_stats = mv88e6095_stats_get_stats,
2571 2572
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2573
	.watchdog_ops = &mv88e6097_watchdog_ops,
2574
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2575
	.reset = mv88e6352_g1_reset,
2576
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2577
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2578 2579 2580
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2581
	/* MV88E6XXX_FAMILY_6165 */
2582
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2583 2584
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2585
	.port_set_link = mv88e6xxx_port_set_link,
2586
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2587
	.port_set_speed = mv88e6185_port_set_speed,
2588
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2589
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2590
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2591 2592
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2593
	.stats_get_stats = mv88e6095_stats_get_stats,
2594 2595
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2596
	.watchdog_ops = &mv88e6097_watchdog_ops,
2597
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2598
	.reset = mv88e6352_g1_reset,
2599
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2600
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2601 2602 2603
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2604
	/* MV88E6XXX_FAMILY_6351 */
2605
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2606 2607
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2608
	.port_set_link = mv88e6xxx_port_set_link,
2609
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2610
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2611
	.port_set_speed = mv88e6185_port_set_speed,
2612
	.port_tag_remap = mv88e6095_port_tag_remap,
2613
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2614
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2615
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2616
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2617
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2618
	.port_pause_config = mv88e6097_port_pause_config,
2619
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2620
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2621
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2622 2623
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2624
	.stats_get_stats = mv88e6095_stats_get_stats,
2625 2626
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2627
	.watchdog_ops = &mv88e6097_watchdog_ops,
2628
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2629
	.reset = mv88e6352_g1_reset,
2630
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2631
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2632 2633 2634
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2635
	/* MV88E6XXX_FAMILY_6352 */
2636 2637
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2638
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2639 2640
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2641
	.port_set_link = mv88e6xxx_port_set_link,
2642
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2643
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2644
	.port_set_speed = mv88e6352_port_set_speed,
2645
	.port_tag_remap = mv88e6095_port_tag_remap,
2646
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2647
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2648
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2649
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2650
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2651
	.port_pause_config = mv88e6097_port_pause_config,
2652
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2653
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2654
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2655 2656
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2657
	.stats_get_stats = mv88e6095_stats_get_stats,
2658 2659
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2660
	.watchdog_ops = &mv88e6097_watchdog_ops,
2661
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2662
	.reset = mv88e6352_g1_reset,
2663
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2664
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2665
	.serdes_power = mv88e6352_serdes_power,
2666 2667 2668
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2669
	/* MV88E6XXX_FAMILY_6351 */
2670
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2671 2672
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2673
	.port_set_link = mv88e6xxx_port_set_link,
2674
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2675
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2676
	.port_set_speed = mv88e6185_port_set_speed,
2677
	.port_tag_remap = mv88e6095_port_tag_remap,
2678
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2679
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2680
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2681
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2682
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2683
	.port_pause_config = mv88e6097_port_pause_config,
2684
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2685
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2686
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2687 2688
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2689
	.stats_get_stats = mv88e6095_stats_get_stats,
2690 2691
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2692
	.watchdog_ops = &mv88e6097_watchdog_ops,
2693
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2694
	.reset = mv88e6352_g1_reset,
2695
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2696
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2697 2698 2699
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2700
	/* MV88E6XXX_FAMILY_6352 */
2701 2702
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2703
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2704 2705
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2706
	.port_set_link = mv88e6xxx_port_set_link,
2707
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2708
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2709
	.port_set_speed = mv88e6352_port_set_speed,
2710
	.port_tag_remap = mv88e6095_port_tag_remap,
2711
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2712
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2713
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2714
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2715
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2716
	.port_pause_config = mv88e6097_port_pause_config,
2717
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2718
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2719
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2720 2721
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2722
	.stats_get_stats = mv88e6095_stats_get_stats,
2723 2724
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2725
	.watchdog_ops = &mv88e6097_watchdog_ops,
2726
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2727
	.reset = mv88e6352_g1_reset,
2728
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2729
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2730
	.serdes_power = mv88e6352_serdes_power,
2731 2732 2733
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2734
	/* MV88E6XXX_FAMILY_6185 */
2735
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2736 2737
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2738
	.port_set_link = mv88e6xxx_port_set_link,
2739
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2740
	.port_set_speed = mv88e6185_port_set_speed,
2741
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2742
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2743
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2744
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2745
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2746 2747
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2748
	.stats_get_stats = mv88e6095_stats_get_stats,
2749 2750
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2751
	.watchdog_ops = &mv88e6097_watchdog_ops,
2752
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2753 2754
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2755
	.reset = mv88e6185_g1_reset,
2756
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2757
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2758 2759
};

2760
static const struct mv88e6xxx_ops mv88e6190_ops = {
2761
	/* MV88E6XXX_FAMILY_6390 */
2762 2763
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2764 2765 2766 2767 2768 2769 2770
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2771
	.port_tag_remap = mv88e6390_port_tag_remap,
2772
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2773
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2774
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2775
	.port_pause_config = mv88e6390_port_pause_config,
2776
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2777
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2778
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2779
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2780 2781
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2782
	.stats_get_stats = mv88e6390_stats_get_stats,
2783 2784
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2785
	.watchdog_ops = &mv88e6390_watchdog_ops,
2786
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2787
	.reset = mv88e6352_g1_reset,
2788 2789
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2790
	.serdes_power = mv88e6390_serdes_power,
2791 2792 2793
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2794
	/* MV88E6XXX_FAMILY_6390 */
2795 2796
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2797 2798 2799 2800 2801 2802 2803
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2804
	.port_tag_remap = mv88e6390_port_tag_remap,
2805
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2806
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2807
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2808
	.port_pause_config = mv88e6390_port_pause_config,
2809
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2810
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2811
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2812
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2813 2814
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2815
	.stats_get_stats = mv88e6390_stats_get_stats,
2816 2817
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2818
	.watchdog_ops = &mv88e6390_watchdog_ops,
2819
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2820
	.reset = mv88e6352_g1_reset,
2821 2822
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2823
	.serdes_power = mv88e6390_serdes_power,
2824 2825 2826
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2827
	/* MV88E6XXX_FAMILY_6390 */
2828 2829
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2830 2831 2832 2833 2834 2835 2836
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2837
	.port_tag_remap = mv88e6390_port_tag_remap,
2838
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2839
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2840
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2841
	.port_pause_config = mv88e6390_port_pause_config,
2842
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2843
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2844
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2845
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2846 2847
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2848
	.stats_get_stats = mv88e6390_stats_get_stats,
2849 2850
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2851
	.watchdog_ops = &mv88e6390_watchdog_ops,
2852
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2853
	.reset = mv88e6352_g1_reset,
2854 2855
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2856
	.serdes_power = mv88e6390_serdes_power,
2857 2858
};

2859
static const struct mv88e6xxx_ops mv88e6240_ops = {
2860
	/* MV88E6XXX_FAMILY_6352 */
2861 2862
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2863
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2864 2865
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2866
	.port_set_link = mv88e6xxx_port_set_link,
2867
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2868
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2869
	.port_set_speed = mv88e6352_port_set_speed,
2870
	.port_tag_remap = mv88e6095_port_tag_remap,
2871
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2872
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2873
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2874
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2875
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2876
	.port_pause_config = mv88e6097_port_pause_config,
2877
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2878
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2879
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2880 2881
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2882
	.stats_get_stats = mv88e6095_stats_get_stats,
2883 2884
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2885
	.watchdog_ops = &mv88e6097_watchdog_ops,
2886
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2887
	.reset = mv88e6352_g1_reset,
2888
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2889
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2890
	.serdes_power = mv88e6352_serdes_power,
2891 2892
};

2893
static const struct mv88e6xxx_ops mv88e6290_ops = {
2894
	/* MV88E6XXX_FAMILY_6390 */
2895 2896
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2897 2898 2899 2900 2901 2902 2903
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2904
	.port_tag_remap = mv88e6390_port_tag_remap,
2905
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2906
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2907
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2908
	.port_pause_config = mv88e6390_port_pause_config,
2909
	.port_set_cmode = mv88e6390x_port_set_cmode,
2910
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2911
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2912
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2913
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2914 2915
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2916
	.stats_get_stats = mv88e6390_stats_get_stats,
2917 2918
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
2919
	.watchdog_ops = &mv88e6390_watchdog_ops,
2920
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2921
	.reset = mv88e6352_g1_reset,
2922 2923
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2924
	.serdes_power = mv88e6390_serdes_power,
2925 2926
};

2927
static const struct mv88e6xxx_ops mv88e6320_ops = {
2928
	/* MV88E6XXX_FAMILY_6320 */
2929 2930
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2931
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2932 2933
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2934
	.port_set_link = mv88e6xxx_port_set_link,
2935
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2936
	.port_set_speed = mv88e6185_port_set_speed,
2937
	.port_tag_remap = mv88e6095_port_tag_remap,
2938
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2939
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2940
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2941
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2942
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2943
	.port_pause_config = mv88e6097_port_pause_config,
2944
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2945
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2946
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2947 2948
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2949
	.stats_get_stats = mv88e6320_stats_get_stats,
2950 2951
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2952
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
2953
	.reset = mv88e6352_g1_reset,
2954
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2955
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2956 2957 2958
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2959
	/* MV88E6XXX_FAMILY_6321 */
2960 2961
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2962
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2963 2964
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2965
	.port_set_link = mv88e6xxx_port_set_link,
2966
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2967
	.port_set_speed = mv88e6185_port_set_speed,
2968
	.port_tag_remap = mv88e6095_port_tag_remap,
2969
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2970
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2971
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2972
	.port_jumbo_config = mv88e6165_port_jumbo_config,
2973
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2974
	.port_pause_config = mv88e6097_port_pause_config,
2975
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2976
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2977
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2978 2979
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2980
	.stats_get_stats = mv88e6320_stats_get_stats,
2981 2982
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
2983
	.reset = mv88e6352_g1_reset,
2984
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2985
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2986 2987
};

2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
	.port_jumbo_config = mv88e6165_port_jumbo_config,
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
	.port_pause_config = mv88e6097_port_pause_config,
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
	.reset = mv88e6352_g1_reset,
3017
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3018
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3019 3020
};

3021
static const struct mv88e6xxx_ops mv88e6350_ops = {
3022
	/* MV88E6XXX_FAMILY_6351 */
3023
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3024 3025
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3026
	.port_set_link = mv88e6xxx_port_set_link,
3027
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3028
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3029
	.port_set_speed = mv88e6185_port_set_speed,
3030
	.port_tag_remap = mv88e6095_port_tag_remap,
3031
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3032
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3033
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3034
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3035
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3036
	.port_pause_config = mv88e6097_port_pause_config,
3037
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3038
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3039
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3040 3041
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3042
	.stats_get_stats = mv88e6095_stats_get_stats,
3043 3044
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3045
	.watchdog_ops = &mv88e6097_watchdog_ops,
3046
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3047
	.reset = mv88e6352_g1_reset,
3048
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3049
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3050 3051 3052
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3053
	/* MV88E6XXX_FAMILY_6351 */
3054
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3055 3056
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3057
	.port_set_link = mv88e6xxx_port_set_link,
3058
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3059
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3060
	.port_set_speed = mv88e6185_port_set_speed,
3061
	.port_tag_remap = mv88e6095_port_tag_remap,
3062
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3063
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3064
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3065
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3066
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3067
	.port_pause_config = mv88e6097_port_pause_config,
3068
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3069
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3070
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3071 3072
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3073
	.stats_get_stats = mv88e6095_stats_get_stats,
3074 3075
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3076
	.watchdog_ops = &mv88e6097_watchdog_ops,
3077
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3078
	.reset = mv88e6352_g1_reset,
3079
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3080
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3081 3082 3083
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3084
	/* MV88E6XXX_FAMILY_6352 */
3085 3086
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3087
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3088 3089
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3090
	.port_set_link = mv88e6xxx_port_set_link,
3091
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3092
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3093
	.port_set_speed = mv88e6352_port_set_speed,
3094
	.port_tag_remap = mv88e6095_port_tag_remap,
3095
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3096
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3097
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3098
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3099
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3100
	.port_pause_config = mv88e6097_port_pause_config,
3101
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3102
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3103
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3104 3105
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3106
	.stats_get_stats = mv88e6095_stats_get_stats,
3107 3108
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3109
	.watchdog_ops = &mv88e6097_watchdog_ops,
3110
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3111
	.reset = mv88e6352_g1_reset,
3112
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3113
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3114
	.serdes_power = mv88e6352_serdes_power,
3115 3116
};

3117
static const struct mv88e6xxx_ops mv88e6390_ops = {
3118
	/* MV88E6XXX_FAMILY_6390 */
3119 3120
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3121 3122 3123 3124 3125 3126 3127
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3128
	.port_tag_remap = mv88e6390_port_tag_remap,
3129
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3130
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3131
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3132
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3133
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3134
	.port_pause_config = mv88e6390_port_pause_config,
3135
	.port_set_cmode = mv88e6390x_port_set_cmode,
3136
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3137
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3138
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3139
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3140 3141
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3142
	.stats_get_stats = mv88e6390_stats_get_stats,
3143 3144
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3145
	.watchdog_ops = &mv88e6390_watchdog_ops,
3146
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3147
	.reset = mv88e6352_g1_reset,
3148 3149
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3150
	.serdes_power = mv88e6390_serdes_power,
3151 3152 3153
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3154
	/* MV88E6XXX_FAMILY_6390 */
3155 3156
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3157 3158 3159 3160 3161 3162 3163
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3164
	.port_tag_remap = mv88e6390_port_tag_remap,
3165
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3166
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3167
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3168
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3169
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3170
	.port_pause_config = mv88e6390_port_pause_config,
3171
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3172
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3173
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3174
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3175 3176
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3177
	.stats_get_stats = mv88e6390_stats_get_stats,
3178 3179
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3180
	.watchdog_ops = &mv88e6390_watchdog_ops,
3181
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3182
	.reset = mv88e6352_g1_reset,
3183 3184
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3185
	.serdes_power = mv88e6390_serdes_power,
3186 3187
};

3188 3189 3190 3191 3192 3193 3194
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3195
		.max_vid = 4095,
3196
		.port_base_addr = 0x10,
3197
		.global1_addr = 0x1b,
3198
		.age_time_coeff = 15000,
3199
		.g1_irqs = 8,
3200
		.atu_move_port_mask = 0xf,
3201
		.pvt = true,
3202
		.tag_protocol = DSA_TAG_PROTO_DSA,
3203
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3204
		.ops = &mv88e6085_ops,
3205 3206 3207 3208 3209 3210 3211 3212
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3213
		.max_vid = 4095,
3214
		.port_base_addr = 0x10,
3215
		.global1_addr = 0x1b,
3216
		.age_time_coeff = 15000,
3217
		.g1_irqs = 8,
3218
		.atu_move_port_mask = 0xf,
3219
		.tag_protocol = DSA_TAG_PROTO_DSA,
3220
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3221
		.ops = &mv88e6095_ops,
3222 3223
	},

3224 3225 3226 3227 3228 3229
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3230
		.max_vid = 4095,
3231 3232 3233
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3234
		.g1_irqs = 8,
3235
		.atu_move_port_mask = 0xf,
3236
		.pvt = true,
3237
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3238 3239 3240 3241
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3242 3243 3244 3245 3246 3247
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3248
		.max_vid = 4095,
3249
		.port_base_addr = 0x10,
3250
		.global1_addr = 0x1b,
3251
		.age_time_coeff = 15000,
3252
		.g1_irqs = 9,
3253
		.atu_move_port_mask = 0xf,
3254
		.pvt = true,
3255
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3256
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3257
		.ops = &mv88e6123_ops,
3258 3259 3260 3261 3262 3263 3264 3265
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3266
		.max_vid = 4095,
3267
		.port_base_addr = 0x10,
3268
		.global1_addr = 0x1b,
3269
		.age_time_coeff = 15000,
3270
		.g1_irqs = 9,
3271
		.atu_move_port_mask = 0xf,
3272
		.tag_protocol = DSA_TAG_PROTO_DSA,
3273
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3274
		.ops = &mv88e6131_ops,
3275 3276
	},

3277 3278 3279 3280 3281 3282
	[MV88E6141] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6141,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3283
		.max_vid = 4095,
3284 3285 3286 3287
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3288
		.pvt = true,
3289 3290 3291 3292 3293
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6141_ops,
	},

3294 3295 3296 3297 3298 3299
	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3300
		.max_vid = 4095,
3301
		.port_base_addr = 0x10,
3302
		.global1_addr = 0x1b,
3303
		.age_time_coeff = 15000,
3304
		.g1_irqs = 9,
3305
		.atu_move_port_mask = 0xf,
3306
		.pvt = true,
3307
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3308
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3309
		.ops = &mv88e6161_ops,
3310 3311 3312 3313 3314 3315 3316 3317
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3318
		.max_vid = 4095,
3319
		.port_base_addr = 0x10,
3320
		.global1_addr = 0x1b,
3321
		.age_time_coeff = 15000,
3322
		.g1_irqs = 9,
3323
		.atu_move_port_mask = 0xf,
3324
		.pvt = true,
3325
		.tag_protocol = DSA_TAG_PROTO_DSA,
3326
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3327
		.ops = &mv88e6165_ops,
3328 3329 3330 3331 3332 3333 3334 3335
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3336
		.max_vid = 4095,
3337
		.port_base_addr = 0x10,
3338
		.global1_addr = 0x1b,
3339
		.age_time_coeff = 15000,
3340
		.g1_irqs = 9,
3341
		.atu_move_port_mask = 0xf,
3342
		.pvt = true,
3343
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3344
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3345
		.ops = &mv88e6171_ops,
3346 3347 3348 3349 3350 3351 3352 3353
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3354
		.max_vid = 4095,
3355
		.port_base_addr = 0x10,
3356
		.global1_addr = 0x1b,
3357
		.age_time_coeff = 15000,
3358
		.g1_irqs = 9,
3359
		.atu_move_port_mask = 0xf,
3360
		.pvt = true,
3361
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3362
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3363
		.ops = &mv88e6172_ops,
3364 3365 3366 3367 3368 3369 3370 3371
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3372
		.max_vid = 4095,
3373
		.port_base_addr = 0x10,
3374
		.global1_addr = 0x1b,
3375
		.age_time_coeff = 15000,
3376
		.g1_irqs = 9,
3377
		.atu_move_port_mask = 0xf,
3378
		.pvt = true,
3379
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3380
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3381
		.ops = &mv88e6175_ops,
3382 3383 3384 3385 3386 3387 3388 3389
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3390
		.max_vid = 4095,
3391
		.port_base_addr = 0x10,
3392
		.global1_addr = 0x1b,
3393
		.age_time_coeff = 15000,
3394
		.g1_irqs = 9,
3395
		.atu_move_port_mask = 0xf,
3396
		.pvt = true,
3397
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3398
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3399
		.ops = &mv88e6176_ops,
3400 3401 3402 3403 3404 3405 3406 3407
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3408
		.max_vid = 4095,
3409
		.port_base_addr = 0x10,
3410
		.global1_addr = 0x1b,
3411
		.age_time_coeff = 15000,
3412
		.g1_irqs = 8,
3413
		.atu_move_port_mask = 0xf,
3414
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3415
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3416
		.ops = &mv88e6185_ops,
3417 3418
	},

3419 3420 3421 3422 3423 3424
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3425
		.max_vid = 8191,
3426 3427
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3428
		.tag_protocol = DSA_TAG_PROTO_DSA,
3429
		.age_time_coeff = 3750,
3430
		.g1_irqs = 9,
3431
		.pvt = true,
3432
		.atu_move_port_mask = 0x1f,
3433 3434 3435 3436 3437 3438 3439 3440 3441 3442
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3443
		.max_vid = 8191,
3444 3445
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3446
		.age_time_coeff = 3750,
3447
		.g1_irqs = 9,
3448
		.atu_move_port_mask = 0x1f,
3449
		.pvt = true,
3450
		.tag_protocol = DSA_TAG_PROTO_DSA,
3451 3452 3453 3454 3455 3456 3457 3458 3459 3460
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3461
		.max_vid = 8191,
3462 3463
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3464
		.age_time_coeff = 3750,
3465
		.g1_irqs = 9,
3466
		.atu_move_port_mask = 0x1f,
3467
		.pvt = true,
3468
		.tag_protocol = DSA_TAG_PROTO_DSA,
3469
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
3470
		.ops = &mv88e6191_ops,
3471 3472
	},

3473 3474 3475 3476 3477 3478
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3479
		.max_vid = 4095,
3480
		.port_base_addr = 0x10,
3481
		.global1_addr = 0x1b,
3482
		.age_time_coeff = 15000,
3483
		.g1_irqs = 9,
3484
		.atu_move_port_mask = 0xf,
3485
		.pvt = true,
3486
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3487
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3488
		.ops = &mv88e6240_ops,
3489 3490
	},

3491 3492 3493 3494 3495 3496
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3497
		.max_vid = 8191,
3498 3499
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3500
		.age_time_coeff = 3750,
3501
		.g1_irqs = 9,
3502
		.atu_move_port_mask = 0x1f,
3503
		.pvt = true,
3504
		.tag_protocol = DSA_TAG_PROTO_DSA,
3505 3506 3507 3508
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

3509 3510 3511 3512 3513 3514
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3515
		.max_vid = 4095,
3516
		.port_base_addr = 0x10,
3517
		.global1_addr = 0x1b,
3518
		.age_time_coeff = 15000,
3519
		.g1_irqs = 8,
3520
		.atu_move_port_mask = 0xf,
3521
		.pvt = true,
3522
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3523
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3524
		.ops = &mv88e6320_ops,
3525 3526 3527 3528 3529 3530 3531 3532
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3533
		.max_vid = 4095,
3534
		.port_base_addr = 0x10,
3535
		.global1_addr = 0x1b,
3536
		.age_time_coeff = 15000,
3537
		.g1_irqs = 8,
3538
		.atu_move_port_mask = 0xf,
3539
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3540
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
3541
		.ops = &mv88e6321_ops,
3542 3543
	},

3544 3545 3546 3547 3548 3549
	[MV88E6341] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6341,
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3550
		.max_vid = 4095,
3551 3552 3553
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 3750,
3554
		.atu_move_port_mask = 0x1f,
3555
		.pvt = true,
3556 3557 3558 3559 3560
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.flags = MV88E6XXX_FLAGS_FAMILY_6341,
		.ops = &mv88e6341_ops,
	},

3561 3562 3563 3564 3565 3566
	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3567
		.max_vid = 4095,
3568
		.port_base_addr = 0x10,
3569
		.global1_addr = 0x1b,
3570
		.age_time_coeff = 15000,
3571
		.g1_irqs = 9,
3572
		.atu_move_port_mask = 0xf,
3573
		.pvt = true,
3574
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3575
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3576
		.ops = &mv88e6350_ops,
3577 3578 3579 3580 3581 3582 3583 3584
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3585
		.max_vid = 4095,
3586
		.port_base_addr = 0x10,
3587
		.global1_addr = 0x1b,
3588
		.age_time_coeff = 15000,
3589
		.g1_irqs = 9,
3590
		.atu_move_port_mask = 0xf,
3591
		.pvt = true,
3592
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3593
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3594
		.ops = &mv88e6351_ops,
3595 3596 3597 3598 3599 3600 3601 3602
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3603
		.max_vid = 4095,
3604
		.port_base_addr = 0x10,
3605
		.global1_addr = 0x1b,
3606
		.age_time_coeff = 15000,
3607
		.g1_irqs = 9,
3608
		.atu_move_port_mask = 0xf,
3609
		.pvt = true,
3610
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3611
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3612
		.ops = &mv88e6352_ops,
3613
	},
3614 3615 3616 3617 3618 3619
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3620
		.max_vid = 8191,
3621 3622
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3623
		.age_time_coeff = 3750,
3624
		.g1_irqs = 9,
3625
		.atu_move_port_mask = 0x1f,
3626
		.pvt = true,
3627
		.tag_protocol = DSA_TAG_PROTO_DSA,
3628 3629 3630 3631 3632 3633 3634 3635 3636
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3637
		.max_vid = 8191,
3638 3639
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3640
		.age_time_coeff = 3750,
3641
		.g1_irqs = 9,
3642
		.atu_move_port_mask = 0x1f,
3643
		.pvt = true,
3644
		.tag_protocol = DSA_TAG_PROTO_DSA,
3645 3646 3647
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
3648 3649
};

3650
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3651
{
3652
	int i;
3653

3654 3655 3656
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3657 3658 3659 3660

	return NULL;
}

3661
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3662 3663
{
	const struct mv88e6xxx_info *info;
3664 3665 3666
	unsigned int prod_num, rev;
	u16 id;
	int err;
3667

3668 3669 3670 3671 3672
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3673 3674 3675 3676 3677 3678 3679 3680

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3681
	/* Update the compatible info with the probed one */
3682
	chip->info = info;
3683

3684 3685 3686 3687
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3688 3689
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3690 3691 3692 3693

	return 0;
}

3694
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3695
{
3696
	struct mv88e6xxx_chip *chip;
3697

3698 3699
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3700 3701
		return NULL;

3702
	chip->dev = dev;
3703

3704
	mutex_init(&chip->reg_lock);
3705
	INIT_LIST_HEAD(&chip->mdios);
3706

3707
	return chip;
3708 3709
}

3710
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3711 3712
			      struct mii_bus *bus, int sw_addr)
{
3713
	if (sw_addr == 0)
3714
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3715
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
3716
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3717 3718 3719
	else
		return -EINVAL;

3720 3721
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3722 3723 3724 3725

	return 0;
}

3726 3727
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3728
	struct mv88e6xxx_chip *chip = ds->priv;
3729

3730
	return chip->info->tag_protocol;
3731 3732
}

3733 3734 3735
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3736
{
3737
	struct mv88e6xxx_chip *chip;
3738
	struct mii_bus *bus;
3739
	int err;
3740

3741
	bus = dsa_host_dev_to_mii_bus(host_dev);
3742 3743 3744
	if (!bus)
		return NULL;

3745 3746
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3747 3748
		return NULL;

3749
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3750
	chip->info = &mv88e6xxx_table[MV88E6085];
3751

3752
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3753 3754 3755
	if (err)
		goto free;

3756
	err = mv88e6xxx_detect(chip);
3757
	if (err)
3758
		goto free;
3759

3760 3761 3762 3763 3764 3765
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3766 3767
	mv88e6xxx_phy_init(chip);

3768
	err = mv88e6xxx_mdios_register(chip, NULL);
3769
	if (err)
3770
		goto free;
3771

3772
	*priv = chip;
3773

3774
	return chip->info->name;
3775
free:
3776
	devm_kfree(dsa_dev, chip);
3777 3778

	return NULL;
3779 3780
}

3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3796
	struct mv88e6xxx_chip *chip = ds->priv;
3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3808
	struct mv88e6xxx_chip *chip = ds->priv;
3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
3821
				   switchdev_obj_dump_cb_t *cb)
3822
{
V
Vivien Didelot 已提交
3823
	struct mv88e6xxx_chip *chip = ds->priv;
3824 3825 3826 3827 3828 3829 3830 3831 3832
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

3833
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3834
	.probe			= mv88e6xxx_drv_probe,
3835
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3836 3837 3838 3839 3840 3841
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3842 3843
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
3844 3845
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
3846
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3847 3848 3849 3850
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3851
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3852 3853 3854
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3855
	.port_fast_age		= mv88e6xxx_port_fast_age,
3856 3857 3858 3859 3860 3861 3862 3863 3864
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3865 3866 3867 3868
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
3869 3870
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3871 3872
};

3873 3874 3875 3876
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3877
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3878
{
3879
	struct device *dev = chip->dev;
3880 3881
	struct dsa_switch *ds;

3882
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3883 3884 3885
	if (!ds)
		return -ENOMEM;

3886
	ds->priv = chip;
3887
	ds->ops = &mv88e6xxx_switch_ops;
3888 3889
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3890 3891 3892

	dev_set_drvdata(dev, ds);

3893
	return dsa_register_switch(ds);
3894 3895
}

3896
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3897
{
3898
	dsa_unregister_switch(chip->ds);
3899 3900
}

3901
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3902
{
3903
	struct device *dev = &mdiodev->dev;
3904
	struct device_node *np = dev->of_node;
3905
	const struct mv88e6xxx_info *compat_info;
3906
	struct mv88e6xxx_chip *chip;
3907
	u32 eeprom_len;
3908
	int err;
3909

3910 3911 3912 3913
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3914 3915
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3916 3917
		return -ENOMEM;

3918
	chip->info = compat_info;
3919

3920
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3921 3922
	if (err)
		return err;
3923

3924 3925 3926 3927
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3928
	err = mv88e6xxx_detect(chip);
3929 3930
	if (err)
		return err;
3931

3932 3933
	mv88e6xxx_phy_init(chip);

3934
	if (chip->info->ops->get_eeprom &&
3935
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3936
		chip->eeprom_len = eeprom_len;
3937

3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3969
	err = mv88e6xxx_mdios_register(chip, np);
3970
	if (err)
3971
		goto out_g2_irq;
3972

3973
	err = mv88e6xxx_register_switch(chip);
3974 3975
	if (err)
		goto out_mdio;
3976

3977
	return 0;
3978 3979

out_mdio:
3980
	mv88e6xxx_mdios_unregister(chip);
3981
out_g2_irq:
3982
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
3983 3984
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3985 3986
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3987
		mv88e6xxx_g1_irq_free(chip);
3988 3989
		mutex_unlock(&chip->reg_lock);
	}
3990 3991
out:
	return err;
3992
}
3993 3994 3995 3996

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3997
	struct mv88e6xxx_chip *chip = ds->priv;
3998

3999
	mv88e6xxx_phy_destroy(chip);
4000
	mv88e6xxx_unregister_switch(chip);
4001
	mv88e6xxx_mdios_unregister(chip);
4002

4003 4004 4005 4006 4007
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4008 4009 4010
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4011 4012 4013 4014
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4015 4016 4017 4018
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4019 4020 4021 4022 4023 4024 4025 4026 4027 4028 4029 4030 4031 4032 4033 4034
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4035
	register_switch_driver(&mv88e6xxx_switch_drv);
4036 4037
	return mdio_driver_register(&mv88e6xxx_driver);
}
4038 4039 4040 4041
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4042
	mdio_driver_unregister(&mv88e6xxx_driver);
4043
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4044 4045
}
module_exit(mv88e6xxx_cleanup);
4046 4047 4048 4049

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");