chip.c 119.5 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7 8
 * Copyright (c) 2015 CMC Electronics, Inc.
 *	Added support for VLAN Table Unit operations
 *
9 10
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35
#include <net/switchdev.h>
36

37
#include "mv88e6xxx.h"
38
#include "global1.h"
39
#include "global2.h"
40
#include "port.h"
41

42
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
43
{
44 45
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
46 47 48 49
		dump_stack();
	}
}

50 51 52 53 54 55 56 57 58 59
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
60
 */
61

62
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
63 64
			      int addr, int reg, u16 *val)
{
65
	if (!chip->smi_ops)
66 67
		return -EOPNOTSUPP;

68
	return chip->smi_ops->read(chip, addr, reg, val);
69 70
}

71
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
72 73
			       int addr, int reg, u16 val)
{
74
	if (!chip->smi_ops)
75 76
		return -EOPNOTSUPP;

77
	return chip->smi_ops->write(chip, addr, reg, val);
78 79
}

80
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
81 82 83 84
					  int addr, int reg, u16 *val)
{
	int ret;

85
	ret = mdiobus_read_nested(chip->bus, addr, reg);
86 87 88 89 90 91 92 93
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

94
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
95 96 97 98
					   int addr, int reg, u16 val)
{
	int ret;

99
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
100 101 102 103 104 105
	if (ret < 0)
		return ret;

	return 0;
}

106
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
107 108 109 110
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

111
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
112 113 114 115 116
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
117
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
118 119 120
		if (ret < 0)
			return ret;

121
		if ((ret & SMI_CMD_BUSY) == 0)
122 123 124 125 126 127
			return 0;
	}

	return -ETIMEDOUT;
}

128
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
129
					 int addr, int reg, u16 *val)
130 131 132
{
	int ret;

133
	/* Wait for the bus to become free. */
134
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
135 136 137
	if (ret < 0)
		return ret;

138
	/* Transmit the read command. */
139
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
140
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
141 142 143
	if (ret < 0)
		return ret;

144
	/* Wait for the read command to complete. */
145
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
146 147 148
	if (ret < 0)
		return ret;

149
	/* Read the data. */
150
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
151 152 153
	if (ret < 0)
		return ret;

154
	*val = ret & 0xffff;
155

156
	return 0;
157 158
}

159
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
160
					  int addr, int reg, u16 val)
161 162 163
{
	int ret;

164
	/* Wait for the bus to become free. */
165
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
166 167 168
	if (ret < 0)
		return ret;

169
	/* Transmit the data to write. */
170
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
171 172 173
	if (ret < 0)
		return ret;

174
	/* Transmit the write command. */
175
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
176
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
177 178 179
	if (ret < 0)
		return ret;

180
	/* Wait for the write command to complete. */
181
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
182 183 184 185 186 187
	if (ret < 0)
		return ret;

	return 0;
}

188
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
189 190 191 192
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

193
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
194 195 196
{
	int err;

197
	assert_reg_lock(chip);
198

199
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
200 201 202
	if (err)
		return err;

203
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
204 205 206 207 208
		addr, reg, *val);

	return 0;
}

209
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
210
{
211 212
	int err;

213
	assert_reg_lock(chip);
214

215
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
216 217 218
	if (err)
		return err;

219
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
220 221
		addr, reg, val);

222 223 224
	return 0;
}

225 226 227
static int mv88e6165_phy_read(struct mv88e6xxx_chip *chip,
			      struct mii_bus *bus,
			      int addr, int reg, u16 *val)
228 229 230 231
{
	return mv88e6xxx_read(chip, addr, reg, val);
}

232 233 234
static int mv88e6165_phy_write(struct mv88e6xxx_chip *chip,
			       struct mii_bus *bus,
			       int addr, int reg, u16 val)
235 236 237 238
{
	return mv88e6xxx_write(chip, addr, reg, val);
}

239 240 241 242 243 244 245 246 247 248 249 250
static struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

251 252 253 254
static int mv88e6xxx_phy_read(struct mv88e6xxx_chip *chip, int phy,
			      int reg, u16 *val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
255
	struct mii_bus *bus;
256

257 258
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
259 260
		return -EOPNOTSUPP;

261
	if (!chip->info->ops->phy_read)
262 263 264
		return -EOPNOTSUPP;

	return chip->info->ops->phy_read(chip, bus, addr, reg, val);
265 266 267 268 269 270
}

static int mv88e6xxx_phy_write(struct mv88e6xxx_chip *chip, int phy,
			       int reg, u16 val)
{
	int addr = phy; /* PHY devices addresses start at 0x0 */
271
	struct mii_bus *bus;
272

273 274
	bus = mv88e6xxx_default_mdio_bus(chip);
	if (!bus)
275 276
		return -EOPNOTSUPP;

277
	if (!chip->info->ops->phy_write)
278 279 280
		return -EOPNOTSUPP;

	return chip->info->ops->phy_write(chip, bus, addr, reg, val);
281 282
}

283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350
static int mv88e6xxx_phy_page_get(struct mv88e6xxx_chip *chip, int phy, u8 page)
{
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_PHY_PAGE))
		return -EOPNOTSUPP;

	return mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
}

static void mv88e6xxx_phy_page_put(struct mv88e6xxx_chip *chip, int phy)
{
	int err;

	/* Restore PHY page Copper 0x0 for access via the registered MDIO bus */
	err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, PHY_PAGE_COPPER);
	if (unlikely(err)) {
		dev_err(chip->dev, "failed to restore PHY %d page Copper (%d)\n",
			phy, err);
	}
}

static int mv88e6xxx_phy_page_read(struct mv88e6xxx_chip *chip, int phy,
				   u8 page, int reg, u16 *val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_read(chip, phy, reg, val);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_phy_page_write(struct mv88e6xxx_chip *chip, int phy,
				    u8 page, int reg, u16 val)
{
	int err;

	/* There is no paging for registers 22 */
	if (reg == PHY_PAGE)
		return -EINVAL;

	err = mv88e6xxx_phy_page_get(chip, phy, page);
	if (!err) {
		err = mv88e6xxx_phy_write(chip, phy, PHY_PAGE, page);
		mv88e6xxx_phy_page_put(chip, phy);
	}

	return err;
}

static int mv88e6xxx_serdes_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
{
	return mv88e6xxx_phy_page_read(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
				       reg, val);
}

static int mv88e6xxx_serdes_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
{
	return mv88e6xxx_phy_page_write(chip, ADDR_SERDES, SERDES_PAGE_FIBER,
					reg, val);
}

351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &reg);
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, reg);
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

static struct irq_chip mv88e6xxx_g1_irq_chip = {
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
452 453 454 455 456 457 458
	u16 mask;

	mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

	free_irq(chip->irq, chip);
459

460
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
461
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
462 463 464
		irq_dispose_mapping(virq);
	}

465
	irq_domain_remove(chip->g1_irq.domain);
466 467 468 469
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
470 471
	int err, irq, virq;
	u16 reg, mask;
472 473 474 475 476 477 478 479 480 481 482 483 484 485

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

486
	err = mv88e6xxx_g1_read(chip, GLOBAL_CONTROL, &mask);
487
	if (err)
488
		goto out_mapping;
489

490
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
491

492
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);
493
	if (err)
494
		goto out_disable;
495 496 497 498

	/* Reading the interrupt status clears (most of) them */
	err = mv88e6xxx_g1_read(chip, GLOBAL_STATUS, &reg);
	if (err)
499
		goto out_disable;
500 501 502 503 504 505

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
506
		goto out_disable;
507 508 509

	return 0;

510 511 512 513 514 515 516 517 518 519 520
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
	mv88e6xxx_g1_write(chip, GLOBAL_CONTROL, mask);

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
521 522 523 524

	return err;
}

525
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
526
{
527
	int i;
528

529
	for (i = 0; i < 16; i++) {
530 531 532 533 534 535 536 537 538 539 540 541 542
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

543
	dev_err(chip->dev, "Timeout while waiting for switch\n");
544 545 546
	return -ETIMEDOUT;
}

547
/* Indirect write to single pointer-data register with an Update bit */
548
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
549 550
{
	u16 val;
551
	int err;
552 553

	/* Wait until the previous operation is completed */
554 555 556
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
557 558 559 560 561 562 563

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

564
static int mv88e6xxx_ppu_disable(struct mv88e6xxx_chip *chip)
565
{
566 567
	if (!chip->info->ops->ppu_disable)
		return 0;
568

569
	return chip->info->ops->ppu_disable(chip);
570 571
}

572
static int mv88e6xxx_ppu_enable(struct mv88e6xxx_chip *chip)
573
{
574 575
	if (!chip->info->ops->ppu_enable)
		return 0;
576

577
	return chip->info->ops->ppu_enable(chip);
578 579 580 581
}

static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
{
582
	struct mv88e6xxx_chip *chip;
583

584
	chip = container_of(ugly, struct mv88e6xxx_chip, ppu_work);
585

586
	mutex_lock(&chip->reg_lock);
587

588 589 590 591
	if (mutex_trylock(&chip->ppu_mutex)) {
		if (mv88e6xxx_ppu_enable(chip) == 0)
			chip->ppu_disabled = 0;
		mutex_unlock(&chip->ppu_mutex);
592
	}
593

594
	mutex_unlock(&chip->reg_lock);
595 596 597 598
}

static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
{
599
	struct mv88e6xxx_chip *chip = (void *)_ps;
600

601
	schedule_work(&chip->ppu_work);
602 603
}

604
static int mv88e6xxx_ppu_access_get(struct mv88e6xxx_chip *chip)
605 606 607
{
	int ret;

608
	mutex_lock(&chip->ppu_mutex);
609

610
	/* If the PHY polling unit is enabled, disable it so that
611 612 613 614
	 * we can access the PHY registers.  If it was already
	 * disabled, cancel the timer that is going to re-enable
	 * it.
	 */
615 616
	if (!chip->ppu_disabled) {
		ret = mv88e6xxx_ppu_disable(chip);
617
		if (ret < 0) {
618
			mutex_unlock(&chip->ppu_mutex);
619 620
			return ret;
		}
621
		chip->ppu_disabled = 1;
622
	} else {
623
		del_timer(&chip->ppu_timer);
624
		ret = 0;
625 626 627 628 629
	}

	return ret;
}

630
static void mv88e6xxx_ppu_access_put(struct mv88e6xxx_chip *chip)
631
{
632
	/* Schedule a timer to re-enable the PHY polling unit. */
633 634
	mod_timer(&chip->ppu_timer, jiffies + msecs_to_jiffies(10));
	mutex_unlock(&chip->ppu_mutex);
635 636
}

637
static void mv88e6xxx_ppu_state_init(struct mv88e6xxx_chip *chip)
638
{
639 640
	mutex_init(&chip->ppu_mutex);
	INIT_WORK(&chip->ppu_work, mv88e6xxx_ppu_reenable_work);
641 642
	setup_timer(&chip->ppu_timer, mv88e6xxx_ppu_reenable_timer,
		    (unsigned long)chip);
643 644
}

645 646 647 648 649
static void mv88e6xxx_ppu_state_destroy(struct mv88e6xxx_chip *chip)
{
	del_timer_sync(&chip->ppu_timer);
}

650 651 652
static int mv88e6xxx_phy_ppu_read(struct mv88e6xxx_chip *chip,
				  struct mii_bus *bus,
				  int addr, int reg, u16 *val)
653
{
654
	int err;
655

656 657 658
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_read(chip, addr, reg, val);
659
		mv88e6xxx_ppu_access_put(chip);
660 661
	}

662
	return err;
663 664
}

665 666 667
static int mv88e6xxx_phy_ppu_write(struct mv88e6xxx_chip *chip,
				   struct mii_bus *bus,
				   int addr, int reg, u16 val)
668
{
669
	int err;
670

671 672 673
	err = mv88e6xxx_ppu_access_get(chip);
	if (!err) {
		err = mv88e6xxx_write(chip, addr, reg, val);
674
		mv88e6xxx_ppu_access_put(chip);
675 676
	}

677
	return err;
678 679
}

680
static bool mv88e6xxx_6095_family(struct mv88e6xxx_chip *chip)
681
{
682
	return chip->info->family == MV88E6XXX_FAMILY_6095;
683 684
}

685
static bool mv88e6xxx_6097_family(struct mv88e6xxx_chip *chip)
686
{
687
	return chip->info->family == MV88E6XXX_FAMILY_6097;
688 689
}

690
static bool mv88e6xxx_6165_family(struct mv88e6xxx_chip *chip)
691
{
692
	return chip->info->family == MV88E6XXX_FAMILY_6165;
693 694
}

695
static bool mv88e6xxx_6185_family(struct mv88e6xxx_chip *chip)
696
{
697
	return chip->info->family == MV88E6XXX_FAMILY_6185;
698 699
}

700
static bool mv88e6xxx_6320_family(struct mv88e6xxx_chip *chip)
701
{
702
	return chip->info->family == MV88E6XXX_FAMILY_6320;
703 704
}

705
static bool mv88e6xxx_6351_family(struct mv88e6xxx_chip *chip)
706
{
707
	return chip->info->family == MV88E6XXX_FAMILY_6351;
708 709
}

710
static bool mv88e6xxx_6352_family(struct mv88e6xxx_chip *chip)
711
{
712
	return chip->info->family == MV88E6XXX_FAMILY_6352;
713 714
}

715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
		netdev_err(chip->ds->ports[port].netdev,
			   "failed to restore MAC's link\n");

	return err;
}

756 757 758 759
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
760 761
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
762
{
V
Vivien Didelot 已提交
763
	struct mv88e6xxx_chip *chip = ds->priv;
764
	int err;
765 766 767 768

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

769
	mutex_lock(&chip->reg_lock);
770 771
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
772
	mutex_unlock(&chip->reg_lock);
773 774 775

	if (err && err != -EOPNOTSUPP)
		netdev_err(ds->ports[port].netdev, "failed to configure MAC\n");
776 777
}

778
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
779
{
780 781
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
782

783
	return chip->info->ops->stats_snapshot(chip, port);
784 785
}

786
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
846 847
};

848
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
849
					    struct mv88e6xxx_hw_stat *s,
850 851
					    int port, u16 bank1_select,
					    u16 histogram)
852 853 854
{
	u32 low;
	u32 high = 0;
855
	u16 reg = 0;
856
	int err;
857 858
	u64 value;

859
	switch (s->type) {
860
	case STATS_TYPE_PORT:
861 862
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
863 864
			return UINT64_MAX;

865
		low = reg;
866
		if (s->sizeof_stat == 4) {
867 868
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
869
				return UINT64_MAX;
870
			high = reg;
871
		}
872
		break;
873
	case STATS_TYPE_BANK1:
874
		reg = bank1_select;
875 876
		/* fall through */
	case STATS_TYPE_BANK0:
877
		reg |= s->reg | histogram;
878
		mv88e6xxx_g1_stats_read(chip, reg, &low);
879
		if (s->sizeof_stat == 8)
880
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
881 882 883 884 885
	}
	value = (((u64)high) << 16) | low;
	return value;
}

886 887
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
888
{
889 890
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
891

892 893
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
894
		if (stat->type & types) {
895 896 897 898
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
899
	}
900 901
}

902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
918
{
V
Vivien Didelot 已提交
919
	struct mv88e6xxx_chip *chip = ds->priv;
920 921 922 923 924 925 926 927

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
928 929 930 931 932
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
933
		if (stat->type & types)
934 935 936
			j++;
	}
	return j;
937 938
}

939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

961
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
962 963
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
964 965 966 967 968 969 970
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
971 972 973
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
974 975 976 977 978 979 980 981 982
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
983 984
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
					 0, GLOBAL_STATS_OP_HIST_RX_TX);
985 986 987 988 989 990
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
991 992 993 994 995 996 997 998 999 1000 1001
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_9,
					 GLOBAL_STATS_OP_HIST_RX_TX);
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
					 GLOBAL_STATS_OP_BANK_1_BIT_10, 0);
1002 1003 1004 1005 1006 1007 1008 1009 1010
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

1011 1012
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
1013
{
V
Vivien Didelot 已提交
1014
	struct mv88e6xxx_chip *chip = ds->priv;
1015 1016
	int ret;

1017
	mutex_lock(&chip->reg_lock);
1018

1019
	ret = mv88e6xxx_stats_snapshot(chip, port);
1020
	if (ret < 0) {
1021
		mutex_unlock(&chip->reg_lock);
1022 1023
		return;
	}
1024 1025

	mv88e6xxx_get_stats(chip, port, data);
1026

1027
	mutex_unlock(&chip->reg_lock);
1028 1029
}

1030 1031 1032 1033 1034 1035 1036 1037
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

1038
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
1039 1040 1041 1042
{
	return 32 * sizeof(u16);
}

1043 1044
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
1045
{
V
Vivien Didelot 已提交
1046
	struct mv88e6xxx_chip *chip = ds->priv;
1047 1048
	int err;
	u16 reg;
1049 1050 1051 1052 1053 1054 1055
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

1056
	mutex_lock(&chip->reg_lock);
1057

1058 1059
	for (i = 0; i < 32; i++) {

1060 1061 1062
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
1063
	}
1064

1065
	mutex_unlock(&chip->reg_lock);
1066 1067
}

1068
static int _mv88e6xxx_atu_wait(struct mv88e6xxx_chip *chip)
1069
{
1070
	return mv88e6xxx_g1_wait(chip, GLOBAL_ATU_OP, GLOBAL_ATU_OP_BUSY);
1071 1072
}

1073 1074
static int mv88e6xxx_get_eee(struct dsa_switch *ds, int port,
			     struct ethtool_eee *e)
1075
{
V
Vivien Didelot 已提交
1076
	struct mv88e6xxx_chip *chip = ds->priv;
1077 1078
	u16 reg;
	int err;
1079

1080
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1081 1082
		return -EOPNOTSUPP;

1083
	mutex_lock(&chip->reg_lock);
1084

1085 1086
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1087
		goto out;
1088 1089 1090 1091

	e->eee_enabled = !!(reg & 0x0200);
	e->tx_lpi_enabled = !!(reg & 0x0100);

1092
	err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
1093
	if (err)
1094
		goto out;
1095

1096
	e->eee_active = !!(reg & PORT_STATUS_EEE);
1097
out:
1098
	mutex_unlock(&chip->reg_lock);
1099 1100

	return err;
1101 1102
}

1103 1104
static int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
			     struct phy_device *phydev, struct ethtool_eee *e)
1105
{
V
Vivien Didelot 已提交
1106
	struct mv88e6xxx_chip *chip = ds->priv;
1107 1108
	u16 reg;
	int err;
1109

1110
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_EEE))
1111 1112
		return -EOPNOTSUPP;

1113
	mutex_lock(&chip->reg_lock);
1114

1115 1116
	err = mv88e6xxx_phy_read(chip, port, 16, &reg);
	if (err)
1117 1118
		goto out;

1119
	reg &= ~0x0300;
1120 1121 1122 1123 1124
	if (e->eee_enabled)
		reg |= 0x0200;
	if (e->tx_lpi_enabled)
		reg |= 0x0100;

1125
	err = mv88e6xxx_phy_write(chip, port, 16, reg);
1126
out:
1127
	mutex_unlock(&chip->reg_lock);
1128

1129
	return err;
1130 1131
}

1132
static int _mv88e6xxx_atu_cmd(struct mv88e6xxx_chip *chip, u16 fid, u16 cmd)
1133
{
1134 1135
	u16 val;
	int err;
1136

1137
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_ATU_FID)) {
1138 1139 1140
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_FID, fid);
		if (err)
			return err;
1141
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1142
		/* ATU DBNum[7:4] are located in ATU Control 15:12 */
1143 1144 1145
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
		if (err)
			return err;
1146

1147 1148 1149 1150
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
					 (val & 0xfff) | ((fid << 8) & 0xf000));
		if (err)
			return err;
1151 1152 1153

		/* ATU DBNum[3:0] are located in ATU Operation 3:0 */
		cmd |= fid & 0xf;
1154 1155
	}

1156 1157 1158
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_OP, cmd);
	if (err)
		return err;
1159

1160
	return _mv88e6xxx_atu_wait(chip);
1161 1162
}

1163
static int _mv88e6xxx_atu_data_write(struct mv88e6xxx_chip *chip,
1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
				     struct mv88e6xxx_atu_entry *entry)
{
	u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;

	if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

		if (entry->trunk) {
			data |= GLOBAL_ATU_DATA_TRUNK;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

		data |= (entry->portv_trunkid << shift) & mask;
	}

1183
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_DATA, data);
1184 1185
}

1186
static int _mv88e6xxx_atu_flush_move(struct mv88e6xxx_chip *chip,
1187 1188
				     struct mv88e6xxx_atu_entry *entry,
				     bool static_too)
1189
{
1190 1191
	int op;
	int err;
1192

1193
	err = _mv88e6xxx_atu_wait(chip);
1194 1195
	if (err)
		return err;
1196

1197
	err = _mv88e6xxx_atu_data_write(chip, entry);
1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
	if (err)
		return err;

	if (entry->fid) {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
	} else {
		op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
			GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
	}

1209
	return _mv88e6xxx_atu_cmd(chip, entry->fid, op);
1210 1211
}

1212
static int _mv88e6xxx_atu_flush(struct mv88e6xxx_chip *chip,
1213
				u16 fid, bool static_too)
1214 1215 1216 1217 1218
{
	struct mv88e6xxx_atu_entry entry = {
		.fid = fid,
		.state = 0, /* EntryState bits must be 0 */
	};
1219

1220
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1221 1222
}

1223
static int _mv88e6xxx_atu_move(struct mv88e6xxx_chip *chip, u16 fid,
1224
			       int from_port, int to_port, bool static_too)
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
{
	struct mv88e6xxx_atu_entry entry = {
		.trunk = false,
		.fid = fid,
	};

	/* EntryState bits must be 0xF */
	entry.state = GLOBAL_ATU_DATA_STATE_MASK;

	/* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
	entry.portv_trunkid = (to_port & 0x0f) << 4;
	entry.portv_trunkid |= from_port & 0x0f;

1238
	return _mv88e6xxx_atu_flush_move(chip, &entry, static_too);
1239 1240
}

1241
static int _mv88e6xxx_atu_remove(struct mv88e6xxx_chip *chip, u16 fid,
1242
				 int port, bool static_too)
1243 1244
{
	/* Destination port 0xF means remove the entries */
1245
	return _mv88e6xxx_atu_move(chip, fid, port, 0x0f, static_too);
1246 1247
}

1248
static int _mv88e6xxx_port_based_vlan_map(struct mv88e6xxx_chip *chip, int port)
1249
{
1250 1251
	struct net_device *bridge = chip->ports[port].bridge_dev;
	struct dsa_switch *ds = chip->ds;
1252 1253 1254 1255 1256
	u16 output_ports = 0;
	int i;

	/* allow CPU port or DSA link(s) to send frames to every port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
1257
		output_ports = ~0;
1258
	} else {
1259
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1260
			/* allow sending frames to every group member */
1261
			if (bridge && chip->ports[i].bridge_dev == bridge)
1262 1263 1264 1265 1266 1267 1268 1269 1270 1271
				output_ports |= BIT(i);

			/* allow sending frames to CPU port and DSA link(s) */
			if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
				output_ports |= BIT(i);
		}
	}

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
1272

1273
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
1274 1275
}

1276 1277
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
1278
{
V
Vivien Didelot 已提交
1279
	struct mv88e6xxx_chip *chip = ds->priv;
1280
	int stp_state;
1281
	int err;
1282 1283 1284

	switch (state) {
	case BR_STATE_DISABLED:
1285
		stp_state = PORT_CONTROL_STATE_DISABLED;
1286 1287 1288
		break;
	case BR_STATE_BLOCKING:
	case BR_STATE_LISTENING:
1289
		stp_state = PORT_CONTROL_STATE_BLOCKING;
1290 1291
		break;
	case BR_STATE_LEARNING:
1292
		stp_state = PORT_CONTROL_STATE_LEARNING;
1293 1294 1295
		break;
	case BR_STATE_FORWARDING:
	default:
1296
		stp_state = PORT_CONTROL_STATE_FORWARDING;
1297 1298 1299
		break;
	}

1300
	mutex_lock(&chip->reg_lock);
1301
	err = mv88e6xxx_port_set_state(chip, port, stp_state);
1302
	mutex_unlock(&chip->reg_lock);
1303 1304

	if (err)
1305
		netdev_err(ds->ports[port].netdev, "failed to update state\n");
1306 1307
}

1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = _mv88e6xxx_atu_remove(chip, 0, port, false);
	mutex_unlock(&chip->reg_lock);

	if (err)
		netdev_err(ds->ports[port].netdev, "failed to flush ATU\n");
}

1321
static int _mv88e6xxx_vtu_wait(struct mv88e6xxx_chip *chip)
1322
{
1323
	return mv88e6xxx_g1_wait(chip, GLOBAL_VTU_OP, GLOBAL_VTU_OP_BUSY);
1324 1325
}

1326
static int _mv88e6xxx_vtu_cmd(struct mv88e6xxx_chip *chip, u16 op)
1327
{
1328
	int err;
1329

1330 1331 1332
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_OP, op);
	if (err)
		return err;
1333

1334
	return _mv88e6xxx_vtu_wait(chip);
1335 1336
}

1337
static int _mv88e6xxx_vtu_stu_flush(struct mv88e6xxx_chip *chip)
1338 1339 1340
{
	int ret;

1341
	ret = _mv88e6xxx_vtu_wait(chip);
1342 1343 1344
	if (ret < 0)
		return ret;

1345
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_FLUSH_ALL);
1346 1347
}

1348
static int _mv88e6xxx_vtu_stu_data_read(struct mv88e6xxx_chip *chip,
1349
					struct mv88e6xxx_vtu_entry *entry,
1350 1351 1352
					unsigned int nibble_offset)
{
	u16 regs[3];
1353
	int i, err;
1354 1355

	for (i = 0; i < 3; ++i) {
1356
		u16 *reg = &regs[i];
1357

1358 1359 1360
		err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1361 1362
	}

1363
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1364 1365 1366 1367 1368 1369 1370 1371 1372
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u16 reg = regs[i / 4];

		entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
	}

	return 0;
}

1373
static int mv88e6xxx_vtu_data_read(struct mv88e6xxx_chip *chip,
1374
				   struct mv88e6xxx_vtu_entry *entry)
1375
{
1376
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 0);
1377 1378
}

1379
static int mv88e6xxx_stu_data_read(struct mv88e6xxx_chip *chip,
1380
				   struct mv88e6xxx_vtu_entry *entry)
1381
{
1382
	return _mv88e6xxx_vtu_stu_data_read(chip, entry, 2);
1383 1384
}

1385
static int _mv88e6xxx_vtu_stu_data_write(struct mv88e6xxx_chip *chip,
1386
					 struct mv88e6xxx_vtu_entry *entry,
1387 1388 1389
					 unsigned int nibble_offset)
{
	u16 regs[3] = { 0 };
1390
	int i, err;
1391

1392
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1393 1394 1395 1396 1397 1398 1399
		unsigned int shift = (i % 4) * 4 + nibble_offset;
		u8 data = entry->data[i];

		regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
	}

	for (i = 0; i < 3; ++i) {
1400 1401 1402 1403 1404
		u16 reg = regs[i];

		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_DATA_0_3 + i, reg);
		if (err)
			return err;
1405 1406 1407 1408 1409
	}

	return 0;
}

1410
static int mv88e6xxx_vtu_data_write(struct mv88e6xxx_chip *chip,
1411
				    struct mv88e6xxx_vtu_entry *entry)
1412
{
1413
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 0);
1414 1415
}

1416
static int mv88e6xxx_stu_data_write(struct mv88e6xxx_chip *chip,
1417
				    struct mv88e6xxx_vtu_entry *entry)
1418
{
1419
	return _mv88e6xxx_vtu_stu_data_write(chip, entry, 2);
1420 1421
}

1422
static int _mv88e6xxx_vtu_vid_write(struct mv88e6xxx_chip *chip, u16 vid)
1423
{
1424 1425
	return mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID,
				  vid & GLOBAL_VTU_VID_MASK);
1426 1427
}

1428
static int _mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1429
				  struct mv88e6xxx_vtu_entry *entry)
1430
{
1431
	struct mv88e6xxx_vtu_entry next = { 0 };
1432 1433
	u16 val;
	int err;
1434

1435 1436 1437
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1438

1439 1440 1441
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_VTU_GET_NEXT);
	if (err)
		return err;
1442

1443 1444 1445
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1446

1447 1448
	next.vid = val & GLOBAL_VTU_VID_MASK;
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1449 1450

	if (next.valid) {
1451 1452 1453
		err = mv88e6xxx_vtu_data_read(chip, &next);
		if (err)
			return err;
1454

1455
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1456 1457 1458
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_FID, &val);
			if (err)
				return err;
1459

1460
			next.fid = val & GLOBAL_VTU_FID_MASK;
1461
		} else if (mv88e6xxx_num_databases(chip) == 256) {
1462 1463 1464
			/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
			 * VTU DBNum[3:0] are located in VTU Operation 3:0
			 */
1465 1466 1467
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_OP, &val);
			if (err)
				return err;
1468

1469 1470
			next.fid = (val & 0xf00) >> 4;
			next.fid |= val & 0xf;
1471
		}
1472

1473
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1474 1475 1476
			err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
			if (err)
				return err;
1477

1478
			next.sid = val & GLOBAL_VTU_SID_MASK;
1479 1480 1481 1482 1483 1484 1485
		}
	}

	*entry = next;
	return 0;
}

1486 1487 1488
static int mv88e6xxx_port_vlan_dump(struct dsa_switch *ds, int port,
				    struct switchdev_obj_port_vlan *vlan,
				    int (*cb)(struct switchdev_obj *obj))
1489
{
V
Vivien Didelot 已提交
1490
	struct mv88e6xxx_chip *chip = ds->priv;
1491
	struct mv88e6xxx_vtu_entry next;
1492 1493 1494
	u16 pvid;
	int err;

1495
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1496 1497
		return -EOPNOTSUPP;

1498
	mutex_lock(&chip->reg_lock);
1499

1500
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1501 1502 1503
	if (err)
		goto unlock;

1504
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1505 1506 1507 1508
	if (err)
		goto unlock;

	do {
1509
		err = _mv88e6xxx_vtu_getnext(chip, &next);
1510 1511 1512 1513 1514 1515 1516 1517 1518 1519
		if (err)
			break;

		if (!next.valid)
			break;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
			continue;

		/* reinit and dump this VLAN obj */
1520 1521
		vlan->vid_begin = next.vid;
		vlan->vid_end = next.vid;
1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535
		vlan->flags = 0;

		if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
			vlan->flags |= BRIDGE_VLAN_INFO_UNTAGGED;

		if (next.vid == pvid)
			vlan->flags |= BRIDGE_VLAN_INFO_PVID;

		err = cb(&vlan->obj);
		if (err)
			break;
	} while (next.vid < GLOBAL_VTU_VID_MASK);

unlock:
1536
	mutex_unlock(&chip->reg_lock);
1537 1538 1539 1540

	return err;
}

1541
static int _mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1542
				    struct mv88e6xxx_vtu_entry *entry)
1543
{
1544
	u16 op = GLOBAL_VTU_OP_VTU_LOAD_PURGE;
1545
	u16 reg = 0;
1546
	int err;
1547

1548 1549 1550
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1551 1552 1553 1554 1555

	if (!entry->valid)
		goto loadpurge;

	/* Write port member tags */
1556 1557 1558
	err = mv88e6xxx_vtu_data_write(chip, entry);
	if (err)
		return err;
1559

1560
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_STU)) {
1561
		reg = entry->sid & GLOBAL_VTU_SID_MASK;
1562 1563 1564
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
		if (err)
			return err;
1565
	}
1566

1567
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G1_VTU_FID)) {
1568
		reg = entry->fid & GLOBAL_VTU_FID_MASK;
1569 1570 1571
		err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_FID, reg);
		if (err)
			return err;
1572
	} else if (mv88e6xxx_num_databases(chip) == 256) {
1573 1574 1575 1576 1577
		/* VTU DBNum[7:4] are located in VTU Operation 11:8, and
		 * VTU DBNum[3:0] are located in VTU Operation 3:0
		 */
		op |= (entry->fid & 0xf0) << 8;
		op |= entry->fid & 0xf;
1578 1579 1580 1581 1582
	}

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
	reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1583 1584 1585
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1586

1587
	return _mv88e6xxx_vtu_cmd(chip, op);
1588 1589
}

1590
static int _mv88e6xxx_stu_getnext(struct mv88e6xxx_chip *chip, u8 sid,
1591
				  struct mv88e6xxx_vtu_entry *entry)
1592
{
1593
	struct mv88e6xxx_vtu_entry next = { 0 };
1594 1595
	u16 val;
	int err;
1596

1597 1598 1599
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1600

1601 1602 1603 1604
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID,
				 sid & GLOBAL_VTU_SID_MASK);
	if (err)
		return err;
1605

1606 1607 1608
	err = _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_GET_NEXT);
	if (err)
		return err;
1609

1610 1611 1612
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_SID, &val);
	if (err)
		return err;
1613

1614
	next.sid = val & GLOBAL_VTU_SID_MASK;
1615

1616 1617 1618
	err = mv88e6xxx_g1_read(chip, GLOBAL_VTU_VID, &val);
	if (err)
		return err;
1619

1620
	next.valid = !!(val & GLOBAL_VTU_VID_VALID);
1621 1622

	if (next.valid) {
1623 1624 1625
		err = mv88e6xxx_stu_data_read(chip, &next);
		if (err)
			return err;
1626 1627 1628 1629 1630 1631
	}

	*entry = next;
	return 0;
}

1632
static int _mv88e6xxx_stu_loadpurge(struct mv88e6xxx_chip *chip,
1633
				    struct mv88e6xxx_vtu_entry *entry)
1634 1635
{
	u16 reg = 0;
1636
	int err;
1637

1638 1639 1640
	err = _mv88e6xxx_vtu_wait(chip);
	if (err)
		return err;
1641 1642 1643 1644 1645

	if (!entry->valid)
		goto loadpurge;

	/* Write port states */
1646 1647 1648
	err = mv88e6xxx_stu_data_write(chip, entry);
	if (err)
		return err;
1649 1650 1651

	reg = GLOBAL_VTU_VID_VALID;
loadpurge:
1652 1653 1654
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_VID, reg);
	if (err)
		return err;
1655 1656

	reg = entry->sid & GLOBAL_VTU_SID_MASK;
1657 1658 1659
	err = mv88e6xxx_g1_write(chip, GLOBAL_VTU_SID, reg);
	if (err)
		return err;
1660

1661
	return _mv88e6xxx_vtu_cmd(chip, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1662 1663
}

1664
static int _mv88e6xxx_fid_new(struct mv88e6xxx_chip *chip, u16 *fid)
1665 1666
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1667
	struct mv88e6xxx_vtu_entry vlan;
1668
	int i, err;
1669 1670 1671

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1672
	/* Set every FID bit used by the (un)bridged ports */
1673
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1674
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1675 1676 1677 1678 1679 1680
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1681
	/* Set every FID bit used by the VLAN entries */
1682
	err = _mv88e6xxx_vtu_vid_write(chip, GLOBAL_VTU_VID_MASK);
1683 1684 1685 1686
	if (err)
		return err;

	do {
1687
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1701
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1702 1703 1704
		return -ENOSPC;

	/* Clear the database */
1705
	return _mv88e6xxx_atu_flush(chip, *fid, true);
1706 1707
}

1708
static int _mv88e6xxx_vtu_new(struct mv88e6xxx_chip *chip, u16 vid,
1709
			      struct mv88e6xxx_vtu_entry *entry)
1710
{
1711
	struct dsa_switch *ds = chip->ds;
1712
	struct mv88e6xxx_vtu_entry vlan = {
1713 1714 1715
		.valid = true,
		.vid = vid,
	};
1716 1717
	int i, err;

1718
	err = _mv88e6xxx_fid_new(chip, &vlan.fid);
1719 1720
	if (err)
		return err;
1721

1722
	/* exclude all ports except the CPU and DSA ports */
1723
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1724 1725 1726
		vlan.data[i] = dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i)
			? GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED
			: GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1727

1728 1729
	if (mv88e6xxx_6097_family(chip) || mv88e6xxx_6165_family(chip) ||
	    mv88e6xxx_6351_family(chip) || mv88e6xxx_6352_family(chip)) {
1730
		struct mv88e6xxx_vtu_entry vstp;
1731 1732 1733 1734 1735 1736

		/* Adding a VTU entry requires a valid STU entry. As VSTP is not
		 * implemented, only one STU entry is needed to cover all VTU
		 * entries. Thus, validate the SID 0.
		 */
		vlan.sid = 0;
1737
		err = _mv88e6xxx_stu_getnext(chip, GLOBAL_VTU_SID_MASK, &vstp);
1738 1739 1740 1741 1742 1743 1744 1745
		if (err)
			return err;

		if (vstp.sid != vlan.sid || !vstp.valid) {
			memset(&vstp, 0, sizeof(vstp));
			vstp.valid = true;
			vstp.sid = vlan.sid;

1746
			err = _mv88e6xxx_stu_loadpurge(chip, &vstp);
1747 1748 1749 1750 1751 1752 1753 1754 1755
			if (err)
				return err;
		}
	}

	*entry = vlan;
	return 0;
}

1756
static int _mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1757
			      struct mv88e6xxx_vtu_entry *entry, bool creat)
1758 1759 1760 1761 1762 1763
{
	int err;

	if (!vid)
		return -EINVAL;

1764
	err = _mv88e6xxx_vtu_vid_write(chip, vid - 1);
1765 1766 1767
	if (err)
		return err;

1768
	err = _mv88e6xxx_vtu_getnext(chip, entry);
1769 1770 1771 1772 1773 1774 1775 1776 1777 1778
	if (err)
		return err;

	if (entry->vid != vid || !entry->valid) {
		if (!creat)
			return -EOPNOTSUPP;
		/* -ENOENT would've been more appropriate, but switchdev expects
		 * -EOPNOTSUPP to inform bridge about an eventual software VLAN.
		 */

1779
		err = _mv88e6xxx_vtu_new(chip, vid, entry);
1780 1781 1782 1783 1784
	}

	return err;
}

1785 1786 1787
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1788
	struct mv88e6xxx_chip *chip = ds->priv;
1789
	struct mv88e6xxx_vtu_entry vlan;
1790 1791 1792 1793 1794
	int i, err;

	if (!vid_begin)
		return -EOPNOTSUPP;

1795
	mutex_lock(&chip->reg_lock);
1796

1797
	err = _mv88e6xxx_vtu_vid_write(chip, vid_begin - 1);
1798 1799 1800 1801
	if (err)
		goto unlock;

	do {
1802
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
1803 1804 1805 1806 1807 1808 1809 1810 1811
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1812
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1813 1814 1815
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1816 1817 1818
			if (!ds->ports[port].netdev)
				continue;

1819 1820 1821 1822
			if (vlan.data[i] ==
			    GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
				continue;

1823 1824
			if (chip->ports[i].bridge_dev ==
			    chip->ports[port].bridge_dev)
1825 1826
				break; /* same bridge, check next VLAN */

1827 1828 1829
			if (!chip->ports[i].bridge_dev)
				continue;

1830
			netdev_warn(ds->ports[port].netdev,
1831 1832
				    "hardware VLAN %d already used by %s\n",
				    vlan.vid,
1833
				    netdev_name(chip->ports[i].bridge_dev));
1834 1835 1836 1837 1838 1839
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1840
	mutex_unlock(&chip->reg_lock);
1841 1842 1843 1844

	return err;
}

1845 1846
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1847
{
V
Vivien Didelot 已提交
1848
	struct mv88e6xxx_chip *chip = ds->priv;
1849
	u16 mode = vlan_filtering ? PORT_CONTROL_2_8021Q_SECURE :
1850
		PORT_CONTROL_2_8021Q_DISABLED;
1851
	int err;
1852

1853
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1854 1855
		return -EOPNOTSUPP;

1856
	mutex_lock(&chip->reg_lock);
1857
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1858
	mutex_unlock(&chip->reg_lock);
1859

1860
	return err;
1861 1862
}

1863 1864 1865 1866
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1867
{
V
Vivien Didelot 已提交
1868
	struct mv88e6xxx_chip *chip = ds->priv;
1869 1870
	int err;

1871
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1872 1873
		return -EOPNOTSUPP;

1874 1875 1876 1877 1878 1879 1880 1881
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1882 1883 1884 1885 1886 1887
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1888
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1889
				    u16 vid, bool untagged)
1890
{
1891
	struct mv88e6xxx_vtu_entry vlan;
1892 1893
	int err;

1894
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1895
	if (err)
1896
		return err;
1897 1898 1899 1900 1901

	vlan.data[port] = untagged ?
		GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
		GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;

1902
	return _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1903 1904
}

1905 1906 1907
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1908
{
V
Vivien Didelot 已提交
1909
	struct mv88e6xxx_chip *chip = ds->priv;
1910 1911 1912 1913
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
	u16 vid;

1914
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1915 1916
		return;

1917
	mutex_lock(&chip->reg_lock);
1918

1919
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1920
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, untagged))
1921 1922
			netdev_err(ds->ports[port].netdev,
				   "failed to add VLAN %d%c\n",
1923
				   vid, untagged ? 'u' : 't');
1924

1925
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1926
		netdev_err(ds->ports[port].netdev, "failed to set PVID %d\n",
1927
			   vlan->vid_end);
1928

1929
	mutex_unlock(&chip->reg_lock);
1930 1931
}

1932
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1933
				    int port, u16 vid)
1934
{
1935
	struct dsa_switch *ds = chip->ds;
1936
	struct mv88e6xxx_vtu_entry vlan;
1937 1938
	int i, err;

1939
	err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1940
	if (err)
1941
		return err;
1942

1943 1944
	/* Tell switchdev if this VLAN is handled in software */
	if (vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1945
		return -EOPNOTSUPP;
1946 1947 1948 1949

	vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;

	/* keep the VLAN unless all ports are excluded */
1950
	vlan.valid = false;
1951
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1952
		if (dsa_is_cpu_port(ds, i) || dsa_is_dsa_port(ds, i))
1953 1954 1955
			continue;

		if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1956
			vlan.valid = true;
1957 1958 1959 1960
			break;
		}
	}

1961
	err = _mv88e6xxx_vtu_loadpurge(chip, &vlan);
1962 1963 1964
	if (err)
		return err;

1965
	return _mv88e6xxx_atu_remove(chip, vlan.fid, port, false);
1966 1967
}

1968 1969
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1970
{
V
Vivien Didelot 已提交
1971
	struct mv88e6xxx_chip *chip = ds->priv;
1972 1973 1974
	u16 pvid, vid;
	int err = 0;

1975
	if (!mv88e6xxx_has(chip, MV88E6XXX_FLAG_VTU))
1976 1977
		return -EOPNOTSUPP;

1978
	mutex_lock(&chip->reg_lock);
1979

1980
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1981 1982 1983
	if (err)
		goto unlock;

1984
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1985
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1986 1987 1988 1989
		if (err)
			goto unlock;

		if (vid == pvid) {
1990
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1991 1992 1993 1994 1995
			if (err)
				goto unlock;
		}
	}

1996
unlock:
1997
	mutex_unlock(&chip->reg_lock);
1998 1999 2000 2001

	return err;
}

2002
static int _mv88e6xxx_atu_mac_write(struct mv88e6xxx_chip *chip,
2003
				    const unsigned char *addr)
2004
{
2005
	int i, err;
2006 2007

	for (i = 0; i < 3; i++) {
2008 2009 2010 2011
		err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_MAC_01 + i,
					 (addr[i * 2] << 8) | addr[i * 2 + 1]);
		if (err)
			return err;
2012 2013 2014 2015 2016
	}

	return 0;
}

2017
static int _mv88e6xxx_atu_mac_read(struct mv88e6xxx_chip *chip,
2018
				   unsigned char *addr)
2019
{
2020 2021
	u16 val;
	int i, err;
2022 2023

	for (i = 0; i < 3; i++) {
2024 2025 2026 2027 2028 2029
		err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_MAC_01 + i, &val);
		if (err)
			return err;

		addr[i * 2] = val >> 8;
		addr[i * 2 + 1] = val & 0xff;
2030 2031 2032 2033 2034
	}

	return 0;
}

2035
static int _mv88e6xxx_atu_load(struct mv88e6xxx_chip *chip,
2036
			       struct mv88e6xxx_atu_entry *entry)
2037
{
2038 2039
	int ret;

2040
	ret = _mv88e6xxx_atu_wait(chip);
2041 2042 2043
	if (ret < 0)
		return ret;

2044
	ret = _mv88e6xxx_atu_mac_write(chip, entry->mac);
2045 2046 2047
	if (ret < 0)
		return ret;

2048
	ret = _mv88e6xxx_atu_data_write(chip, entry);
2049
	if (ret < 0)
2050 2051
		return ret;

2052
	return _mv88e6xxx_atu_cmd(chip, entry->fid, GLOBAL_ATU_OP_LOAD_DB);
2053
}
2054

2055 2056 2057 2058 2059 2060 2061 2062 2063
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
				  struct mv88e6xxx_atu_entry *entry);

static int mv88e6xxx_atu_get(struct mv88e6xxx_chip *chip, int fid,
			     const u8 *addr, struct mv88e6xxx_atu_entry *entry)
{
	struct mv88e6xxx_atu_entry next;
	int err;

A
Andrew Lunn 已提交
2064 2065
	memcpy(next.mac, addr, ETH_ALEN);
	eth_addr_dec(next.mac);
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082

	err = _mv88e6xxx_atu_mac_write(chip, next.mac);
	if (err)
		return err;

	do {
		err = _mv88e6xxx_atu_getnext(chip, fid, &next);
		if (err)
			return err;

		if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

		if (ether_addr_equal(next.mac, addr)) {
			*entry = next;
			return 0;
		}
A
Andrew Lunn 已提交
2083
	} while (ether_addr_greater(addr, next.mac));
2084 2085 2086 2087 2088 2089 2090 2091

	memset(entry, 0, sizeof(*entry));
	entry->fid = fid;
	ether_addr_copy(entry->mac, addr);

	return 0;
}

2092 2093 2094
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
2095
{
2096
	struct mv88e6xxx_vtu_entry vlan;
2097
	struct mv88e6xxx_atu_entry entry;
2098 2099
	int err;

2100 2101
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
2102
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
2103
	else
2104
		err = _mv88e6xxx_vtu_get(chip, vid, &vlan, false);
2105 2106
	if (err)
		return err;
2107

2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119
	err = mv88e6xxx_atu_get(chip, vlan.fid, addr, &entry);
	if (err)
		return err;

	/* Purge the ATU entry only if no port is using it anymore */
	if (state == GLOBAL_ATU_DATA_STATE_UNUSED) {
		entry.portv_trunkid &= ~BIT(port);
		if (!entry.portv_trunkid)
			entry.state = GLOBAL_ATU_DATA_STATE_UNUSED;
	} else {
		entry.portv_trunkid |= BIT(port);
		entry.state = state;
2120 2121
	}

2122
	return _mv88e6xxx_atu_load(chip, &entry);
2123 2124
}

2125 2126 2127
static int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_fdb *fdb,
				      struct switchdev_trans *trans)
V
Vivien Didelot 已提交
2128 2129 2130 2131 2132 2133 2134
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

2135 2136 2137
static void mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_fdb *fdb,
				   struct switchdev_trans *trans)
2138
{
V
Vivien Didelot 已提交
2139
	struct mv88e6xxx_chip *chip = ds->priv;
2140

2141
	mutex_lock(&chip->reg_lock);
2142 2143 2144
	if (mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					 GLOBAL_ATU_DATA_STATE_UC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load unicast MAC address\n");
2145
	mutex_unlock(&chip->reg_lock);
2146 2147
}

2148 2149
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_fdb *fdb)
2150
{
V
Vivien Didelot 已提交
2151
	struct mv88e6xxx_chip *chip = ds->priv;
2152
	int err;
2153

2154
	mutex_lock(&chip->reg_lock);
2155 2156
	err = mv88e6xxx_port_db_load_purge(chip, port, fdb->addr, fdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
2157
	mutex_unlock(&chip->reg_lock);
2158

2159
	return err;
2160 2161
}

2162
static int _mv88e6xxx_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
2163
				  struct mv88e6xxx_atu_entry *entry)
2164
{
2165
	struct mv88e6xxx_atu_entry next = { 0 };
2166 2167
	u16 val;
	int err;
2168 2169

	next.fid = fid;
2170

2171 2172 2173
	err = _mv88e6xxx_atu_wait(chip);
	if (err)
		return err;
2174

2175 2176 2177
	err = _mv88e6xxx_atu_cmd(chip, fid, GLOBAL_ATU_OP_GET_NEXT_DB);
	if (err)
		return err;
2178

2179 2180 2181
	err = _mv88e6xxx_atu_mac_read(chip, next.mac);
	if (err)
		return err;
2182

2183 2184 2185
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_DATA, &val);
	if (err)
		return err;
2186

2187
	next.state = val & GLOBAL_ATU_DATA_STATE_MASK;
2188 2189 2190
	if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
		unsigned int mask, shift;

2191
		if (val & GLOBAL_ATU_DATA_TRUNK) {
2192 2193 2194 2195 2196 2197 2198 2199 2200
			next.trunk = true;
			mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
			shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
		} else {
			next.trunk = false;
			mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
			shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
		}

2201
		next.portv_trunkid = (val & mask) >> shift;
2202
	}
2203

2204
	*entry = next;
2205 2206 2207
	return 0;
}

2208 2209 2210 2211
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
				      struct switchdev_obj *obj,
				      int (*cb)(struct switchdev_obj *obj))
2212 2213 2214 2215 2216 2217
{
	struct mv88e6xxx_atu_entry addr = {
		.mac = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff },
	};
	int err;

2218
	err = _mv88e6xxx_atu_mac_write(chip, addr.mac);
2219 2220 2221 2222
	if (err)
		return err;

	do {
2223
		err = _mv88e6xxx_atu_getnext(chip, fid, &addr);
2224
		if (err)
2225
			return err;
2226 2227 2228 2229

		if (addr.state == GLOBAL_ATU_DATA_STATE_UNUSED)
			break;

2230 2231 2232 2233 2234
		if (addr.trunk || (addr.portv_trunkid & BIT(port)) == 0)
			continue;

		if (obj->id == SWITCHDEV_OBJ_ID_PORT_FDB) {
			struct switchdev_obj_port_fdb *fdb;
2235

2236 2237 2238 2239
			if (!is_unicast_ether_addr(addr.mac))
				continue;

			fdb = SWITCHDEV_OBJ_PORT_FDB(obj);
2240 2241
			fdb->vid = vid;
			ether_addr_copy(fdb->addr, addr.mac);
2242 2243 2244 2245
			if (addr.state == GLOBAL_ATU_DATA_STATE_UC_STATIC)
				fdb->ndm_state = NUD_NOARP;
			else
				fdb->ndm_state = NUD_REACHABLE;
2246 2247 2248 2249 2250 2251 2252 2253 2254
		} else if (obj->id == SWITCHDEV_OBJ_ID_PORT_MDB) {
			struct switchdev_obj_port_mdb *mdb;

			if (!is_multicast_ether_addr(addr.mac))
				continue;

			mdb = SWITCHDEV_OBJ_PORT_MDB(obj);
			mdb->vid = vid;
			ether_addr_copy(mdb->addr, addr.mac);
2255 2256
		} else {
			return -EOPNOTSUPP;
2257
		}
2258 2259 2260 2261

		err = cb(obj);
		if (err)
			return err;
2262 2263 2264 2265 2266
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

2267 2268 2269
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
				  struct switchdev_obj *obj,
				  int (*cb)(struct switchdev_obj *obj))
2270
{
2271
	struct mv88e6xxx_vtu_entry vlan = {
2272 2273
		.vid = GLOBAL_VTU_VID_MASK, /* all ones */
	};
2274
	u16 fid;
2275 2276
	int err;

2277
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
2278
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
2279
	if (err)
2280
		return err;
2281

2282
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, obj, cb);
2283
	if (err)
2284
		return err;
2285

2286
	/* Dump VLANs' Filtering Information Databases */
2287
	err = _mv88e6xxx_vtu_vid_write(chip, vlan.vid);
2288
	if (err)
2289
		return err;
2290 2291

	do {
2292
		err = _mv88e6xxx_vtu_getnext(chip, &vlan);
2293
		if (err)
2294
			return err;
2295 2296 2297 2298

		if (!vlan.valid)
			break;

2299 2300
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
						 obj, cb);
2301
		if (err)
2302
			return err;
2303 2304
	} while (vlan.vid < GLOBAL_VTU_VID_MASK);

2305 2306 2307 2308 2309 2310 2311
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_fdb *fdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
2312
	struct mv88e6xxx_chip *chip = ds->priv;
2313 2314 2315 2316
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &fdb->obj, cb);
2317
	mutex_unlock(&chip->reg_lock);
2318 2319 2320 2321

	return err;
}

2322 2323
static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *bridge)
2324
{
V
Vivien Didelot 已提交
2325
	struct mv88e6xxx_chip *chip = ds->priv;
2326
	int i, err = 0;
2327

2328
	mutex_lock(&chip->reg_lock);
2329

2330
	/* Assign the bridge and remap each port's VLANTable */
2331
	chip->ports[port].bridge_dev = bridge;
2332

2333
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
2334 2335
		if (chip->ports[i].bridge_dev == bridge) {
			err = _mv88e6xxx_port_based_vlan_map(chip, i);
2336 2337 2338 2339 2340
			if (err)
				break;
		}
	}

2341
	mutex_unlock(&chip->reg_lock);
2342

2343
	return err;
2344 2345
}

2346
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port)
2347
{
V
Vivien Didelot 已提交
2348
	struct mv88e6xxx_chip *chip = ds->priv;
2349
	struct net_device *bridge = chip->ports[port].bridge_dev;
2350
	int i;
2351

2352
	mutex_lock(&chip->reg_lock);
2353

2354
	/* Unassign the bridge and remap each port's VLANTable */
2355
	chip->ports[port].bridge_dev = NULL;
2356

2357
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
2358 2359
		if (i == port || chip->ports[i].bridge_dev == bridge)
			if (_mv88e6xxx_port_based_vlan_map(chip, i))
2360 2361
				netdev_warn(ds->ports[i].netdev,
					    "failed to remap\n");
2362

2363
	mutex_unlock(&chip->reg_lock);
2364 2365
}

2366 2367 2368 2369 2370 2371 2372 2373
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

2387
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
2388
{
2389
	int i, err;
2390

2391
	/* Set all ports to the Disabled state */
2392
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2393 2394
		err = mv88e6xxx_port_set_state(chip, i,
					       PORT_CONTROL_STATE_DISABLED);
2395 2396
		if (err)
			return err;
2397 2398
	}

2399 2400 2401
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
2402 2403
	usleep_range(2000, 4000);

2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

2415
	mv88e6xxx_hardware_reset(chip);
2416

2417
	return mv88e6xxx_software_reset(chip);
2418 2419
}

2420
static int mv88e6xxx_serdes_power_on(struct mv88e6xxx_chip *chip)
2421
{
2422 2423
	u16 val;
	int err;
2424

2425 2426 2427 2428
	/* Clear Power Down bit */
	err = mv88e6xxx_serdes_read(chip, MII_BMCR, &val);
	if (err)
		return err;
2429

2430 2431 2432
	if (val & BMCR_PDOWN) {
		val &= ~BMCR_PDOWN;
		err = mv88e6xxx_serdes_write(chip, MII_BMCR, val);
2433 2434
	}

2435
	return err;
2436 2437
}

2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503
static int mv88e6xxx_setup_port_dsa(struct mv88e6xxx_chip *chip, int port,
				    int upstream_port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_DSA);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(
		chip, port, port == upstream_port);
}

static int mv88e6xxx_setup_port_cpu(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	switch (chip->info->tag_protocol) {
	case DSA_TAG_PROTO_EDSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_ETHERTYPE);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_ADD_TAG);
		if (err)
			return err;

		if (chip->info->ops->port_set_ether_type)
			err = chip->info->ops->port_set_ether_type(
				chip, port, ETH_P_EDSA);
		break;

	case DSA_TAG_PROTO_DSA:
		err = chip->info->ops->port_set_frame_mode(
			chip, port, MV88E6XXX_FRAME_MODE_DSA);
		if (err)
			return err;

		err = mv88e6xxx_port_set_egress_mode(
			chip, port, PORT_CONTROL_EGRESS_UNMODIFIED);
		break;
	default:
		err = -EINVAL;
	}

	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, true);
}

static int mv88e6xxx_setup_port_normal(struct mv88e6xxx_chip *chip, int port)
{
	int err;

	err = chip->info->ops->port_set_frame_mode(
		chip, port, MV88E6XXX_FRAME_MODE_NORMAL);
	if (err)
		return err;

	return chip->info->ops->port_set_egress_unknowns(chip, port, false);
}

2504
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
2505
{
2506
	struct dsa_switch *ds = chip->ds;
2507
	int err;
2508
	u16 reg;
2509

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
2539
	reg = PORT_CONTROL_IGMP_MLD_SNOOP |
2540 2541
		PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
		PORT_CONTROL_STATE_FORWARDING;
2542 2543 2544
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL, reg);
	if (err)
		return err;
2545

2546 2547 2548 2549 2550 2551 2552
	if (dsa_is_cpu_port(ds, port)) {
		err = mv88e6xxx_setup_port_cpu(chip, port);
	} else if (dsa_is_dsa_port(ds, port)) {
		err = mv88e6xxx_setup_port_dsa(chip, port,
					       dsa_upstream_port(ds));
	} else {
		err = mv88e6xxx_setup_port_normal(chip, port);
2553
	}
2554 2555
	if (err)
		return err;
2556

2557 2558 2559
	/* If this port is connected to a SerDes, make sure the SerDes is not
	 * powered down.
	 */
2560
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_SERDES)) {
2561 2562 2563 2564 2565 2566 2567 2568 2569 2570
		err = mv88e6xxx_port_read(chip, port, PORT_STATUS, &reg);
		if (err)
			return err;
		reg &= PORT_STATUS_CMODE_MASK;
		if ((reg == PORT_STATUS_CMODE_100BASE_X) ||
		    (reg == PORT_STATUS_CMODE_1000BASE_X) ||
		    (reg == PORT_STATUS_CMODE_SGMII)) {
			err = mv88e6xxx_serdes_power_on(chip);
			if (err < 0)
				return err;
2571 2572 2573
		}
	}

2574
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
2575
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
2576 2577 2578
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
2579 2580
	 */
	reg = 0;
2581 2582 2583 2584
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6095_family(chip) || mv88e6xxx_6320_family(chip) ||
	    mv88e6xxx_6185_family(chip))
2585 2586
		reg = PORT_CONTROL_2_MAP_DA;

2587
	if (mv88e6xxx_6095_family(chip) || mv88e6xxx_6185_family(chip)) {
2588 2589 2590 2591 2592 2593 2594 2595 2596
		/* Set the upstream port this port should use */
		reg |= dsa_upstream_port(ds);
		/* enable forwarding of unknown multicast addresses to
		 * the upstream port
		 */
		if (port == dsa_upstream_port(ds))
			reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
	}

2597
	reg |= PORT_CONTROL_2_8021Q_DISABLED;
2598

2599
	if (reg) {
2600 2601 2602
		err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_2, reg);
		if (err)
			return err;
2603 2604
	}

2605 2606 2607 2608 2609 2610
	if (chip->info->ops->port_jumbo_config) {
		err = chip->info->ops->port_jumbo_config(chip, port);
		if (err)
			return err;
	}

2611 2612 2613 2614 2615
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
2616
	reg = 1 << port;
2617 2618
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
2619
		reg = 0;
2620

2621 2622 2623
	err = mv88e6xxx_port_write(chip, port, PORT_ASSOC_VECTOR, reg);
	if (err)
		return err;
2624 2625

	/* Egress rate control 2: disable egress rate control. */
2626 2627 2628
	err = mv88e6xxx_port_write(chip, port, PORT_RATE_CONTROL_2, 0x0000);
	if (err)
		return err;
2629

2630 2631
	if (chip->info->ops->port_pause_config) {
		err = chip->info->ops->port_pause_config(chip, port);
2632 2633
		if (err)
			return err;
2634
	}
2635

2636 2637 2638
	if (mv88e6xxx_6352_family(chip) || mv88e6xxx_6351_family(chip) ||
	    mv88e6xxx_6165_family(chip) || mv88e6xxx_6097_family(chip) ||
	    mv88e6xxx_6320_family(chip)) {
2639 2640 2641 2642
		/* Port ATU control: disable limiting the number of
		 * address database entries that this port is allowed
		 * to use.
		 */
2643 2644
		err = mv88e6xxx_port_write(chip, port, PORT_ATU_CONTROL,
					   0x0000);
2645 2646 2647
		/* Priority Override: disable DA, SA and VTU priority
		 * override.
		 */
2648 2649 2650 2651
		err = mv88e6xxx_port_write(chip, port, PORT_PRI_OVERRIDE,
					   0x0000);
		if (err)
			return err;
2652
	}
2653

2654 2655
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
2656 2657
		if (err)
			return err;
2658 2659
	}

2660 2661
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
2662 2663
		if (err)
			return err;
2664 2665
	}

2666 2667
	/* Port Control 1: disable trunking, disable sending
	 * learning messages to this port.
2668
	 */
2669 2670 2671
	err = mv88e6xxx_port_write(chip, port, PORT_CONTROL_1, 0x0000);
	if (err)
		return err;
2672

2673
	/* Port based VLAN map: give each port the same default address
2674 2675
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
2676
	 */
2677
	err = mv88e6xxx_port_set_fid(chip, port, 0);
2678 2679
	if (err)
		return err;
2680

2681 2682 2683
	err = _mv88e6xxx_port_based_vlan_map(chip, port);
	if (err)
		return err;
2684 2685 2686 2687

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
2688
	return mv88e6xxx_port_write(chip, port, PORT_DEFAULT_VLAN, 0x0000);
2689 2690
}

2691
static int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
2692 2693 2694
{
	int err;

2695
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
2696 2697 2698
	if (err)
		return err;

2699
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
2700 2701 2702
	if (err)
		return err;

2703 2704 2705 2706 2707
	err = mv88e6xxx_g1_write(chip, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
	if (err)
		return err;

	return 0;
2708 2709
}

2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
static int mv88e6xxx_g1_set_age_time(struct mv88e6xxx_chip *chip,
				     unsigned int msecs)
{
	const unsigned int coeff = chip->info->age_time_coeff;
	const unsigned int min = 0x01 * coeff;
	const unsigned int max = 0xff * coeff;
	u8 age_time;
	u16 val;
	int err;

	if (msecs < min || msecs > max)
		return -ERANGE;

	/* Round to nearest multiple of coeff */
	age_time = (msecs + coeff / 2) / coeff;

2726
	err = mv88e6xxx_g1_read(chip, GLOBAL_ATU_CONTROL, &val);
2727 2728 2729 2730 2731 2732 2733
	if (err)
		return err;

	/* AgeTime is 11:4 bits */
	val &= ~0xff0;
	val |= age_time << 4;

2734
	return mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL, val);
2735 2736
}

2737 2738 2739
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
2740
	struct mv88e6xxx_chip *chip = ds->priv;
2741 2742 2743 2744 2745 2746 2747 2748 2749
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_g1_set_age_time(chip, ageing_time);
	mutex_unlock(&chip->reg_lock);

	return err;
}

2750
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
2751
{
2752
	struct dsa_switch *ds = chip->ds;
2753
	u32 upstream_port = dsa_upstream_port(ds);
2754
	int err;
2755

2756 2757 2758
	/* Enable the PHY Polling Unit if present, don't discard any packets,
	 * and mask all interrupt sources.
	 */
2759
	err = mv88e6xxx_ppu_enable(chip);
2760 2761 2762
	if (err)
		return err;

2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773
	if (chip->info->ops->g1_set_cpu_port) {
		err = chip->info->ops->g1_set_cpu_port(chip, upstream_port);
		if (err)
			return err;
	}

	if (chip->info->ops->g1_set_egress_port) {
		err = chip->info->ops->g1_set_egress_port(chip, upstream_port);
		if (err)
			return err;
	}
2774

2775
	/* Disable remote management, and set the switch's DSA device number. */
2776 2777 2778
	err = mv88e6xxx_g1_write(chip, GLOBAL_CONTROL_2,
				 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
				 (ds->index & 0x1f));
2779 2780 2781
	if (err)
		return err;

2782 2783 2784 2785 2786
	/* Clear all the VTU and STU entries */
	err = _mv88e6xxx_vtu_stu_flush(chip);
	if (err < 0)
		return err;

2787 2788 2789 2790
	/* Set the default address aging time to 5 minutes, and
	 * enable address learn messages to be sent to all message
	 * ports.
	 */
2791 2792
	err = mv88e6xxx_g1_write(chip, GLOBAL_ATU_CONTROL,
				 GLOBAL_ATU_CONTROL_LEARN2ALL);
2793
	if (err)
2794
		return err;
2795

2796 2797
	err = mv88e6xxx_g1_set_age_time(chip, 300000);
	if (err)
2798 2799 2800 2801 2802 2803 2804
		return err;

	/* Clear all ATU entries */
	err = _mv88e6xxx_atu_flush(chip, 0, true);
	if (err)
		return err;

2805
	/* Configure the IP ToS mapping registers. */
2806
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_0, 0x0000);
2807
	if (err)
2808
		return err;
2809
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_1, 0x0000);
2810
	if (err)
2811
		return err;
2812
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_2, 0x5555);
2813
	if (err)
2814
		return err;
2815
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_3, 0x5555);
2816
	if (err)
2817
		return err;
2818
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_4, 0xaaaa);
2819
	if (err)
2820
		return err;
2821
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_5, 0xaaaa);
2822
	if (err)
2823
		return err;
2824
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_6, 0xffff);
2825
	if (err)
2826
		return err;
2827
	err = mv88e6xxx_g1_write(chip, GLOBAL_IP_PRI_7, 0xffff);
2828
	if (err)
2829
		return err;
2830 2831

	/* Configure the IEEE 802.1p priority mapping register. */
2832
	err = mv88e6xxx_g1_write(chip, GLOBAL_IEEE_PRI, 0xfa41);
2833
	if (err)
2834
		return err;
2835

2836 2837 2838 2839 2840
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

2841
	/* Clear the statistics counters for all ports */
2842 2843
	err = mv88e6xxx_g1_write(chip, GLOBAL_STATS_OP,
				 GLOBAL_STATS_OP_FLUSH_ALL);
2844 2845 2846 2847
	if (err)
		return err;

	/* Wait for the flush to complete. */
2848
	err = mv88e6xxx_g1_stats_wait(chip);
2849 2850 2851 2852 2853 2854
	if (err)
		return err;

	return 0;
}

2855
static int mv88e6xxx_setup(struct dsa_switch *ds)
2856
{
V
Vivien Didelot 已提交
2857
	struct mv88e6xxx_chip *chip = ds->priv;
2858
	int err;
2859 2860
	int i;

2861
	chip->ds = ds;
2862
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
2863

2864
	mutex_lock(&chip->reg_lock);
2865

2866
	/* Setup Switch Port Registers */
2867
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
2868 2869 2870 2871 2872 2873 2874
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2875 2876 2877
	if (err)
		goto unlock;

2878 2879 2880
	/* Setup Switch Global 2 Registers */
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_GLOBAL2)) {
		err = mv88e6xxx_g2_setup(chip);
2881 2882 2883
		if (err)
			goto unlock;
	}
2884

2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895
	/* Some generations have the configuration of sending reserved
	 * management frames to the CPU in global2, others in
	 * global1. Hence it does not fit the two setup functions
	 * above.
	 */
	if (chip->info->ops->mgmt_rsvd2cpu) {
		err = chip->info->ops->mgmt_rsvd2cpu(chip);
		if (err)
			goto unlock;
	}

2896
unlock:
2897
	mutex_unlock(&chip->reg_lock);
2898

2899
	return err;
2900 2901
}

2902 2903
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2904
	struct mv88e6xxx_chip *chip = ds->priv;
2905 2906
	int err;

2907 2908
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2909

2910 2911
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2912 2913 2914 2915 2916
	mutex_unlock(&chip->reg_lock);

	return err;
}

2917
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2918
{
2919 2920
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2921 2922
	u16 val;
	int err;
2923

2924
	if (phy >= mv88e6xxx_num_ports(chip))
2925
		return 0xffff;
2926

2927 2928 2929
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2930
	mutex_lock(&chip->reg_lock);
2931
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2932
	mutex_unlock(&chip->reg_lock);
2933 2934

	return err ? err : val;
2935 2936
}

2937
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2938
{
2939 2940
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2941
	int err;
2942

2943
	if (phy >= mv88e6xxx_num_ports(chip))
2944
		return 0xffff;
2945

2946 2947 2948
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2949
	mutex_lock(&chip->reg_lock);
2950
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2951
	mutex_unlock(&chip->reg_lock);
2952 2953

	return err;
2954 2955
}

2956
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2957 2958
				   struct device_node *np,
				   bool external)
2959 2960
{
	static int index;
2961
	struct mv88e6xxx_mdio_bus *mdio_bus;
2962 2963 2964
	struct mii_bus *bus;
	int err;

2965
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2966 2967 2968
	if (!bus)
		return -ENOMEM;

2969
	mdio_bus = bus->priv;
2970
	mdio_bus->bus = bus;
2971
	mdio_bus->chip = chip;
2972 2973
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2974

2975 2976 2977 2978 2979 2980 2981 2982 2983 2984
	if (np) {
		bus->name = np->full_name;
		snprintf(bus->id, MII_BUS_ID_SIZE, "%s", np->full_name);
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2985
	bus->parent = chip->dev;
2986

2987 2988
	if (np)
		err = of_mdiobus_register(bus, np);
2989 2990 2991
	else
		err = mdiobus_register(bus);
	if (err) {
2992
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2993
		return err;
2994
	}
2995 2996 2997 2998 2999

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
3000 3001

	return 0;
3002
}
3003

3004 3005 3006 3007 3008
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
3009

3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
3040 3041
}

3042
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
3043 3044

{
3045 3046
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
3047

3048 3049
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
3050

3051 3052
		mdiobus_unregister(bus);
	}
3053 3054
}

3055 3056
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3057
	struct mv88e6xxx_chip *chip = ds->priv;
3058 3059 3060 3061 3062 3063 3064

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3065
	struct mv88e6xxx_chip *chip = ds->priv;
3066 3067
	int err;

3068 3069
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
3070

3071 3072
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
3086
	struct mv88e6xxx_chip *chip = ds->priv;
3087 3088
	int err;

3089 3090 3091
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

3092 3093 3094 3095
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
3096
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
3097 3098 3099 3100 3101
	mutex_unlock(&chip->reg_lock);

	return err;
}

3102
static const struct mv88e6xxx_ops mv88e6085_ops = {
3103
	/* MV88E6XXX_FAMILY_6097 */
3104
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3105 3106
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3107
	.port_set_link = mv88e6xxx_port_set_link,
3108
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3109
	.port_set_speed = mv88e6185_port_set_speed,
3110
	.port_tag_remap = mv88e6095_port_tag_remap,
3111 3112 3113
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3114
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3115
	.port_pause_config = mv88e6097_port_pause_config,
3116
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3117 3118
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3119
	.stats_get_stats = mv88e6095_stats_get_stats,
3120 3121
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3122
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3123 3124
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3125
	.reset = mv88e6185_g1_reset,
3126 3127 3128
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
3129
	/* MV88E6XXX_FAMILY_6095 */
3130
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3131 3132
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3133
	.port_set_link = mv88e6xxx_port_set_link,
3134
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3135
	.port_set_speed = mv88e6185_port_set_speed,
3136 3137
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3138
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3139 3140
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3141
	.stats_get_stats = mv88e6095_stats_get_stats,
3142
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3143 3144
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3145
	.reset = mv88e6185_g1_reset,
3146 3147
};

3148
static const struct mv88e6xxx_ops mv88e6097_ops = {
3149
	/* MV88E6XXX_FAMILY_6097 */
3150 3151 3152 3153 3154 3155
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
3156
	.port_tag_remap = mv88e6095_port_tag_remap,
3157 3158 3159
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3160
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3161
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3162
	.port_pause_config = mv88e6097_port_pause_config,
3163 3164 3165 3166
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
3167 3168
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3169
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3170
	.reset = mv88e6352_g1_reset,
3171 3172
};

3173
static const struct mv88e6xxx_ops mv88e6123_ops = {
3174
	/* MV88E6XXX_FAMILY_6165 */
3175
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3176 3177
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3178
	.port_set_link = mv88e6xxx_port_set_link,
3179
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3180
	.port_set_speed = mv88e6185_port_set_speed,
3181 3182
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3183
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3184 3185
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3186
	.stats_get_stats = mv88e6095_stats_get_stats,
3187 3188
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3189
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3190
	.reset = mv88e6352_g1_reset,
3191 3192 3193
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
3194
	/* MV88E6XXX_FAMILY_6185 */
3195
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3196 3197
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3198
	.port_set_link = mv88e6xxx_port_set_link,
3199
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3200
	.port_set_speed = mv88e6185_port_set_speed,
3201
	.port_tag_remap = mv88e6095_port_tag_remap,
3202 3203 3204
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3205
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3206
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3207
	.port_pause_config = mv88e6097_port_pause_config,
3208
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3209 3210
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3211
	.stats_get_stats = mv88e6095_stats_get_stats,
3212 3213
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3214
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3215 3216
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3217
	.reset = mv88e6185_g1_reset,
3218 3219 3220
};

static const struct mv88e6xxx_ops mv88e6161_ops = {
3221
	/* MV88E6XXX_FAMILY_6165 */
3222
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3223 3224
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3225
	.port_set_link = mv88e6xxx_port_set_link,
3226
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3227
	.port_set_speed = mv88e6185_port_set_speed,
3228
	.port_tag_remap = mv88e6095_port_tag_remap,
3229 3230 3231
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3232
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3233
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3234
	.port_pause_config = mv88e6097_port_pause_config,
3235
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3236 3237
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3238
	.stats_get_stats = mv88e6095_stats_get_stats,
3239 3240
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3241
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3242
	.reset = mv88e6352_g1_reset,
3243 3244 3245
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
3246
	/* MV88E6XXX_FAMILY_6165 */
3247
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3248 3249
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
3250
	.port_set_link = mv88e6xxx_port_set_link,
3251
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3252
	.port_set_speed = mv88e6185_port_set_speed,
3253
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3254 3255
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3256
	.stats_get_stats = mv88e6095_stats_get_stats,
3257 3258
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3259
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3260
	.reset = mv88e6352_g1_reset,
3261 3262 3263
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
3264
	/* MV88E6XXX_FAMILY_6351 */
3265
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3266 3267
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3268
	.port_set_link = mv88e6xxx_port_set_link,
3269
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3270
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3271
	.port_set_speed = mv88e6185_port_set_speed,
3272
	.port_tag_remap = mv88e6095_port_tag_remap,
3273 3274 3275
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3276
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3277
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3278
	.port_pause_config = mv88e6097_port_pause_config,
3279
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3280 3281
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3282
	.stats_get_stats = mv88e6095_stats_get_stats,
3283 3284
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3285
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3286
	.reset = mv88e6352_g1_reset,
3287 3288 3289
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
3290
	/* MV88E6XXX_FAMILY_6352 */
3291 3292
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3293
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3294 3295
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3296
	.port_set_link = mv88e6xxx_port_set_link,
3297
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3298
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3299
	.port_set_speed = mv88e6352_port_set_speed,
3300
	.port_tag_remap = mv88e6095_port_tag_remap,
3301 3302 3303
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3304
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3305
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3306
	.port_pause_config = mv88e6097_port_pause_config,
3307
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3308 3309
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3310
	.stats_get_stats = mv88e6095_stats_get_stats,
3311 3312
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3313
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3314
	.reset = mv88e6352_g1_reset,
3315 3316 3317
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
3318
	/* MV88E6XXX_FAMILY_6351 */
3319
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3320 3321
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3322
	.port_set_link = mv88e6xxx_port_set_link,
3323
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3324
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3325
	.port_set_speed = mv88e6185_port_set_speed,
3326
	.port_tag_remap = mv88e6095_port_tag_remap,
3327 3328 3329
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3330
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3331
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3332
	.port_pause_config = mv88e6097_port_pause_config,
3333
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3334 3335
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3336
	.stats_get_stats = mv88e6095_stats_get_stats,
3337 3338
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3339
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3340
	.reset = mv88e6352_g1_reset,
3341 3342 3343
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
3344
	/* MV88E6XXX_FAMILY_6352 */
3345 3346
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3347
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3348 3349
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3350
	.port_set_link = mv88e6xxx_port_set_link,
3351
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3352
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3353
	.port_set_speed = mv88e6352_port_set_speed,
3354
	.port_tag_remap = mv88e6095_port_tag_remap,
3355 3356 3357
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3358
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3359
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3360
	.port_pause_config = mv88e6097_port_pause_config,
3361
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3362 3363
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3364
	.stats_get_stats = mv88e6095_stats_get_stats,
3365 3366
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3367
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3368
	.reset = mv88e6352_g1_reset,
3369 3370 3371
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
3372
	/* MV88E6XXX_FAMILY_6185 */
3373
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
3374 3375
	.phy_read = mv88e6xxx_phy_ppu_read,
	.phy_write = mv88e6xxx_phy_ppu_write,
3376
	.port_set_link = mv88e6xxx_port_set_link,
3377
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3378
	.port_set_speed = mv88e6185_port_set_speed,
3379 3380
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6085_port_set_egress_unknowns,
3381
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
3382
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
3383 3384
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3385
	.stats_get_stats = mv88e6095_stats_get_stats,
3386 3387
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3388
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3389 3390
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
3391
	.reset = mv88e6185_g1_reset,
3392 3393
};

3394
static const struct mv88e6xxx_ops mv88e6190_ops = {
3395
	/* MV88E6XXX_FAMILY_6390 */
3396 3397
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3398 3399 3400 3401 3402 3403 3404
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3405
	.port_tag_remap = mv88e6390_port_tag_remap,
3406 3407 3408
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3409
	.port_pause_config = mv88e6390_port_pause_config,
3410
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3411
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3412 3413
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3414
	.stats_get_stats = mv88e6390_stats_get_stats,
3415 3416
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3417
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3418
	.reset = mv88e6352_g1_reset,
3419 3420 3421
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
3422
	/* MV88E6XXX_FAMILY_6390 */
3423 3424
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3425 3426 3427 3428 3429 3430 3431
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3432
	.port_tag_remap = mv88e6390_port_tag_remap,
3433 3434 3435
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3436
	.port_pause_config = mv88e6390_port_pause_config,
3437
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3438
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3439 3440
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3441
	.stats_get_stats = mv88e6390_stats_get_stats,
3442 3443
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3444
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3445
	.reset = mv88e6352_g1_reset,
3446 3447 3448
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
3449
	/* MV88E6XXX_FAMILY_6390 */
3450 3451
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3452 3453 3454 3455 3456 3457 3458
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3459
	.port_tag_remap = mv88e6390_port_tag_remap,
3460 3461 3462
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3463
	.port_pause_config = mv88e6390_port_pause_config,
3464
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3465
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3466 3467
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3468
	.stats_get_stats = mv88e6390_stats_get_stats,
3469 3470
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3471
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3472
	.reset = mv88e6352_g1_reset,
3473 3474
};

3475
static const struct mv88e6xxx_ops mv88e6240_ops = {
3476
	/* MV88E6XXX_FAMILY_6352 */
3477 3478
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3479
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3480 3481
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3482
	.port_set_link = mv88e6xxx_port_set_link,
3483
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3484
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3485
	.port_set_speed = mv88e6352_port_set_speed,
3486
	.port_tag_remap = mv88e6095_port_tag_remap,
3487 3488 3489
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3490
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3491
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3492
	.port_pause_config = mv88e6097_port_pause_config,
3493
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3494 3495
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3496
	.stats_get_stats = mv88e6095_stats_get_stats,
3497 3498
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3499
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3500
	.reset = mv88e6352_g1_reset,
3501 3502
};

3503
static const struct mv88e6xxx_ops mv88e6290_ops = {
3504
	/* MV88E6XXX_FAMILY_6390 */
3505 3506
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3507 3508 3509 3510 3511 3512 3513
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3514
	.port_tag_remap = mv88e6390_port_tag_remap,
3515 3516 3517
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3518
	.port_pause_config = mv88e6390_port_pause_config,
3519
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3520
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3521 3522
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3523
	.stats_get_stats = mv88e6390_stats_get_stats,
3524 3525
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3526
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3527
	.reset = mv88e6352_g1_reset,
3528 3529
};

3530
static const struct mv88e6xxx_ops mv88e6320_ops = {
3531
	/* MV88E6XXX_FAMILY_6320 */
3532 3533
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3534
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3535 3536
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3537
	.port_set_link = mv88e6xxx_port_set_link,
3538
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3539
	.port_set_speed = mv88e6185_port_set_speed,
3540
	.port_tag_remap = mv88e6095_port_tag_remap,
3541 3542 3543
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3544
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3545
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3546
	.port_pause_config = mv88e6097_port_pause_config,
3547
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3548 3549
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3550
	.stats_get_stats = mv88e6320_stats_get_stats,
3551 3552
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3553
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3554
	.reset = mv88e6352_g1_reset,
3555 3556 3557
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
3558
	/* MV88E6XXX_FAMILY_6321 */
3559 3560
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3561
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3562 3563
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3564
	.port_set_link = mv88e6xxx_port_set_link,
3565
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3566
	.port_set_speed = mv88e6185_port_set_speed,
3567
	.port_tag_remap = mv88e6095_port_tag_remap,
3568 3569 3570
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3571
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3572
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3573
	.port_pause_config = mv88e6097_port_pause_config,
3574
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3575 3576
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3577
	.stats_get_stats = mv88e6320_stats_get_stats,
3578 3579
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3580
	.reset = mv88e6352_g1_reset,
3581 3582 3583
};

static const struct mv88e6xxx_ops mv88e6350_ops = {
3584
	/* MV88E6XXX_FAMILY_6351 */
3585
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3586 3587
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3588
	.port_set_link = mv88e6xxx_port_set_link,
3589
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3590
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3591
	.port_set_speed = mv88e6185_port_set_speed,
3592
	.port_tag_remap = mv88e6095_port_tag_remap,
3593 3594 3595
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3596
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3597
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3598
	.port_pause_config = mv88e6097_port_pause_config,
3599
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3600 3601
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3602
	.stats_get_stats = mv88e6095_stats_get_stats,
3603 3604
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3605
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3606
	.reset = mv88e6352_g1_reset,
3607 3608 3609
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
3610
	/* MV88E6XXX_FAMILY_6351 */
3611
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3612 3613
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3614
	.port_set_link = mv88e6xxx_port_set_link,
3615
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3616
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3617
	.port_set_speed = mv88e6185_port_set_speed,
3618
	.port_tag_remap = mv88e6095_port_tag_remap,
3619 3620 3621
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3622
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3623
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3624
	.port_pause_config = mv88e6097_port_pause_config,
3625
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3626 3627
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3628
	.stats_get_stats = mv88e6095_stats_get_stats,
3629 3630
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3631
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3632
	.reset = mv88e6352_g1_reset,
3633 3634 3635
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
3636
	/* MV88E6XXX_FAMILY_6352 */
3637 3638
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
3639
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3640 3641
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3642
	.port_set_link = mv88e6xxx_port_set_link,
3643
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3644
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3645
	.port_set_speed = mv88e6352_port_set_speed,
3646
	.port_tag_remap = mv88e6095_port_tag_remap,
3647 3648 3649
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3650
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3651
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3652
	.port_pause_config = mv88e6097_port_pause_config,
3653
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3654 3655
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3656
	.stats_get_stats = mv88e6095_stats_get_stats,
3657 3658
	.g1_set_cpu_port = mv88e6095_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6095_g1_set_egress_port,
3659
	.mgmt_rsvd2cpu = mv88e6095_g2_mgmt_rsvd2cpu,
3660
	.reset = mv88e6352_g1_reset,
3661 3662
};

3663
static const struct mv88e6xxx_ops mv88e6390_ops = {
3664
	/* MV88E6XXX_FAMILY_6390 */
3665 3666
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3667 3668 3669 3670 3671 3672 3673
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3674
	.port_tag_remap = mv88e6390_port_tag_remap,
3675 3676 3677
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3678
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3679
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3680
	.port_pause_config = mv88e6390_port_pause_config,
3681
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3682
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3683 3684
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3685
	.stats_get_stats = mv88e6390_stats_get_stats,
3686 3687
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3688
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3689
	.reset = mv88e6352_g1_reset,
3690 3691 3692
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3693
	/* MV88E6XXX_FAMILY_6390 */
3694 3695
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3696 3697 3698 3699 3700 3701 3702
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3703
	.port_tag_remap = mv88e6390_port_tag_remap,
3704 3705 3706
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3707
	.port_jumbo_config = mv88e6165_port_jumbo_config,
3708
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3709
	.port_pause_config = mv88e6390_port_pause_config,
3710
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3711
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3712 3713
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3714
	.stats_get_stats = mv88e6390_stats_get_stats,
3715 3716
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3717
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3718
	.reset = mv88e6352_g1_reset,
3719 3720 3721
};

static const struct mv88e6xxx_ops mv88e6391_ops = {
3722
	/* MV88E6XXX_FAMILY_6390 */
3723 3724
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3725 3726 3727 3728 3729 3730 3731
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3732
	.port_tag_remap = mv88e6390_port_tag_remap,
3733 3734 3735
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_unknowns = mv88e6351_port_set_egress_unknowns,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3736
	.port_pause_config = mv88e6390_port_pause_config,
3737
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3738
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3739 3740
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3741
	.stats_get_stats = mv88e6390_stats_get_stats,
3742 3743
	.g1_set_cpu_port = mv88e6390_g1_set_cpu_port,
	.g1_set_egress_port = mv88e6390_g1_set_egress_port,
3744
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3745
	.reset = mv88e6352_g1_reset,
3746 3747
};

3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763
static int mv88e6xxx_verify_madatory_ops(struct mv88e6xxx_chip *chip,
					 const struct mv88e6xxx_ops *ops)
{
	if (!ops->port_set_frame_mode) {
		dev_err(chip->dev, "Missing port_set_frame_mode");
		return -EINVAL;
	}

	if (!ops->port_set_egress_unknowns) {
		dev_err(chip->dev, "Missing port_set_egress_mode");
		return -EINVAL;
	}

	return 0;
}

3764 3765 3766 3767 3768 3769 3770
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3771
		.port_base_addr = 0x10,
3772
		.global1_addr = 0x1b,
3773
		.age_time_coeff = 15000,
3774
		.g1_irqs = 8,
3775
		.tag_protocol = DSA_TAG_PROTO_DSA,
3776
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
3777
		.ops = &mv88e6085_ops,
3778 3779 3780 3781 3782 3783 3784 3785
	},

	[MV88E6095] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3786
		.port_base_addr = 0x10,
3787
		.global1_addr = 0x1b,
3788
		.age_time_coeff = 15000,
3789
		.g1_irqs = 8,
3790
		.tag_protocol = DSA_TAG_PROTO_DSA,
3791
		.flags = MV88E6XXX_FLAGS_FAMILY_6095,
3792
		.ops = &mv88e6095_ops,
3793 3794
	},

3795 3796 3797 3798 3799 3800 3801 3802 3803
	[MV88E6097] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6097,
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3804
		.g1_irqs = 8,
3805
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3806 3807 3808 3809
		.flags = MV88E6XXX_FLAGS_FAMILY_6097,
		.ops = &mv88e6097_ops,
	},

3810 3811 3812 3813 3814 3815
	[MV88E6123] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6123,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3816
		.port_base_addr = 0x10,
3817
		.global1_addr = 0x1b,
3818
		.age_time_coeff = 15000,
3819
		.g1_irqs = 9,
3820
		.tag_protocol = DSA_TAG_PROTO_DSA,
3821
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3822
		.ops = &mv88e6123_ops,
3823 3824 3825 3826 3827 3828 3829 3830
	},

	[MV88E6131] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3831
		.port_base_addr = 0x10,
3832
		.global1_addr = 0x1b,
3833
		.age_time_coeff = 15000,
3834
		.g1_irqs = 9,
3835
		.tag_protocol = DSA_TAG_PROTO_DSA,
3836
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3837
		.ops = &mv88e6131_ops,
3838 3839 3840 3841 3842 3843 3844 3845
	},

	[MV88E6161] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6161,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3846
		.port_base_addr = 0x10,
3847
		.global1_addr = 0x1b,
3848
		.age_time_coeff = 15000,
3849
		.g1_irqs = 9,
3850
		.tag_protocol = DSA_TAG_PROTO_DSA,
3851
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3852
		.ops = &mv88e6161_ops,
3853 3854 3855 3856 3857 3858 3859 3860
	},

	[MV88E6165] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6165,
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3861
		.port_base_addr = 0x10,
3862
		.global1_addr = 0x1b,
3863
		.age_time_coeff = 15000,
3864
		.g1_irqs = 9,
3865
		.tag_protocol = DSA_TAG_PROTO_DSA,
3866
		.flags = MV88E6XXX_FLAGS_FAMILY_6165,
3867
		.ops = &mv88e6165_ops,
3868 3869 3870 3871 3872 3873 3874 3875
	},

	[MV88E6171] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6171,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3876
		.port_base_addr = 0x10,
3877
		.global1_addr = 0x1b,
3878
		.age_time_coeff = 15000,
3879
		.g1_irqs = 9,
3880
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3881
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3882
		.ops = &mv88e6171_ops,
3883 3884 3885 3886 3887 3888 3889 3890
	},

	[MV88E6172] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6172,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3891
		.port_base_addr = 0x10,
3892
		.global1_addr = 0x1b,
3893
		.age_time_coeff = 15000,
3894
		.g1_irqs = 9,
3895
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3896
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3897
		.ops = &mv88e6172_ops,
3898 3899 3900 3901 3902 3903 3904 3905
	},

	[MV88E6175] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6175,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3906
		.port_base_addr = 0x10,
3907
		.global1_addr = 0x1b,
3908
		.age_time_coeff = 15000,
3909
		.g1_irqs = 9,
3910
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3911
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
3912
		.ops = &mv88e6175_ops,
3913 3914 3915 3916 3917 3918 3919 3920
	},

	[MV88E6176] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6176,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3921
		.port_base_addr = 0x10,
3922
		.global1_addr = 0x1b,
3923
		.age_time_coeff = 15000,
3924
		.g1_irqs = 9,
3925
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3926
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
3927
		.ops = &mv88e6176_ops,
3928 3929 3930 3931 3932 3933 3934 3935
	},

	[MV88E6185] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3936
		.port_base_addr = 0x10,
3937
		.global1_addr = 0x1b,
3938
		.age_time_coeff = 15000,
3939
		.g1_irqs = 8,
3940
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3941
		.flags = MV88E6XXX_FLAGS_FAMILY_6185,
3942
		.ops = &mv88e6185_ops,
3943 3944
	},

3945 3946 3947 3948 3949 3950 3951 3952
	[MV88E6190] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3953
		.tag_protocol = DSA_TAG_PROTO_DSA,
3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969
		.age_time_coeff = 15000,
		.g1_irqs = 9,
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6190X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
3970
		.tag_protocol = DSA_TAG_PROTO_DSA,
3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6191,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
3984 3985
		.g1_irqs = 9,
		.tag_protocol = DSA_TAG_PROTO_DSA,
3986 3987 3988 3989
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6391_ops,
	},

3990 3991 3992 3993 3994 3995
	[MV88E6240] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6240,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3996
		.port_base_addr = 0x10,
3997
		.global1_addr = 0x1b,
3998
		.age_time_coeff = 15000,
3999
		.g1_irqs = 9,
4000
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4001
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4002
		.ops = &mv88e6240_ops,
4003 4004
	},

4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
	[MV88E6290] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6290,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4015
		.tag_protocol = DSA_TAG_PROTO_DSA,
4016 4017 4018 4019
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6290_ops,
	},

4020 4021 4022 4023 4024 4025
	[MV88E6320] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6320,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
4026
		.port_base_addr = 0x10,
4027
		.global1_addr = 0x1b,
4028
		.age_time_coeff = 15000,
4029
		.g1_irqs = 8,
4030
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4031
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4032
		.ops = &mv88e6320_ops,
4033 4034 4035 4036 4037 4038 4039 4040
	},

	[MV88E6321] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6321,
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
4041
		.port_base_addr = 0x10,
4042
		.global1_addr = 0x1b,
4043
		.age_time_coeff = 15000,
4044
		.g1_irqs = 8,
4045
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4046
		.flags = MV88E6XXX_FLAGS_FAMILY_6320,
4047
		.ops = &mv88e6321_ops,
4048 4049 4050 4051 4052 4053 4054 4055
	},

	[MV88E6350] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6350,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
4056
		.port_base_addr = 0x10,
4057
		.global1_addr = 0x1b,
4058
		.age_time_coeff = 15000,
4059
		.g1_irqs = 9,
4060
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4061
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4062
		.ops = &mv88e6350_ops,
4063 4064 4065 4066 4067 4068 4069 4070
	},

	[MV88E6351] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6351,
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
4071
		.port_base_addr = 0x10,
4072
		.global1_addr = 0x1b,
4073
		.age_time_coeff = 15000,
4074
		.g1_irqs = 9,
4075
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4076
		.flags = MV88E6XXX_FLAGS_FAMILY_6351,
4077
		.ops = &mv88e6351_ops,
4078 4079 4080 4081 4082 4083 4084 4085
	},

	[MV88E6352] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6352,
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
4086
		.port_base_addr = 0x10,
4087
		.global1_addr = 0x1b,
4088
		.age_time_coeff = 15000,
4089
		.g1_irqs = 9,
4090
		.tag_protocol = DSA_TAG_PROTO_EDSA,
4091
		.flags = MV88E6XXX_FLAGS_FAMILY_6352,
4092
		.ops = &mv88e6352_ops,
4093
	},
4094 4095 4096 4097 4098 4099 4100 4101 4102 4103
	[MV88E6390] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4104
		.tag_protocol = DSA_TAG_PROTO_DSA,
4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
		.prod_num = PORT_SWITCH_ID_PROD_NUM_6390X,
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
		.age_time_coeff = 15000,
		.g1_irqs = 9,
4118
		.tag_protocol = DSA_TAG_PROTO_DSA,
4119 4120 4121
		.flags = MV88E6XXX_FLAGS_FAMILY_6390,
		.ops = &mv88e6390x_ops,
	},
4122 4123
};

4124
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
4125
{
4126
	int i;
4127

4128 4129 4130
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
4131 4132 4133 4134

	return NULL;
}

4135
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
4136 4137
{
	const struct mv88e6xxx_info *info;
4138 4139 4140
	unsigned int prod_num, rev;
	u16 id;
	int err;
4141

4142 4143 4144 4145 4146
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_read(chip, 0, PORT_SWITCH_ID, &id);
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
4147 4148 4149 4150 4151 4152 4153 4154

	prod_num = (id & 0xfff0) >> 4;
	rev = id & 0x000f;

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

4155
	/* Update the compatible info with the probed one */
4156
	chip->info = info;
4157

4158 4159 4160 4161
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

4162 4163
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
4164 4165 4166 4167

	return 0;
}

4168
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
4169
{
4170
	struct mv88e6xxx_chip *chip;
4171

4172 4173
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
4174 4175
		return NULL;

4176
	chip->dev = dev;
4177

4178
	mutex_init(&chip->reg_lock);
4179
	INIT_LIST_HEAD(&chip->mdios);
4180

4181
	return chip;
4182 4183
}

4184 4185
static void mv88e6xxx_phy_init(struct mv88e6xxx_chip *chip)
{
4186
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4187 4188 4189
		mv88e6xxx_ppu_state_init(chip);
}

4190 4191
static void mv88e6xxx_phy_destroy(struct mv88e6xxx_chip *chip)
{
4192
	if (chip->info->ops->ppu_enable && chip->info->ops->ppu_disable)
4193 4194 4195
		mv88e6xxx_ppu_state_destroy(chip);
}

4196
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
4197 4198
			      struct mii_bus *bus, int sw_addr)
{
4199
	if (sw_addr == 0)
4200
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
4201
	else if (mv88e6xxx_has(chip, MV88E6XXX_FLAGS_MULTI_CHIP))
4202
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
4203 4204 4205
	else
		return -EINVAL;

4206 4207
	chip->bus = bus;
	chip->sw_addr = sw_addr;
4208 4209 4210 4211

	return 0;
}

4212 4213
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
4214
	struct mv88e6xxx_chip *chip = ds->priv;
4215

4216
	return chip->info->tag_protocol;
4217 4218
}

4219 4220 4221
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
4222
{
4223
	struct mv88e6xxx_chip *chip;
4224
	struct mii_bus *bus;
4225
	int err;
4226

4227
	bus = dsa_host_dev_to_mii_bus(host_dev);
4228 4229 4230
	if (!bus)
		return NULL;

4231 4232
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
4233 4234
		return NULL;

4235
	/* Legacy SMI probing will only support chips similar to 88E6085 */
4236
	chip->info = &mv88e6xxx_table[MV88E6085];
4237

4238
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
4239 4240 4241
	if (err)
		goto free;

4242
	err = mv88e6xxx_detect(chip);
4243
	if (err)
4244
		goto free;
4245

4246 4247 4248 4249 4250 4251
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

4252 4253
	mv88e6xxx_phy_init(chip);

4254
	err = mv88e6xxx_mdios_register(chip, NULL);
4255
	if (err)
4256
		goto free;
4257

4258
	*priv = chip;
4259

4260
	return chip->info->name;
4261
free:
4262
	devm_kfree(dsa_dev, chip);
4263 4264

	return NULL;
4265 4266
}

4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
4282
	struct mv88e6xxx_chip *chip = ds->priv;
4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					 GLOBAL_ATU_DATA_STATE_MC_STATIC))
		netdev_err(ds->ports[port].netdev, "failed to load multicast MAC address\n");
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
4294
	struct mv88e6xxx_chip *chip = ds->priv;
4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
					   GLOBAL_ATU_DATA_STATE_UNUSED);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static int mv88e6xxx_port_mdb_dump(struct dsa_switch *ds, int port,
				   struct switchdev_obj_port_mdb *mdb,
				   int (*cb)(struct switchdev_obj *obj))
{
V
Vivien Didelot 已提交
4309
	struct mv88e6xxx_chip *chip = ds->priv;
4310 4311 4312 4313 4314 4315 4316 4317 4318
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_dump(chip, port, &mdb->obj, cb);
	mutex_unlock(&chip->reg_lock);

	return err;
}

4319
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
4320
	.probe			= mv88e6xxx_drv_probe,
4321
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
4322 4323 4324 4325 4326 4327 4328 4329
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
	.set_eee		= mv88e6xxx_set_eee,
	.get_eee		= mv88e6xxx_get_eee,
4330
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
4331 4332 4333 4334
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
4335
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
4336 4337 4338
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
4339
	.port_fast_age		= mv88e6xxx_port_fast_age,
4340 4341 4342 4343 4344 4345 4346 4347 4348
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_vlan_dump		= mv88e6xxx_port_vlan_dump,
	.port_fdb_prepare       = mv88e6xxx_port_fdb_prepare,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
4349 4350 4351 4352
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
	.port_mdb_dump          = mv88e6xxx_port_mdb_dump,
4353 4354
};

4355 4356 4357 4358
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

4359
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip,
4360 4361
				     struct device_node *np)
{
4362
	struct device *dev = chip->dev;
4363 4364 4365 4366 4367 4368 4369
	struct dsa_switch *ds;

	ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL);
	if (!ds)
		return -ENOMEM;

	ds->dev = dev;
4370
	ds->priv = chip;
4371
	ds->ops = &mv88e6xxx_switch_ops;
4372 4373 4374 4375 4376 4377

	dev_set_drvdata(dev, ds);

	return dsa_register_switch(ds, np);
}

4378
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
4379
{
4380
	dsa_unregister_switch(chip->ds);
4381 4382
}

4383
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
4384
{
4385
	struct device *dev = &mdiodev->dev;
4386
	struct device_node *np = dev->of_node;
4387
	const struct mv88e6xxx_info *compat_info;
4388
	struct mv88e6xxx_chip *chip;
4389
	u32 eeprom_len;
4390
	int err;
4391

4392 4393 4394 4395
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

4396 4397
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
4398 4399
		return -ENOMEM;

4400
	chip->info = compat_info;
4401

4402 4403 4404 4405
	err = mv88e6xxx_verify_madatory_ops(chip, chip->info->ops);
	if (err)
		return err;

4406
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
4407 4408
	if (err)
		return err;
4409

4410 4411 4412 4413
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

4414
	err = mv88e6xxx_detect(chip);
4415 4416
	if (err)
		return err;
4417

4418 4419
	mv88e6xxx_phy_init(chip);

4420
	if (chip->info->ops->get_eeprom &&
4421
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
4422
		chip->eeprom_len = eeprom_len;
4423

4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT)) {
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

4455
	err = mv88e6xxx_mdios_register(chip, np);
4456
	if (err)
4457
		goto out_g2_irq;
4458

4459
	err = mv88e6xxx_register_switch(chip, np);
4460 4461
	if (err)
		goto out_mdio;
4462

4463
	return 0;
4464 4465

out_mdio:
4466
	mv88e6xxx_mdios_unregister(chip);
4467
out_g2_irq:
4468
	if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT) && chip->irq > 0)
4469 4470
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
4471 4472
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
4473
		mv88e6xxx_g1_irq_free(chip);
4474 4475
		mutex_unlock(&chip->reg_lock);
	}
4476 4477
out:
	return err;
4478
}
4479 4480 4481 4482

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
4483
	struct mv88e6xxx_chip *chip = ds->priv;
4484

4485
	mv88e6xxx_phy_destroy(chip);
4486
	mv88e6xxx_unregister_switch(chip);
4487
	mv88e6xxx_mdios_unregister(chip);
4488

4489 4490 4491 4492 4493
	if (chip->irq > 0) {
		if (mv88e6xxx_has(chip, MV88E6XXX_FLAG_G2_INT))
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
4494 4495 4496
}

static const struct of_device_id mv88e6xxx_of_match[] = {
4497 4498 4499 4500
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
4501 4502 4503 4504
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
4521
	register_switch_driver(&mv88e6xxx_switch_drv);
4522 4523
	return mdio_driver_register(&mv88e6xxx_driver);
}
4524 4525 4526 4527
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
4528
	mdio_driver_unregister(&mv88e6xxx_driver);
4529
	unregister_switch_driver(&mv88e6xxx_switch_drv);
4530 4531
}
module_exit(mv88e6xxx_cleanup);
4532 4533 4534 4535

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");