amdgpu_vm.c 66.8 KB
Newer Older
A
Alex Deucher 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
28
#include <linux/dma-fence-array.h>
29
#include <linux/interval_tree_generic.h>
A
Alex Deucher 已提交
30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
#include <drm/drmP.h>
#include <drm/amdgpu_drm.h>
#include "amdgpu.h"
#include "amdgpu_trace.h"

/*
 * GPUVM
 * GPUVM is similar to the legacy gart on older asics, however
 * rather than there being a single global gart table
 * for the entire GPU, there are multiple VM page tables active
 * at any given time.  The VM page tables can contain a mix
 * vram pages and system memory pages and system memory pages
 * can be mapped as snooped (cached system pages) or unsnooped
 * (uncached system pages).
 * Each VM has an ID associated with it and there is a page table
 * associated with each VMID.  When execting a command buffer,
 * the kernel tells the the ring what VMID to use for that command
 * buffer.  VMIDs are allocated dynamically as commands are submitted.
 * The userspace drivers maintain their own address space and the kernel
 * sets up their pages tables accordingly when they submit their
 * command buffers and a VMID is assigned.
 * Cayman/Trinity support up to 8 active VMs at any given time;
 * SI supports 16.
 */

55 56 57 58 59 60 61 62 63
#define START(node) ((node)->start)
#define LAST(node) ((node)->last)

INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
		     START, LAST, static, amdgpu_vm_it)

#undef START
#undef LAST

64 65 66
/* Local structure. Encapsulate some VM table update parameters to reduce
 * the number of function parameters
 */
67
struct amdgpu_pte_update_params {
68 69
	/* amdgpu device we do this update for */
	struct amdgpu_device *adev;
70 71
	/* optional amdgpu_vm we do this update for */
	struct amdgpu_vm *vm;
72 73 74 75
	/* address where to copy page table entries from */
	uint64_t src;
	/* indirect buffer to fill with commands */
	struct amdgpu_ib *ib;
76 77 78
	/* Function which actually does the update */
	void (*func)(struct amdgpu_pte_update_params *params, uint64_t pe,
		     uint64_t addr, unsigned count, uint32_t incr,
79
		     uint64_t flags);
80 81
	/* indicate update pt or its shadow */
	bool shadow;
82 83 84 85 86 87
	/* The next two are used during VM update by CPU
	 *  DMA addresses to use for mapping
	 *  Kernel pointer of PD/PT BO that needs to be updated
	 */
	dma_addr_t *pages_addr;
	void *kptr;
88 89
};

90 91 92 93 94 95
/* Helper to disable partial resident texture feature from a fence callback */
struct amdgpu_prt_cb {
	struct amdgpu_device *adev;
	struct dma_fence_cb cb;
};

A
Alex Deucher 已提交
96
/**
97
 * amdgpu_vm_num_entries - return the number of entries in a PD/PT
A
Alex Deucher 已提交
98 99 100
 *
 * @adev: amdgpu_device pointer
 *
101
 * Calculate the number of entries in a page directory or page table.
A
Alex Deucher 已提交
102
 */
103 104
static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
				      unsigned level)
A
Alex Deucher 已提交
105
{
106 107 108
	if (level == 0)
		/* For the root directory */
		return adev->vm_manager.max_pfn >>
109 110
			(adev->vm_manager.block_size *
			 adev->vm_manager.num_level);
111 112
	else if (level == adev->vm_manager.num_level)
		/* For the page tables on the leaves */
113
		return AMDGPU_VM_PTE_COUNT(adev);
114 115
	else
		/* Everything in between */
116
		return 1 << adev->vm_manager.block_size;
A
Alex Deucher 已提交
117 118 119
}

/**
120
 * amdgpu_vm_bo_size - returns the size of the BOs in bytes
A
Alex Deucher 已提交
121 122 123
 *
 * @adev: amdgpu_device pointer
 *
124
 * Calculate the size of the BO for a page directory or page table in bytes.
A
Alex Deucher 已提交
125
 */
126
static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
A
Alex Deucher 已提交
127
{
128
	return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
A
Alex Deucher 已提交
129 130 131
}

/**
132
 * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
A
Alex Deucher 已提交
133 134
 *
 * @vm: vm providing the BOs
135
 * @validated: head of validation list
136
 * @entry: entry to add
A
Alex Deucher 已提交
137 138
 *
 * Add the page directory to the list of BOs to
139
 * validate for command submission.
A
Alex Deucher 已提交
140
 */
141 142 143
void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
			 struct list_head *validated,
			 struct amdgpu_bo_list_entry *entry)
A
Alex Deucher 已提交
144
{
145
	entry->robj = vm->root.bo;
146
	entry->priority = 0;
147
	entry->tv.bo = &entry->robj->tbo;
148
	entry->tv.shared = true;
149
	entry->user_pages = NULL;
150 151
	list_add(&entry->tv.head, validated);
}
A
Alex Deucher 已提交
152

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193
/**
 * amdgpu_vm_validate_layer - validate a single page table level
 *
 * @parent: parent page table level
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
 *
 * Validate the page table BOs on command submission if neccessary.
 */
static int amdgpu_vm_validate_level(struct amdgpu_vm_pt *parent,
				    int (*validate)(void *, struct amdgpu_bo *),
				    void *param)
{
	unsigned i;
	int r;

	if (!parent->entries)
		return 0;

	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
			continue;

		r = validate(param, entry->bo);
		if (r)
			return r;

		/*
		 * Recurse into the sub directory. This is harmless because we
		 * have only a maximum of 5 layers.
		 */
		r = amdgpu_vm_validate_level(entry, validate, param);
		if (r)
			return r;
	}

	return r;
}

194
/**
195
 * amdgpu_vm_validate_pt_bos - validate the page table BOs
196
 *
197
 * @adev: amdgpu device pointer
198
 * @vm: vm providing the BOs
199 200
 * @validate: callback to do the validation
 * @param: parameter for the validation callback
A
Alex Deucher 已提交
201
 *
202
 * Validate the page table BOs on command submission if neccessary.
A
Alex Deucher 已提交
203
 */
204 205 206
int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
			      int (*validate)(void *p, struct amdgpu_bo *bo),
			      void *param)
A
Alex Deucher 已提交
207
{
208
	uint64_t num_evictions;
A
Alex Deucher 已提交
209

210 211 212 213 214
	/* We only need to validate the page tables
	 * if they aren't already valid.
	 */
	num_evictions = atomic64_read(&adev->num_evictions);
	if (num_evictions == vm->last_eviction_counter)
215
		return 0;
216

217
	return amdgpu_vm_validate_level(&vm->root, validate, param);
218 219 220
}

/**
221
 * amdgpu_vm_move_level_in_lru - move one level of PT BOs to the LRU tail
222 223 224 225 226 227
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
228
static void amdgpu_vm_move_level_in_lru(struct amdgpu_vm_pt *parent)
229 230 231
{
	unsigned i;

232 233
	if (!parent->entries)
		return;
234

235 236 237 238
	for (i = 0; i <= parent->last_entry_used; ++i) {
		struct amdgpu_vm_pt *entry = &parent->entries[i];

		if (!entry->bo)
239 240
			continue;

241 242
		ttm_bo_move_to_lru_tail(&entry->bo->tbo);
		amdgpu_vm_move_level_in_lru(entry);
243
	}
244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260
}

/**
 * amdgpu_vm_move_pt_bos_in_lru - move the PT BOs to the LRU tail
 *
 * @adev: amdgpu device instance
 * @vm: vm providing the BOs
 *
 * Move the PT BOs to the tail of the LRU.
 */
void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm)
{
	struct ttm_bo_global *glob = adev->mman.bdev.glob;

	spin_lock(&glob->lru_lock);
	amdgpu_vm_move_level_in_lru(&vm->root);
261
	spin_unlock(&glob->lru_lock);
A
Alex Deucher 已提交
262 263
}

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280
 /**
 * amdgpu_vm_alloc_levels - allocate the PD/PT levels
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @saddr: start of the address range
 * @eaddr: end of the address range
 *
 * Make sure the page directories and page tables are allocated
 */
static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  uint64_t saddr, uint64_t eaddr,
				  unsigned level)
{
	unsigned shift = (adev->vm_manager.num_level - level) *
281
		adev->vm_manager.block_size;
282 283
	unsigned pt_idx, from, to;
	int r;
284
	u64 flags;
285 286 287 288 289 290 291 292 293 294 295

	if (!parent->entries) {
		unsigned num_entries = amdgpu_vm_num_entries(adev, level);

		parent->entries = drm_calloc_large(num_entries,
						   sizeof(struct amdgpu_vm_pt));
		if (!parent->entries)
			return -ENOMEM;
		memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
	}

296 297 298 299 300
	from = saddr >> shift;
	to = eaddr >> shift;
	if (from >= amdgpu_vm_num_entries(adev, level) ||
	    to >= amdgpu_vm_num_entries(adev, level))
		return -EINVAL;
301 302 303 304 305

	if (to > parent->last_entry_used)
		parent->last_entry_used = to;

	++level;
306 307
	saddr = saddr & ((1 << shift) - 1);
	eaddr = eaddr & ((1 << shift) - 1);
308

309 310 311 312 313 314 315 316
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

317 318 319 320 321 322 323 324 325 326 327
	/* walk over the address space and allocate the page tables */
	for (pt_idx = from; pt_idx <= to; ++pt_idx) {
		struct reservation_object *resv = vm->root.bo->tbo.resv;
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
		struct amdgpu_bo *pt;

		if (!entry->bo) {
			r = amdgpu_bo_create(adev,
					     amdgpu_vm_bo_size(adev, level),
					     AMDGPU_GPU_PAGE_SIZE, true,
					     AMDGPU_GEM_DOMAIN_VRAM,
328
					     flags,
329 330 331 332 333 334 335 336 337 338 339 340 341 342
					     NULL, resv, &pt);
			if (r)
				return r;

			/* Keep a reference to the root directory to avoid
			* freeing them up in the wrong order.
			*/
			pt->parent = amdgpu_bo_ref(vm->root.bo);

			entry->bo = pt;
			entry->addr = 0;
		}

		if (level < adev->vm_manager.num_level) {
343 344 345 346 347
			uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
			uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
				((1 << shift) - 1);
			r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
						   sub_eaddr, level);
348 349 350 351 352 353 354 355
			if (r)
				return r;
		}
	}

	return 0;
}

356 357 358 359 360 361 362 363 364 365 366 367 368 369
/**
 * amdgpu_vm_alloc_pts - Allocate page tables.
 *
 * @adev: amdgpu_device pointer
 * @vm: VM to allocate page tables for
 * @saddr: Start address which needs to be allocated
 * @size: Size from start address we need.
 *
 * Make sure the page tables are allocated.
 */
int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
			struct amdgpu_vm *vm,
			uint64_t saddr, uint64_t size)
{
F
Felix Kuehling 已提交
370
	uint64_t last_pfn;
371 372 373 374 375 376 377 378 379
	uint64_t eaddr;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	eaddr = saddr + size - 1;
	last_pfn = eaddr / AMDGPU_GPU_PAGE_SIZE;
	if (last_pfn >= adev->vm_manager.max_pfn) {
F
Felix Kuehling 已提交
380
		dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
381 382 383 384 385 386 387
			last_pfn, adev->vm_manager.max_pfn);
		return -EINVAL;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

388
	return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr, 0);
389 390
}

391 392 393 394 395 396 397 398 399 400
/**
 * amdgpu_vm_had_gpu_reset - check if reset occured since last use
 *
 * @adev: amdgpu_device pointer
 * @id: VMID structure
 *
 * Check if GPU reset occured since last use of the VMID.
 */
static bool amdgpu_vm_had_gpu_reset(struct amdgpu_device *adev,
				    struct amdgpu_vm_id *id)
401 402
{
	return id->current_gpu_reset_count !=
403
		atomic_read(&adev->gpu_reset_counter);
404 405
}

406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470
static bool amdgpu_vm_reserved_vmid_ready(struct amdgpu_vm *vm, unsigned vmhub)
{
	return !!vm->reserved_vmid[vmhub];
}

/* idr_mgr->lock must be held */
static int amdgpu_vm_grab_reserved_vmid_locked(struct amdgpu_vm *vm,
					       struct amdgpu_ring *ring,
					       struct amdgpu_sync *sync,
					       struct dma_fence *fence,
					       struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	uint64_t fence_context = adev->fence_context + ring->idx;
	struct amdgpu_vm_id *id = vm->reserved_vmid[vmhub];
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct dma_fence *updates = sync->last_vm_update;
	int r = 0;
	struct dma_fence *flushed, *tmp;
	bool needs_flush = false;

	flushed  = id->flushed_updates;
	if ((amdgpu_vm_had_gpu_reset(adev, id)) ||
	    (atomic64_read(&id->owner) != vm->client_id) ||
	    (job->vm_pd_addr != id->pd_gpu_addr) ||
	    (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) ||
	    (!id->last_flush || (id->last_flush->context != fence_context &&
				 !dma_fence_is_signaled(id->last_flush)))) {
		needs_flush = true;
		/* to prevent one context starved by another context */
		id->pd_gpu_addr = 0;
		tmp = amdgpu_sync_peek_fence(&id->active, ring);
		if (tmp) {
			r = amdgpu_sync_fence(adev, sync, tmp);
			return r;
		}
	}

	/* Good we can use this VMID. Remember this submission as
	* user of the VMID.
	*/
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
	if (r)
		goto out;

	if (updates && (!flushed || updates->context != flushed->context ||
			dma_fence_is_later(updates, flushed))) {
		dma_fence_put(id->flushed_updates);
		id->flushed_updates = dma_fence_get(updates);
	}
	id->pd_gpu_addr = job->vm_pd_addr;
	atomic64_set(&id->owner, vm->client_id);
	job->vm_needs_flush = needs_flush;
	if (needs_flush) {
		dma_fence_put(id->last_flush);
		id->last_flush = NULL;
	}
	job->vm_id = id - id_mgr->ids;
	trace_amdgpu_vm_grab_id(vm, ring, job);
out:
	return r;
}

A
Alex Deucher 已提交
471 472 473 474
/**
 * amdgpu_vm_grab_id - allocate the next free VMID
 *
 * @vm: vm to allocate id for
475 476
 * @ring: ring we want to submit job to
 * @sync: sync object where we add dependencies
477
 * @fence: fence protecting ID from reuse
A
Alex Deucher 已提交
478
 *
479
 * Allocate an id for the vm, adding fences to the sync obj as necessary.
A
Alex Deucher 已提交
480
 */
481
int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
482
		      struct amdgpu_sync *sync, struct dma_fence *fence,
483
		      struct amdgpu_job *job)
A
Alex Deucher 已提交
484 485
{
	struct amdgpu_device *adev = ring->adev;
486
	unsigned vmhub = ring->funcs->vmhub;
487
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
488
	uint64_t fence_context = adev->fence_context + ring->idx;
489
	struct dma_fence *updates = sync->last_vm_update;
490
	struct amdgpu_vm_id *id, *idle;
491
	struct dma_fence **fences;
492 493 494
	unsigned i;
	int r = 0;

495 496 497 498 499 500
	mutex_lock(&id_mgr->lock);
	if (amdgpu_vm_reserved_vmid_ready(vm, vmhub)) {
		r = amdgpu_vm_grab_reserved_vmid_locked(vm, ring, sync, fence, job);
		mutex_unlock(&id_mgr->lock);
		return r;
	}
501
	fences = kmalloc_array(sizeof(void *), id_mgr->num_ids, GFP_KERNEL);
502 503
	if (!fences) {
		mutex_unlock(&id_mgr->lock);
504
		return -ENOMEM;
505
	}
506
	/* Check if we have an idle VMID */
507
	i = 0;
508
	list_for_each_entry(idle, &id_mgr->ids_lru, list) {
509 510
		fences[i] = amdgpu_sync_peek_fence(&idle->active, ring);
		if (!fences[i])
511
			break;
512
		++i;
513 514
	}

515
	/* If we can't find a idle VMID to use, wait till one becomes available */
516
	if (&idle->list == &id_mgr->ids_lru) {
517 518
		u64 fence_context = adev->vm_manager.fence_context + ring->idx;
		unsigned seqno = ++adev->vm_manager.seqno[ring->idx];
519
		struct dma_fence_array *array;
520 521 522
		unsigned j;

		for (j = 0; j < i; ++j)
523
			dma_fence_get(fences[j]);
524

525
		array = dma_fence_array_create(i, fences, fence_context,
526 527 528
					   seqno, true);
		if (!array) {
			for (j = 0; j < i; ++j)
529
				dma_fence_put(fences[j]);
530 531 532 533 534 535 536
			kfree(fences);
			r = -ENOMEM;
			goto error;
		}


		r = amdgpu_sync_fence(ring->adev, sync, &array->base);
537
		dma_fence_put(&array->base);
538 539 540
		if (r)
			goto error;

541
		mutex_unlock(&id_mgr->lock);
542 543 544 545 546
		return 0;

	}
	kfree(fences);

547
	job->vm_needs_flush = false;
548
	/* Check if we can use a VMID already assigned to this VM */
549
	list_for_each_entry_reverse(id, &id_mgr->ids_lru, list) {
550
		struct dma_fence *flushed;
551
		bool needs_flush = false;
552 553

		/* Check all the prerequisites to using this VMID */
554
		if (amdgpu_vm_had_gpu_reset(adev, id))
555
			continue;
556 557 558 559

		if (atomic64_read(&id->owner) != vm->client_id)
			continue;

560
		if (job->vm_pd_addr != id->pd_gpu_addr)
561 562
			continue;

563 564 565 566
		if (!id->last_flush ||
		    (id->last_flush->context != fence_context &&
		     !dma_fence_is_signaled(id->last_flush)))
			needs_flush = true;
567 568

		flushed  = id->flushed_updates;
569 570 571 572 573
		if (updates && (!flushed || dma_fence_is_later(updates, flushed)))
			needs_flush = true;

		/* Concurrent flushes are only possible starting with Vega10 */
		if (adev->asic_type < CHIP_VEGA10 && needs_flush)
574 575
			continue;

576 577 578
		/* Good we can use this VMID. Remember this submission as
		 * user of the VMID.
		 */
579 580 581
		r = amdgpu_sync_fence(ring->adev, &id->active, fence);
		if (r)
			goto error;
582

583 584 585 586
		if (updates && (!flushed || dma_fence_is_later(updates, flushed))) {
			dma_fence_put(id->flushed_updates);
			id->flushed_updates = dma_fence_get(updates);
		}
587

588 589 590 591
		if (needs_flush)
			goto needs_flush;
		else
			goto no_flush_needed;
592

593
	};
594

595 596
	/* Still no ID to use? Then use the idle one found earlier */
	id = idle;
597

598 599
	/* Remember this submission as user of the VMID */
	r = amdgpu_sync_fence(ring->adev, &id->active, fence);
600 601
	if (r)
		goto error;
602

603
	id->pd_gpu_addr = job->vm_pd_addr;
604 605
	dma_fence_put(id->flushed_updates);
	id->flushed_updates = dma_fence_get(updates);
606
	atomic64_set(&id->owner, vm->client_id);
A
Alex Deucher 已提交
607

608 609 610 611 612 613 614 615
needs_flush:
	job->vm_needs_flush = true;
	dma_fence_put(id->last_flush);
	id->last_flush = NULL;

no_flush_needed:
	list_move_tail(&id->list, &id_mgr->ids_lru);

616
	job->vm_id = id - id_mgr->ids;
617
	trace_amdgpu_vm_grab_id(vm, ring, job);
618 619

error:
620
	mutex_unlock(&id_mgr->lock);
621
	return r;
A
Alex Deucher 已提交
622 623
}

624 625 626 627 628 629 630 631 632 633 634
static void amdgpu_vm_free_reserved_vmid(struct amdgpu_device *adev,
					  struct amdgpu_vm *vm,
					  unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];

	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub]) {
		list_add(&vm->reserved_vmid[vmhub]->list,
			&id_mgr->ids_lru);
		vm->reserved_vmid[vmhub] = NULL;
635
		atomic_dec(&id_mgr->reserved_vmid_num);
636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
	}
	mutex_unlock(&id_mgr->lock);
}

static int amdgpu_vm_alloc_reserved_vmid(struct amdgpu_device *adev,
					 struct amdgpu_vm *vm,
					 unsigned vmhub)
{
	struct amdgpu_vm_id_manager *id_mgr;
	struct amdgpu_vm_id *idle;
	int r = 0;

	id_mgr = &adev->vm_manager.id_mgr[vmhub];
	mutex_lock(&id_mgr->lock);
	if (vm->reserved_vmid[vmhub])
		goto unlock;
652 653 654 655 656 657 658
	if (atomic_inc_return(&id_mgr->reserved_vmid_num) >
	    AMDGPU_VM_MAX_RESERVED_VMID) {
		DRM_ERROR("Over limitation of reserved vmid\n");
		atomic_dec(&id_mgr->reserved_vmid_num);
		r = -EINVAL;
		goto unlock;
	}
659 660 661 662 663 664 665 666 667 668 669 670
	/* Select the first entry VMID */
	idle = list_first_entry(&id_mgr->ids_lru, struct amdgpu_vm_id, list);
	list_del_init(&idle->list);
	vm->reserved_vmid[vmhub] = idle;
	mutex_unlock(&id_mgr->lock);

	return 0;
unlock:
	mutex_unlock(&id_mgr->lock);
	return r;
}

671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
/**
 * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
 *
 * @adev: amdgpu_device pointer
 */
void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
{
	const struct amdgpu_ip_block *ip_block;
	bool has_compute_vm_bug;
	struct amdgpu_ring *ring;
	int i;

	has_compute_vm_bug = false;

	ip_block = amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
	if (ip_block) {
		/* Compute has a VM bug for GFX version < 7.
		   Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
		if (ip_block->version->major <= 7)
			has_compute_vm_bug = true;
		else if (ip_block->version->major == 8)
			if (adev->gfx.mec_fw_version < 673)
				has_compute_vm_bug = true;
	}

	for (i = 0; i < adev->num_rings; i++) {
		ring = adev->rings[i];
		if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
			/* only compute rings */
			ring->has_compute_vm_bug = has_compute_vm_bug;
		else
			ring->has_compute_vm_bug = false;
	}
}

706 707 708 709 710 711 712 713
bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
				  struct amdgpu_job *job)
{
	struct amdgpu_device *adev = ring->adev;
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id;
	bool gds_switch_needed;
714
	bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
715 716 717 718 719 720 721 722 723 724 725 726 727 728

	if (job->vm_id == 0)
		return false;
	id = &id_mgr->ids[job->vm_id];
	gds_switch_needed = ring->funcs->emit_gds_switch && (
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);

	if (amdgpu_vm_had_gpu_reset(adev, id))
		return true;
729 730

	return vm_flush_needed || gds_switch_needed;
731 732
}

733 734 735 736 737
static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
{
	return (adev->mc.real_vram_size == adev->mc.visible_vram_size);
}

A
Alex Deucher 已提交
738 739 740 741
/**
 * amdgpu_vm_flush - hardware flush the vm
 *
 * @ring: ring to use for flush
742
 * @vm_id: vmid number to use
743
 * @pd_addr: address of the page directory
A
Alex Deucher 已提交
744
 *
745
 * Emit a VM flush when it is necessary.
A
Alex Deucher 已提交
746
 */
747
int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job)
A
Alex Deucher 已提交
748
{
749
	struct amdgpu_device *adev = ring->adev;
750 751 752
	unsigned vmhub = ring->funcs->vmhub;
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[job->vm_id];
753
	bool gds_switch_needed = ring->funcs->emit_gds_switch && (
754 755 756 757 758 759
		id->gds_base != job->gds_base ||
		id->gds_size != job->gds_size ||
		id->gws_base != job->gws_base ||
		id->gws_size != job->gws_size ||
		id->oa_base != job->oa_base ||
		id->oa_size != job->oa_size);
760
	bool vm_flush_needed = job->vm_needs_flush;
761
	unsigned patch_offset = 0;
762
	int r;
763

764 765 766 767
	if (amdgpu_vm_had_gpu_reset(adev, id)) {
		gds_switch_needed = true;
		vm_flush_needed = true;
	}
768

769 770
	if (!vm_flush_needed && !gds_switch_needed)
		return 0;
771

772 773
	if (ring->funcs->init_cond_exec)
		patch_offset = amdgpu_ring_init_cond_exec(ring);
774

775
	if (ring->funcs->emit_vm_flush && vm_flush_needed) {
776
		struct dma_fence *fence;
777

778 779
		trace_amdgpu_vm_flush(ring, job->vm_id, job->vm_pd_addr);
		amdgpu_ring_emit_vm_flush(ring, job->vm_id, job->vm_pd_addr);
780

781 782 783
		r = amdgpu_fence_emit(ring, &fence);
		if (r)
			return r;
784

785
		mutex_lock(&id_mgr->lock);
786 787
		dma_fence_put(id->last_flush);
		id->last_flush = fence;
788
		id->current_gpu_reset_count = atomic_read(&adev->gpu_reset_counter);
789
		mutex_unlock(&id_mgr->lock);
790
	}
791

792
	if (ring->funcs->emit_gds_switch && gds_switch_needed) {
793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811
		id->gds_base = job->gds_base;
		id->gds_size = job->gds_size;
		id->gws_base = job->gws_base;
		id->gws_size = job->gws_size;
		id->oa_base = job->oa_base;
		id->oa_size = job->oa_size;
		amdgpu_ring_emit_gds_switch(ring, job->vm_id, job->gds_base,
					    job->gds_size, job->gws_base,
					    job->gws_size, job->oa_base,
					    job->oa_size);
	}

	if (ring->funcs->patch_cond_exec)
		amdgpu_ring_patch_cond_exec(ring, patch_offset);

	/* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
	if (ring->funcs->emit_switch_buffer) {
		amdgpu_ring_emit_switch_buffer(ring);
		amdgpu_ring_emit_switch_buffer(ring);
812
	}
813
	return 0;
814 815 816 817 818 819 820 821 822 823
}

/**
 * amdgpu_vm_reset_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 * @vm_id: vmid number to use
 *
 * Reset saved GDW, GWS and OA to force switch on next flush.
 */
824 825
void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vmhub,
			unsigned vmid)
826
{
827 828
	struct amdgpu_vm_id_manager *id_mgr = &adev->vm_manager.id_mgr[vmhub];
	struct amdgpu_vm_id *id = &id_mgr->ids[vmid];
829

830
	atomic64_set(&id->owner, 0);
831 832 833 834 835 836
	id->gds_base = 0;
	id->gds_size = 0;
	id->gws_base = 0;
	id->gws_size = 0;
	id->oa_base = 0;
	id->oa_size = 0;
A
Alex Deucher 已提交
837 838
}

839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858
/**
 * amdgpu_vm_reset_all_id - reset VMID to zero
 *
 * @adev: amdgpu device structure
 *
 * Reset VMID to force flush on next use
 */
void amdgpu_vm_reset_all_ids(struct amdgpu_device *adev)
{
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];

		for (j = 1; j < id_mgr->num_ids; ++j)
			amdgpu_vm_reset_id(adev, i, j);
	}
}

A
Alex Deucher 已提交
859 860 861 862 863 864
/**
 * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
 *
 * @vm: requested vm
 * @bo: requested buffer object
 *
865
 * Find @bo inside the requested vm.
A
Alex Deucher 已提交
866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884
 * Search inside the @bos vm list for the requested vm
 * Returns the found bo_va or NULL if none is found
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
				       struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
		if (bo_va->vm == vm) {
			return bo_va;
		}
	}
	return NULL;
}

/**
885
 * amdgpu_vm_do_set_ptes - helper to call the right asic function
A
Alex Deucher 已提交
886
 *
887
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
888 889 890 891 892 893 894 895 896
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the right asic functions
 * to setup the page table using the DMA.
 */
897 898 899
static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
				  uint64_t pe, uint64_t addr,
				  unsigned count, uint32_t incr,
900
				  uint64_t flags)
A
Alex Deucher 已提交
901
{
902
	trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
A
Alex Deucher 已提交
903

904
	if (count < 3) {
905 906
		amdgpu_vm_write_pte(params->adev, params->ib, pe,
				    addr | flags, count, incr);
A
Alex Deucher 已提交
907 908

	} else {
909
		amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
A
Alex Deucher 已提交
910 911 912 913
				      count, incr, flags);
	}
}

914 915 916 917 918 919 920 921 922 923 924 925 926 927 928
/**
 * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Traces the parameters and calls the DMA function to copy the PTEs.
 */
static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
929
				   uint64_t flags)
930
{
931
	uint64_t src = (params->src + (addr >> 12) * 8);
932

933 934 935 936

	trace_amdgpu_vm_copy_ptes(pe, src, count);

	amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
937 938
}

A
Alex Deucher 已提交
939
/**
940
 * amdgpu_vm_map_gart - Resolve gart mapping of addr
A
Alex Deucher 已提交
941
 *
942
 * @pages_addr: optional DMA address to use for lookup
A
Alex Deucher 已提交
943 944 945
 * @addr: the unmapped addr
 *
 * Look up the physical address of the page that the pte resolves
946
 * to and return the pointer for the page table entry.
A
Alex Deucher 已提交
947
 */
948
static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
A
Alex Deucher 已提交
949 950 951
{
	uint64_t result;

952 953
	/* page table offset */
	result = pages_addr[addr >> PAGE_SHIFT];
954

955 956
	/* in case cpu page size != gpu page size*/
	result |= addr & (~PAGE_MASK);
A
Alex Deucher 已提交
957

958
	result &= 0xFFFFFFFFFFFFF000ULL;
A
Alex Deucher 已提交
959 960 961 962

	return result;
}

963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980
/**
 * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
 *
 * @params: see amdgpu_pte_update_params definition
 * @pe: kmap addr of the page entry
 * @addr: dst addr to write into pe
 * @count: number of page entries to update
 * @incr: increase next addr by incr bytes
 * @flags: hw access flags
 *
 * Write count number of PT/PD entries directly.
 */
static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
				   uint64_t pe, uint64_t addr,
				   unsigned count, uint32_t incr,
				   uint64_t flags)
{
	unsigned int i;
981
	uint64_t value;
982 983

	for (i = 0; i < count; i++) {
984 985 986
		value = params->pages_addr ?
			amdgpu_vm_map_gart(params->pages_addr, addr) :
			addr;
987
		amdgpu_gart_set_pte_pde(params->adev, (void *)pe,
988
					i, value, flags);
989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
		addr += incr;
	}

	/* Flush HDP */
	mb();
	amdgpu_gart_flush_gpu_tlb(params->adev, 0);
}

static int amdgpu_vm_bo_wait(struct amdgpu_device *adev, struct amdgpu_bo *bo)
{
	struct amdgpu_sync sync;
	int r;

	amdgpu_sync_create(&sync);
	amdgpu_sync_resv(adev, &sync, bo->tbo.resv, AMDGPU_FENCE_OWNER_VM);
	r = amdgpu_sync_wait(&sync, true);
	amdgpu_sync_free(&sync);

	return r;
}

1010
/*
1011
 * amdgpu_vm_update_level - update a single level in the hierarchy
1012 1013 1014
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1015
 * @parent: parent directory
1016
 *
1017
 * Makes sure all entries in @parent are up to date.
1018 1019
 * Returns 0 for success, error for failure.
 */
1020 1021 1022 1023
static int amdgpu_vm_update_level(struct amdgpu_device *adev,
				  struct amdgpu_vm *vm,
				  struct amdgpu_vm_pt *parent,
				  unsigned level)
A
Alex Deucher 已提交
1024
{
1025
	struct amdgpu_bo *shadow;
1026
	struct amdgpu_ring *ring;
1027
	uint64_t pd_addr, shadow_addr;
1028
	uint32_t incr = amdgpu_vm_bo_size(adev, level + 1);
1029
	uint64_t last_pde = ~0, last_pt = ~0, last_shadow = ~0;
A
Alex Deucher 已提交
1030
	unsigned count = 0, pt_idx, ndw;
1031
	struct amdgpu_job *job;
1032
	struct amdgpu_pte_update_params params;
1033
	struct dma_fence *fence = NULL;
C
Chunming Zhou 已提交
1034

A
Alex Deucher 已提交
1035 1036
	int r;

1037 1038
	if (!parent->entries)
		return 0;
1039

1040 1041 1042
	memset(&params, 0, sizeof(params));
	params.adev = adev;
	shadow = parent->bo->shadow;
A
Alex Deucher 已提交
1043

1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062
	WARN_ON(vm->use_cpu_for_update && shadow);
	if (vm->use_cpu_for_update && !shadow) {
		r = amdgpu_bo_kmap(parent->bo, (void **)&pd_addr);
		if (r)
			return r;
		r = amdgpu_vm_bo_wait(adev, parent->bo);
		if (unlikely(r)) {
			amdgpu_bo_kunmap(parent->bo);
			return r;
		}
		params.func = amdgpu_vm_cpu_set_ptes;
	} else {
		if (shadow) {
			r = amdgpu_ttm_bind(&shadow->tbo, &shadow->tbo.mem);
			if (r)
				return r;
		}
		ring = container_of(vm->entity.sched, struct amdgpu_ring,
				    sched);
A
Alex Deucher 已提交
1063

1064 1065
		/* padding, etc. */
		ndw = 64;
1066

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079
		/* assume the worst case */
		ndw += parent->last_entry_used * 6;

		pd_addr = amdgpu_bo_gpu_offset(parent->bo);

		if (shadow) {
			shadow_addr = amdgpu_bo_gpu_offset(shadow);
			ndw *= 2;
		} else {
			shadow_addr = 0;
		}

		r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1080 1081 1082
		if (r)
			return r;

1083 1084 1085
		params.ib = &job->ibs[0];
		params.func = amdgpu_vm_do_set_ptes;
	}
1086

A
Alex Deucher 已提交
1087

1088 1089 1090
	/* walk over the address space and update the directory */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_bo *bo = parent->entries[pt_idx].bo;
A
Alex Deucher 已提交
1091 1092 1093 1094 1095
		uint64_t pde, pt;

		if (bo == NULL)
			continue;

1096
		if (bo->shadow) {
1097
			struct amdgpu_bo *pt_shadow = bo->shadow;
1098

1099 1100
			r = amdgpu_ttm_bind(&pt_shadow->tbo,
					    &pt_shadow->tbo.mem);
1101 1102 1103 1104
			if (r)
				return r;
		}

A
Alex Deucher 已提交
1105
		pt = amdgpu_bo_gpu_offset(bo);
1106
		pt = amdgpu_gart_get_vm_pde(adev, pt);
1107
		if (parent->entries[pt_idx].addr == pt)
1108 1109
			continue;

1110
		parent->entries[pt_idx].addr = pt;
A
Alex Deucher 已提交
1111 1112 1113

		pde = pd_addr + pt_idx * 8;
		if (((last_pde + 8 * count) != pde) ||
1114 1115
		    ((last_pt + incr * count) != pt) ||
		    (count == AMDGPU_VM_MAX_UPDATE_SIZE)) {
A
Alex Deucher 已提交
1116 1117

			if (count) {
1118
				if (shadow)
1119 1120 1121 1122 1123 1124 1125 1126 1127
					params.func(&params,
						    last_shadow,
						    last_pt, count,
						    incr,
						    AMDGPU_PTE_VALID);

				params.func(&params, last_pde,
					    last_pt, count, incr,
					    AMDGPU_PTE_VALID);
A
Alex Deucher 已提交
1128 1129 1130 1131
			}

			count = 1;
			last_pde = pde;
1132
			last_shadow = shadow_addr + pt_idx * 8;
A
Alex Deucher 已提交
1133 1134 1135 1136 1137 1138
			last_pt = pt;
		} else {
			++count;
		}
	}

1139
	if (count) {
1140
		if (vm->root.bo->shadow)
1141 1142
			params.func(&params, last_shadow, last_pt,
				    count, incr, AMDGPU_PTE_VALID);
1143

1144 1145
		params.func(&params, last_pde, last_pt,
			    count, incr, AMDGPU_PTE_VALID);
1146
	}
A
Alex Deucher 已提交
1147

1148 1149 1150
	if (params.func == amdgpu_vm_cpu_set_ptes)
		amdgpu_bo_kunmap(parent->bo);
	else if (params.ib->length_dw == 0) {
1151
		amdgpu_job_free(job);
1152 1153 1154
	} else {
		amdgpu_ring_pad_ib(ring, params.ib);
		amdgpu_sync_resv(adev, &job->sync, parent->bo->tbo.resv,
1155
				 AMDGPU_FENCE_OWNER_VM);
1156 1157 1158
		if (shadow)
			amdgpu_sync_resv(adev, &job->sync, shadow->tbo.resv,
					 AMDGPU_FENCE_OWNER_VM);
1159

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179
		WARN_ON(params.ib->length_dw > ndw);
		r = amdgpu_job_submit(job, ring, &vm->entity,
				AMDGPU_FENCE_OWNER_VM, &fence);
		if (r)
			goto error_free;

		amdgpu_bo_fence(parent->bo, fence, true);
		dma_fence_put(vm->last_dir_update);
		vm->last_dir_update = dma_fence_get(fence);
		dma_fence_put(fence);
	}
	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;
C
Chunming Zhou 已提交
1180

1181 1182 1183 1184
		r = amdgpu_vm_update_level(adev, vm, entry, level + 1);
		if (r)
			return r;
	}
A
Alex Deucher 已提交
1185 1186

	return 0;
C
Chunming Zhou 已提交
1187 1188

error_free:
1189
	amdgpu_job_free(job);
1190
	return r;
A
Alex Deucher 已提交
1191 1192
}

1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218
/*
 * amdgpu_vm_invalidate_level - mark all PD levels as invalid
 *
 * @parent: parent PD
 *
 * Mark all PD level as invalid after an error.
 */
static void amdgpu_vm_invalidate_level(struct amdgpu_vm_pt *parent)
{
	unsigned pt_idx;

	/*
	 * Recurse into the subdirectories. This recursion is harmless because
	 * we only have a maximum of 5 layers.
	 */
	for (pt_idx = 0; pt_idx <= parent->last_entry_used; ++pt_idx) {
		struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];

		if (!entry->bo)
			continue;

		entry->addr = ~0ULL;
		amdgpu_vm_invalidate_level(entry);
	}
}

1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
/*
 * amdgpu_vm_update_directories - make sure that all directories are valid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Makes sure all directories are up to date.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_update_directories(struct amdgpu_device *adev,
				 struct amdgpu_vm *vm)
{
1231 1232 1233 1234 1235 1236 1237
	int r;

	r = amdgpu_vm_update_level(adev, vm, &vm->root, 0);
	if (r)
		amdgpu_vm_invalidate_level(&vm->root);

	return r;
1238 1239
}

1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
/**
 * amdgpu_vm_find_pt - find the page table for an address
 *
 * @p: see amdgpu_pte_update_params definition
 * @addr: virtual address in question
 *
 * Find the page table BO for a virtual address, return NULL when none found.
 */
static struct amdgpu_bo *amdgpu_vm_get_pt(struct amdgpu_pte_update_params *p,
					  uint64_t addr)
{
	struct amdgpu_vm_pt *entry = &p->vm->root;
	unsigned idx, level = p->adev->vm_manager.num_level;

	while (entry->entries) {
1255
		idx = addr >> (p->adev->vm_manager.block_size * level--);
1256 1257 1258 1259 1260 1261 1262 1263 1264 1265
		idx %= amdgpu_bo_size(entry->bo) / 8;
		entry = &entry->entries[idx];
	}

	if (level)
		return NULL;

	return entry->bo;
}

A
Alex Deucher 已提交
1266 1267 1268
/**
 * amdgpu_vm_update_ptes - make sure that page tables are valid
 *
1269
 * @params: see amdgpu_pte_update_params definition
A
Alex Deucher 已提交
1270 1271 1272
 * @vm: requested vm
 * @start: start of GPU address range
 * @end: end of GPU address range
1273
 * @dst: destination address to map to, the next dst inside the function
A
Alex Deucher 已提交
1274 1275
 * @flags: mapping flags
 *
1276
 * Update the page tables in the range @start - @end.
1277
 * Returns 0 for success, -EINVAL for failure.
A
Alex Deucher 已提交
1278
 */
1279
static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1280
				  uint64_t start, uint64_t end,
1281
				  uint64_t dst, uint64_t flags)
A
Alex Deucher 已提交
1282
{
1283 1284
	struct amdgpu_device *adev = params->adev;
	const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1285

1286
	uint64_t addr, pe_start;
1287
	struct amdgpu_bo *pt;
1288
	unsigned nptes;
1289 1290
	int r;
	bool use_cpu_update = (params->func == amdgpu_vm_cpu_set_ptes);
A
Alex Deucher 已提交
1291

1292

A
Alex Deucher 已提交
1293
	/* walk over the address space and update the page tables */
1294
	for (addr = start; addr < end; addr += nptes) {
1295
		pt = amdgpu_vm_get_pt(params, addr);
1296 1297
		if (!pt) {
			pr_err("PT not found, aborting update_ptes\n");
1298
			return -EINVAL;
1299
		}
1300

1301
		if (params->shadow) {
1302 1303 1304 1305
			if (WARN_ONCE(use_cpu_update,
				"CPU VM update doesn't suuport shadow pages"))
				return 0;

1306
			if (!pt->shadow)
1307
				return 0;
1308
			pt = pt->shadow;
1309
		}
A
Alex Deucher 已提交
1310 1311 1312 1313

		if ((addr & ~mask) == (end & ~mask))
			nptes = end - addr;
		else
1314
			nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
A
Alex Deucher 已提交
1315

1316 1317 1318 1319 1320 1321 1322
		if (use_cpu_update) {
			r = amdgpu_bo_kmap(pt, (void *)&pe_start);
			if (r)
				return r;
		} else
			pe_start = amdgpu_bo_gpu_offset(pt);

1323
		pe_start += (addr & mask) * 8;
A
Alex Deucher 已提交
1324

1325 1326
		params->func(params, pe_start, dst, nptes,
			     AMDGPU_GPU_PAGE_SIZE, flags);
A
Alex Deucher 已提交
1327 1328

		dst += nptes * AMDGPU_GPU_PAGE_SIZE;
1329 1330 1331

		if (use_cpu_update)
			amdgpu_bo_kunmap(pt);
A
Alex Deucher 已提交
1332 1333
	}

1334
	return 0;
1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345
}

/*
 * amdgpu_vm_frag_ptes - add fragment information to PTEs
 *
 * @params: see amdgpu_pte_update_params definition
 * @vm: requested vm
 * @start: first PTE to handle
 * @end: last PTE to handle
 * @dst: addr those PTEs should point to
 * @flags: hw mapping flags
1346
 * Returns 0 for success, -EINVAL for failure.
1347
 */
1348
static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params	*params,
1349
				uint64_t start, uint64_t end,
1350
				uint64_t dst, uint64_t flags)
1351
{
1352 1353
	int r;

1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	/**
	 * The MC L1 TLB supports variable sized pages, based on a fragment
	 * field in the PTE. When this field is set to a non-zero value, page
	 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
	 * flags are considered valid for all PTEs within the fragment range
	 * and corresponding mappings are assumed to be physically contiguous.
	 *
	 * The L1 TLB can store a single PTE for the whole fragment,
	 * significantly increasing the space available for translation
	 * caching. This leads to large improvements in throughput when the
	 * TLB is under pressure.
	 *
	 * The L2 TLB distributes small and large fragments into two
	 * asymmetric partitions. The large fragment cache is significantly
	 * larger. Thus, we try to use large fragments wherever possible.
	 * Userspace can support this by aligning virtual base address and
	 * allocation size to the fragment size.
	 */

1373 1374 1375
	/* SI and newer are optimized for 64KB */
	uint64_t frag_flags = AMDGPU_PTE_FRAG(AMDGPU_LOG2_PAGES_PER_FRAG);
	uint64_t frag_align = 1 << AMDGPU_LOG2_PAGES_PER_FRAG;
1376 1377 1378 1379 1380

	uint64_t frag_start = ALIGN(start, frag_align);
	uint64_t frag_end = end & ~(frag_align - 1);

	/* system pages are non continuously */
1381
	if (params->src || !(flags & AMDGPU_PTE_VALID) ||
1382 1383
	    (frag_start >= frag_end))
		return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1384 1385 1386

	/* handle the 4K area at the beginning */
	if (start != frag_start) {
1387 1388 1389 1390
		r = amdgpu_vm_update_ptes(params, start, frag_start,
					  dst, flags);
		if (r)
			return r;
1391 1392 1393 1394
		dst += (frag_start - start) * AMDGPU_GPU_PAGE_SIZE;
	}

	/* handle the area in the middle */
1395 1396 1397 1398
	r = amdgpu_vm_update_ptes(params, frag_start, frag_end, dst,
				  flags | frag_flags);
	if (r)
		return r;
1399 1400 1401 1402

	/* handle the 4K area at the end */
	if (frag_end != end) {
		dst += (frag_end - frag_start) * AMDGPU_GPU_PAGE_SIZE;
1403
		r = amdgpu_vm_update_ptes(params, frag_end, end, dst, flags);
1404
	}
1405
	return r;
A
Alex Deucher 已提交
1406 1407 1408 1409 1410 1411
}

/**
 * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
 *
 * @adev: amdgpu_device pointer
1412
 * @exclusive: fence we need to sync to
1413 1414
 * @src: address where to copy page table entries from
 * @pages_addr: DMA addresses to use for mapping
A
Alex Deucher 已提交
1415
 * @vm: requested vm
1416 1417 1418
 * @start: start of mapped range
 * @last: last mapped entry
 * @flags: flags for the entries
A
Alex Deucher 已提交
1419 1420 1421
 * @addr: addr to set the area to
 * @fence: optional resulting fence
 *
1422
 * Fill in the page table entries between @start and @last.
A
Alex Deucher 已提交
1423 1424 1425
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1426
				       struct dma_fence *exclusive,
1427 1428
				       uint64_t src,
				       dma_addr_t *pages_addr,
A
Alex Deucher 已提交
1429
				       struct amdgpu_vm *vm,
1430
				       uint64_t start, uint64_t last,
1431
				       uint64_t flags, uint64_t addr,
1432
				       struct dma_fence **fence)
A
Alex Deucher 已提交
1433
{
1434
	struct amdgpu_ring *ring;
1435
	void *owner = AMDGPU_FENCE_OWNER_VM;
A
Alex Deucher 已提交
1436
	unsigned nptes, ncmds, ndw;
1437
	struct amdgpu_job *job;
1438
	struct amdgpu_pte_update_params params;
1439
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1440 1441
	int r;

1442 1443
	memset(&params, 0, sizeof(params));
	params.adev = adev;
1444
	params.vm = vm;
1445 1446
	params.src = src;

1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	if (vm->use_cpu_for_update) {
		/* params.src is used as flag to indicate system Memory */
		if (pages_addr)
			params.src = ~0;

		/* Wait for PT BOs to be free. PTs share the same resv. object
		 * as the root PD BO
		 */
		r = amdgpu_vm_bo_wait(adev, vm->root.bo);
		if (unlikely(r))
			return r;

		params.func = amdgpu_vm_cpu_set_ptes;
		params.pages_addr = pages_addr;
		params.shadow = false;
		return amdgpu_vm_frag_ptes(&params, start, last + 1,
					   addr, flags);
	}

1466
	ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1467

1468 1469 1470 1471
	/* sync to everything on unmapping */
	if (!(flags & AMDGPU_PTE_VALID))
		owner = AMDGPU_FENCE_OWNER_UNDEFINED;

1472
	nptes = last - start + 1;
A
Alex Deucher 已提交
1473 1474 1475 1476 1477

	/*
	 * reserve space for one command every (1 << BLOCK_SIZE)
	 *  entries or 2k dwords (whatever is smaller)
	 */
1478
	ncmds = (nptes >> min(adev->vm_manager.block_size, 11u)) + 1;
A
Alex Deucher 已提交
1479 1480 1481 1482

	/* padding, etc. */
	ndw = 64;

1483
	if (src) {
A
Alex Deucher 已提交
1484 1485 1486
		/* only copy commands needed */
		ndw += ncmds * 7;

1487 1488
		params.func = amdgpu_vm_do_copy_ptes;

1489 1490 1491
	} else if (pages_addr) {
		/* copy commands needed */
		ndw += ncmds * 7;
A
Alex Deucher 已提交
1492

1493
		/* and also PTEs */
A
Alex Deucher 已提交
1494 1495
		ndw += nptes * 2;

1496 1497
		params.func = amdgpu_vm_do_copy_ptes;

A
Alex Deucher 已提交
1498 1499 1500 1501 1502 1503
	} else {
		/* set page commands needed */
		ndw += ncmds * 10;

		/* two extra commands for begin/end of fragment */
		ndw += 2 * 10;
1504 1505

		params.func = amdgpu_vm_do_set_ptes;
A
Alex Deucher 已提交
1506 1507
	}

1508 1509
	r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
	if (r)
A
Alex Deucher 已提交
1510
		return r;
1511

1512
	params.ib = &job->ibs[0];
C
Chunming Zhou 已提交
1513

1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
	if (!src && pages_addr) {
		uint64_t *pte;
		unsigned i;

		/* Put the PTEs at the end of the IB. */
		i = ndw - nptes * 2;
		pte= (uint64_t *)&(job->ibs->ptr[i]);
		params.src = job->ibs->gpu_addr + i * 4;

		for (i = 0; i < nptes; ++i) {
			pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
						    AMDGPU_GPU_PAGE_SIZE);
			pte[i] |= flags;
		}
1528
		addr = 0;
1529 1530
	}

1531 1532 1533 1534
	r = amdgpu_sync_fence(adev, &job->sync, exclusive);
	if (r)
		goto error_free;

1535
	r = amdgpu_sync_resv(adev, &job->sync, vm->root.bo->tbo.resv,
1536 1537 1538
			     owner);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1539

1540
	r = reservation_object_reserve_shared(vm->root.bo->tbo.resv);
1541 1542 1543
	if (r)
		goto error_free;

1544
	params.shadow = true;
1545 1546 1547
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
1548
	params.shadow = false;
1549 1550 1551
	r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1552

1553 1554
	amdgpu_ring_pad_ib(ring, params.ib);
	WARN_ON(params.ib->length_dw > ndw);
1555 1556
	r = amdgpu_job_submit(job, ring, &vm->entity,
			      AMDGPU_FENCE_OWNER_VM, &f);
1557 1558
	if (r)
		goto error_free;
A
Alex Deucher 已提交
1559

1560
	amdgpu_bo_fence(vm->root.bo, f, true);
1561 1562
	dma_fence_put(*fence);
	*fence = f;
A
Alex Deucher 已提交
1563
	return 0;
C
Chunming Zhou 已提交
1564 1565

error_free:
1566
	amdgpu_job_free(job);
1567
	return r;
A
Alex Deucher 已提交
1568 1569
}

1570 1571 1572 1573
/**
 * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
 *
 * @adev: amdgpu_device pointer
1574
 * @exclusive: fence we need to sync to
1575 1576
 * @gtt_flags: flags as they are used for GTT
 * @pages_addr: DMA addresses to use for mapping
1577 1578
 * @vm: requested vm
 * @mapping: mapped range and flags to use for the update
1579
 * @flags: HW flags for the mapping
1580
 * @nodes: array of drm_mm_nodes with the MC addresses
1581 1582 1583 1584 1585 1586 1587
 * @fence: optional resulting fence
 *
 * Split the mapping into smaller chunks so that each update fits
 * into a SDMA IB.
 * Returns 0 for success, -EINVAL for failure.
 */
static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1588
				      struct dma_fence *exclusive,
1589
				      uint64_t gtt_flags,
1590
				      dma_addr_t *pages_addr,
1591 1592
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo_va_mapping *mapping,
1593
				      uint64_t flags,
1594
				      struct drm_mm_node *nodes,
1595
				      struct dma_fence **fence)
1596
{
1597
	uint64_t pfn, src = 0, start = mapping->start;
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607
	int r;

	/* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
	 * but in case of something, we filter the flags in first place
	 */
	if (!(mapping->flags & AMDGPU_PTE_READABLE))
		flags &= ~AMDGPU_PTE_READABLE;
	if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
		flags &= ~AMDGPU_PTE_WRITEABLE;

1608 1609 1610
	flags &= ~AMDGPU_PTE_EXECUTABLE;
	flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;

1611 1612 1613
	flags &= ~AMDGPU_PTE_MTYPE_MASK;
	flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);

1614 1615 1616 1617 1618 1619
	if ((mapping->flags & AMDGPU_PTE_PRT) &&
	    (adev->asic_type >= CHIP_VEGA10)) {
		flags |= AMDGPU_PTE_PRT;
		flags &= ~AMDGPU_PTE_VALID;
	}

1620 1621
	trace_amdgpu_vm_bo_update(mapping);

1622 1623 1624 1625 1626 1627
	pfn = mapping->offset >> PAGE_SHIFT;
	if (nodes) {
		while (pfn >= nodes->size) {
			pfn -= nodes->size;
			++nodes;
		}
1628
	}
1629

1630 1631 1632
	do {
		uint64_t max_entries;
		uint64_t addr, last;
1633

1634 1635 1636 1637 1638 1639 1640 1641
		if (nodes) {
			addr = nodes->start << PAGE_SHIFT;
			max_entries = (nodes->size - pfn) *
				(PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
		} else {
			addr = 0;
			max_entries = S64_MAX;
		}
1642

1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
		if (pages_addr) {
			if (flags == gtt_flags)
				src = adev->gart.table_addr +
					(addr >> AMDGPU_GPU_PAGE_SHIFT) * 8;
			else
				max_entries = min(max_entries, 16ull * 1024ull);
			addr = 0;
		} else if (flags & AMDGPU_PTE_VALID) {
			addr += adev->vm_manager.vram_base_offset;
		}
		addr += pfn << PAGE_SHIFT;

1655
		last = min((uint64_t)mapping->last, start + max_entries - 1);
1656 1657
		r = amdgpu_vm_bo_update_mapping(adev, exclusive,
						src, pages_addr, vm,
1658 1659 1660 1661 1662
						start, last, flags, addr,
						fence);
		if (r)
			return r;

1663 1664 1665 1666 1667
		pfn += last - start + 1;
		if (nodes && nodes->size == pfn) {
			pfn = 0;
			++nodes;
		}
1668
		start = last + 1;
1669

1670
	} while (unlikely(start != mapping->last + 1));
1671 1672 1673 1674

	return 0;
}

A
Alex Deucher 已提交
1675 1676 1677 1678 1679
/**
 * amdgpu_vm_bo_update - update all BO mappings in the vm page table
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested BO and VM object
1680
 * @clear: if true clear the entries
A
Alex Deucher 已提交
1681 1682 1683 1684 1685 1686
 *
 * Fill in the page table entries for @bo_va.
 * Returns 0 for success, -EINVAL for failure.
 */
int amdgpu_vm_bo_update(struct amdgpu_device *adev,
			struct amdgpu_bo_va *bo_va,
1687
			bool clear)
A
Alex Deucher 已提交
1688 1689 1690
{
	struct amdgpu_vm *vm = bo_va->vm;
	struct amdgpu_bo_va_mapping *mapping;
1691
	dma_addr_t *pages_addr = NULL;
1692
	uint64_t gtt_flags, flags;
1693
	struct ttm_mem_reg *mem;
1694
	struct drm_mm_node *nodes;
1695
	struct dma_fence *exclusive;
A
Alex Deucher 已提交
1696 1697
	int r;

1698
	if (clear || !bo_va->bo) {
1699
		mem = NULL;
1700
		nodes = NULL;
1701 1702
		exclusive = NULL;
	} else {
1703 1704
		struct ttm_dma_tt *ttm;

1705
		mem = &bo_va->bo->tbo.mem;
1706 1707
		nodes = mem->mm_node;
		if (mem->mem_type == TTM_PL_TT) {
1708 1709 1710
			ttm = container_of(bo_va->bo->tbo.ttm, struct
					   ttm_dma_tt, ttm);
			pages_addr = ttm->dma_address;
1711
		}
1712
		exclusive = reservation_object_get_excl(bo_va->bo->tbo.resv);
A
Alex Deucher 已提交
1713 1714
	}

1715 1716 1717 1718 1719 1720 1721 1722 1723
	if (bo_va->bo) {
		flags = amdgpu_ttm_tt_pte_flags(adev, bo_va->bo->tbo.ttm, mem);
		gtt_flags = (amdgpu_ttm_is_bound(bo_va->bo->tbo.ttm) &&
			adev == amdgpu_ttm_adev(bo_va->bo->tbo.bdev)) ?
			flags : 0;
	} else {
		flags = 0x0;
		gtt_flags = ~0x0;
	}
A
Alex Deucher 已提交
1724

1725 1726 1727 1728 1729 1730
	spin_lock(&vm->status_lock);
	if (!list_empty(&bo_va->vm_status))
		list_splice_init(&bo_va->valids, &bo_va->invalids);
	spin_unlock(&vm->status_lock);

	list_for_each_entry(mapping, &bo_va->invalids, list) {
1731 1732
		r = amdgpu_vm_bo_split_mapping(adev, exclusive,
					       gtt_flags, pages_addr, vm,
1733
					       mapping, flags, nodes,
1734
					       &bo_va->last_pt_update);
A
Alex Deucher 已提交
1735 1736 1737 1738
		if (r)
			return r;
	}

1739 1740 1741 1742 1743 1744 1745 1746
	if (trace_amdgpu_vm_bo_mapping_enabled()) {
		list_for_each_entry(mapping, &bo_va->valids, list)
			trace_amdgpu_vm_bo_mapping(mapping);

		list_for_each_entry(mapping, &bo_va->invalids, list)
			trace_amdgpu_vm_bo_mapping(mapping);
	}

A
Alex Deucher 已提交
1747
	spin_lock(&vm->status_lock);
1748
	list_splice_init(&bo_va->invalids, &bo_va->valids);
A
Alex Deucher 已提交
1749
	list_del_init(&bo_va->vm_status);
1750
	if (clear)
1751
		list_add(&bo_va->vm_status, &vm->cleared);
A
Alex Deucher 已提交
1752 1753 1754 1755 1756
	spin_unlock(&vm->status_lock);

	return 0;
}

1757 1758 1759 1760 1761 1762 1763 1764 1765
/**
 * amdgpu_vm_update_prt_state - update the global PRT state
 */
static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
{
	unsigned long flags;
	bool enable;

	spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1766
	enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1767 1768 1769 1770
	adev->gart.gart_funcs->set_prt(adev, enable);
	spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
}

1771
/**
1772
 * amdgpu_vm_prt_get - add a PRT user
1773 1774 1775
 */
static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
{
1776 1777 1778
	if (!adev->gart.gart_funcs->set_prt)
		return;

1779 1780 1781 1782
	if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
		amdgpu_vm_update_prt_state(adev);
}

1783 1784 1785 1786 1787
/**
 * amdgpu_vm_prt_put - drop a PRT user
 */
static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
{
1788
	if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1789 1790 1791
		amdgpu_vm_update_prt_state(adev);
}

1792
/**
1793
 * amdgpu_vm_prt_cb - callback for updating the PRT status
1794 1795 1796 1797 1798
 */
static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
{
	struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);

1799
	amdgpu_vm_prt_put(cb->adev);
1800 1801 1802
	kfree(cb);
}

1803 1804 1805 1806 1807 1808
/**
 * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
 */
static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
				 struct dma_fence *fence)
{
1809
	struct amdgpu_prt_cb *cb;
1810

1811 1812 1813 1814
	if (!adev->gart.gart_funcs->set_prt)
		return;

	cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1815 1816 1817 1818 1819
	if (!cb) {
		/* Last resort when we are OOM */
		if (fence)
			dma_fence_wait(fence, false);

1820
		amdgpu_vm_prt_put(adev);
1821 1822 1823 1824 1825 1826 1827 1828
	} else {
		cb->adev = adev;
		if (!fence || dma_fence_add_callback(fence, &cb->cb,
						     amdgpu_vm_prt_cb))
			amdgpu_vm_prt_cb(fence, &cb->cb);
	}
}

1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
/**
 * amdgpu_vm_free_mapping - free a mapping
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @mapping: mapping to be freed
 * @fence: fence of the unmap operation
 *
 * Free a mapping and make sure we decrease the PRT usage count if applicable.
 */
static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
				   struct amdgpu_vm *vm,
				   struct amdgpu_bo_va_mapping *mapping,
				   struct dma_fence *fence)
{
1844 1845 1846 1847
	if (mapping->flags & AMDGPU_PTE_PRT)
		amdgpu_vm_add_prt_cb(adev, fence);
	kfree(mapping);
}
1848

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858
/**
 * amdgpu_vm_prt_fini - finish all prt mappings
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Register a cleanup callback to disable PRT support after VM dies.
 */
static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
1859
	struct reservation_object *resv = vm->root.bo->tbo.resv;
1860 1861 1862
	struct dma_fence *excl, **shared;
	unsigned i, shared_count;
	int r;
1863

1864 1865 1866 1867 1868 1869 1870 1871 1872
	r = reservation_object_get_fences_rcu(resv, &excl,
					      &shared_count, &shared);
	if (r) {
		/* Not enough memory to grab the fence list, as last resort
		 * block for all the fences to complete.
		 */
		reservation_object_wait_timeout_rcu(resv, true, false,
						    MAX_SCHEDULE_TIMEOUT);
		return;
1873
	}
1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884

	/* Add a callback for each fence in the reservation object */
	amdgpu_vm_prt_get(adev);
	amdgpu_vm_add_prt_cb(adev, excl);

	for (i = 0; i < shared_count; ++i) {
		amdgpu_vm_prt_get(adev);
		amdgpu_vm_add_prt_cb(adev, shared[i]);
	}

	kfree(shared);
1885 1886
}

A
Alex Deucher 已提交
1887 1888 1889 1890 1891
/**
 * amdgpu_vm_clear_freed - clear freed BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
1892 1893
 * @fence: optional resulting fence (unchanged if no work needed to be done
 * or if an error occurred)
A
Alex Deucher 已提交
1894 1895 1896 1897 1898 1899 1900
 *
 * Make sure all freed BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1901 1902
			  struct amdgpu_vm *vm,
			  struct dma_fence **fence)
A
Alex Deucher 已提交
1903 1904
{
	struct amdgpu_bo_va_mapping *mapping;
1905
	struct dma_fence *f = NULL;
A
Alex Deucher 已提交
1906 1907 1908 1909 1910 1911
	int r;

	while (!list_empty(&vm->freed)) {
		mapping = list_first_entry(&vm->freed,
			struct amdgpu_bo_va_mapping, list);
		list_del(&mapping->list);
1912

1913 1914 1915
		r = amdgpu_vm_bo_update_mapping(adev, NULL, 0, NULL, vm,
						mapping->start, mapping->last,
						0, 0, &f);
1916
		amdgpu_vm_free_mapping(adev, vm, mapping, f);
1917
		if (r) {
1918
			dma_fence_put(f);
A
Alex Deucher 已提交
1919
			return r;
1920
		}
1921
	}
A
Alex Deucher 已提交
1922

1923 1924 1925 1926 1927
	if (fence && f) {
		dma_fence_put(*fence);
		*fence = f;
	} else {
		dma_fence_put(f);
A
Alex Deucher 已提交
1928
	}
1929

A
Alex Deucher 已提交
1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945
	return 0;

}

/**
 * amdgpu_vm_clear_invalids - clear invalidated BOs in the PT
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
 * Make sure all invalidated BOs are cleared in the PT.
 * Returns 0 for success.
 *
 * PTs have to be reserved and mutex must be locked!
 */
int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
1946
			     struct amdgpu_vm *vm, struct amdgpu_sync *sync)
A
Alex Deucher 已提交
1947
{
1948
	struct amdgpu_bo_va *bo_va = NULL;
1949
	int r = 0;
A
Alex Deucher 已提交
1950 1951 1952 1953 1954 1955

	spin_lock(&vm->status_lock);
	while (!list_empty(&vm->invalidated)) {
		bo_va = list_first_entry(&vm->invalidated,
			struct amdgpu_bo_va, vm_status);
		spin_unlock(&vm->status_lock);
1956

1957
		r = amdgpu_vm_bo_update(adev, bo_va, true);
A
Alex Deucher 已提交
1958 1959 1960 1961 1962 1963 1964
		if (r)
			return r;

		spin_lock(&vm->status_lock);
	}
	spin_unlock(&vm->status_lock);

1965
	if (bo_va)
1966
		r = amdgpu_sync_fence(adev, sync, bo_va->last_pt_update);
1967 1968

	return r;
A
Alex Deucher 已提交
1969 1970 1971 1972 1973 1974 1975 1976 1977
}

/**
 * amdgpu_vm_bo_add - add a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
1978
 * Add @bo into the requested vm.
A
Alex Deucher 已提交
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997
 * Add @bo to the list of bos associated with the vm
 * Returns newly added bo_va or NULL for failure
 *
 * Object has to be reserved!
 */
struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
				      struct amdgpu_vm *vm,
				      struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
	if (bo_va == NULL) {
		return NULL;
	}
	bo_va->vm = vm;
	bo_va->bo = bo;
	bo_va->ref_count = 1;
	INIT_LIST_HEAD(&bo_va->bo_list);
1998 1999
	INIT_LIST_HEAD(&bo_va->valids);
	INIT_LIST_HEAD(&bo_va->invalids);
A
Alex Deucher 已提交
2000
	INIT_LIST_HEAD(&bo_va->vm_status);
2001

2002 2003
	if (bo)
		list_add_tail(&bo_va->bo_list, &bo->va);
A
Alex Deucher 已提交
2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019

	return bo_va;
}

/**
 * amdgpu_vm_bo_map - map bo inside a vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM.
 * Returns 0 for success, error for failure.
 *
2020
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2021 2022 2023 2024
 */
int amdgpu_vm_bo_map(struct amdgpu_device *adev,
		     struct amdgpu_bo_va *bo_va,
		     uint64_t saddr, uint64_t offset,
2025
		     uint64_t size, uint64_t flags)
A
Alex Deucher 已提交
2026
{
2027
	struct amdgpu_bo_va_mapping *mapping, *tmp;
A
Alex Deucher 已提交
2028 2029 2030
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;

2031 2032
	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2033
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2034 2035
		return -EINVAL;

A
Alex Deucher 已提交
2036
	/* make sure object fit at this offset */
2037
	eaddr = saddr + size - 1;
2038 2039
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
A
Alex Deucher 已提交
2040 2041 2042 2043 2044
		return -EINVAL;

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2045 2046
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	if (tmp) {
A
Alex Deucher 已提交
2047 2048
		/* bo and tmp overlap, invalid addr */
		dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2049 2050
			"0x%010Lx-0x%010Lx\n", bo_va->bo, saddr, eaddr,
			tmp->start, tmp->last + 1);
2051
		return -EINVAL;
A
Alex Deucher 已提交
2052 2053 2054
	}

	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2055 2056
	if (!mapping)
		return -ENOMEM;
A
Alex Deucher 已提交
2057 2058

	INIT_LIST_HEAD(&mapping->list);
2059 2060
	mapping->start = saddr;
	mapping->last = eaddr;
A
Alex Deucher 已提交
2061 2062 2063
	mapping->offset = offset;
	mapping->flags = flags;

2064
	list_add(&mapping->list, &bo_va->invalids);
2065
	amdgpu_vm_it_insert(mapping, &vm->va);
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122

	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

	return 0;
}

/**
 * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to store the address
 * @saddr: where to map the BO
 * @offset: requested offset in the BO
 * @flags: attributes of pages (read/write/valid/etc.)
 *
 * Add a mapping of the BO at the specefied addr into the VM. Replace existing
 * mappings as we do so.
 * Returns 0 for success, error for failure.
 *
 * Object has to be reserved and unreserved outside!
 */
int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
			     struct amdgpu_bo_va *bo_va,
			     uint64_t saddr, uint64_t offset,
			     uint64_t size, uint64_t flags)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
	uint64_t eaddr;
	int r;

	/* validate the parameters */
	if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
	    size == 0 || size & AMDGPU_GPU_PAGE_MASK)
		return -EINVAL;

	/* make sure object fit at this offset */
	eaddr = saddr + size - 1;
	if (saddr >= eaddr ||
	    (bo_va->bo && offset + size > amdgpu_bo_size(bo_va->bo)))
		return -EINVAL;

	/* Allocate all the needed memory */
	mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
	if (!mapping)
		return -ENOMEM;

	r = amdgpu_vm_bo_clear_mappings(adev, bo_va->vm, saddr, size);
	if (r) {
		kfree(mapping);
		return r;
	}

	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

2123 2124
	mapping->start = saddr;
	mapping->last = eaddr;
2125 2126 2127 2128
	mapping->offset = offset;
	mapping->flags = flags;

	list_add(&mapping->list, &bo_va->invalids);
2129
	amdgpu_vm_it_insert(mapping, &vm->va);
A
Alex Deucher 已提交
2130

2131 2132 2133
	if (flags & AMDGPU_PTE_PRT)
		amdgpu_vm_prt_get(adev);

A
Alex Deucher 已提交
2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146
	return 0;
}

/**
 * amdgpu_vm_bo_unmap - remove bo mapping from vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: bo_va to remove the address from
 * @saddr: where to the BO is mapped
 *
 * Remove a mapping of the BO at the specefied addr from the VM.
 * Returns 0 for success, error for failure.
 *
2147
 * Object has to be reserved and unreserved outside!
A
Alex Deucher 已提交
2148 2149 2150 2151 2152 2153 2154
 */
int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
		       struct amdgpu_bo_va *bo_va,
		       uint64_t saddr)
{
	struct amdgpu_bo_va_mapping *mapping;
	struct amdgpu_vm *vm = bo_va->vm;
2155
	bool valid = true;
A
Alex Deucher 已提交
2156

2157
	saddr /= AMDGPU_GPU_PAGE_SIZE;
2158

2159
	list_for_each_entry(mapping, &bo_va->valids, list) {
2160
		if (mapping->start == saddr)
A
Alex Deucher 已提交
2161 2162 2163
			break;
	}

2164 2165 2166 2167
	if (&mapping->list == &bo_va->valids) {
		valid = false;

		list_for_each_entry(mapping, &bo_va->invalids, list) {
2168
			if (mapping->start == saddr)
2169 2170 2171
				break;
		}

2172
		if (&mapping->list == &bo_va->invalids)
2173
			return -ENOENT;
A
Alex Deucher 已提交
2174
	}
2175

A
Alex Deucher 已提交
2176
	list_del(&mapping->list);
2177
	amdgpu_vm_it_remove(mapping, &vm->va);
2178
	trace_amdgpu_vm_bo_unmap(bo_va, mapping);
A
Alex Deucher 已提交
2179

2180
	if (valid)
A
Alex Deucher 已提交
2181
		list_add(&mapping->list, &vm->freed);
2182
	else
2183 2184
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2185 2186 2187 2188

	return 0;
}

2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
/**
 * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
 *
 * @adev: amdgpu_device pointer
 * @vm: VM structure to use
 * @saddr: start of the range
 * @size: size of the range
 *
 * Remove all mappings in a range, split them as appropriate.
 * Returns 0 for success, error for failure.
 */
int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
				struct amdgpu_vm *vm,
				uint64_t saddr, uint64_t size)
{
	struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
	LIST_HEAD(removed);
	uint64_t eaddr;

	eaddr = saddr + size - 1;
	saddr /= AMDGPU_GPU_PAGE_SIZE;
	eaddr /= AMDGPU_GPU_PAGE_SIZE;

	/* Allocate all the needed memory */
	before = kzalloc(sizeof(*before), GFP_KERNEL);
	if (!before)
		return -ENOMEM;
2216
	INIT_LIST_HEAD(&before->list);
2217 2218 2219 2220 2221 2222

	after = kzalloc(sizeof(*after), GFP_KERNEL);
	if (!after) {
		kfree(before);
		return -ENOMEM;
	}
2223
	INIT_LIST_HEAD(&after->list);
2224 2225

	/* Now gather all removed mappings */
2226 2227
	tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
	while (tmp) {
2228
		/* Remember mapping split at the start */
2229 2230 2231
		if (tmp->start < saddr) {
			before->start = tmp->start;
			before->last = saddr - 1;
2232 2233 2234 2235 2236 2237
			before->offset = tmp->offset;
			before->flags = tmp->flags;
			list_add(&before->list, &tmp->list);
		}

		/* Remember mapping split at the end */
2238 2239 2240
		if (tmp->last > eaddr) {
			after->start = eaddr + 1;
			after->last = tmp->last;
2241
			after->offset = tmp->offset;
2242
			after->offset += after->start - tmp->start;
2243 2244 2245 2246 2247 2248
			after->flags = tmp->flags;
			list_add(&after->list, &tmp->list);
		}

		list_del(&tmp->list);
		list_add(&tmp->list, &removed);
2249 2250

		tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2251 2252 2253 2254
	}

	/* And free them up */
	list_for_each_entry_safe(tmp, next, &removed, list) {
2255
		amdgpu_vm_it_remove(tmp, &vm->va);
2256 2257
		list_del(&tmp->list);

2258 2259 2260 2261
		if (tmp->start < saddr)
		    tmp->start = saddr;
		if (tmp->last > eaddr)
		    tmp->last = eaddr;
2262 2263 2264 2265 2266

		list_add(&tmp->list, &vm->freed);
		trace_amdgpu_vm_bo_unmap(NULL, tmp);
	}

2267 2268
	/* Insert partial mapping before the range */
	if (!list_empty(&before->list)) {
2269
		amdgpu_vm_it_insert(before, &vm->va);
2270 2271 2272 2273 2274 2275 2276
		if (before->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(before);
	}

	/* Insert partial mapping after the range */
2277
	if (!list_empty(&after->list)) {
2278
		amdgpu_vm_it_insert(after, &vm->va);
2279 2280 2281 2282 2283 2284 2285 2286 2287
		if (after->flags & AMDGPU_PTE_PRT)
			amdgpu_vm_prt_get(adev);
	} else {
		kfree(after);
	}

	return 0;
}

A
Alex Deucher 已提交
2288 2289 2290 2291 2292 2293
/**
 * amdgpu_vm_bo_rmv - remove a bo to a specific vm
 *
 * @adev: amdgpu_device pointer
 * @bo_va: requested bo_va
 *
2294
 * Remove @bo_va->bo from the requested vm.
A
Alex Deucher 已提交
2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
 *
 * Object have to be reserved!
 */
void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
		      struct amdgpu_bo_va *bo_va)
{
	struct amdgpu_bo_va_mapping *mapping, *next;
	struct amdgpu_vm *vm = bo_va->vm;

	list_del(&bo_va->bo_list);

	spin_lock(&vm->status_lock);
	list_del(&bo_va->vm_status);
	spin_unlock(&vm->status_lock);

2310
	list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
A
Alex Deucher 已提交
2311
		list_del(&mapping->list);
2312
		amdgpu_vm_it_remove(mapping, &vm->va);
2313
		trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2314 2315 2316 2317
		list_add(&mapping->list, &vm->freed);
	}
	list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
		list_del(&mapping->list);
2318
		amdgpu_vm_it_remove(mapping, &vm->va);
2319 2320
		amdgpu_vm_free_mapping(adev, vm, mapping,
				       bo_va->last_pt_update);
A
Alex Deucher 已提交
2321
	}
2322

2323
	dma_fence_put(bo_va->last_pt_update);
A
Alex Deucher 已提交
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333
	kfree(bo_va);
}

/**
 * amdgpu_vm_bo_invalidate - mark the bo as invalid
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 * @bo: amdgpu buffer object
 *
2334
 * Mark @bo as invalid.
A
Alex Deucher 已提交
2335 2336 2337 2338 2339 2340 2341
 */
void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
			     struct amdgpu_bo *bo)
{
	struct amdgpu_bo_va *bo_va;

	list_for_each_entry(bo_va, &bo->va, bo_list) {
2342 2343
		spin_lock(&bo_va->vm->status_lock);
		if (list_empty(&bo_va->vm_status))
A
Alex Deucher 已提交
2344
			list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
2345
		spin_unlock(&bo_va->vm->status_lock);
A
Alex Deucher 已提交
2346 2347 2348
	}
}

2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386
static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
{
	/* Total bits covered by PD + PTs */
	unsigned bits = ilog2(vm_size) + 18;

	/* Make sure the PD is 4K in size up to 8GB address space.
	   Above that split equal between PD and PTs */
	if (vm_size <= 8)
		return (bits - 9);
	else
		return ((bits + 3) / 2);
}

/**
 * amdgpu_vm_adjust_size - adjust vm size and block size
 *
 * @adev: amdgpu_device pointer
 * @vm_size: the default vm size if it's set auto
 */
void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint64_t vm_size)
{
	/* adjust vm size firstly */
	if (amdgpu_vm_size == -1)
		adev->vm_manager.vm_size = vm_size;
	else
		adev->vm_manager.vm_size = amdgpu_vm_size;

	/* block size depends on vm size */
	if (amdgpu_vm_block_size == -1)
		adev->vm_manager.block_size =
			amdgpu_vm_get_block_size(adev->vm_manager.vm_size);
	else
		adev->vm_manager.block_size = amdgpu_vm_block_size;

	DRM_INFO("vm size is %llu GB, block size is %u-bit\n",
		adev->vm_manager.vm_size, adev->vm_manager.block_size);
}

A
Alex Deucher 已提交
2387 2388 2389 2390 2391
/**
 * amdgpu_vm_init - initialize a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
2392
 * @vm_context: Indicates if it GFX or Compute context
A
Alex Deucher 已提交
2393
 *
2394
 * Init @vm fields.
A
Alex Deucher 已提交
2395
 */
2396 2397
int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
		   int vm_context)
A
Alex Deucher 已提交
2398 2399
{
	const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2400
		AMDGPU_VM_PTE_COUNT(adev) * 8);
2401 2402
	unsigned ring_instance;
	struct amdgpu_ring *ring;
2403
	struct amd_sched_rq *rq;
2404
	int r, i;
2405
	u64 flags;
A
Alex Deucher 已提交
2406 2407

	vm->va = RB_ROOT;
2408
	vm->client_id = atomic64_inc_return(&adev->vm_manager.client_counter);
2409 2410
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		vm->reserved_vmid[i] = NULL;
A
Alex Deucher 已提交
2411 2412
	spin_lock_init(&vm->status_lock);
	INIT_LIST_HEAD(&vm->invalidated);
2413
	INIT_LIST_HEAD(&vm->cleared);
A
Alex Deucher 已提交
2414
	INIT_LIST_HEAD(&vm->freed);
2415

2416
	/* create scheduler entity for page table updates */
2417 2418 2419 2420

	ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
	ring_instance %= adev->vm_manager.vm_pte_num_rings;
	ring = adev->vm_manager.vm_pte_rings[ring_instance];
2421 2422 2423 2424
	rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
	r = amd_sched_entity_init(&ring->sched, &vm->entity,
				  rq, amdgpu_sched_jobs);
	if (r)
2425
		return r;
2426

2427 2428 2429 2430 2431 2432 2433 2434 2435 2436
	if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE)
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_COMPUTE);
	else
		vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
						AMDGPU_VM_USE_CPU_FOR_GFX);
	DRM_DEBUG_DRIVER("VM update mode is %s\n",
			 vm->use_cpu_for_update ? "CPU" : "SDMA");
	WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
		  "CPU update of VM recommended only for large BAR system\n");
2437
	vm->last_dir_update = NULL;
2438

2439 2440 2441 2442 2443 2444 2445 2446
	flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
			AMDGPU_GEM_CREATE_VRAM_CLEARED;
	if (vm->use_cpu_for_update)
		flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
	else
		flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
				AMDGPU_GEM_CREATE_SHADOW);

2447
	r = amdgpu_bo_create(adev, amdgpu_vm_bo_size(adev, 0), align, true,
2448
			     AMDGPU_GEM_DOMAIN_VRAM,
2449
			     flags,
2450
			     NULL, NULL, &vm->root.bo);
A
Alex Deucher 已提交
2451
	if (r)
2452 2453
		goto error_free_sched_entity;

2454
	r = amdgpu_bo_reserve(vm->root.bo, false);
2455
	if (r)
2456
		goto error_free_root;
2457

2458
	vm->last_eviction_counter = atomic64_read(&adev->num_evictions);
2459
	amdgpu_bo_unreserve(vm->root.bo);
A
Alex Deucher 已提交
2460 2461

	return 0;
2462

2463 2464 2465 2466
error_free_root:
	amdgpu_bo_unref(&vm->root.bo->shadow);
	amdgpu_bo_unref(&vm->root.bo);
	vm->root.bo = NULL;
2467 2468 2469 2470 2471

error_free_sched_entity:
	amd_sched_entity_fini(&ring->sched, &vm->entity);

	return r;
A
Alex Deucher 已提交
2472 2473
}

2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
/**
 * amdgpu_vm_free_levels - free PD/PT levels
 *
 * @level: PD/PT starting level to free
 *
 * Free the page directory or page table level and all sub levels.
 */
static void amdgpu_vm_free_levels(struct amdgpu_vm_pt *level)
{
	unsigned i;

	if (level->bo) {
		amdgpu_bo_unref(&level->bo->shadow);
		amdgpu_bo_unref(&level->bo);
	}

	if (level->entries)
		for (i = 0; i <= level->last_entry_used; i++)
			amdgpu_vm_free_levels(&level->entries[i]);

	drm_free_large(level->entries);
}

A
Alex Deucher 已提交
2497 2498 2499 2500 2501 2502
/**
 * amdgpu_vm_fini - tear down a vm instance
 *
 * @adev: amdgpu_device pointer
 * @vm: requested vm
 *
2503
 * Tear down @vm.
A
Alex Deucher 已提交
2504 2505 2506 2507 2508
 * Unbind the VM and remove all bos from the vm bo list
 */
void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
{
	struct amdgpu_bo_va_mapping *mapping, *tmp;
2509
	bool prt_fini_needed = !!adev->gart.gart_funcs->set_prt;
2510
	int i;
A
Alex Deucher 已提交
2511

2512
	amd_sched_entity_fini(vm->entity.sched, &vm->entity);
2513

A
Alex Deucher 已提交
2514 2515 2516
	if (!RB_EMPTY_ROOT(&vm->va)) {
		dev_err(adev->dev, "still active bo inside vm\n");
	}
2517
	rbtree_postorder_for_each_entry_safe(mapping, tmp, &vm->va, rb) {
A
Alex Deucher 已提交
2518
		list_del(&mapping->list);
2519
		amdgpu_vm_it_remove(mapping, &vm->va);
A
Alex Deucher 已提交
2520 2521 2522
		kfree(mapping);
	}
	list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2523
		if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2524
			amdgpu_vm_prt_fini(adev, vm);
2525
			prt_fini_needed = false;
2526
		}
2527

A
Alex Deucher 已提交
2528
		list_del(&mapping->list);
2529
		amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
A
Alex Deucher 已提交
2530 2531
	}

2532
	amdgpu_vm_free_levels(&vm->root);
2533
	dma_fence_put(vm->last_dir_update);
2534 2535
	for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
		amdgpu_vm_free_reserved_vmid(adev, vm, i);
A
Alex Deucher 已提交
2536
}
2537

2538 2539 2540 2541 2542 2543 2544 2545 2546
/**
 * amdgpu_vm_manager_init - init the VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Initialize the VM manager structures
 */
void amdgpu_vm_manager_init(struct amdgpu_device *adev)
{
2547 2548 2549 2550 2551
	unsigned i, j;

	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2552

2553 2554
		mutex_init(&id_mgr->lock);
		INIT_LIST_HEAD(&id_mgr->ids_lru);
2555
		atomic_set(&id_mgr->reserved_vmid_num, 0);
2556

2557 2558 2559 2560 2561 2562
		/* skip over VMID 0, since it is the system VM */
		for (j = 1; j < id_mgr->num_ids; ++j) {
			amdgpu_vm_reset_id(adev, i, j);
			amdgpu_sync_create(&id_mgr->ids[i].active);
			list_add_tail(&id_mgr->ids[j].list, &id_mgr->ids_lru);
		}
2563
	}
2564

2565 2566
	adev->vm_manager.fence_context =
		dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2567 2568 2569
	for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
		adev->vm_manager.seqno[i] = 0;

2570
	atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2571
	atomic64_set(&adev->vm_manager.client_counter, 0);
2572
	spin_lock_init(&adev->vm_manager.prt_lock);
2573
	atomic_set(&adev->vm_manager.num_prt_users, 0);
2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590

	/* If not overridden by the user, by default, only in large BAR systems
	 * Compute VM tables will be updated by CPU
	 */
#ifdef CONFIG_X86_64
	if (amdgpu_vm_update_mode == -1) {
		if (amdgpu_vm_is_large_bar(adev))
			adev->vm_manager.vm_update_mode =
				AMDGPU_VM_USE_CPU_FOR_COMPUTE;
		else
			adev->vm_manager.vm_update_mode = 0;
	} else
		adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
#else
	adev->vm_manager.vm_update_mode = 0;
#endif

2591 2592
}

2593 2594 2595 2596 2597 2598 2599 2600 2601
/**
 * amdgpu_vm_manager_fini - cleanup VM manager
 *
 * @adev: amdgpu_device pointer
 *
 * Cleanup the VM manager and free resources.
 */
void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
{
2602
	unsigned i, j;
2603

2604 2605 2606
	for (i = 0; i < AMDGPU_MAX_VMHUBS; ++i) {
		struct amdgpu_vm_id_manager *id_mgr =
			&adev->vm_manager.id_mgr[i];
2607

2608 2609 2610 2611 2612 2613 2614 2615
		mutex_destroy(&id_mgr->lock);
		for (j = 0; j < AMDGPU_NUM_VM; ++j) {
			struct amdgpu_vm_id *id = &id_mgr->ids[j];

			amdgpu_sync_free(&id->active);
			dma_fence_put(id->flushed_updates);
			dma_fence_put(id->last_flush);
		}
2616
	}
2617
}
C
Chunming Zhou 已提交
2618 2619 2620 2621

int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
{
	union drm_amdgpu_vm *args = data;
2622 2623 2624
	struct amdgpu_device *adev = dev->dev_private;
	struct amdgpu_fpriv *fpriv = filp->driver_priv;
	int r;
C
Chunming Zhou 已提交
2625 2626 2627

	switch (args->in.op) {
	case AMDGPU_VM_OP_RESERVE_VMID:
2628 2629 2630 2631 2632 2633
		/* current, we only have requirement to reserve vmid from gfxhub */
		r = amdgpu_vm_alloc_reserved_vmid(adev, &fpriv->vm,
						  AMDGPU_GFXHUB);
		if (r)
			return r;
		break;
C
Chunming Zhou 已提交
2634
	case AMDGPU_VM_OP_UNRESERVE_VMID:
2635
		amdgpu_vm_free_reserved_vmid(adev, &fpriv->vm, AMDGPU_GFXHUB);
C
Chunming Zhou 已提交
2636 2637 2638 2639 2640 2641 2642
		break;
	default:
		return -EINVAL;
	}

	return 0;
}