intel_hdmi.c 53.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32
#include <linux/hdmi.h>
33
#include <drm/drmP.h>
34
#include <drm/drm_atomic_helper.h>
35 36
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
37
#include "intel_drv.h"
38
#include <drm/i915_drm.h>
39 40
#include "i915_drv.h"

41 42
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
43
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
44 45
}

46 47 48
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
49
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
50 51 52
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

P
Paulo Zanoni 已提交
53
	enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
54

55
	WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
56 57 58
	     "HDMI port enabled, expecting disabled\n");
}

59
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
60
{
61 62 63
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
64 65
}

66 67
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
68
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
69 70
}

71
static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
72
{
73 74
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
75
		return VIDEO_DIP_SELECT_AVI;
76
	case HDMI_INFOFRAME_TYPE_SPD:
77
		return VIDEO_DIP_SELECT_SPD;
78 79
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_SELECT_VENDOR;
80
	default:
81
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
82
		return 0;
83 84 85
	}
}

86
static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
87
{
88 89
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
90
		return VIDEO_DIP_ENABLE_AVI;
91
	case HDMI_INFOFRAME_TYPE_SPD:
92
		return VIDEO_DIP_ENABLE_SPD;
93 94
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VENDOR;
95
	default:
96
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
97
		return 0;
98 99 100
	}
}

101
static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
102
{
103 104
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
105
		return VIDEO_DIP_ENABLE_AVI_HSW;
106
	case HDMI_INFOFRAME_TYPE_SPD:
107
		return VIDEO_DIP_ENABLE_SPD_HSW;
108 109
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VS_HSW;
110
	default:
111
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
112 113 114 115
		return 0;
	}
}

116
static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
117 118
				  enum transcoder cpu_transcoder,
				  struct drm_i915_private *dev_priv)
119
{
120 121
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
122
		return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
123
	case HDMI_INFOFRAME_TYPE_SPD:
124
		return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
125 126
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
127
	default:
128
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
129 130 131 132
		return 0;
	}
}

133
static void g4x_write_infoframe(struct drm_encoder *encoder,
134
				enum hdmi_infoframe_type type,
135
				const void *frame, ssize_t len)
136
{
137
	const uint32_t *data = frame;
138 139
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
140
	u32 val = I915_READ(VIDEO_DIP_CTL);
141
	int i;
142

143 144
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

145
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
146
	val |= g4x_infoframe_index(type);
147

148
	val &= ~g4x_infoframe_enable(type);
149

150
	I915_WRITE(VIDEO_DIP_CTL, val);
151

152
	mmiowb();
153
	for (i = 0; i < len; i += 4) {
154 155 156
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
157 158 159
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
160
	mmiowb();
161

162
	val |= g4x_infoframe_enable(type);
163
	val &= ~VIDEO_DIP_FREQ_MASK;
164
	val |= VIDEO_DIP_FREQ_VSYNC;
165

166
	I915_WRITE(VIDEO_DIP_CTL, val);
167
	POSTING_READ(VIDEO_DIP_CTL);
168 169
}

170 171 172 173
static bool g4x_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
174
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
175 176
	u32 val = I915_READ(VIDEO_DIP_CTL);

177 178 179 180
	if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
		return val & VIDEO_DIP_ENABLE;

	return false;
181 182
}

183
static void ibx_write_infoframe(struct drm_encoder *encoder,
184
				enum hdmi_infoframe_type type,
185
				const void *frame, ssize_t len)
186
{
187
	const uint32_t *data = frame;
188 189
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
190
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
191
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
192 193
	u32 val = I915_READ(reg);

194 195
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

196
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
197
	val |= g4x_infoframe_index(type);
198

199
	val &= ~g4x_infoframe_enable(type);
200 201 202

	I915_WRITE(reg, val);

203
	mmiowb();
204 205 206 207
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
208 209 210
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
211
	mmiowb();
212

213
	val |= g4x_infoframe_enable(type);
214
	val &= ~VIDEO_DIP_FREQ_MASK;
215
	val |= VIDEO_DIP_FREQ_VSYNC;
216 217

	I915_WRITE(reg, val);
218
	POSTING_READ(reg);
219 220
}

221 222 223 224 225 226 227 228 229 230 231
static bool ibx_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

	return val & VIDEO_DIP_ENABLE;
}

232
static void cpt_write_infoframe(struct drm_encoder *encoder,
233
				enum hdmi_infoframe_type type,
234
				const void *frame, ssize_t len)
235
{
236
	const uint32_t *data = frame;
237 238
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
239
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
240
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
241
	u32 val = I915_READ(reg);
242

243 244
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

245
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
246
	val |= g4x_infoframe_index(type);
247

248 249
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
250 251
	if (type != HDMI_INFOFRAME_TYPE_AVI)
		val &= ~g4x_infoframe_enable(type);
252

253
	I915_WRITE(reg, val);
254

255
	mmiowb();
256
	for (i = 0; i < len; i += 4) {
257 258 259
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
260 261 262
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
263
	mmiowb();
264

265
	val |= g4x_infoframe_enable(type);
266
	val &= ~VIDEO_DIP_FREQ_MASK;
267
	val |= VIDEO_DIP_FREQ_VSYNC;
268

269
	I915_WRITE(reg, val);
270
	POSTING_READ(reg);
271
}
272

273 274 275 276 277 278 279 280 281 282 283
static bool cpt_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

	return val & VIDEO_DIP_ENABLE;
}

284
static void vlv_write_infoframe(struct drm_encoder *encoder,
285
				enum hdmi_infoframe_type type,
286
				const void *frame, ssize_t len)
287
{
288
	const uint32_t *data = frame;
289 290
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
291
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
292
	int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
293
	u32 val = I915_READ(reg);
294

295 296
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

297
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
298
	val |= g4x_infoframe_index(type);
299

300
	val &= ~g4x_infoframe_enable(type);
301

302
	I915_WRITE(reg, val);
303

304
	mmiowb();
305 306 307 308
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
309 310 311
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
312
	mmiowb();
313

314
	val |= g4x_infoframe_enable(type);
315
	val &= ~VIDEO_DIP_FREQ_MASK;
316
	val |= VIDEO_DIP_FREQ_VSYNC;
317

318
	I915_WRITE(reg, val);
319
	POSTING_READ(reg);
320 321
}

322 323 324 325 326
static bool vlv_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
327
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
328 329 330
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

331
	if (VIDEO_DIP_PORT(intel_dig_port->port) == (val & VIDEO_DIP_PORT_MASK))
332 333 334
		return val & VIDEO_DIP_ENABLE;

	return false;
335 336
}

337
static void hsw_write_infoframe(struct drm_encoder *encoder,
338
				enum hdmi_infoframe_type type,
339
				const void *frame, ssize_t len)
340
{
341
	const uint32_t *data = frame;
342 343 344
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
345
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
346 347
	u32 data_reg;
	int i;
348
	u32 val = I915_READ(ctl_reg);
349

350
	data_reg = hsw_infoframe_data_reg(type,
351
					  intel_crtc->config->cpu_transcoder,
352
					  dev_priv);
353 354 355
	if (data_reg == 0)
		return;

356
	val &= ~hsw_infoframe_enable(type);
357 358
	I915_WRITE(ctl_reg, val);

359
	mmiowb();
360 361 362 363
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
364 365 366
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
367
	mmiowb();
368

369
	val |= hsw_infoframe_enable(type);
370
	I915_WRITE(ctl_reg, val);
371
	POSTING_READ(ctl_reg);
372 373
}

374 375 376 377 378
static bool hsw_infoframe_enabled(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
379
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
380 381 382 383 384 385
	u32 val = I915_READ(ctl_reg);

	return val & (VIDEO_DIP_ENABLE_AVI_HSW | VIDEO_DIP_ENABLE_SPD_HSW |
		      VIDEO_DIP_ENABLE_VS_HSW);
}

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
/*
 * The data we write to the DIP data buffer registers is 1 byte bigger than the
 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
 * used for both technologies.
 *
 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
 * DW1:       DB3       | DB2 | DB1 | DB0
 * DW2:       DB7       | DB6 | DB5 | DB4
 * DW3: ...
 *
 * (HB is Header Byte, DB is Data Byte)
 *
 * The hdmi pack() functions don't know about that hardware specific hole so we
 * trick them by giving an offset into the buffer and moving back the header
 * bytes by one.
 */
403 404
static void intel_write_infoframe(struct drm_encoder *encoder,
				  union hdmi_infoframe *frame)
405 406
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
407 408
	uint8_t buffer[VIDEO_DIP_DATA_SIZE];
	ssize_t len;
409

410 411 412 413 414 415 416 417 418 419 420
	/* see comment above for the reason for this offset */
	len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
	if (len < 0)
		return;

	/* Insert the 'hole' (see big comment above) at position 3 */
	buffer[0] = buffer[1];
	buffer[1] = buffer[2];
	buffer[2] = buffer[3];
	buffer[3] = 0;
	len++;
421

422
	intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
423 424
}

425
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
426
					 struct drm_display_mode *adjusted_mode)
427
{
428
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
429
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
430 431
	union hdmi_infoframe frame;
	int ret;
432

433 434 435
	/* Set user selected PAR to incoming mode's member */
	adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;

436 437 438 439 440 441
	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
						       adjusted_mode);
	if (ret < 0) {
		DRM_ERROR("couldn't fill AVI infoframe\n");
		return;
	}
P
Paulo Zanoni 已提交
442

443
	if (intel_hdmi->rgb_quant_range_selectable) {
444
		if (intel_crtc->config->limited_color_range)
445 446
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_LIMITED;
447
		else
448 449
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_FULL;
450 451
	}

452
	intel_write_infoframe(encoder, &frame);
453 454
}

455
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
456
{
457 458 459 460 461 462 463 464
	union hdmi_infoframe frame;
	int ret;

	ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
	if (ret < 0) {
		DRM_ERROR("couldn't fill SPD infoframe\n");
		return;
	}
465

466
	frame.spd.sdi = HDMI_SPD_SDI_PC;
467

468
	intel_write_infoframe(encoder, &frame);
469 470
}

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
static void
intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
			      struct drm_display_mode *adjusted_mode)
{
	union hdmi_infoframe frame;
	int ret;

	ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
							  adjusted_mode);
	if (ret < 0)
		return;

	intel_write_infoframe(encoder, &frame);
}

486
static void g4x_set_infoframes(struct drm_encoder *encoder,
487
			       bool enable,
488 489
			       struct drm_display_mode *adjusted_mode)
{
490
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
491 492
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
493 494
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
495
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
496

497 498
	assert_hdmi_port_disabled(intel_hdmi);

499 500 501 502 503 504 505 506 507 508 509
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

510
	if (!enable) {
511 512 513 514
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
515
		POSTING_READ(reg);
516 517 518
		return;
	}

519 520 521 522
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
523
			POSTING_READ(reg);
524 525 526 527 528
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

529
	val |= VIDEO_DIP_ENABLE;
530
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
531

532
	I915_WRITE(reg, val);
533
	POSTING_READ(reg);
534

535 536
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
537
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
538 539 540
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
541
			       bool enable,
542 543
			       struct drm_display_mode *adjusted_mode)
{
544 545
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
546 547
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
548 549
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
550
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
551

552 553
	assert_hdmi_port_disabled(intel_hdmi);

554 555 556
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

557
	if (!enable) {
558 559 560 561
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
562
		POSTING_READ(reg);
563 564 565
		return;
	}

566 567 568 569
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
570
			POSTING_READ(reg);
571 572 573 574 575
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

576
	val |= VIDEO_DIP_ENABLE;
577 578
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
579

580
	I915_WRITE(reg, val);
581
	POSTING_READ(reg);
582

583 584
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
585
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
586 587 588
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
589
			       bool enable,
590 591
			       struct drm_display_mode *adjusted_mode)
{
592 593 594 595 596 597
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

598 599
	assert_hdmi_port_disabled(intel_hdmi);

600 601 602
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

603
	if (!enable) {
604 605 606 607
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
608
		POSTING_READ(reg);
609 610 611
		return;
	}

612 613
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
614 615
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
616 617

	I915_WRITE(reg, val);
618
	POSTING_READ(reg);
619

620 621
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
622
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
623 624 625
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
626
			       bool enable,
627 628
			       struct drm_display_mode *adjusted_mode)
{
629
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
630
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
631 632 633 634
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
635
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
636

637 638
	assert_hdmi_port_disabled(intel_hdmi);

639 640 641
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

642
	if (!enable) {
643 644 645 646
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
647
		POSTING_READ(reg);
648 649 650
		return;
	}

651 652 653 654 655 656 657 658 659 660
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
			POSTING_READ(reg);
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

661
	val |= VIDEO_DIP_ENABLE;
662 663
	val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
		 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
664 665

	I915_WRITE(reg, val);
666
	POSTING_READ(reg);
667

668 669
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
670
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
671 672 673
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
674
			       bool enable,
675 676
			       struct drm_display_mode *adjusted_mode)
{
677 678 679
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
680
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config->cpu_transcoder);
681
	u32 val = I915_READ(reg);
682

683 684
	assert_hdmi_port_disabled(intel_hdmi);

685
	if (!enable) {
686
		I915_WRITE(reg, 0);
687
		POSTING_READ(reg);
688 689 690
		return;
	}

691 692 693 694
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
695
	POSTING_READ(reg);
696

697 698
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
699
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
700 701
}

702
static void intel_hdmi_prepare(struct intel_encoder *encoder)
703
{
704
	struct drm_device *dev = encoder->base.dev;
705
	struct drm_i915_private *dev_priv = dev->dev_private;
706 707
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
708
	struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
709
	u32 hdmi_val;
710

711
	hdmi_val = SDVO_ENCODING_HDMI;
712
	if (!HAS_PCH_SPLIT(dev))
713
		hdmi_val |= intel_hdmi->color_range;
714
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
715
		hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
716
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
717
		hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
718

719
	if (crtc->config->pipe_bpp > 24)
720
		hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
721
	else
722
		hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
723

724
	if (crtc->config->has_hdmi_sink)
725
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
726

727
	if (HAS_PCH_CPT(dev))
728
		hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
729 730
	else if (IS_CHERRYVIEW(dev))
		hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
731
	else
732
		hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
733

734 735
	I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
	POSTING_READ(intel_hdmi->hdmi_reg);
736 737
}

738 739
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
740
{
741
	struct drm_device *dev = encoder->base.dev;
742
	struct drm_i915_private *dev_priv = dev->dev_private;
743
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
744
	enum intel_display_power_domain power_domain;
745 746
	u32 tmp;

747
	power_domain = intel_display_port_power_domain(encoder);
748
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
749 750
		return false;

751
	tmp = I915_READ(intel_hdmi->hdmi_reg);
752 753 754 755 756 757

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
758 759
	else if (IS_CHERRYVIEW(dev))
		*pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
760 761 762 763 764 765
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

766
static void intel_hdmi_get_config(struct intel_encoder *encoder,
767
				  struct intel_crtc_state *pipe_config)
768 769
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
770 771
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
772
	u32 tmp, flags = 0;
773
	int dotclock;
774 775 776 777 778 779 780 781 782 783 784 785 786

	tmp = I915_READ(intel_hdmi->hdmi_reg);

	if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

787 788 789
	if (tmp & HDMI_MODE_SELECT_HDMI)
		pipe_config->has_hdmi_sink = true;

790 791 792
	if (intel_hdmi->infoframe_enabled(&encoder->base))
		pipe_config->has_infoframe = true;

793
	if (tmp & SDVO_AUDIO_ENABLE)
794 795
		pipe_config->has_audio = true;

796 797 798 799
	if (!HAS_PCH_SPLIT(dev) &&
	    tmp & HDMI_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

800
	pipe_config->base.adjusted_mode.flags |= flags;
801 802 803 804 805 806 807 808 809

	if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (HAS_PCH_SPLIT(dev_priv->dev))
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

810
	pipe_config->base.adjusted_mode.crtc_clock = dotclock;
811 812
}

813
static void intel_enable_hdmi(struct intel_encoder *encoder)
814
{
815
	struct drm_device *dev = encoder->base.dev;
816
	struct drm_i915_private *dev_priv = dev->dev_private;
817
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
818
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
819
	u32 temp;
820 821
	u32 enable_bits = SDVO_ENABLE;

822
	if (intel_crtc->config->has_audio)
823
		enable_bits |= SDVO_AUDIO_ENABLE;
824

825
	temp = I915_READ(intel_hdmi->hdmi_reg);
826

827
	/* HW workaround for IBX, we need to move the port to transcoder A
828 829 830
	 * before disabling it, so restore the transcoder select bit here. */
	if (HAS_PCH_IBX(dev))
		enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
831

832 833 834
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
835
	if (HAS_PCH_SPLIT(dev)) {
836 837
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
838 839
	}

840 841
	temp |= enable_bits;

842 843
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
844 845 846 847 848

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
849 850
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
851
	}
852

853 854
	if (intel_crtc->config->has_audio) {
		WARN_ON(!intel_crtc->config->has_hdmi_sink);
855 856 857 858
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
		intel_audio_codec_enable(encoder);
	}
859
}
860

861 862
static void vlv_enable_hdmi(struct intel_encoder *encoder)
{
863 864 865 866 867 868 869
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
870
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
871
	u32 temp;
872
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
873

874
	if (crtc->config->has_audio)
875 876
		intel_audio_codec_disable(encoder);

877
	temp = I915_READ(intel_hdmi->hdmi_reg);
878 879 880 881 882 883 884 885 886

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
887 888
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
889 890

			/* Again we need to write this twice. */
891 892
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
893 894 895 896 897 898 899 900

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
901
	}
902

903 904 905 906
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
907 908
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
909 910 911
	}

	temp &= ~enable_bits;
912

913 914
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
915 916 917 918

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
919
	if (HAS_PCH_SPLIT(dev)) {
920 921
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
922
	}
923 924
}

925
static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
926 927 928
{
	struct drm_device *dev = intel_hdmi_to_dev(hdmi);

929
	if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
930
		return 165000;
931
	else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
932 933 934 935 936
		return 300000;
	else
		return 225000;
}

937 938 939
static enum drm_mode_status
intel_hdmi_mode_valid(struct drm_connector *connector,
		      struct drm_display_mode *mode)
940
{
941 942 943 944 945 946 947
	int clock = mode->clock;

	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		clock *= 2;

	if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
					 true))
948
		return MODE_CLOCK_HIGH;
949
	if (clock < 20000)
950
		return MODE_CLOCK_LOW;
951 952 953 954 955 956 957

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

958
static bool hdmi_12bpc_possible(struct intel_crtc_state *crtc_state)
959
{
960 961
	struct drm_device *dev = crtc_state->base.crtc->dev;
	struct drm_atomic_state *state;
962
	struct intel_encoder *encoder;
963
	struct drm_connector_state *connector_state;
964
	int count = 0, count_hdmi = 0;
965
	int i;
966

967
	if (HAS_GMCH_DISPLAY(dev))
968 969
		return false;

970 971 972 973
	state = crtc_state->base.state;

	for (i = 0; i < state->num_connector; i++) {
		if (!state->connectors[i])
974 975
			continue;

976 977 978 979 980 981
		connector_state = state->connector_states[i];
		if (connector_state->crtc != crtc_state->base.crtc)
			continue;

		encoder = to_intel_encoder(connector_state->best_encoder);

982 983 984 985 986 987 988 989 990 991 992
		count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
		count++;
	}

	/*
	 * HDMI 12bpc affects the clocks, so it's only possible
	 * when not cloning with other encoder types.
	 */
	return count_hdmi > 0 && count_hdmi == count;
}

993
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
994
			       struct intel_crtc_state *pipe_config)
995
{
996 997
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
998 999
	struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
	int clock_12bpc = pipe_config->base.adjusted_mode.crtc_clock * 3 / 2;
1000
	int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
1001
	int desired_bpp;
1002

1003 1004
	pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;

1005 1006 1007
	if (pipe_config->has_hdmi_sink)
		pipe_config->has_infoframe = true;

1008 1009
	if (intel_hdmi->color_range_auto) {
		/* See CEA-861-E - 5.1 Default Encoding Parameters */
1010
		if (pipe_config->has_hdmi_sink &&
1011
		    drm_match_cea_mode(adjusted_mode) > 1)
1012
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
1013 1014 1015 1016
		else
			intel_hdmi->color_range = 0;
	}

1017 1018 1019 1020
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
		pipe_config->pixel_multiplier = 2;
	}

1021
	if (intel_hdmi->color_range)
1022
		pipe_config->limited_color_range = true;
1023

1024 1025 1026
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
		pipe_config->has_pch_encoder = true;

1027 1028 1029
	if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
		pipe_config->has_audio = true;

1030 1031 1032
	/*
	 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
	 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
1033 1034
	 * outputs. We also need to check that the higher clock still fits
	 * within limits.
1035
	 */
1036
	if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
1037
	    clock_12bpc <= portclock_limit &&
1038
	    hdmi_12bpc_possible(pipe_config)) {
1039 1040
		DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
		desired_bpp = 12*3;
1041 1042

		/* Need to adjust the port link by 1.5x for 12bpc. */
1043
		pipe_config->port_clock = clock_12bpc;
1044
	} else {
1045 1046 1047 1048 1049 1050 1051
		DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
		desired_bpp = 8*3;
	}

	if (!pipe_config->bw_constrained) {
		DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
		pipe_config->pipe_bpp = desired_bpp;
1052 1053
	}

1054
	if (adjusted_mode->crtc_clock > portclock_limit) {
1055 1056 1057 1058
		DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
		return false;
	}

1059 1060 1061
	return true;
}

1062 1063
static void
intel_hdmi_unset_edid(struct drm_connector *connector)
1064
{
1065
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1066

1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084
	intel_hdmi->has_hdmi_sink = false;
	intel_hdmi->has_audio = false;
	intel_hdmi->rgb_quant_range_selectable = false;

	kfree(to_intel_connector(connector)->detect_edid);
	to_intel_connector(connector)->detect_edid = NULL;
}

static bool
intel_hdmi_set_edid(struct drm_connector *connector)
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct intel_encoder *intel_encoder =
		&hdmi_to_dig_port(intel_hdmi)->base;
	enum intel_display_power_domain power_domain;
	struct edid *edid;
	bool connected = false;
1085

1086 1087 1088
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

1089
	edid = drm_get_edid(connector,
1090 1091
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
1092

1093
	intel_display_power_put(dev_priv, power_domain);
1094

1095 1096 1097 1098 1099 1100
	to_intel_connector(connector)->detect_edid = edid;
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_hdmi->rgb_quant_range_selectable =
			drm_rgb_quant_range_selectable(edid);

		intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1101 1102
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
1103 1104 1105 1106 1107 1108 1109
				intel_hdmi->force_audio == HDMI_AUDIO_ON;

		if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink =
				drm_detect_hdmi_monitor(edid);

		connected = true;
1110 1111
	}

1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131
	return connected;
}

static enum drm_connector_status
intel_hdmi_detect(struct drm_connector *connector, bool force)
{
	enum drm_connector_status status;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	intel_hdmi_unset_edid(connector);

	if (intel_hdmi_set_edid(connector)) {
		struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);

		hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
		status = connector_status_connected;
	} else
		status = connector_status_disconnected;
1132

1133
	return status;
1134 1135
}

1136 1137
static void
intel_hdmi_force(struct drm_connector *connector)
1138
{
1139
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1140

1141 1142
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
1143

1144
	intel_hdmi_unset_edid(connector);
1145

1146 1147
	if (connector->status != connector_status_connected)
		return;
1148

1149 1150 1151
	intel_hdmi_set_edid(connector);
	hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
}
1152

1153 1154 1155 1156 1157 1158 1159
static int intel_hdmi_get_modes(struct drm_connector *connector)
{
	struct edid *edid;

	edid = to_intel_connector(connector)->detect_edid;
	if (edid == NULL)
		return 0;
1160

1161
	return intel_connector_update_modes(connector, edid);
1162 1163
}

1164 1165 1166 1167
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
1168
	struct edid *edid;
1169

1170 1171 1172
	edid = to_intel_connector(connector)->detect_edid;
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
		has_audio = drm_detect_monitor_audio(edid);
1173

1174 1175 1176
	return has_audio;
}

1177 1178
static int
intel_hdmi_set_property(struct drm_connector *connector,
1179 1180
			struct drm_property *property,
			uint64_t val)
1181 1182
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1183 1184
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
1185
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1186 1187
	int ret;

1188
	ret = drm_object_property_set_value(&connector->base, property, val);
1189 1190 1191
	if (ret)
		return ret;

1192
	if (property == dev_priv->force_audio_property) {
1193
		enum hdmi_force_audio i = val;
1194 1195 1196
		bool has_audio;

		if (i == intel_hdmi->force_audio)
1197 1198
			return 0;

1199
		intel_hdmi->force_audio = i;
1200

1201
		if (i == HDMI_AUDIO_AUTO)
1202 1203
			has_audio = intel_hdmi_detect_audio(connector);
		else
1204
			has_audio = (i == HDMI_AUDIO_ON);
1205

1206 1207
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
1208

1209
		intel_hdmi->has_audio = has_audio;
1210 1211 1212
		goto done;
	}

1213
	if (property == dev_priv->broadcast_rgb_property) {
1214 1215 1216
		bool old_auto = intel_hdmi->color_range_auto;
		uint32_t old_range = intel_hdmi->color_range;

1217 1218 1219 1220 1221 1222 1223 1224 1225 1226
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_hdmi->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_hdmi->color_range_auto = false;
			intel_hdmi->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_hdmi->color_range_auto = false;
1227
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
1228 1229 1230 1231
			break;
		default:
			return -EINVAL;
		}
1232 1233 1234 1235 1236

		if (old_auto == intel_hdmi->color_range_auto &&
		    old_range == intel_hdmi->color_range)
			return 0;

1237 1238 1239
		goto done;
	}

1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
	if (property == connector->dev->mode_config.aspect_ratio_property) {
		switch (val) {
		case DRM_MODE_PICTURE_ASPECT_NONE:
			intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
			break;
		case DRM_MODE_PICTURE_ASPECT_4_3:
			intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
			break;
		case DRM_MODE_PICTURE_ASPECT_16_9:
			intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
			break;
		default:
			return -EINVAL;
		}
		goto done;
	}

1257 1258 1259
	return -EINVAL;

done:
1260 1261
	if (intel_dig_port->base.base.crtc)
		intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
1262 1263 1264 1265

	return 0;
}

1266 1267 1268 1269 1270
static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode =
1271
		&intel_crtc->config->base.adjusted_mode;
1272

1273 1274
	intel_hdmi_prepare(encoder);

1275
	intel_hdmi->set_infoframes(&encoder->base,
1276
				   intel_crtc->config->has_hdmi_sink,
1277
				   adjusted_mode);
1278 1279
}

1280
static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
1281 1282
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1283
	struct intel_hdmi *intel_hdmi = &dport->hdmi;
1284 1285 1286 1287
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1288
	struct drm_display_mode *adjusted_mode =
1289
		&intel_crtc->config->base.adjusted_mode;
1290
	enum dpio_channel port = vlv_dport_to_channel(dport);
1291 1292 1293 1294
	int pipe = intel_crtc->pipe;
	u32 val;

	/* Enable clock channels for this port */
1295
	mutex_lock(&dev_priv->dpio_lock);
1296
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1297 1298 1299 1300 1301 1302
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1303
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1304 1305

	/* HDMI 1.0V-2dB */
1306 1307 1308 1309 1310 1311 1312 1313
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
	vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1314 1315

	/* Program lane clock */
1316 1317
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1318
	mutex_unlock(&dev_priv->dpio_lock);
1319

1320
	intel_hdmi->set_infoframes(&encoder->base,
1321
				   intel_crtc->config->has_hdmi_sink,
1322
				   adjusted_mode);
1323

1324 1325
	intel_enable_hdmi(encoder);

1326
	vlv_wait_port_ready(dev_priv, dport);
1327 1328
}

1329
static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1330 1331 1332 1333
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1334 1335
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1336
	enum dpio_channel port = vlv_dport_to_channel(dport);
1337
	int pipe = intel_crtc->pipe;
1338

1339 1340
	intel_hdmi_prepare(encoder);

1341
	/* Program Tx lane resets to default */
1342
	mutex_lock(&dev_priv->dpio_lock);
1343
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
1344 1345
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1346
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
1347 1348 1349 1350 1351 1352
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
			 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1353 1354 1355 1356 1357 1358
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1359
	mutex_unlock(&dev_priv->dpio_lock);
1360 1361
}

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

1373 1374
	intel_hdmi_prepare(encoder);

1375 1376
	mutex_lock(&dev_priv->dpio_lock);

1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

1428
static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
1429 1430 1431
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1432 1433
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1434
	enum dpio_channel port = vlv_dport_to_channel(dport);
1435
	int pipe = intel_crtc->pipe;
1436 1437 1438

	/* Reset lanes to avoid HDMI flicker (VLV w/a) */
	mutex_lock(&dev_priv->dpio_lock);
1439 1440
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
1441 1442 1443
	mutex_unlock(&dev_priv->dpio_lock);
}

1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457
static void chv_hdmi_post_disable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
1458
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1459
	val |= CHV_PCS_REQ_SOFTRESET_EN;
1460
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1461

1462 1463 1464 1465 1466 1467 1468 1469 1470
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1471
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1472
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1473 1474 1475 1476

	mutex_unlock(&dev_priv->dpio_lock);
}

1477 1478 1479
static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1480
	struct intel_hdmi *intel_hdmi = &dport->hdmi;
1481 1482 1483 1484
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1485
	struct drm_display_mode *adjusted_mode =
1486
		&intel_crtc->config->base.adjusted_mode;
1487 1488 1489 1490 1491 1492
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);
1493

1494 1495 1496 1497 1498 1499 1500 1501 1502
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

1503
	/* Deassert soft data lane reset*/
1504
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1505
	val |= CHV_PCS_REQ_SOFTRESET_EN;
1506 1507 1508 1509 1510 1511 1512 1513 1514
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1515

1516
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1517
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1518
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1519 1520

	/* Program Tx latency optimal setting */
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	/* Clear calc init */
1537 1538
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
1539 1540
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1541 1542 1543 1544
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
1545 1546
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1547
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
1548

1549 1550 1551 1552 1553 1554 1555 1556 1557 1558
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

1559 1560
	/* FIXME: Program the support xxx V-dB */
	/* Use 800mV-0dB */
1561 1562 1563 1564 1565 1566
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
1567

1568 1569
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
1570 1571
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
1572 1573
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
1574 1575

	/* Disable unique transition scale */
1576 1577 1578 1579 1580
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595

	/* Additional steps for 1200mV-0dB */
#if 0
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
	if (ch)
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
	else
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
			vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
				(0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
#endif
	/* Start swing calculation */
1596 1597 1598 1599 1600 1601 1602
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
1603 1604 1605 1606 1607 1608 1609 1610

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

1611
	intel_hdmi->set_infoframes(&encoder->base,
1612
				   intel_crtc->config->has_hdmi_sink,
1613 1614
				   adjusted_mode);

1615 1616 1617 1618 1619
	intel_enable_hdmi(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

1620 1621
static void intel_hdmi_destroy(struct drm_connector *connector)
{
1622
	kfree(to_intel_connector(connector)->detect_edid);
1623
	drm_connector_cleanup(connector);
1624
	kfree(connector);
1625 1626 1627
}

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
1628
	.dpms = intel_connector_dpms,
1629
	.detect = intel_hdmi_detect,
1630
	.force = intel_hdmi_force,
1631
	.fill_modes = drm_helper_probe_single_connector_modes,
1632
	.set_property = intel_hdmi_set_property,
1633
	.atomic_get_property = intel_connector_atomic_get_property,
1634
	.destroy = intel_hdmi_destroy,
1635
	.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1636
	.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1637 1638 1639 1640 1641
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
1642
	.best_encoder = intel_best_encoder,
1643 1644 1645
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
1646
	.destroy = intel_encoder_destroy,
1647 1648
};

1649 1650 1651 1652 1653 1654 1655 1656 1657
static void
intel_attach_aspect_ratio_property(struct drm_connector *connector)
{
	if (!drm_mode_create_aspect_ratio_property(connector->dev))
		drm_object_attach_property(&connector->base,
			connector->dev->mode_config.aspect_ratio_property,
			DRM_MODE_PICTURE_ASPECT_NONE);
}

1658 1659 1660
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
1661
	intel_attach_force_audio_property(connector);
1662
	intel_attach_broadcast_rgb_property(connector);
1663
	intel_hdmi->color_range_auto = true;
1664 1665
	intel_attach_aspect_ratio_property(connector);
	intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1666 1667
}

P
Paulo Zanoni 已提交
1668 1669
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
1670
{
1671 1672 1673 1674
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
1675
	struct drm_i915_private *dev_priv = dev->dev_private;
1676
	enum port port = intel_dig_port->port;
1677

1678
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
1679
			   DRM_MODE_CONNECTOR_HDMIA);
1680 1681
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

1682
	connector->interlace_allowed = 1;
1683
	connector->doublescan_allowed = 0;
1684
	connector->stereo_allowed = 1;
1685

1686 1687
	switch (port) {
	case PORT_B:
J
Jani Nikula 已提交
1688 1689 1690 1691
		if (IS_BROXTON(dev_priv))
			intel_hdmi->ddc_bus = GMBUS_PIN_1_BXT;
		else
			intel_hdmi->ddc_bus = GMBUS_PIN_DPB;
1692
		intel_encoder->hpd_pin = HPD_PORT_B;
1693 1694
		break;
	case PORT_C:
J
Jani Nikula 已提交
1695 1696 1697 1698
		if (IS_BROXTON(dev_priv))
			intel_hdmi->ddc_bus = GMBUS_PIN_2_BXT;
		else
			intel_hdmi->ddc_bus = GMBUS_PIN_DPC;
1699
		intel_encoder->hpd_pin = HPD_PORT_C;
1700 1701
		break;
	case PORT_D:
J
Jani Nikula 已提交
1702 1703 1704
		if (WARN_ON(IS_BROXTON(dev_priv)))
			intel_hdmi->ddc_bus = GMBUS_PIN_DISABLED;
		else if (IS_CHERRYVIEW(dev_priv))
1705
			intel_hdmi->ddc_bus = GMBUS_PIN_DPD_CHV;
1706
		else
1707
			intel_hdmi->ddc_bus = GMBUS_PIN_DPD;
1708
		intel_encoder->hpd_pin = HPD_PORT_D;
1709 1710
		break;
	case PORT_A:
1711
		intel_encoder->hpd_pin = HPD_PORT_A;
1712 1713
		/* Internal port only for eDP. */
	default:
1714
		BUG();
1715
	}
1716

1717
	if (IS_VALLEYVIEW(dev)) {
1718
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1719
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1720
		intel_hdmi->infoframe_enabled = vlv_infoframe_enabled;
1721
	} else if (IS_G4X(dev)) {
1722 1723
		intel_hdmi->write_infoframe = g4x_write_infoframe;
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1724
		intel_hdmi->infoframe_enabled = g4x_infoframe_enabled;
1725
	} else if (HAS_DDI(dev)) {
1726
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1727
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1728
		intel_hdmi->infoframe_enabled = hsw_infoframe_enabled;
1729 1730
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1731
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1732
		intel_hdmi->infoframe_enabled = ibx_infoframe_enabled;
1733 1734
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1735
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1736
		intel_hdmi->infoframe_enabled = cpt_infoframe_enabled;
1737
	}
1738

P
Paulo Zanoni 已提交
1739
	if (HAS_DDI(dev))
1740 1741 1742
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
1743
	intel_connector->unregister = intel_connector_unregister;
1744 1745 1746 1747

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
1748
	drm_connector_register(connector);
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

1760
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
1761 1762 1763 1764 1765
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct intel_connector *intel_connector;

1766
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
1767 1768 1769
	if (!intel_dig_port)
		return;

1770
	intel_connector = intel_connector_alloc();
1771 1772 1773 1774 1775 1776 1777 1778 1779
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
1780

1781
	intel_encoder->compute_config = intel_hdmi_compute_config;
P
Paulo Zanoni 已提交
1782 1783
	intel_encoder->disable = intel_disable_hdmi;
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1784
	intel_encoder->get_config = intel_hdmi_get_config;
1785
	if (IS_CHERRYVIEW(dev)) {
1786
		intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
1787 1788
		intel_encoder->pre_enable = chv_hdmi_pre_enable;
		intel_encoder->enable = vlv_enable_hdmi;
1789
		intel_encoder->post_disable = chv_hdmi_post_disable;
1790
	} else if (IS_VALLEYVIEW(dev)) {
1791 1792
		intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
		intel_encoder->pre_enable = vlv_hdmi_pre_enable;
1793
		intel_encoder->enable = vlv_enable_hdmi;
1794
		intel_encoder->post_disable = vlv_hdmi_post_disable;
1795
	} else {
1796
		intel_encoder->pre_enable = intel_hdmi_pre_enable;
1797
		intel_encoder->enable = intel_enable_hdmi;
1798
	}
1799

1800
	intel_encoder->type = INTEL_OUTPUT_HDMI;
1801 1802 1803 1804 1805 1806 1807 1808
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
1809
	intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
1810 1811 1812 1813 1814 1815 1816
	/*
	 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
	 * to work on real hardware. And since g4x can send infoframes to
	 * only one port anyway, nothing is lost by allowing it.
	 */
	if (IS_G4X(dev))
		intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
1817

1818
	intel_dig_port->port = port;
1819
	intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
1820
	intel_dig_port->dp.output_reg = 0;
1821

1822
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
1823
}