intel_hdmi.c 50.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32
#include <linux/hdmi.h>
33 34 35
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
38 39
#include "i915_drv.h"

40 41
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
42
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
43 44
}

45 46 47
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
48
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
49 50 51
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

P
Paulo Zanoni 已提交
52
	enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
53

54
	WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
55 56 57
	     "HDMI port enabled, expecting disabled\n");
}

58
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
59
{
60 61 62
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
63 64
}

65 66
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
67
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
68 69
}

70
static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
71
{
72 73
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
74
		return VIDEO_DIP_SELECT_AVI;
75
	case HDMI_INFOFRAME_TYPE_SPD:
76
		return VIDEO_DIP_SELECT_SPD;
77 78
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_SELECT_VENDOR;
79
	default:
80
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
81
		return 0;
82 83 84
	}
}

85
static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
86
{
87 88
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
89
		return VIDEO_DIP_ENABLE_AVI;
90
	case HDMI_INFOFRAME_TYPE_SPD:
91
		return VIDEO_DIP_ENABLE_SPD;
92 93
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VENDOR;
94
	default:
95
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
96
		return 0;
97 98 99
	}
}

100
static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
101
{
102 103
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
104
		return VIDEO_DIP_ENABLE_AVI_HSW;
105
	case HDMI_INFOFRAME_TYPE_SPD:
106
		return VIDEO_DIP_ENABLE_SPD_HSW;
107 108
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VS_HSW;
109
	default:
110
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
111 112 113 114
		return 0;
	}
}

115
static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
116 117
				  enum transcoder cpu_transcoder,
				  struct drm_i915_private *dev_priv)
118
{
119 120
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
121
		return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
122
	case HDMI_INFOFRAME_TYPE_SPD:
123
		return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
124 125
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
126
	default:
127
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
128 129 130 131
		return 0;
	}
}

132
static void g4x_write_infoframe(struct drm_encoder *encoder,
133
				enum hdmi_infoframe_type type,
134
				const void *frame, ssize_t len)
135
{
136
	const uint32_t *data = frame;
137 138
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
139
	u32 val = I915_READ(VIDEO_DIP_CTL);
140
	int i;
141

142 143
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

144
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
145
	val |= g4x_infoframe_index(type);
146

147
	val &= ~g4x_infoframe_enable(type);
148

149
	I915_WRITE(VIDEO_DIP_CTL, val);
150

151
	mmiowb();
152
	for (i = 0; i < len; i += 4) {
153 154 155
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
156 157 158
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
159
	mmiowb();
160

161
	val |= g4x_infoframe_enable(type);
162
	val &= ~VIDEO_DIP_FREQ_MASK;
163
	val |= VIDEO_DIP_FREQ_VSYNC;
164

165
	I915_WRITE(VIDEO_DIP_CTL, val);
166
	POSTING_READ(VIDEO_DIP_CTL);
167 168
}

169
static void ibx_write_infoframe(struct drm_encoder *encoder,
170
				enum hdmi_infoframe_type type,
171
				const void *frame, ssize_t len)
172
{
173
	const uint32_t *data = frame;
174 175
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
176
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
177
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
178 179
	u32 val = I915_READ(reg);

180 181
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

182
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
183
	val |= g4x_infoframe_index(type);
184

185
	val &= ~g4x_infoframe_enable(type);
186 187 188

	I915_WRITE(reg, val);

189
	mmiowb();
190 191 192 193
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
194 195 196
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
197
	mmiowb();
198

199
	val |= g4x_infoframe_enable(type);
200
	val &= ~VIDEO_DIP_FREQ_MASK;
201
	val |= VIDEO_DIP_FREQ_VSYNC;
202 203

	I915_WRITE(reg, val);
204
	POSTING_READ(reg);
205 206 207
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
208
				enum hdmi_infoframe_type type,
209
				const void *frame, ssize_t len)
210
{
211
	const uint32_t *data = frame;
212 213
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
214
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
215
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
216
	u32 val = I915_READ(reg);
217

218 219
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

220
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
221
	val |= g4x_infoframe_index(type);
222

223 224
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
225 226
	if (type != HDMI_INFOFRAME_TYPE_AVI)
		val &= ~g4x_infoframe_enable(type);
227

228
	I915_WRITE(reg, val);
229

230
	mmiowb();
231
	for (i = 0; i < len; i += 4) {
232 233 234
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
235 236 237
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
238
	mmiowb();
239

240
	val |= g4x_infoframe_enable(type);
241
	val &= ~VIDEO_DIP_FREQ_MASK;
242
	val |= VIDEO_DIP_FREQ_VSYNC;
243

244
	I915_WRITE(reg, val);
245
	POSTING_READ(reg);
246
}
247 248

static void vlv_write_infoframe(struct drm_encoder *encoder,
249
				enum hdmi_infoframe_type type,
250
				const void *frame, ssize_t len)
251
{
252
	const uint32_t *data = frame;
253 254
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
255
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
256
	int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
257
	u32 val = I915_READ(reg);
258

259 260
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

261
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
262
	val |= g4x_infoframe_index(type);
263

264
	val &= ~g4x_infoframe_enable(type);
265

266
	I915_WRITE(reg, val);
267

268
	mmiowb();
269 270 271 272
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
273 274 275
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
276
	mmiowb();
277

278
	val |= g4x_infoframe_enable(type);
279
	val &= ~VIDEO_DIP_FREQ_MASK;
280
	val |= VIDEO_DIP_FREQ_VSYNC;
281

282
	I915_WRITE(reg, val);
283
	POSTING_READ(reg);
284 285
}

286
static void hsw_write_infoframe(struct drm_encoder *encoder,
287
				enum hdmi_infoframe_type type,
288
				const void *frame, ssize_t len)
289
{
290
	const uint32_t *data = frame;
291 292 293
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
294
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
295 296
	u32 data_reg;
	int i;
297
	u32 val = I915_READ(ctl_reg);
298

299
	data_reg = hsw_infoframe_data_reg(type,
300 301
					  intel_crtc->config.cpu_transcoder,
					  dev_priv);
302 303 304
	if (data_reg == 0)
		return;

305
	val &= ~hsw_infoframe_enable(type);
306 307
	I915_WRITE(ctl_reg, val);

308
	mmiowb();
309 310 311 312
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
313 314 315
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
316
	mmiowb();
317

318
	val |= hsw_infoframe_enable(type);
319
	I915_WRITE(ctl_reg, val);
320
	POSTING_READ(ctl_reg);
321 322
}

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
/*
 * The data we write to the DIP data buffer registers is 1 byte bigger than the
 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
 * used for both technologies.
 *
 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
 * DW1:       DB3       | DB2 | DB1 | DB0
 * DW2:       DB7       | DB6 | DB5 | DB4
 * DW3: ...
 *
 * (HB is Header Byte, DB is Data Byte)
 *
 * The hdmi pack() functions don't know about that hardware specific hole so we
 * trick them by giving an offset into the buffer and moving back the header
 * bytes by one.
 */
340 341
static void intel_write_infoframe(struct drm_encoder *encoder,
				  union hdmi_infoframe *frame)
342 343
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
344 345
	uint8_t buffer[VIDEO_DIP_DATA_SIZE];
	ssize_t len;
346

347 348 349 350 351 352 353 354 355 356 357
	/* see comment above for the reason for this offset */
	len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
	if (len < 0)
		return;

	/* Insert the 'hole' (see big comment above) at position 3 */
	buffer[0] = buffer[1];
	buffer[1] = buffer[2];
	buffer[2] = buffer[3];
	buffer[3] = 0;
	len++;
358

359
	intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
360 361
}

362
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
363
					 struct drm_display_mode *adjusted_mode)
364
{
365
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
366
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
367 368
	union hdmi_infoframe frame;
	int ret;
369

370 371 372
	/* Set user selected PAR to incoming mode's member */
	adjusted_mode->picture_aspect_ratio = intel_hdmi->aspect_ratio;

373 374 375 376 377 378
	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
						       adjusted_mode);
	if (ret < 0) {
		DRM_ERROR("couldn't fill AVI infoframe\n");
		return;
	}
P
Paulo Zanoni 已提交
379

380
	if (intel_hdmi->rgb_quant_range_selectable) {
381
		if (intel_crtc->config.limited_color_range)
382 383
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_LIMITED;
384
		else
385 386
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_FULL;
387 388
	}

389
	intel_write_infoframe(encoder, &frame);
390 391
}

392
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
393
{
394 395 396 397 398 399 400 401
	union hdmi_infoframe frame;
	int ret;

	ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
	if (ret < 0) {
		DRM_ERROR("couldn't fill SPD infoframe\n");
		return;
	}
402

403
	frame.spd.sdi = HDMI_SPD_SDI_PC;
404

405
	intel_write_infoframe(encoder, &frame);
406 407
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
static void
intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
			      struct drm_display_mode *adjusted_mode)
{
	union hdmi_infoframe frame;
	int ret;

	ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
							  adjusted_mode);
	if (ret < 0)
		return;

	intel_write_infoframe(encoder, &frame);
}

423
static void g4x_set_infoframes(struct drm_encoder *encoder,
424
			       bool enable,
425 426
			       struct drm_display_mode *adjusted_mode)
{
427
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
428 429
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
430 431
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
432
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
433

434 435
	assert_hdmi_port_disabled(intel_hdmi);

436 437 438 439 440 441 442 443 444 445 446
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

447
	if (!enable) {
448 449 450 451
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
452
		POSTING_READ(reg);
453 454 455
		return;
	}

456 457 458 459
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
460
			POSTING_READ(reg);
461 462 463 464 465
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

466
	val |= VIDEO_DIP_ENABLE;
467
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
468

469
	I915_WRITE(reg, val);
470
	POSTING_READ(reg);
471

472 473
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
474
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
475 476 477
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
478
			       bool enable,
479 480
			       struct drm_display_mode *adjusted_mode)
{
481 482
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
483 484
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
485 486
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
487
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
488

489 490
	assert_hdmi_port_disabled(intel_hdmi);

491 492 493
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

494
	if (!enable) {
495 496 497 498
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
499
		POSTING_READ(reg);
500 501 502
		return;
	}

503 504 505 506
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
507
			POSTING_READ(reg);
508 509 510 511 512
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

513
	val |= VIDEO_DIP_ENABLE;
514 515
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
516

517
	I915_WRITE(reg, val);
518
	POSTING_READ(reg);
519

520 521
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
522
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
523 524 525
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
526
			       bool enable,
527 528
			       struct drm_display_mode *adjusted_mode)
{
529 530 531 532 533 534
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

535 536
	assert_hdmi_port_disabled(intel_hdmi);

537 538 539
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

540
	if (!enable) {
541 542 543 544
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
545
		POSTING_READ(reg);
546 547 548
		return;
	}

549 550
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
551 552
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
553 554

	I915_WRITE(reg, val);
555
	POSTING_READ(reg);
556

557 558
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
559
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
560 561 562
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
563
			       bool enable,
564 565
			       struct drm_display_mode *adjusted_mode)
{
566
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
567
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
568 569 570 571
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
572
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
573

574 575
	assert_hdmi_port_disabled(intel_hdmi);

576 577 578
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

579
	if (!enable) {
580 581 582 583
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
584
		POSTING_READ(reg);
585 586 587
		return;
	}

588 589 590 591 592 593 594 595 596 597
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
			POSTING_READ(reg);
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

598
	val |= VIDEO_DIP_ENABLE;
599 600
	val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
		 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
601 602

	I915_WRITE(reg, val);
603
	POSTING_READ(reg);
604

605 606
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
607
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
608 609 610
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
611
			       bool enable,
612 613
			       struct drm_display_mode *adjusted_mode)
{
614 615 616
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
617
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
618
	u32 val = I915_READ(reg);
619

620 621
	assert_hdmi_port_disabled(intel_hdmi);

622
	if (!enable) {
623
		I915_WRITE(reg, 0);
624
		POSTING_READ(reg);
625 626 627
		return;
	}

628 629 630 631
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
632
	POSTING_READ(reg);
633

634 635
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
636
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
637 638
}

639
static void intel_hdmi_prepare(struct intel_encoder *encoder)
640
{
641
	struct drm_device *dev = encoder->base.dev;
642
	struct drm_i915_private *dev_priv = dev->dev_private;
643 644 645
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
646
	u32 hdmi_val;
647

648
	hdmi_val = SDVO_ENCODING_HDMI;
649
	if (!HAS_PCH_SPLIT(dev))
650
		hdmi_val |= intel_hdmi->color_range;
651
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
652
		hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
653
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
654
		hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
655

656
	if (crtc->config.pipe_bpp > 24)
657
		hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
658
	else
659
		hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
660

661
	if (crtc->config.has_hdmi_sink)
662
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
663

664
	if (crtc->config.has_audio) {
665
		WARN_ON(!crtc->config.has_hdmi_sink);
666
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
667
				 pipe_name(crtc->pipe));
668
		hdmi_val |= SDVO_AUDIO_ENABLE;
669
		intel_audio_codec_enable(encoder);
670
	}
671

672
	if (HAS_PCH_CPT(dev))
673
		hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
674 675
	else if (IS_CHERRYVIEW(dev))
		hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
676
	else
677
		hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
678

679 680
	I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
	POSTING_READ(intel_hdmi->hdmi_reg);
681 682
}

683 684
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
685
{
686
	struct drm_device *dev = encoder->base.dev;
687
	struct drm_i915_private *dev_priv = dev->dev_private;
688
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
689
	enum intel_display_power_domain power_domain;
690 691
	u32 tmp;

692
	power_domain = intel_display_port_power_domain(encoder);
693
	if (!intel_display_power_is_enabled(dev_priv, power_domain))
694 695
		return false;

696
	tmp = I915_READ(intel_hdmi->hdmi_reg);
697 698 699 700 701 702

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
703 704
	else if (IS_CHERRYVIEW(dev))
		*pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
705 706 707 708 709 710
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

711 712 713 714
static void intel_hdmi_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_config *pipe_config)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
715 716
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
717
	u32 tmp, flags = 0;
718
	int dotclock;
719 720 721 722 723 724 725 726 727 728 729 730 731

	tmp = I915_READ(intel_hdmi->hdmi_reg);

	if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

732 733 734
	if (tmp & HDMI_MODE_SELECT_HDMI)
		pipe_config->has_hdmi_sink = true;

735
	if (tmp & SDVO_AUDIO_ENABLE)
736 737
		pipe_config->has_audio = true;

738 739 740 741
	if (!HAS_PCH_SPLIT(dev) &&
	    tmp & HDMI_COLOR_RANGE_16_235)
		pipe_config->limited_color_range = true;

742
	pipe_config->adjusted_mode.flags |= flags;
743 744 745 746 747 748 749 750 751

	if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (HAS_PCH_SPLIT(dev_priv->dev))
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

752
	pipe_config->adjusted_mode.crtc_clock = dotclock;
753 754
}

755
static void intel_enable_hdmi(struct intel_encoder *encoder)
756
{
757
	struct drm_device *dev = encoder->base.dev;
758
	struct drm_i915_private *dev_priv = dev->dev_private;
759
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
760
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
761
	u32 temp;
762 763
	u32 enable_bits = SDVO_ENABLE;

764
	if (intel_crtc->config.has_audio)
765
		enable_bits |= SDVO_AUDIO_ENABLE;
766

767
	temp = I915_READ(intel_hdmi->hdmi_reg);
768

769
	/* HW workaround for IBX, we need to move the port to transcoder A
770 771 772
	 * before disabling it, so restore the transcoder select bit here. */
	if (HAS_PCH_IBX(dev))
		enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
773

774 775 776
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
777
	if (HAS_PCH_SPLIT(dev)) {
778 779
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
780 781
	}

782 783
	temp |= enable_bits;

784 785
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
786 787 788 789 790

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
791 792
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
793
	}
794
}
795

796 797
static void vlv_enable_hdmi(struct intel_encoder *encoder)
{
798 799 800 801 802 803 804
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
805
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
806
	u32 temp;
807
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
808

809 810 811
	if (crtc->config.has_audio)
		intel_audio_codec_disable(encoder);

812
	temp = I915_READ(intel_hdmi->hdmi_reg);
813 814 815 816 817 818 819 820 821

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
822 823
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
824 825

			/* Again we need to write this twice. */
826 827
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
828 829 830 831 832 833 834 835

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
836
	}
837

838 839 840 841
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
842 843
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
844 845 846
	}

	temp &= ~enable_bits;
847

848 849
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
850 851 852 853

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
854
	if (HAS_PCH_SPLIT(dev)) {
855 856
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
857
	}
858 859
}

860
static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
861 862 863
{
	struct drm_device *dev = intel_hdmi_to_dev(hdmi);

864
	if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
865
		return 165000;
866
	else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
867 868 869 870 871
		return 300000;
	else
		return 225000;
}

872 873 874
static enum drm_mode_status
intel_hdmi_mode_valid(struct drm_connector *connector,
		      struct drm_display_mode *mode)
875
{
876 877 878 879 880 881 882
	int clock = mode->clock;

	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		clock *= 2;

	if (clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
					 true))
883
		return MODE_CLOCK_HIGH;
884
	if (clock < 20000)
885
		return MODE_CLOCK_LOW;
886 887 888 889 890 891 892

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

893 894 895 896 897 898
static bool hdmi_12bpc_possible(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_encoder *encoder;
	int count = 0, count_hdmi = 0;

899
	if (HAS_GMCH_DISPLAY(dev))
900 901
		return false;

902
	for_each_intel_encoder(dev, encoder) {
903 904 905 906 907 908 909 910 911 912 913 914 915 916
		if (encoder->new_crtc != crtc)
			continue;

		count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
		count++;
	}

	/*
	 * HDMI 12bpc affects the clocks, so it's only possible
	 * when not cloning with other encoder types.
	 */
	return count_hdmi > 0 && count_hdmi == count;
}

917 918
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
			       struct intel_crtc_config *pipe_config)
919
{
920 921 922
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
923
	int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2;
924
	int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
925
	int desired_bpp;
926

927 928
	pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;

929 930
	if (intel_hdmi->color_range_auto) {
		/* See CEA-861-E - 5.1 Default Encoding Parameters */
931
		if (pipe_config->has_hdmi_sink &&
932
		    drm_match_cea_mode(adjusted_mode) > 1)
933
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
934 935 936 937
		else
			intel_hdmi->color_range = 0;
	}

938 939 940 941
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
		pipe_config->pixel_multiplier = 2;
	}

942
	if (intel_hdmi->color_range)
943
		pipe_config->limited_color_range = true;
944

945 946 947
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
		pipe_config->has_pch_encoder = true;

948 949 950
	if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
		pipe_config->has_audio = true;

951 952 953
	/*
	 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
	 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
954 955
	 * outputs. We also need to check that the higher clock still fits
	 * within limits.
956
	 */
957
	if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
958 959
	    clock_12bpc <= portclock_limit &&
	    hdmi_12bpc_possible(encoder->new_crtc)) {
960 961
		DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
		desired_bpp = 12*3;
962 963

		/* Need to adjust the port link by 1.5x for 12bpc. */
964
		pipe_config->port_clock = clock_12bpc;
965
	} else {
966 967 968 969 970 971 972
		DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
		desired_bpp = 8*3;
	}

	if (!pipe_config->bw_constrained) {
		DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
		pipe_config->pipe_bpp = desired_bpp;
973 974
	}

975
	if (adjusted_mode->crtc_clock > portclock_limit) {
976 977 978 979
		DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
		return false;
	}

980 981 982
	return true;
}

983 984
static void
intel_hdmi_unset_edid(struct drm_connector *connector)
985
{
986
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
987

988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005
	intel_hdmi->has_hdmi_sink = false;
	intel_hdmi->has_audio = false;
	intel_hdmi->rgb_quant_range_selectable = false;

	kfree(to_intel_connector(connector)->detect_edid);
	to_intel_connector(connector)->detect_edid = NULL;
}

static bool
intel_hdmi_set_edid(struct drm_connector *connector)
{
	struct drm_i915_private *dev_priv = to_i915(connector->dev);
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct intel_encoder *intel_encoder =
		&hdmi_to_dig_port(intel_hdmi)->base;
	enum intel_display_power_domain power_domain;
	struct edid *edid;
	bool connected = false;
1006

1007 1008 1009
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

1010
	edid = drm_get_edid(connector,
1011 1012
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
1013

1014
	intel_display_power_put(dev_priv, power_domain);
1015

1016 1017 1018 1019 1020 1021
	to_intel_connector(connector)->detect_edid = edid;
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
		intel_hdmi->rgb_quant_range_selectable =
			drm_rgb_quant_range_selectable(edid);

		intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
1022 1023
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
1024 1025 1026 1027 1028 1029 1030
				intel_hdmi->force_audio == HDMI_AUDIO_ON;

		if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink =
				drm_detect_hdmi_monitor(edid);

		connected = true;
1031 1032
	}

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
	return connected;
}

static enum drm_connector_status
intel_hdmi_detect(struct drm_connector *connector, bool force)
{
	enum drm_connector_status status;

	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);

	intel_hdmi_unset_edid(connector);

	if (intel_hdmi_set_edid(connector)) {
		struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);

		hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
		status = connector_status_connected;
	} else
		status = connector_status_disconnected;
1053

1054
	return status;
1055 1056
}

1057 1058
static void
intel_hdmi_force(struct drm_connector *connector)
1059
{
1060
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1061

1062 1063
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, connector->name);
1064

1065
	intel_hdmi_unset_edid(connector);
1066

1067 1068
	if (connector->status != connector_status_connected)
		return;
1069

1070 1071 1072
	intel_hdmi_set_edid(connector);
	hdmi_to_dig_port(intel_hdmi)->base.type = INTEL_OUTPUT_HDMI;
}
1073

1074 1075 1076 1077 1078 1079 1080
static int intel_hdmi_get_modes(struct drm_connector *connector)
{
	struct edid *edid;

	edid = to_intel_connector(connector)->detect_edid;
	if (edid == NULL)
		return 0;
1081

1082
	return intel_connector_update_modes(connector, edid);
1083 1084
}

1085 1086 1087 1088
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	bool has_audio = false;
1089
	struct edid *edid;
1090

1091 1092 1093
	edid = to_intel_connector(connector)->detect_edid;
	if (edid && edid->input & DRM_EDID_INPUT_DIGITAL)
		has_audio = drm_detect_monitor_audio(edid);
1094

1095 1096 1097
	return has_audio;
}

1098 1099
static int
intel_hdmi_set_property(struct drm_connector *connector,
1100 1101
			struct drm_property *property,
			uint64_t val)
1102 1103
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1104 1105
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
1106
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1107 1108
	int ret;

1109
	ret = drm_object_property_set_value(&connector->base, property, val);
1110 1111 1112
	if (ret)
		return ret;

1113
	if (property == dev_priv->force_audio_property) {
1114
		enum hdmi_force_audio i = val;
1115 1116 1117
		bool has_audio;

		if (i == intel_hdmi->force_audio)
1118 1119
			return 0;

1120
		intel_hdmi->force_audio = i;
1121

1122
		if (i == HDMI_AUDIO_AUTO)
1123 1124
			has_audio = intel_hdmi_detect_audio(connector);
		else
1125
			has_audio = (i == HDMI_AUDIO_ON);
1126

1127 1128
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
1129

1130
		intel_hdmi->has_audio = has_audio;
1131 1132 1133
		goto done;
	}

1134
	if (property == dev_priv->broadcast_rgb_property) {
1135 1136 1137
		bool old_auto = intel_hdmi->color_range_auto;
		uint32_t old_range = intel_hdmi->color_range;

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_hdmi->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_hdmi->color_range_auto = false;
			intel_hdmi->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_hdmi->color_range_auto = false;
1148
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
1149 1150 1151 1152
			break;
		default:
			return -EINVAL;
		}
1153 1154 1155 1156 1157

		if (old_auto == intel_hdmi->color_range_auto &&
		    old_range == intel_hdmi->color_range)
			return 0;

1158 1159 1160
		goto done;
	}

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
	if (property == connector->dev->mode_config.aspect_ratio_property) {
		switch (val) {
		case DRM_MODE_PICTURE_ASPECT_NONE:
			intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
			break;
		case DRM_MODE_PICTURE_ASPECT_4_3:
			intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_4_3;
			break;
		case DRM_MODE_PICTURE_ASPECT_16_9:
			intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_16_9;
			break;
		default:
			return -EINVAL;
		}
		goto done;
	}

1178 1179 1180
	return -EINVAL;

done:
1181 1182
	if (intel_dig_port->base.base.crtc)
		intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
1183 1184 1185 1186

	return 0;
}

1187 1188 1189 1190 1191 1192 1193
static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;

1194 1195
	intel_hdmi_prepare(encoder);

1196 1197 1198
	intel_hdmi->set_infoframes(&encoder->base,
				   intel_crtc->config.has_hdmi_sink,
				   adjusted_mode);
1199 1200
}

1201
static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
1202 1203
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1204
	struct intel_hdmi *intel_hdmi = &dport->hdmi;
1205 1206 1207 1208
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1209 1210
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
1211
	enum dpio_channel port = vlv_dport_to_channel(dport);
1212 1213 1214 1215
	int pipe = intel_crtc->pipe;
	u32 val;

	/* Enable clock channels for this port */
1216
	mutex_lock(&dev_priv->dpio_lock);
1217
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1218 1219 1220 1221 1222 1223
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1224
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1225 1226

	/* HDMI 1.0V-2dB */
1227 1228 1229 1230 1231 1232 1233 1234
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
	vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1235 1236

	/* Program lane clock */
1237 1238
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1239
	mutex_unlock(&dev_priv->dpio_lock);
1240

1241 1242 1243
	intel_hdmi->set_infoframes(&encoder->base,
				   intel_crtc->config.has_hdmi_sink,
				   adjusted_mode);
1244

1245 1246
	intel_enable_hdmi(encoder);

1247
	vlv_wait_port_ready(dev_priv, dport);
1248 1249
}

1250
static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1251 1252 1253 1254
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1255 1256
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1257
	enum dpio_channel port = vlv_dport_to_channel(dport);
1258
	int pipe = intel_crtc->pipe;
1259

1260 1261
	intel_hdmi_prepare(encoder);

1262
	/* Program Tx lane resets to default */
1263
	mutex_lock(&dev_priv->dpio_lock);
1264
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
1265 1266
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1267
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
1268 1269 1270 1271 1272 1273
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
			 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1274 1275 1276 1277 1278 1279
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1280
	mutex_unlock(&dev_priv->dpio_lock);
1281 1282
}

1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

1294 1295
	intel_hdmi_prepare(encoder);

1296 1297
	mutex_lock(&dev_priv->dpio_lock);

1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

1349
static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
1350 1351 1352
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1353 1354
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1355
	enum dpio_channel port = vlv_dport_to_channel(dport);
1356
	int pipe = intel_crtc->pipe;
1357 1358 1359

	/* Reset lanes to avoid HDMI flicker (VLV w/a) */
	mutex_lock(&dev_priv->dpio_lock);
1360 1361
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
1362 1363 1364
	mutex_unlock(&dev_priv->dpio_lock);
}

1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
static void chv_hdmi_post_disable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
1379
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1380
	val |= CHV_PCS_REQ_SOFTRESET_EN;
1381
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1382

1383 1384 1385 1386 1387 1388 1389 1390 1391
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1392
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1393
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1394 1395 1396 1397

	mutex_unlock(&dev_priv->dpio_lock);
}

1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);
1411

1412 1413 1414 1415 1416 1417 1418 1419 1420
	/* allow hardware to manage TX FIFO reset source */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
	val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);

1421
	/* Deassert soft data lane reset*/
1422
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1423
	val |= CHV_PCS_REQ_SOFTRESET_EN;
1424 1425 1426 1427 1428 1429 1430 1431 1432
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
1433

1434
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1435
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1436
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1437 1438

	/* Program Tx latency optimal setting */
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	/* Clear calc init */
1455 1456
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
1457 1458
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1459 1460 1461 1462
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
1463 1464
	val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
	val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
1465
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
1466

1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
	val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
	val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);

1477 1478
	/* FIXME: Program the support xxx V-dB */
	/* Use 800mV-0dB */
1479 1480 1481 1482 1483 1484
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
1485

1486 1487
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
1488 1489
		val &= ~DPIO_SWING_MARGIN000_MASK;
		val |= 102 << DPIO_SWING_MARGIN000_SHIFT;
1490 1491
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
1492 1493

	/* Disable unique transition scale */
1494 1495 1496 1497 1498
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513

	/* Additional steps for 1200mV-0dB */
#if 0
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
	if (ch)
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
	else
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
			vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
				(0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
#endif
	/* Start swing calculation */
1514 1515 1516 1517 1518 1519 1520
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_hdmi(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

1534 1535
static void intel_hdmi_destroy(struct drm_connector *connector)
{
1536
	kfree(to_intel_connector(connector)->detect_edid);
1537
	drm_connector_cleanup(connector);
1538
	kfree(connector);
1539 1540 1541
}

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
1542
	.dpms = intel_connector_dpms,
1543
	.detect = intel_hdmi_detect,
1544
	.force = intel_hdmi_force,
1545
	.fill_modes = drm_helper_probe_single_connector_modes,
1546
	.set_property = intel_hdmi_set_property,
1547 1548 1549 1550 1551 1552
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
1553
	.best_encoder = intel_best_encoder,
1554 1555 1556
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
1557
	.destroy = intel_encoder_destroy,
1558 1559
};

1560 1561 1562 1563 1564 1565 1566 1567 1568
static void
intel_attach_aspect_ratio_property(struct drm_connector *connector)
{
	if (!drm_mode_create_aspect_ratio_property(connector->dev))
		drm_object_attach_property(&connector->base,
			connector->dev->mode_config.aspect_ratio_property,
			DRM_MODE_PICTURE_ASPECT_NONE);
}

1569 1570 1571
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
1572
	intel_attach_force_audio_property(connector);
1573
	intel_attach_broadcast_rgb_property(connector);
1574
	intel_hdmi->color_range_auto = true;
1575 1576
	intel_attach_aspect_ratio_property(connector);
	intel_hdmi->aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
1577 1578
}

P
Paulo Zanoni 已提交
1579 1580
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
1581
{
1582 1583 1584 1585
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
1586
	struct drm_i915_private *dev_priv = dev->dev_private;
1587
	enum port port = intel_dig_port->port;
1588

1589
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
1590
			   DRM_MODE_CONNECTOR_HDMIA);
1591 1592
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

1593
	connector->interlace_allowed = 1;
1594
	connector->doublescan_allowed = 0;
1595
	connector->stereo_allowed = 1;
1596

1597 1598
	switch (port) {
	case PORT_B:
1599
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1600
		intel_encoder->hpd_pin = HPD_PORT_B;
1601 1602
		break;
	case PORT_C:
1603
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
1604
		intel_encoder->hpd_pin = HPD_PORT_C;
1605 1606
		break;
	case PORT_D:
1607 1608 1609 1610
		if (IS_CHERRYVIEW(dev))
			intel_hdmi->ddc_bus = GMBUS_PORT_DPD_CHV;
		else
			intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
1611
		intel_encoder->hpd_pin = HPD_PORT_D;
1612 1613
		break;
	case PORT_A:
1614
		intel_encoder->hpd_pin = HPD_PORT_A;
1615 1616
		/* Internal port only for eDP. */
	default:
1617
		BUG();
1618
	}
1619

1620
	if (IS_VALLEYVIEW(dev)) {
1621
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1622
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1623
	} else if (IS_G4X(dev)) {
1624 1625
		intel_hdmi->write_infoframe = g4x_write_infoframe;
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1626
	} else if (HAS_DDI(dev)) {
1627
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1628
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1629 1630
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1631
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1632 1633
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1634
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1635
	}
1636

P
Paulo Zanoni 已提交
1637
	if (HAS_DDI(dev))
1638 1639 1640
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
1641
	intel_connector->unregister = intel_connector_unregister;
1642 1643 1644 1645

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
1646
	drm_connector_register(connector);
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

1658
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
1659 1660 1661 1662 1663
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct intel_connector *intel_connector;

1664
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
1665 1666 1667
	if (!intel_dig_port)
		return;

1668
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
1669 1670 1671 1672 1673 1674 1675 1676 1677
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
1678

1679
	intel_encoder->compute_config = intel_hdmi_compute_config;
P
Paulo Zanoni 已提交
1680 1681
	intel_encoder->disable = intel_disable_hdmi;
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1682
	intel_encoder->get_config = intel_hdmi_get_config;
1683
	if (IS_CHERRYVIEW(dev)) {
1684
		intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
1685 1686
		intel_encoder->pre_enable = chv_hdmi_pre_enable;
		intel_encoder->enable = vlv_enable_hdmi;
1687
		intel_encoder->post_disable = chv_hdmi_post_disable;
1688
	} else if (IS_VALLEYVIEW(dev)) {
1689 1690
		intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
		intel_encoder->pre_enable = vlv_hdmi_pre_enable;
1691
		intel_encoder->enable = vlv_enable_hdmi;
1692
		intel_encoder->post_disable = vlv_hdmi_post_disable;
1693
	} else {
1694
		intel_encoder->pre_enable = intel_hdmi_pre_enable;
1695
		intel_encoder->enable = intel_enable_hdmi;
1696
	}
1697

1698
	intel_encoder->type = INTEL_OUTPUT_HDMI;
1699 1700 1701 1702 1703 1704 1705 1706
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
1707
	intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
1708 1709 1710 1711 1712 1713 1714
	/*
	 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
	 * to work on real hardware. And since g4x can send infoframes to
	 * only one port anyway, nothing is lost by allowing it.
	 */
	if (IS_G4X(dev))
		intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
1715

1716
	intel_dig_port->port = port;
1717
	intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
1718
	intel_dig_port->dp.output_reg = 0;
1719

1720
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
1721
}