intel_hdmi.c 29.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38
#include "i915_drv.h"

39 40
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
41
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
42 43
}

44 45 46
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
47
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
48 49 50 51 52 53 54 55 56
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

	enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;

	WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
	     "HDMI port enabled, expecting disabled\n");
}

57
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
58
{
59 60 61
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
62 63
}

64 65
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
66
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
67 68
}

69
void intel_dip_infoframe_csum(struct dip_infoframe *frame)
70
{
71
	uint8_t *data = (uint8_t *)frame;
72 73 74
	uint8_t sum = 0;
	unsigned i;

75 76
	frame->checksum = 0;
	frame->ecc = 0;
77

78
	for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
79 80
		sum += data[i];

81
	frame->checksum = 0x100 - sum;
82 83
}

84
static u32 g4x_infoframe_index(struct dip_infoframe *frame)
85
{
86 87
	switch (frame->type) {
	case DIP_TYPE_AVI:
88
		return VIDEO_DIP_SELECT_AVI;
89
	case DIP_TYPE_SPD:
90
		return VIDEO_DIP_SELECT_SPD;
91 92
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
93
		return 0;
94 95 96
	}
}

97
static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
98 99 100
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
101
		return VIDEO_DIP_ENABLE_AVI;
102
	case DIP_TYPE_SPD:
103
		return VIDEO_DIP_ENABLE_SPD;
104 105
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
106
		return 0;
107 108 109
	}
}

110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return VIDEO_DIP_ENABLE_AVI_HSW;
	case DIP_TYPE_SPD:
		return VIDEO_DIP_ENABLE_SPD_HSW;
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return HSW_TVIDEO_DIP_AVI_DATA(pipe);
	case DIP_TYPE_SPD:
		return HSW_TVIDEO_DIP_SPD_DATA(pipe);
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

136 137
static void g4x_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
138 139
{
	uint32_t *data = (uint32_t *)frame;
140 141
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
142
	u32 val = I915_READ(VIDEO_DIP_CTL);
143
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
144

145 146
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

147
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
148
	val |= g4x_infoframe_index(frame);
149

150
	val &= ~g4x_infoframe_enable(frame);
151

152
	I915_WRITE(VIDEO_DIP_CTL, val);
153

154
	mmiowb();
155
	for (i = 0; i < len; i += 4) {
156 157 158
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
159 160 161
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
162
	mmiowb();
163

164
	val |= g4x_infoframe_enable(frame);
165
	val &= ~VIDEO_DIP_FREQ_MASK;
166
	val |= VIDEO_DIP_FREQ_VSYNC;
167

168
	I915_WRITE(VIDEO_DIP_CTL, val);
169
	POSTING_READ(VIDEO_DIP_CTL);
170 171
}

172 173 174 175 176 177
static void ibx_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
178
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
179 180 181 182
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(reg);

183 184
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

185
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
186
	val |= g4x_infoframe_index(frame);
187

188
	val &= ~g4x_infoframe_enable(frame);
189 190 191

	I915_WRITE(reg, val);

192
	mmiowb();
193 194 195 196
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
197 198 199
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
200
	mmiowb();
201

202
	val |= g4x_infoframe_enable(frame);
203
	val &= ~VIDEO_DIP_FREQ_MASK;
204
	val |= VIDEO_DIP_FREQ_VSYNC;
205 206

	I915_WRITE(reg, val);
207
	POSTING_READ(reg);
208 209 210 211
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
212
{
213
	uint32_t *data = (uint32_t *)frame;
214 215
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
216
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
217
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
218
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
219
	u32 val = I915_READ(reg);
220

221 222
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

223
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
224
	val |= g4x_infoframe_index(frame);
225

226 227
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
228
	if (frame->type != DIP_TYPE_AVI)
229
		val &= ~g4x_infoframe_enable(frame);
230

231
	I915_WRITE(reg, val);
232

233
	mmiowb();
234
	for (i = 0; i < len; i += 4) {
235 236 237
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
238 239 240
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
241
	mmiowb();
242

243
	val |= g4x_infoframe_enable(frame);
244
	val &= ~VIDEO_DIP_FREQ_MASK;
245
	val |= VIDEO_DIP_FREQ_VSYNC;
246

247
	I915_WRITE(reg, val);
248
	POSTING_READ(reg);
249
}
250 251 252 253 254 255 256

static void vlv_write_infoframe(struct drm_encoder *encoder,
				     struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
257
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
258 259
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
260
	u32 val = I915_READ(reg);
261

262 263
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

264
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
265
	val |= g4x_infoframe_index(frame);
266

267
	val &= ~g4x_infoframe_enable(frame);
268

269
	I915_WRITE(reg, val);
270

271
	mmiowb();
272 273 274 275
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
276 277 278
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
279
	mmiowb();
280

281
	val |= g4x_infoframe_enable(frame);
282
	val &= ~VIDEO_DIP_FREQ_MASK;
283
	val |= VIDEO_DIP_FREQ_VSYNC;
284

285
	I915_WRITE(reg, val);
286
	POSTING_READ(reg);
287 288
}

289
static void hsw_write_infoframe(struct drm_encoder *encoder,
290
				struct dip_infoframe *frame)
291
{
292 293 294 295 296 297 298 299
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
	unsigned int i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(ctl_reg);
300

301 302 303 304 305 306
	if (data_reg == 0)
		return;

	val &= ~hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);

307
	mmiowb();
308 309 310 311
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
312 313 314
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
315
	mmiowb();
316

317 318
	val |= hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);
319
	POSTING_READ(ctl_reg);
320 321
}

322 323 324 325 326 327 328 329 330
static void intel_set_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

	intel_dip_infoframe_csum(frame);
	intel_hdmi->write_infoframe(encoder, frame);
}

331
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
332
					 struct drm_display_mode *adjusted_mode)
333 334 335 336 337 338 339
{
	struct dip_infoframe avi_if = {
		.type = DIP_TYPE_AVI,
		.ver = DIP_VERSION_AVI,
		.len = DIP_LEN_AVI,
	};

P
Paulo Zanoni 已提交
340 341 342
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;

343 344
	avi_if.body.avi.VIC = drm_mode_cea_vic(adjusted_mode);

345
	intel_set_infoframe(encoder, &avi_if);
346 347
}

348
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
349 350 351 352 353 354 355 356 357 358 359 360 361 362
{
	struct dip_infoframe spd_if;

	memset(&spd_if, 0, sizeof(spd_if));
	spd_if.type = DIP_TYPE_SPD;
	spd_if.ver = DIP_VERSION_SPD;
	spd_if.len = DIP_LEN_SPD;
	strcpy(spd_if.body.spd.vn, "Intel");
	strcpy(spd_if.body.spd.pd, "Integrated gfx");
	spd_if.body.spd.sdi = DIP_SPD_PC;

	intel_set_infoframe(encoder, &spd_if);
}

363 364 365
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
366 367 368 369
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
370
	u32 port;
371

372 373
	assert_hdmi_port_disabled(intel_hdmi);

374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
390
		POSTING_READ(reg);
391 392 393
		return;
	}

394 395
	switch (intel_hdmi->sdvox_reg) {
	case SDVOB:
396
		port = VIDEO_DIP_PORT_B;
397 398
		break;
	case SDVOC:
399
		port = VIDEO_DIP_PORT_C;
400 401
		break;
	default:
402
		BUG();
403 404 405
		return;
	}

406 407 408 409
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
410
			POSTING_READ(reg);
411 412 413 414 415
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

416
	val |= VIDEO_DIP_ENABLE;
417
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
418

419
	I915_WRITE(reg, val);
420
	POSTING_READ(reg);
421

422 423 424 425 426 427 428
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
429 430 431 432 433
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
434
	u32 port;
435

436 437
	assert_hdmi_port_disabled(intel_hdmi);

438 439 440 441 442 443 444 445
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
446
		POSTING_READ(reg);
447 448 449
		return;
	}

450 451
	switch (intel_hdmi->sdvox_reg) {
	case HDMIB:
452
		port = VIDEO_DIP_PORT_B;
453 454
		break;
	case HDMIC:
455
		port = VIDEO_DIP_PORT_C;
456 457
		break;
	case HDMID:
458
		port = VIDEO_DIP_PORT_D;
459 460
		break;
	default:
461
		BUG();
462 463 464
		return;
	}

465 466 467 468
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
469
			POSTING_READ(reg);
470 471 472 473 474
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

475
	val |= VIDEO_DIP_ENABLE;
476 477
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
478

479
	I915_WRITE(reg, val);
480
	POSTING_READ(reg);
481

482 483 484 485 486 487 488
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
489 490 491 492 493 494
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

495 496
	assert_hdmi_port_disabled(intel_hdmi);

497 498 499 500 501 502 503 504
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
505
		POSTING_READ(reg);
506 507 508
		return;
	}

509 510
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
511 512
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
513 514

	I915_WRITE(reg, val);
515
	POSTING_READ(reg);
516

517 518 519 520 521 522 523
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
524 525 526 527 528 529
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

530 531
	assert_hdmi_port_disabled(intel_hdmi);

532 533 534 535 536 537 538 539
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
540
		POSTING_READ(reg);
541 542 543
		return;
	}

544
	val |= VIDEO_DIP_ENABLE;
545 546
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
547 548

	I915_WRITE(reg, val);
549
	POSTING_READ(reg);
550

551 552 553 554 555 556 557
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
558 559 560 561
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
562
	u32 val = I915_READ(reg);
563

564 565
	assert_hdmi_port_disabled(intel_hdmi);

566 567
	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
568
		POSTING_READ(reg);
569 570 571
		return;
	}

572 573 574 575
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
576
	POSTING_READ(reg);
577

578 579 580 581
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

582 583 584 585 586 587
static void intel_hdmi_mode_set(struct drm_encoder *encoder,
				struct drm_display_mode *mode,
				struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
588
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
C
Chris Wilson 已提交
589
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
590 591
	u32 sdvox;

592
	sdvox = SDVO_ENCODING_HDMI;
593 594
	if (!HAS_PCH_SPLIT(dev))
		sdvox |= intel_hdmi->color_range;
595 596 597 598
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
599

600 601 602 603 604
	if (intel_crtc->bpp > 24)
		sdvox |= COLOR_FORMAT_12bpc;
	else
		sdvox |= COLOR_FORMAT_8bpc;

605 606 607 608
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
		sdvox |= HDMI_MODE_SELECT;

609
	if (intel_hdmi->has_audio) {
610 611
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
612
		sdvox |= SDVO_AUDIO_ENABLE;
613
		sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
614
		intel_write_eld(encoder, adjusted_mode);
615
	}
616

617 618
	if (HAS_PCH_CPT(dev))
		sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
619
	else if (intel_crtc->pipe == PIPE_B)
620
		sdvox |= SDVO_PIPE_B_SELECT;
621

C
Chris Wilson 已提交
622 623
	I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
	POSTING_READ(intel_hdmi->sdvox_reg);
624

625
	intel_hdmi->set_infoframes(encoder, adjusted_mode);
626 627
}

628 629
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
630
{
631
	struct drm_device *dev = encoder->base.dev;
632
	struct drm_i915_private *dev_priv = dev->dev_private;
633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 tmp;

	tmp = I915_READ(intel_hdmi->sdvox_reg);

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

649
static void intel_enable_hdmi(struct intel_encoder *encoder)
650
{
651
	struct drm_device *dev = encoder->base.dev;
652
	struct drm_i915_private *dev_priv = dev->dev_private;
653
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
654
	u32 temp;
655 656 657 658
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
659

C
Chris Wilson 已提交
660
	temp = I915_READ(intel_hdmi->sdvox_reg);
661

662 663 664
	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
665
		struct drm_crtc *crtc = encoder->base.crtc;
666 667
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

668 669 670
		/* Restore the transcoder select bit. */
		if (pipe == PIPE_B)
			enable_bits |= SDVO_PIPE_B_SELECT;
671 672
	}

673 674 675
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
676
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
677 678
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
679 680
	}

681 682 683 684 685 686 687 688 689 690 691
	temp |= enable_bits;

	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
692
	}
693 694 695 696 697 698 699 700
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;
701
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726

	temp = I915_READ(intel_hdmi->sdvox_reg);

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Again we need to write this twice. */
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
727
	}
728

729 730 731 732 733 734 735 736 737
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
	}

	temp &= ~enable_bits;
738

C
Chris Wilson 已提交
739 740
	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);
741 742 743 744

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
745
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
746 747
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
748
	}
749 750 751 752 753 754 755 756
}

static int intel_hdmi_mode_valid(struct drm_connector *connector,
				 struct drm_display_mode *mode)
{
	if (mode->clock > 165000)
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
757
		return MODE_CLOCK_LOW;
758 759 760 761 762 763 764

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

P
Paulo Zanoni 已提交
765 766 767
bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
			   const struct drm_display_mode *mode,
			   struct drm_display_mode *adjusted_mode)
768 769 770 771
{
	return true;
}

772 773
static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
{
774
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
775 776 777 778
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit;

	switch (intel_hdmi->sdvox_reg) {
779
	case SDVOB:
780 781
		bit = HDMIB_HOTPLUG_LIVE_STATUS;
		break;
782
	case SDVOC:
783 784 785 786 787 788 789 790 791 792
		bit = HDMIC_HOTPLUG_LIVE_STATUS;
		break;
	default:
		bit = 0;
		break;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

793
static enum drm_connector_status
794
intel_hdmi_detect(struct drm_connector *connector, bool force)
795
{
796
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
797 798 799
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
800 801
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
802
	enum drm_connector_status status = connector_status_disconnected;
803

804 805 806
	if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
		return status;

C
Chris Wilson 已提交
807
	intel_hdmi->has_hdmi_sink = false;
808
	intel_hdmi->has_audio = false;
809
	edid = drm_get_edid(connector,
810 811
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
812

813
	if (edid) {
814
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
815
			status = connector_status_connected;
816 817 818
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
819
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
820 821
		}
		kfree(edid);
822
	}
823

824
	if (status == connector_status_connected) {
825 826 827
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
828
		intel_encoder->type = INTEL_OUTPUT_HDMI;
829 830
	}

831
	return status;
832 833 834 835
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
836
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
837
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
838 839 840 841 842

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

843
	return intel_ddc_get_modes(connector,
844 845
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
846 847
}

848 849 850 851 852 853 854 855 856
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
857 858
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
859 860 861 862 863 864 865 866 867
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

868 869
static int
intel_hdmi_set_property(struct drm_connector *connector,
870 871
			struct drm_property *property,
			uint64_t val)
872 873
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
874 875
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
876
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
877 878
	int ret;

879
	ret = drm_object_property_set_value(&connector->base, property, val);
880 881 882
	if (ret)
		return ret;

883
	if (property == dev_priv->force_audio_property) {
884
		enum hdmi_force_audio i = val;
885 886 887
		bool has_audio;

		if (i == intel_hdmi->force_audio)
888 889
			return 0;

890
		intel_hdmi->force_audio = i;
891

892
		if (i == HDMI_AUDIO_AUTO)
893 894
			has_audio = intel_hdmi_detect_audio(connector);
		else
895
			has_audio = (i == HDMI_AUDIO_ON);
896

897 898
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
899

900
		intel_hdmi->has_audio = has_audio;
901 902 903
		goto done;
	}

904 905 906 907 908 909 910 911
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_hdmi->color_range)
			return 0;

		intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
		goto done;
	}

912 913 914
	return -EINVAL;

done:
915 916
	if (intel_dig_port->base.base.crtc) {
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
917 918
		intel_set_mode(crtc, &crtc->mode,
			       crtc->x, crtc->y, crtc->fb);
919 920 921 922 923
	}

	return 0;
}

924 925 926 927
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
928
	kfree(connector);
929 930 931 932 933
}

static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
	.mode_fixup = intel_hdmi_mode_fixup,
	.mode_set = intel_hdmi_mode_set,
934
	.disable = intel_encoder_noop,
935 936 937
};

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
938
	.dpms = intel_connector_dpms,
939 940
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
941
	.set_property = intel_hdmi_set_property,
942 943 944 945 946 947
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
948
	.best_encoder = intel_best_encoder,
949 950 951
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
952
	.destroy = intel_encoder_destroy,
953 954
};

955 956 957
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
958
	intel_attach_force_audio_property(connector);
959
	intel_attach_broadcast_rgb_property(connector);
960 961
}

P
Paulo Zanoni 已提交
962 963
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
964
{
965 966 967 968
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
969
	struct drm_i915_private *dev_priv = dev->dev_private;
970
	enum port port = intel_dig_port->port;
971

972
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
973
			   DRM_MODE_CONNECTOR_HDMIA);
974 975
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

976
	connector->polled = DRM_CONNECTOR_POLL_HPD;
977
	connector->interlace_allowed = 1;
978
	connector->doublescan_allowed = 0;
979

980 981
	switch (port) {
	case PORT_B:
982
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
983
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
984 985
		break;
	case PORT_C:
986 987
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
988 989
		break;
	case PORT_D:
990 991
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
992 993 994 995
		break;
	case PORT_A:
		/* Internal port only for eDP. */
	default:
996
		BUG();
997
	}
998

999
	if (!HAS_PCH_SPLIT(dev)) {
1000
		intel_hdmi->write_infoframe = g4x_write_infoframe;
1001
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1002 1003
	} else if (IS_VALLEYVIEW(dev)) {
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1004
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1005 1006
	} else if (IS_HASWELL(dev)) {
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1007
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1008 1009
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1010
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1011 1012
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1013
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1014
	}
1015

1016 1017 1018 1019
	if (IS_HASWELL(dev))
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

	intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
	if (!intel_dig_port)
		return;

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
1058 1059 1060 1061 1062
	drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);

	intel_encoder->enable = intel_enable_hdmi;
	intel_encoder->disable = intel_disable_hdmi;
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1063

1064 1065 1066
	intel_encoder->type = INTEL_OUTPUT_HDMI;
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
1067

1068
	intel_dig_port->port = port;
1069 1070
	intel_dig_port->hdmi.sdvox_reg = sdvox_reg;
	intel_dig_port->dp.output_reg = 0;
1071

1072
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
1073
}