intel_hdmi.c 44.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32
#include <linux/hdmi.h>
33 34 35
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
36
#include "intel_drv.h"
37
#include <drm/i915_drm.h>
38 39
#include "i915_drv.h"

40 41
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
42
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
43 44
}

45 46 47
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
48
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
49 50 51
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

P
Paulo Zanoni 已提交
52
	enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
53

54
	WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
55 56 57
	     "HDMI port enabled, expecting disabled\n");
}

58
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
59
{
60 61 62
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
63 64
}

65 66
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
67
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
68 69
}

70
static u32 g4x_infoframe_index(enum hdmi_infoframe_type type)
71
{
72 73
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
74
		return VIDEO_DIP_SELECT_AVI;
75
	case HDMI_INFOFRAME_TYPE_SPD:
76
		return VIDEO_DIP_SELECT_SPD;
77 78
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_SELECT_VENDOR;
79
	default:
80
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
81
		return 0;
82 83 84
	}
}

85
static u32 g4x_infoframe_enable(enum hdmi_infoframe_type type)
86
{
87 88
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
89
		return VIDEO_DIP_ENABLE_AVI;
90
	case HDMI_INFOFRAME_TYPE_SPD:
91
		return VIDEO_DIP_ENABLE_SPD;
92 93
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VENDOR;
94
	default:
95
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
96
		return 0;
97 98 99
	}
}

100
static u32 hsw_infoframe_enable(enum hdmi_infoframe_type type)
101
{
102 103
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
104
		return VIDEO_DIP_ENABLE_AVI_HSW;
105
	case HDMI_INFOFRAME_TYPE_SPD:
106
		return VIDEO_DIP_ENABLE_SPD_HSW;
107 108
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return VIDEO_DIP_ENABLE_VS_HSW;
109
	default:
110
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
111 112 113 114
		return 0;
	}
}

115
static u32 hsw_infoframe_data_reg(enum hdmi_infoframe_type type,
116 117
				  enum transcoder cpu_transcoder,
				  struct drm_i915_private *dev_priv)
118
{
119 120
	switch (type) {
	case HDMI_INFOFRAME_TYPE_AVI:
121
		return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
122
	case HDMI_INFOFRAME_TYPE_SPD:
123
		return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
124 125
	case HDMI_INFOFRAME_TYPE_VENDOR:
		return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder);
126
	default:
127
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", type);
128 129 130 131
		return 0;
	}
}

132
static void g4x_write_infoframe(struct drm_encoder *encoder,
133
				enum hdmi_infoframe_type type,
134
				const void *frame, ssize_t len)
135
{
136
	const uint32_t *data = frame;
137 138
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
139
	u32 val = I915_READ(VIDEO_DIP_CTL);
140
	int i;
141

142 143
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

144
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
145
	val |= g4x_infoframe_index(type);
146

147
	val &= ~g4x_infoframe_enable(type);
148

149
	I915_WRITE(VIDEO_DIP_CTL, val);
150

151
	mmiowb();
152
	for (i = 0; i < len; i += 4) {
153 154 155
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
156 157 158
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
159
	mmiowb();
160

161
	val |= g4x_infoframe_enable(type);
162
	val &= ~VIDEO_DIP_FREQ_MASK;
163
	val |= VIDEO_DIP_FREQ_VSYNC;
164

165
	I915_WRITE(VIDEO_DIP_CTL, val);
166
	POSTING_READ(VIDEO_DIP_CTL);
167 168
}

169
static void ibx_write_infoframe(struct drm_encoder *encoder,
170
				enum hdmi_infoframe_type type,
171
				const void *frame, ssize_t len)
172
{
173
	const uint32_t *data = frame;
174 175
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
176
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
177
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
178 179
	u32 val = I915_READ(reg);

180 181
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

182
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
183
	val |= g4x_infoframe_index(type);
184

185
	val &= ~g4x_infoframe_enable(type);
186 187 188

	I915_WRITE(reg, val);

189
	mmiowb();
190 191 192 193
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
194 195 196
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
197
	mmiowb();
198

199
	val |= g4x_infoframe_enable(type);
200
	val &= ~VIDEO_DIP_FREQ_MASK;
201
	val |= VIDEO_DIP_FREQ_VSYNC;
202 203

	I915_WRITE(reg, val);
204
	POSTING_READ(reg);
205 206 207
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
208
				enum hdmi_infoframe_type type,
209
				const void *frame, ssize_t len)
210
{
211
	const uint32_t *data = frame;
212 213
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
214
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
215
	int i, reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
216
	u32 val = I915_READ(reg);
217

218 219
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

220
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
221
	val |= g4x_infoframe_index(type);
222

223 224
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
225 226
	if (type != HDMI_INFOFRAME_TYPE_AVI)
		val &= ~g4x_infoframe_enable(type);
227

228
	I915_WRITE(reg, val);
229

230
	mmiowb();
231
	for (i = 0; i < len; i += 4) {
232 233 234
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
235 236 237
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
238
	mmiowb();
239

240
	val |= g4x_infoframe_enable(type);
241
	val &= ~VIDEO_DIP_FREQ_MASK;
242
	val |= VIDEO_DIP_FREQ_VSYNC;
243

244
	I915_WRITE(reg, val);
245
	POSTING_READ(reg);
246
}
247 248

static void vlv_write_infoframe(struct drm_encoder *encoder,
249
				enum hdmi_infoframe_type type,
250
				const void *frame, ssize_t len)
251
{
252
	const uint32_t *data = frame;
253 254
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
255
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
256
	int i, reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
257
	u32 val = I915_READ(reg);
258

259 260
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

261
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
262
	val |= g4x_infoframe_index(type);
263

264
	val &= ~g4x_infoframe_enable(type);
265

266
	I915_WRITE(reg, val);
267

268
	mmiowb();
269 270 271 272
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
273 274 275
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
276
	mmiowb();
277

278
	val |= g4x_infoframe_enable(type);
279
	val &= ~VIDEO_DIP_FREQ_MASK;
280
	val |= VIDEO_DIP_FREQ_VSYNC;
281

282
	I915_WRITE(reg, val);
283
	POSTING_READ(reg);
284 285
}

286
static void hsw_write_infoframe(struct drm_encoder *encoder,
287
				enum hdmi_infoframe_type type,
288
				const void *frame, ssize_t len)
289
{
290
	const uint32_t *data = frame;
291 292 293
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
294
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
295 296
	u32 data_reg;
	int i;
297
	u32 val = I915_READ(ctl_reg);
298

299
	data_reg = hsw_infoframe_data_reg(type,
300 301
					  intel_crtc->config.cpu_transcoder,
					  dev_priv);
302 303 304
	if (data_reg == 0)
		return;

305
	val &= ~hsw_infoframe_enable(type);
306 307
	I915_WRITE(ctl_reg, val);

308
	mmiowb();
309 310 311 312
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
313 314 315
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
316
	mmiowb();
317

318
	val |= hsw_infoframe_enable(type);
319
	I915_WRITE(ctl_reg, val);
320
	POSTING_READ(ctl_reg);
321 322
}

323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
/*
 * The data we write to the DIP data buffer registers is 1 byte bigger than the
 * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
 * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
 * used for both technologies.
 *
 * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
 * DW1:       DB3       | DB2 | DB1 | DB0
 * DW2:       DB7       | DB6 | DB5 | DB4
 * DW3: ...
 *
 * (HB is Header Byte, DB is Data Byte)
 *
 * The hdmi pack() functions don't know about that hardware specific hole so we
 * trick them by giving an offset into the buffer and moving back the header
 * bytes by one.
 */
340 341
static void intel_write_infoframe(struct drm_encoder *encoder,
				  union hdmi_infoframe *frame)
342 343
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
344 345
	uint8_t buffer[VIDEO_DIP_DATA_SIZE];
	ssize_t len;
346

347 348 349 350 351 352 353 354 355 356 357
	/* see comment above for the reason for this offset */
	len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
	if (len < 0)
		return;

	/* Insert the 'hole' (see big comment above) at position 3 */
	buffer[0] = buffer[1];
	buffer[1] = buffer[2];
	buffer[2] = buffer[3];
	buffer[3] = 0;
	len++;
358

359
	intel_hdmi->write_infoframe(encoder, frame->any.type, buffer, len);
360 361
}

362
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
363
					 struct drm_display_mode *adjusted_mode)
364
{
365
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
366
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
367 368
	union hdmi_infoframe frame;
	int ret;
369

370 371 372 373 374 375
	ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
						       adjusted_mode);
	if (ret < 0) {
		DRM_ERROR("couldn't fill AVI infoframe\n");
		return;
	}
P
Paulo Zanoni 已提交
376

377
	if (intel_hdmi->rgb_quant_range_selectable) {
378
		if (intel_crtc->config.limited_color_range)
379 380
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_LIMITED;
381
		else
382 383
			frame.avi.quantization_range =
				HDMI_QUANTIZATION_RANGE_FULL;
384 385
	}

386
	intel_write_infoframe(encoder, &frame);
387 388
}

389
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
390
{
391 392 393 394 395 396 397 398
	union hdmi_infoframe frame;
	int ret;

	ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
	if (ret < 0) {
		DRM_ERROR("couldn't fill SPD infoframe\n");
		return;
	}
399

400
	frame.spd.sdi = HDMI_SPD_SDI_PC;
401

402
	intel_write_infoframe(encoder, &frame);
403 404
}

405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
static void
intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
			      struct drm_display_mode *adjusted_mode)
{
	union hdmi_infoframe frame;
	int ret;

	ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
							  adjusted_mode);
	if (ret < 0)
		return;

	intel_write_infoframe(encoder, &frame);
}

420
static void g4x_set_infoframes(struct drm_encoder *encoder,
421
			       bool enable,
422 423
			       struct drm_display_mode *adjusted_mode)
{
424
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
425 426
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
427 428
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
429
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
430

431 432
	assert_hdmi_port_disabled(intel_hdmi);

433 434 435 436 437 438 439 440 441 442 443
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

444
	if (!enable) {
445 446 447 448
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
449
		POSTING_READ(reg);
450 451 452
		return;
	}

453 454 455 456
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
457
			POSTING_READ(reg);
458 459 460 461 462
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

463
	val |= VIDEO_DIP_ENABLE;
464
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
465

466
	I915_WRITE(reg, val);
467
	POSTING_READ(reg);
468

469 470
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
471
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
472 473 474
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
475
			       bool enable,
476 477
			       struct drm_display_mode *adjusted_mode)
{
478 479
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
480 481
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
482 483
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
484
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
485

486 487
	assert_hdmi_port_disabled(intel_hdmi);

488 489 490
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

491
	if (!enable) {
492 493 494 495
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
496
		POSTING_READ(reg);
497 498 499
		return;
	}

500 501 502 503
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
504
			POSTING_READ(reg);
505 506 507 508 509
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

510
	val |= VIDEO_DIP_ENABLE;
511 512
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
513

514
	I915_WRITE(reg, val);
515
	POSTING_READ(reg);
516

517 518
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
519
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
520 521 522
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
523
			       bool enable,
524 525
			       struct drm_display_mode *adjusted_mode)
{
526 527 528 529 530 531
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

532 533
	assert_hdmi_port_disabled(intel_hdmi);

534 535 536
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

537
	if (!enable) {
538 539 540 541
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
542
		POSTING_READ(reg);
543 544 545
		return;
	}

546 547
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
548 549
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
550 551

	I915_WRITE(reg, val);
552
	POSTING_READ(reg);
553

554 555
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
556
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
557 558 559
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
560
			       bool enable,
561 562
			       struct drm_display_mode *adjusted_mode)
{
563
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
564
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
565 566 567 568
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
569
	u32 port = VIDEO_DIP_PORT(intel_dig_port->port);
570

571 572
	assert_hdmi_port_disabled(intel_hdmi);

573 574 575
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

576
	if (!enable) {
577 578 579 580
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
581
		POSTING_READ(reg);
582 583 584
		return;
	}

585 586 587 588 589 590 591 592 593 594
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
			POSTING_READ(reg);
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

595
	val |= VIDEO_DIP_ENABLE;
596 597
	val &= ~(VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_ENABLE_VENDOR |
		 VIDEO_DIP_ENABLE_GAMUT | VIDEO_DIP_ENABLE_GCP);
598 599

	I915_WRITE(reg, val);
600
	POSTING_READ(reg);
601

602 603
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
604
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
605 606 607
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
608
			       bool enable,
609 610
			       struct drm_display_mode *adjusted_mode)
{
611 612 613
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
614
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
615
	u32 val = I915_READ(reg);
616

617 618
	assert_hdmi_port_disabled(intel_hdmi);

619
	if (!enable) {
620
		I915_WRITE(reg, 0);
621
		POSTING_READ(reg);
622 623 624
		return;
	}

625 626 627 628
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
629
	POSTING_READ(reg);
630

631 632
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
633
	intel_hdmi_set_hdmi_infoframe(encoder, adjusted_mode);
634 635
}

636
static void intel_hdmi_prepare(struct intel_encoder *encoder)
637
{
638
	struct drm_device *dev = encoder->base.dev;
639
	struct drm_i915_private *dev_priv = dev->dev_private;
640 641 642
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
643
	u32 hdmi_val;
644

645
	hdmi_val = SDVO_ENCODING_HDMI;
646
	if (!HAS_PCH_SPLIT(dev))
647
		hdmi_val |= intel_hdmi->color_range;
648
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
649
		hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
650
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
651
		hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
652

653
	if (crtc->config.pipe_bpp > 24)
654
		hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
655
	else
656
		hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
657

658
	if (crtc->config.has_hdmi_sink)
659
		hdmi_val |= HDMI_MODE_SELECT_HDMI;
660

661
	if (crtc->config.has_audio) {
662
		WARN_ON(!crtc->config.has_hdmi_sink);
663
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
664
				 pipe_name(crtc->pipe));
665
		hdmi_val |= SDVO_AUDIO_ENABLE;
666
		intel_write_eld(&encoder->base, adjusted_mode);
667
	}
668

669
	if (HAS_PCH_CPT(dev))
670
		hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
671 672
	else if (IS_CHERRYVIEW(dev))
		hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
673
	else
674
		hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
675

676 677
	I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
	POSTING_READ(intel_hdmi->hdmi_reg);
678 679
}

680 681
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
682
{
683
	struct drm_device *dev = encoder->base.dev;
684
	struct drm_i915_private *dev_priv = dev->dev_private;
685
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
686
	enum intel_display_power_domain power_domain;
687 688
	u32 tmp;

689 690 691 692
	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

693
	tmp = I915_READ(intel_hdmi->hdmi_reg);
694 695 696 697 698 699

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
700 701
	else if (IS_CHERRYVIEW(dev))
		*pipe = SDVO_PORT_TO_PIPE_CHV(tmp);
702 703 704 705 706 707
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

708 709 710 711 712 713
static void intel_hdmi_get_config(struct intel_encoder *encoder,
				  struct intel_crtc_config *pipe_config)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
	u32 tmp, flags = 0;
714
	int dotclock;
715 716 717 718 719 720 721 722 723 724 725 726 727

	tmp = I915_READ(intel_hdmi->hdmi_reg);

	if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PHSYNC;
	else
		flags |= DRM_MODE_FLAG_NHSYNC;

	if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
		flags |= DRM_MODE_FLAG_PVSYNC;
	else
		flags |= DRM_MODE_FLAG_NVSYNC;

728 729 730
	if (tmp & HDMI_MODE_SELECT_HDMI)
		pipe_config->has_hdmi_sink = true;

731 732 733
	if (tmp & HDMI_MODE_SELECT_HDMI)
		pipe_config->has_audio = true;

734
	pipe_config->adjusted_mode.flags |= flags;
735 736 737 738 739 740 741 742 743

	if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
		dotclock = pipe_config->port_clock * 2 / 3;
	else
		dotclock = pipe_config->port_clock;

	if (HAS_PCH_SPLIT(dev_priv->dev))
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

744
	pipe_config->adjusted_mode.crtc_clock = dotclock;
745 746
}

747
static void intel_enable_hdmi(struct intel_encoder *encoder)
748
{
749
	struct drm_device *dev = encoder->base.dev;
750
	struct drm_i915_private *dev_priv = dev->dev_private;
751
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
752
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
753
	u32 temp;
754 755
	u32 enable_bits = SDVO_ENABLE;

756
	if (intel_crtc->config.has_audio)
757
		enable_bits |= SDVO_AUDIO_ENABLE;
758

759
	temp = I915_READ(intel_hdmi->hdmi_reg);
760

761
	/* HW workaround for IBX, we need to move the port to transcoder A
762 763 764
	 * before disabling it, so restore the transcoder select bit here. */
	if (HAS_PCH_IBX(dev))
		enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
765

766 767 768
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
769
	if (HAS_PCH_SPLIT(dev)) {
770 771
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
772 773
	}

774 775
	temp |= enable_bits;

776 777
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
778 779 780 781 782

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
783 784
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
785
	}
786
}
787

788 789
static void vlv_enable_hdmi(struct intel_encoder *encoder)
{
790 791 792 793 794 795 796 797
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;
798
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
799

800
	temp = I915_READ(intel_hdmi->hdmi_reg);
801 802 803 804 805 806 807 808 809

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
810 811
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
812 813

			/* Again we need to write this twice. */
814 815
			I915_WRITE(intel_hdmi->hdmi_reg, temp);
			POSTING_READ(intel_hdmi->hdmi_reg);
816 817 818 819 820 821 822 823

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
824
	}
825

826 827 828 829
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
830 831
		I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->hdmi_reg);
832 833 834
	}

	temp &= ~enable_bits;
835

836 837
	I915_WRITE(intel_hdmi->hdmi_reg, temp);
	POSTING_READ(intel_hdmi->hdmi_reg);
838 839 840 841

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
842
	if (HAS_PCH_SPLIT(dev)) {
843 844
		I915_WRITE(intel_hdmi->hdmi_reg, temp);
		POSTING_READ(intel_hdmi->hdmi_reg);
845
	}
846 847
}

848
static int hdmi_portclock_limit(struct intel_hdmi *hdmi, bool respect_dvi_limit)
849 850 851
{
	struct drm_device *dev = intel_hdmi_to_dev(hdmi);

852
	if ((respect_dvi_limit && !hdmi->has_hdmi_sink) || IS_G4X(dev))
853
		return 165000;
854
	else if (IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8)
855 856 857 858 859
		return 300000;
	else
		return 225000;
}

860 861 862
static enum drm_mode_status
intel_hdmi_mode_valid(struct drm_connector *connector,
		      struct drm_display_mode *mode)
863
{
864 865
	if (mode->clock > hdmi_portclock_limit(intel_attached_hdmi(connector),
					       true))
866 867
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
868
		return MODE_CLOCK_LOW;
869 870 871 872 873 874 875

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
static bool hdmi_12bpc_possible(struct intel_crtc *crtc)
{
	struct drm_device *dev = crtc->base.dev;
	struct intel_encoder *encoder;
	int count = 0, count_hdmi = 0;

	if (!HAS_PCH_SPLIT(dev))
		return false;

	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
		if (encoder->new_crtc != crtc)
			continue;

		count_hdmi += encoder->type == INTEL_OUTPUT_HDMI;
		count++;
	}

	/*
	 * HDMI 12bpc affects the clocks, so it's only possible
	 * when not cloning with other encoder types.
	 */
	return count_hdmi > 0 && count_hdmi == count;
}

900 901
bool intel_hdmi_compute_config(struct intel_encoder *encoder,
			       struct intel_crtc_config *pipe_config)
902
{
903 904 905
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
906
	int clock_12bpc = pipe_config->adjusted_mode.crtc_clock * 3 / 2;
907
	int portclock_limit = hdmi_portclock_limit(intel_hdmi, false);
908
	int desired_bpp;
909

910 911
	pipe_config->has_hdmi_sink = intel_hdmi->has_hdmi_sink;

912 913
	if (intel_hdmi->color_range_auto) {
		/* See CEA-861-E - 5.1 Default Encoding Parameters */
914
		if (pipe_config->has_hdmi_sink &&
915
		    drm_match_cea_mode(adjusted_mode) > 1)
916
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
917 918 919 920
		else
			intel_hdmi->color_range = 0;
	}

921
	if (intel_hdmi->color_range)
922
		pipe_config->limited_color_range = true;
923

924 925 926
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
		pipe_config->has_pch_encoder = true;

927 928 929
	if (pipe_config->has_hdmi_sink && intel_hdmi->has_audio)
		pipe_config->has_audio = true;

930 931 932
	/*
	 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
	 * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
933 934
	 * outputs. We also need to check that the higher clock still fits
	 * within limits.
935
	 */
936
	if (pipe_config->pipe_bpp > 8*3 && pipe_config->has_hdmi_sink &&
937 938
	    clock_12bpc <= portclock_limit &&
	    hdmi_12bpc_possible(encoder->new_crtc)) {
939 940
		DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
		desired_bpp = 12*3;
941 942

		/* Need to adjust the port link by 1.5x for 12bpc. */
943
		pipe_config->port_clock = clock_12bpc;
944
	} else {
945 946 947 948 949 950 951
		DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
		desired_bpp = 8*3;
	}

	if (!pipe_config->bw_constrained) {
		DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
		pipe_config->pipe_bpp = desired_bpp;
952 953
	}

954
	if (adjusted_mode->crtc_clock > portclock_limit) {
955 956 957 958
		DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
		return false;
	}

959 960 961
	return true;
}

962
static enum drm_connector_status
963
intel_hdmi_detect(struct drm_connector *connector, bool force)
964
{
965
	struct drm_device *dev = connector->dev;
966
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
967 968 969
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
970
	struct drm_i915_private *dev_priv = dev->dev_private;
971
	struct edid *edid;
972
	enum intel_display_power_domain power_domain;
973
	enum drm_connector_status status = connector_status_disconnected;
974

975 976 977
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
		      connector->base.id, drm_get_connector_name(connector));

978 979 980
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

C
Chris Wilson 已提交
981
	intel_hdmi->has_hdmi_sink = false;
982
	intel_hdmi->has_audio = false;
983
	intel_hdmi->rgb_quant_range_selectable = false;
984
	edid = drm_get_edid(connector,
985 986
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
987

988
	if (edid) {
989
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
990
			status = connector_status_connected;
991 992 993
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
994
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
995 996
			intel_hdmi->rgb_quant_range_selectable =
				drm_rgb_quant_range_selectable(edid);
997 998
		}
		kfree(edid);
999
	}
1000

1001
	if (status == connector_status_connected) {
1002 1003 1004
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
1005
		intel_encoder->type = INTEL_OUTPUT_HDMI;
1006 1007
	}

1008 1009
	intel_display_power_put(dev_priv, power_domain);

1010
	return status;
1011 1012 1013 1014
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
1015 1016
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
1017
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1018 1019
	enum intel_display_power_domain power_domain;
	int ret;
1020 1021 1022 1023 1024

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

1025 1026 1027 1028
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

	ret = intel_ddc_get_modes(connector,
1029 1030
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
1031 1032 1033 1034

	intel_display_power_put(dev_priv, power_domain);

	return ret;
1035 1036
}

1037 1038 1039
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
1040 1041
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
1042
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1043
	enum intel_display_power_domain power_domain;
1044 1045 1046
	struct edid *edid;
	bool has_audio = false;

1047 1048 1049
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

1050
	edid = drm_get_edid(connector,
1051 1052
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
1053 1054 1055 1056 1057 1058
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

1059 1060
	intel_display_power_put(dev_priv, power_domain);

1061 1062 1063
	return has_audio;
}

1064 1065
static int
intel_hdmi_set_property(struct drm_connector *connector,
1066 1067
			struct drm_property *property,
			uint64_t val)
1068 1069
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
1070 1071
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
1072
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
1073 1074
	int ret;

1075
	ret = drm_object_property_set_value(&connector->base, property, val);
1076 1077 1078
	if (ret)
		return ret;

1079
	if (property == dev_priv->force_audio_property) {
1080
		enum hdmi_force_audio i = val;
1081 1082 1083
		bool has_audio;

		if (i == intel_hdmi->force_audio)
1084 1085
			return 0;

1086
		intel_hdmi->force_audio = i;
1087

1088
		if (i == HDMI_AUDIO_AUTO)
1089 1090
			has_audio = intel_hdmi_detect_audio(connector);
		else
1091
			has_audio = (i == HDMI_AUDIO_ON);
1092

1093 1094
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
1095

1096
		intel_hdmi->has_audio = has_audio;
1097 1098 1099
		goto done;
	}

1100
	if (property == dev_priv->broadcast_rgb_property) {
1101 1102 1103
		bool old_auto = intel_hdmi->color_range_auto;
		uint32_t old_range = intel_hdmi->color_range;

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_hdmi->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_hdmi->color_range_auto = false;
			intel_hdmi->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_hdmi->color_range_auto = false;
1114
			intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
1115 1116 1117 1118
			break;
		default:
			return -EINVAL;
		}
1119 1120 1121 1122 1123

		if (old_auto == intel_hdmi->color_range_auto &&
		    old_range == intel_hdmi->color_range)
			return 0;

1124 1125 1126
		goto done;
	}

1127 1128 1129
	return -EINVAL;

done:
1130 1131
	if (intel_dig_port->base.base.crtc)
		intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
1132 1133 1134 1135

	return 0;
}

1136 1137 1138 1139 1140 1141 1142
static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;

1143 1144
	intel_hdmi_prepare(encoder);

1145 1146 1147
	intel_hdmi->set_infoframes(&encoder->base,
				   intel_crtc->config.has_hdmi_sink,
				   adjusted_mode);
1148 1149
}

1150
static void vlv_hdmi_pre_enable(struct intel_encoder *encoder)
1151 1152
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1153
	struct intel_hdmi *intel_hdmi = &dport->hdmi;
1154 1155 1156 1157
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1158 1159
	struct drm_display_mode *adjusted_mode =
		&intel_crtc->config.adjusted_mode;
1160
	enum dpio_channel port = vlv_dport_to_channel(dport);
1161 1162 1163 1164
	int pipe = intel_crtc->pipe;
	u32 val;

	/* Enable clock channels for this port */
1165
	mutex_lock(&dev_priv->dpio_lock);
1166
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
1167 1168 1169 1170 1171 1172
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
1173
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1174 1175

	/* HDMI 1.0V-2dB */
1176 1177 1178 1179 1180 1181 1182 1183
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), 0x2b245f5f);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port), 0x5578b83a);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0c782040);
	vlv_dpio_write(dev_priv, pipe, VLV_TX3_DW4(port), 0x2b247878);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1184 1185

	/* Program lane clock */
1186 1187
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
1188
	mutex_unlock(&dev_priv->dpio_lock);
1189

1190 1191 1192
	intel_hdmi->set_infoframes(&encoder->base,
				   intel_crtc->config.has_hdmi_sink,
				   adjusted_mode);
1193

1194 1195
	intel_enable_hdmi(encoder);

1196
	vlv_wait_port_ready(dev_priv, dport);
1197 1198
}

1199
static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder)
1200 1201 1202 1203
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1204 1205
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1206
	enum dpio_channel port = vlv_dport_to_channel(dport);
1207
	int pipe = intel_crtc->pipe;
1208

1209 1210
	intel_hdmi_prepare(encoder);

1211
	/* Program Tx lane resets to default */
1212
	mutex_lock(&dev_priv->dpio_lock);
1213
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
1214 1215
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
1216
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
1217 1218 1219 1220 1221 1222
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
			 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
1223 1224 1225 1226 1227 1228
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);

	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), 0x00002000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), DPIO_TX_OCALINIT_EN);
1229
	mutex_unlock(&dev_priv->dpio_lock);
1230 1231
}

1232
static void vlv_hdmi_post_disable(struct intel_encoder *encoder)
1233 1234 1235
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1236 1237
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
1238
	enum dpio_channel port = vlv_dport_to_channel(dport);
1239
	int pipe = intel_crtc->pipe;
1240 1241 1242

	/* Reset lanes to avoid HDMI flicker (VLV w/a) */
	mutex_lock(&dev_priv->dpio_lock);
1243 1244
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port), 0x00e00060);
1245 1246 1247
	mutex_unlock(&dev_priv->dpio_lock);
}

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
static void chv_hdmi_post_disable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
1262 1263 1264 1265
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(ch), val);

1266 1267 1268 1269 1270 1271 1272
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
static void chv_hdmi_pre_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);
1286 1287

	/* Deassert soft data lane reset*/
1288 1289 1290 1291
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(ch), val);

1292 1293 1294 1295 1296
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(ch), val);

	/* Program Tx latency optimal setting */
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	/* Clear calc init */
	vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch), 0);

	/* FIXME: Program the support xxx V-dB */
	/* Use 800mV-0dB */
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW4(ch));
	val &= ~DPIO_SWING_DEEMPH9P5_MASK;
	val |= 128 << DPIO_SWING_DEEMPH9P5_SHIFT;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch));
	val &= ~DPIO_SWING_MARGIN_MASK;
	val |= 102 << DPIO_SWING_MARGIN_SHIFT;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch), val);

	/* Disable unique transition scale */
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
	val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);

	/* Additional steps for 1200mV-0dB */
#if 0
	val = vlv_dpio_read(dev_priv, pipe, VLV_TX_DW3(ch));
	if (ch)
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH1;
	else
		val |= DPIO_TX_UNIQ_TRANS_SCALE_CH0;
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(ch), val);

	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(ch),
			vlv_dpio_read(dev_priv, pipe, VLV_TX_DW2(ch)) |
				(0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT));
#endif
	/* Start swing calculation */
	vlv_dpio_write(dev_priv, pipe, CHV_PCS_DW10(ch),
			DPIO_PCS_SWING_CALC_TX0_TX2 |
			DPIO_PCS_SWING_CALC_TX1_TX3);

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	intel_enable_hdmi(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

1362 1363 1364
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_connector_cleanup(connector);
1365
	kfree(connector);
1366 1367 1368
}

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
1369
	.dpms = intel_connector_dpms,
1370 1371
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
1372
	.set_property = intel_hdmi_set_property,
1373 1374 1375 1376 1377 1378
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
1379
	.best_encoder = intel_best_encoder,
1380 1381 1382
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
1383
	.destroy = intel_encoder_destroy,
1384 1385
};

1386 1387 1388
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
1389
	intel_attach_force_audio_property(connector);
1390
	intel_attach_broadcast_rgb_property(connector);
1391
	intel_hdmi->color_range_auto = true;
1392 1393
}

P
Paulo Zanoni 已提交
1394 1395
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
1396
{
1397 1398 1399 1400
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
1401
	struct drm_i915_private *dev_priv = dev->dev_private;
1402
	enum port port = intel_dig_port->port;
1403

1404
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
1405
			   DRM_MODE_CONNECTOR_HDMIA);
1406 1407
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

1408
	connector->interlace_allowed = 1;
1409
	connector->doublescan_allowed = 0;
1410
	connector->stereo_allowed = 1;
1411

1412 1413
	switch (port) {
	case PORT_B:
1414
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1415
		intel_encoder->hpd_pin = HPD_PORT_B;
1416 1417
		break;
	case PORT_C:
1418
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
1419
		intel_encoder->hpd_pin = HPD_PORT_C;
1420 1421
		break;
	case PORT_D:
1422 1423 1424 1425
		if (IS_CHERRYVIEW(dev))
			intel_hdmi->ddc_bus = GMBUS_PORT_DPD_CHV;
		else
			intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
1426
		intel_encoder->hpd_pin = HPD_PORT_D;
1427 1428
		break;
	case PORT_A:
1429
		intel_encoder->hpd_pin = HPD_PORT_A;
1430 1431
		/* Internal port only for eDP. */
	default:
1432
		BUG();
1433
	}
1434

1435
	if (IS_VALLEYVIEW(dev)) {
1436
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1437
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1438 1439 1440
	} else if (!HAS_PCH_SPLIT(dev)) {
		intel_hdmi->write_infoframe = g4x_write_infoframe;
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1441
	} else if (HAS_DDI(dev)) {
1442
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1443
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1444 1445
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1446
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1447 1448
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1449
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1450
	}
1451

P
Paulo Zanoni 已提交
1452
	if (HAS_DDI(dev))
1453 1454 1455
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
1456
	intel_connector->unregister = intel_connector_unregister;
1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

1473
void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
1474 1475 1476 1477 1478
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct intel_connector *intel_connector;

1479
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
1480 1481 1482
	if (!intel_dig_port)
		return;

1483
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
1484 1485 1486 1487 1488 1489 1490 1491 1492
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
1493

1494
	intel_encoder->compute_config = intel_hdmi_compute_config;
P
Paulo Zanoni 已提交
1495 1496
	intel_encoder->disable = intel_disable_hdmi;
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1497
	intel_encoder->get_config = intel_hdmi_get_config;
1498 1499 1500
	if (IS_CHERRYVIEW(dev)) {
		intel_encoder->pre_enable = chv_hdmi_pre_enable;
		intel_encoder->enable = vlv_enable_hdmi;
1501
		intel_encoder->post_disable = chv_hdmi_post_disable;
1502
	} else if (IS_VALLEYVIEW(dev)) {
1503 1504
		intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
		intel_encoder->pre_enable = vlv_hdmi_pre_enable;
1505
		intel_encoder->enable = vlv_enable_hdmi;
1506
		intel_encoder->post_disable = vlv_hdmi_post_disable;
1507
	} else {
1508
		intel_encoder->pre_enable = intel_hdmi_pre_enable;
1509
		intel_encoder->enable = intel_enable_hdmi;
1510
	}
1511

1512
	intel_encoder->type = INTEL_OUTPUT_HDMI;
1513 1514 1515 1516 1517 1518 1519 1520
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
1521
	intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
1522 1523 1524 1525 1526 1527 1528
	/*
	 * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
	 * to work on real hardware. And since g4x can send infoframes to
	 * only one port anyway, nothing is lost by allowing it.
	 */
	if (IS_G4X(dev))
		intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
1529

1530
	intel_dig_port->port = port;
1531
	intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
1532
	intel_dig_port->dp.output_reg = 0;
1533

1534
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
1535
}