intel_hdmi.c 27.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31 32 33 34
#include <linux/delay.h>
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
35
#include "drm_edid.h"
36 37 38 39
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"

40
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
41
{
42
	return container_of(encoder, struct intel_hdmi, base.base);
C
Chris Wilson 已提交
43 44
}

45 46 47 48 49 50
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_hdmi, base);
}

51
void intel_dip_infoframe_csum(struct dip_infoframe *frame)
52
{
53
	uint8_t *data = (uint8_t *)frame;
54 55 56
	uint8_t sum = 0;
	unsigned i;

57 58
	frame->checksum = 0;
	frame->ecc = 0;
59

60
	for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
61 62
		sum += data[i];

63
	frame->checksum = 0x100 - sum;
64 65
}

66
static u32 g4x_infoframe_index(struct dip_infoframe *frame)
67
{
68 69
	switch (frame->type) {
	case DIP_TYPE_AVI:
70
		return VIDEO_DIP_SELECT_AVI;
71
	case DIP_TYPE_SPD:
72
		return VIDEO_DIP_SELECT_SPD;
73 74
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
75
		return 0;
76 77 78
	}
}

79
static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
80 81 82
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
83
		return VIDEO_DIP_ENABLE_AVI;
84
	case DIP_TYPE_SPD:
85
		return VIDEO_DIP_ENABLE_SPD;
86 87
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
88
		return 0;
89 90 91
	}
}

92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117
static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return VIDEO_DIP_ENABLE_AVI_HSW;
	case DIP_TYPE_SPD:
		return VIDEO_DIP_ENABLE_SPD_HSW;
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return HSW_TVIDEO_DIP_AVI_DATA(pipe);
	case DIP_TYPE_SPD:
		return HSW_TVIDEO_DIP_SPD_DATA(pipe);
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

118 119
static void g4x_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
120 121
{
	uint32_t *data = (uint32_t *)frame;
122 123
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
124
	u32 val = I915_READ(VIDEO_DIP_CTL);
125
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
126

127 128
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

129
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
130
	val |= g4x_infoframe_index(frame);
131

132
	val &= ~g4x_infoframe_enable(frame);
133

134
	I915_WRITE(VIDEO_DIP_CTL, val);
135

136
	mmiowb();
137
	for (i = 0; i < len; i += 4) {
138 139 140
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
141
	mmiowb();
142

143
	val |= g4x_infoframe_enable(frame);
144
	val &= ~VIDEO_DIP_FREQ_MASK;
145
	val |= VIDEO_DIP_FREQ_VSYNC;
146

147
	I915_WRITE(VIDEO_DIP_CTL, val);
148
	POSTING_READ(VIDEO_DIP_CTL);
149 150
}

151 152 153 154 155 156
static void ibx_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
157
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
158 159 160 161
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(reg);

162 163
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

164
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
165
	val |= g4x_infoframe_index(frame);
166

167
	val &= ~g4x_infoframe_enable(frame);
168 169 170

	I915_WRITE(reg, val);

171
	mmiowb();
172 173 174 175
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
176
	mmiowb();
177

178
	val |= g4x_infoframe_enable(frame);
179
	val &= ~VIDEO_DIP_FREQ_MASK;
180
	val |= VIDEO_DIP_FREQ_VSYNC;
181 182

	I915_WRITE(reg, val);
183
	POSTING_READ(reg);
184 185 186 187
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
188
{
189
	uint32_t *data = (uint32_t *)frame;
190 191
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
192
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
193
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
194
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
195
	u32 val = I915_READ(reg);
196

197 198
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

199
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
200
	val |= g4x_infoframe_index(frame);
201

202 203
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
204
	if (frame->type != DIP_TYPE_AVI)
205
		val &= ~g4x_infoframe_enable(frame);
206

207
	I915_WRITE(reg, val);
208

209
	mmiowb();
210
	for (i = 0; i < len; i += 4) {
211 212 213
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
214
	mmiowb();
215

216
	val |= g4x_infoframe_enable(frame);
217
	val &= ~VIDEO_DIP_FREQ_MASK;
218
	val |= VIDEO_DIP_FREQ_VSYNC;
219

220
	I915_WRITE(reg, val);
221
	POSTING_READ(reg);
222
}
223 224 225 226 227 228 229

static void vlv_write_infoframe(struct drm_encoder *encoder,
				     struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
230
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
231 232
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
233
	u32 val = I915_READ(reg);
234

235 236
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

237
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
238
	val |= g4x_infoframe_index(frame);
239

240
	val &= ~g4x_infoframe_enable(frame);
241

242
	I915_WRITE(reg, val);
243

244
	mmiowb();
245 246 247 248
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
249
	mmiowb();
250

251
	val |= g4x_infoframe_enable(frame);
252
	val &= ~VIDEO_DIP_FREQ_MASK;
253
	val |= VIDEO_DIP_FREQ_VSYNC;
254

255
	I915_WRITE(reg, val);
256
	POSTING_READ(reg);
257 258
}

259
static void hsw_write_infoframe(struct drm_encoder *encoder,
260
				struct dip_infoframe *frame)
261
{
262 263 264 265 266 267 268 269
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
	unsigned int i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(ctl_reg);
270

271 272 273 274 275 276
	if (data_reg == 0)
		return;

	val &= ~hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);

277
	mmiowb();
278 279 280 281
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
282
	mmiowb();
283

284 285
	val |= hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);
286
	POSTING_READ(ctl_reg);
287 288
}

289 290 291 292 293 294 295 296 297
static void intel_set_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

	intel_dip_infoframe_csum(frame);
	intel_hdmi->write_infoframe(encoder, frame);
}

298
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
299
					 struct drm_display_mode *adjusted_mode)
300 301 302 303 304 305 306
{
	struct dip_infoframe avi_if = {
		.type = DIP_TYPE_AVI,
		.ver = DIP_VERSION_AVI,
		.len = DIP_LEN_AVI,
	};

P
Paulo Zanoni 已提交
307 308 309
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;

310
	intel_set_infoframe(encoder, &avi_if);
311 312
}

313
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
314 315 316 317 318 319 320 321 322 323 324 325 326 327
{
	struct dip_infoframe spd_if;

	memset(&spd_if, 0, sizeof(spd_if));
	spd_if.type = DIP_TYPE_SPD;
	spd_if.ver = DIP_VERSION_SPD;
	spd_if.len = DIP_LEN_SPD;
	strcpy(spd_if.body.spd.vn, "Intel");
	strcpy(spd_if.body.spd.pd, "Integrated gfx");
	spd_if.body.spd.sdi = DIP_SPD_PC;

	intel_set_infoframe(encoder, &spd_if);
}

328 329 330
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
331 332 333 334
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
335
	u32 port;
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352

	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
353
		POSTING_READ(reg);
354 355 356
		return;
	}

357 358
	switch (intel_hdmi->sdvox_reg) {
	case SDVOB:
359
		port = VIDEO_DIP_PORT_B;
360 361
		break;
	case SDVOC:
362
		port = VIDEO_DIP_PORT_C;
363 364 365 366 367
		break;
	default:
		return;
	}

368 369 370 371
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
372
			POSTING_READ(reg);
373 374 375 376 377
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

378
	val |= VIDEO_DIP_ENABLE;
379
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
380

381
	I915_WRITE(reg, val);
382
	POSTING_READ(reg);
383

384 385 386 387 388 389 390
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
391 392 393 394 395
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
396
	u32 port;
397 398 399 400 401 402 403 404 405

	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
406
		POSTING_READ(reg);
407 408 409
		return;
	}

410 411
	switch (intel_hdmi->sdvox_reg) {
	case HDMIB:
412
		port = VIDEO_DIP_PORT_B;
413 414
		break;
	case HDMIC:
415
		port = VIDEO_DIP_PORT_C;
416 417
		break;
	case HDMID:
418
		port = VIDEO_DIP_PORT_D;
419 420 421 422 423
		break;
	default:
		return;
	}

424 425 426 427
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
428
			POSTING_READ(reg);
429 430 431 432 433
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

434
	val |= VIDEO_DIP_ENABLE;
435 436
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
437

438
	I915_WRITE(reg, val);
439
	POSTING_READ(reg);
440

441 442 443 444 445 446 447
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
448 449 450 451 452 453 454 455 456 457 458 459 460 461
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
462
		POSTING_READ(reg);
463 464 465
		return;
	}

466 467
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
468 469
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
470 471

	I915_WRITE(reg, val);
472
	POSTING_READ(reg);
473

474 475 476 477 478 479 480
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
481 482 483 484 485 486 487 488 489 490 491 492 493 494
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
495
		POSTING_READ(reg);
496 497 498
		return;
	}

499
	val |= VIDEO_DIP_ENABLE;
500 501
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
502 503

	I915_WRITE(reg, val);
504
	POSTING_READ(reg);
505

506 507 508 509 510 511 512
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
513 514 515 516
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
517
	u32 val = I915_READ(reg);
518 519 520

	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
521
		POSTING_READ(reg);
522 523 524
		return;
	}

525 526 527 528
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
529
	POSTING_READ(reg);
530

531 532 533 534
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

535 536 537 538 539 540
static void intel_hdmi_mode_set(struct drm_encoder *encoder,
				struct drm_display_mode *mode,
				struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
541
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
C
Chris Wilson 已提交
542
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
543 544
	u32 sdvox;

545
	sdvox = SDVO_ENCODING_HDMI;
546 547
	if (!HAS_PCH_SPLIT(dev))
		sdvox |= intel_hdmi->color_range;
548 549 550 551
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
552

553 554 555 556 557
	if (intel_crtc->bpp > 24)
		sdvox |= COLOR_FORMAT_12bpc;
	else
		sdvox |= COLOR_FORMAT_8bpc;

558 559 560 561
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
		sdvox |= HDMI_MODE_SELECT;

562
	if (intel_hdmi->has_audio) {
563 564
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
565
		sdvox |= SDVO_AUDIO_ENABLE;
566
		sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
567
		intel_write_eld(encoder, adjusted_mode);
568
	}
569

570 571
	if (HAS_PCH_CPT(dev))
		sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
572
	else if (intel_crtc->pipe == PIPE_B)
573
		sdvox |= SDVO_PIPE_B_SELECT;
574

C
Chris Wilson 已提交
575 576
	I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
	POSTING_READ(intel_hdmi->sdvox_reg);
577

578
	intel_hdmi->set_infoframes(encoder, adjusted_mode);
579 580 581 582 583 584
}

static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
585
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
586
	u32 temp;
587 588 589 590
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
591

C
Chris Wilson 已提交
592
	temp = I915_READ(intel_hdmi->sdvox_reg);
593

594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623
	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (mode != DRM_MODE_DPMS_ON) {
			if (temp & SDVO_PIPE_B_SELECT) {
				temp &= ~SDVO_PIPE_B_SELECT;
				I915_WRITE(intel_hdmi->sdvox_reg, temp);
				POSTING_READ(intel_hdmi->sdvox_reg);

				/* Again we need to write this twice. */
				I915_WRITE(intel_hdmi->sdvox_reg, temp);
				POSTING_READ(intel_hdmi->sdvox_reg);

				/* Transcoder selection bits only update
				 * effectively on vblank. */
				if (crtc)
					intel_wait_for_vblank(dev, pipe);
				else
					msleep(50);
			}
		} else {
			/* Restore the transcoder select bit. */
			if (pipe == PIPE_B)
				enable_bits |= SDVO_PIPE_B_SELECT;
		}
	}

624 625 626
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
627
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
628 629
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
630 631 632
	}

	if (mode != DRM_MODE_DPMS_ON) {
633
		temp &= ~enable_bits;
634
	} else {
635
		temp |= enable_bits;
636
	}
637

C
Chris Wilson 已提交
638 639
	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);
640 641 642 643

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
644
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
645 646
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
647
	}
648 649 650 651 652 653 654 655
}

static int intel_hdmi_mode_valid(struct drm_connector *connector,
				 struct drm_display_mode *mode)
{
	if (mode->clock > 165000)
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
656
		return MODE_CLOCK_LOW;
657 658 659 660 661 662 663 664 665 666 667 668 669 670

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
				  struct drm_display_mode *mode,
				  struct drm_display_mode *adjusted_mode)
{
	return true;
}

671 672 673 674 675 676 677
static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
{
	struct drm_device *dev = intel_hdmi->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit;

	switch (intel_hdmi->sdvox_reg) {
678
	case SDVOB:
679 680
		bit = HDMIB_HOTPLUG_LIVE_STATUS;
		break;
681
	case SDVOC:
682 683 684 685 686 687 688 689 690 691
		bit = HDMIC_HOTPLUG_LIVE_STATUS;
		break;
	default:
		bit = 0;
		break;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

692
static enum drm_connector_status
693
intel_hdmi_detect(struct drm_connector *connector, bool force)
694
{
695
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
696 697
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
698
	enum drm_connector_status status = connector_status_disconnected;
699

700 701 702
	if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
		return status;

C
Chris Wilson 已提交
703
	intel_hdmi->has_hdmi_sink = false;
704
	intel_hdmi->has_audio = false;
705
	edid = drm_get_edid(connector,
706 707
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
708

709
	if (edid) {
710
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
711
			status = connector_status_connected;
712 713 714
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
715
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
716
		}
717
		connector->display_info.raw_edid = NULL;
718
		kfree(edid);
719
	}
720

721
	if (status == connector_status_connected) {
722 723 724
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
725 726
	}

727
	return status;
728 729 730 731
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
732
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
733
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
734 735 736 737 738

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

739
	return intel_ddc_get_modes(connector,
740 741
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
742 743
}

744 745 746 747 748 749 750 751 752
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
753 754
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
755 756 757 758 759 760 761 762 763 764 765
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);

		connector->display_info.raw_edid = NULL;
		kfree(edid);
	}

	return has_audio;
}

766 767
static int
intel_hdmi_set_property(struct drm_connector *connector,
768 769
			struct drm_property *property,
			uint64_t val)
770 771
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
772
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
773 774 775 776 777 778
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

779
	if (property == dev_priv->force_audio_property) {
780
		enum hdmi_force_audio i = val;
781 782 783
		bool has_audio;

		if (i == intel_hdmi->force_audio)
784 785
			return 0;

786
		intel_hdmi->force_audio = i;
787

788
		if (i == HDMI_AUDIO_AUTO)
789 790
			has_audio = intel_hdmi_detect_audio(connector);
		else
791
			has_audio = (i == HDMI_AUDIO_ON);
792

793 794
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
795

796
		intel_hdmi->has_audio = has_audio;
797 798 799
		goto done;
	}

800 801 802 803 804 805 806 807
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_hdmi->color_range)
			return 0;

		intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
		goto done;
	}

808 809 810 811 812 813 814 815 816 817 818 819 820
	return -EINVAL;

done:
	if (intel_hdmi->base.base.crtc) {
		struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
		drm_crtc_helper_set_mode(crtc, &crtc->mode,
					 crtc->x, crtc->y,
					 crtc->fb);
	}

	return 0;
}

821 822 823 824
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
825
	kfree(connector);
826 827
}

828 829 830 831 832 833 834 835
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
	.dpms = intel_ddi_dpms,
	.mode_fixup = intel_hdmi_mode_fixup,
	.prepare = intel_encoder_prepare,
	.mode_set = intel_ddi_mode_set,
	.commit = intel_encoder_commit,
};

836 837 838 839 840 841 842 843 844
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
	.dpms = intel_hdmi_dpms,
	.mode_fixup = intel_hdmi_mode_fixup,
	.prepare = intel_encoder_prepare,
	.mode_set = intel_hdmi_mode_set,
	.commit = intel_encoder_commit,
};

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
845
	.dpms = drm_helper_connector_dpms,
846 847
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
848
	.set_property = intel_hdmi_set_property,
849 850 851 852 853 854
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
855
	.best_encoder = intel_best_encoder,
856 857 858
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
859
	.destroy = intel_encoder_destroy,
860 861
};

862 863 864
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
865
	intel_attach_force_audio_property(connector);
866
	intel_attach_broadcast_rgb_property(connector);
867 868
}

869 870 871 872
void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
873
	struct intel_encoder *intel_encoder;
874
	struct intel_connector *intel_connector;
C
Chris Wilson 已提交
875
	struct intel_hdmi *intel_hdmi;
876

C
Chris Wilson 已提交
877 878
	intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
	if (!intel_hdmi)
879
		return;
880 881 882

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
883
		kfree(intel_hdmi);
884 885 886
		return;
	}

C
Chris Wilson 已提交
887
	intel_encoder = &intel_hdmi->base;
888 889 890
	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

891
	connector = &intel_connector->base;
892
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
893
			   DRM_MODE_CONNECTOR_HDMIA);
894 895
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

896
	intel_encoder->type = INTEL_OUTPUT_HDMI;
897

898
	connector->polled = DRM_CONNECTOR_POLL_HPD;
899
	connector->interlace_allowed = 1;
900
	connector->doublescan_allowed = 0;
J
Jesse Barnes 已提交
901
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
902 903

	/* Set up the DDC bus. */
904
	if (sdvox_reg == SDVOB) {
905
		intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
906
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
907
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
908
	} else if (sdvox_reg == SDVOC) {
909
		intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
910
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
911
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
912
	} else if (sdvox_reg == HDMIB) {
913
		intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
914
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
915
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
916
	} else if (sdvox_reg == HDMIC) {
917
		intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
918
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
919
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
920
	} else if (sdvox_reg == HDMID) {
921
		intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
922
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
923
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
	} else if (sdvox_reg == DDI_BUF_CTL(PORT_B)) {
		DRM_DEBUG_DRIVER("LPT: detected output on DDI B\n");
		intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
		intel_hdmi->ddi_port = PORT_B;
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
	} else if (sdvox_reg == DDI_BUF_CTL(PORT_C)) {
		DRM_DEBUG_DRIVER("LPT: detected output on DDI C\n");
		intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
		intel_hdmi->ddi_port = PORT_C;
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
	} else if (sdvox_reg == DDI_BUF_CTL(PORT_D)) {
		DRM_DEBUG_DRIVER("LPT: detected output on DDI D\n");
		intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
		intel_hdmi->ddi_port = PORT_D;
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
942 943 944 945
	} else {
		/* If we got an unknown sdvox_reg, things are pretty much broken
		 * in a way that we should let the kernel know about it */
		BUG();
946
	}
947

C
Chris Wilson 已提交
948
	intel_hdmi->sdvox_reg = sdvox_reg;
949

950
	if (!HAS_PCH_SPLIT(dev)) {
951
		intel_hdmi->write_infoframe = g4x_write_infoframe;
952
		intel_hdmi->set_infoframes = g4x_set_infoframes;
953 954
	} else if (IS_VALLEYVIEW(dev)) {
		intel_hdmi->write_infoframe = vlv_write_infoframe;
955
		intel_hdmi->set_infoframes = vlv_set_infoframes;
956 957
	} else if (IS_HASWELL(dev)) {
		intel_hdmi->write_infoframe = hsw_write_infoframe;
958
		intel_hdmi->set_infoframes = hsw_set_infoframes;
959 960
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
961
		intel_hdmi->set_infoframes = ibx_set_infoframes;
962 963
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
964
		intel_hdmi->set_infoframes = cpt_set_infoframes;
965
	}
966

967 968 969 970
	if (IS_HASWELL(dev))
		drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs_hsw);
	else
		drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
971

972 973
	intel_hdmi_add_properties(intel_hdmi, connector);

974
	intel_connector_attach_encoder(intel_connector, intel_encoder);
975 976 977 978 979 980 981 982 983 984 985
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}