intel_hdmi.c 30.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38
#include "i915_drv.h"

39 40
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
41
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
42 43
}

44 45 46
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
47
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
48 49 50
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

P
Paulo Zanoni 已提交
51
	enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
52 53 54 55 56

	WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
	     "HDMI port enabled, expecting disabled\n");
}

57
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
58
{
59 60 61
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
62 63
}

64 65
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
66
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
67 68
}

69
void intel_dip_infoframe_csum(struct dip_infoframe *frame)
70
{
71
	uint8_t *data = (uint8_t *)frame;
72 73 74
	uint8_t sum = 0;
	unsigned i;

75 76
	frame->checksum = 0;
	frame->ecc = 0;
77

78
	for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
79 80
		sum += data[i];

81
	frame->checksum = 0x100 - sum;
82 83
}

84
static u32 g4x_infoframe_index(struct dip_infoframe *frame)
85
{
86 87
	switch (frame->type) {
	case DIP_TYPE_AVI:
88
		return VIDEO_DIP_SELECT_AVI;
89
	case DIP_TYPE_SPD:
90
		return VIDEO_DIP_SELECT_SPD;
91 92
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
93
		return 0;
94 95 96
	}
}

97
static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
98 99 100
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
101
		return VIDEO_DIP_ENABLE_AVI;
102
	case DIP_TYPE_SPD:
103
		return VIDEO_DIP_ENABLE_SPD;
104 105
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
106
		return 0;
107 108 109
	}
}

110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return VIDEO_DIP_ENABLE_AVI_HSW;
	case DIP_TYPE_SPD:
		return VIDEO_DIP_ENABLE_SPD_HSW;
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return HSW_TVIDEO_DIP_AVI_DATA(pipe);
	case DIP_TYPE_SPD:
		return HSW_TVIDEO_DIP_SPD_DATA(pipe);
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

136 137
static void g4x_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
138 139
{
	uint32_t *data = (uint32_t *)frame;
140 141
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
142
	u32 val = I915_READ(VIDEO_DIP_CTL);
143
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
144

145 146
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

147
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
148
	val |= g4x_infoframe_index(frame);
149

150
	val &= ~g4x_infoframe_enable(frame);
151

152
	I915_WRITE(VIDEO_DIP_CTL, val);
153

154
	mmiowb();
155
	for (i = 0; i < len; i += 4) {
156 157 158
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
159 160 161
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
162
	mmiowb();
163

164
	val |= g4x_infoframe_enable(frame);
165
	val &= ~VIDEO_DIP_FREQ_MASK;
166
	val |= VIDEO_DIP_FREQ_VSYNC;
167

168
	I915_WRITE(VIDEO_DIP_CTL, val);
169
	POSTING_READ(VIDEO_DIP_CTL);
170 171
}

172 173 174 175 176 177
static void ibx_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
178
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
179 180 181 182
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(reg);

183 184
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

185
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
186
	val |= g4x_infoframe_index(frame);
187

188
	val &= ~g4x_infoframe_enable(frame);
189 190 191

	I915_WRITE(reg, val);

192
	mmiowb();
193 194 195 196
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
197 198 199
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
200
	mmiowb();
201

202
	val |= g4x_infoframe_enable(frame);
203
	val &= ~VIDEO_DIP_FREQ_MASK;
204
	val |= VIDEO_DIP_FREQ_VSYNC;
205 206

	I915_WRITE(reg, val);
207
	POSTING_READ(reg);
208 209 210 211
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
212
{
213
	uint32_t *data = (uint32_t *)frame;
214 215
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
216
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
217
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
218
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
219
	u32 val = I915_READ(reg);
220

221 222
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

223
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
224
	val |= g4x_infoframe_index(frame);
225

226 227
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
228
	if (frame->type != DIP_TYPE_AVI)
229
		val &= ~g4x_infoframe_enable(frame);
230

231
	I915_WRITE(reg, val);
232

233
	mmiowb();
234
	for (i = 0; i < len; i += 4) {
235 236 237
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
238 239 240
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
241
	mmiowb();
242

243
	val |= g4x_infoframe_enable(frame);
244
	val &= ~VIDEO_DIP_FREQ_MASK;
245
	val |= VIDEO_DIP_FREQ_VSYNC;
246

247
	I915_WRITE(reg, val);
248
	POSTING_READ(reg);
249
}
250 251 252 253 254 255 256

static void vlv_write_infoframe(struct drm_encoder *encoder,
				     struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
257
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
258 259
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
260
	u32 val = I915_READ(reg);
261

262 263
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

264
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
265
	val |= g4x_infoframe_index(frame);
266

267
	val &= ~g4x_infoframe_enable(frame);
268

269
	I915_WRITE(reg, val);
270

271
	mmiowb();
272 273 274 275
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
276 277 278
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
279
	mmiowb();
280

281
	val |= g4x_infoframe_enable(frame);
282
	val &= ~VIDEO_DIP_FREQ_MASK;
283
	val |= VIDEO_DIP_FREQ_VSYNC;
284

285
	I915_WRITE(reg, val);
286
	POSTING_READ(reg);
287 288
}

289
static void hsw_write_infoframe(struct drm_encoder *encoder,
290
				struct dip_infoframe *frame)
291
{
292 293 294 295 296 297 298 299
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
	unsigned int i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(ctl_reg);
300

301 302 303 304 305 306
	if (data_reg == 0)
		return;

	val &= ~hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);

307
	mmiowb();
308 309 310 311
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
312 313 314
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
315
	mmiowb();
316

317 318
	val |= hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);
319
	POSTING_READ(ctl_reg);
320 321
}

322 323 324 325 326 327 328 329 330
static void intel_set_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

	intel_dip_infoframe_csum(frame);
	intel_hdmi->write_infoframe(encoder, frame);
}

331
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
332
					 struct drm_display_mode *adjusted_mode)
333
{
334
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
335 336 337 338 339 340
	struct dip_infoframe avi_if = {
		.type = DIP_TYPE_AVI,
		.ver = DIP_VERSION_AVI,
		.len = DIP_LEN_AVI,
	};

P
Paulo Zanoni 已提交
341 342 343
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;

344 345 346 347 348 349 350
	if (intel_hdmi->rgb_quant_range_selectable) {
		if (adjusted_mode->private_flags & INTEL_MODE_LIMITED_COLOR_RANGE)
			avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
		else
			avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
	}

351 352
	avi_if.body.avi.VIC = drm_mode_cea_vic(adjusted_mode);

353
	intel_set_infoframe(encoder, &avi_if);
354 355
}

356
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
357 358 359 360 361 362 363 364 365 366 367 368 369 370
{
	struct dip_infoframe spd_if;

	memset(&spd_if, 0, sizeof(spd_if));
	spd_if.type = DIP_TYPE_SPD;
	spd_if.ver = DIP_VERSION_SPD;
	spd_if.len = DIP_LEN_SPD;
	strcpy(spd_if.body.spd.vn, "Intel");
	strcpy(spd_if.body.spd.pd, "Integrated gfx");
	spd_if.body.spd.sdi = DIP_SPD_PC;

	intel_set_infoframe(encoder, &spd_if);
}

371 372 373
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
374 375 376 377
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
378
	u32 port;
379

380 381
	assert_hdmi_port_disabled(intel_hdmi);

382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
398
		POSTING_READ(reg);
399 400 401
		return;
	}

402 403
	switch (intel_hdmi->sdvox_reg) {
	case SDVOB:
404
		port = VIDEO_DIP_PORT_B;
405 406
		break;
	case SDVOC:
407
		port = VIDEO_DIP_PORT_C;
408 409
		break;
	default:
410
		BUG();
411 412 413
		return;
	}

414 415 416 417
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
418
			POSTING_READ(reg);
419 420 421 422 423
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

424
	val |= VIDEO_DIP_ENABLE;
425
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
426

427
	I915_WRITE(reg, val);
428
	POSTING_READ(reg);
429

430 431 432 433 434 435 436
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
437 438 439 440 441
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
442
	u32 port;
443

444 445
	assert_hdmi_port_disabled(intel_hdmi);

446 447 448 449 450 451 452 453
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
454
		POSTING_READ(reg);
455 456 457
		return;
	}

458 459
	switch (intel_hdmi->sdvox_reg) {
	case HDMIB:
460
		port = VIDEO_DIP_PORT_B;
461 462
		break;
	case HDMIC:
463
		port = VIDEO_DIP_PORT_C;
464 465
		break;
	case HDMID:
466
		port = VIDEO_DIP_PORT_D;
467 468
		break;
	default:
469
		BUG();
470 471 472
		return;
	}

473 474 475 476
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
477
			POSTING_READ(reg);
478 479 480 481 482
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

483
	val |= VIDEO_DIP_ENABLE;
484 485
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
486

487
	I915_WRITE(reg, val);
488
	POSTING_READ(reg);
489

490 491 492 493 494 495 496
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
497 498 499 500 501 502
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

503 504
	assert_hdmi_port_disabled(intel_hdmi);

505 506 507 508 509 510 511 512
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
513
		POSTING_READ(reg);
514 515 516
		return;
	}

517 518
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
519 520
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
521 522

	I915_WRITE(reg, val);
523
	POSTING_READ(reg);
524

525 526 527 528 529 530 531
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
532 533 534 535 536 537
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

538 539
	assert_hdmi_port_disabled(intel_hdmi);

540 541 542 543 544 545 546 547
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
548
		POSTING_READ(reg);
549 550 551
		return;
	}

552
	val |= VIDEO_DIP_ENABLE;
553 554
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
555 556

	I915_WRITE(reg, val);
557
	POSTING_READ(reg);
558

559 560 561 562 563 564 565
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
566 567 568 569
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
570
	u32 val = I915_READ(reg);
571

572 573
	assert_hdmi_port_disabled(intel_hdmi);

574 575
	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
576
		POSTING_READ(reg);
577 578 579
		return;
	}

580 581 582 583
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
584
	POSTING_READ(reg);
585

586 587 588 589
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

590 591 592 593 594 595
static void intel_hdmi_mode_set(struct drm_encoder *encoder,
				struct drm_display_mode *mode,
				struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
596
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
C
Chris Wilson 已提交
597
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
598 599
	u32 sdvox;

600
	sdvox = SDVO_ENCODING_HDMI;
601 602
	if (!HAS_PCH_SPLIT(dev))
		sdvox |= intel_hdmi->color_range;
603 604 605 606
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
607

608 609 610 611 612
	if (intel_crtc->bpp > 24)
		sdvox |= COLOR_FORMAT_12bpc;
	else
		sdvox |= COLOR_FORMAT_8bpc;

613 614 615 616
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
		sdvox |= HDMI_MODE_SELECT;

617
	if (intel_hdmi->has_audio) {
618 619
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
620
		sdvox |= SDVO_AUDIO_ENABLE;
621
		sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
622
		intel_write_eld(encoder, adjusted_mode);
623
	}
624

625 626
	if (HAS_PCH_CPT(dev))
		sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
627
	else if (intel_crtc->pipe == PIPE_B)
628
		sdvox |= SDVO_PIPE_B_SELECT;
629

C
Chris Wilson 已提交
630 631
	I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
	POSTING_READ(intel_hdmi->sdvox_reg);
632

633
	intel_hdmi->set_infoframes(encoder, adjusted_mode);
634 635
}

636 637
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
638
{
639
	struct drm_device *dev = encoder->base.dev;
640
	struct drm_i915_private *dev_priv = dev->dev_private;
641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 tmp;

	tmp = I915_READ(intel_hdmi->sdvox_reg);

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

657
static void intel_enable_hdmi(struct intel_encoder *encoder)
658
{
659
	struct drm_device *dev = encoder->base.dev;
660
	struct drm_i915_private *dev_priv = dev->dev_private;
661
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
662
	u32 temp;
663 664 665 666
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
667

C
Chris Wilson 已提交
668
	temp = I915_READ(intel_hdmi->sdvox_reg);
669

670 671 672
	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
673
		struct drm_crtc *crtc = encoder->base.crtc;
674 675
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

676 677 678
		/* Restore the transcoder select bit. */
		if (pipe == PIPE_B)
			enable_bits |= SDVO_PIPE_B_SELECT;
679 680
	}

681 682 683
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
684
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
685 686
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
687 688
	}

689 690 691 692 693 694 695 696 697 698 699
	temp |= enable_bits;

	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
700
	}
701 702 703 704 705 706 707 708
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;
709
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734

	temp = I915_READ(intel_hdmi->sdvox_reg);

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Again we need to write this twice. */
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
735
	}
736

737 738 739 740 741 742 743 744 745
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
	}

	temp &= ~enable_bits;
746

C
Chris Wilson 已提交
747 748
	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);
749 750 751 752

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
753
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
754 755
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
756
	}
757 758 759 760 761 762 763 764
}

static int intel_hdmi_mode_valid(struct drm_connector *connector,
				 struct drm_display_mode *mode)
{
	if (mode->clock > 165000)
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
765
		return MODE_CLOCK_LOW;
766 767 768 769 770 771 772

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

P
Paulo Zanoni 已提交
773 774 775
bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
			   const struct drm_display_mode *mode,
			   struct drm_display_mode *adjusted_mode)
776
{
777 778
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

779 780 781 782 783 784 785 786 787
	if (intel_hdmi->color_range_auto) {
		/* See CEA-861-E - 5.1 Default Encoding Parameters */
		if (intel_hdmi->has_hdmi_sink &&
		    drm_mode_cea_vic(adjusted_mode) > 1)
			intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
		else
			intel_hdmi->color_range = 0;
	}

788 789 790
	if (intel_hdmi->color_range)
		adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;

791 792 793
	return true;
}

794 795
static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
{
796
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
797 798 799 800
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit;

	switch (intel_hdmi->sdvox_reg) {
801
	case SDVOB:
802 803
		bit = HDMIB_HOTPLUG_LIVE_STATUS;
		break;
804
	case SDVOC:
805 806 807 808 809 810 811 812 813 814
		bit = HDMIC_HOTPLUG_LIVE_STATUS;
		break;
	default:
		bit = 0;
		break;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

815
static enum drm_connector_status
816
intel_hdmi_detect(struct drm_connector *connector, bool force)
817
{
818
	struct drm_device *dev = connector->dev;
819
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
820 821 822
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
823
	struct drm_i915_private *dev_priv = dev->dev_private;
824
	struct edid *edid;
825
	enum drm_connector_status status = connector_status_disconnected;
826

827 828

	if (IS_G4X(dev) && !g4x_hdmi_connected(intel_hdmi))
829
		return status;
830 831 832
	else if (HAS_PCH_SPLIT(dev) &&
		 !ibx_digital_port_connected(dev_priv, intel_dig_port))
		 return status;
833

C
Chris Wilson 已提交
834
	intel_hdmi->has_hdmi_sink = false;
835
	intel_hdmi->has_audio = false;
836
	intel_hdmi->rgb_quant_range_selectable = false;
837
	edid = drm_get_edid(connector,
838 839
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
840

841
	if (edid) {
842
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
843
			status = connector_status_connected;
844 845 846
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
847
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
848 849
			intel_hdmi->rgb_quant_range_selectable =
				drm_rgb_quant_range_selectable(edid);
850 851
		}
		kfree(edid);
852
	}
853

854
	if (status == connector_status_connected) {
855 856 857
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
858
		intel_encoder->type = INTEL_OUTPUT_HDMI;
859 860
	}

861
	return status;
862 863 864 865
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
866
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
867
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
868 869 870 871 872

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

873
	return intel_ddc_get_modes(connector,
874 875
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
876 877
}

878 879 880 881 882 883 884 885 886
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
887 888
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
889 890 891 892 893 894 895 896 897
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

898 899
static int
intel_hdmi_set_property(struct drm_connector *connector,
900 901
			struct drm_property *property,
			uint64_t val)
902 903
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
904 905
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
906
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
907 908
	int ret;

909
	ret = drm_object_property_set_value(&connector->base, property, val);
910 911 912
	if (ret)
		return ret;

913
	if (property == dev_priv->force_audio_property) {
914
		enum hdmi_force_audio i = val;
915 916 917
		bool has_audio;

		if (i == intel_hdmi->force_audio)
918 919
			return 0;

920
		intel_hdmi->force_audio = i;
921

922
		if (i == HDMI_AUDIO_AUTO)
923 924
			has_audio = intel_hdmi_detect_audio(connector);
		else
925
			has_audio = (i == HDMI_AUDIO_ON);
926

927 928
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
929

930
		intel_hdmi->has_audio = has_audio;
931 932 933
		goto done;
	}

934
	if (property == dev_priv->broadcast_rgb_property) {
935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_hdmi->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_hdmi->color_range_auto = false;
			intel_hdmi->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_hdmi->color_range_auto = false;
			intel_hdmi->color_range = SDVO_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
950 951 952
		goto done;
	}

953 954 955
	return -EINVAL;

done:
956 957
	if (intel_dig_port->base.base.crtc)
		intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
958 959 960 961

	return 0;
}

962 963 964 965
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
966
	kfree(connector);
967 968 969 970 971
}

static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
	.mode_fixup = intel_hdmi_mode_fixup,
	.mode_set = intel_hdmi_mode_set,
972
	.disable = intel_encoder_noop,
973 974 975
};

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
976
	.dpms = intel_connector_dpms,
977 978
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
979
	.set_property = intel_hdmi_set_property,
980 981 982 983 984 985
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
986
	.best_encoder = intel_best_encoder,
987 988 989
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
990
	.destroy = intel_encoder_destroy,
991 992
};

993 994 995
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
996
	intel_attach_force_audio_property(connector);
997
	intel_attach_broadcast_rgb_property(connector);
998
	intel_hdmi->color_range_auto = true;
999 1000
}

P
Paulo Zanoni 已提交
1001 1002
void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
			       struct intel_connector *intel_connector)
1003
{
1004 1005 1006 1007
	struct drm_connector *connector = &intel_connector->base;
	struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
1008
	struct drm_i915_private *dev_priv = dev->dev_private;
1009
	enum port port = intel_dig_port->port;
1010

1011
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
1012
			   DRM_MODE_CONNECTOR_HDMIA);
1013 1014
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

1015
	connector->polled = DRM_CONNECTOR_POLL_HPD;
1016
	connector->interlace_allowed = 1;
1017
	connector->doublescan_allowed = 0;
1018

1019 1020
	switch (port) {
	case PORT_B:
1021
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1022
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
1023 1024
		break;
	case PORT_C:
1025 1026
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
1027 1028
		break;
	case PORT_D:
1029 1030
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
1031 1032 1033 1034
		break;
	case PORT_A:
		/* Internal port only for eDP. */
	default:
1035
		BUG();
1036
	}
1037

1038
	if (!HAS_PCH_SPLIT(dev)) {
1039
		intel_hdmi->write_infoframe = g4x_write_infoframe;
1040
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1041 1042
	} else if (IS_VALLEYVIEW(dev)) {
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1043
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1044 1045
	} else if (IS_HASWELL(dev)) {
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1046
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1047 1048
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1049
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1050 1051
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1052
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1053
	}
1054

P
Paulo Zanoni 已提交
1055
	if (HAS_DDI(dev))
1056 1057 1058
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096

	intel_hdmi_add_properties(intel_hdmi, connector);

	intel_connector_attach_encoder(intel_connector, intel_encoder);
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}

void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

	intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
	if (!intel_dig_port)
		return;

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);
P
Paulo Zanoni 已提交
1097 1098 1099 1100 1101
	drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);

	intel_encoder->enable = intel_enable_hdmi;
	intel_encoder->disable = intel_disable_hdmi;
	intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1102

1103 1104 1105
	intel_encoder->type = INTEL_OUTPUT_HDMI;
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	intel_encoder->cloneable = false;
1106

1107
	intel_dig_port->port = port;
1108 1109
	intel_dig_port->hdmi.sdvox_reg = sdvox_reg;
	intel_dig_port->dp.output_reg = 0;
1110

1111
	intel_hdmi_init_connector(intel_dig_port, intel_connector);
1112
}