intel_hdmi.c 28.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38
#include "i915_drv.h"

39 40 41 42 43
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
	return intel_hdmi->base.base.dev;
}

44 45 46
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
47
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
48 49 50 51 52 53 54 55 56
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

	enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;

	WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
	     "HDMI port enabled, expecting disabled\n");
}

57
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
58
{
59
	return container_of(encoder, struct intel_hdmi, base.base);
C
Chris Wilson 已提交
60 61
}

62 63 64 65 66 67
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_hdmi, base);
}

68
void intel_dip_infoframe_csum(struct dip_infoframe *frame)
69
{
70
	uint8_t *data = (uint8_t *)frame;
71 72 73
	uint8_t sum = 0;
	unsigned i;

74 75
	frame->checksum = 0;
	frame->ecc = 0;
76

77
	for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
78 79
		sum += data[i];

80
	frame->checksum = 0x100 - sum;
81 82
}

83
static u32 g4x_infoframe_index(struct dip_infoframe *frame)
84
{
85 86
	switch (frame->type) {
	case DIP_TYPE_AVI:
87
		return VIDEO_DIP_SELECT_AVI;
88
	case DIP_TYPE_SPD:
89
		return VIDEO_DIP_SELECT_SPD;
90 91
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
92
		return 0;
93 94 95
	}
}

96
static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
97 98 99
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
100
		return VIDEO_DIP_ENABLE_AVI;
101
	case DIP_TYPE_SPD:
102
		return VIDEO_DIP_ENABLE_SPD;
103 104
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
105
		return 0;
106 107 108
	}
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134
static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return VIDEO_DIP_ENABLE_AVI_HSW;
	case DIP_TYPE_SPD:
		return VIDEO_DIP_ENABLE_SPD_HSW;
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return HSW_TVIDEO_DIP_AVI_DATA(pipe);
	case DIP_TYPE_SPD:
		return HSW_TVIDEO_DIP_SPD_DATA(pipe);
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

135 136
static void g4x_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
137 138
{
	uint32_t *data = (uint32_t *)frame;
139 140
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
141
	u32 val = I915_READ(VIDEO_DIP_CTL);
142
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
143

144 145
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

146
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
147
	val |= g4x_infoframe_index(frame);
148

149
	val &= ~g4x_infoframe_enable(frame);
150

151
	I915_WRITE(VIDEO_DIP_CTL, val);
152

153
	mmiowb();
154
	for (i = 0; i < len; i += 4) {
155 156 157
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
158 159 160
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
161
	mmiowb();
162

163
	val |= g4x_infoframe_enable(frame);
164
	val &= ~VIDEO_DIP_FREQ_MASK;
165
	val |= VIDEO_DIP_FREQ_VSYNC;
166

167
	I915_WRITE(VIDEO_DIP_CTL, val);
168
	POSTING_READ(VIDEO_DIP_CTL);
169 170
}

171 172 173 174 175 176
static void ibx_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
177
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
178 179 180 181
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(reg);

182 183
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

184
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
185
	val |= g4x_infoframe_index(frame);
186

187
	val &= ~g4x_infoframe_enable(frame);
188 189 190

	I915_WRITE(reg, val);

191
	mmiowb();
192 193 194 195
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
196 197 198
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
199
	mmiowb();
200

201
	val |= g4x_infoframe_enable(frame);
202
	val &= ~VIDEO_DIP_FREQ_MASK;
203
	val |= VIDEO_DIP_FREQ_VSYNC;
204 205

	I915_WRITE(reg, val);
206
	POSTING_READ(reg);
207 208 209 210
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
211
{
212
	uint32_t *data = (uint32_t *)frame;
213 214
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
215
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
216
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
217
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
218
	u32 val = I915_READ(reg);
219

220 221
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

222
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
223
	val |= g4x_infoframe_index(frame);
224

225 226
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
227
	if (frame->type != DIP_TYPE_AVI)
228
		val &= ~g4x_infoframe_enable(frame);
229

230
	I915_WRITE(reg, val);
231

232
	mmiowb();
233
	for (i = 0; i < len; i += 4) {
234 235 236
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
237 238 239
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
240
	mmiowb();
241

242
	val |= g4x_infoframe_enable(frame);
243
	val &= ~VIDEO_DIP_FREQ_MASK;
244
	val |= VIDEO_DIP_FREQ_VSYNC;
245

246
	I915_WRITE(reg, val);
247
	POSTING_READ(reg);
248
}
249 250 251 252 253 254 255

static void vlv_write_infoframe(struct drm_encoder *encoder,
				     struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
256
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
257 258
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
259
	u32 val = I915_READ(reg);
260

261 262
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

263
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
264
	val |= g4x_infoframe_index(frame);
265

266
	val &= ~g4x_infoframe_enable(frame);
267

268
	I915_WRITE(reg, val);
269

270
	mmiowb();
271 272 273 274
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
275 276 277
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
278
	mmiowb();
279

280
	val |= g4x_infoframe_enable(frame);
281
	val &= ~VIDEO_DIP_FREQ_MASK;
282
	val |= VIDEO_DIP_FREQ_VSYNC;
283

284
	I915_WRITE(reg, val);
285
	POSTING_READ(reg);
286 287
}

288
static void hsw_write_infoframe(struct drm_encoder *encoder,
289
				struct dip_infoframe *frame)
290
{
291 292 293 294 295 296 297 298
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
	unsigned int i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(ctl_reg);
299

300 301 302 303 304 305
	if (data_reg == 0)
		return;

	val &= ~hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);

306
	mmiowb();
307 308 309 310
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
311 312 313
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
314
	mmiowb();
315

316 317
	val |= hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);
318
	POSTING_READ(ctl_reg);
319 320
}

321 322 323 324 325 326 327 328 329
static void intel_set_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

	intel_dip_infoframe_csum(frame);
	intel_hdmi->write_infoframe(encoder, frame);
}

330
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
331
					 struct drm_display_mode *adjusted_mode)
332 333 334 335 336 337 338
{
	struct dip_infoframe avi_if = {
		.type = DIP_TYPE_AVI,
		.ver = DIP_VERSION_AVI,
		.len = DIP_LEN_AVI,
	};

P
Paulo Zanoni 已提交
339 340 341
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;

342
	intel_set_infoframe(encoder, &avi_if);
343 344
}

345
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
346 347 348 349 350 351 352 353 354 355 356 357 358 359
{
	struct dip_infoframe spd_if;

	memset(&spd_if, 0, sizeof(spd_if));
	spd_if.type = DIP_TYPE_SPD;
	spd_if.ver = DIP_VERSION_SPD;
	spd_if.len = DIP_LEN_SPD;
	strcpy(spd_if.body.spd.vn, "Intel");
	strcpy(spd_if.body.spd.pd, "Integrated gfx");
	spd_if.body.spd.sdi = DIP_SPD_PC;

	intel_set_infoframe(encoder, &spd_if);
}

360 361 362
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
363 364 365 366
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
367
	u32 port;
368

369 370
	assert_hdmi_port_disabled(intel_hdmi);

371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
387
		POSTING_READ(reg);
388 389 390
		return;
	}

391 392
	switch (intel_hdmi->sdvox_reg) {
	case SDVOB:
393
		port = VIDEO_DIP_PORT_B;
394 395
		break;
	case SDVOC:
396
		port = VIDEO_DIP_PORT_C;
397 398
		break;
	default:
399
		BUG();
400 401 402
		return;
	}

403 404 405 406
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
407
			POSTING_READ(reg);
408 409 410 411 412
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

413
	val |= VIDEO_DIP_ENABLE;
414
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
415

416
	I915_WRITE(reg, val);
417
	POSTING_READ(reg);
418

419 420 421 422 423 424 425
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
426 427 428 429 430
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
431
	u32 port;
432

433 434
	assert_hdmi_port_disabled(intel_hdmi);

435 436 437 438 439 440 441 442
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
443
		POSTING_READ(reg);
444 445 446
		return;
	}

447 448
	switch (intel_hdmi->sdvox_reg) {
	case HDMIB:
449
		port = VIDEO_DIP_PORT_B;
450 451
		break;
	case HDMIC:
452
		port = VIDEO_DIP_PORT_C;
453 454
		break;
	case HDMID:
455
		port = VIDEO_DIP_PORT_D;
456 457
		break;
	default:
458
		BUG();
459 460 461
		return;
	}

462 463 464 465
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
466
			POSTING_READ(reg);
467 468 469 470 471
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

472
	val |= VIDEO_DIP_ENABLE;
473 474
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
475

476
	I915_WRITE(reg, val);
477
	POSTING_READ(reg);
478

479 480 481 482 483 484 485
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
486 487 488 489 490 491
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

492 493
	assert_hdmi_port_disabled(intel_hdmi);

494 495 496 497 498 499 500 501
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
502
		POSTING_READ(reg);
503 504 505
		return;
	}

506 507
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
508 509
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
510 511

	I915_WRITE(reg, val);
512
	POSTING_READ(reg);
513

514 515 516 517 518 519 520
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
521 522 523 524 525 526
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

527 528
	assert_hdmi_port_disabled(intel_hdmi);

529 530 531 532 533 534 535 536
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
537
		POSTING_READ(reg);
538 539 540
		return;
	}

541
	val |= VIDEO_DIP_ENABLE;
542 543
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
544 545

	I915_WRITE(reg, val);
546
	POSTING_READ(reg);
547

548 549 550 551 552 553 554
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
555 556 557 558
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
559
	u32 val = I915_READ(reg);
560

561 562
	assert_hdmi_port_disabled(intel_hdmi);

563 564
	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
565
		POSTING_READ(reg);
566 567 568
		return;
	}

569 570 571 572
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
573
	POSTING_READ(reg);
574

575 576 577 578
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

579 580 581 582 583 584
static void intel_hdmi_mode_set(struct drm_encoder *encoder,
				struct drm_display_mode *mode,
				struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
585
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
C
Chris Wilson 已提交
586
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
587 588
	u32 sdvox;

589
	sdvox = SDVO_ENCODING_HDMI;
590 591
	if (!HAS_PCH_SPLIT(dev))
		sdvox |= intel_hdmi->color_range;
592 593 594 595
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
596

597 598 599 600 601
	if (intel_crtc->bpp > 24)
		sdvox |= COLOR_FORMAT_12bpc;
	else
		sdvox |= COLOR_FORMAT_8bpc;

602 603 604 605
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
		sdvox |= HDMI_MODE_SELECT;

606
	if (intel_hdmi->has_audio) {
607 608
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
609
		sdvox |= SDVO_AUDIO_ENABLE;
610
		sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
611
		intel_write_eld(encoder, adjusted_mode);
612
	}
613

614 615
	if (HAS_PCH_CPT(dev))
		sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
616
	else if (intel_crtc->pipe == PIPE_B)
617
		sdvox |= SDVO_PIPE_B_SELECT;
618

C
Chris Wilson 已提交
619 620
	I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
	POSTING_READ(intel_hdmi->sdvox_reg);
621

622
	intel_hdmi->set_infoframes(encoder, adjusted_mode);
623 624
}

625 626
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
627
{
628
	struct drm_device *dev = encoder->base.dev;
629
	struct drm_i915_private *dev_priv = dev->dev_private;
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 tmp;

	tmp = I915_READ(intel_hdmi->sdvox_reg);

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

646
static void intel_enable_hdmi(struct intel_encoder *encoder)
647
{
648
	struct drm_device *dev = encoder->base.dev;
649
	struct drm_i915_private *dev_priv = dev->dev_private;
650
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
651
	u32 temp;
652 653 654 655
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
656

C
Chris Wilson 已提交
657
	temp = I915_READ(intel_hdmi->sdvox_reg);
658

659 660 661
	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
662
		struct drm_crtc *crtc = encoder->base.crtc;
663 664
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

665 666 667
		/* Restore the transcoder select bit. */
		if (pipe == PIPE_B)
			enable_bits |= SDVO_PIPE_B_SELECT;
668 669
	}

670 671 672
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
673
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
674 675
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
676 677
	}

678 679 680 681 682 683 684 685 686 687 688
	temp |= enable_bits;

	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
689
	}
690 691 692 693 694 695 696 697
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;
698
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723

	temp = I915_READ(intel_hdmi->sdvox_reg);

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Again we need to write this twice. */
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
724
	}
725

726 727 728 729 730 731 732 733 734
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
	}

	temp &= ~enable_bits;
735

C
Chris Wilson 已提交
736 737
	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);
738 739 740 741

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
742
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
743 744
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
745
	}
746 747 748 749 750 751 752 753
}

static int intel_hdmi_mode_valid(struct drm_connector *connector,
				 struct drm_display_mode *mode)
{
	if (mode->clock > 165000)
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
754
		return MODE_CLOCK_LOW;
755 756 757 758 759 760 761 762

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
763
				  const struct drm_display_mode *mode,
764 765 766 767 768
				  struct drm_display_mode *adjusted_mode)
{
	return true;
}

769 770
static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
{
771
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
772 773 774 775
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit;

	switch (intel_hdmi->sdvox_reg) {
776
	case SDVOB:
777 778
		bit = HDMIB_HOTPLUG_LIVE_STATUS;
		break;
779
	case SDVOC:
780 781 782 783 784 785 786 787 788 789
		bit = HDMIC_HOTPLUG_LIVE_STATUS;
		break;
	default:
		bit = 0;
		break;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

790
static enum drm_connector_status
791
intel_hdmi_detect(struct drm_connector *connector, bool force)
792
{
793
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
794 795
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
796
	enum drm_connector_status status = connector_status_disconnected;
797

798 799 800
	if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
		return status;

C
Chris Wilson 已提交
801
	intel_hdmi->has_hdmi_sink = false;
802
	intel_hdmi->has_audio = false;
803
	edid = drm_get_edid(connector,
804 805
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
806

807
	if (edid) {
808
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
809
			status = connector_status_connected;
810 811 812
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
813
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
814 815
		}
		kfree(edid);
816
	}
817

818
	if (status == connector_status_connected) {
819 820 821
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
822 823
	}

824
	return status;
825 826 827 828
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
829
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
830
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
831 832 833 834 835

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

836
	return intel_ddc_get_modes(connector,
837 838
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
839 840
}

841 842 843 844 845 846 847 848 849
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
850 851
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
852 853 854 855 856 857 858 859 860
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

861 862
static int
intel_hdmi_set_property(struct drm_connector *connector,
863 864
			struct drm_property *property,
			uint64_t val)
865 866
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
867
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
868 869 870 871 872 873
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

874
	if (property == dev_priv->force_audio_property) {
875
		enum hdmi_force_audio i = val;
876 877 878
		bool has_audio;

		if (i == intel_hdmi->force_audio)
879 880
			return 0;

881
		intel_hdmi->force_audio = i;
882

883
		if (i == HDMI_AUDIO_AUTO)
884 885
			has_audio = intel_hdmi_detect_audio(connector);
		else
886
			has_audio = (i == HDMI_AUDIO_ON);
887

888 889
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
890

891
		intel_hdmi->has_audio = has_audio;
892 893 894
		goto done;
	}

895 896 897 898 899 900 901 902
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_hdmi->color_range)
			return 0;

		intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
		goto done;
	}

903 904 905 906 907
	return -EINVAL;

done:
	if (intel_hdmi->base.base.crtc) {
		struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
908 909
		intel_set_mode(crtc, &crtc->mode,
			       crtc->x, crtc->y, crtc->fb);
910 911 912 913 914
	}

	return 0;
}

915 916 917 918
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
919
	kfree(connector);
920 921
}

922 923 924
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
	.mode_fixup = intel_hdmi_mode_fixup,
	.mode_set = intel_ddi_mode_set,
925
	.disable = intel_encoder_noop,
926 927
};

928 929 930
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
	.mode_fixup = intel_hdmi_mode_fixup,
	.mode_set = intel_hdmi_mode_set,
931
	.disable = intel_encoder_noop,
932 933 934
};

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
935
	.dpms = intel_connector_dpms,
936 937
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
938
	.set_property = intel_hdmi_set_property,
939 940 941 942 943 944
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
945
	.best_encoder = intel_best_encoder,
946 947 948
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
949
	.destroy = intel_encoder_destroy,
950 951
};

952 953 954
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
955
	intel_attach_force_audio_property(connector);
956
	intel_attach_broadcast_rgb_property(connector);
957 958
}

959
void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
960 961 962
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
963
	struct intel_encoder *intel_encoder;
964
	struct intel_connector *intel_connector;
C
Chris Wilson 已提交
965
	struct intel_hdmi *intel_hdmi;
966

C
Chris Wilson 已提交
967 968
	intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
	if (!intel_hdmi)
969
		return;
970 971 972

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
973
		kfree(intel_hdmi);
974 975 976
		return;
	}

C
Chris Wilson 已提交
977
	intel_encoder = &intel_hdmi->base;
978 979 980
	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

981
	connector = &intel_connector->base;
982
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
983
			   DRM_MODE_CONNECTOR_HDMIA);
984 985
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

986
	intel_encoder->type = INTEL_OUTPUT_HDMI;
987

988
	connector->polled = DRM_CONNECTOR_POLL_HPD;
989
	connector->interlace_allowed = 1;
990
	connector->doublescan_allowed = 0;
J
Jesse Barnes 已提交
991
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
992

993 994
	intel_encoder->cloneable = false;

995 996 997
	intel_hdmi->ddi_port = port;
	switch (port) {
	case PORT_B:
998
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
999
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
1000 1001
		break;
	case PORT_C:
1002 1003
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
1004 1005
		break;
	case PORT_D:
1006 1007
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
1008 1009 1010 1011
		break;
	case PORT_A:
		/* Internal port only for eDP. */
	default:
1012
		BUG();
1013
	}
1014

C
Chris Wilson 已提交
1015
	intel_hdmi->sdvox_reg = sdvox_reg;
1016

1017
	if (!HAS_PCH_SPLIT(dev)) {
1018
		intel_hdmi->write_infoframe = g4x_write_infoframe;
1019
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1020 1021
	} else if (IS_VALLEYVIEW(dev)) {
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1022
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1023 1024
	} else if (IS_HASWELL(dev)) {
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1025
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1026 1027
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1028
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1029 1030
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1031
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1032
	}
1033

1034
	if (IS_HASWELL(dev)) {
1035
		intel_encoder->pre_enable = intel_ddi_pre_enable;
1036 1037
		intel_encoder->enable = intel_enable_ddi;
		intel_encoder->disable = intel_disable_ddi;
1038
		intel_encoder->post_disable = intel_ddi_post_disable;
1039
		intel_encoder->get_hw_state = intel_ddi_get_hw_state;
1040 1041 1042 1043 1044
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_hdmi_helper_funcs_hsw);
	} else {
		intel_encoder->enable = intel_enable_hdmi;
		intel_encoder->disable = intel_disable_hdmi;
1045
		intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1046 1047 1048
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_hdmi_helper_funcs);
	}
1049
	intel_connector->get_hw_state = intel_connector_get_hw_state;
1050

1051

1052 1053
	intel_hdmi_add_properties(intel_hdmi, connector);

1054
	intel_connector_attach_encoder(intel_connector, intel_encoder);
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}