intel_hdmi.c 29.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38
#include "i915_drv.h"

39 40
static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
{
41
	return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
42 43
}

44 45 46
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
47
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
48 49 50 51 52 53 54 55 56
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

	enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;

	WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
	     "HDMI port enabled, expecting disabled\n");
}

57
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
58
{
59 60 61
	struct intel_digital_port *intel_dig_port =
		container_of(encoder, struct intel_digital_port, base.base);
	return &intel_dig_port->hdmi;
C
Chris Wilson 已提交
62 63
}

64 65
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
66
	return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
67 68
}

69
void intel_dip_infoframe_csum(struct dip_infoframe *frame)
70
{
71
	uint8_t *data = (uint8_t *)frame;
72 73 74
	uint8_t sum = 0;
	unsigned i;

75 76
	frame->checksum = 0;
	frame->ecc = 0;
77

78
	for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
79 80
		sum += data[i];

81
	frame->checksum = 0x100 - sum;
82 83
}

84
static u32 g4x_infoframe_index(struct dip_infoframe *frame)
85
{
86 87
	switch (frame->type) {
	case DIP_TYPE_AVI:
88
		return VIDEO_DIP_SELECT_AVI;
89
	case DIP_TYPE_SPD:
90
		return VIDEO_DIP_SELECT_SPD;
91 92
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
93
		return 0;
94 95 96
	}
}

97
static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
98 99 100
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
101
		return VIDEO_DIP_ENABLE_AVI;
102
	case DIP_TYPE_SPD:
103
		return VIDEO_DIP_ENABLE_SPD;
104 105
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
106
		return 0;
107 108 109
	}
}

110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135
static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return VIDEO_DIP_ENABLE_AVI_HSW;
	case DIP_TYPE_SPD:
		return VIDEO_DIP_ENABLE_SPD_HSW;
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return HSW_TVIDEO_DIP_AVI_DATA(pipe);
	case DIP_TYPE_SPD:
		return HSW_TVIDEO_DIP_SPD_DATA(pipe);
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

136 137
static void g4x_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
138 139
{
	uint32_t *data = (uint32_t *)frame;
140 141
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
142
	u32 val = I915_READ(VIDEO_DIP_CTL);
143
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
144

145 146
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

147
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
148
	val |= g4x_infoframe_index(frame);
149

150
	val &= ~g4x_infoframe_enable(frame);
151

152
	I915_WRITE(VIDEO_DIP_CTL, val);
153

154
	mmiowb();
155
	for (i = 0; i < len; i += 4) {
156 157 158
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
159 160 161
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
162
	mmiowb();
163

164
	val |= g4x_infoframe_enable(frame);
165
	val &= ~VIDEO_DIP_FREQ_MASK;
166
	val |= VIDEO_DIP_FREQ_VSYNC;
167

168
	I915_WRITE(VIDEO_DIP_CTL, val);
169
	POSTING_READ(VIDEO_DIP_CTL);
170 171
}

172 173 174 175 176 177
static void ibx_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
178
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
179 180 181 182
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(reg);

183 184
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

185
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
186
	val |= g4x_infoframe_index(frame);
187

188
	val &= ~g4x_infoframe_enable(frame);
189 190 191

	I915_WRITE(reg, val);

192
	mmiowb();
193 194 195 196
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
197 198 199
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
200
	mmiowb();
201

202
	val |= g4x_infoframe_enable(frame);
203
	val &= ~VIDEO_DIP_FREQ_MASK;
204
	val |= VIDEO_DIP_FREQ_VSYNC;
205 206

	I915_WRITE(reg, val);
207
	POSTING_READ(reg);
208 209 210 211
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
212
{
213
	uint32_t *data = (uint32_t *)frame;
214 215
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
216
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
217
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
218
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
219
	u32 val = I915_READ(reg);
220

221 222
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

223
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
224
	val |= g4x_infoframe_index(frame);
225

226 227
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
228
	if (frame->type != DIP_TYPE_AVI)
229
		val &= ~g4x_infoframe_enable(frame);
230

231
	I915_WRITE(reg, val);
232

233
	mmiowb();
234
	for (i = 0; i < len; i += 4) {
235 236 237
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
238 239 240
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
241
	mmiowb();
242

243
	val |= g4x_infoframe_enable(frame);
244
	val &= ~VIDEO_DIP_FREQ_MASK;
245
	val |= VIDEO_DIP_FREQ_VSYNC;
246

247
	I915_WRITE(reg, val);
248
	POSTING_READ(reg);
249
}
250 251 252 253 254 255 256

static void vlv_write_infoframe(struct drm_encoder *encoder,
				     struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
257
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
258 259
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
260
	u32 val = I915_READ(reg);
261

262 263
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

264
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
265
	val |= g4x_infoframe_index(frame);
266

267
	val &= ~g4x_infoframe_enable(frame);
268

269
	I915_WRITE(reg, val);
270

271
	mmiowb();
272 273 274 275
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
276 277 278
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
279
	mmiowb();
280

281
	val |= g4x_infoframe_enable(frame);
282
	val &= ~VIDEO_DIP_FREQ_MASK;
283
	val |= VIDEO_DIP_FREQ_VSYNC;
284

285
	I915_WRITE(reg, val);
286
	POSTING_READ(reg);
287 288
}

289
static void hsw_write_infoframe(struct drm_encoder *encoder,
290
				struct dip_infoframe *frame)
291
{
292 293 294 295 296 297 298 299
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
	unsigned int i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(ctl_reg);
300

301 302 303 304 305 306
	if (data_reg == 0)
		return;

	val &= ~hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);

307
	mmiowb();
308 309 310 311
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
312 313 314
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
315
	mmiowb();
316

317 318
	val |= hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);
319
	POSTING_READ(ctl_reg);
320 321
}

322 323 324 325 326 327 328 329 330
static void intel_set_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

	intel_dip_infoframe_csum(frame);
	intel_hdmi->write_infoframe(encoder, frame);
}

331
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
332
					 struct drm_display_mode *adjusted_mode)
333 334 335 336 337 338 339
{
	struct dip_infoframe avi_if = {
		.type = DIP_TYPE_AVI,
		.ver = DIP_VERSION_AVI,
		.len = DIP_LEN_AVI,
	};

P
Paulo Zanoni 已提交
340 341 342
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;

343
	intel_set_infoframe(encoder, &avi_if);
344 345
}

346
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
347 348 349 350 351 352 353 354 355 356 357 358 359 360
{
	struct dip_infoframe spd_if;

	memset(&spd_if, 0, sizeof(spd_if));
	spd_if.type = DIP_TYPE_SPD;
	spd_if.ver = DIP_VERSION_SPD;
	spd_if.len = DIP_LEN_SPD;
	strcpy(spd_if.body.spd.vn, "Intel");
	strcpy(spd_if.body.spd.pd, "Integrated gfx");
	spd_if.body.spd.sdi = DIP_SPD_PC;

	intel_set_infoframe(encoder, &spd_if);
}

361 362 363
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
364 365 366 367
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
368
	u32 port;
369

370 371
	assert_hdmi_port_disabled(intel_hdmi);

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
388
		POSTING_READ(reg);
389 390 391
		return;
	}

392 393
	switch (intel_hdmi->sdvox_reg) {
	case SDVOB:
394
		port = VIDEO_DIP_PORT_B;
395 396
		break;
	case SDVOC:
397
		port = VIDEO_DIP_PORT_C;
398 399
		break;
	default:
400
		BUG();
401 402 403
		return;
	}

404 405 406 407
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
408
			POSTING_READ(reg);
409 410 411 412 413
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

414
	val |= VIDEO_DIP_ENABLE;
415
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
416

417
	I915_WRITE(reg, val);
418
	POSTING_READ(reg);
419

420 421 422 423 424 425 426
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
427 428 429 430 431
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
432
	u32 port;
433

434 435
	assert_hdmi_port_disabled(intel_hdmi);

436 437 438 439 440 441 442 443
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
444
		POSTING_READ(reg);
445 446 447
		return;
	}

448 449
	switch (intel_hdmi->sdvox_reg) {
	case HDMIB:
450
		port = VIDEO_DIP_PORT_B;
451 452
		break;
	case HDMIC:
453
		port = VIDEO_DIP_PORT_C;
454 455
		break;
	case HDMID:
456
		port = VIDEO_DIP_PORT_D;
457 458
		break;
	default:
459
		BUG();
460 461 462
		return;
	}

463 464 465 466
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
467
			POSTING_READ(reg);
468 469 470 471 472
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

473
	val |= VIDEO_DIP_ENABLE;
474 475
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
476

477
	I915_WRITE(reg, val);
478
	POSTING_READ(reg);
479

480 481 482 483 484 485 486
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
487 488 489 490 491 492
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

493 494
	assert_hdmi_port_disabled(intel_hdmi);

495 496 497 498 499 500 501 502
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
503
		POSTING_READ(reg);
504 505 506
		return;
	}

507 508
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
509 510
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
511 512

	I915_WRITE(reg, val);
513
	POSTING_READ(reg);
514

515 516 517 518 519 520 521
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
522 523 524 525 526 527
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

528 529
	assert_hdmi_port_disabled(intel_hdmi);

530 531 532 533 534 535 536 537
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
538
		POSTING_READ(reg);
539 540 541
		return;
	}

542
	val |= VIDEO_DIP_ENABLE;
543 544
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
545 546

	I915_WRITE(reg, val);
547
	POSTING_READ(reg);
548

549 550 551 552 553 554 555
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
556 557 558 559
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
560
	u32 val = I915_READ(reg);
561

562 563
	assert_hdmi_port_disabled(intel_hdmi);

564 565
	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
566
		POSTING_READ(reg);
567 568 569
		return;
	}

570 571 572 573
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
574
	POSTING_READ(reg);
575

576 577 578 579
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

580 581 582 583 584 585
static void intel_hdmi_mode_set(struct drm_encoder *encoder,
				struct drm_display_mode *mode,
				struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
586
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
C
Chris Wilson 已提交
587
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
588 589
	u32 sdvox;

590
	sdvox = SDVO_ENCODING_HDMI;
591 592
	if (!HAS_PCH_SPLIT(dev))
		sdvox |= intel_hdmi->color_range;
593 594 595 596
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
597

598 599 600 601 602
	if (intel_crtc->bpp > 24)
		sdvox |= COLOR_FORMAT_12bpc;
	else
		sdvox |= COLOR_FORMAT_8bpc;

603 604 605 606
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
		sdvox |= HDMI_MODE_SELECT;

607
	if (intel_hdmi->has_audio) {
608 609
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
610
		sdvox |= SDVO_AUDIO_ENABLE;
611
		sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
612
		intel_write_eld(encoder, adjusted_mode);
613
	}
614

615 616
	if (HAS_PCH_CPT(dev))
		sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
617
	else if (intel_crtc->pipe == PIPE_B)
618
		sdvox |= SDVO_PIPE_B_SELECT;
619

C
Chris Wilson 已提交
620 621
	I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
	POSTING_READ(intel_hdmi->sdvox_reg);
622

623
	intel_hdmi->set_infoframes(encoder, adjusted_mode);
624 625
}

626 627
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
628
{
629
	struct drm_device *dev = encoder->base.dev;
630
	struct drm_i915_private *dev_priv = dev->dev_private;
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 tmp;

	tmp = I915_READ(intel_hdmi->sdvox_reg);

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

647
static void intel_enable_hdmi(struct intel_encoder *encoder)
648
{
649
	struct drm_device *dev = encoder->base.dev;
650
	struct drm_i915_private *dev_priv = dev->dev_private;
651
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
652
	u32 temp;
653 654 655 656
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
657

C
Chris Wilson 已提交
658
	temp = I915_READ(intel_hdmi->sdvox_reg);
659

660 661 662
	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
663
		struct drm_crtc *crtc = encoder->base.crtc;
664 665
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

666 667 668
		/* Restore the transcoder select bit. */
		if (pipe == PIPE_B)
			enable_bits |= SDVO_PIPE_B_SELECT;
669 670
	}

671 672 673
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
674
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
675 676
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
677 678
	}

679 680 681 682 683 684 685 686 687 688 689
	temp |= enable_bits;

	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
690
	}
691 692 693 694 695 696 697 698
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;
699
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724

	temp = I915_READ(intel_hdmi->sdvox_reg);

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Again we need to write this twice. */
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
725
	}
726

727 728 729 730 731 732 733 734 735
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
	}

	temp &= ~enable_bits;
736

C
Chris Wilson 已提交
737 738
	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);
739 740 741 742

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
743
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
744 745
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
746
	}
747 748 749 750 751 752 753 754
}

static int intel_hdmi_mode_valid(struct drm_connector *connector,
				 struct drm_display_mode *mode)
{
	if (mode->clock > 165000)
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
755
		return MODE_CLOCK_LOW;
756 757 758 759 760 761 762 763

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
764
				  const struct drm_display_mode *mode,
765 766 767 768 769
				  struct drm_display_mode *adjusted_mode)
{
	return true;
}

770 771
static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
{
772
	struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
773 774 775 776
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit;

	switch (intel_hdmi->sdvox_reg) {
777
	case SDVOB:
778 779
		bit = HDMIB_HOTPLUG_LIVE_STATUS;
		break;
780
	case SDVOC:
781 782 783 784 785 786 787 788 789 790
		bit = HDMIC_HOTPLUG_LIVE_STATUS;
		break;
	default:
		bit = 0;
		break;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

791
static enum drm_connector_status
792
intel_hdmi_detect(struct drm_connector *connector, bool force)
793
{
794
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
795 796
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
797
	enum drm_connector_status status = connector_status_disconnected;
798

799 800 801
	if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
		return status;

C
Chris Wilson 已提交
802
	intel_hdmi->has_hdmi_sink = false;
803
	intel_hdmi->has_audio = false;
804
	edid = drm_get_edid(connector,
805 806
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
807

808
	if (edid) {
809
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
810
			status = connector_status_connected;
811 812 813
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
814
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
815 816
		}
		kfree(edid);
817
	}
818

819
	if (status == connector_status_connected) {
820 821 822
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
823 824
	}

825
	return status;
826 827 828 829
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
830
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
831
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
832 833 834 835 836

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

837
	return intel_ddc_get_modes(connector,
838 839
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
840 841
}

842 843 844 845 846 847 848 849 850
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
851 852
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
853 854 855 856 857 858 859 860 861
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

862 863
static int
intel_hdmi_set_property(struct drm_connector *connector,
864 865
			struct drm_property *property,
			uint64_t val)
866 867
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
868 869
	struct intel_digital_port *intel_dig_port =
		hdmi_to_dig_port(intel_hdmi);
870
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
871 872 873 874 875 876
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

877
	if (property == dev_priv->force_audio_property) {
878
		enum hdmi_force_audio i = val;
879 880 881
		bool has_audio;

		if (i == intel_hdmi->force_audio)
882 883
			return 0;

884
		intel_hdmi->force_audio = i;
885

886
		if (i == HDMI_AUDIO_AUTO)
887 888
			has_audio = intel_hdmi_detect_audio(connector);
		else
889
			has_audio = (i == HDMI_AUDIO_ON);
890

891 892
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
893

894
		intel_hdmi->has_audio = has_audio;
895 896 897
		goto done;
	}

898 899 900 901 902 903 904 905
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_hdmi->color_range)
			return 0;

		intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
		goto done;
	}

906 907 908
	return -EINVAL;

done:
909 910
	if (intel_dig_port->base.base.crtc) {
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
911 912
		intel_set_mode(crtc, &crtc->mode,
			       crtc->x, crtc->y, crtc->fb);
913 914 915 916 917
	}

	return 0;
}

918 919 920 921
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
922
	kfree(connector);
923 924
}

925 926 927
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
	.mode_fixup = intel_hdmi_mode_fixup,
	.mode_set = intel_ddi_mode_set,
928
	.disable = intel_encoder_noop,
929 930
};

931 932 933
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
	.mode_fixup = intel_hdmi_mode_fixup,
	.mode_set = intel_hdmi_mode_set,
934
	.disable = intel_encoder_noop,
935 936 937
};

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
938
	.dpms = intel_connector_dpms,
939 940
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
941
	.set_property = intel_hdmi_set_property,
942 943 944 945 946 947
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
948
	.best_encoder = intel_best_encoder,
949 950 951
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
952
	.destroy = intel_encoder_destroy,
953 954
};

955 956 957
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
958
	intel_attach_force_audio_property(connector);
959
	intel_attach_broadcast_rgb_property(connector);
960 961
}

962
void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
963 964 965
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
966
	struct intel_encoder *intel_encoder;
967
	struct intel_connector *intel_connector;
968
	struct intel_digital_port *intel_dig_port;
C
Chris Wilson 已提交
969
	struct intel_hdmi *intel_hdmi;
970

971 972
	intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
	if (!intel_dig_port)
973
		return;
974 975 976

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
977
		kfree(intel_dig_port);
978 979 980
		return;
	}

981 982
	intel_hdmi = &intel_dig_port->hdmi;
	intel_encoder = &intel_dig_port->base;
983 984 985
	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

986
	connector = &intel_connector->base;
987
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
988
			   DRM_MODE_CONNECTOR_HDMIA);
989 990
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

991
	intel_encoder->type = INTEL_OUTPUT_HDMI;
992

993
	connector->polled = DRM_CONNECTOR_POLL_HPD;
994
	connector->interlace_allowed = 1;
995
	connector->doublescan_allowed = 0;
J
Jesse Barnes 已提交
996
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
997

998 999
	intel_encoder->cloneable = false;

1000 1001 1002
	intel_hdmi->ddi_port = port;
	switch (port) {
	case PORT_B:
1003
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
1004
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
1005 1006
		break;
	case PORT_C:
1007 1008
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
1009 1010
		break;
	case PORT_D:
1011 1012
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
1013 1014 1015 1016
		break;
	case PORT_A:
		/* Internal port only for eDP. */
	default:
1017
		BUG();
1018
	}
1019

C
Chris Wilson 已提交
1020
	intel_hdmi->sdvox_reg = sdvox_reg;
1021

1022
	if (!HAS_PCH_SPLIT(dev)) {
1023
		intel_hdmi->write_infoframe = g4x_write_infoframe;
1024
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1025 1026
	} else if (IS_VALLEYVIEW(dev)) {
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1027
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1028 1029
	} else if (IS_HASWELL(dev)) {
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1030
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1031 1032
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1033
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1034 1035
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1036
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1037
	}
1038

1039
	if (IS_HASWELL(dev)) {
1040
		intel_encoder->pre_enable = intel_ddi_pre_enable;
1041 1042
		intel_encoder->enable = intel_enable_ddi;
		intel_encoder->disable = intel_disable_ddi;
1043
		intel_encoder->post_disable = intel_ddi_post_disable;
1044
		intel_encoder->get_hw_state = intel_ddi_get_hw_state;
1045 1046 1047 1048 1049
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_hdmi_helper_funcs_hsw);
	} else {
		intel_encoder->enable = intel_enable_hdmi;
		intel_encoder->disable = intel_disable_hdmi;
1050
		intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1051 1052 1053
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_hdmi_helper_funcs);
	}
1054
	intel_connector->get_hw_state = intel_connector_get_hw_state;
1055

1056

1057 1058
	intel_hdmi_add_properties(intel_hdmi, connector);

1059
	intel_connector_attach_encoder(intel_connector, intel_encoder);
1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}