intel_hdmi.c 28.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright 2006 Dave Airlie <airlied@linux.ie>
 * Copyright © 2006-2009 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 *
 * Authors:
 *	Eric Anholt <eric@anholt.net>
 *	Jesse Barnes <jesse.barnes@intel.com>
 */

#include <linux/i2c.h>
30
#include <linux/slab.h>
31
#include <linux/delay.h>
32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38
#include "i915_drv.h"

39 40 41 42 43 44 45 46 47 48 49 50 51
static void
assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
{
	struct drm_device *dev = intel_hdmi->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t enabled_bits;

	enabled_bits = IS_HASWELL(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;

	WARN(I915_READ(intel_hdmi->sdvox_reg) & enabled_bits,
	     "HDMI port enabled, expecting disabled\n");
}

52
struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
C
Chris Wilson 已提交
53
{
54
	return container_of(encoder, struct intel_hdmi, base.base);
C
Chris Wilson 已提交
55 56
}

57 58 59 60 61 62
static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_hdmi, base);
}

63
void intel_dip_infoframe_csum(struct dip_infoframe *frame)
64
{
65
	uint8_t *data = (uint8_t *)frame;
66 67 68
	uint8_t sum = 0;
	unsigned i;

69 70
	frame->checksum = 0;
	frame->ecc = 0;
71

72
	for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
73 74
		sum += data[i];

75
	frame->checksum = 0x100 - sum;
76 77
}

78
static u32 g4x_infoframe_index(struct dip_infoframe *frame)
79
{
80 81
	switch (frame->type) {
	case DIP_TYPE_AVI:
82
		return VIDEO_DIP_SELECT_AVI;
83
	case DIP_TYPE_SPD:
84
		return VIDEO_DIP_SELECT_SPD;
85 86
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
87
		return 0;
88 89 90
	}
}

91
static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
92 93 94
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
95
		return VIDEO_DIP_ENABLE_AVI;
96
	case DIP_TYPE_SPD:
97
		return VIDEO_DIP_ENABLE_SPD;
98 99
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
100
		return 0;
101 102 103
	}
}

104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129
static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return VIDEO_DIP_ENABLE_AVI_HSW;
	case DIP_TYPE_SPD:
		return VIDEO_DIP_ENABLE_SPD_HSW;
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame, enum pipe pipe)
{
	switch (frame->type) {
	case DIP_TYPE_AVI:
		return HSW_TVIDEO_DIP_AVI_DATA(pipe);
	case DIP_TYPE_SPD:
		return HSW_TVIDEO_DIP_SPD_DATA(pipe);
	default:
		DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
		return 0;
	}
}

130 131
static void g4x_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
132 133
{
	uint32_t *data = (uint32_t *)frame;
134 135
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
136
	u32 val = I915_READ(VIDEO_DIP_CTL);
137
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
138

139 140
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

141
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
142
	val |= g4x_infoframe_index(frame);
143

144
	val &= ~g4x_infoframe_enable(frame);
145

146
	I915_WRITE(VIDEO_DIP_CTL, val);
147

148
	mmiowb();
149
	for (i = 0; i < len; i += 4) {
150 151 152
		I915_WRITE(VIDEO_DIP_DATA, *data);
		data++;
	}
153 154 155
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VIDEO_DIP_DATA, 0);
156
	mmiowb();
157

158
	val |= g4x_infoframe_enable(frame);
159
	val &= ~VIDEO_DIP_FREQ_MASK;
160
	val |= VIDEO_DIP_FREQ_VSYNC;
161

162
	I915_WRITE(VIDEO_DIP_CTL, val);
163
	POSTING_READ(VIDEO_DIP_CTL);
164 165
}

166 167 168 169 170 171
static void ibx_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
172
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
173 174 175 176
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(reg);

177 178
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

179
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
180
	val |= g4x_infoframe_index(frame);
181

182
	val &= ~g4x_infoframe_enable(frame);
183 184 185

	I915_WRITE(reg, val);

186
	mmiowb();
187 188 189 190
	for (i = 0; i < len; i += 4) {
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
191 192 193
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
194
	mmiowb();
195

196
	val |= g4x_infoframe_enable(frame);
197
	val &= ~VIDEO_DIP_FREQ_MASK;
198
	val |= VIDEO_DIP_FREQ_VSYNC;
199 200

	I915_WRITE(reg, val);
201
	POSTING_READ(reg);
202 203 204 205
}

static void cpt_write_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
206
{
207
	uint32_t *data = (uint32_t *)frame;
208 209
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
210
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
211
	int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
212
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
213
	u32 val = I915_READ(reg);
214

215 216
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

217
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
218
	val |= g4x_infoframe_index(frame);
219

220 221
	/* The DIP control register spec says that we need to update the AVI
	 * infoframe without clearing its enable bit */
222
	if (frame->type != DIP_TYPE_AVI)
223
		val &= ~g4x_infoframe_enable(frame);
224

225
	I915_WRITE(reg, val);
226

227
	mmiowb();
228
	for (i = 0; i < len; i += 4) {
229 230 231
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
232 233 234
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
235
	mmiowb();
236

237
	val |= g4x_infoframe_enable(frame);
238
	val &= ~VIDEO_DIP_FREQ_MASK;
239
	val |= VIDEO_DIP_FREQ_VSYNC;
240

241
	I915_WRITE(reg, val);
242
	POSTING_READ(reg);
243
}
244 245 246 247 248 249 250

static void vlv_write_infoframe(struct drm_encoder *encoder,
				     struct dip_infoframe *frame)
{
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
251
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
252 253
	int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	unsigned i, len = DIP_HEADER_SIZE + frame->len;
254
	u32 val = I915_READ(reg);
255

256 257
	WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");

258
	val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
259
	val |= g4x_infoframe_index(frame);
260

261
	val &= ~g4x_infoframe_enable(frame);
262

263
	I915_WRITE(reg, val);
264

265
	mmiowb();
266 267 268 269
	for (i = 0; i < len; i += 4) {
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
		data++;
	}
270 271 272
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
273
	mmiowb();
274

275
	val |= g4x_infoframe_enable(frame);
276
	val &= ~VIDEO_DIP_FREQ_MASK;
277
	val |= VIDEO_DIP_FREQ_VSYNC;
278

279
	I915_WRITE(reg, val);
280
	POSTING_READ(reg);
281 282
}

283
static void hsw_write_infoframe(struct drm_encoder *encoder,
284
				struct dip_infoframe *frame)
285
{
286 287 288 289 290 291 292 293
	uint32_t *data = (uint32_t *)frame;
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->pipe);
	unsigned int i, len = DIP_HEADER_SIZE + frame->len;
	u32 val = I915_READ(ctl_reg);
294

295 296 297 298 299 300
	if (data_reg == 0)
		return;

	val &= ~hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);

301
	mmiowb();
302 303 304 305
	for (i = 0; i < len; i += 4) {
		I915_WRITE(data_reg + i, *data);
		data++;
	}
306 307 308
	/* Write every possible data byte to force correct ECC calculation. */
	for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
		I915_WRITE(data_reg + i, 0);
309
	mmiowb();
310

311 312
	val |= hsw_infoframe_enable(frame);
	I915_WRITE(ctl_reg, val);
313
	POSTING_READ(ctl_reg);
314 315
}

316 317 318 319 320 321 322 323 324
static void intel_set_infoframe(struct drm_encoder *encoder,
				struct dip_infoframe *frame)
{
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);

	intel_dip_infoframe_csum(frame);
	intel_hdmi->write_infoframe(encoder, frame);
}

325
static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
P
Paulo Zanoni 已提交
326
					 struct drm_display_mode *adjusted_mode)
327 328 329 330 331 332 333
{
	struct dip_infoframe avi_if = {
		.type = DIP_TYPE_AVI,
		.ver = DIP_VERSION_AVI,
		.len = DIP_LEN_AVI,
	};

P
Paulo Zanoni 已提交
334 335 336
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
		avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;

337
	intel_set_infoframe(encoder, &avi_if);
338 339
}

340
static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
341 342 343 344 345 346 347 348 349 350 351 352 353 354
{
	struct dip_infoframe spd_if;

	memset(&spd_if, 0, sizeof(spd_if));
	spd_if.type = DIP_TYPE_SPD;
	spd_if.ver = DIP_VERSION_SPD;
	spd_if.len = DIP_LEN_SPD;
	strcpy(spd_if.body.spd.vn, "Intel");
	strcpy(spd_if.body.spd.pd, "Integrated gfx");
	spd_if.body.spd.sdi = DIP_SPD_PC;

	intel_set_infoframe(encoder, &spd_if);
}

355 356 357
static void g4x_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
358 359 360 361
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VIDEO_DIP_CTL;
	u32 val = I915_READ(reg);
362
	u32 port;
363

364 365
	assert_hdmi_port_disabled(intel_hdmi);

366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
	/* If the registers were not initialized yet, they might be zeroes,
	 * which means we're selecting the AVI DIP and we're setting its
	 * frequency to once. This seems to really confuse the HW and make
	 * things stop working (the register spec says the AVI always needs to
	 * be sent every VSync). So here we avoid writing to the register more
	 * than we need and also explicitly select the AVI DIP and explicitly
	 * set its frequency to every VSync. Avoiding to write it twice seems to
	 * be enough to solve the problem, but being defensive shouldn't hurt us
	 * either. */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
382
		POSTING_READ(reg);
383 384 385
		return;
	}

386 387
	switch (intel_hdmi->sdvox_reg) {
	case SDVOB:
388
		port = VIDEO_DIP_PORT_B;
389 390
		break;
	case SDVOC:
391
		port = VIDEO_DIP_PORT_C;
392 393
		break;
	default:
394
		BUG();
395 396 397
		return;
	}

398 399 400 401
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
402
			POSTING_READ(reg);
403 404 405 406 407
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

408
	val |= VIDEO_DIP_ENABLE;
409
	val &= ~VIDEO_DIP_ENABLE_VENDOR;
410

411
	I915_WRITE(reg, val);
412
	POSTING_READ(reg);
413

414 415 416 417 418 419 420
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void ibx_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
421 422 423 424 425
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);
426
	u32 port;
427

428 429
	assert_hdmi_port_disabled(intel_hdmi);

430 431 432 433 434 435 436 437
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
438
		POSTING_READ(reg);
439 440 441
		return;
	}

442 443
	switch (intel_hdmi->sdvox_reg) {
	case HDMIB:
444
		port = VIDEO_DIP_PORT_B;
445 446
		break;
	case HDMIC:
447
		port = VIDEO_DIP_PORT_C;
448 449
		break;
	case HDMID:
450
		port = VIDEO_DIP_PORT_D;
451 452
		break;
	default:
453
		BUG();
454 455 456
		return;
	}

457 458 459 460
	if (port != (val & VIDEO_DIP_PORT_MASK)) {
		if (val & VIDEO_DIP_ENABLE) {
			val &= ~VIDEO_DIP_ENABLE;
			I915_WRITE(reg, val);
461
			POSTING_READ(reg);
462 463 464 465 466
		}
		val &= ~VIDEO_DIP_PORT_MASK;
		val |= port;
	}

467
	val |= VIDEO_DIP_ENABLE;
468 469
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
470

471
	I915_WRITE(reg, val);
472
	POSTING_READ(reg);
473

474 475 476 477 478 479 480
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void cpt_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
481 482 483 484 485 486
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

487 488
	assert_hdmi_port_disabled(intel_hdmi);

489 490 491 492 493 494 495 496
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
		I915_WRITE(reg, val);
497
		POSTING_READ(reg);
498 499 500
		return;
	}

501 502
	/* Set both together, unset both together: see the spec. */
	val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
503 504
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
505 506

	I915_WRITE(reg, val);
507
	POSTING_READ(reg);
508

509 510 511 512 513 514 515
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void vlv_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
516 517 518 519 520 521
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
	u32 val = I915_READ(reg);

522 523
	assert_hdmi_port_disabled(intel_hdmi);

524 525 526 527 528 529 530 531
	/* See the big comment in g4x_set_infoframes() */
	val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;

	if (!intel_hdmi->has_hdmi_sink) {
		if (!(val & VIDEO_DIP_ENABLE))
			return;
		val &= ~VIDEO_DIP_ENABLE;
		I915_WRITE(reg, val);
532
		POSTING_READ(reg);
533 534 535
		return;
	}

536
	val |= VIDEO_DIP_ENABLE;
537 538
	val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
		 VIDEO_DIP_ENABLE_GCP);
539 540

	I915_WRITE(reg, val);
541
	POSTING_READ(reg);
542

543 544 545 546 547 548 549
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

static void hsw_set_infoframes(struct drm_encoder *encoder,
			       struct drm_display_mode *adjusted_mode)
{
550 551 552 553
	struct drm_i915_private *dev_priv = encoder->dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
	u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->pipe);
554
	u32 val = I915_READ(reg);
555

556 557
	assert_hdmi_port_disabled(intel_hdmi);

558 559
	if (!intel_hdmi->has_hdmi_sink) {
		I915_WRITE(reg, 0);
560
		POSTING_READ(reg);
561 562 563
		return;
	}

564 565 566 567
	val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
		 VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);

	I915_WRITE(reg, val);
568
	POSTING_READ(reg);
569

570 571 572 573
	intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
	intel_hdmi_set_spd_infoframe(encoder);
}

574 575 576 577 578 579
static void intel_hdmi_mode_set(struct drm_encoder *encoder,
				struct drm_display_mode *mode,
				struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
580
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
C
Chris Wilson 已提交
581
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
582 583
	u32 sdvox;

584
	sdvox = SDVO_ENCODING_HDMI;
585 586
	if (!HAS_PCH_SPLIT(dev))
		sdvox |= intel_hdmi->color_range;
587 588 589 590
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
		sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
		sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
591

592 593 594 595 596
	if (intel_crtc->bpp > 24)
		sdvox |= COLOR_FORMAT_12bpc;
	else
		sdvox |= COLOR_FORMAT_8bpc;

597 598 599 600
	/* Required on CPT */
	if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
		sdvox |= HDMI_MODE_SELECT;

601
	if (intel_hdmi->has_audio) {
602 603
		DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
604
		sdvox |= SDVO_AUDIO_ENABLE;
605
		sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
606
		intel_write_eld(encoder, adjusted_mode);
607
	}
608

609 610
	if (HAS_PCH_CPT(dev))
		sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
611
	else if (intel_crtc->pipe == PIPE_B)
612
		sdvox |= SDVO_PIPE_B_SELECT;
613

C
Chris Wilson 已提交
614 615
	I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
	POSTING_READ(intel_hdmi->sdvox_reg);
616

617
	intel_hdmi->set_infoframes(encoder, adjusted_mode);
618 619
}

620 621
static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
				    enum pipe *pipe)
622
{
623
	struct drm_device *dev = encoder->base.dev;
624
	struct drm_i915_private *dev_priv = dev->dev_private;
625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 tmp;

	tmp = I915_READ(intel_hdmi->sdvox_reg);

	if (!(tmp & SDVO_ENABLE))
		return false;

	if (HAS_PCH_CPT(dev))
		*pipe = PORT_TO_PIPE_CPT(tmp);
	else
		*pipe = PORT_TO_PIPE(tmp);

	return true;
}

641
static void intel_enable_hdmi(struct intel_encoder *encoder)
642
{
643
	struct drm_device *dev = encoder->base.dev;
644
	struct drm_i915_private *dev_priv = dev->dev_private;
645
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
646
	u32 temp;
647 648 649 650
	u32 enable_bits = SDVO_ENABLE;

	if (intel_hdmi->has_audio)
		enable_bits |= SDVO_AUDIO_ENABLE;
651

C
Chris Wilson 已提交
652
	temp = I915_READ(intel_hdmi->sdvox_reg);
653

654 655 656
	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
657
		struct drm_crtc *crtc = encoder->base.crtc;
658 659
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

660 661 662
		/* Restore the transcoder select bit. */
		if (pipe == PIPE_B)
			enable_bits |= SDVO_PIPE_B_SELECT;
663 664
	}

665 666 667
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
668
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
669 670
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
671 672
	}

673 674 675 676 677 678 679 680 681 682 683
	temp |= enable_bits;

	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
684
	}
685 686 687 688 689 690 691 692
}

static void intel_disable_hdmi(struct intel_encoder *encoder)
{
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
	u32 temp;
693
	u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718

	temp = I915_READ(intel_hdmi->sdvox_reg);

	/* HW workaround for IBX, we need to move the port to transcoder A
	 * before disabling it. */
	if (HAS_PCH_IBX(dev)) {
		struct drm_crtc *crtc = encoder->base.crtc;
		int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;

		if (temp & SDVO_PIPE_B_SELECT) {
			temp &= ~SDVO_PIPE_B_SELECT;
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Again we need to write this twice. */
			I915_WRITE(intel_hdmi->sdvox_reg, temp);
			POSTING_READ(intel_hdmi->sdvox_reg);

			/* Transcoder selection bits only update
			 * effectively on vblank. */
			if (crtc)
				intel_wait_for_vblank(dev, pipe);
			else
				msleep(50);
		}
719
	}
720

721 722 723 724 725 726 727 728 729
	/* HW workaround, need to toggle enable bit off and on for 12bpc, but
	 * we do this anyway which shows more stable in testing.
	 */
	if (HAS_PCH_SPLIT(dev)) {
		I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
		POSTING_READ(intel_hdmi->sdvox_reg);
	}

	temp &= ~enable_bits;
730

C
Chris Wilson 已提交
731 732
	I915_WRITE(intel_hdmi->sdvox_reg, temp);
	POSTING_READ(intel_hdmi->sdvox_reg);
733 734 735 736

	/* HW workaround, need to write this twice for issue that may result
	 * in first write getting masked.
	 */
737
	if (HAS_PCH_SPLIT(dev)) {
C
Chris Wilson 已提交
738 739
		I915_WRITE(intel_hdmi->sdvox_reg, temp);
		POSTING_READ(intel_hdmi->sdvox_reg);
740
	}
741 742 743 744 745 746 747 748
}

static int intel_hdmi_mode_valid(struct drm_connector *connector,
				 struct drm_display_mode *mode)
{
	if (mode->clock > 165000)
		return MODE_CLOCK_HIGH;
	if (mode->clock < 20000)
749
		return MODE_CLOCK_LOW;
750 751 752 753 754 755 756 757

	if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
		return MODE_NO_DBLESCAN;

	return MODE_OK;
}

static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
758
				  const struct drm_display_mode *mode,
759 760 761 762 763
				  struct drm_display_mode *adjusted_mode)
{
	return true;
}

764 765 766 767 768 769 770
static bool g4x_hdmi_connected(struct intel_hdmi *intel_hdmi)
{
	struct drm_device *dev = intel_hdmi->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t bit;

	switch (intel_hdmi->sdvox_reg) {
771
	case SDVOB:
772 773
		bit = HDMIB_HOTPLUG_LIVE_STATUS;
		break;
774
	case SDVOC:
775 776 777 778 779 780 781 782 783 784
		bit = HDMIC_HOTPLUG_LIVE_STATUS;
		break;
	default:
		bit = 0;
		break;
	}

	return I915_READ(PORT_HOTPLUG_STAT) & bit;
}

785
static enum drm_connector_status
786
intel_hdmi_detect(struct drm_connector *connector, bool force)
787
{
788
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
789 790
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
791
	enum drm_connector_status status = connector_status_disconnected;
792

793 794 795
	if (IS_G4X(connector->dev) && !g4x_hdmi_connected(intel_hdmi))
		return status;

C
Chris Wilson 已提交
796
	intel_hdmi->has_hdmi_sink = false;
797
	intel_hdmi->has_audio = false;
798
	edid = drm_get_edid(connector,
799 800
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
801

802
	if (edid) {
803
		if (edid->input & DRM_EDID_INPUT_DIGITAL) {
804
			status = connector_status_connected;
805 806 807
			if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
				intel_hdmi->has_hdmi_sink =
						drm_detect_hdmi_monitor(edid);
808
			intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
809 810
		}
		kfree(edid);
811
	}
812

813
	if (status == connector_status_connected) {
814 815 816
		if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
			intel_hdmi->has_audio =
				(intel_hdmi->force_audio == HDMI_AUDIO_ON);
817 818
	}

819
	return status;
820 821 822 823
}

static int intel_hdmi_get_modes(struct drm_connector *connector)
{
824
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
825
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
826 827 828 829 830

	/* We should parse the EDID data and find out if it's an HDMI sink so
	 * we can send audio to it.
	 */

831
	return intel_ddc_get_modes(connector,
832 833
				   intel_gmbus_get_adapter(dev_priv,
							   intel_hdmi->ddc_bus));
834 835
}

836 837 838 839 840 841 842 843 844
static bool
intel_hdmi_detect_audio(struct drm_connector *connector)
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
	struct edid *edid;
	bool has_audio = false;

	edid = drm_get_edid(connector,
845 846
			    intel_gmbus_get_adapter(dev_priv,
						    intel_hdmi->ddc_bus));
847 848 849 850 851 852 853 854 855
	if (edid) {
		if (edid->input & DRM_EDID_INPUT_DIGITAL)
			has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

	return has_audio;
}

856 857
static int
intel_hdmi_set_property(struct drm_connector *connector,
858 859
			struct drm_property *property,
			uint64_t val)
860 861
{
	struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
862
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
863 864 865 866 867 868
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

869
	if (property == dev_priv->force_audio_property) {
870
		enum hdmi_force_audio i = val;
871 872 873
		bool has_audio;

		if (i == intel_hdmi->force_audio)
874 875
			return 0;

876
		intel_hdmi->force_audio = i;
877

878
		if (i == HDMI_AUDIO_AUTO)
879 880
			has_audio = intel_hdmi_detect_audio(connector);
		else
881
			has_audio = (i == HDMI_AUDIO_ON);
882

883 884
		if (i == HDMI_AUDIO_OFF_DVI)
			intel_hdmi->has_hdmi_sink = 0;
885

886
		intel_hdmi->has_audio = has_audio;
887 888 889
		goto done;
	}

890 891 892 893 894 895 896 897
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_hdmi->color_range)
			return 0;

		intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
		goto done;
	}

898 899 900 901 902
	return -EINVAL;

done:
	if (intel_hdmi->base.base.crtc) {
		struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
903 904
		intel_set_mode(crtc, &crtc->mode,
			       crtc->x, crtc->y, crtc->fb);
905 906 907 908 909
	}

	return 0;
}

910 911 912 913
static void intel_hdmi_destroy(struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
914
	kfree(connector);
915 916
}

917 918 919
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs_hsw = {
	.mode_fixup = intel_hdmi_mode_fixup,
	.mode_set = intel_ddi_mode_set,
920
	.disable = intel_encoder_noop,
921 922
};

923 924 925
static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
	.mode_fixup = intel_hdmi_mode_fixup,
	.mode_set = intel_hdmi_mode_set,
926
	.disable = intel_encoder_noop,
927 928 929
};

static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
930
	.dpms = intel_connector_dpms,
931 932
	.detect = intel_hdmi_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
933
	.set_property = intel_hdmi_set_property,
934 935 936 937 938 939
	.destroy = intel_hdmi_destroy,
};

static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
	.get_modes = intel_hdmi_get_modes,
	.mode_valid = intel_hdmi_mode_valid,
940
	.best_encoder = intel_best_encoder,
941 942 943
};

static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
C
Chris Wilson 已提交
944
	.destroy = intel_encoder_destroy,
945 946
};

947 948 949
static void
intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
{
950
	intel_attach_force_audio_property(connector);
951
	intel_attach_broadcast_rgb_property(connector);
952 953
}

954
void intel_hdmi_init(struct drm_device *dev, int sdvox_reg, enum port port)
955 956 957
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
958
	struct intel_encoder *intel_encoder;
959
	struct intel_connector *intel_connector;
C
Chris Wilson 已提交
960
	struct intel_hdmi *intel_hdmi;
961

C
Chris Wilson 已提交
962 963
	intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
	if (!intel_hdmi)
964
		return;
965 966 967

	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
968
		kfree(intel_hdmi);
969 970 971
		return;
	}

C
Chris Wilson 已提交
972
	intel_encoder = &intel_hdmi->base;
973 974 975
	drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

976
	connector = &intel_connector->base;
977
	drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
978
			   DRM_MODE_CONNECTOR_HDMIA);
979 980
	drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);

981
	intel_encoder->type = INTEL_OUTPUT_HDMI;
982

983
	connector->polled = DRM_CONNECTOR_POLL_HPD;
984
	connector->interlace_allowed = 1;
985
	connector->doublescan_allowed = 0;
J
Jesse Barnes 已提交
986
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
987

988 989
	intel_encoder->cloneable = false;

990 991 992
	intel_hdmi->ddi_port = port;
	switch (port) {
	case PORT_B:
993
		intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
994
		dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
995 996
		break;
	case PORT_C:
997 998
		intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
		dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
999 1000
		break;
	case PORT_D:
1001 1002
		intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
		dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
1003 1004 1005 1006
		break;
	case PORT_A:
		/* Internal port only for eDP. */
	default:
1007
		BUG();
1008
	}
1009

C
Chris Wilson 已提交
1010
	intel_hdmi->sdvox_reg = sdvox_reg;
1011

1012
	if (!HAS_PCH_SPLIT(dev)) {
1013
		intel_hdmi->write_infoframe = g4x_write_infoframe;
1014
		intel_hdmi->set_infoframes = g4x_set_infoframes;
1015 1016
	} else if (IS_VALLEYVIEW(dev)) {
		intel_hdmi->write_infoframe = vlv_write_infoframe;
1017
		intel_hdmi->set_infoframes = vlv_set_infoframes;
1018 1019
	} else if (IS_HASWELL(dev)) {
		intel_hdmi->write_infoframe = hsw_write_infoframe;
1020
		intel_hdmi->set_infoframes = hsw_set_infoframes;
1021 1022
	} else if (HAS_PCH_IBX(dev)) {
		intel_hdmi->write_infoframe = ibx_write_infoframe;
1023
		intel_hdmi->set_infoframes = ibx_set_infoframes;
1024 1025
	} else {
		intel_hdmi->write_infoframe = cpt_write_infoframe;
1026
		intel_hdmi->set_infoframes = cpt_set_infoframes;
1027
	}
1028

1029
	if (IS_HASWELL(dev)) {
1030
		intel_encoder->pre_enable = intel_ddi_pre_enable;
1031 1032
		intel_encoder->enable = intel_enable_ddi;
		intel_encoder->disable = intel_disable_ddi;
1033
		intel_encoder->post_disable = intel_ddi_post_disable;
1034
		intel_encoder->get_hw_state = intel_ddi_get_hw_state;
1035 1036 1037 1038 1039
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_hdmi_helper_funcs_hsw);
	} else {
		intel_encoder->enable = intel_enable_hdmi;
		intel_encoder->disable = intel_disable_hdmi;
1040
		intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
1041 1042 1043
		drm_encoder_helper_add(&intel_encoder->base,
				       &intel_hdmi_helper_funcs);
	}
1044
	intel_connector->get_hw_state = intel_connector_get_hw_state;
1045

1046

1047 1048
	intel_hdmi_add_properties(intel_hdmi, connector);

1049
	intel_connector_attach_encoder(intel_connector, intel_encoder);
1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060
	drm_sysfs_connector_add(connector);

	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}