intel_dp.c 126.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30
#include <linux/export.h>
31 32 33 34
#include <drm/drmP.h>
#include <drm/drm_crtc.h>
#include <drm/drm_crtc_helper.h>
#include <drm/drm_edid.h>
35
#include "intel_drv.h"
36
#include <drm/i915_drm.h>
37 38 39 40
#include "i915_drv.h"

#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59
struct dp_link_dpll {
	int link_bw;
	struct dpll dpll;
};

static const struct dp_link_dpll gen4_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
};

static const struct dp_link_dpll pch_dpll[] = {
	{ DP_LINK_BW_1_62,
		{ .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
	{ DP_LINK_BW_2_7,
		{ .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
};

60 61
static const struct dp_link_dpll vlv_dpll[] = {
	{ DP_LINK_BW_1_62,
C
Chon Ming Lee 已提交
62
		{ .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
63 64 65 66
	{ DP_LINK_BW_2_7,
		{ .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
};

67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
/*
 * CHV supports eDP 1.4 that have  more link rates.
 * Below only provides the fixed rate but exclude variable rate.
 */
static const struct dp_link_dpll chv_dpll[] = {
	/*
	 * CHV requires to program fractional division for m2.
	 * m2 is stored in fixed point format using formula below
	 * (m2_int << 22) | m2_fraction
	 */
	{ DP_LINK_BW_1_62,	/* m2_int = 32, m2_fraction = 1677722 */
		{ .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
	{ DP_LINK_BW_2_7,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
	{ DP_LINK_BW_5_4,	/* m2_int = 27, m2_fraction = 0 */
		{ .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
};

85 86 87 88 89 90 91 92 93
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
94 95 96
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
97 98
}

99
static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
100
{
101 102 103
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);

	return intel_dig_port->base.base.dev;
104 105
}

106 107
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
108
	return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
109 110
}

C
Chris Wilson 已提交
111
static void intel_dp_link_down(struct intel_dp *intel_dp);
112
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
113
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
114 115

static int
C
Chris Wilson 已提交
116
intel_dp_max_link_bw(struct intel_dp *intel_dp)
117
{
118
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
119
	struct drm_device *dev = intel_dp->attached_connector->base.dev;
120 121 122 123 124

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
125
	case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
126 127
		if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
		     INTEL_INFO(dev)->gen >= 8) &&
128 129 130 131
		    intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
			max_link_bw = DP_LINK_BW_5_4;
		else
			max_link_bw = DP_LINK_BW_2_7;
132
		break;
133
	default:
134 135
		WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
		     max_link_bw);
136 137 138 139 140 141
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157
static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	u8 source_max, sink_max;

	source_max = 4;
	if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
	    (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
		source_max = 2;

	sink_max = drm_dp_max_lane_count(intel_dp->dpcd);

	return min(source_max, sink_max);
}

158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

175
static int
176
intel_dp_link_required(int pixel_clock, int bpp)
177
{
178
	return (pixel_clock * bpp + 9) / 10;
179 180
}

181 182 183 184 185 186
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

187
static enum drm_mode_status
188 189 190
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
191
	struct intel_dp *intel_dp = intel_attached_dp(connector);
192 193
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
194 195
	int target_clock = mode->clock;
	int max_rate, mode_rate, max_lanes, max_link_clock;
196

197 198
	if (is_edp(intel_dp) && fixed_mode) {
		if (mode->hdisplay > fixed_mode->hdisplay)
199 200
			return MODE_PANEL;

201
		if (mode->vdisplay > fixed_mode->vdisplay)
202
			return MODE_PANEL;
203 204

		target_clock = fixed_mode->clock;
205 206
	}

207
	max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
208
	max_lanes = intel_dp_max_lane_count(intel_dp);
209 210 211 212 213

	max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
	mode_rate = intel_dp_link_required(target_clock, 18);

	if (mode_rate > max_rate)
214
		return MODE_CLOCK_HIGH;
215 216 217 218

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

219 220 221
	if (mode->flags & DRM_MODE_FLAG_DBLCLK)
		return MODE_H_ILLEGAL;

222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247
	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

248 249 250 251 252 253 254
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

255 256 257 258
	/* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
	if (IS_VALLEYVIEW(dev))
		return 200;

259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281
	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out);
static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *out);

static enum pipe
vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	enum pipe pipe;

	/* modeset should have pipe */
	if (crtc)
		return to_intel_crtc(crtc)->pipe;

	/* init time, try to find a pipe with this port selected */
	for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
		u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
			PANEL_PORT_SELECT_MASK;
		if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
			return pipe;
		if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
			return pipe;
	}

	/* shrug */
	return PIPE_A;
}

static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_CONTROL;
	else
		return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
}

static u32 _pp_stat_reg(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

	if (HAS_PCH_SPLIT(dev))
		return PCH_PP_STATUS;
	else
		return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
}

339
static bool edp_have_panel_power(struct intel_dp *intel_dp)
340
{
341
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
342 343
	struct drm_i915_private *dev_priv = dev->dev_private;

344
	return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
345 346
}

347
static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
348
{
349
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
350
	struct drm_i915_private *dev_priv = dev->dev_private;
351 352 353
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	enum intel_display_power_domain power_domain;
354

355 356
	power_domain = intel_display_port_power_domain(intel_encoder);
	return intel_display_power_enabled(dev_priv, power_domain) &&
357
	       (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
358 359
}

360 361 362
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
363
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
364
	struct drm_i915_private *dev_priv = dev->dev_private;
365

366 367
	if (!is_edp(intel_dp))
		return;
368

369
	if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
370 371
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
372 373
			      I915_READ(_pp_stat_reg(intel_dp)),
			      I915_READ(_pp_ctrl_reg(intel_dp)));
374 375 376
	}
}

377 378 379 380 381 382
static uint32_t
intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
383
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
384 385 386
	uint32_t status;
	bool done;

387
#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
388
	if (has_aux_irq)
389
		done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
390
					  msecs_to_jiffies_timeout(10));
391 392 393 394 395 396 397 398 399 400
	else
		done = wait_for_atomic(C, 10) == 0;
	if (!done)
		DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
			  has_aux_irq);
#undef C

	return status;
}

401
static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
402
{
403 404
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
405

406 407 408
	/*
	 * The clock divider is based off the hrawclk, and would like to run at
	 * 2MHz.  So, take the hrawclk value and divide by 2 and use that
409
	 */
410 411 412 413 414 415 416 417 418 419 420 421 422
	return index ? 0 : intel_hrawclk(dev) / 2;
}

static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;

	if (index)
		return 0;

	if (intel_dig_port->port == PORT_A) {
		if (IS_GEN6(dev) || IS_GEN7(dev))
423
			return 200; /* SNB & IVB eDP input clock at 400Mhz */
424
		else
425
			return 225; /* eDP input clock at 450Mhz */
426 427 428 429 430 431 432 433 434 435 436 437 438 439 440
	} else {
		return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
	}
}

static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (intel_dig_port->port == PORT_A) {
		if (index)
			return 0;
		return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
441 442
	} else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
		/* Workaround for non-ULT HSW */
443 444 445 446 447
		switch (index) {
		case 0: return 63;
		case 1: return 72;
		default: return 0;
		}
448
	} else  {
449
		return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
450
	}
451 452
}

453 454 455 456 457
static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
{
	return index ? 0 : 100;
}

458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
				      bool has_aux_irq,
				      int send_bytes,
				      uint32_t aux_clock_divider)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t precharge, timeout;

	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

	if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
		timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
	else
		timeout = DP_AUX_CH_CTL_TIME_OUT_400us;

	return DP_AUX_CH_CTL_SEND_BUSY |
478
	       DP_AUX_CH_CTL_DONE |
479
	       (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
480
	       DP_AUX_CH_CTL_TIME_OUT_ERROR |
481
	       timeout |
482
	       DP_AUX_CH_CTL_RECEIVE_ERROR |
483 484
	       (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
	       (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
485
	       (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
486 487
}

488 489 490 491 492 493 494 495 496 497
static int
intel_dp_aux_ch(struct intel_dp *intel_dp,
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
	uint32_t ch_data = ch_ctl + 4;
498
	uint32_t aux_clock_divider;
499 500
	int i, ret, recv_bytes;
	uint32_t status;
501
	int try, clock = 0;
502
	bool has_aux_irq = HAS_AUX_IRQ(dev);
503 504 505
	bool vdd;

	vdd = _edp_panel_vdd_on(intel_dp);
506 507 508 509 510 511 512 513

	/* dp aux is extremely sensitive to irq latency, hence request the
	 * lowest possible wakeup latency and so prevent the cpu from going into
	 * deep sleep states.
	 */
	pm_qos_update_request(&dev_priv->pm_qos, 0);

	intel_dp_check_edp(intel_dp);
514

515 516
	intel_aux_display_runtime_get(dev_priv);

517 518
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
519
		status = I915_READ_NOTRACE(ch_ctl);
520 521 522 523 524 525 526 527
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
528 529
		ret = -EBUSY;
		goto out;
530 531
	}

532 533 534 535 536 537
	/* Only 5 data registers! */
	if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
		ret = -E2BIG;
		goto out;
	}

538
	while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
539 540 541 542
		u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
							  has_aux_irq,
							  send_bytes,
							  aux_clock_divider);
543

544 545 546 547 548 549 550 551
		/* Must try at least 3 times according to DP spec */
		for (try = 0; try < 5; try++) {
			/* Load the send data into the aux channel data registers */
			for (i = 0; i < send_bytes; i += 4)
				I915_WRITE(ch_data + i,
					   pack_aux(send + i, send_bytes - i));

			/* Send the command and wait for it to complete */
552
			I915_WRITE(ch_ctl, send_ctl);
553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568

			status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);

			/* Clear done status and any errors */
			I915_WRITE(ch_ctl,
				   status |
				   DP_AUX_CH_CTL_DONE |
				   DP_AUX_CH_CTL_TIME_OUT_ERROR |
				   DP_AUX_CH_CTL_RECEIVE_ERROR);

			if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
				      DP_AUX_CH_CTL_RECEIVE_ERROR))
				continue;
			if (status & DP_AUX_CH_CTL_DONE)
				break;
		}
569
		if (status & DP_AUX_CH_CTL_DONE)
570 571 572 573
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
574
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
575 576
		ret = -EBUSY;
		goto out;
577 578 579 580 581
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
582
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
583
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
584 585
		ret = -EIO;
		goto out;
586
	}
587 588 589

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
590
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
591
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
592 593
		ret = -ETIMEDOUT;
		goto out;
594 595 596 597 598 599 600
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
601

602 603 604
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
605

606 607 608
	ret = recv_bytes;
out:
	pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
609
	intel_aux_display_runtime_put(dev_priv);
610

611 612 613
	if (vdd)
		edp_panel_vdd_off(intel_dp, false);

614
	return ret;
615 616
}

617 618
#define BARE_ADDRESS_SIZE	3
#define HEADER_SIZE		(BARE_ADDRESS_SIZE + 1)
619 620
static ssize_t
intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
621
{
622 623 624
	struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
	uint8_t txbuf[20], rxbuf[20];
	size_t txsize, rxsize;
625 626
	int ret;

627 628 629 630
	txbuf[0] = msg->request << 4;
	txbuf[1] = msg->address >> 8;
	txbuf[2] = msg->address & 0xff;
	txbuf[3] = msg->size - 1;
631

632 633 634
	switch (msg->request & ~DP_AUX_I2C_MOT) {
	case DP_AUX_NATIVE_WRITE:
	case DP_AUX_I2C_WRITE:
635
		txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
636
		rxsize = 1;
637

638 639
		if (WARN_ON(txsize > 20))
			return -E2BIG;
640

641
		memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
642

643 644 645
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
646

647 648 649 650
			/* Return payload size. */
			ret = msg->size;
		}
		break;
651

652 653
	case DP_AUX_NATIVE_READ:
	case DP_AUX_I2C_READ:
654
		txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
655
		rxsize = msg->size + 1;
656

657 658
		if (WARN_ON(rxsize > 20))
			return -E2BIG;
659

660 661 662 663 664 665 666 667 668 669 670
		ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
		if (ret > 0) {
			msg->reply = rxbuf[0] >> 4;
			/*
			 * Assume happy day, and copy the data. The caller is
			 * expected to check msg->reply before touching it.
			 *
			 * Return payload size.
			 */
			ret--;
			memcpy(msg->buffer, rxbuf + 1, ret);
671
		}
672 673 674 675 676
		break;

	default:
		ret = -EINVAL;
		break;
677
	}
678

679
	return ret;
680 681
}

682 683 684 685
static void
intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
686 687
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	enum port port = intel_dig_port->port;
688
	const char *name = NULL;
689 690
	int ret;

691 692 693
	switch (port) {
	case PORT_A:
		intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
694
		name = "DPDDC-A";
695
		break;
696 697
	case PORT_B:
		intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
698
		name = "DPDDC-B";
699
		break;
700 701
	case PORT_C:
		intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
702
		name = "DPDDC-C";
703
		break;
704 705
	case PORT_D:
		intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
706
		name = "DPDDC-D";
707 708 709
		break;
	default:
		BUG();
710 711
	}

712 713
	if (!HAS_DDI(dev))
		intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
714

715
	intel_dp->aux.name = name;
716 717
	intel_dp->aux.dev = dev->dev;
	intel_dp->aux.transfer = intel_dp_aux_transfer;
718

719 720
	DRM_DEBUG_KMS("registering %s bus for %s\n", name,
		      connector->base.kdev->kobj.name);
721

722
	ret = drm_dp_aux_register(&intel_dp->aux);
723
	if (ret < 0) {
724
		DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
725 726
			  name, ret);
		return;
727
	}
728

729 730 731 732 733
	ret = sysfs_create_link(&connector->base.kdev->kobj,
				&intel_dp->aux.ddc.dev.kobj,
				intel_dp->aux.ddc.dev.kobj.name);
	if (ret < 0) {
		DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
734
		drm_dp_aux_unregister(&intel_dp->aux);
735
	}
736 737
}

738 739 740 741 742 743
static void
intel_dp_connector_unregister(struct intel_connector *intel_connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);

	sysfs_remove_link(&intel_connector->base.kdev->kobj,
744
			  intel_dp->aux.ddc.dev.kobj.name);
745 746 747
	intel_connector_unregister(intel_connector);
}

748 749 750 751 752
static void
intel_dp_set_clock(struct intel_encoder *encoder,
		   struct intel_crtc_config *pipe_config, int link_bw)
{
	struct drm_device *dev = encoder->base.dev;
753 754
	const struct dp_link_dpll *divisor = NULL;
	int i, count = 0;
755 756

	if (IS_G4X(dev)) {
757 758
		divisor = gen4_dpll;
		count = ARRAY_SIZE(gen4_dpll);
759 760 761
	} else if (IS_HASWELL(dev)) {
		/* Haswell has special-purpose DP DDI clocks. */
	} else if (HAS_PCH_SPLIT(dev)) {
762 763
		divisor = pch_dpll;
		count = ARRAY_SIZE(pch_dpll);
764 765 766
	} else if (IS_CHERRYVIEW(dev)) {
		divisor = chv_dpll;
		count = ARRAY_SIZE(chv_dpll);
767
	} else if (IS_VALLEYVIEW(dev)) {
768 769
		divisor = vlv_dpll;
		count = ARRAY_SIZE(vlv_dpll);
770
	}
771 772 773 774 775 776 777 778 779

	if (divisor && count) {
		for (i = 0; i < count; i++) {
			if (link_bw == divisor[i].link_bw) {
				pipe_config->dpll = divisor[i].dpll;
				pipe_config->clock_set = true;
				break;
			}
		}
780 781 782
	}
}

783 784 785 786 787 788 789 790 791 792 793 794 795 796
static void
intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
{
	struct drm_device *dev = crtc->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum transcoder transcoder = crtc->config.cpu_transcoder;

	I915_WRITE(PIPE_DATA_M2(transcoder),
		TU_SIZE(m_n->tu) | m_n->gmch_m);
	I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
	I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
	I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
}

P
Paulo Zanoni 已提交
797
bool
798 799
intel_dp_compute_config(struct intel_encoder *encoder,
			struct intel_crtc_config *pipe_config)
800
{
801
	struct drm_device *dev = encoder->base.dev;
802
	struct drm_i915_private *dev_priv = dev->dev_private;
803 804
	struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
805
	enum port port = dp_to_dig_port(intel_dp)->port;
806
	struct intel_crtc *intel_crtc = encoder->new_crtc;
807
	struct intel_connector *intel_connector = intel_dp->attached_connector;
808
	int lane_count, clock;
809
	int min_lane_count = 1;
810
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
811
	/* Conveniently, the link BW constants become indices with a shift...*/
812
	int min_clock = 0;
813
	int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
814
	int bpp, mode_rate;
815
	static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
816
	int link_avail, link_clock;
817

818
	if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
819 820
		pipe_config->has_pch_encoder = true;

821
	pipe_config->has_dp_encoder = true;
822
	pipe_config->has_audio = intel_dp->has_audio;
823

824 825 826
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
		intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
				       adjusted_mode);
827 828 829 830
		if (!HAS_PCH_SPLIT(dev))
			intel_gmch_panel_fitting(intel_crtc, pipe_config,
						 intel_connector->panel.fitting_mode);
		else
831 832
			intel_pch_panel_fitting(intel_crtc, pipe_config,
						intel_connector->panel.fitting_mode);
833 834
	}

835
	if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
836 837
		return false;

838 839
	DRM_DEBUG_KMS("DP link computation with max lane count %i "
		      "max bw %02x pixel clock %iKHz\n",
840 841
		      max_lane_count, bws[max_clock],
		      adjusted_mode->crtc_clock);
842

843 844
	/* Walk through all bpp values. Luckily they're all nicely spaced with 2
	 * bpc in between. */
845
	bpp = pipe_config->pipe_bpp;
846 847 848 849 850 851 852
	if (is_edp(intel_dp)) {
		if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
			DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
				      dev_priv->vbt.edp_bpp);
			bpp = dev_priv->vbt.edp_bpp;
		}

853 854 855 856 857 858
		if (IS_BROADWELL(dev)) {
			/* Yes, it's an ugly hack. */
			min_lane_count = max_lane_count;
			DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
				      min_lane_count);
		} else if (dev_priv->vbt.edp_lanes) {
859 860 861 862 863 864 865 866 867 868 869
			min_lane_count = min(dev_priv->vbt.edp_lanes,
					     max_lane_count);
			DRM_DEBUG_KMS("using min %u lanes per VBT\n",
				      min_lane_count);
		}

		if (dev_priv->vbt.edp_rate) {
			min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
			DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
				      bws[min_clock]);
		}
870
	}
871

872
	for (; bpp >= 6*3; bpp -= 2*3) {
873 874
		mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
						   bpp);
875

876 877
		for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
			for (clock = min_clock; clock <= max_clock; clock++) {
878 879 880 881 882 883 884 885 886 887
				link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
				link_avail = intel_dp_max_data_rate(link_clock,
								    lane_count);

				if (mode_rate <= link_avail) {
					goto found;
				}
			}
		}
	}
888

889
	return false;
890

891
found:
892 893 894 895 896 897
	if (intel_dp->color_range_auto) {
		/*
		 * See:
		 * CEA-861-E - 5.1 Default Encoding Parameters
		 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
		 */
898
		if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
899 900 901 902 903
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
		else
			intel_dp->color_range = 0;
	}

904
	if (intel_dp->color_range)
905
		pipe_config->limited_color_range = true;
906

907 908
	intel_dp->link_bw = bws[clock];
	intel_dp->lane_count = lane_count;
909
	pipe_config->pipe_bpp = bpp;
910
	pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
911

912 913
	DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
		      intel_dp->link_bw, intel_dp->lane_count,
914
		      pipe_config->port_clock, bpp);
915 916
	DRM_DEBUG_KMS("DP link bw required %i available %i\n",
		      mode_rate, link_avail);
917

918
	intel_link_compute_m_n(bpp, lane_count,
919 920
			       adjusted_mode->crtc_clock,
			       pipe_config->port_clock,
921
			       &pipe_config->dp_m_n);
922

923 924 925 926 927 928 929 930
	if (intel_connector->panel.downclock_mode != NULL &&
		intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
			intel_link_compute_m_n(bpp, lane_count,
				intel_connector->panel.downclock_mode->clock,
				pipe_config->port_clock,
				&pipe_config->dp_m2_n2);
	}

931 932
	intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);

933
	return true;
934 935
}

936
static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
937
{
938 939 940
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	struct drm_device *dev = crtc->base.dev;
941 942 943
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

944
	DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
945 946 947
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_FREQ_MASK;

948
	if (crtc->config.port_clock == 162000) {
949 950 951 952
		/* For a long time we've carried around a ILK-DevA w/a for the
		 * 160MHz clock. If we're really unlucky, it's still required.
		 */
		DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
953
		dpa_ctl |= DP_PLL_FREQ_160MHZ;
954
		intel_dp->DP |= DP_PLL_FREQ_160MHZ;
955 956
	} else {
		dpa_ctl |= DP_PLL_FREQ_270MHZ;
957
		intel_dp->DP |= DP_PLL_FREQ_270MHZ;
958
	}
959

960 961 962 963 964 965
	I915_WRITE(DP_A, dpa_ctl);

	POSTING_READ(DP_A);
	udelay(500);
}

966
static void intel_dp_prepare(struct intel_encoder *encoder)
967
{
968
	struct drm_device *dev = encoder->base.dev;
969
	struct drm_i915_private *dev_priv = dev->dev_private;
970
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
971
	enum port port = dp_to_dig_port(intel_dp)->port;
972 973
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
	struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
974

975
	/*
K
Keith Packard 已提交
976
	 * There are four kinds of DP registers:
977 978
	 *
	 * 	IBX PCH
K
Keith Packard 已提交
979 980
	 * 	SNB CPU
	 *	IVB CPU
981 982 983 984 985 986 987 988 989 990
	 * 	CPT PCH
	 *
	 * IBX PCH and CPU are the same for almost everything,
	 * except that the CPU DP PLL is configured in this
	 * register
	 *
	 * CPT PCH is quite different, having many bits moved
	 * to the TRANS_DP_CTL register instead. That
	 * configuration happens (oddly) in ironlake_pch_enable
	 */
991

992 993 994 995
	/* Preserve the BIOS-computed detected bit. This is
	 * supposed to be read-only.
	 */
	intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
996

997 998
	/* Handle DP bits in common between all three register formats */
	intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
999
	intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
1000

1001
	if (crtc->config.has_audio) {
1002
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
1003
				 pipe_name(crtc->pipe));
C
Chris Wilson 已提交
1004
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
1005
		intel_write_eld(&encoder->base, adjusted_mode);
1006
	}
1007

1008
	/* Split out the IBX/CPU vs CPT settings */
1009

1010
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
K
Keith Packard 已提交
1011 1012 1013 1014 1015 1016
		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;

1017
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
K
Keith Packard 已提交
1018 1019
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1020
		intel_dp->DP |= crtc->pipe << 29;
1021
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1022
		if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
1023
			intel_dp->DP |= intel_dp->color_range;
1024 1025 1026 1027 1028 1029 1030

		if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
			intel_dp->DP |= DP_SYNC_HS_HIGH;
		if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
			intel_dp->DP |= DP_SYNC_VS_HIGH;
		intel_dp->DP |= DP_LINK_TRAIN_OFF;

1031
		if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1032 1033
			intel_dp->DP |= DP_ENHANCED_FRAMING;

1034 1035 1036 1037 1038 1039
		if (!IS_CHERRYVIEW(dev)) {
			if (crtc->pipe == 1)
				intel_dp->DP |= DP_PIPEB_SELECT;
		} else {
			intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
		}
1040 1041
	} else {
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1042
	}
1043 1044
}

1045 1046
#define IDLE_ON_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | PP_SEQUENCE_STATE_MASK)
#define IDLE_ON_VALUE   	(PP_ON | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_ON_IDLE)
1047

1048 1049
#define IDLE_OFF_MASK		(PP_ON | PP_SEQUENCE_MASK | 0                     | 0)
#define IDLE_OFF_VALUE		(0     | PP_SEQUENCE_NONE | 0                     | 0)
1050

1051 1052
#define IDLE_CYCLE_MASK		(PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
#define IDLE_CYCLE_VALUE	(0     | PP_SEQUENCE_NONE | 0                     | PP_SEQUENCE_STATE_OFF_IDLE)
1053

1054
static void wait_panel_status(struct intel_dp *intel_dp,
1055 1056
				       u32 mask,
				       u32 value)
1057
{
1058
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1059
	struct drm_i915_private *dev_priv = dev->dev_private;
1060 1061
	u32 pp_stat_reg, pp_ctrl_reg;

1062 1063
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1064

1065
	DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1066 1067 1068
			mask, value,
			I915_READ(pp_stat_reg),
			I915_READ(pp_ctrl_reg));
1069

1070
	if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
1071
		DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1072 1073
				I915_READ(pp_stat_reg),
				I915_READ(pp_ctrl_reg));
1074
	}
1075 1076

	DRM_DEBUG_KMS("Wait complete\n");
1077
}
1078

1079
static void wait_panel_on(struct intel_dp *intel_dp)
1080 1081
{
	DRM_DEBUG_KMS("Wait for panel power on\n");
1082
	wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1083 1084
}

1085
static void wait_panel_off(struct intel_dp *intel_dp)
1086 1087
{
	DRM_DEBUG_KMS("Wait for panel power off time\n");
1088
	wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
1089 1090
}

1091
static void wait_panel_power_cycle(struct intel_dp *intel_dp)
1092 1093
{
	DRM_DEBUG_KMS("Wait for panel power cycle\n");
1094 1095 1096 1097 1098 1099

	/* When we disable the VDD override bit last we have to do the manual
	 * wait. */
	wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
				       intel_dp->panel_power_cycle_delay);

1100
	wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1101 1102
}

1103
static void wait_backlight_on(struct intel_dp *intel_dp)
1104 1105 1106 1107 1108
{
	wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
				       intel_dp->backlight_on_delay);
}

1109
static void edp_wait_backlight_off(struct intel_dp *intel_dp)
1110 1111 1112 1113
{
	wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
				       intel_dp->backlight_off_delay);
}
1114

1115 1116 1117 1118
/* Read the current pp_control value, unlocking the register if it
 * is locked
 */

1119
static  u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
1120
{
1121 1122 1123
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 control;
1124

1125
	control = I915_READ(_pp_ctrl_reg(intel_dp));
1126 1127 1128
	control &= ~PANEL_UNLOCK_MASK;
	control |= PANEL_UNLOCK_REGS;
	return control;
1129 1130
}

1131
static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
1132
{
1133
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1134 1135
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1136
	struct drm_i915_private *dev_priv = dev->dev_private;
1137
	enum intel_display_power_domain power_domain;
1138
	u32 pp;
1139
	u32 pp_stat_reg, pp_ctrl_reg;
1140
	bool need_to_disable = !intel_dp->want_panel_vdd;
1141

1142
	if (!is_edp(intel_dp))
1143
		return false;
1144 1145

	intel_dp->want_panel_vdd = true;
1146

1147
	if (edp_have_panel_vdd(intel_dp))
1148
		return need_to_disable;
1149

1150 1151
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);
1152

1153
	DRM_DEBUG_KMS("Turning eDP VDD on\n");
1154

1155 1156
	if (!edp_have_panel_power(intel_dp))
		wait_panel_power_cycle(intel_dp);
1157

1158
	pp = ironlake_get_pp_control(intel_dp);
1159
	pp |= EDP_FORCE_VDD;
1160

1161 1162
	pp_stat_reg = _pp_stat_reg(intel_dp);
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1163 1164 1165 1166 1167

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
	DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
			I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
1168 1169 1170
	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
1171
	if (!edp_have_panel_power(intel_dp)) {
1172
		DRM_DEBUG_KMS("eDP was not running\n");
1173 1174
		msleep(intel_dp->panel_power_up_delay);
	}
1175 1176 1177 1178

	return need_to_disable;
}

1179
void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
1180 1181 1182 1183 1184 1185
{
	if (is_edp(intel_dp)) {
		bool vdd = _edp_panel_vdd_on(intel_dp);

		WARN(!vdd, "eDP VDD already requested on\n");
	}
1186 1187
}

1188
static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
1189
{
1190
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1191 1192
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1193
	u32 pp_stat_reg, pp_ctrl_reg;
1194

1195
	WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1196

1197
	if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
1198 1199 1200 1201 1202
		struct intel_digital_port *intel_dig_port =
						dp_to_dig_port(intel_dp);
		struct intel_encoder *intel_encoder = &intel_dig_port->base;
		enum intel_display_power_domain power_domain;

1203 1204
		DRM_DEBUG_KMS("Turning eDP VDD off\n");

1205
		pp = ironlake_get_pp_control(intel_dp);
1206 1207
		pp &= ~EDP_FORCE_VDD;

1208 1209
		pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
		pp_stat_reg = _pp_stat_reg(intel_dp);
1210 1211 1212

		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1213

1214 1215 1216
		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
		I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
P
Paulo Zanoni 已提交
1217 1218

		if ((pp & POWER_TARGET_ON) == 0)
1219
			intel_dp->last_power_cycle = jiffies;
1220

1221 1222
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_put(dev_priv, power_domain);
1223 1224
	}
}
1225

1226
static void edp_panel_vdd_work(struct work_struct *__work)
1227 1228 1229
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
1230
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1231

1232
	drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
1233
	edp_panel_vdd_off_sync(intel_dp);
1234
	drm_modeset_unlock(&dev->mode_config.connection_mutex);
1235 1236
}

1237
static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1238
{
1239 1240
	if (!is_edp(intel_dp))
		return;
1241

1242
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
1243

1244 1245 1246
	intel_dp->want_panel_vdd = false;

	if (sync) {
1247
		edp_panel_vdd_off_sync(intel_dp);
1248 1249 1250 1251 1252 1253 1254 1255 1256
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
1257 1258
}

1259
void intel_edp_panel_on(struct intel_dp *intel_dp)
1260
{
1261
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1262
	struct drm_i915_private *dev_priv = dev->dev_private;
1263
	u32 pp;
1264
	u32 pp_ctrl_reg;
1265

1266
	if (!is_edp(intel_dp))
1267
		return;
1268 1269 1270

	DRM_DEBUG_KMS("Turn eDP power on\n");

1271
	if (edp_have_panel_power(intel_dp)) {
1272
		DRM_DEBUG_KMS("eDP power already on\n");
1273
		return;
1274
	}
1275

1276
	wait_panel_power_cycle(intel_dp);
1277

1278
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1279
	pp = ironlake_get_pp_control(intel_dp);
1280 1281 1282
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
1283 1284
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1285
	}
1286

1287
	pp |= POWER_TARGET_ON;
1288 1289 1290
	if (!IS_GEN5(dev))
		pp |= PANEL_POWER_RESET;

1291 1292
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1293

1294
	wait_panel_on(intel_dp);
1295
	intel_dp->last_power_on = jiffies;
1296

1297 1298
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1299 1300
		I915_WRITE(pp_ctrl_reg, pp);
		POSTING_READ(pp_ctrl_reg);
1301
	}
1302 1303
}

1304
void intel_edp_panel_off(struct intel_dp *intel_dp)
1305
{
1306 1307
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
1308
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1309
	struct drm_i915_private *dev_priv = dev->dev_private;
1310
	enum intel_display_power_domain power_domain;
1311
	u32 pp;
1312
	u32 pp_ctrl_reg;
1313

1314 1315
	if (!is_edp(intel_dp))
		return;
1316

1317
	DRM_DEBUG_KMS("Turn eDP power off\n");
1318

1319
	edp_wait_backlight_off(intel_dp);
1320

1321 1322
	WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");

1323
	pp = ironlake_get_pp_control(intel_dp);
1324 1325
	/* We need to switch off panel power _and_ force vdd, for otherwise some
	 * panels get very unhappy and cease to work. */
1326 1327
	pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
		EDP_BLC_ENABLE);
1328

1329
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1330

1331 1332
	intel_dp->want_panel_vdd = false;

1333 1334
	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1335

1336
	intel_dp->last_power_cycle = jiffies;
1337
	wait_panel_off(intel_dp);
1338 1339

	/* We got a reference when we enabled the VDD. */
1340 1341
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_put(dev_priv, power_domain);
1342 1343
}

1344
void intel_edp_backlight_on(struct intel_dp *intel_dp)
1345
{
1346 1347
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
1348 1349
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1350
	u32 pp_ctrl_reg;
1351

1352 1353 1354
	if (!is_edp(intel_dp))
		return;

1355
	DRM_DEBUG_KMS("\n");
1356 1357 1358 1359 1360 1361
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1362
	wait_backlight_on(intel_dp);
1363
	pp = ironlake_get_pp_control(intel_dp);
1364
	pp |= EDP_BLC_ENABLE;
1365

1366
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1367 1368 1369

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1370

1371
	intel_panel_enable_backlight(intel_dp->attached_connector);
1372 1373
}

1374
void intel_edp_backlight_off(struct intel_dp *intel_dp)
1375
{
1376
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
1377 1378
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;
1379
	u32 pp_ctrl_reg;
1380

1381 1382 1383
	if (!is_edp(intel_dp))
		return;

1384
	intel_panel_disable_backlight(intel_dp->attached_connector);
1385

1386
	DRM_DEBUG_KMS("\n");
1387
	pp = ironlake_get_pp_control(intel_dp);
1388
	pp &= ~EDP_BLC_ENABLE;
1389

1390
	pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1391 1392 1393

	I915_WRITE(pp_ctrl_reg, pp);
	POSTING_READ(pp_ctrl_reg);
1394
	intel_dp->last_backlight_off = jiffies;
1395
}
1396

1397
static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
1398
{
1399 1400 1401
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1402 1403 1404
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1405 1406 1407
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1408 1409
	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1410 1411 1412 1413 1414 1415 1416 1417 1418
	WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We don't adjust intel_dp->DP while tearing down the link, to
	 * facilitate link retraining (e.g. after hotplug). Hence clear all
	 * enable bits here to ensure that we don't enable too much. */
	intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
	intel_dp->DP |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, intel_dp->DP);
1419 1420
	POSTING_READ(DP_A);
	udelay(200);
1421 1422
}

1423
static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
1424
{
1425 1426 1427
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
	struct drm_device *dev = crtc->dev;
1428 1429 1430
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

1431 1432 1433
	assert_pipe_disabled(dev_priv,
			     to_intel_crtc(crtc)->pipe);

1434
	dpa_ctl = I915_READ(DP_A);
1435 1436 1437 1438 1439 1440 1441
	WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
	     "dp pll off, should be on\n");
	WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");

	/* We can't rely on the value tracked for the DP register in
	 * intel_dp->DP because link_down must not change that (otherwise link
	 * re-training will fail. */
1442
	dpa_ctl &= ~DP_PLL_ENABLE;
1443
	I915_WRITE(DP_A, dpa_ctl);
1444
	POSTING_READ(DP_A);
1445 1446 1447
	udelay(200);
}

1448
/* If the sink supports it, try to set the power state appropriately */
1449
void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
1450 1451 1452 1453 1454 1455 1456 1457
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
1458 1459
		ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
					 DP_SET_POWER_D3);
1460 1461 1462 1463 1464 1465 1466 1467
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
1468 1469
			ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
						 DP_SET_POWER_D0);
1470 1471 1472 1473 1474 1475 1476
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1477 1478
static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
				  enum pipe *pipe)
1479
{
1480
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1481
	enum port port = dp_to_dig_port(intel_dp)->port;
1482 1483
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1484 1485 1486 1487 1488 1489 1490 1491
	enum intel_display_power_domain power_domain;
	u32 tmp;

	power_domain = intel_display_port_power_domain(encoder);
	if (!intel_display_power_enabled(dev_priv, power_domain))
		return false;

	tmp = I915_READ(intel_dp->output_reg);
1492 1493 1494 1495

	if (!(tmp & DP_PORT_EN))
		return false;

1496
	if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
1497
		*pipe = PORT_TO_PIPE_CPT(tmp);
1498 1499
	} else if (IS_CHERRYVIEW(dev)) {
		*pipe = DP_PORT_TO_PIPE_CHV(tmp);
1500
	} else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
		*pipe = PORT_TO_PIPE(tmp);
	} else {
		u32 trans_sel;
		u32 trans_dp;
		int i;

		switch (intel_dp->output_reg) {
		case PCH_DP_B:
			trans_sel = TRANS_DP_PORT_SEL_B;
			break;
		case PCH_DP_C:
			trans_sel = TRANS_DP_PORT_SEL_C;
			break;
		case PCH_DP_D:
			trans_sel = TRANS_DP_PORT_SEL_D;
			break;
		default:
			return true;
		}

		for_each_pipe(i) {
			trans_dp = I915_READ(TRANS_DP_CTL(i));
			if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
				*pipe = i;
				return true;
			}
		}

1529 1530 1531
		DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
			      intel_dp->output_reg);
	}
1532

1533 1534
	return true;
}
1535

1536 1537 1538 1539 1540
static void intel_dp_get_config(struct intel_encoder *encoder,
				struct intel_crtc_config *pipe_config)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	u32 tmp, flags = 0;
1541 1542 1543 1544
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1545
	int dotclock;
1546

1547 1548 1549 1550
	tmp = I915_READ(intel_dp->output_reg);
	if (tmp & DP_AUDIO_OUTPUT_ENABLE)
		pipe_config->has_audio = true;

1551 1552 1553 1554 1555
	if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
		if (tmp & DP_SYNC_HS_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1556

1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
		if (tmp & DP_SYNC_VS_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	} else {
		tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
		if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PHSYNC;
		else
			flags |= DRM_MODE_FLAG_NHSYNC;
1567

1568 1569 1570 1571 1572
		if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
			flags |= DRM_MODE_FLAG_PVSYNC;
		else
			flags |= DRM_MODE_FLAG_NVSYNC;
	}
1573 1574

	pipe_config->adjusted_mode.flags |= flags;
1575

1576 1577 1578 1579
	pipe_config->has_dp_encoder = true;

	intel_dp_get_m_n(crtc, pipe_config);

1580
	if (port == PORT_A) {
1581 1582 1583 1584 1585
		if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
			pipe_config->port_clock = 162000;
		else
			pipe_config->port_clock = 270000;
	}
1586 1587 1588 1589 1590 1591 1592

	dotclock = intel_dotclock_calculate(pipe_config->port_clock,
					    &pipe_config->dp_m_n);

	if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
		ironlake_check_encoder_dotclock(pipe_config, dotclock);

1593
	pipe_config->adjusted_mode.crtc_clock = dotclock;
1594

1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613
	if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
	    pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
		/*
		 * This is a big fat ugly hack.
		 *
		 * Some machines in UEFI boot mode provide us a VBT that has 18
		 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
		 * unknown we fail to light up. Yet the same BIOS boots up with
		 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
		 * max, not what it tells us to use.
		 *
		 * Note: This will still be broken if the eDP panel is not lit
		 * up by the BIOS, and thus we can't get the mode at module
		 * load.
		 */
		DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
			      pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
		dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
	}
1614 1615
}

1616
static bool is_edp_psr(struct intel_dp *intel_dp)
1617
{
1618
	return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
1619 1620
}

R
Rodrigo Vivi 已提交
1621 1622 1623 1624
static bool intel_edp_is_psr_enabled(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;

1625
	if (!HAS_PSR(dev))
R
Rodrigo Vivi 已提交
1626 1627
		return false;

1628
	return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
R
Rodrigo Vivi 已提交
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
}

static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
				    struct edp_vsc_psr *vsc_psr)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
	u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
	u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
	uint32_t *data = (uint32_t *) vsc_psr;
	unsigned int i;

	/* As per BSPec (Pipe Video Data Island Packet), we need to disable
	   the video DIP being updated before program video DIP data buffer
	   registers for DIP being updated. */
	I915_WRITE(ctl_reg, 0);
	POSTING_READ(ctl_reg);

	for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
		if (i < sizeof(struct edp_vsc_psr))
			I915_WRITE(data_reg + i, *data++);
		else
			I915_WRITE(data_reg + i, 0);
	}

	I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
	POSTING_READ(ctl_reg);
}

static void intel_edp_psr_setup(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_vsc_psr psr_vsc;

1666
	if (dev_priv->psr.setup_done)
R
Rodrigo Vivi 已提交
1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
		return;

	/* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
	memset(&psr_vsc, 0, sizeof(psr_vsc));
	psr_vsc.sdp_header.HB0 = 0;
	psr_vsc.sdp_header.HB1 = 0x7;
	psr_vsc.sdp_header.HB2 = 0x2;
	psr_vsc.sdp_header.HB3 = 0x8;
	intel_edp_psr_write_vsc(intel_dp, &psr_vsc);

	/* Avoid continuous PSR exit by masking memup and hpd */
1678
	I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
1679
		   EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
R
Rodrigo Vivi 已提交
1680

1681
	dev_priv->psr.setup_done = true;
R
Rodrigo Vivi 已提交
1682 1683 1684 1685 1686 1687
}

static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
1688
	uint32_t aux_clock_divider;
R
Rodrigo Vivi 已提交
1689 1690 1691
	int precharge = 0x3;
	int msg_size = 5;       /* Header(4) + Message(1) */

1692 1693
	aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);

R
Rodrigo Vivi 已提交
1694 1695
	/* Enable PSR in sink */
	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1696 1697
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1698
	else
1699 1700
		drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
				   DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
R
Rodrigo Vivi 已提交
1701 1702

	/* Setup AUX registers */
1703 1704 1705
	I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
	I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
	I915_WRITE(EDP_PSR_AUX_CTL(dev),
R
Rodrigo Vivi 已提交
1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718
		   DP_AUX_CH_CTL_TIME_OUT_400us |
		   (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
		   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
		   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
}

static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t max_sleep_time = 0x1f;
	uint32_t idle_frames = 1;
	uint32_t val = 0x0;
B
Ben Widawsky 已提交
1719
	const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
R
Rodrigo Vivi 已提交
1720 1721 1722 1723 1724 1725

	if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
		val |= EDP_PSR_LINK_STANDBY;
		val |= EDP_PSR_TP2_TP3_TIME_0us;
		val |= EDP_PSR_TP1_TIME_0us;
		val |= EDP_PSR_SKIP_AUX_EXIT;
1726
		val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
R
Rodrigo Vivi 已提交
1727 1728 1729
	} else
		val |= EDP_PSR_LINK_DISABLE;

1730
	I915_WRITE(EDP_PSR_CTL(dev), val |
B
Ben Widawsky 已提交
1731
		   (IS_BROADWELL(dev) ? 0 : link_entry_time) |
R
Rodrigo Vivi 已提交
1732 1733 1734 1735 1736
		   max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
		   idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
		   EDP_PSR_ENABLE);
}

1737 1738 1739 1740 1741 1742 1743
static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
{
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dig_port->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1744
	struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1745 1746
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;

R
Rodrigo Vivi 已提交
1747 1748
	dev_priv->psr.source_ok = false;

1749 1750 1751 1752 1753 1754
	if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
	    (dig_port->port != PORT_A)) {
		DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
		return false;
	}

1755
	if (!i915.enable_psr) {
1756 1757 1758 1759
		DRM_DEBUG_KMS("PSR disable by flag\n");
		return false;
	}

1760 1761 1762 1763 1764 1765 1766
	crtc = dig_port->base.base.crtc;
	if (crtc == NULL) {
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

	intel_crtc = to_intel_crtc(crtc);
1767
	if (!intel_crtc_active(crtc)) {
1768 1769 1770 1771
		DRM_DEBUG_KMS("crtc not active for PSR\n");
		return false;
	}

1772
	obj = to_intel_framebuffer(crtc->primary->fb)->obj;
1773 1774 1775 1776 1777 1778
	if (obj->tiling_mode != I915_TILING_X ||
	    obj->fence_reg == I915_FENCE_REG_NONE) {
		DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
		return false;
	}

1779 1780 1781 1782
	/* Below limitations aren't valid for Broadwell */
	if (IS_BROADWELL(dev))
		goto out;

1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793
	if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
		return false;
	}

	if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
	    S3D_ENABLE) {
		DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
		return false;
	}

1794
	if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
1795 1796 1797 1798
		DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
		return false;
	}

1799
 out:
R
Rodrigo Vivi 已提交
1800
	dev_priv->psr.source_ok = true;
1801 1802 1803
	return true;
}

1804
static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
R
Rodrigo Vivi 已提交
1805 1806 1807
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1808 1809
	if (!intel_edp_psr_match_conditions(intel_dp) ||
	    intel_edp_is_psr_enabled(dev))
R
Rodrigo Vivi 已提交
1810 1811 1812 1813 1814 1815 1816 1817 1818
		return;

	/* Enable PSR on the panel */
	intel_edp_psr_enable_sink(intel_dp);

	/* Enable PSR on the host */
	intel_edp_psr_enable_source(intel_dp);
}

1819 1820 1821 1822
void intel_edp_psr_enable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);

1823 1824 1825 1826 1827
	if (!HAS_PSR(dev)) {
		DRM_DEBUG_KMS("PSR not supported on this platform\n");
		return;
	}

1828 1829 1830 1831 1832
	if (!is_edp_psr(intel_dp)) {
		DRM_DEBUG_KMS("PSR not supported by this panel\n");
		return;
	}

1833 1834 1835
	/* Setup PSR once */
	intel_edp_psr_setup(intel_dp);

1836 1837 1838 1839 1840
	if (intel_edp_psr_match_conditions(intel_dp) &&
	    !intel_edp_is_psr_enabled(dev))
		intel_edp_psr_do_enable(intel_dp);
}

R
Rodrigo Vivi 已提交
1841 1842 1843 1844 1845 1846 1847 1848
void intel_edp_psr_disable(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;

	if (!intel_edp_is_psr_enabled(dev))
		return;

1849 1850
	I915_WRITE(EDP_PSR_CTL(dev),
		   I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
R
Rodrigo Vivi 已提交
1851 1852

	/* Wait till PSR is idle */
1853
	if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
R
Rodrigo Vivi 已提交
1854 1855 1856 1857
		       EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
		DRM_ERROR("Timed out waiting for PSR Idle State\n");
}

1858 1859
void intel_edp_psr_update(struct drm_device *dev)
{
1860
	struct drm_i915_private *dev_priv = dev->dev_private;
1861 1862 1863
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;

1864 1865 1866
	if (!HAS_PSR(dev))
		return;

1867 1868 1869
	if (!dev_priv->psr.setup_done)
		return;

1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
	list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
		if (encoder->type == INTEL_OUTPUT_EDP) {
			intel_dp = enc_to_intel_dp(&encoder->base);

			if (!intel_edp_psr_match_conditions(intel_dp))
				intel_edp_psr_disable(intel_dp);
			else
				if (!intel_edp_is_psr_enabled(dev))
					intel_edp_psr_do_enable(intel_dp);
		}
}

1882
static void intel_disable_dp(struct intel_encoder *encoder)
1883
{
1884
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1885 1886
	enum port port = dp_to_dig_port(intel_dp)->port;
	struct drm_device *dev = encoder->base.dev;
1887 1888 1889

	/* Make sure the panel is off before trying to change the mode. But also
	 * ensure that we have vdd while we switch off the panel. */
1890
	intel_edp_panel_vdd_on(intel_dp);
1891
	intel_edp_backlight_off(intel_dp);
1892
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
1893
	intel_edp_panel_off(intel_dp);
1894 1895

	/* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1896
	if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
1897
		intel_dp_link_down(intel_dp);
1898 1899
}

1900
static void g4x_post_disable_dp(struct intel_encoder *encoder)
1901
{
1902
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1903
	enum port port = dp_to_dig_port(intel_dp)->port;
1904

1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916
	if (port != PORT_A)
		return;

	intel_dp_link_down(intel_dp);
	ironlake_edp_pll_off(intel_dp);
}

static void vlv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

	intel_dp_link_down(intel_dp);
1917 1918
}

1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935
static void chv_post_disable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	intel_dp_link_down(intel_dp);

	mutex_lock(&dev_priv->dpio_lock);

	/* Propagate soft reset to data lane reset */
1936
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
1937
	val |= CHV_PCS_REQ_SOFTRESET_EN;
1938
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
1939

1940 1941 1942 1943 1944 1945 1946 1947 1948
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
1949
	val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1950
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
1951 1952 1953 1954

	mutex_unlock(&dev_priv->dpio_lock);
}

1955
static void intel_enable_dp(struct intel_encoder *encoder)
1956
{
1957 1958 1959 1960
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1961

1962 1963
	if (WARN_ON(dp_reg & DP_PORT_EN))
		return;
1964

1965
	intel_edp_panel_vdd_on(intel_dp);
1966
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1967
	intel_dp_start_link_train(intel_dp);
1968 1969
	intel_edp_panel_on(intel_dp);
	edp_panel_vdd_off(intel_dp, true);
1970
	intel_dp_complete_link_train(intel_dp);
1971
	intel_dp_stop_link_train(intel_dp);
1972
}
1973

1974 1975
static void g4x_enable_dp(struct intel_encoder *encoder)
{
1976 1977
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1978
	intel_enable_dp(encoder);
1979
	intel_edp_backlight_on(intel_dp);
1980
}
1981

1982 1983
static void vlv_enable_dp(struct intel_encoder *encoder)
{
1984 1985
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);

1986
	intel_edp_backlight_on(intel_dp);
1987 1988
}

1989
static void g4x_pre_enable_dp(struct intel_encoder *encoder)
1990 1991 1992 1993
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);

1994 1995
	intel_dp_prepare(encoder);

1996 1997 1998
	/* Only ilk+ has port A */
	if (dport->port == PORT_A) {
		ironlake_set_pll_cpu_edp(intel_dp);
1999
		ironlake_edp_pll_on(intel_dp);
2000
	}
2001 2002 2003
}

static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2004
{
2005
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2006
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2007
	struct drm_device *dev = encoder->base.dev;
2008
	struct drm_i915_private *dev_priv = dev->dev_private;
2009
	struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
2010
	enum dpio_channel port = vlv_dport_to_channel(dport);
2011
	int pipe = intel_crtc->pipe;
2012
	struct edp_power_seq power_seq;
2013
	u32 val;
2014

2015
	mutex_lock(&dev_priv->dpio_lock);
2016

2017
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
2018 2019 2020 2021 2022 2023
	val = 0;
	if (pipe)
		val |= (1<<21);
	else
		val &= ~(1<<21);
	val |= 0x001000c4;
2024 2025 2026
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
2027

2028 2029
	mutex_unlock(&dev_priv->dpio_lock);

2030 2031 2032 2033 2034 2035
	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}
2036

2037 2038
	intel_enable_dp(encoder);

2039
	vlv_wait_port_ready(dev_priv, dport);
2040 2041
}

2042
static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
2043 2044 2045 2046
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
2047 2048
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
2049
	enum dpio_channel port = vlv_dport_to_channel(dport);
2050
	int pipe = intel_crtc->pipe;
2051

2052 2053
	intel_dp_prepare(encoder);

2054
	/* Program Tx lane resets to default */
2055
	mutex_lock(&dev_priv->dpio_lock);
2056
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
2057 2058
			 DPIO_PCS_TX_LANE2_RESET |
			 DPIO_PCS_TX_LANE1_RESET);
2059
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
2060 2061 2062 2063 2064 2065
			 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
			 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
			 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
				 DPIO_PCS_CLK_SOFT_RESET);

	/* Fix up inter-pair skew failure */
2066 2067 2068
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
2069
	mutex_unlock(&dev_priv->dpio_lock);
2070 2071
}

2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083
static void chv_pre_enable_dp(struct intel_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq power_seq;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	int pipe = intel_crtc->pipe;
	int data, i;
2084
	u32 val;
2085 2086

	mutex_lock(&dev_priv->dpio_lock);
2087 2088

	/* Deassert soft data lane reset*/
2089
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
2090
	val |= CHV_PCS_REQ_SOFTRESET_EN;
2091 2092 2093 2094 2095 2096 2097 2098 2099
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
	val |= CHV_PCS_REQ_SOFTRESET_EN;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2100

2101
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2102
	val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2103
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
2104 2105

	/* Program Tx lane latency optimal setting*/
2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134
	for (i = 0; i < 4; i++) {
		/* Set the latency optimal bit */
		data = (i == 1) ? 0x0 : 0x6;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
				data << DPIO_FRC_LATENCY_SHFIT);

		/* Set the upar bit */
		data = (i == 1) ? 0x0 : 0x1;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
				data << DPIO_UPAR_SHIFT);
	}

	/* Data lane stagger programming */
	/* FIXME: Fix up value only after power analysis */

	mutex_unlock(&dev_priv->dpio_lock);

	if (is_edp(intel_dp)) {
		/* init power sequencer on this pipe and port */
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
		intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
							      &power_seq);
	}

	intel_enable_dp(encoder);

	vlv_wait_port_ready(dev_priv, dport);
}

2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
{
	struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
	struct drm_device *dev = encoder->base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(encoder->base.crtc);
	enum dpio_channel ch = vlv_dport_to_channel(dport);
	enum pipe pipe = intel_crtc->pipe;
	u32 val;

	mutex_lock(&dev_priv->dpio_lock);

2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166
	/* program left/right clock distribution */
	if (pipe != PIPE_B) {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
		val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA1_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA1_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
	} else {
		val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
		val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
		if (ch == DPIO_CH0)
			val |= CHV_BUFLEFTENA2_FORCE;
		if (ch == DPIO_CH1)
			val |= CHV_BUFRIGHTENA2_FORCE;
		vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
	}

2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198
	/* program clock channel usage */
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
	val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
	if (pipe != PIPE_B)
		val &= ~CHV_PCS_USEDCLKCHANNEL;
	else
		val |= CHV_PCS_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);

	/*
	 * This a a bit weird since generally CL
	 * matches the pipe, but here we need to
	 * pick the CL based on the port.
	 */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
	if (pipe != PIPE_B)
		val &= ~CHV_CMN_USEDCLKCHANNEL;
	else
		val |= CHV_CMN_USEDCLKCHANNEL;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);

	mutex_unlock(&dev_priv->dpio_lock);
}

2199
/*
2200 2201
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
2202 2203 2204
 *
 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
 * supposed to retry 3 times per the spec.
2205
 */
2206 2207 2208
static ssize_t
intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
			void *buffer, size_t size)
2209
{
2210 2211
	ssize_t ret;
	int i;
2212 2213

	for (i = 0; i < 3; i++) {
2214 2215 2216
		ret = drm_dp_dpcd_read(aux, offset, buffer, size);
		if (ret == size)
			return ret;
2217 2218
		msleep(1);
	}
2219

2220
	return ret;
2221 2222 2223 2224 2225 2226 2227
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
2228
intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
2229
{
2230 2231 2232 2233
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_LANE0_1_STATUS,
				       link_status,
				       DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
2234 2235 2236 2237 2238 2239 2240 2241
}

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */

static uint8_t
K
Keith Packard 已提交
2242
intel_dp_voltage_max(struct intel_dp *intel_dp)
2243
{
2244
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2245
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2246

2247
	if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
2248
		return DP_TRAIN_VOLTAGE_SWING_1200;
2249
	else if (IS_GEN7(dev) && port == PORT_A)
K
Keith Packard 已提交
2250
		return DP_TRAIN_VOLTAGE_SWING_800;
2251
	else if (HAS_PCH_CPT(dev) && port != PORT_A)
K
Keith Packard 已提交
2252 2253 2254 2255 2256 2257 2258 2259
		return DP_TRAIN_VOLTAGE_SWING_1200;
	else
		return DP_TRAIN_VOLTAGE_SWING_800;
}

static uint8_t
intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
{
2260
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
2261
	enum port port = dp_to_dig_port(intel_dp)->port;
K
Keith Packard 已提交
2262

2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274
	if (IS_BROADWELL(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else if (IS_HASWELL(dev)) {
2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297
	} else if (IS_VALLEYVIEW(dev)) {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_9_5;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2298
	} else if (IS_GEN7(dev) && port == PORT_A) {
K
Keith Packard 已提交
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
	} else {
		switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_600:
			return DP_TRAIN_PRE_EMPHASIS_6;
		case DP_TRAIN_VOLTAGE_SWING_800:
			return DP_TRAIN_PRE_EMPHASIS_3_5;
		case DP_TRAIN_VOLTAGE_SWING_1200:
		default:
			return DP_TRAIN_PRE_EMPHASIS_0;
		}
2320 2321 2322
	}
}

2323 2324 2325 2326 2327
static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2328 2329
	struct intel_crtc *intel_crtc =
		to_intel_crtc(dport->base.base.crtc);
2330 2331 2332
	unsigned long demph_reg_value, preemph_reg_value,
		uniqtranscale_reg_value;
	uint8_t train_set = intel_dp->train_set[0];
2333
	enum dpio_channel port = vlv_dport_to_channel(dport);
2334
	int pipe = intel_crtc->pipe;
2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		preemph_reg_value = 0x0004000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x552AB83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5548B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B245555;
			uniqtranscale_reg_value = 0x5560B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			demph_reg_value = 0x2B405555;
			uniqtranscale_reg_value = 0x5598DA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		preemph_reg_value = 0x0002000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x5552B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B404848;
			uniqtranscale_reg_value = 0x5580B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			demph_reg_value = 0x2B404040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		preemph_reg_value = 0x0000000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x2B305555;
			uniqtranscale_reg_value = 0x5570B83A;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			demph_reg_value = 0x2B2B4040;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		preemph_reg_value = 0x0006000;
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			demph_reg_value = 0x1B405555;
			uniqtranscale_reg_value = 0x55ADDA3A;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

2409
	mutex_lock(&dev_priv->dpio_lock);
2410 2411 2412
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
2413
			 uniqtranscale_reg_value);
2414 2415 2416 2417
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
	vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
2418
	mutex_unlock(&dev_priv->dpio_lock);
2419 2420 2421 2422

	return 0;
}

2423 2424 2425 2426 2427 2428
static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
	struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
2429
	u32 deemph_reg_value, margin_reg_value, val;
2430 2431
	uint8_t train_set = intel_dp->train_set[0];
	enum dpio_channel ch = vlv_dport_to_channel(dport);
2432 2433
	enum pipe pipe = intel_crtc->pipe;
	int i;
2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507

	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 128;
			margin_reg_value = 52;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 128;
			margin_reg_value = 77;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 128;
			margin_reg_value = 102;
			break;
		case DP_TRAIN_VOLTAGE_SWING_1200:
			deemph_reg_value = 128;
			margin_reg_value = 154;
			/* FIXME extra to set for 1200 */
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 85;
			margin_reg_value = 78;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 85;
			margin_reg_value = 116;
			break;
		case DP_TRAIN_VOLTAGE_SWING_800:
			deemph_reg_value = 85;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 64;
			margin_reg_value = 104;
			break;
		case DP_TRAIN_VOLTAGE_SWING_600:
			deemph_reg_value = 64;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
		case DP_TRAIN_VOLTAGE_SWING_400:
			deemph_reg_value = 43;
			margin_reg_value = 154;
			break;
		default:
			return 0;
		}
		break;
	default:
		return 0;
	}

	mutex_lock(&dev_priv->dpio_lock);

	/* Clear calc init */
2508 2509 2510 2511 2512 2513 2514
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2515 2516

	/* Program swing deemph */
2517 2518 2519 2520 2521 2522
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
		val &= ~DPIO_SWING_DEEMPH9P5_MASK;
		val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
	}
2523 2524

	/* Program swing margin */
2525 2526 2527 2528 2529 2530
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
		val &= ~DPIO_SWING_MARGIN_MASK;
		val |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
	}
2531 2532

	/* Disable unique transition scale */
2533 2534 2535 2536 2537
	for (i = 0; i < 4; i++) {
		val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
		val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
		vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
	}
2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549

	if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
			== DP_TRAIN_PRE_EMPHASIS_0) &&
		((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
			== DP_TRAIN_VOLTAGE_SWING_1200)) {

		/*
		 * The document said it needs to set bit 27 for ch0 and bit 26
		 * for ch1. Might be a typo in the doc.
		 * For now, for this unique transition scale selection, set bit
		 * 27 for ch0 and ch1.
		 */
2550 2551 2552 2553 2554
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
			val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
		}
2555

2556 2557 2558 2559 2560 2561
		for (i = 0; i < 4; i++) {
			val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
			val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
			vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
		}
2562 2563 2564
	}

	/* Start swing calculation */
2565 2566 2567 2568 2569 2570 2571
	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);

	val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
	val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
	vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582

	/* LRC Bypass */
	val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
	val |= DPIO_LRC_BYPASS;
	vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);

	mutex_unlock(&dev_priv->dpio_lock);

	return 0;
}

2583
static void
J
Jani Nikula 已提交
2584 2585
intel_get_adjust_train(struct intel_dp *intel_dp,
		       const uint8_t link_status[DP_LINK_STATUS_SIZE])
2586 2587 2588 2589
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;
K
Keith Packard 已提交
2590 2591
	uint8_t voltage_max;
	uint8_t preemph_max;
2592

2593
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
2594 2595
		uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
		uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
2596 2597 2598 2599 2600 2601 2602

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

K
Keith Packard 已提交
2603
	voltage_max = intel_dp_voltage_max(intel_dp);
2604 2605
	if (v >= voltage_max)
		v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
2606

K
Keith Packard 已提交
2607 2608 2609
	preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
	if (p >= preemph_max)
		p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
2610 2611

	for (lane = 0; lane < 4; lane++)
2612
		intel_dp->train_set[lane] = v | p;
2613 2614 2615
}

static uint32_t
2616
intel_gen4_signal_levels(uint8_t train_set)
2617
{
2618
	uint32_t	signal_levels = 0;
2619

2620
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
2635
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

2653 2654 2655 2656
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
2657 2658 2659
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
2660
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2661 2662 2663 2664
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
2665
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2666 2667
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
2668
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2669 2670
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
2671
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2672 2673
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
2674
	default:
2675 2676 2677
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2678 2679 2680
	}
}

K
Keith Packard 已提交
2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
/* Gen7's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen7_edp_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_600MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_IVB;

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_IVB;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_800MV_3_5DB_IVB;

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_500MV_0DB_IVB;
	}
}

2712 2713
/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
static uint32_t
2714
intel_hsw_signal_levels(uint8_t train_set)
2715
{
2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
		return DDI_BUF_EMP_400MV_9_5DB_HSW;
2727

2728 2729 2730 2731 2732 2733
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_HSW;
2734

2735 2736 2737 2738 2739 2740 2741 2742
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_HSW;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_HSW;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_HSW;
2743 2744 2745
	}
}

2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
static uint32_t
intel_bdw_signal_levels(uint8_t train_set)
{
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_400MV_3_5DB_BDW;	/* Sel1 */
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_400MV_6DB_BDW;	/* Sel2 */

	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_600MV_0DB_BDW;	/* Sel3 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_600MV_3_5DB_BDW;	/* Sel4 */
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return DDI_BUF_EMP_600MV_6DB_BDW;	/* Sel5 */

	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_800MV_0DB_BDW;	/* Sel6 */
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return DDI_BUF_EMP_800MV_3_5DB_BDW;	/* Sel7 */

	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return DDI_BUF_EMP_1200MV_0DB_BDW;	/* Sel8 */

	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return DDI_BUF_EMP_400MV_0DB_BDW;	/* Sel0 */
	}
}

2781 2782 2783 2784 2785
/* Properly updates "DP" with the correct signal levels. */
static void
intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2786
	enum port port = intel_dig_port->port;
2787 2788 2789 2790
	struct drm_device *dev = intel_dig_port->base.base.dev;
	uint32_t signal_levels, mask;
	uint8_t train_set = intel_dp->train_set[0];

2791 2792 2793 2794
	if (IS_BROADWELL(dev)) {
		signal_levels = intel_bdw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
	} else if (IS_HASWELL(dev)) {
2795 2796
		signal_levels = intel_hsw_signal_levels(train_set);
		mask = DDI_BUF_EMP_MASK;
2797 2798 2799
	} else if (IS_CHERRYVIEW(dev)) {
		signal_levels = intel_chv_signal_levels(intel_dp);
		mask = 0;
2800 2801 2802
	} else if (IS_VALLEYVIEW(dev)) {
		signal_levels = intel_vlv_signal_levels(intel_dp);
		mask = 0;
2803
	} else if (IS_GEN7(dev) && port == PORT_A) {
2804 2805
		signal_levels = intel_gen7_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
2806
	} else if (IS_GEN6(dev) && port == PORT_A) {
2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818
		signal_levels = intel_gen6_edp_signal_levels(train_set);
		mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
	} else {
		signal_levels = intel_gen4_signal_levels(train_set);
		mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
	}

	DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);

	*DP = (*DP & ~mask) | signal_levels;
}

2819
static bool
C
Chris Wilson 已提交
2820
intel_dp_set_link_train(struct intel_dp *intel_dp,
2821
			uint32_t *DP,
2822
			uint8_t dp_train_pat)
2823
{
2824 2825
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
2826
	struct drm_i915_private *dev_priv = dev->dev_private;
2827
	enum port port = intel_dig_port->port;
2828 2829
	uint8_t buf[sizeof(intel_dp->train_set) + 1];
	int ret, len;
2830

2831
	if (HAS_DDI(dev)) {
2832
		uint32_t temp = I915_READ(DP_TP_CTL(port));
2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854

		if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
			temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
		else
			temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;

		temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
			temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;

			break;
		case DP_TRAINING_PATTERN_1:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
			break;
		case DP_TRAINING_PATTERN_2:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
			break;
		case DP_TRAINING_PATTERN_3:
			temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
			break;
		}
2855
		I915_WRITE(DP_TP_CTL(port), temp);
2856

2857
	} else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2858
		*DP &= ~DP_LINK_TRAIN_MASK_CPT;
2859 2860 2861

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2862
			*DP |= DP_LINK_TRAIN_OFF_CPT;
2863 2864
			break;
		case DP_TRAINING_PATTERN_1:
2865
			*DP |= DP_LINK_TRAIN_PAT_1_CPT;
2866 2867
			break;
		case DP_TRAINING_PATTERN_2:
2868
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2869 2870 2871
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2872
			*DP |= DP_LINK_TRAIN_PAT_2_CPT;
2873 2874 2875 2876
			break;
		}

	} else {
2877
		*DP &= ~DP_LINK_TRAIN_MASK;
2878 2879 2880

		switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
		case DP_TRAINING_PATTERN_DISABLE:
2881
			*DP |= DP_LINK_TRAIN_OFF;
2882 2883
			break;
		case DP_TRAINING_PATTERN_1:
2884
			*DP |= DP_LINK_TRAIN_PAT_1;
2885 2886
			break;
		case DP_TRAINING_PATTERN_2:
2887
			*DP |= DP_LINK_TRAIN_PAT_2;
2888 2889 2890
			break;
		case DP_TRAINING_PATTERN_3:
			DRM_ERROR("DP training pattern 3 not supported\n");
2891
			*DP |= DP_LINK_TRAIN_PAT_2;
2892 2893 2894 2895
			break;
		}
	}

2896
	I915_WRITE(intel_dp->output_reg, *DP);
C
Chris Wilson 已提交
2897
	POSTING_READ(intel_dp->output_reg);
2898

2899 2900
	buf[0] = dp_train_pat;
	if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
2901
	    DP_TRAINING_PATTERN_DISABLE) {
2902 2903 2904 2905 2906 2907
		/* don't write DP_TRAINING_LANEx_SET on disable */
		len = 1;
	} else {
		/* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
		memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
		len = intel_dp->lane_count + 1;
2908
	}
2909

2910 2911
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
				buf, len);
2912 2913

	return ret == len;
2914 2915
}

2916 2917 2918 2919
static bool
intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
			uint8_t dp_train_pat)
{
2920
	memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
2921 2922 2923 2924 2925 2926
	intel_dp_set_signal_levels(intel_dp, DP);
	return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
}

static bool
intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
J
Jani Nikula 已提交
2927
			   const uint8_t link_status[DP_LINK_STATUS_SIZE])
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	intel_get_adjust_train(intel_dp, link_status);
	intel_dp_set_signal_levels(intel_dp, DP);

	I915_WRITE(intel_dp->output_reg, *DP);
	POSTING_READ(intel_dp->output_reg);

2940 2941
	ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
				intel_dp->train_set, intel_dp->lane_count);
2942 2943 2944 2945

	return ret == intel_dp->lane_count;
}

2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum port port = intel_dig_port->port;
	uint32_t val;

	if (!HAS_DDI(dev))
		return;

	val = I915_READ(DP_TP_CTL(port));
	val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
	val |= DP_TP_CTL_LINK_TRAIN_IDLE;
	I915_WRITE(DP_TP_CTL(port), val);

	/*
	 * On PORT_A we can have only eDP in SST mode. There the only reason
	 * we need to set idle transmission mode is to work around a HW issue
	 * where we enable the pipe while not in idle link-training mode.
	 * In this case there is requirement to wait for a minimum number of
	 * idle patterns to be sent.
	 */
	if (port == PORT_A)
		return;

	if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
		     1))
		DRM_ERROR("Timed out waiting for DP idle patterns\n");
}

2977
/* Enable corresponding port and start training pattern 1 */
2978
void
2979
intel_dp_start_link_train(struct intel_dp *intel_dp)
2980
{
2981
	struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
2982
	struct drm_device *dev = encoder->dev;
2983 2984
	int i;
	uint8_t voltage;
2985
	int voltage_tries, loop_tries;
C
Chris Wilson 已提交
2986
	uint32_t DP = intel_dp->DP;
2987
	uint8_t link_config[2];
2988

P
Paulo Zanoni 已提交
2989
	if (HAS_DDI(dev))
2990 2991
		intel_ddi_prepare_link_retrain(encoder);

2992
	/* Write the link configuration data */
2993 2994 2995 2996
	link_config[0] = intel_dp->link_bw;
	link_config[1] = intel_dp->lane_count;
	if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
		link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2997
	drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
2998 2999 3000

	link_config[0] = 0;
	link_config[1] = DP_SET_ANSI_8B10B;
3001
	drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
3002 3003

	DP |= DP_PORT_EN;
K
Keith Packard 已提交
3004

3005 3006 3007 3008 3009 3010 3011 3012
	/* clock recovery */
	if (!intel_dp_reset_link_train(intel_dp, &DP,
				       DP_TRAINING_PATTERN_1 |
				       DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to enable link training\n");
		return;
	}

3013
	voltage = 0xff;
3014 3015
	voltage_tries = 0;
	loop_tries = 0;
3016
	for (;;) {
3017
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3018

3019
		drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
3020 3021
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3022
			break;
3023
		}
3024

3025
		if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3026
			DRM_DEBUG_KMS("clock recovery OK\n");
3027 3028 3029 3030 3031 3032
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3033
				break;
3034
		if (i == intel_dp->lane_count) {
3035 3036
			++loop_tries;
			if (loop_tries == 5) {
3037
				DRM_ERROR("too many full retries, give up\n");
3038 3039
				break;
			}
3040 3041 3042
			intel_dp_reset_link_train(intel_dp, &DP,
						  DP_TRAINING_PATTERN_1 |
						  DP_LINK_SCRAMBLING_DISABLE);
3043 3044 3045
			voltage_tries = 0;
			continue;
		}
3046

3047
		/* Check to see if we've tried the same voltage 5 times */
3048
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
3049
			++voltage_tries;
3050
			if (voltage_tries == 5) {
3051
				DRM_ERROR("too many voltage retries, give up\n");
3052 3053 3054 3055 3056
				break;
			}
		} else
			voltage_tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
3057

3058 3059 3060 3061 3062
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3063 3064
	}

3065 3066 3067
	intel_dp->DP = DP;
}

3068
void
3069 3070 3071
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
	bool channel_eq = false;
3072
	int tries, cr_tries;
3073
	uint32_t DP = intel_dp->DP;
3074 3075 3076 3077 3078
	uint32_t training_pattern = DP_TRAINING_PATTERN_2;

	/* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
	if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
		training_pattern = DP_TRAINING_PATTERN_3;
3079

3080
	/* channel equalization */
3081
	if (!intel_dp_set_link_train(intel_dp, &DP,
3082
				     training_pattern |
3083 3084 3085 3086 3087
				     DP_LINK_SCRAMBLING_DISABLE)) {
		DRM_ERROR("failed to start channel equalization\n");
		return;
	}

3088
	tries = 0;
3089
	cr_tries = 0;
3090 3091
	channel_eq = false;
	for (;;) {
3092
		uint8_t link_status[DP_LINK_STATUS_SIZE];
3093

3094 3095 3096 3097 3098
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			break;
		}

3099
		drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
3100 3101
		if (!intel_dp_get_link_status(intel_dp, link_status)) {
			DRM_ERROR("failed to get link status\n");
3102
			break;
3103
		}
3104

3105
		/* Make sure clock is still ok */
3106
		if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
3107
			intel_dp_start_link_train(intel_dp);
3108
			intel_dp_set_link_train(intel_dp, &DP,
3109
						training_pattern |
3110
						DP_LINK_SCRAMBLING_DISABLE);
3111 3112 3113 3114
			cr_tries++;
			continue;
		}

3115
		if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3116 3117 3118
			channel_eq = true;
			break;
		}
3119

3120 3121 3122 3123
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
3124
			intel_dp_set_link_train(intel_dp, &DP,
3125
						training_pattern |
3126
						DP_LINK_SCRAMBLING_DISABLE);
3127 3128 3129 3130
			tries = 0;
			cr_tries++;
			continue;
		}
3131

3132 3133 3134 3135 3136
		/* Update training set as requested by target */
		if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
			DRM_ERROR("failed to update link training\n");
			break;
		}
3137
		++tries;
3138
	}
3139

3140 3141 3142 3143
	intel_dp_set_idle_link_train(intel_dp);

	intel_dp->DP = DP;

3144
	if (channel_eq)
M
Masanari Iida 已提交
3145
		DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
3146

3147 3148 3149 3150
}

void intel_dp_stop_link_train(struct intel_dp *intel_dp)
{
3151
	intel_dp_set_link_train(intel_dp, &intel_dp->DP,
3152
				DP_TRAINING_PATTERN_DISABLE);
3153 3154 3155
}

static void
C
Chris Wilson 已提交
3156
intel_dp_link_down(struct intel_dp *intel_dp)
3157
{
3158
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3159
	enum port port = intel_dig_port->port;
3160
	struct drm_device *dev = intel_dig_port->base.base.dev;
3161
	struct drm_i915_private *dev_priv = dev->dev_private;
3162 3163
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
C
Chris Wilson 已提交
3164
	uint32_t DP = intel_dp->DP;
3165

3166
	if (WARN_ON(HAS_DDI(dev)))
3167 3168
		return;

3169
	if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
3170 3171
		return;

3172
	DRM_DEBUG_KMS("\n");
3173

3174
	if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
3175
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
3176
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
3177 3178
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
3179
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
3180
	}
3181
	POSTING_READ(intel_dp->output_reg);
3182

3183
	if (HAS_PCH_IBX(dev) &&
3184
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
3185
		struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
3186

3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
3201 3202 3203 3204
		if (WARN_ON(crtc == NULL)) {
			/* We should never try to disable a port without a crtc
			 * attached. For paranoia keep the code around for a
			 * bit. */
3205 3206 3207
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
3208
			intel_wait_for_vblank(dev, intel_crtc->pipe);
3209 3210
	}

3211
	DP &= ~DP_AUDIO_OUTPUT_ENABLE;
C
Chris Wilson 已提交
3212 3213
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
3214
	msleep(intel_dp->panel_power_down_delay);
3215 3216
}

3217 3218
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
3219
{
R
Rodrigo Vivi 已提交
3220 3221 3222 3223
	struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

3224 3225
	char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];

3226 3227
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
				    sizeof(intel_dp->dpcd)) < 0)
3228
		return false; /* aux transfer failed */
3229

3230 3231 3232 3233
	hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
			   32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
	DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);

3234 3235 3236
	if (intel_dp->dpcd[DP_DPCD_REV] == 0)
		return false; /* DPCD not present */

3237 3238
	/* Check if the panel supports PSR */
	memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
3239
	if (is_edp(intel_dp)) {
3240 3241 3242
		intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
					intel_dp->psr_dpcd,
					sizeof(intel_dp->psr_dpcd));
R
Rodrigo Vivi 已提交
3243 3244
		if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
			dev_priv->psr.sink_support = true;
3245
			DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
R
Rodrigo Vivi 已提交
3246
		}
3247 3248
	}

3249 3250 3251 3252 3253 3254 3255 3256
	/* Training Pattern 3 support */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
	    intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
		intel_dp->use_tps3 = true;
		DRM_DEBUG_KMS("Displayport TPS3 supported");
	} else
		intel_dp->use_tps3 = false;

3257 3258 3259 3260 3261 3262 3263
	if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
	      DP_DWN_STRM_PORT_PRESENT))
		return true; /* native DP sink */

	if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
		return true; /* no per-port downstream info */

3264 3265 3266
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
				    intel_dp->downstream_ports,
				    DP_MAX_DOWNSTREAM_PORTS) < 0)
3267 3268 3269
		return false; /* downstream port status fetch failed */

	return true;
3270 3271
}

3272 3273 3274 3275 3276 3277 3278 3279
static void
intel_dp_probe_oui(struct intel_dp *intel_dp)
{
	u8 buf[3];

	if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
		return;

3280
	intel_edp_panel_vdd_on(intel_dp);
D
Daniel Vetter 已提交
3281

3282
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
3283 3284 3285
		DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);

3286
	if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
3287 3288
		DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
			      buf[0], buf[1], buf[2]);
D
Daniel Vetter 已提交
3289

3290
	edp_panel_vdd_off(intel_dp, false);
3291 3292
}

3293 3294 3295 3296 3297 3298 3299 3300
int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
{
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct intel_crtc *intel_crtc =
		to_intel_crtc(intel_dig_port->base.base.crtc);
	u8 buf[1];

3301
	if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
3302 3303 3304 3305 3306
		return -EAGAIN;

	if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
		return -ENOTTY;

3307 3308
	if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
			       DP_TEST_SINK_START) < 0)
3309 3310 3311 3312 3313 3314
		return -EAGAIN;

	/* Wait 2 vblanks to be sure we will have the correct CRC value */
	intel_wait_for_vblank(dev, intel_crtc->pipe);
	intel_wait_for_vblank(dev, intel_crtc->pipe);

3315
	if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
3316 3317
		return -EAGAIN;

3318
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
3319 3320 3321
	return 0;
}

3322 3323 3324
static bool
intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
{
3325 3326 3327
	return intel_dp_dpcd_read_wake(&intel_dp->aux,
				       DP_DEVICE_SERVICE_IRQ_VECTOR,
				       sink_irq_vector, 1) == 1;
3328 3329 3330 3331 3332 3333
}

static void
intel_dp_handle_test_request(struct intel_dp *intel_dp)
{
	/* NAK by default */
3334
	drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
3335 3336
}

3337 3338 3339 3340 3341 3342 3343 3344 3345
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

P
Paulo Zanoni 已提交
3346
void
C
Chris Wilson 已提交
3347
intel_dp_check_link_status(struct intel_dp *intel_dp)
3348
{
3349
	struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3350
	u8 sink_irq_vector;
3351
	u8 link_status[DP_LINK_STATUS_SIZE];
3352

3353
	/* FIXME: This access isn't protected by any locks. */
3354
	if (!intel_encoder->connectors_active)
3355
		return;
3356

3357
	if (WARN_ON(!intel_encoder->base.crtc))
3358 3359
		return;

3360
	/* Try to read receiver status if the link appears to be up */
3361
	if (!intel_dp_get_link_status(intel_dp, link_status)) {
3362 3363 3364
		return;
	}

3365
	/* Now read the DPCD to see if it's actually running */
3366
	if (!intel_dp_get_dpcd(intel_dp)) {
3367 3368 3369
		return;
	}

3370 3371 3372 3373
	/* Try to read the source of the interrupt */
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
		/* Clear interrupt source */
3374 3375 3376
		drm_dp_dpcd_writeb(&intel_dp->aux,
				   DP_DEVICE_SERVICE_IRQ_VECTOR,
				   sink_irq_vector);
3377 3378 3379 3380 3381 3382 3383

		if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
			intel_dp_handle_test_request(intel_dp);
		if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
			DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
	}

3384
	if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
3385
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3386
			      intel_encoder->base.name);
3387 3388
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
3389
		intel_dp_stop_link_train(intel_dp);
3390
	}
3391 3392
}

3393
/* XXX this is probably wrong for multiple downstream ports */
3394
static enum drm_connector_status
3395
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
3396
{
3397 3398 3399 3400 3401 3402 3403 3404
	uint8_t *dpcd = intel_dp->dpcd;
	uint8_t type;

	if (!intel_dp_get_dpcd(intel_dp))
		return connector_status_disconnected;

	/* if there's no downstream port, we're done */
	if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
3405
		return connector_status_connected;
3406 3407

	/* If we're HPD-aware, SINK_COUNT changes dynamically */
3408 3409
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
3410
		uint8_t reg;
3411 3412 3413

		if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
					    &reg, 1) < 0)
3414
			return connector_status_unknown;
3415

3416 3417
		return DP_GET_SINK_COUNT(reg) ? connector_status_connected
					      : connector_status_disconnected;
3418 3419 3420
	}

	/* If no HPD, poke DDC gently */
3421
	if (drm_probe_ddc(&intel_dp->aux.ddc))
3422
		return connector_status_connected;
3423 3424

	/* Well we tried, say unknown for unreliable port types */
3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
		if (type == DP_DS_PORT_TYPE_VGA ||
		    type == DP_DS_PORT_TYPE_NON_EDID)
			return connector_status_unknown;
	} else {
		type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
			DP_DWN_STRM_PORT_TYPE_MASK;
		if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
		    type == DP_DWN_STRM_PORT_TYPE_OTHER)
			return connector_status_unknown;
	}
3437 3438 3439

	/* Anything else is out of spec, warn and ignore */
	DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
3440
	return connector_status_disconnected;
3441 3442
}

3443
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3444
ironlake_dp_detect(struct intel_dp *intel_dp)
3445
{
3446
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3447 3448
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3449 3450
	enum drm_connector_status status;

3451 3452
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
3453
		status = intel_panel_detect(dev);
3454 3455 3456 3457
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
3458

3459 3460 3461
	if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
		return connector_status_disconnected;

3462
	return intel_dp_detect_dpcd(intel_dp);
3463 3464
}

3465
static enum drm_connector_status
Z
Zhenyu Wang 已提交
3466
g4x_dp_detect(struct intel_dp *intel_dp)
3467
{
3468
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3469
	struct drm_i915_private *dev_priv = dev->dev_private;
3470
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3471
	uint32_t bit;
3472

3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		enum drm_connector_status status;

		status = intel_panel_detect(dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}

3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
	if (IS_VALLEYVIEW(dev)) {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
			break;
		default:
			return connector_status_unknown;
		}
	} else {
		switch (intel_dig_port->port) {
		case PORT_B:
			bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_C:
			bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
			break;
		case PORT_D:
			bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
			break;
		default:
			return connector_status_unknown;
		}
3511 3512
	}

3513
	if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
3514 3515
		return connector_status_disconnected;

3516
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
3517 3518
}

3519 3520 3521
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3522
	struct intel_connector *intel_connector = to_intel_connector(connector);
3523

3524 3525 3526 3527
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
3528 3529
			return NULL;

J
Jani Nikula 已提交
3530
		return drm_edid_duplicate(intel_connector->edid);
3531
	}
3532

3533
	return drm_get_edid(connector, adapter);
3534 3535 3536 3537 3538
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
3539
	struct intel_connector *intel_connector = to_intel_connector(connector);
3540

3541 3542 3543 3544 3545 3546 3547 3548
	/* use cached edid if we have one */
	if (intel_connector->edid) {
		/* invalid edid */
		if (IS_ERR(intel_connector->edid))
			return 0;

		return intel_connector_update_modes(connector,
						    intel_connector->edid);
3549 3550
	}

3551
	return intel_ddc_get_modes(connector, adapter);
3552 3553
}

Z
Zhenyu Wang 已提交
3554 3555 3556 3557
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3558 3559
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3560
	struct drm_device *dev = connector->dev;
3561
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
3562
	enum drm_connector_status status;
3563
	enum intel_display_power_domain power_domain;
Z
Zhenyu Wang 已提交
3564 3565
	struct edid *edid = NULL;

3566 3567
	intel_runtime_pm_get(dev_priv);

3568 3569 3570
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3571
	DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3572
		      connector->base.id, connector->name);
3573

Z
Zhenyu Wang 已提交
3574 3575 3576 3577 3578 3579
	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
3580

Z
Zhenyu Wang 已提交
3581
	if (status != connector_status_connected)
3582
		goto out;
Z
Zhenyu Wang 已提交
3583

3584 3585
	intel_dp_probe_oui(intel_dp);

3586 3587
	if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
		intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
3588
	} else {
3589
		edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3590 3591 3592 3593
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
3594 3595
	}

3596 3597
	if (intel_encoder->type != INTEL_OUTPUT_EDP)
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3598 3599 3600
	status = connector_status_connected;

out:
3601 3602
	intel_display_power_put(dev_priv, power_domain);

3603
	intel_runtime_pm_put(dev_priv);
3604

3605
	return status;
3606 3607 3608 3609
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
3610
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3611 3612
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
3613
	struct intel_connector *intel_connector = to_intel_connector(connector);
3614
	struct drm_device *dev = connector->dev;
3615 3616
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3617
	int ret;
3618 3619 3620 3621

	/* We should parse the EDID data and find out if it has an audio sink
	 */

3622 3623 3624
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3625
	ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
3626
	intel_display_power_put(dev_priv, power_domain);
3627
	if (ret)
3628 3629
		return ret;

3630
	/* if eDP has no EDID, fall back to fixed mode */
3631
	if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
3632
		struct drm_display_mode *mode;
3633 3634
		mode = drm_mode_duplicate(dev,
					  intel_connector->panel.fixed_mode);
3635
		if (mode) {
3636 3637 3638 3639 3640
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
3641 3642
}

3643 3644 3645 3646
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
3647 3648 3649 3650 3651
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	enum intel_display_power_domain power_domain;
3652 3653 3654
	struct edid *edid;
	bool has_audio = false;

3655 3656 3657
	power_domain = intel_display_port_power_domain(intel_encoder);
	intel_display_power_get(dev_priv, power_domain);

3658
	edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
3659 3660 3661 3662 3663
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);
		kfree(edid);
	}

3664 3665
	intel_display_power_put(dev_priv, power_domain);

3666 3667 3668
	return has_audio;
}

3669 3670 3671 3672 3673
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
3674
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
3675
	struct intel_connector *intel_connector = to_intel_connector(connector);
3676 3677
	struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3678 3679
	int ret;

3680
	ret = drm_object_property_set_value(&connector->base, property, val);
3681 3682 3683
	if (ret)
		return ret;

3684
	if (property == dev_priv->force_audio_property) {
3685 3686 3687 3688
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
3689 3690
			return 0;

3691
		intel_dp->force_audio = i;
3692

3693
		if (i == HDMI_AUDIO_AUTO)
3694 3695
			has_audio = intel_dp_detect_audio(connector);
		else
3696
			has_audio = (i == HDMI_AUDIO_ON);
3697 3698

		if (has_audio == intel_dp->has_audio)
3699 3700
			return 0;

3701
		intel_dp->has_audio = has_audio;
3702 3703 3704
		goto done;
	}

3705
	if (property == dev_priv->broadcast_rgb_property) {
3706 3707 3708
		bool old_auto = intel_dp->color_range_auto;
		uint32_t old_range = intel_dp->color_range;

3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723
		switch (val) {
		case INTEL_BROADCAST_RGB_AUTO:
			intel_dp->color_range_auto = true;
			break;
		case INTEL_BROADCAST_RGB_FULL:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = 0;
			break;
		case INTEL_BROADCAST_RGB_LIMITED:
			intel_dp->color_range_auto = false;
			intel_dp->color_range = DP_COLOR_RANGE_16_235;
			break;
		default:
			return -EINVAL;
		}
3724 3725 3726 3727 3728

		if (old_auto == intel_dp->color_range_auto &&
		    old_range == intel_dp->color_range)
			return 0;

3729 3730 3731
		goto done;
	}

3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747
	if (is_edp(intel_dp) &&
	    property == connector->dev->mode_config.scaling_mode_property) {
		if (val == DRM_MODE_SCALE_NONE) {
			DRM_DEBUG_KMS("no scaling not supported\n");
			return -EINVAL;
		}

		if (intel_connector->panel.fitting_mode == val) {
			/* the eDP scaling property is not changed */
			return 0;
		}
		intel_connector->panel.fitting_mode = val;

		goto done;
	}

3748 3749 3750
	return -EINVAL;

done:
3751 3752
	if (intel_encoder->base.crtc)
		intel_crtc_restore_mode(intel_encoder->base.crtc);
3753 3754 3755 3756

	return 0;
}

3757
static void
3758
intel_dp_connector_destroy(struct drm_connector *connector)
3759
{
3760
	struct intel_connector *intel_connector = to_intel_connector(connector);
3761

3762 3763 3764
	if (!IS_ERR_OR_NULL(intel_connector->edid))
		kfree(intel_connector->edid);

3765 3766 3767
	/* Can't call is_edp() since the encoder may have been destroyed
	 * already. */
	if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3768
		intel_panel_fini(&intel_connector->panel);
3769

3770
	drm_connector_cleanup(connector);
3771
	kfree(connector);
3772 3773
}

P
Paulo Zanoni 已提交
3774
void intel_dp_encoder_destroy(struct drm_encoder *encoder)
3775
{
3776 3777
	struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
	struct intel_dp *intel_dp = &intel_dig_port->dp;
3778
	struct drm_device *dev = intel_dp_to_dev(intel_dp);
3779

3780
	drm_dp_aux_unregister(&intel_dp->aux);
3781
	drm_encoder_cleanup(encoder);
3782 3783
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3784
		drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3785
		edp_panel_vdd_off_sync(intel_dp);
3786
		drm_modeset_unlock(&dev->mode_config.connection_mutex);
3787
	}
3788
	kfree(intel_dig_port);
3789 3790
}

3791
static const struct drm_connector_funcs intel_dp_connector_funcs = {
3792
	.dpms = intel_connector_dpms,
3793 3794
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
3795
	.set_property = intel_dp_set_property,
3796
	.destroy = intel_dp_connector_destroy,
3797 3798 3799 3800 3801
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
3802
	.best_encoder = intel_best_encoder,
3803 3804 3805
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
3806
	.destroy = intel_dp_encoder_destroy,
3807 3808
};

3809
static void
3810
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
3811
{
3812
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3813

3814
	intel_dp_check_link_status(intel_dp);
3815
}
3816

3817 3818
/* Return which DP Port should be selected for Transcoder DP control */
int
3819
intel_trans_dp_port_sel(struct drm_crtc *crtc)
3820 3821
{
	struct drm_device *dev = crtc->dev;
3822 3823
	struct intel_encoder *intel_encoder;
	struct intel_dp *intel_dp;
3824

3825 3826
	for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
		intel_dp = enc_to_intel_dp(&intel_encoder->base);
3827

3828 3829
		if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
		    intel_encoder->type == INTEL_OUTPUT_EDP)
C
Chris Wilson 已提交
3830
			return intel_dp->output_reg;
3831
	}
C
Chris Wilson 已提交
3832

3833 3834 3835
	return -1;
}

3836
/* check the VBT to see whether the eDP is on DP-D port */
3837
bool intel_dp_is_edp(struct drm_device *dev, enum port port)
3838 3839
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3840
	union child_device_config *p_child;
3841
	int i;
3842 3843 3844 3845 3846
	static const short port_mapping[] = {
		[PORT_B] = PORT_IDPB,
		[PORT_C] = PORT_IDPC,
		[PORT_D] = PORT_IDPD,
	};
3847

3848 3849 3850
	if (port == PORT_A)
		return true;

3851
	if (!dev_priv->vbt.child_dev_num)
3852 3853
		return false;

3854 3855
	for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
		p_child = dev_priv->vbt.child_dev + i;
3856

3857
		if (p_child->common.dvo_port == port_mapping[port] &&
3858 3859
		    (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
		    (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
3860 3861 3862 3863 3864
			return true;
	}
	return false;
}

3865 3866 3867
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
3868 3869
	struct intel_connector *intel_connector = to_intel_connector(connector);

3870
	intel_attach_force_audio_property(connector);
3871
	intel_attach_broadcast_rgb_property(connector);
3872
	intel_dp->color_range_auto = true;
3873 3874 3875

	if (is_edp(intel_dp)) {
		drm_mode_create_scaling_mode_property(connector->dev);
3876 3877
		drm_object_attach_property(
			&connector->base,
3878
			connector->dev->mode_config.scaling_mode_property,
3879 3880
			DRM_MODE_SCALE_ASPECT);
		intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
3881
	}
3882 3883
}

3884 3885 3886 3887 3888 3889 3890
static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
{
	intel_dp->last_power_cycle = jiffies;
	intel_dp->last_power_on = jiffies;
	intel_dp->last_backlight_off = jiffies;
}

3891 3892
static void
intel_dp_init_panel_power_sequencer(struct drm_device *dev,
3893 3894
				    struct intel_dp *intel_dp,
				    struct edp_power_seq *out)
3895 3896 3897 3898
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct edp_power_seq cur, vbt, spec, final;
	u32 pp_on, pp_off, pp_div, pp;
3899
	int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
3900 3901

	if (HAS_PCH_SPLIT(dev)) {
3902
		pp_ctrl_reg = PCH_PP_CONTROL;
3903 3904 3905 3906
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
3907 3908 3909 3910 3911 3912
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
3913
	}
3914 3915 3916

	/* Workaround: Need to write PP_CONTROL with the unlock key as
	 * the very first thing. */
3917
	pp = ironlake_get_pp_control(intel_dp);
3918
	I915_WRITE(pp_ctrl_reg, pp);
3919

3920 3921 3922
	pp_on = I915_READ(pp_on_reg);
	pp_off = I915_READ(pp_off_reg);
	pp_div = I915_READ(pp_div_reg);
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942

	/* Pull timing values out of registers */
	cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
		PANEL_POWER_UP_DELAY_SHIFT;

	cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
		PANEL_LIGHT_ON_DELAY_SHIFT;

	cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
		PANEL_LIGHT_OFF_DELAY_SHIFT;

	cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
		PANEL_POWER_DOWN_DELAY_SHIFT;

	cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
		       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

	DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

3943
	vbt = dev_priv->vbt.edp_pps;
3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979

	/* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
	 * our hw here, which are all in 100usec. */
	spec.t1_t3 = 210 * 10;
	spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
	spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
	spec.t10 = 500 * 10;
	/* This one is special and actually in units of 100ms, but zero
	 * based in the hw (so we need to add 100 ms). But the sw vbt
	 * table multiplies it with 1000 to make it in units of 100usec,
	 * too. */
	spec.t11_t12 = (510 + 100) * 10;

	DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
		      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

	/* Use the max of the register settings and vbt. If both are
	 * unset, fall back to the spec limits. */
#define assign_final(field)	final.field = (max(cur.field, vbt.field) == 0 ? \
				       spec.field : \
				       max(cur.field, vbt.field))
	assign_final(t1_t3);
	assign_final(t8);
	assign_final(t9);
	assign_final(t10);
	assign_final(t11_t12);
#undef assign_final

#define get_delay(field)	(DIV_ROUND_UP(final.field, 10))
	intel_dp->panel_power_up_delay = get_delay(t1_t3);
	intel_dp->backlight_on_delay = get_delay(t8);
	intel_dp->backlight_off_delay = get_delay(t9);
	intel_dp->panel_power_down_delay = get_delay(t10);
	intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
#undef get_delay

3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996
	DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
		      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
		      intel_dp->panel_power_cycle_delay);

	DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
		      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);

	if (out)
		*out = final;
}

static void
intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
					      struct intel_dp *intel_dp,
					      struct edp_power_seq *seq)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3997 3998 3999 4000 4001 4002 4003 4004 4005
	u32 pp_on, pp_off, pp_div, port_sel = 0;
	int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
	int pp_on_reg, pp_off_reg, pp_div_reg;

	if (HAS_PCH_SPLIT(dev)) {
		pp_on_reg = PCH_PP_ON_DELAYS;
		pp_off_reg = PCH_PP_OFF_DELAYS;
		pp_div_reg = PCH_PP_DIVISOR;
	} else {
4006 4007 4008 4009 4010
		enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);

		pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
		pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
		pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
4011 4012
	}

4013 4014 4015 4016 4017 4018 4019 4020
	/*
	 * And finally store the new values in the power sequencer. The
	 * backlight delays are set to 1 because we do manual waits on them. For
	 * T8, even BSpec recommends doing it. For T9, if we don't do this,
	 * we'll end up waiting for the backlight off delay twice: once when we
	 * do the manual sleep, and once when we disable the panel and wait for
	 * the PP_STATUS bit to become zero.
	 */
4021
	pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
4022 4023
		(1 << PANEL_LIGHT_ON_DELAY_SHIFT);
	pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
4024
		 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
4025 4026
	/* Compute the divisor for the pp clock, simply match the Bspec
	 * formula. */
4027
	pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4028
	pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4029 4030 4031 4032
			<< PANEL_POWER_CYCLE_DELAY_SHIFT);

	/* Haswell doesn't have any port selection bits for the panel
	 * power sequencer any more. */
4033
	if (IS_VALLEYVIEW(dev)) {
4034 4035 4036 4037
		if (dp_to_dig_port(intel_dp)->port == PORT_B)
			port_sel = PANEL_PORT_SELECT_DPB_VLV;
		else
			port_sel = PANEL_PORT_SELECT_DPC_VLV;
4038 4039
	} else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
		if (dp_to_dig_port(intel_dp)->port == PORT_A)
4040
			port_sel = PANEL_PORT_SELECT_DPA;
4041
		else
4042
			port_sel = PANEL_PORT_SELECT_DPD;
4043 4044
	}

4045 4046 4047 4048 4049
	pp_on |= port_sel;

	I915_WRITE(pp_on_reg, pp_on);
	I915_WRITE(pp_off_reg, pp_off);
	I915_WRITE(pp_div_reg, pp_div);
4050 4051

	DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
4052 4053 4054
		      I915_READ(pp_on_reg),
		      I915_READ(pp_off_reg),
		      I915_READ(pp_div_reg));
4055 4056
}

4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140
void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_encoder *encoder;
	struct intel_dp *intel_dp = NULL;
	struct intel_crtc_config *config = NULL;
	struct intel_crtc *intel_crtc = NULL;
	struct intel_connector *intel_connector = dev_priv->drrs.connector;
	u32 reg, val;
	enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;

	if (refresh_rate <= 0) {
		DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
		return;
	}

	if (intel_connector == NULL) {
		DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
		return;
	}

	if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
		DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
		return;
	}

	encoder = intel_attached_encoder(&intel_connector->base);
	intel_dp = enc_to_intel_dp(&encoder->base);
	intel_crtc = encoder->new_crtc;

	if (!intel_crtc) {
		DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
		return;
	}

	config = &intel_crtc->config;

	if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
		DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
		return;
	}

	if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
		index = DRRS_LOW_RR;

	if (index == intel_dp->drrs_state.refresh_rate_type) {
		DRM_DEBUG_KMS(
			"DRRS requested for previously set RR...ignoring\n");
		return;
	}

	if (!intel_crtc->active) {
		DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
		return;
	}

	if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
		reg = PIPECONF(intel_crtc->config.cpu_transcoder);
		val = I915_READ(reg);
		if (index > DRRS_HIGH_RR) {
			val |= PIPECONF_EDP_RR_MODE_SWITCH;
			intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
		} else {
			val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
		}
		I915_WRITE(reg, val);
	}

	/*
	 * mutex taken to ensure that there is no race between differnt
	 * drrs calls trying to update refresh rate. This scenario may occur
	 * in future when idleness detection based DRRS in kernel and
	 * possible calls from user space to set differnt RR are made.
	 */

	mutex_lock(&intel_dp->drrs_state.mutex);

	intel_dp->drrs_state.refresh_rate_type = index;

	mutex_unlock(&intel_dp->drrs_state.mutex);

	DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
}

4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
static struct drm_display_mode *
intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector,
			struct drm_display_mode *fixed_mode)
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct drm_device *dev = intel_dig_port->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *downclock_mode = NULL;

	if (INTEL_INFO(dev)->gen <= 6) {
		DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
		return NULL;
	}

	if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
		DRM_INFO("VBT doesn't support DRRS\n");
		return NULL;
	}

	downclock_mode = intel_find_panel_downclock
					(dev, fixed_mode, connector);

	if (!downclock_mode) {
		DRM_INFO("DRRS not supported\n");
		return NULL;
	}

4170 4171 4172 4173
	dev_priv->drrs.connector = intel_connector;

	mutex_init(&intel_dp->drrs_state.mutex);

4174 4175 4176 4177 4178 4179 4180
	intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;

	intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
	DRM_INFO("seamless DRRS supported for eDP panel.\n");
	return downclock_mode;
}

4181
static bool intel_edp_init_connector(struct intel_dp *intel_dp,
4182 4183
				     struct intel_connector *intel_connector,
				     struct edp_power_seq *power_seq)
4184 4185 4186
{
	struct drm_connector *connector = &intel_connector->base;
	struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4187 4188
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4189 4190
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_display_mode *fixed_mode = NULL;
4191
	struct drm_display_mode *downclock_mode = NULL;
4192 4193 4194 4195
	bool has_dpcd;
	struct drm_display_mode *scan;
	struct edid *edid;

4196 4197
	intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;

4198 4199 4200
	if (!is_edp(intel_dp))
		return true;

4201 4202 4203 4204 4205 4206 4207 4208
	/* The VDD bit needs a power domain reference, so if the bit is already
	 * enabled when we boot, grab this reference. */
	if (edp_have_panel_vdd(intel_dp)) {
		enum intel_display_power_domain power_domain;
		power_domain = intel_display_port_power_domain(intel_encoder);
		intel_display_power_get(dev_priv, power_domain);
	}

4209
	/* Cache DPCD and EDID for edp. */
4210
	intel_edp_panel_vdd_on(intel_dp);
4211
	has_dpcd = intel_dp_get_dpcd(intel_dp);
4212
	edp_panel_vdd_off(intel_dp, false);
4213 4214 4215 4216 4217 4218 4219 4220 4221 4222 4223 4224 4225

	if (has_dpcd) {
		if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
			dev_priv->no_aux_handshake =
				intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
				DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
	} else {
		/* if this fails, presume the device is a ghost */
		DRM_INFO("failed to retrieve link info, disabling eDP\n");
		return false;
	}

	/* We now know it's not a ghost, init power sequence regs. */
4226
	intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
4227

4228
	mutex_lock(&dev->mode_config.mutex);
4229
	edid = drm_get_edid(connector, &intel_dp->aux.ddc);
4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247
	if (edid) {
		if (drm_add_edid_modes(connector, edid)) {
			drm_mode_connector_update_edid_property(connector,
								edid);
			drm_edid_to_eld(connector, edid);
		} else {
			kfree(edid);
			edid = ERR_PTR(-EINVAL);
		}
	} else {
		edid = ERR_PTR(-ENOENT);
	}
	intel_connector->edid = edid;

	/* prefer fixed mode from EDID if available */
	list_for_each_entry(scan, &connector->probed_modes, head) {
		if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
			fixed_mode = drm_mode_duplicate(dev, scan);
4248 4249 4250
			downclock_mode = intel_dp_drrs_init(
						intel_dig_port,
						intel_connector, fixed_mode);
4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
			break;
		}
	}

	/* fallback to VBT if available for eDP */
	if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
		fixed_mode = drm_mode_duplicate(dev,
					dev_priv->vbt.lfp_lvds_vbt_mode);
		if (fixed_mode)
			fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
	}
4262
	mutex_unlock(&dev->mode_config.mutex);
4263

4264
	intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
4265 4266 4267 4268 4269
	intel_panel_setup_backlight(connector);

	return true;
}

4270
bool
4271 4272
intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
			struct intel_connector *intel_connector)
4273
{
4274 4275 4276 4277
	struct drm_connector *connector = &intel_connector->base;
	struct intel_dp *intel_dp = &intel_dig_port->dp;
	struct intel_encoder *intel_encoder = &intel_dig_port->base;
	struct drm_device *dev = intel_encoder->base.dev;
4278
	struct drm_i915_private *dev_priv = dev->dev_private;
4279
	enum port port = intel_dig_port->port;
4280
	struct edp_power_seq power_seq = { 0 };
4281
	int type;
4282

4283 4284 4285 4286 4287 4288 4289 4290 4291 4292
	/* intel_dp vfuncs */
	if (IS_VALLEYVIEW(dev))
		intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
	else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
		intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
	else if (HAS_PCH_SPLIT(dev))
		intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
	else
		intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;

4293 4294
	intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;

4295 4296
	/* Preserve the current hw state. */
	intel_dp->DP = I915_READ(intel_dp->output_reg);
4297
	intel_dp->attached_connector = intel_connector;
4298

4299
	if (intel_dp_is_edp(dev, port))
4300
		type = DRM_MODE_CONNECTOR_eDP;
4301 4302
	else
		type = DRM_MODE_CONNECTOR_DisplayPort;
4303

4304 4305 4306 4307 4308 4309 4310 4311
	/*
	 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
	 * for DP the encoder type can be set by the caller to
	 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
	 */
	if (type == DRM_MODE_CONNECTOR_eDP)
		intel_encoder->type = INTEL_OUTPUT_EDP;

4312 4313 4314 4315
	DRM_DEBUG_KMS("Adding %s connector on port %c\n",
			type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
			port_name(port));

4316
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
4317 4318 4319 4320 4321
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

4322
	INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
4323
			  edp_panel_vdd_work);
4324

4325
	intel_connector_attach_encoder(intel_connector, intel_encoder);
4326 4327
	drm_sysfs_connector_add(connector);

P
Paulo Zanoni 已提交
4328
	if (HAS_DDI(dev))
4329 4330 4331
		intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
	else
		intel_connector->get_hw_state = intel_connector_get_hw_state;
4332
	intel_connector->unregister = intel_dp_connector_unregister;
4333

4334
	/* Set up the hotplug pin. */
4335 4336
	switch (port) {
	case PORT_A:
4337
		intel_encoder->hpd_pin = HPD_PORT_A;
4338 4339
		break;
	case PORT_B:
4340
		intel_encoder->hpd_pin = HPD_PORT_B;
4341 4342
		break;
	case PORT_C:
4343
		intel_encoder->hpd_pin = HPD_PORT_C;
4344 4345
		break;
	case PORT_D:
4346
		intel_encoder->hpd_pin = HPD_PORT_D;
4347 4348
		break;
	default:
4349
		BUG();
4350 4351
	}

4352 4353
	if (is_edp(intel_dp)) {
		intel_dp_init_panel_power_timestamps(intel_dp);
4354
		intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
4355
	}
4356

4357
	intel_dp_aux_init(intel_dp, intel_connector);
4358

4359
	if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
4360
		drm_dp_aux_unregister(&intel_dp->aux);
4361 4362
		if (is_edp(intel_dp)) {
			cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
4363
			drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4364
			edp_panel_vdd_off_sync(intel_dp);
4365
			drm_modeset_unlock(&dev->mode_config.connection_mutex);
4366
		}
4367 4368
		drm_sysfs_connector_remove(connector);
		drm_connector_cleanup(connector);
4369
		return false;
4370
	}
4371

4372 4373
	intel_dp_add_properties(intel_dp, connector);

4374 4375 4376 4377 4378 4379 4380 4381
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
4382 4383

	return true;
4384
}
4385 4386 4387 4388 4389 4390 4391 4392 4393

void
intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
{
	struct intel_digital_port *intel_dig_port;
	struct intel_encoder *intel_encoder;
	struct drm_encoder *encoder;
	struct intel_connector *intel_connector;

4394
	intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
4395 4396 4397
	if (!intel_dig_port)
		return;

4398
	intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409
	if (!intel_connector) {
		kfree(intel_dig_port);
		return;
	}

	intel_encoder = &intel_dig_port->base;
	encoder = &intel_encoder->base;

	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
			 DRM_MODE_ENCODER_TMDS);

4410
	intel_encoder->compute_config = intel_dp_compute_config;
P
Paulo Zanoni 已提交
4411 4412
	intel_encoder->disable = intel_disable_dp;
	intel_encoder->get_hw_state = intel_dp_get_hw_state;
4413
	intel_encoder->get_config = intel_dp_get_config;
4414
	if (IS_CHERRYVIEW(dev)) {
4415
		intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
4416 4417
		intel_encoder->pre_enable = chv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4418
		intel_encoder->post_disable = chv_post_disable_dp;
4419
	} else if (IS_VALLEYVIEW(dev)) {
4420
		intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
4421 4422
		intel_encoder->pre_enable = vlv_pre_enable_dp;
		intel_encoder->enable = vlv_enable_dp;
4423
		intel_encoder->post_disable = vlv_post_disable_dp;
4424
	} else {
4425 4426
		intel_encoder->pre_enable = g4x_pre_enable_dp;
		intel_encoder->enable = g4x_enable_dp;
4427
		intel_encoder->post_disable = g4x_post_disable_dp;
4428
	}
4429

4430
	intel_dig_port->port = port;
4431 4432
	intel_dig_port->dp.output_reg = output_reg;

P
Paulo Zanoni 已提交
4433
	intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4434 4435 4436 4437 4438 4439 4440 4441
	if (IS_CHERRYVIEW(dev)) {
		if (port == PORT_D)
			intel_encoder->crtc_mask = 1 << 2;
		else
			intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
	} else {
		intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
	}
4442
	intel_encoder->cloneable = 0;
4443 4444
	intel_encoder->hot_plug = intel_dp_hot_plug;

4445 4446 4447
	if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
		drm_encoder_cleanup(encoder);
		kfree(intel_dig_port);
4448
		kfree(intel_connector);
4449
	}
4450
}