chip.c 112.2 KB
Newer Older
1
/*
2 3
 * Marvell 88e6xxx Ethernet switch single-chip support
 *
4 5
 * Copyright (c) 2008 Marvell Semiconductor
 *
6 7
 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
 *
V
Vivien Didelot 已提交
8 9 10
 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
 *	Vivien Didelot <vivien.didelot@savoirfairelinux.com>
 *
11 12 13 14 15 16
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or
 * (at your option) any later version.
 */

17
#include <linux/delay.h>
18
#include <linux/etherdevice.h>
19
#include <linux/ethtool.h>
20
#include <linux/if_bridge.h>
21 22 23
#include <linux/interrupt.h>
#include <linux/irq.h>
#include <linux/irqdomain.h>
24
#include <linux/jiffies.h>
25
#include <linux/list.h>
26
#include <linux/mdio.h>
27
#include <linux/module.h>
28
#include <linux/of_device.h>
29
#include <linux/of_irq.h>
30
#include <linux/of_mdio.h>
31
#include <linux/netdevice.h>
32
#include <linux/gpio/consumer.h>
33
#include <linux/phy.h>
34
#include <net/dsa.h>
35

36
#include "chip.h"
37
#include "global1.h"
38
#include "global2.h"
39
#include "phy.h"
40
#include "port.h"
41
#include "serdes.h"
42

43
static void assert_reg_lock(struct mv88e6xxx_chip *chip)
44
{
45 46
	if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
		dev_err(chip->dev, "Switch registers lock not held!\n");
47 48 49 50
		dump_stack();
	}
}

51 52 53 54 55 56 57 58 59 60
/* The switch ADDR[4:1] configuration pins define the chip SMI device address
 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
 *
 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
 * is the only device connected to the SMI master. In this mode it responds to
 * all 32 possible SMI addresses, and thus maps directly the internal devices.
 *
 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
 * multiple devices to share the SMI interface. In this mode it responds to only
 * 2 registers, used to indirectly access the internal SMI devices.
61
 */
62

63
static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
64 65
			      int addr, int reg, u16 *val)
{
66
	if (!chip->smi_ops)
67 68
		return -EOPNOTSUPP;

69
	return chip->smi_ops->read(chip, addr, reg, val);
70 71
}

72
static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
73 74
			       int addr, int reg, u16 val)
{
75
	if (!chip->smi_ops)
76 77
		return -EOPNOTSUPP;

78
	return chip->smi_ops->write(chip, addr, reg, val);
79 80
}

81
static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
82 83 84 85
					  int addr, int reg, u16 *val)
{
	int ret;

86
	ret = mdiobus_read_nested(chip->bus, addr, reg);
87 88 89 90 91 92 93 94
	if (ret < 0)
		return ret;

	*val = ret & 0xffff;

	return 0;
}

95
static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
96 97 98 99
					   int addr, int reg, u16 val)
{
	int ret;

100
	ret = mdiobus_write_nested(chip->bus, addr, reg, val);
101 102 103 104 105 106
	if (ret < 0)
		return ret;

	return 0;
}

107
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
108 109 110 111
	.read = mv88e6xxx_smi_single_chip_read,
	.write = mv88e6xxx_smi_single_chip_write,
};

112
static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
113 114 115 116 117
{
	int ret;
	int i;

	for (i = 0; i < 16; i++) {
118
		ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
119 120 121
		if (ret < 0)
			return ret;

122
		if ((ret & SMI_CMD_BUSY) == 0)
123 124 125 126 127 128
			return 0;
	}

	return -ETIMEDOUT;
}

129
static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
130
					 int addr, int reg, u16 *val)
131 132 133
{
	int ret;

134
	/* Wait for the bus to become free. */
135
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
136 137 138
	if (ret < 0)
		return ret;

139
	/* Transmit the read command. */
140
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
141
				   SMI_CMD_OP_22_READ | (addr << 5) | reg);
142 143 144
	if (ret < 0)
		return ret;

145
	/* Wait for the read command to complete. */
146
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
147 148 149
	if (ret < 0)
		return ret;

150
	/* Read the data. */
151
	ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
152 153 154
	if (ret < 0)
		return ret;

155
	*val = ret & 0xffff;
156

157
	return 0;
158 159
}

160
static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
161
					  int addr, int reg, u16 val)
162 163 164
{
	int ret;

165
	/* Wait for the bus to become free. */
166
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
167 168 169
	if (ret < 0)
		return ret;

170
	/* Transmit the data to write. */
171
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
172 173 174
	if (ret < 0)
		return ret;

175
	/* Transmit the write command. */
176
	ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
177
				   SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
178 179 180
	if (ret < 0)
		return ret;

181
	/* Wait for the write command to complete. */
182
	ret = mv88e6xxx_smi_multi_chip_wait(chip);
183 184 185 186 187 188
	if (ret < 0)
		return ret;

	return 0;
}

189
static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
190 191 192 193
	.read = mv88e6xxx_smi_multi_chip_read,
	.write = mv88e6xxx_smi_multi_chip_write,
};

194
int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
195 196 197
{
	int err;

198
	assert_reg_lock(chip);
199

200
	err = mv88e6xxx_smi_read(chip, addr, reg, val);
201 202 203
	if (err)
		return err;

204
	dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
205 206 207 208 209
		addr, reg, *val);

	return 0;
}

210
int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
211
{
212 213
	int err;

214
	assert_reg_lock(chip);
215

216
	err = mv88e6xxx_smi_write(chip, addr, reg, val);
217 218 219
	if (err)
		return err;

220
	dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
221 222
		addr, reg, val);

223 224 225
	return 0;
}

226
struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
227 228 229 230 231 232 233 234 235 236 237
{
	struct mv88e6xxx_mdio_bus *mdio_bus;

	mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
				    list);
	if (!mdio_bus)
		return NULL;

	return mdio_bus->bus;
}

238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked |= (1 << n);
}

static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	unsigned int n = d->hwirq;

	chip->g1_irq.masked &= ~(1 << n);
}

static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
{
	struct mv88e6xxx_chip *chip = dev_id;
	unsigned int nhandled = 0;
	unsigned int sub_irq;
	unsigned int n;
	u16 reg;
	int err;

	mutex_lock(&chip->reg_lock);
264
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294
	mutex_unlock(&chip->reg_lock);

	if (err)
		goto out;

	for (n = 0; n < chip->g1_irq.nirqs; ++n) {
		if (reg & (1 << n)) {
			sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
			handle_nested_irq(sub_irq);
			++nhandled;
		}
	}
out:
	return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
}

static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);

	mutex_lock(&chip->reg_lock);
}

static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
{
	struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
	u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
	u16 reg;
	int err;

295
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
296 297 298 299 300 301
	if (err)
		goto out;

	reg &= ~mask;
	reg |= (~chip->g1_irq.masked & mask);

302
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
303 304 305 306 307 308 309
	if (err)
		goto out;

out:
	mutex_unlock(&chip->reg_lock);
}

310
static const struct irq_chip mv88e6xxx_g1_irq_chip = {
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338
	.name			= "mv88e6xxx-g1",
	.irq_mask		= mv88e6xxx_g1_irq_mask,
	.irq_unmask		= mv88e6xxx_g1_irq_unmask,
	.irq_bus_lock		= mv88e6xxx_g1_irq_bus_lock,
	.irq_bus_sync_unlock	= mv88e6xxx_g1_irq_bus_sync_unlock,
};

static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
				       unsigned int irq,
				       irq_hw_number_t hwirq)
{
	struct mv88e6xxx_chip *chip = d->host_data;

	irq_set_chip_data(irq, d->host_data);
	irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
	irq_set_noprobe(irq);

	return 0;
}

static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
	.map	= mv88e6xxx_g1_irq_domain_map,
	.xlate	= irq_domain_xlate_twocell,
};

static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
{
	int irq, virq;
339 340
	u16 mask;

341
	mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
342
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
343
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
344 345

	free_irq(chip->irq, chip);
346

347
	for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
348
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
349 350 351
		irq_dispose_mapping(virq);
	}

352
	irq_domain_remove(chip->g1_irq.domain);
353 354 355 356
}

static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
{
357 358
	int err, irq, virq;
	u16 reg, mask;
359 360 361 362 363 364 365 366 367 368 369 370 371 372

	chip->g1_irq.nirqs = chip->info->g1_irqs;
	chip->g1_irq.domain = irq_domain_add_simple(
		NULL, chip->g1_irq.nirqs, 0,
		&mv88e6xxx_g1_irq_domain_ops, chip);
	if (!chip->g1_irq.domain)
		return -ENOMEM;

	for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
		irq_create_mapping(chip->g1_irq.domain, irq);

	chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
	chip->g1_irq.masked = ~0;

373
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
374
	if (err)
375
		goto out_mapping;
376

377
	mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
378

379
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
380
	if (err)
381
		goto out_disable;
382 383

	/* Reading the interrupt status clears (most of) them */
384
	err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
385
	if (err)
386
		goto out_disable;
387 388 389 390 391 392

	err = request_threaded_irq(chip->irq, NULL,
				   mv88e6xxx_g1_irq_thread_fn,
				   IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
				   dev_name(chip->dev), chip);
	if (err)
393
		goto out_disable;
394 395 396

	return 0;

397 398
out_disable:
	mask |= GENMASK(chip->g1_irq.nirqs, 0);
399
	mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
400 401 402 403 404 405 406 407

out_mapping:
	for (irq = 0; irq < 16; irq++) {
		virq = irq_find_mapping(chip->g1_irq.domain, irq);
		irq_dispose_mapping(virq);
	}

	irq_domain_remove(chip->g1_irq.domain);
408 409 410 411

	return err;
}

412
int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
413
{
414
	int i;
415

416
	for (i = 0; i < 16; i++) {
417 418 419 420 421 422 423 424 425 426 427 428 429
		u16 val;
		int err;

		err = mv88e6xxx_read(chip, addr, reg, &val);
		if (err)
			return err;

		if (!(val & mask))
			return 0;

		usleep_range(1000, 2000);
	}

430
	dev_err(chip->dev, "Timeout while waiting for switch\n");
431 432 433
	return -ETIMEDOUT;
}

434
/* Indirect write to single pointer-data register with an Update bit */
435
int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
436 437
{
	u16 val;
438
	int err;
439 440

	/* Wait until the previous operation is completed */
441 442 443
	err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
	if (err)
		return err;
444 445 446 447 448 449 450

	/* Set the Update bit to trigger a write operation */
	val = BIT(15) | update;

	return mv88e6xxx_write(chip, addr, reg, val);
}

451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482
static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
				    int link, int speed, int duplex,
				    phy_interface_t mode)
{
	int err;

	if (!chip->info->ops->port_set_link)
		return 0;

	/* Port's MAC control must not be changed unless the link is down */
	err = chip->info->ops->port_set_link(chip, port, 0);
	if (err)
		return err;

	if (chip->info->ops->port_set_speed) {
		err = chip->info->ops->port_set_speed(chip, port, speed);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_duplex) {
		err = chip->info->ops->port_set_duplex(chip, port, duplex);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

	if (chip->info->ops->port_set_rgmii_delay) {
		err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

483 484 485 486 487 488
	if (chip->info->ops->port_set_cmode) {
		err = chip->info->ops->port_set_cmode(chip, port, mode);
		if (err && err != -EOPNOTSUPP)
			goto restore_link;
	}

489 490 491
	err = 0;
restore_link:
	if (chip->info->ops->port_set_link(chip, port, link))
492
		dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
493 494 495 496

	return err;
}

497 498 499 500
/* We expect the switch to perform auto negotiation if there is a real
 * phy. However, in the case of a fixed link phy, we force the port
 * settings from the fixed link settings.
 */
501 502
static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
				  struct phy_device *phydev)
503
{
V
Vivien Didelot 已提交
504
	struct mv88e6xxx_chip *chip = ds->priv;
505
	int err;
506 507 508 509

	if (!phy_is_pseudo_fixed_link(phydev))
		return;

510
	mutex_lock(&chip->reg_lock);
511 512
	err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
				       phydev->duplex, phydev->interface);
513
	mutex_unlock(&chip->reg_lock);
514 515

	if (err && err != -EOPNOTSUPP)
516
		dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
517 518
}

519
static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
520
{
521 522
	if (!chip->info->ops->stats_snapshot)
		return -EOPNOTSUPP;
523

524
	return chip->info->ops->stats_snapshot(chip, port);
525 526
}

527
static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	{ "in_good_octets",		8, 0x00, STATS_TYPE_BANK0, },
	{ "in_bad_octets",		4, 0x02, STATS_TYPE_BANK0, },
	{ "in_unicast",			4, 0x04, STATS_TYPE_BANK0, },
	{ "in_broadcasts",		4, 0x06, STATS_TYPE_BANK0, },
	{ "in_multicasts",		4, 0x07, STATS_TYPE_BANK0, },
	{ "in_pause",			4, 0x16, STATS_TYPE_BANK0, },
	{ "in_undersize",		4, 0x18, STATS_TYPE_BANK0, },
	{ "in_fragments",		4, 0x19, STATS_TYPE_BANK0, },
	{ "in_oversize",		4, 0x1a, STATS_TYPE_BANK0, },
	{ "in_jabber",			4, 0x1b, STATS_TYPE_BANK0, },
	{ "in_rx_error",		4, 0x1c, STATS_TYPE_BANK0, },
	{ "in_fcs_error",		4, 0x1d, STATS_TYPE_BANK0, },
	{ "out_octets",			8, 0x0e, STATS_TYPE_BANK0, },
	{ "out_unicast",		4, 0x10, STATS_TYPE_BANK0, },
	{ "out_broadcasts",		4, 0x13, STATS_TYPE_BANK0, },
	{ "out_multicasts",		4, 0x12, STATS_TYPE_BANK0, },
	{ "out_pause",			4, 0x15, STATS_TYPE_BANK0, },
	{ "excessive",			4, 0x11, STATS_TYPE_BANK0, },
	{ "collisions",			4, 0x1e, STATS_TYPE_BANK0, },
	{ "deferred",			4, 0x05, STATS_TYPE_BANK0, },
	{ "single",			4, 0x14, STATS_TYPE_BANK0, },
	{ "multiple",			4, 0x17, STATS_TYPE_BANK0, },
	{ "out_fcs_error",		4, 0x03, STATS_TYPE_BANK0, },
	{ "late",			4, 0x1f, STATS_TYPE_BANK0, },
	{ "hist_64bytes",		4, 0x08, STATS_TYPE_BANK0, },
	{ "hist_65_127bytes",		4, 0x09, STATS_TYPE_BANK0, },
	{ "hist_128_255bytes",		4, 0x0a, STATS_TYPE_BANK0, },
	{ "hist_256_511bytes",		4, 0x0b, STATS_TYPE_BANK0, },
	{ "hist_512_1023bytes",		4, 0x0c, STATS_TYPE_BANK0, },
	{ "hist_1024_max_bytes",	4, 0x0d, STATS_TYPE_BANK0, },
	{ "sw_in_discards",		4, 0x10, STATS_TYPE_PORT, },
	{ "sw_in_filtered",		2, 0x12, STATS_TYPE_PORT, },
	{ "sw_out_filtered",		2, 0x13, STATS_TYPE_PORT, },
	{ "in_discards",		4, 0x00, STATS_TYPE_BANK1, },
	{ "in_filtered",		4, 0x01, STATS_TYPE_BANK1, },
	{ "in_accepted",		4, 0x02, STATS_TYPE_BANK1, },
	{ "in_bad_accepted",		4, 0x03, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_a",	4, 0x04, STATS_TYPE_BANK1, },
	{ "in_good_avb_class_b",	4, 0x05, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_a",		4, 0x06, STATS_TYPE_BANK1, },
	{ "in_bad_avb_class_b",		4, 0x07, STATS_TYPE_BANK1, },
	{ "tcam_counter_0",		4, 0x08, STATS_TYPE_BANK1, },
	{ "tcam_counter_1",		4, 0x09, STATS_TYPE_BANK1, },
	{ "tcam_counter_2",		4, 0x0a, STATS_TYPE_BANK1, },
	{ "tcam_counter_3",		4, 0x0b, STATS_TYPE_BANK1, },
	{ "in_da_unknown",		4, 0x0e, STATS_TYPE_BANK1, },
	{ "in_management",		4, 0x0f, STATS_TYPE_BANK1, },
	{ "out_queue_0",		4, 0x10, STATS_TYPE_BANK1, },
	{ "out_queue_1",		4, 0x11, STATS_TYPE_BANK1, },
	{ "out_queue_2",		4, 0x12, STATS_TYPE_BANK1, },
	{ "out_queue_3",		4, 0x13, STATS_TYPE_BANK1, },
	{ "out_queue_4",		4, 0x14, STATS_TYPE_BANK1, },
	{ "out_queue_5",		4, 0x15, STATS_TYPE_BANK1, },
	{ "out_queue_6",		4, 0x16, STATS_TYPE_BANK1, },
	{ "out_queue_7",		4, 0x17, STATS_TYPE_BANK1, },
	{ "out_cut_through",		4, 0x18, STATS_TYPE_BANK1, },
	{ "out_octets_a",		4, 0x1a, STATS_TYPE_BANK1, },
	{ "out_octets_b",		4, 0x1b, STATS_TYPE_BANK1, },
	{ "out_management",		4, 0x1f, STATS_TYPE_BANK1, },
587 588
};

589
static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
590
					    struct mv88e6xxx_hw_stat *s,
591 592
					    int port, u16 bank1_select,
					    u16 histogram)
593 594 595
{
	u32 low;
	u32 high = 0;
596
	u16 reg = 0;
597
	int err;
598 599
	u64 value;

600
	switch (s->type) {
601
	case STATS_TYPE_PORT:
602 603
		err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
		if (err)
604 605
			return UINT64_MAX;

606
		low = reg;
607
		if (s->sizeof_stat == 4) {
608 609
			err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
			if (err)
610
				return UINT64_MAX;
611
			high = reg;
612
		}
613
		break;
614
	case STATS_TYPE_BANK1:
615
		reg = bank1_select;
616 617
		/* fall through */
	case STATS_TYPE_BANK0:
618
		reg |= s->reg | histogram;
619
		mv88e6xxx_g1_stats_read(chip, reg, &low);
620
		if (s->sizeof_stat == 8)
621
			mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
622 623 624
		break;
	default:
		return UINT64_MAX;
625 626 627 628 629
	}
	value = (((u64)high) << 16) | low;
	return value;
}

630 631
static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data, int types)
632
{
633 634
	struct mv88e6xxx_hw_stat *stat;
	int i, j;
635

636 637
	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
638
		if (stat->type & types) {
639 640 641 642
			memcpy(data + j * ETH_GSTRING_LEN, stat->string,
			       ETH_GSTRING_LEN);
			j++;
		}
643
	}
644 645
}

646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661
static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_PORT);
}

static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
					uint8_t *data)
{
	mv88e6xxx_stats_get_strings(chip, data,
				    STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
}

static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
				  uint8_t *data)
662
{
V
Vivien Didelot 已提交
663
	struct mv88e6xxx_chip *chip = ds->priv;
664 665 666 667 668 669 670 671

	if (chip->info->ops->stats_get_strings)
		chip->info->ops->stats_get_strings(chip, data);
}

static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
					  int types)
{
672 673 674 675 676
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
677
		if (stat->type & types)
678 679 680
			j++;
	}
	return j;
681 682
}

683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_PORT);
}

static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
{
	return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
					      STATS_TYPE_BANK1);
}

static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (chip->info->ops->stats_get_sset_count)
		return chip->info->ops->stats_get_sset_count(chip);

	return 0;
}

705
static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
706 707
				      uint64_t *data, int types,
				      u16 bank1_select, u16 histogram)
708 709 710 711 712 713 714
{
	struct mv88e6xxx_hw_stat *stat;
	int i, j;

	for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
		stat = &mv88e6xxx_hw_stats[i];
		if (stat->type & types) {
715 716 717
			data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
							      bank1_select,
							      histogram);
718 719 720 721 722 723 724 725 726
			j++;
		}
	}
}

static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
727
					 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
728
					 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
729 730 731 732 733 734
}

static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
735
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
736 737
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
					 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
738 739 740 741 742 743 744
}

static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
				      uint64_t *data)
{
	return mv88e6xxx_stats_get_stats(chip, port, data,
					 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
745 746
					 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
					 0);
747 748 749 750 751 752 753 754 755
}

static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
				uint64_t *data)
{
	if (chip->info->ops->stats_get_stats)
		chip->info->ops->stats_get_stats(chip, port, data);
}

756 757
static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
					uint64_t *data)
758
{
V
Vivien Didelot 已提交
759
	struct mv88e6xxx_chip *chip = ds->priv;
760 761
	int ret;

762
	mutex_lock(&chip->reg_lock);
763

764
	ret = mv88e6xxx_stats_snapshot(chip, port);
765
	if (ret < 0) {
766
		mutex_unlock(&chip->reg_lock);
767 768
		return;
	}
769 770

	mv88e6xxx_get_stats(chip, port, data);
771

772
	mutex_unlock(&chip->reg_lock);
773 774
}

775 776 777 778 779 780 781 782
static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->stats_set_histogram)
		return chip->info->ops->stats_set_histogram(chip);

	return 0;
}

783
static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
784 785 786 787
{
	return 32 * sizeof(u16);
}

788 789
static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
			       struct ethtool_regs *regs, void *_p)
790
{
V
Vivien Didelot 已提交
791
	struct mv88e6xxx_chip *chip = ds->priv;
792 793
	int err;
	u16 reg;
794 795 796 797 798 799 800
	u16 *p = _p;
	int i;

	regs->version = 0;

	memset(p, 0xff, 32 * sizeof(u16));

801
	mutex_lock(&chip->reg_lock);
802

803 804
	for (i = 0; i < 32; i++) {

805 806 807
		err = mv88e6xxx_port_read(chip, port, i, &reg);
		if (!err)
			p[i] = reg;
808
	}
809

810
	mutex_unlock(&chip->reg_lock);
811 812
}

V
Vivien Didelot 已提交
813 814
static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
815
{
816 817
	/* Nothing to do on the port's MAC */
	return 0;
818 819
}

V
Vivien Didelot 已提交
820 821
static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
				 struct ethtool_eee *e)
822
{
823 824
	/* Nothing to do on the port's MAC */
	return 0;
825 826
}

827
static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
828
{
829 830 831
	struct dsa_switch *ds = NULL;
	struct net_device *br;
	u16 pvlan;
832 833
	int i;

834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
	if (dev < DSA_MAX_SWITCHES)
		ds = chip->ds->dst->ds[dev];

	/* Prevent frames from unknown switch or port */
	if (!ds || port >= ds->num_ports)
		return 0;

	/* Frames from DSA links and CPU ports can egress any local port */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		return mv88e6xxx_port_mask(chip);

	br = ds->ports[port].bridge_dev;
	pvlan = 0;

	/* Frames from user ports can egress any local DSA links and CPU ports,
	 * as well as any local member of their bridge group.
	 */
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
		if (dsa_is_cpu_port(chip->ds, i) ||
		    dsa_is_dsa_port(chip->ds, i) ||
		    (br && chip->ds->ports[i].bridge_dev == br))
			pvlan |= BIT(i);

	return pvlan;
}

860
static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
861 862
{
	u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
863 864 865

	/* prevent frames from going back out of the port they came in on */
	output_ports &= ~BIT(port);
866

867
	return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
868 869
}

870 871
static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
					 u8 state)
872
{
V
Vivien Didelot 已提交
873
	struct mv88e6xxx_chip *chip = ds->priv;
874
	int err;
875

876
	mutex_lock(&chip->reg_lock);
877
	err = mv88e6xxx_port_set_state(chip, port, state);
878
	mutex_unlock(&chip->reg_lock);
879 880

	if (err)
881
		dev_err(ds->dev, "p%d: failed to update state\n", port);
882 883
}

884 885 886 887 888 889 890 891
static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->pot_clear)
		return chip->info->ops->pot_clear(chip);

	return 0;
}

892 893 894 895 896 897 898 899
static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->mgmt_rsvd2cpu)
		return chip->info->ops->mgmt_rsvd2cpu(chip);

	return 0;
}

900 901
static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
{
902 903
	int err;

904 905 906 907
	err = mv88e6xxx_g1_atu_flush(chip, 0, true);
	if (err)
		return err;

908 909 910 911
	err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
	if (err)
		return err;

912 913 914
	return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
}

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934
static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
{
	int port;
	int err;

	if (!chip->info->ops->irl_init_all)
		return 0;

	for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
		/* Disable ingress rate limiting by resetting all per port
		 * ingress rate limit resources to their initial state.
		 */
		err = chip->info->ops->irl_init_all(chip, port);
		if (err)
			return err;
	}

	return 0;
}

935 936 937 938 939 940 941 942 943
static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
{
	u16 pvlan = 0;

	if (!mv88e6xxx_has_pvt(chip))
		return -EOPNOTSUPP;

	/* Skip the local source device, which uses in-chip port VLAN */
	if (dev != chip->ds->index)
944
		pvlan = mv88e6xxx_port_vlan(chip, dev, port);
945 946 947 948

	return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
}

949 950
static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
{
951 952 953
	int dev, port;
	int err;

954 955 956 957 958 959
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Clear 5 Bit Port for usage with Marvell Link Street devices:
	 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
	 */
960 961 962 963 964 965 966 967 968 969 970 971 972
	err = mv88e6xxx_g2_misc_4_bit_port(chip);
	if (err)
		return err;

	for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
		for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
			err = mv88e6xxx_pvt_map(chip, dev, port);
			if (err)
				return err;
		}
	}

	return 0;
973 974
}

975 976 977 978 979 980
static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
981
	err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
982 983 984
	mutex_unlock(&chip->reg_lock);

	if (err)
985
		dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
986 987
}

988 989 990 991 992 993 994 995
static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
{
	if (!chip->info->max_vid)
		return 0;

	return mv88e6xxx_g1_vtu_flush(chip);
}

996 997 998 999 1000 1001 1002 1003 1004
static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
				 struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_getnext)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_getnext(chip, entry);
}

1005 1006 1007 1008 1009 1010 1011 1012 1013
static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
				   struct mv88e6xxx_vtu_entry *entry)
{
	if (!chip->info->ops->vtu_loadpurge)
		return -EOPNOTSUPP;

	return chip->info->ops->vtu_loadpurge(chip, entry);
}

1014
static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
1015 1016
{
	DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
1017 1018 1019
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = chip->info->max_vid,
	};
1020
	int i, err;
1021 1022 1023

	bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);

1024
	/* Set every FID bit used by the (un)bridged ports */
1025
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1026
		err = mv88e6xxx_port_get_fid(chip, i, fid);
1027 1028 1029 1030 1031 1032
		if (err)
			return err;

		set_bit(*fid, fid_bitmap);
	}

1033 1034
	/* Set every FID bit used by the VLAN entries */
	do {
1035
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1036 1037 1038 1039 1040 1041 1042
		if (err)
			return err;

		if (!vlan.valid)
			break;

		set_bit(vlan.fid, fid_bitmap);
1043
	} while (vlan.vid < chip->info->max_vid);
1044 1045 1046 1047 1048

	/* The reset value 0x000 is used to indicate that multiple address
	 * databases are not needed. Return the next positive available.
	 */
	*fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
1049
	if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
1050 1051 1052
		return -ENOSPC;

	/* Clear the database */
1053
	return mv88e6xxx_g1_atu_flush(chip, *fid, true);
1054 1055
}

1056 1057
static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
			     struct mv88e6xxx_vtu_entry *entry, bool new)
1058 1059 1060 1061 1062 1063
{
	int err;

	if (!vid)
		return -EINVAL;

1064 1065
	entry->vid = vid - 1;
	entry->valid = false;
1066

1067
	err = mv88e6xxx_vtu_getnext(chip, entry);
1068 1069 1070
	if (err)
		return err;

1071 1072
	if (entry->vid == vid && entry->valid)
		return 0;
1073

1074 1075 1076 1077 1078 1079 1080 1081
	if (new) {
		int i;

		/* Initialize a fresh VLAN entry */
		memset(entry, 0, sizeof(*entry));
		entry->valid = true;
		entry->vid = vid;

1082
		/* Exclude all ports */
1083
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
1084
			entry->member[i] =
1085
				MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1086 1087

		return mv88e6xxx_atu_new(chip, &entry->fid);
1088 1089
	}

1090 1091
	/* switchdev expects -EOPNOTSUPP to honor software VLANs */
	return -EOPNOTSUPP;
1092 1093
}

1094 1095 1096
static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
					u16 vid_begin, u16 vid_end)
{
V
Vivien Didelot 已提交
1097
	struct mv88e6xxx_chip *chip = ds->priv;
1098 1099 1100
	struct mv88e6xxx_vtu_entry vlan = {
		.vid = vid_begin - 1,
	};
1101 1102
	int i, err;

1103 1104 1105 1106
	/* DSA and CPU ports have to be members of multiple vlans */
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
		return 0;

1107 1108 1109
	if (!vid_begin)
		return -EOPNOTSUPP;

1110
	mutex_lock(&chip->reg_lock);
1111 1112

	do {
1113
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1114 1115 1116 1117 1118 1119 1120 1121 1122
		if (err)
			goto unlock;

		if (!vlan.valid)
			break;

		if (vlan.vid > vid_end)
			break;

1123
		for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1124 1125 1126
			if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
				continue;

1127 1128 1129
			if (!ds->ports[port].netdev)
				continue;

1130
			if (vlan.member[i] ==
1131
			    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1132 1133
				continue;

1134 1135
			if (ds->ports[i].bridge_dev ==
			    ds->ports[port].bridge_dev)
1136 1137
				break; /* same bridge, check next VLAN */

1138
			if (!ds->ports[i].bridge_dev)
1139 1140
				continue;

1141 1142 1143
			dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
				port, vlan.vid,
				netdev_name(ds->ports[i].bridge_dev));
1144 1145 1146 1147 1148 1149
			err = -EOPNOTSUPP;
			goto unlock;
		}
	} while (vlan.vid < vid_end);

unlock:
1150
	mutex_unlock(&chip->reg_lock);
1151 1152 1153 1154

	return err;
}

1155 1156
static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
					 bool vlan_filtering)
1157
{
V
Vivien Didelot 已提交
1158
	struct mv88e6xxx_chip *chip = ds->priv;
1159 1160
	u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
		MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
1161
	int err;
1162

1163
	if (!chip->info->max_vid)
1164 1165
		return -EOPNOTSUPP;

1166
	mutex_lock(&chip->reg_lock);
1167
	err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
1168
	mutex_unlock(&chip->reg_lock);
1169

1170
	return err;
1171 1172
}

1173 1174 1175 1176
static int
mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
			    const struct switchdev_obj_port_vlan *vlan,
			    struct switchdev_trans *trans)
1177
{
V
Vivien Didelot 已提交
1178
	struct mv88e6xxx_chip *chip = ds->priv;
1179 1180
	int err;

1181
	if (!chip->info->max_vid)
1182 1183
		return -EOPNOTSUPP;

1184 1185 1186 1187 1188 1189 1190 1191
	/* If the requested port doesn't belong to the same bridge as the VLAN
	 * members, do not support it (yet) and fallback to software VLAN.
	 */
	err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
					   vlan->vid_end);
	if (err)
		return err;

1192 1193 1194 1195 1196 1197
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */
	return 0;
}

1198
static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
1199
				    u16 vid, u8 member)
1200
{
1201
	struct mv88e6xxx_vtu_entry vlan;
1202 1203
	int err;

1204
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
1205
	if (err)
1206
		return err;
1207

1208
	vlan.member[port] = member;
1209

1210
	return mv88e6xxx_vtu_loadpurge(chip, &vlan);
1211 1212
}

1213 1214 1215
static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
				    const struct switchdev_obj_port_vlan *vlan,
				    struct switchdev_trans *trans)
1216
{
V
Vivien Didelot 已提交
1217
	struct mv88e6xxx_chip *chip = ds->priv;
1218 1219
	bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
	bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
1220
	u8 member;
1221 1222
	u16 vid;

1223
	if (!chip->info->max_vid)
1224 1225
		return;

1226
	if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1227
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
1228
	else if (untagged)
1229
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
1230
	else
1231
		member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
1232

1233
	mutex_lock(&chip->reg_lock);
1234

1235
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
1236
		if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
1237 1238
			dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
				vid, untagged ? 'u' : 't');
1239

1240
	if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
1241 1242
		dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
			vlan->vid_end);
1243

1244
	mutex_unlock(&chip->reg_lock);
1245 1246
}

1247
static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
1248
				    int port, u16 vid)
1249
{
1250
	struct mv88e6xxx_vtu_entry vlan;
1251 1252
	int i, err;

1253
	err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1254
	if (err)
1255
		return err;
1256

1257
	/* Tell switchdev if this VLAN is handled in software */
1258
	if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
1259
		return -EOPNOTSUPP;
1260

1261
	vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1262 1263

	/* keep the VLAN unless all ports are excluded */
1264
	vlan.valid = false;
1265
	for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
1266 1267
		if (vlan.member[i] !=
		    MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1268
			vlan.valid = true;
1269 1270 1271 1272
			break;
		}
	}

1273
	err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1274 1275 1276
	if (err)
		return err;

1277
	return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
1278 1279
}

1280 1281
static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_vlan *vlan)
1282
{
V
Vivien Didelot 已提交
1283
	struct mv88e6xxx_chip *chip = ds->priv;
1284 1285 1286
	u16 pvid, vid;
	int err = 0;

1287
	if (!chip->info->max_vid)
1288 1289
		return -EOPNOTSUPP;

1290
	mutex_lock(&chip->reg_lock);
1291

1292
	err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
1293 1294 1295
	if (err)
		goto unlock;

1296
	for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
1297
		err = _mv88e6xxx_port_vlan_del(chip, port, vid);
1298 1299 1300 1301
		if (err)
			goto unlock;

		if (vid == pvid) {
1302
			err = mv88e6xxx_port_set_pvid(chip, port, 0);
1303 1304 1305 1306 1307
			if (err)
				goto unlock;
		}
	}

1308
unlock:
1309
	mutex_unlock(&chip->reg_lock);
1310 1311 1312 1313

	return err;
}

1314 1315 1316
static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
					const unsigned char *addr, u16 vid,
					u8 state)
1317
{
1318
	struct mv88e6xxx_vtu_entry vlan;
1319
	struct mv88e6xxx_atu_entry entry;
1320 1321
	int err;

1322 1323
	/* Null VLAN ID corresponds to the port private database */
	if (vid == 0)
1324
		err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1325
	else
1326
		err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1327 1328
	if (err)
		return err;
1329

1330
	entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1331 1332 1333 1334
	ether_addr_copy(entry.mac, addr);
	eth_addr_dec(entry.mac);

	err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1335 1336 1337
	if (err)
		return err;

1338
	/* Initialize a fresh ATU entry if it isn't found */
1339
	if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1340 1341 1342 1343 1344
	    !ether_addr_equal(entry.mac, addr)) {
		memset(&entry, 0, sizeof(entry));
		ether_addr_copy(entry.mac, addr);
	}

1345
	/* Purge the ATU entry only if no port is using it anymore */
1346
	if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1347 1348
		entry.portvec &= ~BIT(port);
		if (!entry.portvec)
1349
			entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1350
	} else {
1351
		entry.portvec |= BIT(port);
1352
		entry.state = state;
1353 1354
	}

1355
	return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1356 1357
}

1358 1359
static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
				  const unsigned char *addr, u16 vid)
1360
{
V
Vivien Didelot 已提交
1361
	struct mv88e6xxx_chip *chip = ds->priv;
1362
	int err;
1363

1364
	mutex_lock(&chip->reg_lock);
1365 1366
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
					   MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1367
	mutex_unlock(&chip->reg_lock);
1368 1369

	return err;
1370 1371
}

1372
static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
1373
				  const unsigned char *addr, u16 vid)
1374
{
V
Vivien Didelot 已提交
1375
	struct mv88e6xxx_chip *chip = ds->priv;
1376
	int err;
1377

1378
	mutex_lock(&chip->reg_lock);
1379
	err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1380
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
1381
	mutex_unlock(&chip->reg_lock);
1382

1383
	return err;
1384 1385
}

1386 1387
static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
				      u16 fid, u16 vid, int port,
1388
				      dsa_fdb_dump_cb_t *cb, void *data)
1389
{
1390
	struct mv88e6xxx_atu_entry addr;
1391
	bool is_static;
1392 1393
	int err;

1394
	addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1395
	eth_broadcast_addr(addr.mac);
1396 1397

	do {
1398
		err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
1399
		if (err)
1400
			return err;
1401

1402
		if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
1403 1404
			break;

1405
		if (addr.trunk || (addr.portvec & BIT(port)) == 0)
1406 1407
			continue;

1408 1409
		if (!is_unicast_ether_addr(addr.mac))
			continue;
1410

1411 1412 1413
		is_static = (addr.state ==
			     MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
		err = cb(addr.mac, vid, is_static, data);
1414 1415
		if (err)
			return err;
1416 1417 1418 1419 1420
	} while (!is_broadcast_ether_addr(addr.mac));

	return err;
}

1421
static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
1422
				  dsa_fdb_dump_cb_t *cb, void *data)
1423
{
1424
	struct mv88e6xxx_vtu_entry vlan = {
1425
		.vid = chip->info->max_vid,
1426
	};
1427
	u16 fid;
1428 1429
	int err;

1430
	/* Dump port's default Filtering Information Database (VLAN ID 0) */
1431
	err = mv88e6xxx_port_get_fid(chip, port, &fid);
1432
	if (err)
1433
		return err;
1434

1435
	err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
1436
	if (err)
1437
		return err;
1438

1439
	/* Dump VLANs' Filtering Information Databases */
1440
	do {
1441
		err = mv88e6xxx_vtu_getnext(chip, &vlan);
1442
		if (err)
1443
			return err;
1444 1445 1446 1447

		if (!vlan.valid)
			break;

1448
		err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
1449
						 cb, data);
1450
		if (err)
1451
			return err;
1452
	} while (vlan.vid < chip->info->max_vid);
1453

1454 1455 1456 1457
	return err;
}

static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
1458
				   dsa_fdb_dump_cb_t *cb, void *data)
1459
{
V
Vivien Didelot 已提交
1460
	struct mv88e6xxx_chip *chip = ds->priv;
1461 1462 1463
	int err;

	mutex_lock(&chip->reg_lock);
1464
	err = mv88e6xxx_port_db_dump(chip, port, cb, data);
1465
	mutex_unlock(&chip->reg_lock);
1466 1467 1468 1469

	return err;
}

1470 1471
static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
				struct net_device *br)
1472
{
1473
	struct dsa_switch *ds;
1474
	int port;
1475
	int dev;
1476
	int err;
1477

1478 1479 1480 1481
	/* Remap the Port VLAN of each local bridge group member */
	for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
		if (chip->ds->ports[port].bridge_dev == br) {
			err = mv88e6xxx_port_vlan_map(chip, port);
1482
			if (err)
1483
				return err;
1484 1485 1486
		}
	}

1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	/* Remap the Port VLAN of each cross-chip bridge group member */
	for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
		ds = chip->ds->dst->ds[dev];
		if (!ds)
			break;

		for (port = 0; port < ds->num_ports; ++port) {
			if (ds->ports[port].bridge_dev == br) {
				err = mv88e6xxx_pvt_map(chip, dev, port);
				if (err)
					return err;
			}
		}
	}

1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
	return 0;
}

static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
				      struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_bridge_map(chip, br);
1516
	mutex_unlock(&chip->reg_lock);
1517

1518
	return err;
1519 1520
}

1521 1522
static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
					struct net_device *br)
1523
{
V
Vivien Didelot 已提交
1524
	struct mv88e6xxx_chip *chip = ds->priv;
1525

1526
	mutex_lock(&chip->reg_lock);
1527 1528 1529
	if (mv88e6xxx_bridge_map(chip, br) ||
	    mv88e6xxx_port_vlan_map(chip, port))
		dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
1530
	mutex_unlock(&chip->reg_lock);
1531 1532
}

1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
					   int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;
	int err;

	if (!mv88e6xxx_has_pvt(chip))
		return 0;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_pvt_map(chip, dev, port);
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
					     int port, struct net_device *br)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	if (!mv88e6xxx_has_pvt(chip))
		return;

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_pvt_map(chip, dev, port))
		dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
	mutex_unlock(&chip->reg_lock);
}

1563 1564 1565 1566 1567 1568 1569 1570
static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
{
	if (chip->info->ops->reset)
		return chip->info->ops->reset(chip);

	return 0;
}

1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
{
	struct gpio_desc *gpiod = chip->reset;

	/* If there is a GPIO connected to the reset pin, toggle it */
	if (gpiod) {
		gpiod_set_value_cansleep(gpiod, 1);
		usleep_range(10000, 20000);
		gpiod_set_value_cansleep(gpiod, 0);
		usleep_range(10000, 20000);
	}
}

1584
static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1585
{
1586
	int i, err;
1587

1588
	/* Set all ports to the Disabled state */
1589
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1590
		err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
1591 1592
		if (err)
			return err;
1593 1594
	}

1595 1596 1597
	/* Wait for transmit queues to drain,
	 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
	 */
1598 1599
	usleep_range(2000, 4000);

1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
	return 0;
}

static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
{
	int err;

	err = mv88e6xxx_disable_ports(chip);
	if (err)
		return err;

1611
	mv88e6xxx_hardware_reset(chip);
1612

1613
	return mv88e6xxx_software_reset(chip);
1614 1615
}

1616
static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
1617 1618
				   enum mv88e6xxx_frame_mode frame,
				   enum mv88e6xxx_egress_mode egress, u16 etype)
1619 1620 1621
{
	int err;

1622 1623 1624 1625
	if (!chip->info->ops->port_set_frame_mode)
		return -EOPNOTSUPP;

	err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
1626 1627 1628
	if (err)
		return err;

1629 1630 1631 1632 1633 1634 1635 1636
	err = chip->info->ops->port_set_frame_mode(chip, port, frame);
	if (err)
		return err;

	if (chip->info->ops->port_set_ether_type)
		return chip->info->ops->port_set_ether_type(chip, port, etype);

	return 0;
1637 1638
}

1639
static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1640
{
1641
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
1642
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1643
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1644
}
1645

1646 1647 1648
static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
1649
				       MV88E6XXX_EGRESS_MODE_UNMODIFIED,
1650
				       MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
1651
}
1652

1653 1654 1655 1656
static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
{
	return mv88e6xxx_set_port_mode(chip, port,
				       MV88E6XXX_FRAME_MODE_ETHERTYPE,
1657 1658
				       MV88E6XXX_EGRESS_MODE_ETHERTYPE,
				       ETH_P_EDSA);
1659
}
1660

1661 1662 1663 1664
static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
{
	if (dsa_is_dsa_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1665

1666 1667
	if (dsa_is_normal_port(chip->ds, port))
		return mv88e6xxx_set_port_mode_normal(chip, port);
1668

1669 1670 1671
	/* Setup CPU port mode depending on its supported tag format */
	if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
		return mv88e6xxx_set_port_mode_dsa(chip, port);
1672

1673 1674
	if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
		return mv88e6xxx_set_port_mode_edsa(chip, port);
1675

1676
	return -EINVAL;
1677 1678
}

1679
static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1680
{
1681
	bool message = dsa_is_dsa_port(chip->ds, port);
1682

1683
	return mv88e6xxx_port_set_message_port(chip, port, message);
1684
}
1685

1686
static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1687
{
1688
	bool flood = port == dsa_upstream_port(chip->ds);
1689

1690 1691 1692 1693
	/* Upstream ports flood frames with unknown unicast or multicast DA */
	if (chip->info->ops->port_set_egress_floods)
		return chip->info->ops->port_set_egress_floods(chip, port,
							       flood, flood);
1694

1695
	return 0;
1696 1697
}

1698 1699 1700
static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
				  bool on)
{
1701 1702
	if (chip->info->ops->serdes_power)
		return chip->info->ops->serdes_power(chip, port, on);
1703

1704
	return 0;
1705 1706
}

1707
static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
1708
{
1709
	struct dsa_switch *ds = chip->ds;
1710
	int err;
1711
	u16 reg;
1712

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726
	/* MAC Forcing register: don't force link, speed, duplex or flow control
	 * state to any particular values on physical ports, but force the CPU
	 * port and all DSA ports to their maximum bandwidth and full duplex.
	 */
	if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
					       SPEED_MAX, DUPLEX_FULL,
					       PHY_INTERFACE_MODE_NA);
	else
		err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
					       SPEED_UNFORCED, DUPLEX_UNFORCED,
					       PHY_INTERFACE_MODE_NA);
	if (err)
		return err;
1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741

	/* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
	 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
	 * tunneling, determine priority by looking at 802.1p and IP
	 * priority fields (IP prio has precedence), and set STP state
	 * to Forwarding.
	 *
	 * If this is the CPU link, use DSA or EDSA tagging depending
	 * on which tagging mode was configured.
	 *
	 * If this is a link to another switch, use DSA tagging mode.
	 *
	 * If this is the upstream port for this switch, enable
	 * forwarding of unknown unicasts and multicasts.
	 */
1742 1743 1744 1745
	reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
		MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
		MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
1746 1747
	if (err)
		return err;
1748

1749
	err = mv88e6xxx_setup_port_mode(chip, port);
1750 1751
	if (err)
		return err;
1752

1753
	err = mv88e6xxx_setup_egress_floods(chip, port);
1754 1755 1756
	if (err)
		return err;

1757 1758 1759
	/* Enable the SERDES interface for DSA and CPU ports. Normal
	 * ports SERDES are enabled when the port is enabled, thus
	 * saving a bit of power.
1760
	 */
1761 1762 1763 1764 1765
	if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
		err = mv88e6xxx_serdes_power(chip, port, true);
		if (err)
			return err;
	}
1766

1767
	/* Port Control 2: don't force a good FCS, set the maximum frame size to
1768
	 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
1769 1770 1771
	 * untagged frames on this port, do a destination address lookup on all
	 * received packets as usual, disable ARP mirroring and don't send a
	 * copy of all transmitted/received frames on this port to the CPU.
1772
	 */
1773 1774 1775
	err = mv88e6xxx_port_set_map_da(chip, port);
	if (err)
		return err;
1776

1777 1778 1779 1780
	reg = 0;
	if (chip->info->ops->port_set_upstream_port) {
		err = chip->info->ops->port_set_upstream_port(
			chip, port, dsa_upstream_port(ds));
1781 1782
		if (err)
			return err;
1783 1784
	}

1785
	err = mv88e6xxx_port_set_8021q_mode(chip, port,
1786
				MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
1787 1788 1789
	if (err)
		return err;

1790 1791
	if (chip->info->ops->port_set_jumbo_size) {
		err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
1792 1793 1794 1795
		if (err)
			return err;
	}

1796 1797 1798 1799 1800
	/* Port Association Vector: when learning source addresses
	 * of packets, add the address to the address database using
	 * a port bitmap that has only the bit for this port set and
	 * the other bits clear.
	 */
1801
	reg = 1 << port;
1802 1803
	/* Disable learning for CPU port */
	if (dsa_is_cpu_port(ds, port))
1804
		reg = 0;
1805

1806 1807
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
				   reg);
1808 1809
	if (err)
		return err;
1810 1811

	/* Egress rate control 2: disable egress rate control. */
1812 1813
	err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
				   0x0000);
1814 1815
	if (err)
		return err;
1816

1817 1818
	if (chip->info->ops->port_pause_limit) {
		err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
1819 1820
		if (err)
			return err;
1821
	}
1822

1823 1824 1825 1826 1827 1828
	if (chip->info->ops->port_disable_learn_limit) {
		err = chip->info->ops->port_disable_learn_limit(chip, port);
		if (err)
			return err;
	}

1829 1830
	if (chip->info->ops->port_disable_pri_override) {
		err = chip->info->ops->port_disable_pri_override(chip, port);
1831 1832
		if (err)
			return err;
1833
	}
1834

1835 1836
	if (chip->info->ops->port_tag_remap) {
		err = chip->info->ops->port_tag_remap(chip, port);
1837 1838
		if (err)
			return err;
1839 1840
	}

1841 1842
	if (chip->info->ops->port_egress_rate_limiting) {
		err = chip->info->ops->port_egress_rate_limiting(chip, port);
1843 1844
		if (err)
			return err;
1845 1846
	}

1847
	err = mv88e6xxx_setup_message_port(chip, port);
1848 1849
	if (err)
		return err;
1850

1851
	/* Port based VLAN map: give each port the same default address
1852 1853
	 * database, and allow bidirectional communication between the
	 * CPU and DSA port(s), and the other ports.
1854
	 */
1855
	err = mv88e6xxx_port_set_fid(chip, port, 0);
1856 1857
	if (err)
		return err;
1858

1859
	err = mv88e6xxx_port_vlan_map(chip, port);
1860 1861
	if (err)
		return err;
1862 1863 1864 1865

	/* Default VLAN ID and priority: don't set a default VLAN
	 * ID, and set the default packet priority to zero.
	 */
1866
	return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
1867 1868
}

1869 1870 1871 1872
static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
				 struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;
1873
	int err;
1874 1875

	mutex_lock(&chip->reg_lock);
1876
	err = mv88e6xxx_serdes_power(chip, port, true);
1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887
	mutex_unlock(&chip->reg_lock);

	return err;
}

static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
				   struct phy_device *phydev)
{
	struct mv88e6xxx_chip *chip = ds->priv;

	mutex_lock(&chip->reg_lock);
1888 1889
	if (mv88e6xxx_serdes_power(chip, port, false))
		dev_err(chip->dev, "failed to power off SERDES\n");
1890 1891 1892
	mutex_unlock(&chip->reg_lock);
}

1893 1894 1895
static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
				     unsigned int ageing_time)
{
V
Vivien Didelot 已提交
1896
	struct mv88e6xxx_chip *chip = ds->priv;
1897 1898 1899
	int err;

	mutex_lock(&chip->reg_lock);
1900
	err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
1901 1902 1903 1904 1905
	mutex_unlock(&chip->reg_lock);

	return err;
}

1906
static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
1907
{
1908
	struct dsa_switch *ds = chip->ds;
1909
	u32 upstream_port = dsa_upstream_port(ds);
1910
	int err;
1911

1912 1913
	if (chip->info->ops->set_cpu_port) {
		err = chip->info->ops->set_cpu_port(chip, upstream_port);
1914 1915 1916 1917
		if (err)
			return err;
	}

1918 1919
	if (chip->info->ops->set_egress_port) {
		err = chip->info->ops->set_egress_port(chip, upstream_port);
1920 1921 1922
		if (err)
			return err;
	}
1923

1924
	/* Disable remote management, and set the switch's DSA device number. */
1925 1926
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
				 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
1927
				 (ds->index & 0x1f));
1928 1929 1930
	if (err)
		return err;

1931
	/* Configure the IP ToS mapping registers. */
1932
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
1933
	if (err)
1934
		return err;
1935
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
1936
	if (err)
1937
		return err;
1938
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
1939
	if (err)
1940
		return err;
1941
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
1942
	if (err)
1943
		return err;
1944
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
1945
	if (err)
1946
		return err;
1947
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
1948
	if (err)
1949
		return err;
1950
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
1951
	if (err)
1952
		return err;
1953
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
1954
	if (err)
1955
		return err;
1956 1957

	/* Configure the IEEE 802.1p priority mapping register. */
1958
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
1959
	if (err)
1960
		return err;
1961

1962 1963 1964 1965 1966
	/* Initialize the statistics unit */
	err = mv88e6xxx_stats_set_histogram(chip);
	if (err)
		return err;

1967
	/* Clear the statistics counters for all ports */
1968 1969 1970
	err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
				 MV88E6XXX_G1_STATS_OP_BUSY |
				 MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
1971 1972 1973 1974
	if (err)
		return err;

	/* Wait for the flush to complete. */
1975
	err = mv88e6xxx_g1_stats_wait(chip);
1976 1977 1978 1979 1980 1981
	if (err)
		return err;

	return 0;
}

1982
static int mv88e6xxx_setup(struct dsa_switch *ds)
1983
{
V
Vivien Didelot 已提交
1984
	struct mv88e6xxx_chip *chip = ds->priv;
1985
	int err;
1986 1987
	int i;

1988
	chip->ds = ds;
1989
	ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
1990

1991
	mutex_lock(&chip->reg_lock);
1992

1993
	/* Setup Switch Port Registers */
1994
	for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
1995 1996 1997 1998 1999 2000 2001
		err = mv88e6xxx_setup_port(chip, i);
		if (err)
			goto unlock;
	}

	/* Setup Switch Global 1 Registers */
	err = mv88e6xxx_g1_setup(chip);
2002 2003 2004
	if (err)
		goto unlock;

2005
	/* Setup Switch Global 2 Registers */
2006
	if (chip->info->global2_addr) {
2007
		err = mv88e6xxx_g2_setup(chip);
2008 2009 2010
		if (err)
			goto unlock;
	}
2011

2012 2013 2014 2015
	err = mv88e6xxx_irl_setup(chip);
	if (err)
		goto unlock;

2016 2017 2018 2019
	err = mv88e6xxx_phy_setup(chip);
	if (err)
		goto unlock;

2020 2021 2022 2023
	err = mv88e6xxx_vtu_setup(chip);
	if (err)
		goto unlock;

2024 2025 2026 2027
	err = mv88e6xxx_pvt_setup(chip);
	if (err)
		goto unlock;

2028 2029 2030 2031
	err = mv88e6xxx_atu_setup(chip);
	if (err)
		goto unlock;

2032 2033 2034 2035
	err = mv88e6xxx_pot_setup(chip);
	if (err)
		goto unlock;

2036 2037 2038
	err = mv88e6xxx_rsvd2cpu_setup(chip);
	if (err)
		goto unlock;
2039

2040
unlock:
2041
	mutex_unlock(&chip->reg_lock);
2042

2043
	return err;
2044 2045
}

2046 2047
static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
{
V
Vivien Didelot 已提交
2048
	struct mv88e6xxx_chip *chip = ds->priv;
2049 2050
	int err;

2051 2052
	if (!chip->info->ops->set_switch_mac)
		return -EOPNOTSUPP;
2053

2054 2055
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->set_switch_mac(chip, addr);
2056 2057 2058 2059 2060
	mutex_unlock(&chip->reg_lock);

	return err;
}

2061
static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
2062
{
2063 2064
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2065 2066
	u16 val;
	int err;
2067

2068 2069 2070
	if (!chip->info->ops->phy_read)
		return -EOPNOTSUPP;

2071
	mutex_lock(&chip->reg_lock);
2072
	err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
2073
	mutex_unlock(&chip->reg_lock);
2074

2075 2076 2077 2078 2079
	if (reg == MII_PHYSID2) {
		/* Some internal PHYS don't have a model number.  Use
		 * the mv88e6390 family model number instead.
		 */
		if (!(val & 0x3f0))
2080
			val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
2081 2082
	}

2083
	return err ? err : val;
2084 2085
}

2086
static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
2087
{
2088 2089
	struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
	struct mv88e6xxx_chip *chip = mdio_bus->chip;
2090
	int err;
2091

2092 2093 2094
	if (!chip->info->ops->phy_write)
		return -EOPNOTSUPP;

2095
	mutex_lock(&chip->reg_lock);
2096
	err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
2097
	mutex_unlock(&chip->reg_lock);
2098 2099

	return err;
2100 2101
}

2102
static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
2103 2104
				   struct device_node *np,
				   bool external)
2105 2106
{
	static int index;
2107
	struct mv88e6xxx_mdio_bus *mdio_bus;
2108 2109 2110
	struct mii_bus *bus;
	int err;

2111
	bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
2112 2113 2114
	if (!bus)
		return -ENOMEM;

2115
	mdio_bus = bus->priv;
2116
	mdio_bus->bus = bus;
2117
	mdio_bus->chip = chip;
2118 2119
	INIT_LIST_HEAD(&mdio_bus->list);
	mdio_bus->external = external;
2120

2121 2122
	if (np) {
		bus->name = np->full_name;
2123
		snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
2124 2125 2126 2127 2128 2129 2130
	} else {
		bus->name = "mv88e6xxx SMI";
		snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
	}

	bus->read = mv88e6xxx_mdio_read;
	bus->write = mv88e6xxx_mdio_write;
2131
	bus->parent = chip->dev;
2132

2133 2134
	if (np)
		err = of_mdiobus_register(bus, np);
2135 2136 2137
	else
		err = mdiobus_register(bus);
	if (err) {
2138
		dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
2139
		return err;
2140
	}
2141 2142 2143 2144 2145

	if (external)
		list_add_tail(&mdio_bus->list, &chip->mdios);
	else
		list_add(&mdio_bus->list, &chip->mdios);
2146 2147

	return 0;
2148
}
2149

2150 2151 2152 2153 2154
static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
	{ .compatible = "marvell,mv88e6xxx-mdio-external",
	  .data = (void *)true },
	{ },
};
2155

2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185
static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
				    struct device_node *np)
{
	const struct of_device_id *match;
	struct device_node *child;
	int err;

	/* Always register one mdio bus for the internal/default mdio
	 * bus. This maybe represented in the device tree, but is
	 * optional.
	 */
	child = of_get_child_by_name(np, "mdio");
	err = mv88e6xxx_mdio_register(chip, child, false);
	if (err)
		return err;

	/* Walk the device tree, and see if there are any other nodes
	 * which say they are compatible with the external mdio
	 * bus.
	 */
	for_each_available_child_of_node(np, child) {
		match = of_match_node(mv88e6xxx_mdio_external_match, child);
		if (match) {
			err = mv88e6xxx_mdio_register(chip, child, true);
			if (err)
				return err;
		}
	}

	return 0;
2186 2187
}

2188
static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2189 2190

{
2191 2192
	struct mv88e6xxx_mdio_bus *mdio_bus;
	struct mii_bus *bus;
2193

2194 2195
	list_for_each_entry(mdio_bus, &chip->mdios, list) {
		bus = mdio_bus->bus;
2196

2197 2198
		mdiobus_unregister(bus);
	}
2199 2200
}

2201 2202
static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
2203
	struct mv88e6xxx_chip *chip = ds->priv;
2204 2205 2206 2207 2208 2209 2210

	return chip->eeprom_len;
}

static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2211
	struct mv88e6xxx_chip *chip = ds->priv;
2212 2213
	int err;

2214 2215
	if (!chip->info->ops->get_eeprom)
		return -EOPNOTSUPP;
2216

2217 2218
	mutex_lock(&chip->reg_lock);
	err = chip->info->ops->get_eeprom(chip, eeprom, data);
2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231
	mutex_unlock(&chip->reg_lock);

	if (err)
		return err;

	eeprom->magic = 0xc3ec4951;

	return 0;
}

static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
				struct ethtool_eeprom *eeprom, u8 *data)
{
V
Vivien Didelot 已提交
2232
	struct mv88e6xxx_chip *chip = ds->priv;
2233 2234
	int err;

2235 2236 2237
	if (!chip->info->ops->set_eeprom)
		return -EOPNOTSUPP;

2238 2239 2240 2241
	if (eeprom->magic != 0xc3ec4951)
		return -EINVAL;

	mutex_lock(&chip->reg_lock);
2242
	err = chip->info->ops->set_eeprom(chip, eeprom, data);
2243 2244 2245 2246 2247
	mutex_unlock(&chip->reg_lock);

	return err;
}

2248
static const struct mv88e6xxx_ops mv88e6085_ops = {
2249
	/* MV88E6XXX_FAMILY_6097 */
2250
	.irl_init_all = mv88e6352_g2_irl_init_all,
2251
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2252 2253
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2254
	.port_set_link = mv88e6xxx_port_set_link,
2255
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2256
	.port_set_speed = mv88e6185_port_set_speed,
2257
	.port_tag_remap = mv88e6095_port_tag_remap,
2258
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2259
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2260
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2261
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2262
	.port_pause_limit = mv88e6097_port_pause_limit,
2263
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2264
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2265
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2266 2267
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2268
	.stats_get_stats = mv88e6095_stats_get_stats,
2269 2270
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2271
	.watchdog_ops = &mv88e6097_watchdog_ops,
2272
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2273
	.pot_clear = mv88e6xxx_g2_pot_clear,
2274 2275
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2276
	.reset = mv88e6185_g1_reset,
2277
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2278
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2279 2280 2281
};

static const struct mv88e6xxx_ops mv88e6095_ops = {
2282
	/* MV88E6XXX_FAMILY_6095 */
2283
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2284 2285
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2286
	.port_set_link = mv88e6xxx_port_set_link,
2287
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2288
	.port_set_speed = mv88e6185_port_set_speed,
2289
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2290
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2291
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2292
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2293 2294
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2295
	.stats_get_stats = mv88e6095_stats_get_stats,
2296
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2297 2298
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2299
	.reset = mv88e6185_g1_reset,
2300
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2301
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2302 2303
};

2304
static const struct mv88e6xxx_ops mv88e6097_ops = {
2305
	/* MV88E6XXX_FAMILY_6097 */
2306
	.irl_init_all = mv88e6352_g2_irl_init_all,
2307 2308 2309 2310 2311 2312
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_speed = mv88e6185_port_set_speed,
2313
	.port_tag_remap = mv88e6095_port_tag_remap,
2314
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2315
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2316
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2317
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2318
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2319
	.port_pause_limit = mv88e6097_port_pause_limit,
2320
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2321
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2322 2323 2324 2325
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
	.stats_get_stats = mv88e6095_stats_get_stats,
2326 2327
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2328
	.watchdog_ops = &mv88e6097_watchdog_ops,
2329
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2330
	.pot_clear = mv88e6xxx_g2_pot_clear,
2331
	.reset = mv88e6352_g1_reset,
2332
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2333
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2334 2335
};

2336
static const struct mv88e6xxx_ops mv88e6123_ops = {
2337
	/* MV88E6XXX_FAMILY_6165 */
2338
	.irl_init_all = mv88e6352_g2_irl_init_all,
2339
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2340 2341
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2342
	.port_set_link = mv88e6xxx_port_set_link,
2343
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2344
	.port_set_speed = mv88e6185_port_set_speed,
2345
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2346
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2347
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2348
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2349
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2350 2351
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2352
	.stats_get_stats = mv88e6095_stats_get_stats,
2353 2354
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2355
	.watchdog_ops = &mv88e6097_watchdog_ops,
2356
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2357
	.pot_clear = mv88e6xxx_g2_pot_clear,
2358
	.reset = mv88e6352_g1_reset,
2359
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2360
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2361 2362 2363
};

static const struct mv88e6xxx_ops mv88e6131_ops = {
2364
	/* MV88E6XXX_FAMILY_6185 */
2365
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2366 2367
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2368
	.port_set_link = mv88e6xxx_port_set_link,
2369
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2370
	.port_set_speed = mv88e6185_port_set_speed,
2371
	.port_tag_remap = mv88e6095_port_tag_remap,
2372
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2373
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2374
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2375
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2376
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2377
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2378
	.port_pause_limit = mv88e6097_port_pause_limit,
2379
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2380 2381
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2382
	.stats_get_stats = mv88e6095_stats_get_stats,
2383 2384
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2385
	.watchdog_ops = &mv88e6097_watchdog_ops,
2386
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2387 2388
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2389
	.reset = mv88e6185_g1_reset,
2390
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2391
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2392 2393
};

2394 2395
static const struct mv88e6xxx_ops mv88e6141_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2396
	.irl_init_all = mv88e6352_g2_irl_init_all,
2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2410
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2411
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2412
	.port_pause_limit = mv88e6097_port_pause_limit,
2413 2414 2415 2416 2417 2418
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2419 2420
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2421 2422
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2423
	.pot_clear = mv88e6xxx_g2_pot_clear,
2424
	.reset = mv88e6352_g1_reset,
2425
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2426
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2427 2428
};

2429
static const struct mv88e6xxx_ops mv88e6161_ops = {
2430
	/* MV88E6XXX_FAMILY_6165 */
2431
	.irl_init_all = mv88e6352_g2_irl_init_all,
2432
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2433 2434
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2435
	.port_set_link = mv88e6xxx_port_set_link,
2436
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2437
	.port_set_speed = mv88e6185_port_set_speed,
2438
	.port_tag_remap = mv88e6095_port_tag_remap,
2439
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2440
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2441
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2442
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2443
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2444
	.port_pause_limit = mv88e6097_port_pause_limit,
2445
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2446
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2447
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2448 2449
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2450
	.stats_get_stats = mv88e6095_stats_get_stats,
2451 2452
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2453
	.watchdog_ops = &mv88e6097_watchdog_ops,
2454
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2455
	.pot_clear = mv88e6xxx_g2_pot_clear,
2456
	.reset = mv88e6352_g1_reset,
2457
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2458
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2459 2460 2461
};

static const struct mv88e6xxx_ops mv88e6165_ops = {
2462
	/* MV88E6XXX_FAMILY_6165 */
2463
	.irl_init_all = mv88e6352_g2_irl_init_all,
2464
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2465 2466
	.phy_read = mv88e6165_phy_read,
	.phy_write = mv88e6165_phy_write,
2467
	.port_set_link = mv88e6xxx_port_set_link,
2468
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2469
	.port_set_speed = mv88e6185_port_set_speed,
2470
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2471
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2472
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2473 2474
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2475
	.stats_get_stats = mv88e6095_stats_get_stats,
2476 2477
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2478
	.watchdog_ops = &mv88e6097_watchdog_ops,
2479
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2480
	.pot_clear = mv88e6xxx_g2_pot_clear,
2481
	.reset = mv88e6352_g1_reset,
2482
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2483
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2484 2485 2486
};

static const struct mv88e6xxx_ops mv88e6171_ops = {
2487
	/* MV88E6XXX_FAMILY_6351 */
2488
	.irl_init_all = mv88e6352_g2_irl_init_all,
2489
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2490 2491
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2492
	.port_set_link = mv88e6xxx_port_set_link,
2493
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2494
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2495
	.port_set_speed = mv88e6185_port_set_speed,
2496
	.port_tag_remap = mv88e6095_port_tag_remap,
2497
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2498
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2499
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2500
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2501
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2502
	.port_pause_limit = mv88e6097_port_pause_limit,
2503
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2504
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2505
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2506 2507
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2508
	.stats_get_stats = mv88e6095_stats_get_stats,
2509 2510
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2511
	.watchdog_ops = &mv88e6097_watchdog_ops,
2512
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2513
	.pot_clear = mv88e6xxx_g2_pot_clear,
2514
	.reset = mv88e6352_g1_reset,
2515
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2516
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2517 2518 2519
};

static const struct mv88e6xxx_ops mv88e6172_ops = {
2520
	/* MV88E6XXX_FAMILY_6352 */
2521
	.irl_init_all = mv88e6352_g2_irl_init_all,
2522 2523
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2524
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2525 2526
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2527
	.port_set_link = mv88e6xxx_port_set_link,
2528
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2529
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2530
	.port_set_speed = mv88e6352_port_set_speed,
2531
	.port_tag_remap = mv88e6095_port_tag_remap,
2532
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2533
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2534
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2535
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2536
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2537
	.port_pause_limit = mv88e6097_port_pause_limit,
2538
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2539
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2540
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2541 2542
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2543
	.stats_get_stats = mv88e6095_stats_get_stats,
2544 2545
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2546
	.watchdog_ops = &mv88e6097_watchdog_ops,
2547
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2548
	.pot_clear = mv88e6xxx_g2_pot_clear,
2549
	.reset = mv88e6352_g1_reset,
2550
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2551
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2552
	.serdes_power = mv88e6352_serdes_power,
2553 2554 2555
};

static const struct mv88e6xxx_ops mv88e6175_ops = {
2556
	/* MV88E6XXX_FAMILY_6351 */
2557
	.irl_init_all = mv88e6352_g2_irl_init_all,
2558
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2559 2560
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2561
	.port_set_link = mv88e6xxx_port_set_link,
2562
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2563
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2564
	.port_set_speed = mv88e6185_port_set_speed,
2565
	.port_tag_remap = mv88e6095_port_tag_remap,
2566
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2567
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2568
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2569
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2570
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2571
	.port_pause_limit = mv88e6097_port_pause_limit,
2572
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2573
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2574
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2575 2576
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2577
	.stats_get_stats = mv88e6095_stats_get_stats,
2578 2579
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2580
	.watchdog_ops = &mv88e6097_watchdog_ops,
2581
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2582
	.pot_clear = mv88e6xxx_g2_pot_clear,
2583
	.reset = mv88e6352_g1_reset,
2584
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2585
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2586 2587 2588
};

static const struct mv88e6xxx_ops mv88e6176_ops = {
2589
	/* MV88E6XXX_FAMILY_6352 */
2590
	.irl_init_all = mv88e6352_g2_irl_init_all,
2591 2592
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2593
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2594 2595
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2596
	.port_set_link = mv88e6xxx_port_set_link,
2597
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2598
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2599
	.port_set_speed = mv88e6352_port_set_speed,
2600
	.port_tag_remap = mv88e6095_port_tag_remap,
2601
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2602
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2603
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2604
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2605
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2606
	.port_pause_limit = mv88e6097_port_pause_limit,
2607
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2608
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2609
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2610 2611
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2612
	.stats_get_stats = mv88e6095_stats_get_stats,
2613 2614
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2615
	.watchdog_ops = &mv88e6097_watchdog_ops,
2616
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2617
	.pot_clear = mv88e6xxx_g2_pot_clear,
2618
	.reset = mv88e6352_g1_reset,
2619
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2620
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2621
	.serdes_power = mv88e6352_serdes_power,
2622 2623 2624
};

static const struct mv88e6xxx_ops mv88e6185_ops = {
2625
	/* MV88E6XXX_FAMILY_6185 */
2626
	.set_switch_mac = mv88e6xxx_g1_set_switch_mac,
2627 2628
	.phy_read = mv88e6185_phy_ppu_read,
	.phy_write = mv88e6185_phy_ppu_write,
2629
	.port_set_link = mv88e6xxx_port_set_link,
2630
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2631
	.port_set_speed = mv88e6185_port_set_speed,
2632
	.port_set_frame_mode = mv88e6085_port_set_frame_mode,
2633
	.port_set_egress_floods = mv88e6185_port_set_egress_floods,
2634
	.port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
2635
	.port_set_upstream_port = mv88e6095_port_set_upstream_port,
2636
	.stats_snapshot = mv88e6xxx_g1_stats_snapshot,
2637 2638
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2639
	.stats_get_stats = mv88e6095_stats_get_stats,
2640 2641
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2642
	.watchdog_ops = &mv88e6097_watchdog_ops,
2643
	.mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
2644 2645
	.ppu_enable = mv88e6185_g1_ppu_enable,
	.ppu_disable = mv88e6185_g1_ppu_disable,
2646
	.reset = mv88e6185_g1_reset,
2647
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2648
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2649 2650
};

2651
static const struct mv88e6xxx_ops mv88e6190_ops = {
2652
	/* MV88E6XXX_FAMILY_6390 */
2653
	.irl_init_all = mv88e6390_g2_irl_init_all,
2654 2655
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2656 2657 2658 2659 2660 2661 2662
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2663
	.port_tag_remap = mv88e6390_port_tag_remap,
2664
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2665
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2666
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2667
	.port_pause_limit = mv88e6390_port_pause_limit,
2668
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2669
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2670
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2671
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2672 2673
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2674
	.stats_get_stats = mv88e6390_stats_get_stats,
2675 2676
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2677
	.watchdog_ops = &mv88e6390_watchdog_ops,
2678
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2679
	.pot_clear = mv88e6xxx_g2_pot_clear,
2680
	.reset = mv88e6352_g1_reset,
2681 2682
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2683
	.serdes_power = mv88e6390_serdes_power,
2684 2685 2686
};

static const struct mv88e6xxx_ops mv88e6190x_ops = {
2687
	/* MV88E6XXX_FAMILY_6390 */
2688
	.irl_init_all = mv88e6390_g2_irl_init_all,
2689 2690
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2691 2692 2693 2694 2695 2696 2697
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
2698
	.port_tag_remap = mv88e6390_port_tag_remap,
2699
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2700
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2701
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2702
	.port_pause_limit = mv88e6390_port_pause_limit,
2703
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2704
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2705
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2706
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2707 2708
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2709
	.stats_get_stats = mv88e6390_stats_get_stats,
2710 2711
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2712
	.watchdog_ops = &mv88e6390_watchdog_ops,
2713
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2714
	.pot_clear = mv88e6xxx_g2_pot_clear,
2715
	.reset = mv88e6352_g1_reset,
2716 2717
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2718
	.serdes_power = mv88e6390_serdes_power,
2719 2720 2721
};

static const struct mv88e6xxx_ops mv88e6191_ops = {
2722
	/* MV88E6XXX_FAMILY_6390 */
2723
	.irl_init_all = mv88e6390_g2_irl_init_all,
2724 2725
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2726 2727 2728 2729 2730 2731 2732
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2733
	.port_tag_remap = mv88e6390_port_tag_remap,
2734
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2735
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2736
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2737
	.port_pause_limit = mv88e6390_port_pause_limit,
2738
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2739
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2740
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2741
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2742 2743
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2744
	.stats_get_stats = mv88e6390_stats_get_stats,
2745 2746
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2747
	.watchdog_ops = &mv88e6390_watchdog_ops,
2748
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2749
	.pot_clear = mv88e6xxx_g2_pot_clear,
2750
	.reset = mv88e6352_g1_reset,
2751 2752
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2753
	.serdes_power = mv88e6390_serdes_power,
2754 2755
};

2756
static const struct mv88e6xxx_ops mv88e6240_ops = {
2757
	/* MV88E6XXX_FAMILY_6352 */
2758
	.irl_init_all = mv88e6352_g2_irl_init_all,
2759 2760
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2761
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2762 2763
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2764
	.port_set_link = mv88e6xxx_port_set_link,
2765
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2766
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2767
	.port_set_speed = mv88e6352_port_set_speed,
2768
	.port_tag_remap = mv88e6095_port_tag_remap,
2769
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2770
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2771
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2772
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2773
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2774
	.port_pause_limit = mv88e6097_port_pause_limit,
2775
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2776
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2777
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2778 2779
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2780
	.stats_get_stats = mv88e6095_stats_get_stats,
2781 2782
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2783
	.watchdog_ops = &mv88e6097_watchdog_ops,
2784
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2785
	.pot_clear = mv88e6xxx_g2_pot_clear,
2786
	.reset = mv88e6352_g1_reset,
2787
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2788
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2789
	.serdes_power = mv88e6352_serdes_power,
2790 2791
};

2792
static const struct mv88e6xxx_ops mv88e6290_ops = {
2793
	/* MV88E6XXX_FAMILY_6390 */
2794
	.irl_init_all = mv88e6390_g2_irl_init_all,
2795 2796
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
2797 2798 2799 2800 2801 2802 2803
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
2804
	.port_tag_remap = mv88e6390_port_tag_remap,
2805
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2806
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2807
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2808
	.port_pause_limit = mv88e6390_port_pause_limit,
2809
	.port_set_cmode = mv88e6390x_port_set_cmode,
2810
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2811
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2812
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
2813
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
2814 2815
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2816
	.stats_get_stats = mv88e6390_stats_get_stats,
2817 2818
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2819
	.watchdog_ops = &mv88e6390_watchdog_ops,
2820
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
2821
	.pot_clear = mv88e6xxx_g2_pot_clear,
2822
	.reset = mv88e6352_g1_reset,
2823 2824
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
2825
	.serdes_power = mv88e6390_serdes_power,
2826 2827
};

2828
static const struct mv88e6xxx_ops mv88e6320_ops = {
2829
	/* MV88E6XXX_FAMILY_6320 */
2830
	.irl_init_all = mv88e6352_g2_irl_init_all,
2831 2832
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2833
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2834 2835
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2836
	.port_set_link = mv88e6xxx_port_set_link,
2837
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2838
	.port_set_speed = mv88e6185_port_set_speed,
2839
	.port_tag_remap = mv88e6095_port_tag_remap,
2840
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2841
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2842
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2843
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2844
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2845
	.port_pause_limit = mv88e6097_port_pause_limit,
2846
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2847
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2848
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2849 2850
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2851
	.stats_get_stats = mv88e6320_stats_get_stats,
2852 2853
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2854
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2855
	.pot_clear = mv88e6xxx_g2_pot_clear,
2856
	.reset = mv88e6352_g1_reset,
2857
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2858
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2859 2860 2861
};

static const struct mv88e6xxx_ops mv88e6321_ops = {
2862
	/* MV88E6XXX_FAMILY_6320 */
2863
	.irl_init_all = mv88e6352_g2_irl_init_all,
2864 2865
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2866
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2867 2868
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2869
	.port_set_link = mv88e6xxx_port_set_link,
2870
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2871
	.port_set_speed = mv88e6185_port_set_speed,
2872
	.port_tag_remap = mv88e6095_port_tag_remap,
2873
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2874
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2875
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2876
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2877
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2878
	.port_pause_limit = mv88e6097_port_pause_limit,
2879
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2880
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2881
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2882 2883
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
2884
	.stats_get_stats = mv88e6320_stats_get_stats,
2885 2886
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2887
	.reset = mv88e6352_g1_reset,
2888
	.vtu_getnext = mv88e6185_g1_vtu_getnext,
2889
	.vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
2890 2891
};

2892 2893
static const struct mv88e6xxx_ops mv88e6341_ops = {
	/* MV88E6XXX_FAMILY_6341 */
2894
	.irl_init_all = mv88e6352_g2_irl_init_all,
2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
	.port_tag_remap = mv88e6095_port_tag_remap,
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2908
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2909
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2910
	.port_pause_limit = mv88e6097_port_pause_limit,
2911 2912 2913 2914 2915 2916
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
	.stats_get_stats = mv88e6390_stats_get_stats,
2917 2918
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
2919 2920
	.watchdog_ops = &mv88e6390_watchdog_ops,
	.mgmt_rsvd2cpu =  mv88e6390_g1_mgmt_rsvd2cpu,
2921
	.pot_clear = mv88e6xxx_g2_pot_clear,
2922
	.reset = mv88e6352_g1_reset,
2923
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2924
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2925 2926
};

2927
static const struct mv88e6xxx_ops mv88e6350_ops = {
2928
	/* MV88E6XXX_FAMILY_6351 */
2929
	.irl_init_all = mv88e6352_g2_irl_init_all,
2930
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2931 2932
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2933
	.port_set_link = mv88e6xxx_port_set_link,
2934
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2935
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2936
	.port_set_speed = mv88e6185_port_set_speed,
2937
	.port_tag_remap = mv88e6095_port_tag_remap,
2938
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2939
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2940
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2941
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2942
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2943
	.port_pause_limit = mv88e6097_port_pause_limit,
2944
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2945
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2946
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2947 2948
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2949
	.stats_get_stats = mv88e6095_stats_get_stats,
2950 2951
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2952
	.watchdog_ops = &mv88e6097_watchdog_ops,
2953
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2954
	.pot_clear = mv88e6xxx_g2_pot_clear,
2955
	.reset = mv88e6352_g1_reset,
2956
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2957
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2958 2959 2960
};

static const struct mv88e6xxx_ops mv88e6351_ops = {
2961
	/* MV88E6XXX_FAMILY_6351 */
2962
	.irl_init_all = mv88e6352_g2_irl_init_all,
2963
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2964 2965
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
2966
	.port_set_link = mv88e6xxx_port_set_link,
2967
	.port_set_duplex = mv88e6xxx_port_set_duplex,
2968
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
2969
	.port_set_speed = mv88e6185_port_set_speed,
2970
	.port_tag_remap = mv88e6095_port_tag_remap,
2971
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
2972
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
2973
	.port_set_ether_type = mv88e6351_port_set_ether_type,
2974
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
2975
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
2976
	.port_pause_limit = mv88e6097_port_pause_limit,
2977
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2978
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2979
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
2980 2981
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
2982
	.stats_get_stats = mv88e6095_stats_get_stats,
2983 2984
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
2985
	.watchdog_ops = &mv88e6097_watchdog_ops,
2986
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
2987
	.pot_clear = mv88e6xxx_g2_pot_clear,
2988
	.reset = mv88e6352_g1_reset,
2989
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
2990
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
2991 2992 2993
};

static const struct mv88e6xxx_ops mv88e6352_ops = {
2994
	/* MV88E6XXX_FAMILY_6352 */
2995
	.irl_init_all = mv88e6352_g2_irl_init_all,
2996 2997
	.get_eeprom = mv88e6xxx_g2_get_eeprom16,
	.set_eeprom = mv88e6xxx_g2_set_eeprom16,
2998
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2999 3000
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
3001
	.port_set_link = mv88e6xxx_port_set_link,
3002
	.port_set_duplex = mv88e6xxx_port_set_duplex,
3003
	.port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
3004
	.port_set_speed = mv88e6352_port_set_speed,
3005
	.port_tag_remap = mv88e6095_port_tag_remap,
3006
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3007
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3008
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3009
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3010
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3011
	.port_pause_limit = mv88e6097_port_pause_limit,
3012
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3013
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3014
	.stats_snapshot = mv88e6320_g1_stats_snapshot,
3015 3016
	.stats_get_sset_count = mv88e6095_stats_get_sset_count,
	.stats_get_strings = mv88e6095_stats_get_strings,
3017
	.stats_get_stats = mv88e6095_stats_get_stats,
3018 3019
	.set_cpu_port = mv88e6095_g1_set_cpu_port,
	.set_egress_port = mv88e6095_g1_set_egress_port,
3020
	.watchdog_ops = &mv88e6097_watchdog_ops,
3021
	.mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
3022
	.pot_clear = mv88e6xxx_g2_pot_clear,
3023
	.reset = mv88e6352_g1_reset,
3024
	.vtu_getnext = mv88e6352_g1_vtu_getnext,
3025
	.vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
3026
	.serdes_power = mv88e6352_serdes_power,
3027 3028
};

3029
static const struct mv88e6xxx_ops mv88e6390_ops = {
3030
	/* MV88E6XXX_FAMILY_6390 */
3031
	.irl_init_all = mv88e6390_g2_irl_init_all,
3032 3033
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3034 3035 3036 3037 3038 3039 3040
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390_port_set_speed,
3041
	.port_tag_remap = mv88e6390_port_tag_remap,
3042
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3043
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3044
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3045
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3046
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3047
	.port_pause_limit = mv88e6390_port_pause_limit,
3048
	.port_set_cmode = mv88e6390x_port_set_cmode,
3049
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3050
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3051
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3052
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3053 3054
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3055
	.stats_get_stats = mv88e6390_stats_get_stats,
3056 3057
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3058
	.watchdog_ops = &mv88e6390_watchdog_ops,
3059
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3060
	.pot_clear = mv88e6xxx_g2_pot_clear,
3061
	.reset = mv88e6352_g1_reset,
3062 3063
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3064
	.serdes_power = mv88e6390_serdes_power,
3065 3066 3067
};

static const struct mv88e6xxx_ops mv88e6390x_ops = {
3068
	/* MV88E6XXX_FAMILY_6390 */
3069
	.irl_init_all = mv88e6390_g2_irl_init_all,
3070 3071
	.get_eeprom = mv88e6xxx_g2_get_eeprom8,
	.set_eeprom = mv88e6xxx_g2_set_eeprom8,
3072 3073 3074 3075 3076 3077 3078
	.set_switch_mac = mv88e6xxx_g2_set_switch_mac,
	.phy_read = mv88e6xxx_g2_smi_phy_read,
	.phy_write = mv88e6xxx_g2_smi_phy_write,
	.port_set_link = mv88e6xxx_port_set_link,
	.port_set_duplex = mv88e6xxx_port_set_duplex,
	.port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
	.port_set_speed = mv88e6390x_port_set_speed,
3079
	.port_tag_remap = mv88e6390_port_tag_remap,
3080
	.port_set_frame_mode = mv88e6351_port_set_frame_mode,
3081
	.port_set_egress_floods = mv88e6352_port_set_egress_floods,
3082
	.port_set_ether_type = mv88e6351_port_set_ether_type,
3083
	.port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
3084
	.port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
3085
	.port_pause_limit = mv88e6390_port_pause_limit,
3086
	.port_set_cmode = mv88e6390x_port_set_cmode,
3087
	.port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3088
	.port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3089
	.stats_snapshot = mv88e6390_g1_stats_snapshot,
3090
	.stats_set_histogram = mv88e6390_g1_stats_set_histogram,
3091 3092
	.stats_get_sset_count = mv88e6320_stats_get_sset_count,
	.stats_get_strings = mv88e6320_stats_get_strings,
3093
	.stats_get_stats = mv88e6390_stats_get_stats,
3094 3095
	.set_cpu_port = mv88e6390_g1_set_cpu_port,
	.set_egress_port = mv88e6390_g1_set_egress_port,
3096
	.watchdog_ops = &mv88e6390_watchdog_ops,
3097
	.mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
3098
	.pot_clear = mv88e6xxx_g2_pot_clear,
3099
	.reset = mv88e6352_g1_reset,
3100 3101
	.vtu_getnext = mv88e6390_g1_vtu_getnext,
	.vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
3102
	.serdes_power = mv88e6390_serdes_power,
3103 3104
};

3105 3106
static const struct mv88e6xxx_info mv88e6xxx_table[] = {
	[MV88E6085] = {
3107
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
3108 3109 3110 3111
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6085",
		.num_databases = 4096,
		.num_ports = 10,
3112
		.max_vid = 4095,
3113
		.port_base_addr = 0x10,
3114
		.global1_addr = 0x1b,
3115
		.global2_addr = 0x1c,
3116
		.age_time_coeff = 15000,
3117
		.g1_irqs = 8,
3118
		.g2_irqs = 10,
3119
		.atu_move_port_mask = 0xf,
3120
		.pvt = true,
3121
		.multi_chip = true,
3122
		.tag_protocol = DSA_TAG_PROTO_DSA,
3123
		.ops = &mv88e6085_ops,
3124 3125 3126
	},

	[MV88E6095] = {
3127
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
3128 3129 3130 3131
		.family = MV88E6XXX_FAMILY_6095,
		.name = "Marvell 88E6095/88E6095F",
		.num_databases = 256,
		.num_ports = 11,
3132
		.max_vid = 4095,
3133
		.port_base_addr = 0x10,
3134
		.global1_addr = 0x1b,
3135
		.global2_addr = 0x1c,
3136
		.age_time_coeff = 15000,
3137
		.g1_irqs = 8,
3138
		.atu_move_port_mask = 0xf,
3139
		.multi_chip = true,
3140
		.tag_protocol = DSA_TAG_PROTO_DSA,
3141
		.ops = &mv88e6095_ops,
3142 3143
	},

3144
	[MV88E6097] = {
3145
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
3146 3147 3148 3149
		.family = MV88E6XXX_FAMILY_6097,
		.name = "Marvell 88E6097/88E6097F",
		.num_databases = 4096,
		.num_ports = 11,
3150
		.max_vid = 4095,
3151 3152
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3153
		.global2_addr = 0x1c,
3154
		.age_time_coeff = 15000,
3155
		.g1_irqs = 8,
3156
		.g2_irqs = 10,
3157
		.atu_move_port_mask = 0xf,
3158
		.pvt = true,
3159
		.multi_chip = true,
3160
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3161 3162 3163
		.ops = &mv88e6097_ops,
	},

3164
	[MV88E6123] = {
3165
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
3166 3167 3168 3169
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6123",
		.num_databases = 4096,
		.num_ports = 3,
3170
		.max_vid = 4095,
3171
		.port_base_addr = 0x10,
3172
		.global1_addr = 0x1b,
3173
		.global2_addr = 0x1c,
3174
		.age_time_coeff = 15000,
3175
		.g1_irqs = 9,
3176
		.g2_irqs = 10,
3177
		.atu_move_port_mask = 0xf,
3178
		.pvt = true,
3179
		.multi_chip = true,
3180
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3181
		.ops = &mv88e6123_ops,
3182 3183 3184
	},

	[MV88E6131] = {
3185
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
3186 3187 3188 3189
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6131",
		.num_databases = 256,
		.num_ports = 8,
3190
		.max_vid = 4095,
3191
		.port_base_addr = 0x10,
3192
		.global1_addr = 0x1b,
3193
		.global2_addr = 0x1c,
3194
		.age_time_coeff = 15000,
3195
		.g1_irqs = 9,
3196
		.atu_move_port_mask = 0xf,
3197
		.multi_chip = true,
3198
		.tag_protocol = DSA_TAG_PROTO_DSA,
3199
		.ops = &mv88e6131_ops,
3200 3201
	},

3202
	[MV88E6141] = {
3203
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
3204 3205 3206 3207
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3208
		.max_vid = 4095,
3209 3210
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3211
		.global2_addr = 0x1c,
3212 3213
		.age_time_coeff = 3750,
		.atu_move_port_mask = 0x1f,
3214
		.g2_irqs = 10,
3215
		.pvt = true,
3216
		.multi_chip = true,
3217 3218 3219 3220
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6141_ops,
	},

3221
	[MV88E6161] = {
3222
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
3223 3224 3225 3226
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6161",
		.num_databases = 4096,
		.num_ports = 6,
3227
		.max_vid = 4095,
3228
		.port_base_addr = 0x10,
3229
		.global1_addr = 0x1b,
3230
		.global2_addr = 0x1c,
3231
		.age_time_coeff = 15000,
3232
		.g1_irqs = 9,
3233
		.g2_irqs = 10,
3234
		.atu_move_port_mask = 0xf,
3235
		.pvt = true,
3236
		.multi_chip = true,
3237
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3238
		.ops = &mv88e6161_ops,
3239 3240 3241
	},

	[MV88E6165] = {
3242
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
3243 3244 3245 3246
		.family = MV88E6XXX_FAMILY_6165,
		.name = "Marvell 88E6165",
		.num_databases = 4096,
		.num_ports = 6,
3247
		.max_vid = 4095,
3248
		.port_base_addr = 0x10,
3249
		.global1_addr = 0x1b,
3250
		.global2_addr = 0x1c,
3251
		.age_time_coeff = 15000,
3252
		.g1_irqs = 9,
3253
		.g2_irqs = 10,
3254
		.atu_move_port_mask = 0xf,
3255
		.pvt = true,
3256
		.multi_chip = true,
3257
		.tag_protocol = DSA_TAG_PROTO_DSA,
3258
		.ops = &mv88e6165_ops,
3259 3260 3261
	},

	[MV88E6171] = {
3262
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
3263 3264 3265 3266
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6171",
		.num_databases = 4096,
		.num_ports = 7,
3267
		.max_vid = 4095,
3268
		.port_base_addr = 0x10,
3269
		.global1_addr = 0x1b,
3270
		.global2_addr = 0x1c,
3271
		.age_time_coeff = 15000,
3272
		.g1_irqs = 9,
3273
		.g2_irqs = 10,
3274
		.atu_move_port_mask = 0xf,
3275
		.pvt = true,
3276
		.multi_chip = true,
3277
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3278
		.ops = &mv88e6171_ops,
3279 3280 3281
	},

	[MV88E6172] = {
3282
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
3283 3284 3285 3286
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6172",
		.num_databases = 4096,
		.num_ports = 7,
3287
		.max_vid = 4095,
3288
		.port_base_addr = 0x10,
3289
		.global1_addr = 0x1b,
3290
		.global2_addr = 0x1c,
3291
		.age_time_coeff = 15000,
3292
		.g1_irqs = 9,
3293
		.g2_irqs = 10,
3294
		.atu_move_port_mask = 0xf,
3295
		.pvt = true,
3296
		.multi_chip = true,
3297
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3298
		.ops = &mv88e6172_ops,
3299 3300 3301
	},

	[MV88E6175] = {
3302
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
3303 3304 3305 3306
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6175",
		.num_databases = 4096,
		.num_ports = 7,
3307
		.max_vid = 4095,
3308
		.port_base_addr = 0x10,
3309
		.global1_addr = 0x1b,
3310
		.global2_addr = 0x1c,
3311
		.age_time_coeff = 15000,
3312
		.g1_irqs = 9,
3313
		.g2_irqs = 10,
3314
		.atu_move_port_mask = 0xf,
3315
		.pvt = true,
3316
		.multi_chip = true,
3317
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3318
		.ops = &mv88e6175_ops,
3319 3320 3321
	},

	[MV88E6176] = {
3322
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
3323 3324 3325 3326
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6176",
		.num_databases = 4096,
		.num_ports = 7,
3327
		.max_vid = 4095,
3328
		.port_base_addr = 0x10,
3329
		.global1_addr = 0x1b,
3330
		.global2_addr = 0x1c,
3331
		.age_time_coeff = 15000,
3332
		.g1_irqs = 9,
3333
		.g2_irqs = 10,
3334
		.atu_move_port_mask = 0xf,
3335
		.pvt = true,
3336
		.multi_chip = true,
3337
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3338
		.ops = &mv88e6176_ops,
3339 3340 3341
	},

	[MV88E6185] = {
3342
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
3343 3344 3345 3346
		.family = MV88E6XXX_FAMILY_6185,
		.name = "Marvell 88E6185",
		.num_databases = 256,
		.num_ports = 10,
3347
		.max_vid = 4095,
3348
		.port_base_addr = 0x10,
3349
		.global1_addr = 0x1b,
3350
		.global2_addr = 0x1c,
3351
		.age_time_coeff = 15000,
3352
		.g1_irqs = 8,
3353
		.atu_move_port_mask = 0xf,
3354
		.multi_chip = true,
3355
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3356
		.ops = &mv88e6185_ops,
3357 3358
	},

3359
	[MV88E6190] = {
3360
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
3361 3362 3363 3364
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3365
		.max_vid = 8191,
3366 3367
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3368
		.global2_addr = 0x1c,
3369
		.tag_protocol = DSA_TAG_PROTO_DSA,
3370
		.age_time_coeff = 3750,
3371
		.g1_irqs = 9,
3372
		.g2_irqs = 14,
3373
		.pvt = true,
3374
		.multi_chip = true,
3375
		.atu_move_port_mask = 0x1f,
3376 3377 3378 3379
		.ops = &mv88e6190_ops,
	},

	[MV88E6190X] = {
3380
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
3381 3382 3383 3384
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6190X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3385
		.max_vid = 8191,
3386 3387
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3388
		.global2_addr = 0x1c,
3389
		.age_time_coeff = 3750,
3390
		.g1_irqs = 9,
3391
		.g2_irqs = 14,
3392
		.atu_move_port_mask = 0x1f,
3393
		.pvt = true,
3394
		.multi_chip = true,
3395
		.tag_protocol = DSA_TAG_PROTO_DSA,
3396 3397 3398 3399
		.ops = &mv88e6190x_ops,
	},

	[MV88E6191] = {
3400
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
3401 3402 3403 3404
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6191",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3405
		.max_vid = 8191,
3406 3407
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3408
		.global2_addr = 0x1c,
3409
		.age_time_coeff = 3750,
3410
		.g1_irqs = 9,
3411
		.g2_irqs = 14,
3412
		.atu_move_port_mask = 0x1f,
3413
		.pvt = true,
3414
		.multi_chip = true,
3415
		.tag_protocol = DSA_TAG_PROTO_DSA,
3416
		.ops = &mv88e6191_ops,
3417 3418
	},

3419
	[MV88E6240] = {
3420
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
3421 3422 3423 3424
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6240",
		.num_databases = 4096,
		.num_ports = 7,
3425
		.max_vid = 4095,
3426
		.port_base_addr = 0x10,
3427
		.global1_addr = 0x1b,
3428
		.global2_addr = 0x1c,
3429
		.age_time_coeff = 15000,
3430
		.g1_irqs = 9,
3431
		.g2_irqs = 10,
3432
		.atu_move_port_mask = 0xf,
3433
		.pvt = true,
3434
		.multi_chip = true,
3435
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3436
		.ops = &mv88e6240_ops,
3437 3438
	},

3439
	[MV88E6290] = {
3440
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
3441 3442 3443 3444
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6290",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3445
		.max_vid = 8191,
3446 3447
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3448
		.global2_addr = 0x1c,
3449
		.age_time_coeff = 3750,
3450
		.g1_irqs = 9,
3451
		.g2_irqs = 14,
3452
		.atu_move_port_mask = 0x1f,
3453
		.pvt = true,
3454
		.multi_chip = true,
3455
		.tag_protocol = DSA_TAG_PROTO_DSA,
3456 3457 3458
		.ops = &mv88e6290_ops,
	},

3459
	[MV88E6320] = {
3460
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
3461 3462 3463 3464
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6320",
		.num_databases = 4096,
		.num_ports = 7,
3465
		.max_vid = 4095,
3466
		.port_base_addr = 0x10,
3467
		.global1_addr = 0x1b,
3468
		.global2_addr = 0x1c,
3469
		.age_time_coeff = 15000,
3470
		.g1_irqs = 8,
3471
		.atu_move_port_mask = 0xf,
3472
		.pvt = true,
3473
		.multi_chip = true,
3474
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3475
		.ops = &mv88e6320_ops,
3476 3477 3478
	},

	[MV88E6321] = {
3479
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
3480 3481 3482 3483
		.family = MV88E6XXX_FAMILY_6320,
		.name = "Marvell 88E6321",
		.num_databases = 4096,
		.num_ports = 7,
3484
		.max_vid = 4095,
3485
		.port_base_addr = 0x10,
3486
		.global1_addr = 0x1b,
3487
		.global2_addr = 0x1c,
3488
		.age_time_coeff = 15000,
3489
		.g1_irqs = 8,
3490
		.atu_move_port_mask = 0xf,
3491
		.multi_chip = true,
3492
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3493
		.ops = &mv88e6321_ops,
3494 3495
	},

3496
	[MV88E6341] = {
3497
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
3498 3499 3500 3501
		.family = MV88E6XXX_FAMILY_6341,
		.name = "Marvell 88E6341",
		.num_databases = 4096,
		.num_ports = 6,
3502
		.max_vid = 4095,
3503 3504
		.port_base_addr = 0x10,
		.global1_addr = 0x1b,
3505
		.global2_addr = 0x1c,
3506
		.age_time_coeff = 3750,
3507
		.atu_move_port_mask = 0x1f,
3508
		.g2_irqs = 10,
3509
		.pvt = true,
3510
		.multi_chip = true,
3511 3512 3513 3514
		.tag_protocol = DSA_TAG_PROTO_EDSA,
		.ops = &mv88e6341_ops,
	},

3515
	[MV88E6350] = {
3516
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
3517 3518 3519 3520
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6350",
		.num_databases = 4096,
		.num_ports = 7,
3521
		.max_vid = 4095,
3522
		.port_base_addr = 0x10,
3523
		.global1_addr = 0x1b,
3524
		.global2_addr = 0x1c,
3525
		.age_time_coeff = 15000,
3526
		.g1_irqs = 9,
3527
		.g2_irqs = 10,
3528
		.atu_move_port_mask = 0xf,
3529
		.pvt = true,
3530
		.multi_chip = true,
3531
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3532
		.ops = &mv88e6350_ops,
3533 3534 3535
	},

	[MV88E6351] = {
3536
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
3537 3538 3539 3540
		.family = MV88E6XXX_FAMILY_6351,
		.name = "Marvell 88E6351",
		.num_databases = 4096,
		.num_ports = 7,
3541
		.max_vid = 4095,
3542
		.port_base_addr = 0x10,
3543
		.global1_addr = 0x1b,
3544
		.global2_addr = 0x1c,
3545
		.age_time_coeff = 15000,
3546
		.g1_irqs = 9,
3547
		.g2_irqs = 10,
3548
		.atu_move_port_mask = 0xf,
3549
		.pvt = true,
3550
		.multi_chip = true,
3551
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3552
		.ops = &mv88e6351_ops,
3553 3554 3555
	},

	[MV88E6352] = {
3556
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
3557 3558 3559 3560
		.family = MV88E6XXX_FAMILY_6352,
		.name = "Marvell 88E6352",
		.num_databases = 4096,
		.num_ports = 7,
3561
		.max_vid = 4095,
3562
		.port_base_addr = 0x10,
3563
		.global1_addr = 0x1b,
3564
		.global2_addr = 0x1c,
3565
		.age_time_coeff = 15000,
3566
		.g1_irqs = 9,
3567
		.g2_irqs = 10,
3568
		.atu_move_port_mask = 0xf,
3569
		.pvt = true,
3570
		.multi_chip = true,
3571
		.tag_protocol = DSA_TAG_PROTO_EDSA,
3572
		.ops = &mv88e6352_ops,
3573
	},
3574
	[MV88E6390] = {
3575
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
3576 3577 3578 3579
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3580
		.max_vid = 8191,
3581 3582
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3583
		.global2_addr = 0x1c,
3584
		.age_time_coeff = 3750,
3585
		.g1_irqs = 9,
3586
		.g2_irqs = 14,
3587
		.atu_move_port_mask = 0x1f,
3588
		.pvt = true,
3589
		.multi_chip = true,
3590
		.tag_protocol = DSA_TAG_PROTO_DSA,
3591 3592 3593
		.ops = &mv88e6390_ops,
	},
	[MV88E6390X] = {
3594
		.prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
3595 3596 3597 3598
		.family = MV88E6XXX_FAMILY_6390,
		.name = "Marvell 88E6390X",
		.num_databases = 4096,
		.num_ports = 11,	/* 10 + Z80 */
3599
		.max_vid = 8191,
3600 3601
		.port_base_addr = 0x0,
		.global1_addr = 0x1b,
3602
		.global2_addr = 0x1c,
3603
		.age_time_coeff = 3750,
3604
		.g1_irqs = 9,
3605
		.g2_irqs = 14,
3606
		.atu_move_port_mask = 0x1f,
3607
		.pvt = true,
3608
		.multi_chip = true,
3609
		.tag_protocol = DSA_TAG_PROTO_DSA,
3610 3611
		.ops = &mv88e6390x_ops,
	},
3612 3613
};

3614
static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
3615
{
3616
	int i;
3617

3618 3619 3620
	for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
		if (mv88e6xxx_table[i].prod_num == prod_num)
			return &mv88e6xxx_table[i];
3621 3622 3623 3624

	return NULL;
}

3625
static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
3626 3627
{
	const struct mv88e6xxx_info *info;
3628 3629 3630
	unsigned int prod_num, rev;
	u16 id;
	int err;
3631

3632
	mutex_lock(&chip->reg_lock);
3633
	err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
3634 3635 3636
	mutex_unlock(&chip->reg_lock);
	if (err)
		return err;
3637

3638 3639
	prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
	rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
3640 3641 3642 3643 3644

	info = mv88e6xxx_lookup_info(prod_num);
	if (!info)
		return -ENODEV;

3645
	/* Update the compatible info with the probed one */
3646
	chip->info = info;
3647

3648 3649 3650 3651
	err = mv88e6xxx_g2_require(chip);
	if (err)
		return err;

3652 3653
	dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
		 chip->info->prod_num, chip->info->name, rev);
3654 3655 3656 3657

	return 0;
}

3658
static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
3659
{
3660
	struct mv88e6xxx_chip *chip;
3661

3662 3663
	chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
	if (!chip)
3664 3665
		return NULL;

3666
	chip->dev = dev;
3667

3668
	mutex_init(&chip->reg_lock);
3669
	INIT_LIST_HEAD(&chip->mdios);
3670

3671
	return chip;
3672 3673
}

3674
static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
3675 3676
			      struct mii_bus *bus, int sw_addr)
{
3677
	if (sw_addr == 0)
3678
		chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
3679
	else if (chip->info->multi_chip)
3680
		chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
3681 3682 3683
	else
		return -EINVAL;

3684 3685
	chip->bus = bus;
	chip->sw_addr = sw_addr;
3686 3687 3688 3689

	return 0;
}

3690 3691
static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
{
V
Vivien Didelot 已提交
3692
	struct mv88e6xxx_chip *chip = ds->priv;
3693

3694
	return chip->info->tag_protocol;
3695 3696
}

3697 3698 3699
static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
				       struct device *host_dev, int sw_addr,
				       void **priv)
3700
{
3701
	struct mv88e6xxx_chip *chip;
3702
	struct mii_bus *bus;
3703
	int err;
3704

3705
	bus = dsa_host_dev_to_mii_bus(host_dev);
3706 3707 3708
	if (!bus)
		return NULL;

3709 3710
	chip = mv88e6xxx_alloc_chip(dsa_dev);
	if (!chip)
3711 3712
		return NULL;

3713
	/* Legacy SMI probing will only support chips similar to 88E6085 */
3714
	chip->info = &mv88e6xxx_table[MV88E6085];
3715

3716
	err = mv88e6xxx_smi_init(chip, bus, sw_addr);
3717 3718 3719
	if (err)
		goto free;

3720
	err = mv88e6xxx_detect(chip);
3721
	if (err)
3722
		goto free;
3723

3724 3725 3726 3727 3728 3729
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto free;

3730 3731
	mv88e6xxx_phy_init(chip);

3732
	err = mv88e6xxx_mdios_register(chip, NULL);
3733
	if (err)
3734
		goto free;
3735

3736
	*priv = chip;
3737

3738
	return chip->info->name;
3739
free:
3740
	devm_kfree(dsa_dev, chip);
3741 3742

	return NULL;
3743 3744
}

3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759
static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
				      const struct switchdev_obj_port_mdb *mdb,
				      struct switchdev_trans *trans)
{
	/* We don't need any dynamic resource from the kernel (yet),
	 * so skip the prepare phase.
	 */

	return 0;
}

static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
				   const struct switchdev_obj_port_mdb *mdb,
				   struct switchdev_trans *trans)
{
V
Vivien Didelot 已提交
3760
	struct mv88e6xxx_chip *chip = ds->priv;
3761 3762 3763

	mutex_lock(&chip->reg_lock);
	if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3764
					 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
3765 3766
		dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
			port);
3767 3768 3769 3770 3771 3772
	mutex_unlock(&chip->reg_lock);
}

static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
				  const struct switchdev_obj_port_mdb *mdb)
{
V
Vivien Didelot 已提交
3773
	struct mv88e6xxx_chip *chip = ds->priv;
3774 3775 3776 3777
	int err;

	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
3778
					   MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
3779 3780 3781 3782 3783
	mutex_unlock(&chip->reg_lock);

	return err;
}

3784
static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
3785
	.probe			= mv88e6xxx_drv_probe,
3786
	.get_tag_protocol	= mv88e6xxx_get_tag_protocol,
3787 3788 3789 3790 3791 3792
	.setup			= mv88e6xxx_setup,
	.set_addr		= mv88e6xxx_set_addr,
	.adjust_link		= mv88e6xxx_adjust_link,
	.get_strings		= mv88e6xxx_get_strings,
	.get_ethtool_stats	= mv88e6xxx_get_ethtool_stats,
	.get_sset_count		= mv88e6xxx_get_sset_count,
3793 3794
	.port_enable		= mv88e6xxx_port_enable,
	.port_disable		= mv88e6xxx_port_disable,
V
Vivien Didelot 已提交
3795 3796
	.get_mac_eee		= mv88e6xxx_get_mac_eee,
	.set_mac_eee		= mv88e6xxx_set_mac_eee,
3797
	.get_eeprom_len		= mv88e6xxx_get_eeprom_len,
3798 3799 3800 3801
	.get_eeprom		= mv88e6xxx_get_eeprom,
	.set_eeprom		= mv88e6xxx_set_eeprom,
	.get_regs_len		= mv88e6xxx_get_regs_len,
	.get_regs		= mv88e6xxx_get_regs,
3802
	.set_ageing_time	= mv88e6xxx_set_ageing_time,
3803 3804 3805
	.port_bridge_join	= mv88e6xxx_port_bridge_join,
	.port_bridge_leave	= mv88e6xxx_port_bridge_leave,
	.port_stp_state_set	= mv88e6xxx_port_stp_state_set,
3806
	.port_fast_age		= mv88e6xxx_port_fast_age,
3807 3808 3809 3810 3811 3812 3813
	.port_vlan_filtering	= mv88e6xxx_port_vlan_filtering,
	.port_vlan_prepare	= mv88e6xxx_port_vlan_prepare,
	.port_vlan_add		= mv88e6xxx_port_vlan_add,
	.port_vlan_del		= mv88e6xxx_port_vlan_del,
	.port_fdb_add           = mv88e6xxx_port_fdb_add,
	.port_fdb_del           = mv88e6xxx_port_fdb_del,
	.port_fdb_dump          = mv88e6xxx_port_fdb_dump,
3814 3815 3816
	.port_mdb_prepare       = mv88e6xxx_port_mdb_prepare,
	.port_mdb_add           = mv88e6xxx_port_mdb_add,
	.port_mdb_del           = mv88e6xxx_port_mdb_del,
3817 3818
	.crosschip_bridge_join	= mv88e6xxx_crosschip_bridge_join,
	.crosschip_bridge_leave	= mv88e6xxx_crosschip_bridge_leave,
3819 3820
};

3821 3822 3823 3824
static struct dsa_switch_driver mv88e6xxx_switch_drv = {
	.ops			= &mv88e6xxx_switch_ops,
};

3825
static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
3826
{
3827
	struct device *dev = chip->dev;
3828 3829
	struct dsa_switch *ds;

3830
	ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
3831 3832 3833
	if (!ds)
		return -ENOMEM;

3834
	ds->priv = chip;
3835
	ds->ops = &mv88e6xxx_switch_ops;
3836 3837
	ds->ageing_time_min = chip->info->age_time_coeff;
	ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
3838 3839 3840

	dev_set_drvdata(dev, ds);

3841
	return dsa_register_switch(ds);
3842 3843
}

3844
static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
3845
{
3846
	dsa_unregister_switch(chip->ds);
3847 3848
}

3849
static int mv88e6xxx_probe(struct mdio_device *mdiodev)
3850
{
3851
	struct device *dev = &mdiodev->dev;
3852
	struct device_node *np = dev->of_node;
3853
	const struct mv88e6xxx_info *compat_info;
3854
	struct mv88e6xxx_chip *chip;
3855
	u32 eeprom_len;
3856
	int err;
3857

3858 3859 3860 3861
	compat_info = of_device_get_match_data(dev);
	if (!compat_info)
		return -EINVAL;

3862 3863
	chip = mv88e6xxx_alloc_chip(dev);
	if (!chip)
3864 3865
		return -ENOMEM;

3866
	chip->info = compat_info;
3867

3868
	err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
3869 3870
	if (err)
		return err;
3871

3872 3873 3874 3875
	chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
	if (IS_ERR(chip->reset))
		return PTR_ERR(chip->reset);

3876
	err = mv88e6xxx_detect(chip);
3877 3878
	if (err)
		return err;
3879

3880 3881
	mv88e6xxx_phy_init(chip);

3882
	if (chip->info->ops->get_eeprom &&
3883
	    !of_property_read_u32(np, "eeprom-length", &eeprom_len))
3884
		chip->eeprom_len = eeprom_len;
3885

3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909
	mutex_lock(&chip->reg_lock);
	err = mv88e6xxx_switch_reset(chip);
	mutex_unlock(&chip->reg_lock);
	if (err)
		goto out;

	chip->irq = of_irq_get(np, 0);
	if (chip->irq == -EPROBE_DEFER) {
		err = chip->irq;
		goto out;
	}

	if (chip->irq > 0) {
		/* Has to be performed before the MDIO bus is created,
		 * because the PHYs will link there interrupts to these
		 * interrupt controllers
		 */
		mutex_lock(&chip->reg_lock);
		err = mv88e6xxx_g1_irq_setup(chip);
		mutex_unlock(&chip->reg_lock);

		if (err)
			goto out;

3910
		if (chip->info->g2_irqs > 0) {
3911 3912 3913 3914 3915 3916
			err = mv88e6xxx_g2_irq_setup(chip);
			if (err)
				goto out_g1_irq;
		}
	}

3917
	err = mv88e6xxx_mdios_register(chip, np);
3918
	if (err)
3919
		goto out_g2_irq;
3920

3921
	err = mv88e6xxx_register_switch(chip);
3922 3923
	if (err)
		goto out_mdio;
3924

3925
	return 0;
3926 3927

out_mdio:
3928
	mv88e6xxx_mdios_unregister(chip);
3929
out_g2_irq:
3930
	if (chip->info->g2_irqs > 0 && chip->irq > 0)
3931 3932
		mv88e6xxx_g2_irq_free(chip);
out_g1_irq:
3933 3934
	if (chip->irq > 0) {
		mutex_lock(&chip->reg_lock);
3935
		mv88e6xxx_g1_irq_free(chip);
3936 3937
		mutex_unlock(&chip->reg_lock);
	}
3938 3939
out:
	return err;
3940
}
3941 3942 3943 3944

static void mv88e6xxx_remove(struct mdio_device *mdiodev)
{
	struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
V
Vivien Didelot 已提交
3945
	struct mv88e6xxx_chip *chip = ds->priv;
3946

3947
	mv88e6xxx_phy_destroy(chip);
3948
	mv88e6xxx_unregister_switch(chip);
3949
	mv88e6xxx_mdios_unregister(chip);
3950

3951
	if (chip->irq > 0) {
3952
		if (chip->info->g2_irqs > 0)
3953 3954 3955
			mv88e6xxx_g2_irq_free(chip);
		mv88e6xxx_g1_irq_free(chip);
	}
3956 3957 3958
}

static const struct of_device_id mv88e6xxx_of_match[] = {
3959 3960 3961 3962
	{
		.compatible = "marvell,mv88e6085",
		.data = &mv88e6xxx_table[MV88E6085],
	},
3963 3964 3965 3966
	{
		.compatible = "marvell,mv88e6190",
		.data = &mv88e6xxx_table[MV88E6190],
	},
3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982
	{ /* sentinel */ },
};

MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);

static struct mdio_driver mv88e6xxx_driver = {
	.probe	= mv88e6xxx_probe,
	.remove = mv88e6xxx_remove,
	.mdiodrv.driver = {
		.name = "mv88e6085",
		.of_match_table = mv88e6xxx_of_match,
	},
};

static int __init mv88e6xxx_init(void)
{
3983
	register_switch_driver(&mv88e6xxx_switch_drv);
3984 3985
	return mdio_driver_register(&mv88e6xxx_driver);
}
3986 3987 3988 3989
module_init(mv88e6xxx_init);

static void __exit mv88e6xxx_cleanup(void)
{
3990
	mdio_driver_unregister(&mv88e6xxx_driver);
3991
	unregister_switch_driver(&mv88e6xxx_switch_drv);
3992 3993
}
module_exit(mv88e6xxx_cleanup);
3994 3995 3996 3997

MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
MODULE_LICENSE("GPL");