i915_debugfs.c 101.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/seq_file.h>
30
#include <linux/circ_buf.h>
31
#include <linux/ctype.h>
32
#include <linux/debugfs.h>
33
#include <linux/slab.h>
34
#include <linux/export.h>
35
#include <linux/list_sort.h>
36
#include <asm/msr-index.h>
37
#include <drm/drmP.h>
38
#include "intel_drv.h"
39
#include "intel_ringbuffer.h"
40
#include <drm/i915_drm.h>
41 42
#include "i915_drv.h"

C
Chris Wilson 已提交
43
enum {
44
	ACTIVE_LIST,
C
Chris Wilson 已提交
45
	INACTIVE_LIST,
46
	PINNED_LIST,
C
Chris Wilson 已提交
47
};
48

49 50 51 52 53
static const char *yesno(int v)
{
	return v ? "yes" : "no";
}

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79
/* As the drm_debugfs_init() routines are called before dev->dev_private is
 * allocated we need to hook into the minor for release. */
static int
drm_add_fake_info_node(struct drm_minor *minor,
		       struct dentry *ent,
		       const void *key)
{
	struct drm_info_node *node;

	node = kmalloc(sizeof(*node), GFP_KERNEL);
	if (node == NULL) {
		debugfs_remove(ent);
		return -ENOMEM;
	}

	node->minor = minor;
	node->dent = ent;
	node->info_ent = (void *) key;

	mutex_lock(&minor->debugfs_lock);
	list_add(&node->list, &minor->debugfs_list);
	mutex_unlock(&minor->debugfs_lock);

	return 0;
}

80 81
static int i915_capabilities(struct seq_file *m, void *data)
{
82
	struct drm_info_node *node = m->private;
83 84 85 86
	struct drm_device *dev = node->minor->dev;
	const struct intel_device_info *info = INTEL_INFO(dev);

	seq_printf(m, "gen: %d\n", info->gen);
87
	seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
88 89 90 91 92
#define PRINT_FLAG(x)  seq_printf(m, #x ": %s\n", yesno(info->x))
#define SEP_SEMICOLON ;
	DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
#undef PRINT_FLAG
#undef SEP_SEMICOLON
93 94 95

	return 0;
}
96

97
static const char *get_pin_flag(struct drm_i915_gem_object *obj)
98
{
99
	if (obj->user_pin_count > 0)
100
		return "P";
B
Ben Widawsky 已提交
101
	else if (i915_gem_obj_is_pinned(obj))
102 103 104 105 106
		return "p";
	else
		return " ";
}

107
static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
108
{
109 110 111 112 113 114
	switch (obj->tiling_mode) {
	default:
	case I915_TILING_NONE: return " ";
	case I915_TILING_X: return "X";
	case I915_TILING_Y: return "Y";
	}
115 116
}

B
Ben Widawsky 已提交
117 118 119 120 121
static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
{
	return obj->has_global_gtt_mapping ? "g" : " ";
}

122 123 124
static void
describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
{
B
Ben Widawsky 已提交
125
	struct i915_vma *vma;
B
Ben Widawsky 已提交
126 127
	int pin_count = 0;

128
	seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
129 130 131
		   &obj->base,
		   get_pin_flag(obj),
		   get_tiling_flag(obj),
B
Ben Widawsky 已提交
132
		   get_global_flag(obj),
133
		   obj->base.size / 1024,
134 135
		   obj->base.read_domains,
		   obj->base.write_domain,
136 137
		   obj->last_read_seqno,
		   obj->last_write_seqno,
138
		   obj->last_fenced_seqno,
139
		   i915_cache_level_str(obj->cache_level),
140 141 142 143
		   obj->dirty ? " dirty" : "",
		   obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
	if (obj->base.name)
		seq_printf(m, " (name: %d)", obj->base.name);
B
Ben Widawsky 已提交
144 145 146 147
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			pin_count++;
		seq_printf(m, " (pinned x %d)", pin_count);
148 149
	if (obj->pin_display)
		seq_printf(m, " (display)");
150 151
	if (obj->fence_reg != I915_FENCE_REG_NONE)
		seq_printf(m, " (fence: %d)", obj->fence_reg);
B
Ben Widawsky 已提交
152 153 154 155 156 157 158 159
	list_for_each_entry(vma, &obj->vma_list, vma_link) {
		if (!i915_is_ggtt(vma->vm))
			seq_puts(m, " (pp");
		else
			seq_puts(m, " (g");
		seq_printf(m, "gtt offset: %08lx, size: %08lx)",
			   vma->node.start, vma->node.size);
	}
160 161
	if (obj->stolen)
		seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
162 163 164 165 166 167 168 169 170
	if (obj->pin_mappable || obj->fault_mappable) {
		char s[3], *t = s;
		if (obj->pin_mappable)
			*t++ = 'p';
		if (obj->fault_mappable)
			*t++ = 'f';
		*t = '\0';
		seq_printf(m, " (%s mappable)", s);
	}
171 172
	if (obj->ring != NULL)
		seq_printf(m, " (%s)", obj->ring->name);
173 174
}

175
static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
176 177 178 179 180 181
{
	seq_putc(m, ctx->is_initialized ? 'I' : 'i');
	seq_putc(m, ctx->remap_slice ? 'R' : 'r');
	seq_putc(m, ' ');
}

182
static int i915_gem_object_list_info(struct seq_file *m, void *data)
183
{
184
	struct drm_info_node *node = m->private;
185 186
	uintptr_t list = (uintptr_t) node->info_ent->data;
	struct list_head *head;
187
	struct drm_device *dev = node->minor->dev;
188 189
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_address_space *vm = &dev_priv->gtt.base;
B
Ben Widawsky 已提交
190
	struct i915_vma *vma;
191 192
	size_t total_obj_size, total_gtt_size;
	int count, ret;
193 194 195 196

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
197

B
Ben Widawsky 已提交
198
	/* FIXME: the user of this interface might want more than just GGTT */
199 200
	switch (list) {
	case ACTIVE_LIST:
201
		seq_puts(m, "Active:\n");
202
		head = &vm->active_list;
203 204
		break;
	case INACTIVE_LIST:
205
		seq_puts(m, "Inactive:\n");
206
		head = &vm->inactive_list;
207 208
		break;
	default:
209 210
		mutex_unlock(&dev->struct_mutex);
		return -EINVAL;
211 212
	}

213
	total_obj_size = total_gtt_size = count = 0;
B
Ben Widawsky 已提交
214 215 216 217 218 219
	list_for_each_entry(vma, head, mm_list) {
		seq_printf(m, "   ");
		describe_obj(m, vma->obj);
		seq_printf(m, "\n");
		total_obj_size += vma->obj->base.size;
		total_gtt_size += vma->node.size;
220
		count++;
221
	}
222
	mutex_unlock(&dev->struct_mutex);
223

224 225
	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
226 227 228
	return 0;
}

229 230 231 232
static int obj_rank_by_stolen(void *priv,
			      struct list_head *A, struct list_head *B)
{
	struct drm_i915_gem_object *a =
233
		container_of(A, struct drm_i915_gem_object, obj_exec_link);
234
	struct drm_i915_gem_object *b =
235
		container_of(B, struct drm_i915_gem_object, obj_exec_link);
236 237 238 239 240 241

	return a->stolen->start - b->stolen->start;
}

static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
{
242
	struct drm_info_node *node = m->private;
243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	LIST_HEAD(stolen);
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

259
		list_add(&obj->obj_exec_link, &stolen);
260 261 262 263 264 265 266 267 268

		total_obj_size += obj->base.size;
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
		count++;
	}
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
		if (obj->stolen == NULL)
			continue;

269
		list_add(&obj->obj_exec_link, &stolen);
270 271 272 273 274 275 276

		total_obj_size += obj->base.size;
		count++;
	}
	list_sort(NULL, &stolen, obj_rank_by_stolen);
	seq_puts(m, "Stolen:\n");
	while (!list_empty(&stolen)) {
277
		obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
278 279 280
		seq_puts(m, "   ");
		describe_obj(m, obj);
		seq_putc(m, '\n');
281
		list_del_init(&obj->obj_exec_link);
282 283 284 285 286 287 288 289
	}
	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);
	return 0;
}

290 291
#define count_objects(list, member) do { \
	list_for_each_entry(obj, list, member) { \
292
		size += i915_gem_obj_ggtt_size(obj); \
293 294
		++count; \
		if (obj->map_and_fenceable) { \
295
			mappable_size += i915_gem_obj_ggtt_size(obj); \
296 297 298
			++mappable_count; \
		} \
	} \
299
} while (0)
300

301
struct file_stats {
302
	struct drm_i915_file_private *file_priv;
303
	int count;
304 305 306
	size_t total, unbound;
	size_t global, shared;
	size_t active, inactive;
307 308 309 310 311 312
};

static int per_file_stats(int id, void *ptr, void *data)
{
	struct drm_i915_gem_object *obj = ptr;
	struct file_stats *stats = data;
313
	struct i915_vma *vma;
314 315 316 317

	stats->count++;
	stats->total += obj->base.size;

318 319 320
	if (obj->base.name || obj->base.dma_buf)
		stats->shared += obj->base.size;

321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343
	if (USES_FULL_PPGTT(obj->base.dev)) {
		list_for_each_entry(vma, &obj->vma_list, vma_link) {
			struct i915_hw_ppgtt *ppgtt;

			if (!drm_mm_node_allocated(&vma->node))
				continue;

			if (i915_is_ggtt(vma->vm)) {
				stats->global += obj->base.size;
				continue;
			}

			ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
			if (ppgtt->ctx && ppgtt->ctx->file_priv != stats->file_priv)
				continue;

			if (obj->ring) /* XXX per-vma statistic */
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;

			return 0;
		}
344
	} else {
345 346 347 348 349 350 351 352
		if (i915_gem_obj_ggtt_bound(obj)) {
			stats->global += obj->base.size;
			if (obj->ring)
				stats->active += obj->base.size;
			else
				stats->inactive += obj->base.size;
			return 0;
		}
353 354
	}

355 356 357
	if (!list_empty(&obj->global_list))
		stats->unbound += obj->base.size;

358 359 360
	return 0;
}

B
Ben Widawsky 已提交
361 362 363 364 365 366 367 368 369 370 371 372
#define count_vmas(list, member) do { \
	list_for_each_entry(vma, list, member) { \
		size += i915_gem_obj_ggtt_size(vma->obj); \
		++count; \
		if (vma->obj->map_and_fenceable) { \
			mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
			++mappable_count; \
		} \
	} \
} while (0)

static int i915_gem_object_info(struct seq_file *m, void* data)
373
{
374
	struct drm_info_node *node = m->private;
375 376
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
377 378
	u32 count, mappable_count, purgeable_count;
	size_t size, mappable_size, purgeable_size;
379
	struct drm_i915_gem_object *obj;
380
	struct i915_address_space *vm = &dev_priv->gtt.base;
381
	struct drm_file *file;
B
Ben Widawsky 已提交
382
	struct i915_vma *vma;
383 384 385 386 387 388
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

389 390 391 392 393
	seq_printf(m, "%u objects, %zu bytes\n",
		   dev_priv->mm.object_count,
		   dev_priv->mm.object_memory);

	size = count = mappable_size = mappable_count = 0;
394
	count_objects(&dev_priv->mm.bound_list, global_list);
395 396 397 398
	seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
399
	count_vmas(&vm->active_list, mm_list);
400 401 402 403
	seq_printf(m, "  %u [%u] active objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

	size = count = mappable_size = mappable_count = 0;
B
Ben Widawsky 已提交
404
	count_vmas(&vm->inactive_list, mm_list);
405 406 407
	seq_printf(m, "  %u [%u] inactive objects, %zu [%zu] bytes\n",
		   count, mappable_count, size, mappable_size);

408
	size = count = purgeable_size = purgeable_count = 0;
409
	list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
C
Chris Wilson 已提交
410
		size += obj->base.size, ++count;
411 412 413
		if (obj->madv == I915_MADV_DONTNEED)
			purgeable_size += obj->base.size, ++purgeable_count;
	}
C
Chris Wilson 已提交
414 415
	seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);

416
	size = count = mappable_size = mappable_count = 0;
417
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
418
		if (obj->fault_mappable) {
419
			size += i915_gem_obj_ggtt_size(obj);
420 421 422
			++count;
		}
		if (obj->pin_mappable) {
423
			mappable_size += i915_gem_obj_ggtt_size(obj);
424 425
			++mappable_count;
		}
426 427 428 429
		if (obj->madv == I915_MADV_DONTNEED) {
			purgeable_size += obj->base.size;
			++purgeable_count;
		}
430
	}
431 432
	seq_printf(m, "%u purgeable objects, %zu bytes\n",
		   purgeable_count, purgeable_size);
433 434 435 436 437
	seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
		   mappable_count, mappable_size);
	seq_printf(m, "%u fault mappable objects, %zu bytes\n",
		   count, size);

438
	seq_printf(m, "%zu [%lu] gtt total\n",
439 440
		   dev_priv->gtt.base.total,
		   dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
441

442
	seq_putc(m, '\n');
443 444
	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct file_stats stats;
445
		struct task_struct *task;
446 447

		memset(&stats, 0, sizeof(stats));
448
		stats.file_priv = file->driver_priv;
449
		idr_for_each(&file->object_idr, per_file_stats, &stats);
450 451 452 453 454 455 456 457
		/*
		 * Although we have a valid reference on file->pid, that does
		 * not guarantee that the task_struct who called get_pid() is
		 * still alive (e.g. get_pid(current) => fork() => exit()).
		 * Therefore, we need to protect this ->comm access using RCU.
		 */
		rcu_read_lock();
		task = pid_task(file->pid, PIDTYPE_PID);
458
		seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
459
			   task ? task->comm : "<unknown>",
460 461 462 463
			   stats.count,
			   stats.total,
			   stats.active,
			   stats.inactive,
464
			   stats.global,
465
			   stats.shared,
466
			   stats.unbound);
467
		rcu_read_unlock();
468 469
	}

470 471 472 473 474
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

475
static int i915_gem_gtt_info(struct seq_file *m, void *data)
476
{
477
	struct drm_info_node *node = m->private;
478
	struct drm_device *dev = node->minor->dev;
479
	uintptr_t list = (uintptr_t) node->info_ent->data;
480 481 482 483 484 485 486 487 488 489
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj;
	size_t total_obj_size, total_gtt_size;
	int count, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	total_obj_size = total_gtt_size = count = 0;
490
	list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
B
Ben Widawsky 已提交
491
		if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
492 493
			continue;

494
		seq_puts(m, "   ");
495
		describe_obj(m, obj);
496
		seq_putc(m, '\n');
497
		total_obj_size += obj->base.size;
498
		total_gtt_size += i915_gem_obj_ggtt_size(obj);
499 500 501 502 503 504 505 506 507 508 509
		count++;
	}

	mutex_unlock(&dev->struct_mutex);

	seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
		   count, total_obj_size, total_gtt_size);

	return 0;
}

510 511
static int i915_gem_pageflip_info(struct seq_file *m, void *data)
{
512
	struct drm_info_node *node = m->private;
513 514 515
	struct drm_device *dev = node->minor->dev;
	unsigned long flags;
	struct intel_crtc *crtc;
516 517 518 519 520
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
521

522
	for_each_intel_crtc(dev, crtc) {
523 524
		const char pipe = pipe_name(crtc->pipe);
		const char plane = plane_name(crtc->plane);
525 526 527 528 529
		struct intel_unpin_work *work;

		spin_lock_irqsave(&dev->event_lock, flags);
		work = crtc->unpin_work;
		if (work == NULL) {
530
			seq_printf(m, "No flip due on pipe %c (plane %c)\n",
531 532
				   pipe, plane);
		} else {
533
			if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
534
				seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
535 536
					   pipe, plane);
			} else {
537
				seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
538 539 540
					   pipe, plane);
			}
			if (work->enable_stall_check)
541
				seq_puts(m, "Stall check enabled, ");
542
			else
543
				seq_puts(m, "Stall check waiting for page flip ioctl, ");
544
			seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
545 546

			if (work->old_fb_obj) {
547 548
				struct drm_i915_gem_object *obj = work->old_fb_obj;
				if (obj)
549 550
					seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
551 552
			}
			if (work->pending_flip_obj) {
553 554
				struct drm_i915_gem_object *obj = work->pending_flip_obj;
				if (obj)
555 556
					seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
						   i915_gem_obj_ggtt_offset(obj));
557 558 559 560 561
			}
		}
		spin_unlock_irqrestore(&dev->event_lock, flags);
	}

562 563
	mutex_unlock(&dev->struct_mutex);

564 565 566
	return 0;
}

567 568
static int i915_gem_request_info(struct seq_file *m, void *data)
{
569
	struct drm_info_node *node = m->private;
570
	struct drm_device *dev = node->minor->dev;
571
	struct drm_i915_private *dev_priv = dev->dev_private;
572
	struct intel_engine_cs *ring;
573
	struct drm_i915_gem_request *gem_request;
574
	int ret, count, i;
575 576 577 578

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
579

580
	count = 0;
581 582 583 584 585
	for_each_ring(ring, dev_priv, i) {
		if (list_empty(&ring->request_list))
			continue;

		seq_printf(m, "%s requests:\n", ring->name);
586
		list_for_each_entry(gem_request,
587
				    &ring->request_list,
588 589 590 591 592 593
				    list) {
			seq_printf(m, "    %d @ %d\n",
				   gem_request->seqno,
				   (int) (jiffies - gem_request->emitted_jiffies));
		}
		count++;
594
	}
595 596
	mutex_unlock(&dev->struct_mutex);

597
	if (count == 0)
598
		seq_puts(m, "No requests\n");
599

600 601 602
	return 0;
}

603
static void i915_ring_seqno_info(struct seq_file *m,
604
				 struct intel_engine_cs *ring)
605 606
{
	if (ring->get_seqno) {
607
		seq_printf(m, "Current sequence (%s): %u\n",
608
			   ring->name, ring->get_seqno(ring, false));
609 610 611
	}
}

612 613
static int i915_gem_seqno_info(struct seq_file *m, void *data)
{
614
	struct drm_info_node *node = m->private;
615
	struct drm_device *dev = node->minor->dev;
616
	struct drm_i915_private *dev_priv = dev->dev_private;
617
	struct intel_engine_cs *ring;
618
	int ret, i;
619 620 621 622

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
623
	intel_runtime_pm_get(dev_priv);
624

625 626
	for_each_ring(ring, dev_priv, i)
		i915_ring_seqno_info(m, ring);
627

628
	intel_runtime_pm_put(dev_priv);
629 630
	mutex_unlock(&dev->struct_mutex);

631 632 633 634 635 636
	return 0;
}


static int i915_interrupt_info(struct seq_file *m, void *data)
{
637
	struct drm_info_node *node = m->private;
638
	struct drm_device *dev = node->minor->dev;
639
	struct drm_i915_private *dev_priv = dev->dev_private;
640
	struct intel_engine_cs *ring;
641
	int ret, i, pipe;
642 643 644 645

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
646
	intel_runtime_pm_get(dev_priv);
647

648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688
	if (IS_CHERRYVIEW(dev)) {
		int i;
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (INTEL_INFO(dev)->gen >= 8) {
689 690 691 692 693 694 695 696 697 698 699 700
		seq_printf(m, "Master Interrupt Control:\t%08x\n",
			   I915_READ(GEN8_MASTER_IRQ));

		for (i = 0; i < 4; i++) {
			seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IMR(i)));
			seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IIR(i)));
			seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
				   i, I915_READ(GEN8_GT_IER(i)));
		}

701
		for_each_pipe(pipe) {
702
			seq_printf(m, "Pipe %c IMR:\t%08x\n",
703 704
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IMR(pipe)));
705
			seq_printf(m, "Pipe %c IIR:\t%08x\n",
706 707
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IIR(pipe)));
708
			seq_printf(m, "Pipe %c IER:\t%08x\n",
709 710
				   pipe_name(pipe),
				   I915_READ(GEN8_DE_PIPE_IER(pipe)));
711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
		}

		seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IMR));
		seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IIR));
		seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_PORT_IER));

		seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IMR));
		seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IIR));
		seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
			   I915_READ(GEN8_DE_MISC_IER));

		seq_printf(m, "PCU interrupt mask:\t%08x\n",
			   I915_READ(GEN8_PCU_IMR));
		seq_printf(m, "PCU interrupt identity:\t%08x\n",
			   I915_READ(GEN8_PCU_IIR));
		seq_printf(m, "PCU interrupt enable:\t%08x\n",
			   I915_READ(GEN8_PCU_IER));
	} else if (IS_VALLEYVIEW(dev)) {
J
Jesse Barnes 已提交
734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
		seq_printf(m, "Display IER:\t%08x\n",
			   I915_READ(VLV_IER));
		seq_printf(m, "Display IIR:\t%08x\n",
			   I915_READ(VLV_IIR));
		seq_printf(m, "Display IIR_RW:\t%08x\n",
			   I915_READ(VLV_IIR_RW));
		seq_printf(m, "Display IMR:\t%08x\n",
			   I915_READ(VLV_IMR));
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:\t%08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));

		seq_printf(m, "Master IER:\t%08x\n",
			   I915_READ(VLV_MASTER_IER));

		seq_printf(m, "Render IER:\t%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Render IIR:\t%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Render IMR:\t%08x\n",
			   I915_READ(GTIMR));

		seq_printf(m, "PM IER:\t\t%08x\n",
			   I915_READ(GEN6_PMIER));
		seq_printf(m, "PM IIR:\t\t%08x\n",
			   I915_READ(GEN6_PMIIR));
		seq_printf(m, "PM IMR:\t\t%08x\n",
			   I915_READ(GEN6_PMIMR));

		seq_printf(m, "Port hotplug:\t%08x\n",
			   I915_READ(PORT_HOTPLUG_EN));
		seq_printf(m, "DPFLIPSTAT:\t%08x\n",
			   I915_READ(VLV_DPFLIPSTAT));
		seq_printf(m, "DPINVGTT:\t%08x\n",
			   I915_READ(DPINVGTT));

	} else if (!HAS_PCH_SPLIT(dev)) {
772 773 774 775 776 777
		seq_printf(m, "Interrupt enable:    %08x\n",
			   I915_READ(IER));
		seq_printf(m, "Interrupt identity:  %08x\n",
			   I915_READ(IIR));
		seq_printf(m, "Interrupt mask:      %08x\n",
			   I915_READ(IMR));
778 779 780 781
		for_each_pipe(pipe)
			seq_printf(m, "Pipe %c stat:         %08x\n",
				   pipe_name(pipe),
				   I915_READ(PIPESTAT(pipe)));
782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801
	} else {
		seq_printf(m, "North Display Interrupt enable:		%08x\n",
			   I915_READ(DEIER));
		seq_printf(m, "North Display Interrupt identity:	%08x\n",
			   I915_READ(DEIIR));
		seq_printf(m, "North Display Interrupt mask:		%08x\n",
			   I915_READ(DEIMR));
		seq_printf(m, "South Display Interrupt enable:		%08x\n",
			   I915_READ(SDEIER));
		seq_printf(m, "South Display Interrupt identity:	%08x\n",
			   I915_READ(SDEIIR));
		seq_printf(m, "South Display Interrupt mask:		%08x\n",
			   I915_READ(SDEIMR));
		seq_printf(m, "Graphics Interrupt enable:		%08x\n",
			   I915_READ(GTIER));
		seq_printf(m, "Graphics Interrupt identity:		%08x\n",
			   I915_READ(GTIIR));
		seq_printf(m, "Graphics Interrupt mask:		%08x\n",
			   I915_READ(GTIMR));
	}
802
	for_each_ring(ring, dev_priv, i) {
803
		if (INTEL_INFO(dev)->gen >= 6) {
804 805 806
			seq_printf(m,
				   "Graphics Interrupt mask (%s):	%08x\n",
				   ring->name, I915_READ_IMR(ring));
807
		}
808
		i915_ring_seqno_info(m, ring);
809
	}
810
	intel_runtime_pm_put(dev_priv);
811 812
	mutex_unlock(&dev->struct_mutex);

813 814 815
	return 0;
}

816 817
static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
{
818
	struct drm_info_node *node = m->private;
819
	struct drm_device *dev = node->minor->dev;
820
	struct drm_i915_private *dev_priv = dev->dev_private;
821 822 823 824 825
	int i, ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
826 827 828 829

	seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
	seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
	for (i = 0; i < dev_priv->num_fence_regs; i++) {
830
		struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
831

C
Chris Wilson 已提交
832 833
		seq_printf(m, "Fence %d, pin count = %d, object = ",
			   i, dev_priv->fence_regs[i].pin_count);
834
		if (obj == NULL)
835
			seq_puts(m, "unused");
836
		else
837
			describe_obj(m, obj);
838
		seq_putc(m, '\n');
839 840
	}

841
	mutex_unlock(&dev->struct_mutex);
842 843 844
	return 0;
}

845 846
static int i915_hws_info(struct seq_file *m, void *data)
{
847
	struct drm_info_node *node = m->private;
848
	struct drm_device *dev = node->minor->dev;
849
	struct drm_i915_private *dev_priv = dev->dev_private;
850
	struct intel_engine_cs *ring;
D
Daniel Vetter 已提交
851
	const u32 *hws;
852 853
	int i;

854
	ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
D
Daniel Vetter 已提交
855
	hws = ring->status_page.page_addr;
856 857 858 859 860 861 862 863 864 865 866
	if (hws == NULL)
		return 0;

	for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
		seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
			   i * 4,
			   hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
	}
	return 0;
}

867 868 869 870 871 872
static ssize_t
i915_error_state_write(struct file *filp,
		       const char __user *ubuf,
		       size_t cnt,
		       loff_t *ppos)
{
873
	struct i915_error_state_file_priv *error_priv = filp->private_data;
874
	struct drm_device *dev = error_priv->dev;
875
	int ret;
876 877 878

	DRM_DEBUG_DRIVER("Resetting error state\n");

879 880 881 882
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
	i915_destroy_error_state(dev);
	mutex_unlock(&dev->struct_mutex);

	return cnt;
}

static int i915_error_state_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct i915_error_state_file_priv *error_priv;

	error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
	if (!error_priv)
		return -ENOMEM;

	error_priv->dev = dev;

900
	i915_error_state_get(dev, error_priv);
901

902 903 904
	file->private_data = error_priv;

	return 0;
905 906 907 908
}

static int i915_error_state_release(struct inode *inode, struct file *file)
{
909
	struct i915_error_state_file_priv *error_priv = file->private_data;
910

911
	i915_error_state_put(error_priv);
912 913
	kfree(error_priv);

914 915 916
	return 0;
}

917 918 919 920 921 922 923 924 925 926 927 928
static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
				     size_t count, loff_t *pos)
{
	struct i915_error_state_file_priv *error_priv = file->private_data;
	struct drm_i915_error_state_buf error_str;
	loff_t tmp_pos = 0;
	ssize_t ret_count = 0;
	int ret;

	ret = i915_error_state_buf_init(&error_str, count, *pos);
	if (ret)
		return ret;
929

930
	ret = i915_error_state_to_str(&error_str, error_priv);
931 932 933 934 935 936 937 938 939 940 941 942
	if (ret)
		goto out;

	ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
					    error_str.buf,
					    error_str.bytes);

	if (ret_count < 0)
		ret = ret_count;
	else
		*pos = error_str.start + ret_count;
out:
943
	i915_error_state_buf_release(&error_str);
944
	return ret ?: ret_count;
945 946 947 948 949
}

static const struct file_operations i915_error_state_fops = {
	.owner = THIS_MODULE,
	.open = i915_error_state_open,
950
	.read = i915_error_state_read,
951 952 953 954 955
	.write = i915_error_state_write,
	.llseek = default_llseek,
	.release = i915_error_state_release,
};

956 957
static int
i915_next_seqno_get(void *data, u64 *val)
958
{
959
	struct drm_device *dev = data;
960
	struct drm_i915_private *dev_priv = dev->dev_private;
961 962 963 964 965 966
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

967
	*val = dev_priv->next_seqno;
968 969
	mutex_unlock(&dev->struct_mutex);

970
	return 0;
971 972
}

973 974 975 976
static int
i915_next_seqno_set(void *data, u64 val)
{
	struct drm_device *dev = data;
977 978 979 980 981 982
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

983
	ret = i915_gem_set_seqno(dev, val);
984 985
	mutex_unlock(&dev->struct_mutex);

986
	return ret;
987 988
}

989 990
DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
			i915_next_seqno_get, i915_next_seqno_set,
991
			"0x%llx\n");
992

993 994
static int i915_rstdby_delays(struct seq_file *m, void *unused)
{
995
	struct drm_info_node *node = m->private;
996
	struct drm_device *dev = node->minor->dev;
997
	struct drm_i915_private *dev_priv = dev->dev_private;
998 999 1000 1001 1002 1003
	u16 crstanddelay;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1004
	intel_runtime_pm_get(dev_priv);
1005 1006 1007

	crstanddelay = I915_READ16(CRSTANDVID);

1008
	intel_runtime_pm_put(dev_priv);
1009
	mutex_unlock(&dev->struct_mutex);
1010 1011 1012 1013 1014 1015

	seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));

	return 0;
}

1016
static int i915_frequency_info(struct seq_file *m, void *unused)
1017
{
1018
	struct drm_info_node *node = m->private;
1019
	struct drm_device *dev = node->minor->dev;
1020
	struct drm_i915_private *dev_priv = dev->dev_private;
1021 1022 1023
	int ret = 0;

	intel_runtime_pm_get(dev_priv);
1024

1025 1026
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
	if (IS_GEN5(dev)) {
		u16 rgvswctl = I915_READ16(MEMSWCTL);
		u16 rgvstat = I915_READ16(MEMSTAT_ILK);

		seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
		seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
		seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
			   MEMSTAT_VID_SHIFT);
		seq_printf(m, "Current P-state: %d\n",
			   (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1037 1038
	} else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
		   IS_BROADWELL(dev)) {
1039 1040 1041
		u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
		u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
		u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1042
		u32 rpmodectl, rpinclimit, rpdeclimit;
1043
		u32 rpstat, cagf, reqf;
1044 1045
		u32 rpupei, rpcurup, rpprevup;
		u32 rpdownei, rpcurdown, rpprevdown;
1046 1047 1048
		int max_freq;

		/* RPSTAT1 is in the GT power well */
1049 1050
		ret = mutex_lock_interruptible(&dev->struct_mutex);
		if (ret)
1051
			goto out;
1052

1053
		gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
1054

1055 1056
		reqf = I915_READ(GEN6_RPNSWREQ);
		reqf &= ~GEN6_TURBO_DISABLE;
1057
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1058 1059 1060 1061 1062
			reqf >>= 24;
		else
			reqf >>= 25;
		reqf *= GT_FREQUENCY_MULTIPLIER;

1063 1064 1065 1066
		rpmodectl = I915_READ(GEN6_RP_CONTROL);
		rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
		rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);

1067 1068 1069 1070 1071 1072 1073
		rpstat = I915_READ(GEN6_RPSTAT1);
		rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
		rpcurup = I915_READ(GEN6_RP_CUR_UP);
		rpprevup = I915_READ(GEN6_RP_PREV_UP);
		rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
		rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
		rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
1074
		if (IS_HASWELL(dev) || IS_BROADWELL(dev))
B
Ben Widawsky 已提交
1075 1076 1077 1078
			cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
		else
			cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
		cagf *= GT_FREQUENCY_MULTIPLIER;
1079

1080
		gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
1081 1082
		mutex_unlock(&dev->struct_mutex);

1083 1084 1085 1086 1087 1088
		seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
			   I915_READ(GEN6_PMIER),
			   I915_READ(GEN6_PMIMR),
			   I915_READ(GEN6_PMISR),
			   I915_READ(GEN6_PMIIR),
			   I915_READ(GEN6_PMINTRMSK));
1089 1090 1091 1092 1093 1094 1095
		seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
		seq_printf(m, "Render p-state ratio: %d\n",
			   (gt_perf_status & 0xff00) >> 8);
		seq_printf(m, "Render p-state VID: %d\n",
			   gt_perf_status & 0xff);
		seq_printf(m, "Render p-state limit: %d\n",
			   rp_state_limits & 0xff);
1096 1097 1098 1099
		seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
		seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
		seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
		seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1100
		seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
B
Ben Widawsky 已提交
1101
		seq_printf(m, "CAGF: %dMHz\n", cagf);
1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113
		seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
			   GEN6_CURICONT_MASK);
		seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
			   GEN6_CURIAVG_MASK);
		seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
			   GEN6_CURBSYTAVG_MASK);
		seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
			   GEN6_CURBSYTAVG_MASK);
1114 1115 1116

		max_freq = (rp_state_cap & 0xff0000) >> 16;
		seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1117
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1118 1119 1120

		max_freq = (rp_state_cap & 0xff00) >> 8;
		seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1121
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1122 1123 1124

		max_freq = rp_state_cap & 0xff;
		seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1125
			   max_freq * GT_FREQUENCY_MULTIPLIER);
1126 1127

		seq_printf(m, "Max overclocked frequency: %dMHz\n",
1128
			   dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
1129 1130 1131
	} else if (IS_VALLEYVIEW(dev)) {
		u32 freq_sts, val;

1132
		mutex_lock(&dev_priv->rps.hw_lock);
1133
		freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1134 1135 1136
		seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
		seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);

1137
		val = valleyview_rps_max_freq(dev_priv);
1138
		seq_printf(m, "max GPU freq: %d MHz\n",
1139
			   vlv_gpu_freq(dev_priv, val));
1140

1141
		val = valleyview_rps_min_freq(dev_priv);
1142
		seq_printf(m, "min GPU freq: %d MHz\n",
1143
			   vlv_gpu_freq(dev_priv, val));
1144 1145

		seq_printf(m, "current GPU freq: %d MHz\n",
1146
			   vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1147
		mutex_unlock(&dev_priv->rps.hw_lock);
1148
	} else {
1149
		seq_puts(m, "no P-state info available\n");
1150
	}
1151

1152 1153 1154
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1155 1156 1157 1158
}

static int i915_delayfreq_table(struct seq_file *m, void *unused)
{
1159
	struct drm_info_node *node = m->private;
1160
	struct drm_device *dev = node->minor->dev;
1161
	struct drm_i915_private *dev_priv = dev->dev_private;
1162
	u32 delayfreq;
1163 1164 1165 1166 1167
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1168
	intel_runtime_pm_get(dev_priv);
1169 1170 1171

	for (i = 0; i < 16; i++) {
		delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
1172 1173
		seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
			   (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
1174 1175
	}

1176 1177
	intel_runtime_pm_put(dev_priv);

1178 1179
	mutex_unlock(&dev->struct_mutex);

1180 1181 1182 1183 1184 1185 1186 1187 1188 1189
	return 0;
}

static inline int MAP_TO_MV(int map)
{
	return 1250 - (map * 25);
}

static int i915_inttoext_table(struct seq_file *m, void *unused)
{
1190
	struct drm_info_node *node = m->private;
1191
	struct drm_device *dev = node->minor->dev;
1192
	struct drm_i915_private *dev_priv = dev->dev_private;
1193
	u32 inttoext;
1194 1195 1196 1197 1198
	int ret, i;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1199
	intel_runtime_pm_get(dev_priv);
1200 1201 1202 1203 1204 1205

	for (i = 1; i <= 32; i++) {
		inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
		seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
	}

1206
	intel_runtime_pm_put(dev_priv);
1207 1208
	mutex_unlock(&dev->struct_mutex);

1209 1210 1211
	return 0;
}

1212
static int ironlake_drpc_info(struct seq_file *m)
1213
{
1214
	struct drm_info_node *node = m->private;
1215
	struct drm_device *dev = node->minor->dev;
1216
	struct drm_i915_private *dev_priv = dev->dev_private;
1217 1218 1219 1220 1221 1222 1223
	u32 rgvmodectl, rstdbyctl;
	u16 crstandvid;
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1224
	intel_runtime_pm_get(dev_priv);
1225 1226 1227 1228 1229

	rgvmodectl = I915_READ(MEMMODECTL);
	rstdbyctl = I915_READ(RSTDBYCTL);
	crstandvid = I915_READ16(CRSTANDVID);

1230
	intel_runtime_pm_put(dev_priv);
1231
	mutex_unlock(&dev->struct_mutex);
1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245

	seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
		   "yes" : "no");
	seq_printf(m, "Boost freq: %d\n",
		   (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
		   MEMMODE_BOOST_FREQ_SHIFT);
	seq_printf(m, "HW control enabled: %s\n",
		   rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
	seq_printf(m, "SW control enabled: %s\n",
		   rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
	seq_printf(m, "Gated voltage change: %s\n",
		   rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
	seq_printf(m, "Starting frequency: P%d\n",
		   (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1246
	seq_printf(m, "Max P-state: P%d\n",
1247
		   (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1248 1249 1250 1251 1252
	seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
	seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
	seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
	seq_printf(m, "Render standby enabled: %s\n",
		   (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
1253
	seq_puts(m, "Current RS state: ");
1254 1255
	switch (rstdbyctl & RSX_STATUS_MASK) {
	case RSX_STATUS_ON:
1256
		seq_puts(m, "on\n");
1257 1258
		break;
	case RSX_STATUS_RC1:
1259
		seq_puts(m, "RC1\n");
1260 1261
		break;
	case RSX_STATUS_RC1E:
1262
		seq_puts(m, "RC1E\n");
1263 1264
		break;
	case RSX_STATUS_RS1:
1265
		seq_puts(m, "RS1\n");
1266 1267
		break;
	case RSX_STATUS_RS2:
1268
		seq_puts(m, "RS2 (RC6)\n");
1269 1270
		break;
	case RSX_STATUS_RS3:
1271
		seq_puts(m, "RC3 (RC6+)\n");
1272 1273
		break;
	default:
1274
		seq_puts(m, "unknown\n");
1275 1276
		break;
	}
1277 1278 1279 1280

	return 0;
}

1281 1282 1283
static int vlv_drpc_info(struct seq_file *m)
{

1284
	struct drm_info_node *node = m->private;
1285 1286 1287 1288 1289
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 rpmodectl1, rcctl1;
	unsigned fw_rendercount = 0, fw_mediacount = 0;

1290 1291
	intel_runtime_pm_get(dev_priv);

1292 1293 1294
	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);

1295 1296
	intel_runtime_pm_put(dev_priv);

1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "Turbo enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
					GEN6_RC_CTL_EI_MODE(1))));
	seq_printf(m, "Render Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
	seq_printf(m, "Media Power Well: %s\n",
			(I915_READ(VLV_GTLC_PW_STATUS) &
				VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");

1316 1317 1318 1319 1320
	seq_printf(m, "Render RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_RENDER_RC6));
	seq_printf(m, "Media RC6 residency since boot: %u\n",
		   I915_READ(VLV_GT_MEDIA_RC6));

1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333
	spin_lock_irq(&dev_priv->uncore.lock);
	fw_rendercount = dev_priv->uncore.fw_rendercount;
	fw_mediacount = dev_priv->uncore.fw_mediacount;
	spin_unlock_irq(&dev_priv->uncore.lock);

	seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
	seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);


	return 0;
}


1334 1335 1336
static int gen6_drpc_info(struct seq_file *m)
{

1337
	struct drm_info_node *node = m->private;
1338 1339
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1340
	u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
1341
	unsigned forcewake_count;
1342
	int count = 0, ret;
1343 1344 1345 1346

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1347
	intel_runtime_pm_get(dev_priv);
1348

1349 1350 1351
	spin_lock_irq(&dev_priv->uncore.lock);
	forcewake_count = dev_priv->uncore.forcewake_count;
	spin_unlock_irq(&dev_priv->uncore.lock);
1352 1353

	if (forcewake_count) {
1354 1355
		seq_puts(m, "RC information inaccurate because somebody "
			    "holds a forcewake reference \n");
1356 1357 1358 1359 1360 1361 1362 1363
	} else {
		/* NB: we cannot use forcewake, else we read the wrong values */
		while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
			udelay(10);
		seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
	}

	gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
1364
	trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1365 1366 1367 1368

	rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
	rcctl1 = I915_READ(GEN6_RC_CONTROL);
	mutex_unlock(&dev->struct_mutex);
1369 1370 1371
	mutex_lock(&dev_priv->rps.hw_lock);
	sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
	mutex_unlock(&dev_priv->rps.hw_lock);
1372

1373 1374
	intel_runtime_pm_put(dev_priv);

1375 1376 1377 1378 1379 1380 1381
	seq_printf(m, "Video Turbo Mode: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
	seq_printf(m, "HW control enabled: %s\n",
		   yesno(rpmodectl1 & GEN6_RP_ENABLE));
	seq_printf(m, "SW control enabled: %s\n",
		   yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
			  GEN6_RP_MEDIA_SW_MODE));
1382
	seq_printf(m, "RC1e Enabled: %s\n",
1383 1384 1385 1386 1387 1388 1389
		   yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
	seq_printf(m, "RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
	seq_printf(m, "Deep RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
	seq_printf(m, "Deepest RC6 Enabled: %s\n",
		   yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1390
	seq_puts(m, "Current RC state: ");
1391 1392 1393
	switch (gt_core_status & GEN6_RCn_MASK) {
	case GEN6_RC0:
		if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1394
			seq_puts(m, "Core Power Down\n");
1395
		else
1396
			seq_puts(m, "on\n");
1397 1398
		break;
	case GEN6_RC3:
1399
		seq_puts(m, "RC3\n");
1400 1401
		break;
	case GEN6_RC6:
1402
		seq_puts(m, "RC6\n");
1403 1404
		break;
	case GEN6_RC7:
1405
		seq_puts(m, "RC7\n");
1406 1407
		break;
	default:
1408
		seq_puts(m, "Unknown\n");
1409 1410 1411 1412 1413
		break;
	}

	seq_printf(m, "Core Power Down: %s\n",
		   yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424

	/* Not exactly sure what this is */
	seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6_LOCKED));
	seq_printf(m, "RC6 residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6));
	seq_printf(m, "RC6+ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6p));
	seq_printf(m, "RC6++ residency since boot: %u\n",
		   I915_READ(GEN6_GT_GFX_RC6pp));

B
Ben Widawsky 已提交
1425 1426 1427 1428 1429 1430
	seq_printf(m, "RC6   voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
	seq_printf(m, "RC6+  voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
	seq_printf(m, "RC6++ voltage: %dmV\n",
		   GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1431 1432 1433 1434 1435
	return 0;
}

static int i915_drpc_info(struct seq_file *m, void *unused)
{
1436
	struct drm_info_node *node = m->private;
1437 1438
	struct drm_device *dev = node->minor->dev;

1439 1440 1441
	if (IS_VALLEYVIEW(dev))
		return vlv_drpc_info(m);
	else if (IS_GEN6(dev) || IS_GEN7(dev))
1442 1443 1444 1445 1446
		return gen6_drpc_info(m);
	else
		return ironlake_drpc_info(m);
}

1447 1448
static int i915_fbc_status(struct seq_file *m, void *unused)
{
1449
	struct drm_info_node *node = m->private;
1450
	struct drm_device *dev = node->minor->dev;
1451
	struct drm_i915_private *dev_priv = dev->dev_private;
1452

1453
	if (!HAS_FBC(dev)) {
1454
		seq_puts(m, "FBC unsupported on this chipset\n");
1455 1456 1457
		return 0;
	}

1458 1459
	intel_runtime_pm_get(dev_priv);

1460
	if (intel_fbc_enabled(dev)) {
1461
		seq_puts(m, "FBC enabled\n");
1462
	} else {
1463
		seq_puts(m, "FBC disabled: ");
1464
		switch (dev_priv->fbc.no_fbc_reason) {
1465 1466 1467 1468 1469 1470
		case FBC_OK:
			seq_puts(m, "FBC actived, but currently disabled in hardware");
			break;
		case FBC_UNSUPPORTED:
			seq_puts(m, "unsupported by this chipset");
			break;
C
Chris Wilson 已提交
1471
		case FBC_NO_OUTPUT:
1472
			seq_puts(m, "no outputs");
C
Chris Wilson 已提交
1473
			break;
1474
		case FBC_STOLEN_TOO_SMALL:
1475
			seq_puts(m, "not enough stolen memory");
1476 1477
			break;
		case FBC_UNSUPPORTED_MODE:
1478
			seq_puts(m, "mode not supported");
1479 1480
			break;
		case FBC_MODE_TOO_LARGE:
1481
			seq_puts(m, "mode too large");
1482 1483
			break;
		case FBC_BAD_PLANE:
1484
			seq_puts(m, "FBC unsupported on plane");
1485 1486
			break;
		case FBC_NOT_TILED:
1487
			seq_puts(m, "scanout buffer not tiled");
1488
			break;
1489
		case FBC_MULTIPLE_PIPES:
1490
			seq_puts(m, "multiple pipes are enabled");
1491
			break;
1492
		case FBC_MODULE_PARAM:
1493
			seq_puts(m, "disabled per module param (default off)");
1494
			break;
1495
		case FBC_CHIP_DEFAULT:
1496
			seq_puts(m, "disabled per chip default");
1497
			break;
1498
		default:
1499
			seq_puts(m, "unknown reason");
1500
		}
1501
		seq_putc(m, '\n');
1502
	}
1503 1504 1505

	intel_runtime_pm_put(dev_priv);

1506 1507 1508
	return 0;
}

1509 1510
static int i915_ips_status(struct seq_file *m, void *unused)
{
1511
	struct drm_info_node *node = m->private;
1512 1513 1514
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

1515
	if (!HAS_IPS(dev)) {
1516 1517 1518 1519
		seq_puts(m, "not supported\n");
		return 0;
	}

1520 1521
	intel_runtime_pm_get(dev_priv);

1522
	if (IS_BROADWELL(dev) || I915_READ(IPS_CTL) & IPS_ENABLE)
1523 1524 1525 1526
		seq_puts(m, "enabled\n");
	else
		seq_puts(m, "disabled\n");

1527 1528
	intel_runtime_pm_put(dev_priv);

1529 1530 1531
	return 0;
}

1532 1533
static int i915_sr_status(struct seq_file *m, void *unused)
{
1534
	struct drm_info_node *node = m->private;
1535
	struct drm_device *dev = node->minor->dev;
1536
	struct drm_i915_private *dev_priv = dev->dev_private;
1537 1538
	bool sr_enabled = false;

1539 1540
	intel_runtime_pm_get(dev_priv);

1541
	if (HAS_PCH_SPLIT(dev))
1542
		sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1543
	else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
1544 1545 1546 1547 1548 1549
		sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
	else if (IS_I915GM(dev))
		sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
	else if (IS_PINEVIEW(dev))
		sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;

1550 1551
	intel_runtime_pm_put(dev_priv);

1552 1553
	seq_printf(m, "self-refresh: %s\n",
		   sr_enabled ? "enabled" : "disabled");
1554 1555 1556 1557

	return 0;
}

1558 1559
static int i915_emon_status(struct seq_file *m, void *unused)
{
1560
	struct drm_info_node *node = m->private;
1561
	struct drm_device *dev = node->minor->dev;
1562
	struct drm_i915_private *dev_priv = dev->dev_private;
1563
	unsigned long temp, chipset, gfx;
1564 1565
	int ret;

1566 1567 1568
	if (!IS_GEN5(dev))
		return -ENODEV;

1569 1570 1571
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1572 1573 1574 1575

	temp = i915_mch_val(dev_priv);
	chipset = i915_chipset_val(dev_priv);
	gfx = i915_gfx_val(dev_priv);
1576
	mutex_unlock(&dev->struct_mutex);
1577 1578 1579 1580 1581 1582 1583 1584 1585

	seq_printf(m, "GMCH temp: %ld\n", temp);
	seq_printf(m, "Chipset power: %ld\n", chipset);
	seq_printf(m, "GFX power: %ld\n", gfx);
	seq_printf(m, "Total power: %ld\n", chipset + gfx);

	return 0;
}

1586 1587
static int i915_ring_freq_table(struct seq_file *m, void *unused)
{
1588
	struct drm_info_node *node = m->private;
1589
	struct drm_device *dev = node->minor->dev;
1590
	struct drm_i915_private *dev_priv = dev->dev_private;
1591
	int ret = 0;
1592 1593
	int gpu_freq, ia_freq;

1594
	if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
1595
		seq_puts(m, "unsupported on this chipset\n");
1596 1597 1598
		return 0;
	}

1599 1600
	intel_runtime_pm_get(dev_priv);

1601 1602
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

1603
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
1604
	if (ret)
1605
		goto out;
1606

1607
	seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1608

1609 1610
	for (gpu_freq = dev_priv->rps.min_freq_softlimit;
	     gpu_freq <= dev_priv->rps.max_freq_softlimit;
1611
	     gpu_freq++) {
B
Ben Widawsky 已提交
1612 1613 1614 1615
		ia_freq = gpu_freq;
		sandybridge_pcode_read(dev_priv,
				       GEN6_PCODE_READ_MIN_FREQ_TABLE,
				       &ia_freq);
1616 1617 1618 1619
		seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
			   gpu_freq * GT_FREQUENCY_MULTIPLIER,
			   ((ia_freq >> 0) & 0xff) * 100,
			   ((ia_freq >> 8) & 0xff) * 100);
1620 1621
	}

1622
	mutex_unlock(&dev_priv->rps.hw_lock);
1623

1624 1625 1626
out:
	intel_runtime_pm_put(dev_priv);
	return ret;
1627 1628
}

1629 1630
static int i915_gfxec(struct seq_file *m, void *unused)
{
1631
	struct drm_info_node *node = m->private;
1632
	struct drm_device *dev = node->minor->dev;
1633
	struct drm_i915_private *dev_priv = dev->dev_private;
1634 1635 1636 1637 1638
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1639
	intel_runtime_pm_get(dev_priv);
1640 1641

	seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
1642
	intel_runtime_pm_put(dev_priv);
1643

1644 1645
	mutex_unlock(&dev->struct_mutex);

1646 1647 1648
	return 0;
}

1649 1650
static int i915_opregion(struct seq_file *m, void *unused)
{
1651
	struct drm_info_node *node = m->private;
1652
	struct drm_device *dev = node->minor->dev;
1653
	struct drm_i915_private *dev_priv = dev->dev_private;
1654
	struct intel_opregion *opregion = &dev_priv->opregion;
1655
	void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
1656 1657
	int ret;

1658 1659 1660
	if (data == NULL)
		return -ENOMEM;

1661 1662
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
1663
		goto out;
1664

1665 1666 1667 1668
	if (opregion->header) {
		memcpy_fromio(data, opregion->header, OPREGION_SIZE);
		seq_write(m, data, OPREGION_SIZE);
	}
1669 1670 1671

	mutex_unlock(&dev->struct_mutex);

1672 1673
out:
	kfree(data);
1674 1675 1676
	return 0;
}

1677 1678
static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
{
1679
	struct drm_info_node *node = m->private;
1680
	struct drm_device *dev = node->minor->dev;
1681
	struct intel_fbdev *ifbdev = NULL;
1682 1683
	struct intel_framebuffer *fb;

1684 1685
#ifdef CONFIG_DRM_I915_FBDEV
	struct drm_i915_private *dev_priv = dev->dev_private;
1686 1687 1688 1689

	ifbdev = dev_priv->fbdev;
	fb = to_intel_framebuffer(ifbdev->helper.fb);

1690
	seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1691 1692 1693
		   fb->base.width,
		   fb->base.height,
		   fb->base.depth,
1694 1695
		   fb->base.bits_per_pixel,
		   atomic_read(&fb->base.refcount.refcount));
1696
	describe_obj(m, fb->obj);
1697
	seq_putc(m, '\n');
1698
#endif
1699

1700
	mutex_lock(&dev->mode_config.fb_lock);
1701
	list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
1702
		if (ifbdev && &fb->base == ifbdev->helper.fb)
1703 1704
			continue;

1705
		seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
1706 1707 1708
			   fb->base.width,
			   fb->base.height,
			   fb->base.depth,
1709 1710
			   fb->base.bits_per_pixel,
			   atomic_read(&fb->base.refcount.refcount));
1711
		describe_obj(m, fb->obj);
1712
		seq_putc(m, '\n');
1713
	}
1714
	mutex_unlock(&dev->mode_config.fb_lock);
1715 1716 1717 1718

	return 0;
}

1719 1720
static int i915_context_status(struct seq_file *m, void *unused)
{
1721
	struct drm_info_node *node = m->private;
1722
	struct drm_device *dev = node->minor->dev;
1723
	struct drm_i915_private *dev_priv = dev->dev_private;
1724
	struct intel_engine_cs *ring;
1725
	struct intel_context *ctx;
1726
	int ret, i;
1727

1728
	ret = mutex_lock_interruptible(&dev->struct_mutex);
1729 1730 1731
	if (ret)
		return ret;

1732
	if (dev_priv->ips.pwrctx) {
1733
		seq_puts(m, "power context ");
1734
		describe_obj(m, dev_priv->ips.pwrctx);
1735
		seq_putc(m, '\n');
1736
	}
1737

1738
	if (dev_priv->ips.renderctx) {
1739
		seq_puts(m, "render context ");
1740
		describe_obj(m, dev_priv->ips.renderctx);
1741
		seq_putc(m, '\n');
1742
	}
1743

1744
	list_for_each_entry(ctx, &dev_priv->context_list, link) {
1745 1746 1747
		if (ctx->obj == NULL)
			continue;

1748
		seq_puts(m, "HW context ");
1749
		describe_ctx(m, ctx);
1750 1751 1752 1753 1754 1755
		for_each_ring(ring, dev_priv, i)
			if (ring->default_context == ctx)
				seq_printf(m, "(default context %s) ", ring->name);

		describe_obj(m, ctx->obj);
		seq_putc(m, '\n');
1756 1757
	}

1758
	mutex_unlock(&dev->struct_mutex);
1759 1760 1761 1762

	return 0;
}

1763 1764
static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
{
1765
	struct drm_info_node *node = m->private;
1766 1767
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1768
	unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
1769

1770
	spin_lock_irq(&dev_priv->uncore.lock);
1771 1772 1773 1774 1775
	if (IS_VALLEYVIEW(dev)) {
		fw_rendercount = dev_priv->uncore.fw_rendercount;
		fw_mediacount = dev_priv->uncore.fw_mediacount;
	} else
		forcewake_count = dev_priv->uncore.forcewake_count;
1776
	spin_unlock_irq(&dev_priv->uncore.lock);
1777

1778 1779 1780 1781 1782
	if (IS_VALLEYVIEW(dev)) {
		seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
		seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
	} else
		seq_printf(m, "forcewake count = %u\n", forcewake_count);
1783 1784 1785 1786

	return 0;
}

1787 1788
static const char *swizzle_string(unsigned swizzle)
{
1789
	switch (swizzle) {
1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804
	case I915_BIT_6_SWIZZLE_NONE:
		return "none";
	case I915_BIT_6_SWIZZLE_9:
		return "bit9";
	case I915_BIT_6_SWIZZLE_9_10:
		return "bit9/bit10";
	case I915_BIT_6_SWIZZLE_9_11:
		return "bit9/bit11";
	case I915_BIT_6_SWIZZLE_9_10_11:
		return "bit9/bit10/bit11";
	case I915_BIT_6_SWIZZLE_9_17:
		return "bit9/bit17";
	case I915_BIT_6_SWIZZLE_9_10_17:
		return "bit9/bit10/bit17";
	case I915_BIT_6_SWIZZLE_UNKNOWN:
1805
		return "unknown";
1806 1807 1808 1809 1810 1811 1812
	}

	return "bug";
}

static int i915_swizzle_info(struct seq_file *m, void *data)
{
1813
	struct drm_info_node *node = m->private;
1814 1815
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
1816 1817 1818 1819 1820
	int ret;

	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1821
	intel_runtime_pm_get(dev_priv);
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834

	seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_x));
	seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
		   swizzle_string(dev_priv->mm.bit_6_swizzle_y));

	if (IS_GEN3(dev) || IS_GEN4(dev)) {
		seq_printf(m, "DDC = 0x%08x\n",
			   I915_READ(DCC));
		seq_printf(m, "C0DRB3 = 0x%04x\n",
			   I915_READ16(C0DRB3));
		seq_printf(m, "C1DRB3 = 0x%04x\n",
			   I915_READ16(C1DRB3));
B
Ben Widawsky 已提交
1835
	} else if (INTEL_INFO(dev)->gen >= 6) {
1836 1837 1838 1839 1840 1841 1842 1843
		seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C0));
		seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C1));
		seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
			   I915_READ(MAD_DIMM_C2));
		seq_printf(m, "TILECTL = 0x%08x\n",
			   I915_READ(TILECTL));
B
Ben Widawsky 已提交
1844 1845 1846 1847 1848 1849
		if (IS_GEN8(dev))
			seq_printf(m, "GAMTARBMODE = 0x%08x\n",
				   I915_READ(GAMTARBMODE));
		else
			seq_printf(m, "ARB_MODE = 0x%08x\n",
				   I915_READ(ARB_MODE));
1850 1851
		seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
			   I915_READ(DISP_ARB_CTL));
1852
	}
1853
	intel_runtime_pm_put(dev_priv);
1854 1855 1856 1857 1858
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

B
Ben Widawsky 已提交
1859 1860
static int per_file_ctx(int id, void *ptr, void *data)
{
1861
	struct intel_context *ctx = ptr;
B
Ben Widawsky 已提交
1862 1863 1864
	struct seq_file *m = data;
	struct i915_hw_ppgtt *ppgtt = ctx_to_ppgtt(ctx);

1865 1866 1867 1868
	if (i915_gem_context_is_default(ctx))
		seq_puts(m, "  default context:\n");
	else
		seq_printf(m, "  context %d:\n", ctx->id);
B
Ben Widawsky 已提交
1869 1870 1871 1872 1873
	ppgtt->debug_dump(ppgtt, m);

	return 0;
}

B
Ben Widawsky 已提交
1874
static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
D
Daniel Vetter 已提交
1875 1876
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1877
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1878 1879
	struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
	int unused, i;
D
Daniel Vetter 已提交
1880

B
Ben Widawsky 已提交
1881 1882 1883 1884
	if (!ppgtt)
		return;

	seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
1885
	seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
B
Ben Widawsky 已提交
1886 1887 1888 1889 1890 1891 1892
	for_each_ring(ring, dev_priv, unused) {
		seq_printf(m, "%s\n", ring->name);
		for (i = 0; i < 4; i++) {
			u32 offset = 0x270 + i * 8;
			u64 pdp = I915_READ(ring->mmio_base + offset + 4);
			pdp <<= 32;
			pdp |= I915_READ(ring->mmio_base + offset);
1893
			seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
B
Ben Widawsky 已提交
1894 1895 1896 1897 1898 1899 1900
		}
	}
}

static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1901
	struct intel_engine_cs *ring;
B
Ben Widawsky 已提交
1902
	struct drm_file *file;
B
Ben Widawsky 已提交
1903
	int i;
D
Daniel Vetter 已提交
1904 1905 1906 1907

	if (INTEL_INFO(dev)->gen == 6)
		seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));

1908
	for_each_ring(ring, dev_priv, i) {
D
Daniel Vetter 已提交
1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
		seq_printf(m, "%s\n", ring->name);
		if (INTEL_INFO(dev)->gen == 7)
			seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
		seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
		seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
		seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
	}
	if (dev_priv->mm.aliasing_ppgtt) {
		struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;

1919
		seq_puts(m, "aliasing PPGTT:\n");
D
Daniel Vetter 已提交
1920
		seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
B
Ben Widawsky 已提交
1921

B
Ben Widawsky 已提交
1922
		ppgtt->debug_dump(ppgtt, m);
B
Ben Widawsky 已提交
1923 1924 1925 1926 1927 1928 1929 1930 1931
	} else
		return;

	list_for_each_entry_reverse(file, &dev->filelist, lhead) {
		struct drm_i915_file_private *file_priv = file->driver_priv;

		seq_printf(m, "proc: %s\n",
			   get_pid_task(file->pid, PIDTYPE_PID)->comm);
		idr_for_each(&file_priv->context_idr, per_file_ctx, m);
D
Daniel Vetter 已提交
1932 1933
	}
	seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
B
Ben Widawsky 已提交
1934 1935 1936 1937
}

static int i915_ppgtt_info(struct seq_file *m, void *data)
{
1938
	struct drm_info_node *node = m->private;
B
Ben Widawsky 已提交
1939
	struct drm_device *dev = node->minor->dev;
1940
	struct drm_i915_private *dev_priv = dev->dev_private;
B
Ben Widawsky 已提交
1941 1942 1943 1944

	int ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
1945
	intel_runtime_pm_get(dev_priv);
B
Ben Widawsky 已提交
1946 1947 1948 1949 1950 1951

	if (INTEL_INFO(dev)->gen >= 8)
		gen8_ppgtt_info(m, dev);
	else if (INTEL_INFO(dev)->gen >= 6)
		gen6_ppgtt_info(m, dev);

1952
	intel_runtime_pm_put(dev_priv);
D
Daniel Vetter 已提交
1953 1954 1955 1956 1957
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

1958 1959
static int i915_llc(struct seq_file *m, void *data)
{
1960
	struct drm_info_node *node = m->private;
1961 1962 1963 1964 1965 1966 1967 1968 1969 1970
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	/* Size calculation for LLC is a bit of a pain. Ignore for now. */
	seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
	seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);

	return 0;
}

1971 1972 1973 1974 1975
static int i915_edp_psr_status(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
R
Rodrigo Vivi 已提交
1976 1977
	u32 psrperf = 0;
	bool enabled = false;
1978

1979 1980
	intel_runtime_pm_get(dev_priv);

R
Rodrigo Vivi 已提交
1981 1982
	seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
	seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
1983 1984
	seq_printf(m, "Enabled: %s\n", yesno(dev_priv->psr.enabled));
	seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
1985

R
Rodrigo Vivi 已提交
1986 1987
	enabled = HAS_PSR(dev) &&
		I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
1988
	seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
1989

R
Rodrigo Vivi 已提交
1990 1991 1992 1993
	if (HAS_PSR(dev))
		psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
			EDP_PSR_PERF_CNT_MASK;
	seq_printf(m, "Performance_Counter: %u\n", psrperf);
1994

1995
	intel_runtime_pm_put(dev_priv);
1996 1997 1998
	return 0;
}

1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015
static int i915_sink_crc(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct intel_encoder *encoder;
	struct intel_connector *connector;
	struct intel_dp *intel_dp = NULL;
	int ret;
	u8 crc[6];

	drm_modeset_lock_all(dev);
	list_for_each_entry(connector, &dev->mode_config.connector_list,
			    base.head) {

		if (connector->base.dpms != DRM_MODE_DPMS_ON)
			continue;

2016 2017 2018
		if (!connector->base.encoder)
			continue;

2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039
		encoder = to_intel_encoder(connector->base.encoder);
		if (encoder->type != INTEL_OUTPUT_EDP)
			continue;

		intel_dp = enc_to_intel_dp(&encoder->base);

		ret = intel_dp_sink_crc(intel_dp, crc);
		if (ret)
			goto out;

		seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
			   crc[0], crc[1], crc[2],
			   crc[3], crc[4], crc[5]);
		goto out;
	}
	ret = -ENODEV;
out:
	drm_modeset_unlock_all(dev);
	return ret;
}

2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050
static int i915_energy_uJ(struct seq_file *m, void *data)
{
	struct drm_info_node *node = m->private;
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u64 power;
	u32 units;

	if (INTEL_INFO(dev)->gen < 6)
		return -ENODEV;

2051 2052
	intel_runtime_pm_get(dev_priv);

2053 2054 2055 2056 2057 2058
	rdmsrl(MSR_RAPL_POWER_UNIT, power);
	power = (power & 0x1f00) >> 8;
	units = 1000000 / (1 << power); /* convert to uJ */
	power = I915_READ(MCH_SECP_NRG_STTS);
	power *= units;

2059 2060
	intel_runtime_pm_put(dev_priv);

2061
	seq_printf(m, "%llu", (long long unsigned)power);
2062 2063 2064 2065 2066 2067

	return 0;
}

static int i915_pc8_status(struct seq_file *m, void *unused)
{
2068
	struct drm_info_node *node = m->private;
2069 2070 2071
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

2072
	if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2073 2074 2075 2076
		seq_puts(m, "not supported\n");
		return 0;
	}

2077
	seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
2078
	seq_printf(m, "IRQs disabled: %s\n",
2079
		   yesno(dev_priv->pm.irqs_disabled));
2080

2081 2082 2083
	return 0;
}

2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106
static const char *power_domain_str(enum intel_display_power_domain domain)
{
	switch (domain) {
	case POWER_DOMAIN_PIPE_A:
		return "PIPE_A";
	case POWER_DOMAIN_PIPE_B:
		return "PIPE_B";
	case POWER_DOMAIN_PIPE_C:
		return "PIPE_C";
	case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
		return "PIPE_A_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
		return "PIPE_B_PANEL_FITTER";
	case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
		return "PIPE_C_PANEL_FITTER";
	case POWER_DOMAIN_TRANSCODER_A:
		return "TRANSCODER_A";
	case POWER_DOMAIN_TRANSCODER_B:
		return "TRANSCODER_B";
	case POWER_DOMAIN_TRANSCODER_C:
		return "TRANSCODER_C";
	case POWER_DOMAIN_TRANSCODER_EDP:
		return "TRANSCODER_EDP";
I
Imre Deak 已提交
2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128
	case POWER_DOMAIN_PORT_DDI_A_2_LANES:
		return "PORT_DDI_A_2_LANES";
	case POWER_DOMAIN_PORT_DDI_A_4_LANES:
		return "PORT_DDI_A_4_LANES";
	case POWER_DOMAIN_PORT_DDI_B_2_LANES:
		return "PORT_DDI_B_2_LANES";
	case POWER_DOMAIN_PORT_DDI_B_4_LANES:
		return "PORT_DDI_B_4_LANES";
	case POWER_DOMAIN_PORT_DDI_C_2_LANES:
		return "PORT_DDI_C_2_LANES";
	case POWER_DOMAIN_PORT_DDI_C_4_LANES:
		return "PORT_DDI_C_4_LANES";
	case POWER_DOMAIN_PORT_DDI_D_2_LANES:
		return "PORT_DDI_D_2_LANES";
	case POWER_DOMAIN_PORT_DDI_D_4_LANES:
		return "PORT_DDI_D_4_LANES";
	case POWER_DOMAIN_PORT_DSI:
		return "PORT_DSI";
	case POWER_DOMAIN_PORT_CRT:
		return "PORT_CRT";
	case POWER_DOMAIN_PORT_OTHER:
		return "PORT_OTHER";
2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142
	case POWER_DOMAIN_VGA:
		return "VGA";
	case POWER_DOMAIN_AUDIO:
		return "AUDIO";
	case POWER_DOMAIN_INIT:
		return "INIT";
	default:
		WARN_ON(1);
		return "?";
	}
}

static int i915_power_domain_info(struct seq_file *m, void *unused)
{
2143
	struct drm_info_node *node = m->private;
2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
	struct drm_device *dev = node->minor->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct i915_power_domains *power_domains = &dev_priv->power_domains;
	int i;

	mutex_lock(&power_domains->lock);

	seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
	for (i = 0; i < power_domains->power_well_count; i++) {
		struct i915_power_well *power_well;
		enum intel_display_power_domain power_domain;

		power_well = &power_domains->power_wells[i];
		seq_printf(m, "%-25s %d\n", power_well->name,
			   power_well->count);

		for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
		     power_domain++) {
			if (!(BIT(power_domain) & power_well->domains))
				continue;

			seq_printf(m, "  %-23s %d\n",
				 power_domain_str(power_domain),
				 power_domains->domain_use_count[power_domain]);
		}
	}

	mutex_unlock(&power_domains->lock);

	return 0;
}

2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
static void intel_seq_print_mode(struct seq_file *m, int tabs,
				 struct drm_display_mode *mode)
{
	int i;

	for (i = 0; i < tabs; i++)
		seq_putc(m, '\t');

	seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
		   mode->base.id, mode->name,
		   mode->vrefresh, mode->clock,
		   mode->hdisplay, mode->hsync_start,
		   mode->hsync_end, mode->htotal,
		   mode->vdisplay, mode->vsync_start,
		   mode->vsync_end, mode->vtotal,
		   mode->type, mode->flags);
}

static void intel_encoder_info(struct seq_file *m,
			       struct intel_crtc *intel_crtc,
			       struct intel_encoder *intel_encoder)
{
2198
	struct drm_info_node *node = m->private;
2199 2200 2201 2202 2203 2204 2205
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_connector *intel_connector;
	struct drm_encoder *encoder;

	encoder = &intel_encoder->base;
	seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2206
		   encoder->base.id, encoder->name);
2207 2208 2209 2210
	for_each_connector_on_encoder(dev, encoder, intel_connector) {
		struct drm_connector *connector = &intel_connector->base;
		seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
			   connector->base.id,
2211
			   connector->name,
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
			   drm_get_connector_status_name(connector->status));
		if (connector->status == connector_status_connected) {
			struct drm_display_mode *mode = &crtc->mode;
			seq_printf(m, ", mode:\n");
			intel_seq_print_mode(m, 2, mode);
		} else {
			seq_putc(m, '\n');
		}
	}
}

static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
{
2225
	struct drm_info_node *node = m->private;
2226 2227 2228 2229
	struct drm_device *dev = node->minor->dev;
	struct drm_crtc *crtc = &intel_crtc->base;
	struct intel_encoder *intel_encoder;

2230 2231 2232 2233 2234 2235
	if (crtc->primary->fb)
		seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
			   crtc->primary->fb->base.id, crtc->x, crtc->y,
			   crtc->primary->fb->width, crtc->primary->fb->height);
	else
		seq_puts(m, "\tprimary plane disabled\n");
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
	for_each_encoder_on_crtc(dev, crtc, intel_encoder)
		intel_encoder_info(m, intel_crtc, intel_encoder);
}

static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
{
	struct drm_display_mode *mode = panel->fixed_mode;

	seq_printf(m, "\tfixed mode:\n");
	intel_seq_print_mode(m, 2, mode);
}

static void intel_dp_info(struct seq_file *m,
			  struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);

	seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
	seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
		   "no");
	if (intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_panel_info(m, &intel_connector->panel);
}

static void intel_hdmi_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	struct intel_encoder *intel_encoder = intel_connector->encoder;
	struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);

	seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
		   "no");
}

static void intel_lvds_info(struct seq_file *m,
			    struct intel_connector *intel_connector)
{
	intel_panel_info(m, &intel_connector->panel);
}

static void intel_connector_info(struct seq_file *m,
				 struct drm_connector *connector)
{
	struct intel_connector *intel_connector = to_intel_connector(connector);
	struct intel_encoder *intel_encoder = intel_connector->encoder;
2282
	struct drm_display_mode *mode;
2283 2284

	seq_printf(m, "connector %d: type %s, status: %s\n",
2285
		   connector->base.id, connector->name,
2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304
		   drm_get_connector_status_name(connector->status));
	if (connector->status == connector_status_connected) {
		seq_printf(m, "\tname: %s\n", connector->display_info.name);
		seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
			   connector->display_info.width_mm,
			   connector->display_info.height_mm);
		seq_printf(m, "\tsubpixel order: %s\n",
			   drm_get_subpixel_order_name(connector->display_info.subpixel_order));
		seq_printf(m, "\tCEA rev: %d\n",
			   connector->display_info.cea_rev);
	}
	if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
	    intel_encoder->type == INTEL_OUTPUT_EDP)
		intel_dp_info(m, intel_connector);
	else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
		intel_hdmi_info(m, intel_connector);
	else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
		intel_lvds_info(m, intel_connector);

2305 2306 2307
	seq_printf(m, "\tmodes:\n");
	list_for_each_entry(mode, &connector->modes, head)
		intel_seq_print_mode(m, 2, mode);
2308 2309
}

2310 2311 2312 2313 2314 2315 2316 2317
static bool cursor_active(struct drm_device *dev, int pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 state;

	if (IS_845G(dev) || IS_I865G(dev))
		state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
	else
2318
		state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
2319 2320 2321 2322 2323 2324 2325 2326 2327

	return state;
}

static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pos;

2328
	pos = I915_READ(CURPOS(pipe));
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340

	*x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
		*x = -*x;

	*y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
	if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
		*y = -*y;

	return cursor_active(dev, pipe);
}

2341 2342
static int i915_display_info(struct seq_file *m, void *unused)
{
2343
	struct drm_info_node *node = m->private;
2344
	struct drm_device *dev = node->minor->dev;
2345
	struct drm_i915_private *dev_priv = dev->dev_private;
2346
	struct intel_crtc *crtc;
2347 2348
	struct drm_connector *connector;

2349
	intel_runtime_pm_get(dev_priv);
2350 2351 2352
	drm_modeset_lock_all(dev);
	seq_printf(m, "CRTC info\n");
	seq_printf(m, "---------\n");
2353
	for_each_intel_crtc(dev, crtc) {
2354 2355
		bool active;
		int x, y;
2356 2357

		seq_printf(m, "CRTC %d: pipe: %c, active: %s\n",
2358 2359
			   crtc->base.base.id, pipe_name(crtc->pipe),
			   yesno(crtc->active));
2360
		if (crtc->active) {
2361 2362
			intel_crtc_info(m, crtc);

2363 2364
			active = cursor_position(dev, crtc->pipe, &x, &y);
			seq_printf(m, "\tcursor visible? %s, position (%d, %d), addr 0x%08x, active? %s\n",
2365
				   yesno(crtc->cursor_base),
2366 2367 2368
				   x, y, crtc->cursor_addr,
				   yesno(active));
		}
2369 2370 2371 2372

		seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
			   yesno(!crtc->cpu_fifo_underrun_disabled),
			   yesno(!crtc->pch_fifo_underrun_disabled));
2373 2374 2375 2376 2377 2378 2379 2380 2381
	}

	seq_printf(m, "\n");
	seq_printf(m, "Connector info\n");
	seq_printf(m, "--------------\n");
	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
		intel_connector_info(m, connector);
	}
	drm_modeset_unlock_all(dev);
2382
	intel_runtime_pm_put(dev_priv);
2383 2384 2385 2386

	return 0;
}

2387 2388 2389 2390 2391 2392 2393 2394
struct pipe_crc_info {
	const char *name;
	struct drm_device *dev;
	enum pipe pipe;
};

static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
{
2395 2396 2397 2398
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2399 2400 2401
	if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
		return -ENODEV;

2402 2403 2404 2405
	spin_lock_irq(&pipe_crc->lock);

	if (pipe_crc->opened) {
		spin_unlock_irq(&pipe_crc->lock);
2406 2407 2408
		return -EBUSY; /* already open */
	}

2409
	pipe_crc->opened = true;
2410 2411
	filep->private_data = inode->i_private;

2412 2413
	spin_unlock_irq(&pipe_crc->lock);

2414 2415 2416 2417 2418
	return 0;
}

static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
{
2419 2420 2421 2422
	struct pipe_crc_info *info = inode->i_private;
	struct drm_i915_private *dev_priv = info->dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];

2423 2424 2425
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->opened = false;
	spin_unlock_irq(&pipe_crc->lock);
2426

2427 2428 2429 2430 2431 2432 2433 2434 2435
	return 0;
}

/* (6 fields, 8 chars each, space separated (5) + '\n') */
#define PIPE_CRC_LINE_LEN	(6 * 8 + 5 + 1)
/* account for \'0' */
#define PIPE_CRC_BUFFER_LEN	(PIPE_CRC_LINE_LEN + 1)

static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2436
{
2437 2438 2439
	assert_spin_locked(&pipe_crc->lock);
	return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
			INTEL_PIPE_CRC_ENTRIES_NR);
2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
}

static ssize_t
i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
		   loff_t *pos)
{
	struct pipe_crc_info *info = filep->private_data;
	struct drm_device *dev = info->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
	char buf[PIPE_CRC_BUFFER_LEN];
	int head, tail, n_entries, n;
	ssize_t bytes_read;

	/*
	 * Don't allow user space to provide buffers not big enough to hold
	 * a line of data.
	 */
	if (count < PIPE_CRC_LINE_LEN)
		return -EINVAL;

	if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2462
		return 0;
2463 2464

	/* nothing to read */
2465
	spin_lock_irq(&pipe_crc->lock);
2466
	while (pipe_crc_data_count(pipe_crc) == 0) {
2467 2468 2469 2470
		int ret;

		if (filep->f_flags & O_NONBLOCK) {
			spin_unlock_irq(&pipe_crc->lock);
2471
			return -EAGAIN;
2472
		}
2473

2474 2475 2476 2477 2478 2479
		ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
				pipe_crc_data_count(pipe_crc), pipe_crc->lock);
		if (ret) {
			spin_unlock_irq(&pipe_crc->lock);
			return ret;
		}
2480 2481
	}

2482
	/* We now have one or more entries to read */
2483 2484
	head = pipe_crc->head;
	tail = pipe_crc->tail;
2485 2486
	n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
			count / PIPE_CRC_LINE_LEN);
2487 2488
	spin_unlock_irq(&pipe_crc->lock);

2489 2490 2491
	bytes_read = 0;
	n = 0;
	do {
2492
		struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2493
		int ret;
2494

2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
		bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
				       "%8u %8x %8x %8x %8x %8x\n",
				       entry->frame, entry->crc[0],
				       entry->crc[1], entry->crc[2],
				       entry->crc[3], entry->crc[4]);

		ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
				   buf, PIPE_CRC_LINE_LEN);
		if (ret == PIPE_CRC_LINE_LEN)
			return -EFAULT;
2505 2506 2507

		BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
		tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
2508 2509
		n++;
	} while (--n_entries);
2510

2511 2512 2513 2514
	spin_lock_irq(&pipe_crc->lock);
	pipe_crc->tail = tail;
	spin_unlock_irq(&pipe_crc->lock);

2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	return bytes_read;
}

static const struct file_operations i915_pipe_crc_fops = {
	.owner = THIS_MODULE,
	.open = i915_pipe_crc_open,
	.read = i915_pipe_crc_read,
	.release = i915_pipe_crc_release,
};

static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
	{
		.name = "i915_pipe_A_crc",
		.pipe = PIPE_A,
	},
	{
		.name = "i915_pipe_B_crc",
		.pipe = PIPE_B,
	},
	{
		.name = "i915_pipe_C_crc",
		.pipe = PIPE_C,
	},
};

static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
				enum pipe pipe)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;
	struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];

	info->dev = dev;
	ent = debugfs_create_file(info->name, S_IRUGO, root, info,
				  &i915_pipe_crc_fops);
2550 2551
	if (!ent)
		return -ENOMEM;
2552 2553

	return drm_add_fake_info_node(minor, ent, info);
2554 2555
}

D
Daniel Vetter 已提交
2556
static const char * const pipe_crc_sources[] = {
2557 2558 2559 2560
	"none",
	"plane1",
	"plane2",
	"pf",
2561
	"pipe",
D
Daniel Vetter 已提交
2562 2563 2564 2565
	"TV",
	"DP-B",
	"DP-C",
	"DP-D",
2566
	"auto",
2567 2568 2569 2570 2571 2572 2573 2574
};

static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
{
	BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
	return pipe_crc_sources[source];
}

2575
static int display_crc_ctl_show(struct seq_file *m, void *data)
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587
{
	struct drm_device *dev = m->private;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int i;

	for (i = 0; i < I915_MAX_PIPES; i++)
		seq_printf(m, "%c %s\n", pipe_name(i),
			   pipe_crc_source_name(dev_priv->pipe_crc[i].source));

	return 0;
}

2588
static int display_crc_ctl_open(struct inode *inode, struct file *file)
2589 2590 2591
{
	struct drm_device *dev = inode->i_private;

2592
	return single_open(file, display_crc_ctl_show, dev);
2593 2594
}

2595
static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2596 2597
				 uint32_t *val)
{
2598 2599 2600 2601
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
D
Daniel Vetter 已提交
2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

	return 0;
}

2615 2616 2617 2618 2619
static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
				     enum intel_pipe_crc_source *source)
{
	struct intel_encoder *encoder;
	struct intel_crtc *crtc;
2620
	struct intel_digital_port *dig_port;
2621 2622 2623 2624
	int ret = 0;

	*source = INTEL_PIPE_CRC_SOURCE_PIPE;

2625
	drm_modeset_lock_all(dev);
2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641
	list_for_each_entry(encoder, &dev->mode_config.encoder_list,
			    base.head) {
		if (!encoder->base.crtc)
			continue;

		crtc = to_intel_crtc(encoder->base.crtc);

		if (crtc->pipe != pipe)
			continue;

		switch (encoder->type) {
		case INTEL_OUTPUT_TVOUT:
			*source = INTEL_PIPE_CRC_SOURCE_TV;
			break;
		case INTEL_OUTPUT_DISPLAYPORT:
		case INTEL_OUTPUT_EDP:
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
			dig_port = enc_to_dig_port(&encoder->base);
			switch (dig_port->port) {
			case PORT_B:
				*source = INTEL_PIPE_CRC_SOURCE_DP_B;
				break;
			case PORT_C:
				*source = INTEL_PIPE_CRC_SOURCE_DP_C;
				break;
			case PORT_D:
				*source = INTEL_PIPE_CRC_SOURCE_DP_D;
				break;
			default:
				WARN(1, "nonexisting DP port %c\n",
				     port_name(dig_port->port));
				break;
			}
2658 2659 2660
			break;
		}
	}
2661
	drm_modeset_unlock_all(dev);
2662 2663 2664 2665 2666 2667 2668

	return ret;
}

static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
				enum pipe pipe,
				enum intel_pipe_crc_source *source,
D
Daniel Vetter 已提交
2669 2670
				uint32_t *val)
{
2671 2672 2673
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2674 2675 2676 2677 2678 2679 2680
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
D
Daniel Vetter 已提交
2681 2682 2683 2684 2685
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
2686
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2687 2688 2689
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
2690
		need_stable_symbols = true;
D
Daniel Vetter 已提交
2691 2692 2693 2694 2695 2696 2697 2698
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		tmp |= DC_BALANCE_RESET_VLV;
		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

D
Daniel Vetter 已提交
2720 2721 2722
	return 0;
}

2723
static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
2724 2725
				 enum pipe pipe,
				 enum intel_pipe_crc_source *source,
2726 2727
				 uint32_t *val)
{
2728 2729 2730
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool need_stable_symbols = false;

2731 2732 2733 2734 2735 2736 2737
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
		int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
		if (ret)
			return ret;
	}

	switch (*source) {
2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
		break;
	case INTEL_PIPE_CRC_SOURCE_TV:
		if (!SUPPORTS_TV(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_B:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
2750
		need_stable_symbols = true;
2751 2752 2753 2754 2755
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_C:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
2756
		need_stable_symbols = true;
2757 2758 2759 2760 2761
		break;
	case INTEL_PIPE_CRC_SOURCE_DP_D:
		if (!IS_G4X(dev))
			return -EINVAL;
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
2762
		need_stable_symbols = true;
2763 2764 2765 2766 2767 2768 2769 2770
		break;
	case INTEL_PIPE_CRC_SOURCE_NONE:
		*val = 0;
		break;
	default:
		return -EINVAL;
	}

2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791 2792 2793 2794 2795
	/*
	 * When the pipe CRC tap point is after the transcoders we need
	 * to tweak symbol-level features to produce a deterministic series of
	 * symbols for a given frame. We need to reset those features only once
	 * a frame (instead of every nth symbol):
	 *   - DC-balance: used to ensure a better clock recovery from the data
	 *     link (SDVO)
	 *   - DisplayPort scrambling: used for EMI reduction
	 */
	if (need_stable_symbols) {
		uint32_t tmp = I915_READ(PORT_DFT2_G4X);

		WARN_ON(!IS_G4X(dev));

		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);

		if (pipe == PIPE_A)
			tmp |= PIPE_A_SCRAMBLE_RESET;
		else
			tmp |= PIPE_B_SCRAMBLE_RESET;

		I915_WRITE(PORT_DFT2_G4X, tmp);
	}

2796 2797 2798
	return 0;
}

2799 2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814
static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
		tmp &= ~DC_BALANCE_RESET_VLV;
	I915_WRITE(PORT_DFT2_G4X, tmp);

}

2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832
static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
					 enum pipe pipe)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t tmp = I915_READ(PORT_DFT2_G4X);

	if (pipe == PIPE_A)
		tmp &= ~PIPE_A_SCRAMBLE_RESET;
	else
		tmp &= ~PIPE_B_SCRAMBLE_RESET;
	I915_WRITE(PORT_DFT2_G4X, tmp);

	if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
		I915_WRITE(PORT_DFT_I9XX,
			   I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
	}
}

2833
static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
2834 2835
				uint32_t *val)
{
2836 2837 2838 2839
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PIPE;

	switch (*source) {
2840 2841 2842 2843 2844 2845 2846 2847 2848
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
		break;
	case INTEL_PIPE_CRC_SOURCE_PIPE:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
		break;
D
Daniel Vetter 已提交
2849
	case INTEL_PIPE_CRC_SOURCE_NONE:
2850 2851
		*val = 0;
		break;
D
Daniel Vetter 已提交
2852 2853
	default:
		return -EINVAL;
2854 2855 2856 2857 2858
	}

	return 0;
}

2859
static int ivb_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
2860 2861
				uint32_t *val)
{
2862 2863 2864 2865
	if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
		*source = INTEL_PIPE_CRC_SOURCE_PF;

	switch (*source) {
2866 2867 2868 2869 2870 2871 2872 2873 2874
	case INTEL_PIPE_CRC_SOURCE_PLANE1:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PLANE2:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
		break;
	case INTEL_PIPE_CRC_SOURCE_PF:
		*val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
		break;
D
Daniel Vetter 已提交
2875
	case INTEL_PIPE_CRC_SOURCE_NONE:
2876 2877
		*val = 0;
		break;
D
Daniel Vetter 已提交
2878 2879
	default:
		return -EINVAL;
2880 2881 2882 2883 2884
	}

	return 0;
}

2885 2886 2887 2888
static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
			       enum intel_pipe_crc_source source)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
2889
	struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
2890
	u32 val = 0; /* shut up gcc */
2891
	int ret;
2892

2893 2894 2895
	if (pipe_crc->source == source)
		return 0;

2896 2897 2898 2899
	/* forbid changing the source without going back to 'none' */
	if (pipe_crc->source && source)
		return -EINVAL;

D
Daniel Vetter 已提交
2900
	if (IS_GEN2(dev))
2901
		ret = i8xx_pipe_crc_ctl_reg(&source, &val);
D
Daniel Vetter 已提交
2902
	else if (INTEL_INFO(dev)->gen < 5)
2903
		ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
D
Daniel Vetter 已提交
2904
	else if (IS_VALLEYVIEW(dev))
2905
		ret = vlv_pipe_crc_ctl_reg(dev,pipe, &source, &val);
2906
	else if (IS_GEN5(dev) || IS_GEN6(dev))
2907
		ret = ilk_pipe_crc_ctl_reg(&source, &val);
2908
	else
2909
		ret = ivb_pipe_crc_ctl_reg(&source, &val);
2910 2911 2912 2913

	if (ret != 0)
		return ret;

2914 2915
	/* none -> real source transition */
	if (source) {
2916 2917 2918
		DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
				 pipe_name(pipe), pipe_crc_source_name(source));

2919 2920 2921 2922 2923 2924
		pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
					    INTEL_PIPE_CRC_ENTRIES_NR,
					    GFP_KERNEL);
		if (!pipe_crc->entries)
			return -ENOMEM;

2925 2926 2927 2928
		spin_lock_irq(&pipe_crc->lock);
		pipe_crc->head = 0;
		pipe_crc->tail = 0;
		spin_unlock_irq(&pipe_crc->lock);
2929 2930
	}

2931
	pipe_crc->source = source;
2932 2933 2934 2935

	I915_WRITE(PIPE_CRC_CTL(pipe), val);
	POSTING_READ(PIPE_CRC_CTL(pipe));

2936 2937
	/* real source -> none transition */
	if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
2938
		struct intel_pipe_crc_entry *entries;
2939 2940
		struct intel_crtc *crtc =
			to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
2941

2942 2943 2944
		DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
				 pipe_name(pipe));

2945 2946 2947 2948
		drm_modeset_lock(&crtc->base.mutex, NULL);
		if (crtc->active)
			intel_wait_for_vblank(dev, pipe);
		drm_modeset_unlock(&crtc->base.mutex);
2949

2950 2951
		spin_lock_irq(&pipe_crc->lock);
		entries = pipe_crc->entries;
2952
		pipe_crc->entries = NULL;
2953 2954 2955
		spin_unlock_irq(&pipe_crc->lock);

		kfree(entries);
2956 2957 2958

		if (IS_G4X(dev))
			g4x_undo_pipe_scramble_reset(dev, pipe);
2959 2960
		else if (IS_VALLEYVIEW(dev))
			vlv_undo_pipe_scramble_reset(dev, pipe);
2961 2962
	}

2963 2964 2965 2966 2967
	return 0;
}

/*
 * Parse pipe CRC command strings:
2968 2969 2970
 *   command: wsp* object wsp+ name wsp+ source wsp*
 *   object: 'pipe'
 *   name: (A | B | C)
2971 2972 2973 2974
 *   source: (none | plane1 | plane2 | pf)
 *   wsp: (#0x20 | #0x9 | #0xA)+
 *
 * eg.:
2975 2976
 *  "pipe A plane1"  ->  Start CRC computations on plane1 of pipe A
 *  "pipe A none"    ->  Stop CRC
2977
 */
2978
static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008
{
	int n_words = 0;

	while (*buf) {
		char *end;

		/* skip leading white space */
		buf = skip_spaces(buf);
		if (!*buf)
			break;	/* end of buffer */

		/* find end of word */
		for (end = buf; *end && !isspace(*end); end++)
			;

		if (n_words == max_words) {
			DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
					 max_words);
			return -EINVAL;	/* ran out of words[] before bytes */
		}

		if (*end)
			*end++ = '\0';
		words[n_words++] = buf;
		buf = end;
	}

	return n_words;
}

3009 3010 3011 3012
enum intel_pipe_crc_object {
	PIPE_CRC_OBJECT_PIPE,
};

D
Daniel Vetter 已提交
3013
static const char * const pipe_crc_objects[] = {
3014 3015 3016 3017
	"pipe",
};

static int
3018
display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
3019 3020 3021 3022 3023
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
		if (!strcmp(buf, pipe_crc_objects[i])) {
3024
			*o = i;
3025 3026 3027 3028 3029 3030
			return 0;
		    }

	return -EINVAL;
}

3031
static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
{
	const char name = buf[0];

	if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
		return -EINVAL;

	*pipe = name - 'A';

	return 0;
}

static int
3044
display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
3045 3046 3047 3048 3049
{
	int i;

	for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
		if (!strcmp(buf, pipe_crc_sources[i])) {
3050
			*s = i;
3051 3052 3053 3054 3055 3056
			return 0;
		    }

	return -EINVAL;
}

3057
static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
3058
{
3059
#define N_WORDS 3
3060
	int n_words;
3061
	char *words[N_WORDS];
3062
	enum pipe pipe;
3063
	enum intel_pipe_crc_object object;
3064 3065
	enum intel_pipe_crc_source source;

3066
	n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
3067 3068 3069 3070 3071 3072
	if (n_words != N_WORDS) {
		DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
				 N_WORDS);
		return -EINVAL;
	}

3073
	if (display_crc_ctl_parse_object(words[0], &object) < 0) {
3074
		DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
3075 3076 3077
		return -EINVAL;
	}

3078
	if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
3079
		DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3080 3081 3082
		return -EINVAL;
	}

3083
	if (display_crc_ctl_parse_source(words[2], &source) < 0) {
3084
		DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
3085 3086 3087 3088 3089 3090
		return -EINVAL;
	}

	return pipe_crc_set_source(dev, pipe, source);
}

3091 3092
static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
				     size_t len, loff_t *offp)
3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	char *tmpbuf;
	int ret;

	if (len == 0)
		return 0;

	if (len > PAGE_SIZE - 1) {
		DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
				 PAGE_SIZE);
		return -E2BIG;
	}

	tmpbuf = kmalloc(len + 1, GFP_KERNEL);
	if (!tmpbuf)
		return -ENOMEM;

	if (copy_from_user(tmpbuf, ubuf, len)) {
		ret = -EFAULT;
		goto out;
	}
	tmpbuf[len] = '\0';

3118
	ret = display_crc_ctl_parse(dev, tmpbuf, len);
3119 3120 3121 3122 3123 3124 3125 3126 3127 3128

out:
	kfree(tmpbuf);
	if (ret < 0)
		return ret;

	*offp += len;
	return len;
}

3129
static const struct file_operations i915_display_crc_ctl_fops = {
3130
	.owner = THIS_MODULE,
3131
	.open = display_crc_ctl_open,
3132 3133 3134
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
3135
	.write = display_crc_ctl_write
3136 3137
};

3138 3139 3140
static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
{
	struct drm_device *dev = m->private;
3141
	int num_levels = ilk_wm_max_level(dev) + 1;
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223
	int level;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++) {
		unsigned int latency = wm[level];

		/* WM1+ latency values in 0.5us units */
		if (level > 0)
			latency *= 5;

		seq_printf(m, "WM%d %u (%u.%u usec)\n",
			   level, wm[level],
			   latency / 10, latency % 10);
	}

	drm_modeset_unlock_all(dev);
}

static int pri_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.pri_latency);

	return 0;
}

static int spr_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.spr_latency);

	return 0;
}

static int cur_wm_latency_show(struct seq_file *m, void *data)
{
	struct drm_device *dev = m->private;

	wm_latency_show(m, to_i915(dev)->wm.cur_latency);

	return 0;
}

static int pri_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, pri_wm_latency_show, dev);
}

static int spr_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, spr_wm_latency_show, dev);
}

static int cur_wm_latency_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;

	if (!HAS_PCH_SPLIT(dev))
		return -ENODEV;

	return single_open(file, cur_wm_latency_show, dev);
}

static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
				size_t len, loff_t *offp, uint16_t wm[5])
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;
	uint16_t new[5] = { 0 };
3224
	int num_levels = ilk_wm_max_level(dev) + 1;
3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305
	int level;
	int ret;
	char tmp[32];

	if (len >= sizeof(tmp))
		return -EINVAL;

	if (copy_from_user(tmp, ubuf, len))
		return -EFAULT;

	tmp[len] = '\0';

	ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
	if (ret != num_levels)
		return -EINVAL;

	drm_modeset_lock_all(dev);

	for (level = 0; level < num_levels; level++)
		wm[level] = new[level];

	drm_modeset_unlock_all(dev);

	return len;
}


static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
}

static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
}

static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
				    size_t len, loff_t *offp)
{
	struct seq_file *m = file->private_data;
	struct drm_device *dev = m->private;

	return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
}

static const struct file_operations i915_pri_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = pri_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = pri_wm_latency_write
};

static const struct file_operations i915_spr_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = spr_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = spr_wm_latency_write
};

static const struct file_operations i915_cur_wm_latency_fops = {
	.owner = THIS_MODULE,
	.open = cur_wm_latency_open,
	.read = seq_read,
	.llseek = seq_lseek,
	.release = single_release,
	.write = cur_wm_latency_write
};

3306 3307
static int
i915_wedged_get(void *data, u64 *val)
3308
{
3309
	struct drm_device *dev = data;
3310
	struct drm_i915_private *dev_priv = dev->dev_private;
3311

3312
	*val = atomic_read(&dev_priv->gpu_error.reset_counter);
3313

3314
	return 0;
3315 3316
}

3317 3318
static int
i915_wedged_set(void *data, u64 val)
3319
{
3320
	struct drm_device *dev = data;
3321 3322 3323
	struct drm_i915_private *dev_priv = dev->dev_private;

	intel_runtime_pm_get(dev_priv);
3324

3325 3326
	i915_handle_error(dev, val,
			  "Manually setting wedged to %llu", val);
3327 3328 3329

	intel_runtime_pm_put(dev_priv);

3330
	return 0;
3331 3332
}

3333 3334
DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
			i915_wedged_get, i915_wedged_set,
3335
			"%llu\n");
3336

3337 3338
static int
i915_ring_stop_get(void *data, u64 *val)
3339
{
3340
	struct drm_device *dev = data;
3341
	struct drm_i915_private *dev_priv = dev->dev_private;
3342

3343
	*val = dev_priv->gpu_error.stop_rings;
3344

3345
	return 0;
3346 3347
}

3348 3349
static int
i915_ring_stop_set(void *data, u64 val)
3350
{
3351
	struct drm_device *dev = data;
3352
	struct drm_i915_private *dev_priv = dev->dev_private;
3353
	int ret;
3354

3355
	DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
3356

3357 3358 3359 3360
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

3361
	dev_priv->gpu_error.stop_rings = val;
3362 3363
	mutex_unlock(&dev->struct_mutex);

3364
	return 0;
3365 3366
}

3367 3368 3369
DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
			i915_ring_stop_get, i915_ring_stop_set,
			"0x%08llx\n");
3370

3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
static int
i915_ring_missed_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.missed_irq_rings;
	return 0;
}

static int
i915_ring_missed_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
	dev_priv->gpu_error.missed_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
			i915_ring_missed_irq_get, i915_ring_missed_irq_set,
			"0x%08llx\n");

static int
i915_ring_test_irq_get(void *data, u64 *val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;

	*val = dev_priv->gpu_error.test_irq_rings;

	return 0;
}

static int
i915_ring_test_irq_set(void *data, u64 val)
{
	struct drm_device *dev = data;
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

	DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);

	/* Lock against concurrent debugfs callers */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	dev_priv->gpu_error.test_irq_rings = val;
	mutex_unlock(&dev->struct_mutex);

	return 0;
}

DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
			i915_ring_test_irq_get, i915_ring_test_irq_set,
			"0x%08llx\n");

3437 3438 3439 3440 3441 3442 3443 3444
#define DROP_UNBOUND 0x1
#define DROP_BOUND 0x2
#define DROP_RETIRE 0x4
#define DROP_ACTIVE 0x8
#define DROP_ALL (DROP_UNBOUND | \
		  DROP_BOUND | \
		  DROP_RETIRE | \
		  DROP_ACTIVE)
3445 3446
static int
i915_drop_caches_get(void *data, u64 *val)
3447
{
3448
	*val = DROP_ALL;
3449

3450
	return 0;
3451 3452
}

3453 3454
static int
i915_drop_caches_set(void *data, u64 val)
3455
{
3456
	struct drm_device *dev = data;
3457 3458
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_gem_object *obj, *next;
B
Ben Widawsky 已提交
3459 3460
	struct i915_address_space *vm;
	struct i915_vma *vma, *x;
3461
	int ret;
3462

3463
	DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480

	/* No need to check and wait for gpu resets, only libdrm auto-restarts
	 * on ioctls on -EAGAIN. */
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;

	if (val & DROP_ACTIVE) {
		ret = i915_gpu_idle(dev);
		if (ret)
			goto unlock;
	}

	if (val & (DROP_RETIRE | DROP_ACTIVE))
		i915_gem_retire_requests(dev);

	if (val & DROP_BOUND) {
B
Ben Widawsky 已提交
3481 3482 3483
		list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
			list_for_each_entry_safe(vma, x, &vm->inactive_list,
						 mm_list) {
B
Ben Widawsky 已提交
3484
				if (vma->pin_count)
B
Ben Widawsky 已提交
3485 3486 3487 3488 3489 3490
					continue;

				ret = i915_vma_unbind(vma);
				if (ret)
					goto unlock;
			}
3491
		}
3492 3493 3494
	}

	if (val & DROP_UNBOUND) {
3495 3496
		list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
					 global_list)
3497 3498 3499 3500 3501 3502 3503 3504 3505 3506
			if (obj->pages_pin_count == 0) {
				ret = i915_gem_object_put_pages(obj);
				if (ret)
					goto unlock;
			}
	}

unlock:
	mutex_unlock(&dev->struct_mutex);

3507
	return ret;
3508 3509
}

3510 3511 3512
DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
			i915_drop_caches_get, i915_drop_caches_set,
			"0x%08llx\n");
3513

3514 3515
static int
i915_max_freq_get(void *data, u64 *val)
3516
{
3517
	struct drm_device *dev = data;
3518
	struct drm_i915_private *dev_priv = dev->dev_private;
3519
	int ret;
3520

3521
	if (INTEL_INFO(dev)->gen < 6)
3522 3523
		return -ENODEV;

3524 3525
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3526
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3527 3528
	if (ret)
		return ret;
3529

3530
	if (IS_VALLEYVIEW(dev))
3531
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
3532
	else
3533
		*val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3534
	mutex_unlock(&dev_priv->rps.hw_lock);
3535

3536
	return 0;
3537 3538
}

3539 3540
static int
i915_max_freq_set(void *data, u64 val)
3541
{
3542
	struct drm_device *dev = data;
3543
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3544
	u32 rp_state_cap, hw_max, hw_min;
3545
	int ret;
3546

3547
	if (INTEL_INFO(dev)->gen < 6)
3548
		return -ENODEV;
3549

3550 3551
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3552
	DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
3553

3554
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3555 3556 3557
	if (ret)
		return ret;

3558 3559 3560
	/*
	 * Turbo will still be enabled, but won't go above the set value.
	 */
3561
	if (IS_VALLEYVIEW(dev)) {
3562
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3563 3564 3565

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3566 3567
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3568 3569

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3570
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3571 3572 3573
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3574
	if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
J
Jeff McGee 已提交
3575 3576
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3577 3578
	}

3579
	dev_priv->rps.max_freq_softlimit = val;
J
Jeff McGee 已提交
3580 3581 3582 3583 3584 3585

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3586
	mutex_unlock(&dev_priv->rps.hw_lock);
3587

3588
	return 0;
3589 3590
}

3591 3592
DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
			i915_max_freq_get, i915_max_freq_set,
3593
			"%llu\n");
3594

3595 3596
static int
i915_min_freq_get(void *data, u64 *val)
3597
{
3598
	struct drm_device *dev = data;
3599
	struct drm_i915_private *dev_priv = dev->dev_private;
3600
	int ret;
3601

3602
	if (INTEL_INFO(dev)->gen < 6)
3603 3604
		return -ENODEV;

3605 3606
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3607
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3608 3609
	if (ret)
		return ret;
3610

3611
	if (IS_VALLEYVIEW(dev))
3612
		*val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
3613
	else
3614
		*val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
3615
	mutex_unlock(&dev_priv->rps.hw_lock);
3616

3617
	return 0;
3618 3619
}

3620 3621
static int
i915_min_freq_set(void *data, u64 val)
3622
{
3623
	struct drm_device *dev = data;
3624
	struct drm_i915_private *dev_priv = dev->dev_private;
J
Jeff McGee 已提交
3625
	u32 rp_state_cap, hw_max, hw_min;
3626
	int ret;
3627

3628
	if (INTEL_INFO(dev)->gen < 6)
3629
		return -ENODEV;
3630

3631 3632
	flush_delayed_work(&dev_priv->rps.delayed_resume_work);

3633
	DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
3634

3635
	ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
3636 3637 3638
	if (ret)
		return ret;

3639 3640 3641
	/*
	 * Turbo will still be enabled, but won't go below the set value.
	 */
3642
	if (IS_VALLEYVIEW(dev)) {
3643
		val = vlv_freq_opcode(dev_priv, val);
J
Jeff McGee 已提交
3644 3645 3646

		hw_max = valleyview_rps_max_freq(dev_priv);
		hw_min = valleyview_rps_min_freq(dev_priv);
3647 3648
	} else {
		do_div(val, GT_FREQUENCY_MULTIPLIER);
J
Jeff McGee 已提交
3649 3650

		rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
3651
		hw_max = dev_priv->rps.max_freq;
J
Jeff McGee 已提交
3652 3653 3654
		hw_min = (rp_state_cap >> 16) & 0xff;
	}

3655
	if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
J
Jeff McGee 已提交
3656 3657
		mutex_unlock(&dev_priv->rps.hw_lock);
		return -EINVAL;
3658
	}
J
Jeff McGee 已提交
3659

3660
	dev_priv->rps.min_freq_softlimit = val;
J
Jeff McGee 已提交
3661 3662 3663 3664 3665 3666

	if (IS_VALLEYVIEW(dev))
		valleyview_set_rps(dev, val);
	else
		gen6_set_rps(dev, val);

3667
	mutex_unlock(&dev_priv->rps.hw_lock);
3668

3669
	return 0;
3670 3671
}

3672 3673
DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
			i915_min_freq_get, i915_min_freq_set,
3674
			"%llu\n");
3675

3676 3677
static int
i915_cache_sharing_get(void *data, u64 *val)
3678
{
3679
	struct drm_device *dev = data;
3680
	struct drm_i915_private *dev_priv = dev->dev_private;
3681
	u32 snpcr;
3682
	int ret;
3683

3684 3685 3686
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3687 3688 3689
	ret = mutex_lock_interruptible(&dev->struct_mutex);
	if (ret)
		return ret;
3690
	intel_runtime_pm_get(dev_priv);
3691

3692
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3693 3694

	intel_runtime_pm_put(dev_priv);
3695 3696
	mutex_unlock(&dev_priv->dev->struct_mutex);

3697
	*val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
3698

3699
	return 0;
3700 3701
}

3702 3703
static int
i915_cache_sharing_set(void *data, u64 val)
3704
{
3705
	struct drm_device *dev = data;
3706 3707 3708
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 snpcr;

3709 3710 3711
	if (!(IS_GEN6(dev) || IS_GEN7(dev)))
		return -ENODEV;

3712
	if (val > 3)
3713 3714
		return -EINVAL;

3715
	intel_runtime_pm_get(dev_priv);
3716
	DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
3717 3718 3719 3720 3721 3722 3723

	/* Update the cache sharing policy here as well */
	snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
	snpcr &= ~GEN6_MBC_SNPCR_MASK;
	snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
	I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);

3724
	intel_runtime_pm_put(dev_priv);
3725
	return 0;
3726 3727
}

3728 3729 3730
DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
			i915_cache_sharing_get, i915_cache_sharing_set,
			"%llu\n");
3731

3732 3733 3734 3735 3736
static int i915_forcewake_open(struct inode *inode, struct file *file)
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3737
	if (INTEL_INFO(dev)->gen < 6)
3738 3739
		return 0;

3740
	gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3741 3742 3743 3744

	return 0;
}

3745
static int i915_forcewake_release(struct inode *inode, struct file *file)
3746 3747 3748 3749
{
	struct drm_device *dev = inode->i_private;
	struct drm_i915_private *dev_priv = dev->dev_private;

3750
	if (INTEL_INFO(dev)->gen < 6)
3751 3752
		return 0;

3753
	gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769

	return 0;
}

static const struct file_operations i915_forcewake_fops = {
	.owner = THIS_MODULE,
	.open = i915_forcewake_open,
	.release = i915_forcewake_release,
};

static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

	ent = debugfs_create_file("i915_forcewake_user",
B
Ben Widawsky 已提交
3770
				  S_IRUSR,
3771 3772
				  root, dev,
				  &i915_forcewake_fops);
3773 3774
	if (!ent)
		return -ENOMEM;
3775

B
Ben Widawsky 已提交
3776
	return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
3777 3778
}

3779 3780 3781 3782
static int i915_debugfs_create(struct dentry *root,
			       struct drm_minor *minor,
			       const char *name,
			       const struct file_operations *fops)
3783 3784 3785 3786
{
	struct drm_device *dev = minor->dev;
	struct dentry *ent;

3787
	ent = debugfs_create_file(name,
3788 3789
				  S_IRUGO | S_IWUSR,
				  root, dev,
3790
				  fops);
3791 3792
	if (!ent)
		return -ENOMEM;
3793

3794
	return drm_add_fake_info_node(minor, ent, fops);
3795 3796
}

3797
static const struct drm_info_list i915_debugfs_list[] = {
C
Chris Wilson 已提交
3798
	{"i915_capabilities", i915_capabilities, 0},
3799
	{"i915_gem_objects", i915_gem_object_info, 0},
3800
	{"i915_gem_gtt", i915_gem_gtt_info, 0},
3801
	{"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
3802 3803
	{"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
	{"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
3804
	{"i915_gem_stolen", i915_gem_stolen_list_info },
3805
	{"i915_gem_pageflip", i915_gem_pageflip_info, 0},
3806 3807
	{"i915_gem_request", i915_gem_request_info, 0},
	{"i915_gem_seqno", i915_gem_seqno_info, 0},
3808
	{"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
3809
	{"i915_gem_interrupt", i915_interrupt_info, 0},
3810 3811 3812
	{"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
	{"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
	{"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
X
Xiang, Haihao 已提交
3813
	{"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
3814
	{"i915_rstdby_delays", i915_rstdby_delays, 0},
3815
	{"i915_frequency_info", i915_frequency_info, 0},
3816 3817 3818
	{"i915_delayfreq_table", i915_delayfreq_table, 0},
	{"i915_inttoext_table", i915_inttoext_table, 0},
	{"i915_drpc_info", i915_drpc_info, 0},
3819
	{"i915_emon_status", i915_emon_status, 0},
3820
	{"i915_ring_freq_table", i915_ring_freq_table, 0},
3821
	{"i915_gfxec", i915_gfxec, 0},
3822
	{"i915_fbc_status", i915_fbc_status, 0},
3823
	{"i915_ips_status", i915_ips_status, 0},
3824
	{"i915_sr_status", i915_sr_status, 0},
3825
	{"i915_opregion", i915_opregion, 0},
3826
	{"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
3827
	{"i915_context_status", i915_context_status, 0},
3828
	{"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
3829
	{"i915_swizzle_info", i915_swizzle_info, 0},
D
Daniel Vetter 已提交
3830
	{"i915_ppgtt_info", i915_ppgtt_info, 0},
3831
	{"i915_llc", i915_llc, 0},
3832
	{"i915_edp_psr_status", i915_edp_psr_status, 0},
3833
	{"i915_sink_crc_eDP1", i915_sink_crc, 0},
3834
	{"i915_energy_uJ", i915_energy_uJ, 0},
3835
	{"i915_pc8_status", i915_pc8_status, 0},
3836
	{"i915_power_domain_info", i915_power_domain_info, 0},
3837
	{"i915_display_info", i915_display_info, 0},
3838
};
3839
#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
3840

3841
static const struct i915_debugfs_files {
3842 3843 3844 3845 3846 3847 3848 3849
	const char *name;
	const struct file_operations *fops;
} i915_debugfs_files[] = {
	{"i915_wedged", &i915_wedged_fops},
	{"i915_max_freq", &i915_max_freq_fops},
	{"i915_min_freq", &i915_min_freq_fops},
	{"i915_cache_sharing", &i915_cache_sharing_fops},
	{"i915_ring_stop", &i915_ring_stop_fops},
3850 3851
	{"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
	{"i915_ring_test_irq", &i915_ring_test_irq_fops},
3852 3853 3854
	{"i915_gem_drop_caches", &i915_drop_caches_fops},
	{"i915_error_state", &i915_error_state_fops},
	{"i915_next_seqno", &i915_next_seqno_fops},
3855
	{"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
3856 3857 3858
	{"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
	{"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
	{"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
3859 3860
};

3861 3862 3863
void intel_display_crc_init(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
3864
	enum pipe pipe;
3865

3866 3867
	for_each_pipe(pipe) {
		struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
3868

3869 3870
		pipe_crc->opened = false;
		spin_lock_init(&pipe_crc->lock);
3871 3872 3873 3874
		init_waitqueue_head(&pipe_crc->wq);
	}
}

3875
int i915_debugfs_init(struct drm_minor *minor)
3876
{
3877
	int ret, i;
3878

3879
	ret = i915_forcewake_create(minor->debugfs_root, minor);
3880 3881
	if (ret)
		return ret;
3882

3883 3884 3885 3886 3887 3888
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
		ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
		if (ret)
			return ret;
	}

3889 3890 3891 3892 3893 3894 3895
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		ret = i915_debugfs_create(minor->debugfs_root, minor,
					  i915_debugfs_files[i].name,
					  i915_debugfs_files[i].fops);
		if (ret)
			return ret;
	}
3896

3897 3898
	return drm_debugfs_create_files(i915_debugfs_list,
					I915_DEBUGFS_ENTRIES,
3899 3900 3901
					minor->debugfs_root, minor);
}

3902
void i915_debugfs_cleanup(struct drm_minor *minor)
3903
{
3904 3905
	int i;

3906 3907
	drm_debugfs_remove_files(i915_debugfs_list,
				 I915_DEBUGFS_ENTRIES, minor);
3908

3909 3910
	drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
				 1, minor);
3911

D
Daniel Vetter 已提交
3912
	for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
3913 3914 3915 3916 3917 3918
		struct drm_info_list *info_list =
			(struct drm_info_list *)&i915_pipe_crc_data[i];

		drm_debugfs_remove_files(info_list, 1, minor);
	}

3919 3920 3921 3922 3923 3924
	for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
		struct drm_info_list *info_list =
			(struct drm_info_list *) i915_debugfs_files[i].fops;

		drm_debugfs_remove_files(info_list, 1, minor);
	}
3925
}