ixgbe_main.c 300.7 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52 53 54
#include <linux/bpf.h>
#include <linux/bpf_trace.h>
#include <linux/atomic.h>
55
#include <scsi/fc/fc_fcoe.h>
56
#include <net/udp_tunnel.h>
57 58
#include <net/pkt_cls.h>
#include <net/tc_act/tc_gact.h>
59
#include <net/tc_act/tc_mirred.h>
60
#include <net/vxlan.h>
61
#include <net/mpls.h>
62 63 64

#include "ixgbe.h"
#include "ixgbe_common.h"
65
#include "ixgbe_dcb_82599.h"
66
#include "ixgbe_sriov.h"
67
#include "ixgbe_model.h"
68 69

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
70
static const char ixgbe_driver_string[] =
71
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
72
#ifdef IXGBE_FCOE
73 74
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
75 76 77 78
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
T
Tony Nguyen 已提交
79
#define DRV_VERSION "5.1.0-k"
S
Stephen Hemminger 已提交
80
const char ixgbe_driver_version[] = DRV_VERSION;
81
static const char ixgbe_copyright[] =
82
				"Copyright (c) 1999-2016 Intel Corporation.";
83

84 85
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

86
static const struct ixgbe_info *ixgbe_info_tbl[] = {
87 88 89 90 91
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
92
	[board_x550em_x_fw]	= &ixgbe_x550em_x_fw_info,
93
	[board_x550em_a]	= &ixgbe_x550em_a_info,
94
	[board_x550em_a_fw]	= &ixgbe_x550em_a_fw_info,
95 96 97 98 99 100 101 102 103 104
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
105
static const struct pci_device_id ixgbe_pci_tbl[] = {
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
133
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
134
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
135
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
136
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
137
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T1), board_X550},
138
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
139
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_XFI), board_X550EM_x},
140
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
141
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
142
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
143
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_1G_T), board_x550em_x_fw},
144 145
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR_L), board_x550em_a },
146
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP_N), board_x550em_a },
147 148
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII_L), board_x550em_a },
149
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_10G_T), board_x550em_a},
150
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP), board_x550em_a },
151 152
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_1G_T), board_x550em_a_fw },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_1G_T_L), board_x550em_a_fw },
153 154 155 156 157
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

158
#ifdef CONFIG_IXGBE_DCA
159
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
160
			    void *p);
161 162 163 164 165 166 167
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

168 169 170
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
171
MODULE_PARM_DESC(max_vfs,
172
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
173 174
#endif /* CONFIG_PCI_IOV */

175 176 177 178 179
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

180 181 182 183 184
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

185 186 187 188 189
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

190 191
static struct workqueue_struct *ixgbe_wq;

192
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);
193
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *);
194

195 196 197 198 199 200 201
static const struct net_device_ops ixgbe_netdev_ops;

static bool netif_is_ixgbe(struct net_device *dev)
{
	return dev && (dev->netdev_ops == &ixgbe_netdev_ops);
}

202 203 204 205 206 207 208 209 210 211 212 213 214 215
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

216
	if (!pci_is_pcie(parent_dev))
217 218
		return -1;

219
	pcie_capability_read_word(parent_dev, reg, value);
220 221 222
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

249 250 251 252 253 254 255 256 257 258 259 260 261
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
262
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
263 264 265 266 267 268 269 270 271
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
272
	struct ixgbe_hw *hw = &adapter->hw;
273 274 275 276 277
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

278 279 280 281 282 283 284
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

285
	/* determine whether to use the parent device */
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
307
		/* 128b/130b encoding reduces throughput by less than 2% */
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
325
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
326 327 328 329 330 331 332 333 334 335
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

336 337 338
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
339
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
340
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
341
		queue_work(ixgbe_wq, &adapter->service_task);
342 343
}

344 345 346 347 348 349 350 351
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
352 353
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
354 355
}

356
static u32 ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
357
{
358
	u8 __iomem *reg_addr;
359
	u32 value;
360
	int i;
361

362 363 364 365 366 367 368
	reg_addr = READ_ONCE(hw->hw_addr);
	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;

	/* Register read of 0xFFFFFFF can indicate the adapter has been removed,
	 * so perform several status register reads to determine if the adapter
	 * has been removed.
369
	 */
370 371 372 373 374
	for (i = 0; i < IXGBE_FAILED_READ_RETRIES; i++) {
		value = readl(reg_addr + IXGBE_STATUS);
		if (value != IXGBE_FAILED_READ_REG)
			break;
		mdelay(3);
375
	}
376

377 378
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
379 380 381
	else
		value = readl(reg_addr + reg);
	return value;
382 383
}

384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
399
	u8 __iomem *reg_addr = READ_ONCE(hw->hw_addr);
400 401 402 403
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
404
	if (unlikely(hw->phy.nw_mng_if_sel &
405
		     IXGBE_NW_MNG_IF_SEL_SGMII_ENABLE)) {
406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
		struct ixgbe_adapter *adapter;
		int i;

		for (i = 0; i < 200; ++i) {
			value = readl(reg_addr + IXGBE_MAC_SGMII_BUSY);
			if (likely(!value))
				goto writes_completed;
			if (value == IXGBE_FAILED_READ_REG) {
				ixgbe_remove_adapter(hw);
				return IXGBE_FAILED_READ_REG;
			}
			udelay(5);
		}

		adapter = hw->back;
		e_warn(hw, "register writes incomplete %08x\n", value);
	}

writes_completed:
425 426
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
427
		value = ixgbe_check_remove(hw, reg);
428 429 430
	return value;
}

431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

473 474 475 476 477 478 479 480 481
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

482 483 484 485
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
486
	/* flush memory to make sure state is correct before next watchdog */
487
	smp_mb__before_atomic();
488 489 490
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
525
	{ .name = NULL }
526 527 528 529 530 531 532 533
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
J
Joe Perches 已提交
534
	int i;
535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
J
Joe Perches 已提交
596 597
		pr_info("%-15s %08x\n",
			reginfo->name, IXGBE_READ_REG(hw, reginfo->ofs));
598 599 600
		return;
	}

J
Joe Perches 已提交
601 602 603 604 605 606 607
	i = 0;
	while (i < 64) {
		int j;
		char buf[9 * 8 + 1];
		char *p = buf;

		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i, i + 7);
608
		for (j = 0; j < 8; j++)
J
Joe Perches 已提交
609 610
			p += sprintf(p, " %08x", regs[i++]);
		pr_err("%-15s%s\n", rname, buf);
611 612 613 614
	}

}

615 616 617 618 619 620 621 622 623 624 625 626 627
static void ixgbe_print_buffer(struct ixgbe_ring *ring, int n)
{
	struct ixgbe_tx_buffer *tx_buffer;

	tx_buffer = &ring->tx_buffer_info[ring->next_to_clean];
	pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
		n, ring->next_to_use, ring->next_to_clean,
		(u64)dma_unmap_addr(tx_buffer, dma),
		dma_unmap_len(tx_buffer, len),
		tx_buffer->next_to_watch,
		(u64)tx_buffer->time_stamp);
}

628 629 630 631 632 633 634 635 636
/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
637
	struct ixgbe_ring *ring;
638
	struct ixgbe_tx_buffer *tx_buffer;
639 640 641 642 643 644 645 646 647 648 649 650 651
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
652
		pr_info("Device Name     state            "
653 654
			"trans_start\n");
		pr_info("%-15s %016lX %016lX\n",
655 656
			netdev->name,
			netdev->state,
657
			dev_trans_start(netdev));
658 659 660 661
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
662
	pr_info(" Register Name   Value\n");
663 664 665 666 667 668 669
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
670
		return;
671 672

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
673 674 675
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
676
	for (n = 0; n < adapter->num_tx_queues; n++) {
677 678 679 680 681 682 683
		ring = adapter->tx_ring[n];
		ixgbe_print_buffer(ring, n);
	}

	for (n = 0; n < adapter->num_xdp_queues; n++) {
		ring = adapter->xdp_ring[n];
		ixgbe_print_buffer(ring, n);
684 685 686 687 688 689 690 691 692 693
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
694
	 * 82598 Advanced Transmit Descriptor
695 696 697
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
698
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
699 700
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
725 726 727
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
728
		ring = adapter->tx_ring[n];
729
		pr_info("------------------------------------\n");
730
		pr_info("TX QUEUE INDEX = %d\n", ring->queue_index);
731
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
732 733 734 735
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
736

737 738 739
		for (i = 0; ring->desc && (i < ring->count); i++) {
			tx_desc = IXGBE_TX_DESC(ring, i);
			tx_buffer = &ring->tx_buffer_info[i];
740
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
741
			if (dma_unmap_len(tx_buffer, len) > 0) {
J
Joe Perches 已提交
742 743
				const char *ring_desc;

744 745
				if (i == ring->next_to_use &&
				    i == ring->next_to_clean)
J
Joe Perches 已提交
746
					ring_desc = " NTC/U";
747
				else if (i == ring->next_to_use)
J
Joe Perches 已提交
748
					ring_desc = " NTU";
749
				else if (i == ring->next_to_clean)
J
Joe Perches 已提交
750 751 752 753
					ring_desc = " NTC";
				else
					ring_desc = "";
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p%s",
J
Josh Hay 已提交
754 755 756 757
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
758
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
759 760
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
J
Joe Perches 已提交
761 762
					tx_buffer->skb,
					ring_desc);
J
Josh Hay 已提交
763 764 765 766 767 768 769 770 771

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
772 773 774 775 776 777
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
778
	pr_info("Queue [NTU] [NTC]\n");
779 780
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
781 782
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
783 784 785 786
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
787
		return;
788 789 790

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

791 792 793
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
794 795 796 797 798 799 800 801
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
802
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
803 804 805
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
806 807 808
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
809 810 811 812
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
834
	 */
835

836 837
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
838 839 840
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Joe Perches 已提交
841
		pr_info("%s%s%s\n",
J
Josh Hay 已提交
842 843
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
J
Joe Perches 已提交
844 845
			"<-- Adv Rx Read format");
		pr_info("%s%s%s\n",
J
Josh Hay 已提交
846 847
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
J
Joe Perches 已提交
848
			"<-- Adv Rx Write-Back format");
849 850

		for (i = 0; i < rx_ring->count; i++) {
J
Joe Perches 已提交
851 852 853 854 855 856 857 858 859
			const char *ring_desc;

			if (i == rx_ring->next_to_use)
				ring_desc = " NTU";
			else if (i == rx_ring->next_to_clean)
				ring_desc = " NTC";
			else
				ring_desc = "";

860
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
861
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
862
			u0 = (struct my_u0 *)rx_desc;
863
			if (rx_desc->wb.upper.length) {
864
				/* Descriptor Done */
J
Joe Perches 已提交
865 866
				pr_info("RWB[0x%03X]     %016llX %016llX ---------------- %p%s\n",
					i,
867 868
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
J
Joe Perches 已提交
869 870
					rx_buffer_info->skb,
					ring_desc);
871
			} else {
J
Joe Perches 已提交
872 873
				pr_info("R  [0x%03X]     %016llX %016llX %016llX %p%s\n",
					i,
874 875 876
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
J
Joe Perches 已提交
877 878
					rx_buffer_info->skb,
					ring_desc);
879

880 881
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
882 883
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
884 885
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
886
					   ixgbe_rx_bufsz(rx_ring), true);
887 888 889 890 891 892
				}
			}
		}
	}
}

893 894 895 896 897 898 899
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
900
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
901 902 903 904 905 906 907 908 909
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
910
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
911
}
912

913
/**
914 915 916 917 918 919 920 921
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
922
			   u8 queue, u8 msix_vector)
923 924
{
	u32 ivar, index;
925 926 927 928 929 930 931 932 933 934 935 936 937
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
938
	case ixgbe_mac_X540:
939 940
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
941
	case ixgbe_mac_x550em_a:
942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
964 965
}

966
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
967
					  u64 qmask)
968 969 970
{
	u32 mask;

971 972
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
973 974
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
975 976
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
977
	case ixgbe_mac_X540:
978 979
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
980
	case ixgbe_mac_x550em_a:
981 982 983 984
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
985 986 987
		break;
	default:
		break;
988 989 990
	}
}

991
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
992 993 994 995
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
996
	u32 data;
997

998 999 1000
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
1001

1002 1003 1004 1005 1006 1007 1008 1009
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
1010

1011 1012
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
1013
		return;
1014 1015 1016 1017

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
1018 1019 1020 1021

	for (i = 0; i < adapter->num_xdp_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->xdp_ring[i]->state);
1022 1023 1024 1025 1026 1027 1028
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
1029
	u8 tc;
1030 1031 1032 1033 1034 1035 1036 1037
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
1038
		return;
1039
	}
1040 1041 1042

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1043 1044
		u32 pxoffrxc;

1045 1046
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
1047
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
1048
			break;
1049
		default:
1050
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
1051
		}
1052 1053 1054 1055
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1056 1057 1058 1059 1060 1061
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1062
		tc = tx_ring->dcb_tc;
1063 1064
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1065
	}
1066 1067 1068 1069 1070 1071 1072 1073

	for (i = 0; i < adapter->num_xdp_queues; i++) {
		struct ixgbe_ring *xdp_ring = adapter->xdp_ring[i];

		tc = xdp_ring->dcb_tc;
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &xdp_ring->state);
	}
1074 1075
}

1076
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1077
{
1078
	return ring->stats.packets;
1079 1080 1081 1082
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1083
	unsigned int head, tail;
1084

1085 1086
	head = ring->next_to_clean;
	tail = ring->next_to_use;
1087

1088
	return ((head <= tail) ? tail : tail + ring->count) - head;
1089 1090 1091 1092 1093 1094 1095 1096
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1097
	clear_check_for_tx_hang(tx_ring);
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1111
	if (tx_done_old == tx_done && tx_pending)
1112
		/* make sure it is true for two checks in a row */
1113 1114 1115 1116 1117 1118
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1119

1120
	return false;
1121 1122
}

1123 1124 1125 1126 1127 1128 1129 1130 1131
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1132
		set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
1133
		e_warn(drv, "initiating reset due to tx timeout\n");
1134 1135 1136
		ixgbe_service_event_schedule(adapter);
	}
}
1137

1138 1139
/**
 * ixgbe_tx_maxrate - callback to set the maximum per-queue bitrate
1140 1141 1142
 * @netdev: network interface device structure
 * @queue_index: Tx queue to set
 * @maxrate: desired maximum transmit bitrate
1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
 **/
static int ixgbe_tx_maxrate(struct net_device *netdev,
			    int queue_index, u32 maxrate)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bcnrc_val = ixgbe_link_mbps(adapter);

	if (!maxrate)
		return 0;

	/* Calculate the rate factor values to set */
	bcnrc_val <<= IXGBE_RTTBCNRC_RF_INT_SHIFT;
	bcnrc_val /= maxrate;

	/* clear everything but the rate factor */
	bcnrc_val &= IXGBE_RTTBCNRC_RF_INT_MASK |
	IXGBE_RTTBCNRC_RF_DEC_MASK;

	/* enable the rate scheduler */
	bcnrc_val |= IXGBE_RTTBCNRC_RS_ENA;

	IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_index);
	IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);

	return 0;
}

1171 1172
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1173
 * @q_vector: structure containing interrupt and ring information
1174
 * @tx_ring: tx ring to clean
1175
 * @napi_budget: Used to determine if we are in netpoll
1176
 **/
1177
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1178
			       struct ixgbe_ring *tx_ring, int napi_budget)
1179
{
1180
	struct ixgbe_adapter *adapter = q_vector->adapter;
1181 1182
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
S
Shannon Nelson 已提交
1183
	unsigned int total_bytes = 0, total_packets = 0, total_ipsec = 0;
1184
	unsigned int budget = q_vector->tx.work_limit;
1185 1186 1187 1188
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1189

1190
	tx_buffer = &tx_ring->tx_buffer_info[i];
1191
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1192
	i -= tx_ring->count;
1193

1194
	do {
1195 1196 1197 1198 1199 1200
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1201
		/* prevent any other reads prior to eop_desc */
1202
		smp_rmb();
1203

1204 1205 1206
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1207

1208 1209
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1210

1211 1212 1213
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;
S
Shannon Nelson 已提交
1214 1215
		if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_IPSEC)
			total_ipsec++;
1216

1217
		/* free the skb */
1218
		if (ring_is_xdp(tx_ring))
1219
			xdp_return_frame(tx_buffer->xdpf);
1220 1221
		else
			napi_consume_skb(tx_buffer->skb, napi_budget);
1222

1223 1224 1225 1226 1227 1228
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1229
		/* clear tx_buffer data */
1230
		dma_unmap_len_set(tx_buffer, len, 0);
1231

1232 1233
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1234 1235
			tx_buffer++;
			tx_desc++;
1236
			i++;
1237 1238
			if (unlikely(!i)) {
				i -= tx_ring->count;
1239
				tx_buffer = tx_ring->tx_buffer_info;
1240
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1241
			}
1242

1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1265

1266 1267 1268 1269 1270
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1271
	tx_ring->next_to_clean = i;
1272
	u64_stats_update_begin(&tx_ring->syncp);
1273
	tx_ring->stats.bytes += total_bytes;
1274
	tx_ring->stats.packets += total_packets;
1275
	u64_stats_update_end(&tx_ring->syncp);
1276 1277
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
S
Shannon Nelson 已提交
1278
	adapter->tx_ipsec += total_ipsec;
1279

1280 1281 1282
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
1283
		e_err(drv, "Detected Tx Unit Hang %s\n"
1284 1285 1286 1287 1288 1289 1290
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
1291
			ring_is_xdp(tx_ring) ? "(XDP)" : "",
1292 1293 1294
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1295 1296
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1297

1298 1299 1300
		if (!ring_is_xdp(tx_ring))
			netif_stop_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1301 1302 1303 1304 1305

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1306
		/* schedule immediate reset if we believe we hung */
1307
		ixgbe_tx_timeout_reset(adapter);
1308 1309

		/* the adapter is about to reset, no point in enabling stuff */
1310
		return true;
1311
	}
1312

1313 1314 1315
	if (ring_is_xdp(tx_ring))
		return !!budget;

1316 1317 1318
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1319
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1320
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1321
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1322 1323 1324 1325
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1326 1327 1328 1329 1330
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1331
			++tx_ring->tx_stats.restart_queue;
1332
		}
1333
	}
1334

1335
	return !!budget;
1336 1337
}

1338
#ifdef CONFIG_IXGBE_DCA
1339 1340
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1341
				int cpu)
1342
{
1343
	struct ixgbe_hw *hw = &adapter->hw;
1344
	u32 txctrl = 0;
1345
	u16 reg_offset;
1346

1347 1348 1349
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1350 1351
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1352
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1353 1354
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1355
	case ixgbe_mac_X540:
1356 1357
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1358 1359
		break;
	default:
1360 1361
		/* for unknown hardware do not write register */
		return;
1362
	}
1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1374 1375
}

1376 1377
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1378
				int cpu)
1379
{
1380
	struct ixgbe_hw *hw = &adapter->hw;
1381
	u32 rxctrl = 0;
1382 1383
	u8 reg_idx = rx_ring->reg_idx;

1384 1385
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1386 1387 1388

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1389
	case ixgbe_mac_X540:
1390
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1391 1392 1393 1394
		break;
	default:
		break;
	}
1395 1396 1397 1398 1399 1400 1401

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1402
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1403 1404 1405
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1406 1407 1408 1409 1410
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1411
	struct ixgbe_ring *ring;
1412 1413
	int cpu = get_cpu();

1414 1415 1416
	if (q_vector->cpu == cpu)
		goto out_no_update;

1417
	ixgbe_for_each_ring(ring, q_vector->tx)
1418
		ixgbe_update_tx_dca(adapter, ring, cpu);
1419

1420
	ixgbe_for_each_ring(ring, q_vector->rx)
1421
		ixgbe_update_rx_dca(adapter, ring, cpu);
1422 1423 1424

	q_vector->cpu = cpu;
out_no_update:
1425 1426 1427 1428 1429 1430 1431
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1432
	/* always use CB2 mode, difference is masked in the CB driver */
1433 1434 1435 1436 1437 1438
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1439

1440
	for (i = 0; i < adapter->num_q_vectors; i++) {
1441 1442
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1443 1444 1445 1446 1447
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1448
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1449 1450
	unsigned long event = *(unsigned long *)data;

1451
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1452 1453
		return 0;

1454 1455
	switch (event) {
	case DCA_PROVIDER_ADD:
1456 1457 1458
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1459
		if (dca_add_requester(dev) == 0) {
1460
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1461 1462
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1463 1464
			break;
		}
1465
		/* fall through - DCA is disabled. */
1466 1467 1468 1469
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1470 1471
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1472 1473 1474 1475
		}
		break;
	}

1476
	return 0;
1477
}
E
Emil Tantilov 已提交
1478

1479
#endif /* CONFIG_IXGBE_DCA */
1480 1481 1482 1483 1484 1485 1486

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1487 1488
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1489 1490
				 struct sk_buff *skb)
{
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1505 1506
}

1507
#ifdef IXGBE_FCOE
1508 1509
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1510
 * @ring: structure containing ring specific data
1511 1512 1513 1514
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1515
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1516 1517 1518 1519
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1520
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1521 1522 1523 1524 1525
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1526
#endif /* IXGBE_FCOE */
1527 1528
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1529 1530
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1531 1532
 * @skb: skb currently being received and modified
 **/
1533
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1534
				     union ixgbe_adv_rx_desc *rx_desc,
1535
				     struct sk_buff *skb)
1536
{
1537 1538 1539
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	bool encap_pkt = false;

1540
	skb_checksum_none_assert(skb);
1541

1542
	/* Rx csum disabled */
1543
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1544
		return;
1545

1546 1547
	/* check for VXLAN and Geneve packets */
	if (pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) {
1548 1549 1550 1551
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1552
	/* if IP and error */
1553 1554
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1555
		ring->rx_stats.csum_err++;
1556 1557
		return;
	}
1558

1559
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1560 1561
		return;

1562
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1563 1564 1565 1566
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1567 1568
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1569 1570
			return;

1571
		ring->rx_stats.csum_err++;
1572 1573 1574
		return;
	}

1575
	/* It must be a TCP or UDP packet with a valid checksum */
1576
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1577 1578 1579 1580 1581
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
1582
			skb->ip_summed = CHECKSUM_NONE;
1583 1584 1585 1586 1587
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1588 1589
}

1590 1591 1592 1593 1594
static inline unsigned int ixgbe_rx_offset(struct ixgbe_ring *rx_ring)
{
	return ring_uses_build_skb(rx_ring) ? IXGBE_SKB_PAD : 0;
}

1595 1596 1597 1598
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1599
	dma_addr_t dma;
1600

1601
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1602
	if (likely(page))
1603 1604
		return true;

1605
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1606 1607 1608 1609
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1610 1611
	}

1612
	/* map page for use */
1613 1614 1615 1616
	dma = dma_map_page_attrs(rx_ring->dev, page, 0,
				 ixgbe_rx_pg_size(rx_ring),
				 DMA_FROM_DEVICE,
				 IXGBE_RX_DMA_ATTR);
1617 1618 1619 1620 1621 1622

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1623
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1624 1625 1626 1627 1628

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1629
	bi->dma = dma;
A
Alexander Duyck 已提交
1630
	bi->page = page;
1631
	bi->page_offset = ixgbe_rx_offset(rx_ring);
1632 1633
	page_ref_add(page, USHRT_MAX - 1);
	bi->pagecnt_bias = USHRT_MAX;
1634
	rx_ring->rx_stats.alloc_rx_page++;
1635

1636 1637 1638
	return true;
}

1639
/**
1640
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1641 1642
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1643
 **/
1644
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1645 1646
{
	union ixgbe_adv_rx_desc *rx_desc;
1647
	struct ixgbe_rx_buffer *bi;
1648
	u16 i = rx_ring->next_to_use;
1649
	u16 bufsz;
1650

1651 1652
	/* nothing to do */
	if (!cleaned_count)
1653 1654
		return;

1655
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1656 1657
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1658

1659 1660
	bufsz = ixgbe_rx_bufsz(rx_ring);

1661 1662
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1663
			break;
1664

1665 1666
		/* sync the buffer for use by the device */
		dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1667
						 bi->page_offset, bufsz,
1668 1669
						 DMA_FROM_DEVICE);

1670 1671 1672 1673 1674
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1675

1676 1677
		rx_desc++;
		bi++;
1678
		i++;
1679
		if (unlikely(!i)) {
1680
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1681 1682 1683 1684
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

1685 1686
		/* clear the length for the next_to_use descriptor */
		rx_desc->wb.upper.length = 0;
1687 1688 1689

		cleaned_count--;
	} while (cleaned_count);
1690

1691 1692
	i += rx_ring->count;

1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1707 1708
}

1709 1710 1711
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1712
	u16 hdr_len = skb_headlen(skb);
1713 1714 1715 1716

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1717
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1736 1737 1738 1739 1740
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1741
 *
1742 1743 1744
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1745
 **/
1746 1747 1748
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1749
{
1750
	struct net_device *dev = rx_ring->netdev;
1751
	u32 flags = rx_ring->q_vector->adapter->flags;
1752

1753 1754 1755
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1756

1757 1758
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1759 1760
	if (unlikely(flags & IXGBE_FLAG_RX_HWTSTAMP_ENABLED))
		ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1761

1762
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1763
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1764
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1765
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1766 1767
	}

1768 1769 1770
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_SECP))
		ixgbe_ipsec_rx(rx_ring, rx_desc, skb);

1771
	skb->protocol = eth_type_trans(skb, dev);
1772 1773 1774 1775 1776 1777 1778 1779

	/* record Rx queue, or update MACVLAN statistics */
	if (netif_is_ixgbe(dev))
		skb_record_rx_queue(skb, rx_ring->queue_index);
	else
		macvlan_count_rx(netdev_priv(dev), skb->len + ETH_HLEN, true,
				 (skb->pkt_type == PACKET_BROADCAST) ||
				 (skb->pkt_type == PACKET_MULTICAST));
A
Alexander Duyck 已提交
1780 1781
}

1782 1783
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1784
{
1785
	napi_gro_receive(&q_vector->napi, skb);
1786
}
1787

1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1811 1812 1813 1814 1815 1816 1817 1818 1819 1820
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1821

1822 1823 1824 1825 1826
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1827 1828
	}

1829 1830 1831 1832
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1833 1834 1835 1836 1837 1838 1839
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1870
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
1897 1898 1899 1900
		dma_unmap_page_attrs(rx_ring->dev, IXGBE_CB(skb)->dma,
				     ixgbe_rx_pg_size(rx_ring),
				     DMA_FROM_DEVICE,
				     IXGBE_RX_DMA_ATTR);
1901 1902 1903 1904 1905 1906 1907 1908
	} else if (ring_uses_build_skb(rx_ring)) {
		unsigned long offset = (unsigned long)(skb->data) & ~PAGE_MASK;

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      offset,
					      skb_headlen(skb),
					      DMA_FROM_DEVICE);
1909 1910 1911 1912 1913 1914
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
1915
					      skb_frag_size(frag),
1916 1917 1918 1919
					      DMA_FROM_DEVICE);
	}
}

1920 1921 1922 1923 1924 1925
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
1926 1927 1928 1929
 * Check if the skb is valid in the XDP case it will be an error pointer.
 * Return true in this case to abort processing and advance to next
 * descriptor.
 *
1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

1948 1949 1950 1951
	/* XDP packets use error pointer so abort at this point */
	if (IS_ERR(skb))
		return true;

1952 1953 1954 1955 1956 1957 1958
	/* Verify netdev is present, and that packet does not have any
	 * errors that would be unacceptable to the netdev.
	 */
	if (!netdev ||
	    (unlikely(ixgbe_test_staterr(rx_desc,
					 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	     !(netdev->features & NETIF_F_RXALL)))) {
1959 1960 1961 1962
		dev_kfree_skb_any(skb);
		return true;
	}

1963
	/* place header in linear portion of buffer */
1964
	if (!skb_headlen(skb))
1965
		ixgbe_pull_tail(rx_ring, skb);
1966

1967 1968 1969 1970 1971 1972
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1973 1974 1975
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1976 1977 1978 1979 1980 1981 1982 1983 1984

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1985
 * Synchronizes page for reuse by the adapter
1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

1999 2000 2001 2002 2003 2004 2005 2006
	/* Transfer page from old buffer to new buffer.
	 * Move each member individually to avoid possible store
	 * forwarding stalls and unnecessary copy of skb.
	 */
	new_buff->dma		= old_buff->dma;
	new_buff->page		= old_buff->page;
	new_buff->page_offset	= old_buff->page_offset;
	new_buff->pagecnt_bias	= old_buff->pagecnt_bias;
2007 2008
}

A
Alexander Duyck 已提交
2009 2010
static inline bool ixgbe_page_is_reserved(struct page *page)
{
2011
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
2012 2013
}

2014
static bool ixgbe_can_reuse_rx_page(struct ixgbe_rx_buffer *rx_buffer)
2015
{
2016 2017
	unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
	struct page *page = rx_buffer->page;
2018

2019 2020 2021 2022 2023 2024
	/* avoid re-using remote pages */
	if (unlikely(ixgbe_page_is_reserved(page)))
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
2025
	if (unlikely((page_ref_count(page) - pagecnt_bias) > 1))
2026 2027
		return false;
#else
2028 2029 2030 2031 2032 2033 2034 2035
	/* The last offset is a bit aggressive in that we assume the
	 * worst case of FCoE being enabled and using a 3K buffer.
	 * However this should have minimal impact as the 1K extra is
	 * still less than one buffer in size.
	 */
#define IXGBE_LAST_OFFSET \
	(SKB_WITH_OVERHEAD(PAGE_SIZE) - IXGBE_RXBUFFER_3K)
	if (rx_buffer->page_offset > IXGBE_LAST_OFFSET)
2036 2037 2038
		return false;
#endif

2039 2040 2041
	/* If we have drained the page fragment pool we need to update
	 * the pagecnt_bias and page count so that we fully restock the
	 * number of references the driver holds.
2042
	 */
2043 2044
	if (unlikely(pagecnt_bias == 1)) {
		page_ref_add(page, USHRT_MAX - 1);
2045 2046
		rx_buffer->pagecnt_bias = USHRT_MAX;
	}
2047 2048 2049 2050

	return true;
}

2051 2052 2053 2054 2055
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @skb: sk_buff to place the data into
2056
 * @size: size of data in rx_buffer
2057
 *
2058 2059 2060 2061 2062 2063 2064
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
2065
 **/
2066
static void ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
2067
			      struct ixgbe_rx_buffer *rx_buffer,
2068 2069
			      struct sk_buff *skb,
			      unsigned int size)
2070
{
2071
#if (PAGE_SIZE < 8192)
2072
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
2073
#else
2074 2075 2076
	unsigned int truesize = ring_uses_build_skb(rx_ring) ?
				SKB_DATA_ALIGN(IXGBE_SKB_PAD + size) :
				SKB_DATA_ALIGN(size);
2077
#endif
2078
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
2079
			rx_buffer->page_offset, size, truesize);
2080 2081 2082 2083 2084
#if (PAGE_SIZE < 8192)
	rx_buffer->page_offset ^= truesize;
#else
	rx_buffer->page_offset += truesize;
#endif
2085 2086
}

2087 2088 2089 2090
static struct ixgbe_rx_buffer *ixgbe_get_rx_buffer(struct ixgbe_ring *rx_ring,
						   union ixgbe_adv_rx_desc *rx_desc,
						   struct sk_buff **skb,
						   const unsigned int size)
2091 2092 2093 2094
{
	struct ixgbe_rx_buffer *rx_buffer;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
2095 2096
	prefetchw(rx_buffer->page);
	*skb = rx_buffer->skb;
2097

2098 2099 2100 2101 2102 2103 2104
	/* Delay unmapping of the first packet. It carries the header
	 * information, HW may still access the header after the writeback.
	 * Only unmap it when EOP is reached
	 */
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)) {
		if (!*skb)
			goto skip_sync;
2105
	} else {
2106 2107 2108
		if (*skb)
			ixgbe_dma_sync_frag(rx_ring, *skb);
	}
2109

2110 2111 2112 2113 2114 2115 2116 2117
	/* we are reusing so sync this buffer for CPU use */
	dma_sync_single_range_for_cpu(rx_ring->dev,
				      rx_buffer->dma,
				      rx_buffer->page_offset,
				      size,
				      DMA_FROM_DEVICE);
skip_sync:
	rx_buffer->pagecnt_bias--;
A
Alexander Duyck 已提交
2118

2119 2120
	return rx_buffer;
}
2121

2122 2123 2124 2125 2126
static void ixgbe_put_rx_buffer(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *rx_buffer,
				struct sk_buff *skb)
{
	if (ixgbe_can_reuse_rx_page(rx_buffer)) {
2127 2128 2129
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else {
2130
		if (!IS_ERR(skb) && IXGBE_CB(skb)->dma == rx_buffer->dma) {
2131 2132 2133 2134 2135 2136 2137 2138 2139
			/* the page has been released from the ring */
			IXGBE_CB(skb)->page_released = true;
		} else {
			/* we are not reusing the buffer so unmap it */
			dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
					     ixgbe_rx_pg_size(rx_ring),
					     DMA_FROM_DEVICE,
					     IXGBE_RX_DMA_ATTR);
		}
2140
		__page_frag_cache_drain(rx_buffer->page,
2141
					rx_buffer->pagecnt_bias);
2142 2143
	}

2144
	/* clear contents of rx_buffer */
2145
	rx_buffer->page = NULL;
2146 2147 2148 2149 2150
	rx_buffer->skb = NULL;
}

static struct sk_buff *ixgbe_construct_skb(struct ixgbe_ring *rx_ring,
					   struct ixgbe_rx_buffer *rx_buffer,
2151 2152
					   struct xdp_buff *xdp,
					   union ixgbe_adv_rx_desc *rx_desc)
2153
{
2154
	unsigned int size = xdp->data_end - xdp->data;
2155 2156 2157
#if (PAGE_SIZE < 8192)
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
#else
2158 2159
	unsigned int truesize = SKB_DATA_ALIGN(xdp->data_end -
					       xdp->data_hard_start);
2160 2161 2162 2163
#endif
	struct sk_buff *skb;

	/* prefetch first cache line of first page */
2164
	prefetch(xdp->data);
2165
#if L1_CACHE_BYTES < 128
2166
	prefetch(xdp->data + L1_CACHE_BYTES);
2167
#endif
2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182
	/* Note, we get here by enabling legacy-rx via:
	 *
	 *    ethtool --set-priv-flags <dev> legacy-rx on
	 *
	 * In this mode, we currently get 0 extra XDP headroom as
	 * opposed to having legacy-rx off, where we process XDP
	 * packets going to stack via ixgbe_build_skb(). The latter
	 * provides us currently with 192 bytes of headroom.
	 *
	 * For ixgbe_construct_skb() mode it means that the
	 * xdp->data_meta will always point to xdp->data, since
	 * the helper cannot expand the head. Should this ever
	 * change in future for legacy-rx mode on, then lets also
	 * add xdp->data_meta handling here.
	 */
2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193

	/* allocate a skb to store the frags */
	skb = napi_alloc_skb(&rx_ring->q_vector->napi, IXGBE_RX_HDR_SIZE);
	if (unlikely(!skb))
		return NULL;

	if (size > IXGBE_RX_HDR_SIZE) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			IXGBE_CB(skb)->dma = rx_buffer->dma;

		skb_add_rx_frag(skb, 0, rx_buffer->page,
2194
				xdp->data - page_address(rx_buffer->page),
2195 2196 2197 2198 2199 2200 2201
				size, truesize);
#if (PAGE_SIZE < 8192)
		rx_buffer->page_offset ^= truesize;
#else
		rx_buffer->page_offset += truesize;
#endif
	} else {
2202 2203
		memcpy(__skb_put(skb, size),
		       xdp->data, ALIGN(size, sizeof(long)));
2204 2205
		rx_buffer->pagecnt_bias++;
	}
2206 2207

	return skb;
2208 2209
}

2210 2211
static struct sk_buff *ixgbe_build_skb(struct ixgbe_ring *rx_ring,
				       struct ixgbe_rx_buffer *rx_buffer,
2212 2213
				       struct xdp_buff *xdp,
				       union ixgbe_adv_rx_desc *rx_desc)
2214
{
2215
	unsigned int metasize = xdp->data - xdp->data_meta;
2216 2217 2218 2219
#if (PAGE_SIZE < 8192)
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
#else
	unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
2220 2221
				SKB_DATA_ALIGN(xdp->data_end -
					       xdp->data_hard_start);
2222 2223 2224
#endif
	struct sk_buff *skb;

2225 2226 2227 2228 2229 2230
	/* Prefetch first cache line of first page. If xdp->data_meta
	 * is unused, this points extactly as xdp->data, otherwise we
	 * likely have a consumer accessing first few bytes of meta
	 * data, and then actual data.
	 */
	prefetch(xdp->data_meta);
2231
#if L1_CACHE_BYTES < 128
2232
	prefetch(xdp->data_meta + L1_CACHE_BYTES);
2233 2234
#endif

2235 2236
	/* build an skb to around the page buffer */
	skb = build_skb(xdp->data_hard_start, truesize);
2237 2238 2239 2240
	if (unlikely(!skb))
		return NULL;

	/* update pointers within the skb to store the data */
2241 2242
	skb_reserve(skb, xdp->data - xdp->data_hard_start);
	__skb_put(skb, xdp->data_end - xdp->data);
2243 2244
	if (metasize)
		skb_metadata_set(skb, metasize);
2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259

	/* record DMA address if this is the start of a chain of buffers */
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
		IXGBE_CB(skb)->dma = rx_buffer->dma;

	/* update buffer offset */
#if (PAGE_SIZE < 8192)
	rx_buffer->page_offset ^= truesize;
#else
	rx_buffer->page_offset += truesize;
#endif

	return skb;
}

2260 2261
#define IXGBE_XDP_PASS 0
#define IXGBE_XDP_CONSUMED 1
2262
#define IXGBE_XDP_TX 2
2263

2264
static int ixgbe_xmit_xdp_ring(struct ixgbe_adapter *adapter,
2265
			       struct xdp_frame *xdpf);
2266 2267 2268

static struct sk_buff *ixgbe_run_xdp(struct ixgbe_adapter *adapter,
				     struct ixgbe_ring *rx_ring,
2269 2270
				     struct xdp_buff *xdp)
{
2271
	int err, result = IXGBE_XDP_PASS;
2272
	struct bpf_prog *xdp_prog;
2273
	struct xdp_frame *xdpf;
2274 2275 2276 2277 2278 2279 2280 2281
	u32 act;

	rcu_read_lock();
	xdp_prog = READ_ONCE(rx_ring->xdp_prog);

	if (!xdp_prog)
		goto xdp_out;

2282 2283
	prefetchw(xdp->data_hard_start); /* xdp_frame write */

2284 2285 2286 2287
	act = bpf_prog_run_xdp(xdp_prog, xdp);
	switch (act) {
	case XDP_PASS:
		break;
2288
	case XDP_TX:
2289 2290 2291 2292 2293 2294
		xdpf = convert_to_xdp_frame(xdp);
		if (unlikely(!xdpf)) {
			result = IXGBE_XDP_CONSUMED;
			break;
		}
		result = ixgbe_xmit_xdp_ring(adapter, xdpf);
2295
		break;
2296
	case XDP_REDIRECT:
2297
		err = xdp_do_redirect(adapter->netdev, xdp, xdp_prog);
2298 2299 2300 2301 2302
		if (!err)
			result = IXGBE_XDP_TX;
		else
			result = IXGBE_XDP_CONSUMED;
		break;
2303 2304
	default:
		bpf_warn_invalid_xdp_action(act);
2305
		/* fallthrough */
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
	case XDP_ABORTED:
		trace_xdp_exception(rx_ring->netdev, xdp_prog, act);
		/* fallthrough -- handle aborts by dropping packet */
	case XDP_DROP:
		result = IXGBE_XDP_CONSUMED;
		break;
	}
xdp_out:
	rcu_read_unlock();
	return ERR_PTR(-result);
}

2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
static void ixgbe_rx_buffer_flip(struct ixgbe_ring *rx_ring,
				 struct ixgbe_rx_buffer *rx_buffer,
				 unsigned int size)
{
#if (PAGE_SIZE < 8192)
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;

	rx_buffer->page_offset ^= truesize;
#else
	unsigned int truesize = ring_uses_build_skb(rx_ring) ?
				SKB_DATA_ALIGN(IXGBE_SKB_PAD + size) :
				SKB_DATA_ALIGN(size);

	rx_buffer->page_offset += truesize;
#endif
}

2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345
/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2346
 * Returns amount of work completed
2347
 **/
2348
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2349
			       struct ixgbe_ring *rx_ring,
2350
			       const int budget)
2351
{
2352
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
2353
	struct ixgbe_adapter *adapter = q_vector->adapter;
2354
#ifdef IXGBE_FCOE
2355 2356
	int ddp_bytes;
	unsigned int mss = 0;
2357
#endif /* IXGBE_FCOE */
2358
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2359
	bool xdp_xmit = false;
2360 2361 2362
	struct xdp_buff xdp;

	xdp.rxq = &rx_ring->xdp_rxq;
2363

2364
	while (likely(total_rx_packets < budget)) {
2365
		union ixgbe_adv_rx_desc *rx_desc;
2366
		struct ixgbe_rx_buffer *rx_buffer;
2367
		struct sk_buff *skb;
2368
		unsigned int size;
2369 2370 2371 2372 2373 2374 2375

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2376
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2377 2378
		size = le16_to_cpu(rx_desc->wb.upper.length);
		if (!size)
2379
			break;
2380

2381
		/* This memory barrier is needed to keep us from reading
2382
		 * any other fields out of the rx_desc until we know the
2383
		 * descriptor has been written back
2384
		 */
2385
		dma_rmb();
2386

2387 2388
		rx_buffer = ixgbe_get_rx_buffer(rx_ring, rx_desc, &skb, size);

2389
		/* retrieve a buffer from the ring */
2390 2391 2392
		if (!skb) {
			xdp.data = page_address(rx_buffer->page) +
				   rx_buffer->page_offset;
2393
			xdp.data_meta = xdp.data;
2394 2395 2396 2397
			xdp.data_hard_start = xdp.data -
					      ixgbe_rx_offset(rx_ring);
			xdp.data_end = xdp.data + size;

2398
			skb = ixgbe_run_xdp(adapter, rx_ring, &xdp);
2399 2400 2401
		}

		if (IS_ERR(skb)) {
2402 2403
			if (PTR_ERR(skb) == -IXGBE_XDP_TX) {
				xdp_xmit = true;
2404
				ixgbe_rx_buffer_flip(rx_ring, rx_buffer, size);
2405
			} else {
2406
				rx_buffer->pagecnt_bias++;
2407
			}
2408 2409 2410
			total_rx_packets++;
			total_rx_bytes += size;
		} else if (skb) {
2411
			ixgbe_add_rx_frag(rx_ring, rx_buffer, skb, size);
2412
		} else if (ring_uses_build_skb(rx_ring)) {
2413
			skb = ixgbe_build_skb(rx_ring, rx_buffer,
2414 2415
					      &xdp, rx_desc);
		} else {
2416
			skb = ixgbe_construct_skb(rx_ring, rx_buffer,
2417 2418
						  &xdp, rx_desc);
		}
2419

2420
		/* exit if we failed to retrieve a buffer */
2421 2422 2423
		if (!skb) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			rx_buffer->pagecnt_bias++;
2424
			break;
2425
		}
2426

2427
		ixgbe_put_rx_buffer(rx_ring, rx_buffer, skb);
2428
		cleaned_count++;
A
Alexander Duyck 已提交
2429

2430 2431 2432
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2433

2434 2435 2436
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2437

2438 2439 2440
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2441 2442 2443
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2444 2445
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2446
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2447
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2462 2463
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2464
				continue;
2465
			}
2466
		}
2467

2468
#endif /* IXGBE_FCOE */
2469
		ixgbe_rx_skb(q_vector, skb);
2470

2471
		/* update budget accounting */
2472
		total_rx_packets++;
2473
	}
2474

2475 2476 2477 2478 2479 2480 2481 2482
	if (xdp_xmit) {
		struct ixgbe_ring *ring = adapter->xdp_ring[smp_processor_id()];

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.
		 */
		wmb();
		writel(ring->next_to_use, ring->tail);
2483 2484

		xdp_do_flush_map();
2485 2486
	}

2487 2488 2489 2490
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2491 2492
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2493

2494
	return total_rx_packets;
2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2506
	struct ixgbe_q_vector *q_vector;
2507
	int v_idx;
2508
	u32 mask;
2509

2510 2511
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
J
Jacob Keller 已提交
2512
		u32 eitrsel = BIT(adapter->num_vfs - 32) - 1;
2513 2514 2515
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2516 2517
	/*
	 * Populate the IVAR table and set the ITR values to the
2518 2519
	 * corresponding register.
	 */
2520
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2521
		struct ixgbe_ring *ring;
2522
		q_vector = adapter->q_vector[v_idx];
2523

2524
		ixgbe_for_each_ring(ring, q_vector->rx)
2525 2526
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2527
		ixgbe_for_each_ring(ring, q_vector->tx)
2528 2529
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2530
		ixgbe_write_eitr(q_vector);
2531 2532
	}

2533 2534
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2535
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2536
			       v_idx);
2537 2538
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2539
	case ixgbe_mac_X540:
2540 2541
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2542
	case ixgbe_mac_x550em_a:
2543
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2544 2545 2546 2547
		break;
	default:
		break;
	}
2548 2549
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2550
	/* set up to autoclear timer, and the vectors */
2551
	mask = IXGBE_EIMS_ENABLE_MASK;
2552 2553 2554 2555
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2556
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2557 2558
}

2559 2560
/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2561 2562
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2563 2564 2565 2566 2567 2568 2569 2570 2571
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 **/
2572 2573
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2574
{
2575 2576 2577 2578
	unsigned int itr = IXGBE_ITR_ADAPTIVE_MIN_USECS |
			   IXGBE_ITR_ADAPTIVE_LATENCY;
	unsigned int avg_wire_size, packets, bytes;
	unsigned long next_update = jiffies;
2579

2580 2581 2582 2583
	/* If we don't have any rings just leave ourselves set for maximum
	 * possible latency so we take ourselves out of the equation.
	 */
	if (!ring_container->ring)
2584
		return;
2585

2586 2587 2588 2589
	/* If we didn't update within up to 1 - 2 jiffies we can assume
	 * that either packets are coming in so slow there hasn't been
	 * any work, or that there is so much work that NAPI is dealing
	 * with interrupt moderation and we don't need to do anything.
2590
	 */
2591 2592
	if (time_after(next_update, ring_container->next_update))
		goto clear_counts;
2593

2594
	packets = ring_container->total_packets;
2595

2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723
	/* We have no packets to actually measure against. This means
	 * either one of the other queues on this vector is active or
	 * we are a Tx queue doing TSO with too high of an interrupt rate.
	 *
	 * When this occurs just tick up our delay by the minimum value
	 * and hope that this extra delay will prevent us from being called
	 * without any work on our queue.
	 */
	if (!packets) {
		itr = (q_vector->itr >> 2) + IXGBE_ITR_ADAPTIVE_MIN_INC;
		if (itr > IXGBE_ITR_ADAPTIVE_MAX_USECS)
			itr = IXGBE_ITR_ADAPTIVE_MAX_USECS;
		itr += ring_container->itr & IXGBE_ITR_ADAPTIVE_LATENCY;
		goto clear_counts;
	}

	bytes = ring_container->total_bytes;

	/* If packets are less than 4 or bytes are less than 9000 assume
	 * insufficient data to use bulk rate limiting approach. We are
	 * likely latency driven.
	 */
	if (packets < 4 && bytes < 9000) {
		itr = IXGBE_ITR_ADAPTIVE_LATENCY;
		goto adjust_by_size;
	}

	/* Between 4 and 48 we can assume that our current interrupt delay
	 * is only slightly too low. As such we should increase it by a small
	 * fixed amount.
	 */
	if (packets < 48) {
		itr = (q_vector->itr >> 2) + IXGBE_ITR_ADAPTIVE_MIN_INC;
		if (itr > IXGBE_ITR_ADAPTIVE_MAX_USECS)
			itr = IXGBE_ITR_ADAPTIVE_MAX_USECS;
		goto clear_counts;
	}

	/* Between 48 and 96 is our "goldilocks" zone where we are working
	 * out "just right". Just report that our current ITR is good for us.
	 */
	if (packets < 96) {
		itr = q_vector->itr >> 2;
		goto clear_counts;
	}

	/* If packet count is 96 or greater we are likely looking at a slight
	 * overrun of the delay we want. Try halving our delay to see if that
	 * will cut the number of packets in half per interrupt.
	 */
	if (packets < 256) {
		itr = q_vector->itr >> 3;
		if (itr < IXGBE_ITR_ADAPTIVE_MIN_USECS)
			itr = IXGBE_ITR_ADAPTIVE_MIN_USECS;
		goto clear_counts;
	}

	/* The paths below assume we are dealing with a bulk ITR since number
	 * of packets is 256 or greater. We are just going to have to compute
	 * a value and try to bring the count under control, though for smaller
	 * packet sizes there isn't much we can do as NAPI polling will likely
	 * be kicking in sooner rather than later.
	 */
	itr = IXGBE_ITR_ADAPTIVE_BULK;

adjust_by_size:
	/* If packet counts are 256 or greater we can assume we have a gross
	 * overestimation of what the rate should be. Instead of trying to fine
	 * tune it just use the formula below to try and dial in an exact value
	 * give the current packet size of the frame.
	 */
	avg_wire_size = bytes / packets;

	/* The following is a crude approximation of:
	 *  wmem_default / (size + overhead) = desired_pkts_per_int
	 *  rate / bits_per_byte / (size + ethernet overhead) = pkt_rate
	 *  (desired_pkt_rate / pkt_rate) * usecs_per_sec = ITR value
	 *
	 * Assuming wmem_default is 212992 and overhead is 640 bytes per
	 * packet, (256 skb, 64 headroom, 320 shared info), we can reduce the
	 * formula down to
	 *
	 *  (170 * (size + 24)) / (size + 640) = ITR
	 *
	 * We first do some math on the packet size and then finally bitshift
	 * by 8 after rounding up. We also have to account for PCIe link speed
	 * difference as ITR scales based on this.
	 */
	if (avg_wire_size <= 60) {
		/* Start at 50k ints/sec */
		avg_wire_size = 5120;
	} else if (avg_wire_size <= 316) {
		/* 50K ints/sec to 16K ints/sec */
		avg_wire_size *= 40;
		avg_wire_size += 2720;
	} else if (avg_wire_size <= 1084) {
		/* 16K ints/sec to 9.2K ints/sec */
		avg_wire_size *= 15;
		avg_wire_size += 11452;
	} else if (avg_wire_size <= 1980) {
		/* 9.2K ints/sec to 8K ints/sec */
		avg_wire_size *= 5;
		avg_wire_size += 22420;
	} else {
		/* plateau at a limit of 8K ints/sec */
		avg_wire_size = 32256;
	}

	/* If we are in low latency mode half our delay which doubles the rate
	 * to somewhere between 100K to 16K ints/sec
	 */
	if (itr & IXGBE_ITR_ADAPTIVE_LATENCY)
		avg_wire_size >>= 1;

	/* Resultant value is 256 times larger than it needs to be. This
	 * gives us room to adjust the value as needed to either increase
	 * or decrease the value based on link speeds of 10G, 2.5G, 1G, etc.
	 *
	 * Use addition as we have already recorded the new latency flag
	 * for the ITR value.
	 */
	switch (q_vector->adapter->link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
	case IXGBE_LINK_SPEED_100_FULL:
	default:
		itr += DIV_ROUND_UP(avg_wire_size,
				    IXGBE_ITR_ADAPTIVE_MIN_INC * 256) *
		       IXGBE_ITR_ADAPTIVE_MIN_INC;
2724
		break;
2725 2726 2727 2728 2729 2730
	case IXGBE_LINK_SPEED_2_5GB_FULL:
	case IXGBE_LINK_SPEED_1GB_FULL:
	case IXGBE_LINK_SPEED_10_FULL:
		itr += DIV_ROUND_UP(avg_wire_size,
				    IXGBE_ITR_ADAPTIVE_MIN_INC * 64) *
		       IXGBE_ITR_ADAPTIVE_MIN_INC;
2731 2732 2733
		break;
	}

2734 2735 2736 2737 2738 2739 2740
clear_counts:
	/* write back value */
	ring_container->itr = itr;

	/* next update should occur within next jiffy */
	ring_container->next_update = next_update + 1;

2741 2742
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;
2743 2744
}

2745 2746
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2747
 * @q_vector: structure containing interrupt and ring information
2748 2749 2750 2751 2752
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2753
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2754
{
2755
	struct ixgbe_adapter *adapter = q_vector->adapter;
2756
	struct ixgbe_hw *hw = &adapter->hw;
2757
	int v_idx = q_vector->v_idx;
2758
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2759

2760 2761
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2762 2763
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2764 2765
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2766
	case ixgbe_mac_X540:
2767 2768
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2769
	case ixgbe_mac_x550em_a:
2770 2771 2772 2773 2774
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2775 2776 2777
		break;
	default:
		break;
2778 2779 2780 2781
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2782
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2783
{
2784
	u32 new_itr;
2785

2786 2787
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2788

2789 2790
	/* use the smallest value of new ITR delay calculations */
	new_itr = min(q_vector->rx.itr, q_vector->tx.itr);
2791

2792 2793 2794
	/* Clear latency flag if set, shift into correct position */
	new_itr &= ~IXGBE_ITR_ADAPTIVE_LATENCY;
	new_itr <<= 2;
2795

2796
	if (new_itr != q_vector->itr) {
2797
		/* save the algorithm value here */
2798
		q_vector->itr = new_itr;
2799 2800

		ixgbe_write_eitr(q_vector);
2801 2802 2803
	}
}

2804
/**
2805
 * ixgbe_check_overtemp_subtask - check for over temperature
2806
 * @adapter: pointer to adapter
2807
 **/
2808
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2809 2810 2811
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;
2812
	s32 rc;
2813

2814
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2815 2816
		return;

2817
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2818 2819 2820 2821
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2822
	switch (hw->device_id) {
2823 2824 2825 2826 2827 2828 2829 2830
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2831
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2832 2833 2834 2835
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2836
			u32 speed;
2837
			bool link_up = false;
2838

J
Josh Hay 已提交
2839
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2840

2841 2842 2843 2844 2845 2846 2847 2848 2849
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2850 2851 2852 2853 2854 2855
	case IXGBE_DEV_ID_X550EM_A_1G_T:
	case IXGBE_DEV_ID_X550EM_A_1G_T_L:
		rc = hw->phy.ops.check_overtemp(hw);
		if (rc != IXGBE_ERR_OVERTEMP)
			return;
		break;
2856
	default:
2857 2858
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2859
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2860
			return;
2861
		break;
2862
	}
2863
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2864 2865

	adapter->interrupt_event = 0;
2866 2867
}

2868 2869 2870 2871 2872
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2873
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2874
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2875
		/* write to clear the interrupt */
2876
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2877 2878
	}
}
2879

2880 2881
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2882 2883
	struct ixgbe_hw *hw = &adapter->hw;

2884 2885 2886 2887 2888 2889 2890 2891 2892
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2893 2894
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2895 2896 2897 2898 2899 2900 2901
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913
	case ixgbe_mac_x550em_a:
		if (eicr & IXGBE_EICR_GPI_SDP0_X550EM_a) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
					IXGBE_EICR_GPI_SDP0_X550EM_a);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X550EM_a);
		}
		return;
	case ixgbe_mac_X550:
2914 2915 2916 2917 2918 2919 2920 2921
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2922
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2923 2924
}

2925 2926 2927 2928 2929 2930 2931 2932 2933
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
2934
	case ixgbe_mac_x550em_a:
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2947 2948 2949
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2950
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2951

2952 2953 2954 2955 2956 2957 2958 2959
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2960
		/* Clear the interrupt */
2961
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2962 2963
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2964
			adapter->sfp_poll_time = 0;
2965 2966
			ixgbe_service_event_schedule(adapter);
		}
2967 2968
	}

2969 2970
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2971
		/* Clear the interrupt */
2972
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2973 2974 2975 2976
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2977 2978 2979
	}
}

2980 2981 2982 2983 2984 2985 2986 2987 2988
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2989
		IXGBE_WRITE_FLUSH(hw);
2990
		ixgbe_service_event_schedule(adapter);
2991 2992 2993
	}
}

2994 2995 2996 2997
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2998
	struct ixgbe_hw *hw = &adapter->hw;
2999

3000 3001
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3002
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
3003 3004 3005
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3006
	case ixgbe_mac_X540:
3007 3008
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3009
	case ixgbe_mac_x550em_a:
3010
		mask = (qmask & 0xFFFFFFFF);
3011 3012
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
3013
		mask = (qmask >> 32);
3014 3015 3016 3017 3018
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
3019 3020 3021 3022 3023
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
3024
					    u64 qmask)
3025 3026
{
	u32 mask;
3027
	struct ixgbe_hw *hw = &adapter->hw;
3028

3029 3030
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3031
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
3032 3033 3034
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3035
	case ixgbe_mac_X540:
3036 3037
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3038
	case ixgbe_mac_x550em_a:
3039
		mask = (qmask & 0xFFFFFFFF);
3040 3041
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
3042
		mask = (qmask >> 32);
3043 3044 3045 3046 3047
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
3048 3049 3050 3051
	}
	/* skip the flush */
}

3052
/**
3053 3054
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
3055 3056
 * @queues: enable irqs for queues
 * @flush: flush register write
3057
 **/
3058 3059
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
3060
{
3061
	struct ixgbe_hw *hw = &adapter->hw;
3062
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
3063

3064 3065 3066
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
3067

3068
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
3069 3070
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
3071
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
3072 3073
			break;
		case ixgbe_mac_X540:
3074 3075
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
3076
		case ixgbe_mac_x550em_a:
3077 3078 3079 3080 3081
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
3082
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3083
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
3084 3085
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
3086 3087
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
3088
		/* fall through */
3089
	case ixgbe_mac_X540:
3090 3091
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3092 3093
	case ixgbe_mac_x550em_a:
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP ||
3094
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP ||
3095
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP_N)
3096
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
3097 3098
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
3099
		mask |= IXGBE_EIMS_ECC;
3100 3101 3102 3103
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
3104
	}
J
Jacob Keller 已提交
3105

3106 3107 3108
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
3109

3110 3111 3112 3113 3114
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
3115 3116
}

3117
static irqreturn_t ixgbe_msix_other(int irq, void *data)
3118
{
3119
	struct ixgbe_adapter *adapter = data;
3120
	struct ixgbe_hw *hw = &adapter->hw;
3121
	u32 eicr;
3122

3123 3124 3125 3126 3127 3128 3129
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
3130 3131

	/* The lower 16bits of the EICR register are for the queue interrupts
3132
	 * which should be masked here in order to not accidentally clear them if
3133 3134 3135 3136 3137 3138 3139
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

3140
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
3141

3142 3143
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
3144

3145 3146
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
3147

3148 3149
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3150
	case ixgbe_mac_X540:
3151 3152
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3153
	case ixgbe_mac_x550em_a:
3154 3155 3156 3157 3158 3159 3160
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
3161 3162
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
3163
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
3164 3165 3166
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
3167 3168
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
3169
			int reinit_count = 0;
3170 3171
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
3172
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
3173
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
3174 3175 3176 3177 3178 3179 3180 3181
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
3182 3183
			}
		}
3184
		ixgbe_check_sfp_event(adapter, eicr);
3185
		ixgbe_check_overtemp_event(adapter, eicr);
3186 3187 3188
		break;
	default:
		break;
3189
	}
3190

3191
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
3192 3193

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
3194
		ixgbe_ptp_check_pps_event(adapter);
3195

3196
	/* re-enable the original interrupt state, no lsc, no queues */
3197
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
3198
		ixgbe_irq_enable(adapter, false, false);
3199

3200
	return IRQ_HANDLED;
3201
}
3202

3203
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
3204
{
3205
	struct ixgbe_q_vector *q_vector = data;
3206

3207
	/* EIAM disabled interrupts (on this vector) for us */
3208

3209
	if (q_vector->rx.ring || q_vector->tx.ring)
3210
		napi_schedule_irqoff(&q_vector->napi);
3211

3212
	return IRQ_HANDLED;
3213 3214
}

3215 3216 3217 3218 3219 3220 3221
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
3222
int ixgbe_poll(struct napi_struct *napi, int budget)
3223 3224 3225 3226 3227
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
3228
	int per_ring_budget, work_done = 0;
3229 3230 3231 3232 3233 3234 3235
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

3236 3237 3238 3239
	ixgbe_for_each_ring(ring, q_vector->tx) {
		if (!ixgbe_clean_tx_irq(q_vector, ring, budget))
			clean_complete = false;
	}
3240

3241 3242
	/* Exit if we are called by netpoll */
	if (budget <= 0)
3243 3244
		return budget;

3245 3246 3247 3248 3249 3250 3251
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

3252 3253 3254 3255 3256
	ixgbe_for_each_ring(ring, q_vector->rx) {
		int cleaned = ixgbe_clean_rx_irq(q_vector, ring,
						 per_ring_budget);

		work_done += cleaned;
3257 3258
		if (cleaned >= per_ring_budget)
			clean_complete = false;
3259
	}
3260 3261 3262 3263 3264 3265

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
3266
	napi_complete_done(napi, work_done);
3267 3268 3269
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
J
Jacob Keller 已提交
3270
		ixgbe_irq_enable_queues(adapter, BIT_ULL(q_vector->v_idx));
3271

3272
	return min(work_done, budget - 1);
3273 3274
}

3275 3276 3277 3278 3279 3280 3281 3282 3283 3284
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3285
	unsigned int ri = 0, ti = 0;
3286
	int vector, err;
3287

3288
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
3289
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
3290
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
3291

3292
		if (q_vector->tx.ring && q_vector->rx.ring) {
3293 3294
			snprintf(q_vector->name, sizeof(q_vector->name),
				 "%s-TxRx-%u", netdev->name, ri++);
3295 3296
			ti++;
		} else if (q_vector->rx.ring) {
3297 3298
			snprintf(q_vector->name, sizeof(q_vector->name),
				 "%s-rx-%u", netdev->name, ri++);
3299
		} else if (q_vector->tx.ring) {
3300 3301
			snprintf(q_vector->name, sizeof(q_vector->name),
				 "%s-tx-%u", netdev->name, ti++);
3302 3303 3304
		} else {
			/* skip this unused q_vector */
			continue;
3305
		}
3306 3307
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
3308
		if (err) {
3309
			e_err(probe, "request_irq failed for MSIX interrupt "
3310
			      "Error: %d\n", err);
3311
			goto free_queue_irqs;
3312
		}
3313 3314 3315 3316
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
3317
					      &q_vector->affinity_mask);
3318
		}
3319 3320
	}

3321
	err = request_irq(adapter->msix_entries[vector].vector,
3322
			  ixgbe_msix_other, 0, netdev->name, adapter);
3323
	if (err) {
3324
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
3325
		goto free_queue_irqs;
3326 3327 3328 3329
	}

	return 0;

3330
free_queue_irqs:
3331 3332 3333 3334 3335 3336 3337
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
3338 3339
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
3340 3341 3342 3343 3344 3345
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
3346
 * ixgbe_intr - legacy mode Interrupt Handler
3347 3348 3349 3350 3351
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
3352
	struct ixgbe_adapter *adapter = data;
3353
	struct ixgbe_hw *hw = &adapter->hw;
3354
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3355 3356
	u32 eicr;

3357
	/*
3358
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
3359 3360 3361 3362
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

3363
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
3364
	 * therefore no explicit interrupt disable is necessary */
3365
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
3366
	if (!eicr) {
3367 3368
		/*
		 * shared interrupt alert!
3369
		 * make sure interrupts are enabled because the read will
3370 3371 3372 3373 3374 3375
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
3376
		return IRQ_NONE;	/* Not our interrupt */
3377
	}
3378

3379 3380
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
3381

3382 3383
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
3384
		ixgbe_check_sfp_event(adapter, eicr);
3385 3386
		/* Fall through */
	case ixgbe_mac_X540:
3387 3388
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3389
	case ixgbe_mac_x550em_a:
3390 3391
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
3392
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
3393 3394 3395
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
3396
		ixgbe_check_overtemp_event(adapter, eicr);
3397 3398 3399 3400
		break;
	default:
		break;
	}
3401

3402
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
3403
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
3404
		ixgbe_ptp_check_pps_event(adapter);
3405

3406
	/* would disable interrupts here but EIAM disabled it */
3407
	napi_schedule_irqoff(&q_vector->napi);
3408

3409 3410 3411 3412 3413 3414 3415
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

3416 3417 3418 3419 3420 3421 3422 3423 3424 3425
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
3426
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
3427 3428
{
	struct net_device *netdev = adapter->netdev;
3429
	int err;
3430

3431
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3432
		err = ixgbe_request_msix_irqs(adapter);
3433
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
3434
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
3435
				  netdev->name, adapter);
3436
	else
3437
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
3438
				  netdev->name, adapter);
3439

3440
	if (err)
3441
		e_err(probe, "request_irq failed, Error %d\n", err);
3442 3443 3444 3445 3446 3447

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
3448
	int vector;
3449

3450 3451 3452 3453
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
3454

3455 3456 3457
	if (!adapter->msix_entries)
		return;

3458 3459 3460
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3461

3462 3463 3464
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3465

3466 3467 3468 3469
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3470
	}
3471

3472
	free_irq(adapter->msix_entries[vector].vector, adapter);
3473 3474
}

3475 3476 3477 3478 3479 3480
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3481 3482
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3483
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3484 3485
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3486
	case ixgbe_mac_X540:
3487 3488
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3489
	case ixgbe_mac_x550em_a:
3490 3491
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3492
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3493 3494 3495
		break;
	default:
		break;
3496 3497 3498
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3499 3500 3501 3502 3503 3504
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3505 3506 3507 3508 3509
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3510 3511
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
3512
 * @adapter: board private structure
3513 3514 3515 3516
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3517
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3518

3519
	ixgbe_write_eitr(q_vector);
3520

3521 3522
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3523

3524
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3525 3526
}

3527 3528 3529 3530 3531 3532 3533
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3534 3535
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3536 3537 3538
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3539
	int wait_loop = 10;
3540
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3541
	u8 reg_idx = ring->reg_idx;
3542

3543
	/* disable queue to avoid issues while updating state */
3544
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3545 3546
	IXGBE_WRITE_FLUSH(hw);

3547
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3548
			(tdba & DMA_BIT_MASK(32)));
3549 3550 3551 3552 3553
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3554
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3555

3556 3557
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3558 3559 3560
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3561 3562 3563 3564 3565
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3566
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
J
Jacob Keller 已提交
3567
		txdctl |= 1u << 16;	/* WTHRESH = 1 */
3568
	else
J
Jacob Keller 已提交
3569
		txdctl |= 8u << 16;	/* WTHRESH = 8 */
3570

3571 3572 3573 3574
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
J
Jacob Keller 已提交
3575
	txdctl |= (1u << 8) |	/* HTHRESH = 1 */
3576
		   32;		/* PTHRESH = 32 */
3577 3578

	/* reinitialize flowdirector state */
3579
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3580 3581 3582 3583 3584 3585
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3586

3587 3588 3589 3590 3591
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3592
			netif_set_xps_queue(ring->netdev,
3593 3594 3595 3596
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3597 3598
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3599 3600 3601 3602
	/* reinitialize tx_buffer_info */
	memset(ring->tx_buffer_info, 0,
	       sizeof(struct ixgbe_tx_buffer) * ring->count);

3603 3604 3605 3606 3607 3608 3609 3610 3611 3612
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3613
		usleep_range(1000, 2000);
3614 3615 3616
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
3617
		hw_dbg(hw, "Could not enable Tx Queue %d\n", reg_idx);
3618 3619
}

3620 3621 3622
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3623
	u32 rttdcs, mtqc;
3624
	u8 tcs = adapter->hw_tcs;
3625 3626 3627 3628 3629 3630 3631 3632 3633 3634

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3635 3636 3637 3638 3639 3640
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3641 3642
		else if (adapter->ring_feature[RING_F_VMDQ].mask ==
			 IXGBE_82599_VMDQ_4Q_MASK)
3643 3644 3645 3646 3647 3648 3649 3650
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3651
		else
3652 3653
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3654

3655
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3656

3657 3658 3659 3660 3661
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3662 3663 3664 3665 3666 3667 3668
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3669
/**
3670
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3671 3672 3673 3674 3675 3676
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3677 3678
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3679
	u32 i;
3680

3681 3682 3683 3684 3685 3686 3687 3688 3689
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3690
	/* Setup the HW Tx Head and Tail descriptor pointers */
3691 3692
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3693 3694
	for (i = 0; i < adapter->num_xdp_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->xdp_ring[i]);
3695 3696
}

3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3752
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3753

3754
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3755
				   struct ixgbe_ring *rx_ring)
3756
{
3757
	struct ixgbe_hw *hw = &adapter->hw;
3758
	u32 srrctl;
3759
	u8 reg_idx = rx_ring->reg_idx;
3760

3761 3762
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3763

3764 3765 3766 3767 3768 3769
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3770

3771 3772
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3773

3774
	/* configure the packet buffer length */
3775 3776 3777 3778
	if (test_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state))
		srrctl |= IXGBE_RXBUFFER_3K >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
	else
		srrctl |= IXGBE_RXBUFFER_2K >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3779 3780

	/* configure descriptor type */
3781
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3782

3783
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3784
}
3785

3786
/**
3787
 * ixgbe_rss_indir_tbl_entries - Return RSS indirection table entries
3788 3789 3790 3791 3792 3793
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3794
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3795 3796 3797 3798 3799 3800 3801 3802 3803
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818
/**
 * ixgbe_store_key - Write the RSS key to HW
 * @adapter: device handle
 *
 * Write the RSS key stored in adapter.rss_key to HW.
 */
void ixgbe_store_key(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);
}

3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840
/**
 * ixgbe_init_rss_key - Initialize adapter RSS key
 * @adapter: device handle
 *
 * Allocates and initializes the RSS key if it is not allocated.
 **/
static inline int ixgbe_init_rss_key(struct ixgbe_adapter *adapter)
{
	u32 *rss_key;

	if (!adapter->rss_key) {
		rss_key = kzalloc(IXGBE_RSS_KEY_SIZE, GFP_KERNEL);
		if (unlikely(!rss_key))
			return -ENOMEM;

		netdev_rss_key_fill(rss_key, IXGBE_RSS_KEY_SIZE);
		adapter->rss_key = rss_key;
	}

	return 0;
}

3841
/**
3842
 * ixgbe_store_reta - Write the RETA table to HW
3843 3844 3845 3846
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3847
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3848
{
3849
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3850
	struct ixgbe_hw *hw = &adapter->hw;
3851
	u32 reta = 0;
3852 3853
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3854

3855
	/* Fill out the redirection table as follows:
3856 3857 3858 3859
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3860 3861 3862 3863 3864 3865
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3866 3867 3868
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3869 3870 3871 3872 3873 3874
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3875
			reta = 0;
3876 3877 3878 3879
		}
	}
}

3880
/**
3881
 * ixgbe_store_vfreta - Write the RETA table to HW (x550 devices in SRIOV mode)
3882 3883 3884 3885 3886
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3887
{
3888
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3889 3890
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3891 3892 3893

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
3894 3895
		u16 pool = adapter->num_rx_pools;

3896
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
3897 3898 3899 3900 3901 3902
		if ((i & 3) != 3)
			continue;

		while (pool--)
			IXGBE_WRITE_REG(hw,
					IXGBE_PFVFRETA(i >> 2, VMDQ_P(pool)),
3903
					vfreta);
3904
		vfreta = 0;
3905 3906 3907 3908 3909 3910 3911 3912 3913
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

3914
	/* Program table for at least 4 queues w/ SR-IOV so that VFs can
3915 3916 3917
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
3918 3919
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 4))
		rss_i = 4;
3920 3921

	/* Fill out hash function seeds */
3922
	ixgbe_store_key(adapter);
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3940 3941 3942 3943
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	int i, j;

	/* Fill out hash function seeds */
3944 3945 3946 3947 3948 3949 3950 3951
	for (i = 0; i < 10; i++) {
		u16 pool = adapter->num_rx_pools;

		while (pool--)
			IXGBE_WRITE_REG(hw,
					IXGBE_PFVFRSSRK(i, VMDQ_P(pool)),
					*(adapter->rss_key + i));
	}
3952 3953 3954

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3955
		if (j == rss_i)
3956
			j = 0;
3957 3958

		adapter->rss_indir_tbl[i] = j;
3959
	}
3960 3961

	ixgbe_store_vfreta(adapter);
3962 3963 3964 3965 3966
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3967
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3968
	u32 rxcsum;
3969

3970 3971 3972 3973 3974
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3975
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3976
		if (adapter->ring_feature[RING_F_RSS].mask)
3977
			mrqc = IXGBE_MRQC_RSSEN;
3978
	} else {
3979
		u8 tcs = adapter->hw_tcs;
3980 3981 3982 3983 3984 3985

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
3986 3987
			else if (adapter->ring_feature[RING_F_VMDQ].mask ==
				 IXGBE_82599_VMDQ_4Q_MASK)
3988
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3989
			else
3990
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
3991 3992 3993

			/* Enable L3/L4 for Tx Switched packets */
			mrqc |= IXGBE_MRQC_L3L4TXSWEN;
3994 3995
		} else {
			if (tcs > 4)
3996
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3997 3998 3999 4000
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
4001
		}
4002 4003
	}

4004
	/* Perform hash on these packet types */
4005 4006 4007 4008
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
4009

4010
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
4011
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
4012
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
4013
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
4014

4015 4016
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
4017
		u16 pool = adapter->num_rx_pools;
4018 4019 4020 4021 4022 4023

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
4024
		ixgbe_setup_vfreta(adapter);
4025 4026
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
4027 4028 4029 4030 4031

		while (pool--)
			IXGBE_WRITE_REG(hw,
					IXGBE_PFVFMRQC(VMDQ_P(pool)),
					vfmrqc);
4032
	} else {
4033
		ixgbe_setup_reta(adapter);
4034 4035 4036
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
4037 4038
}

4039 4040
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
4041 4042
 * @adapter: address of board private structure
 * @ring: structure containing ring specific data
4043
 **/
4044
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
4045
				   struct ixgbe_ring *ring)
4046 4047 4048
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
4049
	u8 reg_idx = ring->reg_idx;
4050

A
Alexander Duyck 已提交
4051
	if (!ring_is_rsc_enabled(ring))
4052
		return;
4053

4054
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
4055 4056 4057 4058
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
4059
	 * than 65536
4060
	 */
4061
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
4062
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
4063 4064
}

4065 4066 4067 4068 4069 4070 4071
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
4072
	u8 reg_idx = ring->reg_idx;
4073

4074 4075
	if (ixgbe_removed(hw->hw_addr))
		return;
4076 4077 4078 4079 4080 4081
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
4082
		usleep_range(1000, 2000);
4083 4084 4085 4086 4087 4088 4089 4090 4091
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

4092 4093 4094 4095 4096 4097 4098 4099
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

4100 4101
	if (ixgbe_removed(hw->hw_addr))
		return;
4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

4124 4125
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
4126 4127
{
	struct ixgbe_hw *hw = &adapter->hw;
4128
	union ixgbe_adv_rx_desc *rx_desc;
4129
	u64 rdba = ring->dma;
4130
	u32 rxdctl;
4131
	u8 reg_idx = ring->reg_idx;
4132

4133 4134
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
4135
	ixgbe_disable_rx_queue(adapter, ring);
4136

4137 4138 4139 4140
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
4141 4142 4143
	/* Force flushing of IXGBE_RDLEN to prevent MDD */
	IXGBE_WRITE_FLUSH(hw);

4144 4145
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
4146
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
4161
#if (PAGE_SIZE < 8192)
4162 4163
	/* RXDCTL.RLPML does not work on 82599 */
	} else if (hw->mac.type != ixgbe_mac_82599EB) {
4164 4165 4166
		rxdctl &= ~(IXGBE_RXDCTL_RLPMLMASK |
			    IXGBE_RXDCTL_RLPML_EN);

4167 4168 4169 4170
		/* Limit the maximum frame size so we don't overrun the skb.
		 * This can happen in SRIOV mode when the MTU of the VF is
		 * higher than the MTU of the PF.
		 */
4171 4172
		if (ring_uses_build_skb(ring) &&
		    !test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
4173
			rxdctl |= IXGBE_MAX_2K_FRAME_BUILD_SKB |
4174 4175
				  IXGBE_RXDCTL_RLPML_EN;
#endif
4176 4177
	}

4178 4179 4180 4181
	/* initialize rx_buffer_info */
	memset(ring->rx_buffer_info, 0,
	       sizeof(struct ixgbe_rx_buffer) * ring->count);

4182 4183 4184 4185
	/* initialize Rx descriptor 0 */
	rx_desc = IXGBE_RX_DESC(ring, 0);
	rx_desc->wb.upper.length = 0;

4186 4187 4188 4189 4190
	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
4191
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
4192 4193
}

4194 4195 4196
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4197
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
4198
	u16 pool = adapter->num_rx_pools;
4199 4200 4201

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4202 4203
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
4204
		      IXGBE_PSRTYPE_L2HDR |
4205
		      IXGBE_PSRTYPE_IPV6HDR;
4206 4207 4208 4209

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

4210
	if (rss_i > 3)
J
Jacob Keller 已提交
4211
		psrtype |= 2u << 29;
4212
	else if (rss_i > 1)
J
Jacob Keller 已提交
4213
		psrtype |= 1u << 29;
4214

4215
	while (pool--)
4216
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
4217 4218
}

4219 4220 4221 4222
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
4223
	u32 gcr_ext, vmdctl;
4224
	int i;
4225 4226 4227 4228 4229

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
4230 4231
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
4232
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
4233 4234
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
4235

4236 4237
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
4238 4239

	/* Enable only the PF's pool for Tx/Rx */
4240
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), GENMASK(31, vf_shift));
4241
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
4242
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), GENMASK(31, vf_shift));
4243
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
4244
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
4245
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
4246 4247

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
4248
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
4249

4250 4251 4252
	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

4253 4254 4255 4256
	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

4269 4270
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

4271
	for (i = 0; i < adapter->num_vfs; i++) {
4272 4273 4274
		/* configure spoof checking */
		ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i,
					  adapter->vfinfo[i].spoofchk_enabled);
4275 4276 4277 4278

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
4279
	}
4280 4281
}

4282
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
4283 4284 4285 4286
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4287 4288 4289
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
4290

4291
#ifdef IXGBE_FCOE
4292 4293 4294 4295
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4296

4297
#endif /* IXGBE_FCOE */
4298 4299 4300 4301 4302

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313 4314
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
4315

4316 4317 4318 4319
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
4320
	for (i = 0; i < adapter->num_rx_queues; i++) {
4321
		rx_ring = adapter->rx_ring[i];
4322 4323 4324

		clear_ring_rsc_enabled(rx_ring);
		clear_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
4325
		clear_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &rx_ring->state);
4326

A
Alexander Duyck 已提交
4327 4328
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
4329 4330 4331

		if (test_bit(__IXGBE_RX_FCOE, &rx_ring->state))
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
4332

4333
		clear_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &rx_ring->state);
4334 4335 4336 4337 4338 4339 4340 4341 4342
		if (adapter->flags2 & IXGBE_FLAG2_RX_LEGACY)
			continue;

		set_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &rx_ring->state);

#if (PAGE_SIZE < 8192)
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);

4343 4344
		if (IXGBE_2K_TOO_SMALL_WITH_PADDING ||
		    (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
4345 4346
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
#endif
4347 4348 4349
	}
}

4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365 4366 4367 4368
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
4369 4370
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4371
	case ixgbe_mac_x550em_a:
4372 4373
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
4374
		/* fall through */
4375
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4376
	case ixgbe_mac_X540:
4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

4393 4394 4395 4396 4397 4398 4399 4400 4401 4402
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4403
	u32 rxctrl, rfctl;
4404 4405

	/* disable receives while setting up the descriptors */
4406
	hw->mac.ops.disable_rx(hw);
4407 4408

	ixgbe_setup_psrtype(adapter);
4409
	ixgbe_setup_rdrxctl(adapter);
4410

4411 4412 4413 4414 4415
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
4416 4417 4418

	/* disable NFS filtering */
	rfctl |= (IXGBE_RFCTL_NFSW_DIS | IXGBE_RFCTL_NFSR_DIS);
4419 4420
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

4421
	/* Program registers for the distribution of queues */
4422 4423
	ixgbe_setup_mrqc(adapter);

4424 4425 4426 4427 4428 4429 4430
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
4431 4432
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
4433

4434
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4435 4436 4437 4438 4439 4440 4441
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
4442 4443
}

4444 4445
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
4446 4447 4448 4449 4450
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
4451 4452 4453
	if (!vid || !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true, !!vid);

4454
	set_bit(vid, adapter->active_vlans);
4455 4456

	return 0;
4457 4458
}

4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476 4477 4478 4479 4480 4481 4482 4483 4484 4485 4486 4487 4488 4489 4490 4491
static int ixgbe_find_vlvf_entry(struct ixgbe_hw *hw, u32 vlan)
{
	u32 vlvf;
	int idx;

	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the vlan id in the VLVF entries */
	for (idx = IXGBE_VLVF_ENTRIES; --idx;) {
		vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
			break;
	}

	return idx;
}

void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bits, word;
	int idx;

	idx = ixgbe_find_vlvf_entry(hw, vid);
	if (!idx)
		return;

	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	word = idx * 2 + (VMDQ_P(0) / 32);
J
Jacob Keller 已提交
4492
	bits = ~BIT(VMDQ_P(0) % 32);
4493 4494 4495 4496 4497 4498 4499 4500 4501 4502
	bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));

	/* Disable the filter so this falls into the default pool. */
	if (!bits && !IXGBE_READ_REG(hw, IXGBE_VLVFB(word ^ 1))) {
		if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
			IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VLVF(idx), 0);
	}
}

4503 4504
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
4505 4506 4507 4508 4509
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
4510
	if (vid && !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
4511 4512
		hw->mac.ops.set_vfta(hw, vid, VMDQ_P(0), false, true);

4513
	clear_bit(vid, adapter->active_vlans);
4514 4515

	return 0;
4516 4517
}

4518 4519 4520 4521 4522 4523 4524 4525
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
4526 4527 4528 4529
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4530 4531
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
4532 4533 4534
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4535
	case ixgbe_mac_X540:
4536 4537
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4538
	case ixgbe_mac_x550em_a:
4539
		for (i = 0; i < adapter->num_rx_queues; i++) {
4540 4541
			struct ixgbe_ring *ring = adapter->rx_ring[i];

4542
			if (!netif_is_ixgbe(ring->netdev))
4543
				continue;
4544

4545
			j = ring->reg_idx;
4546 4547 4548 4549 4550 4551 4552 4553 4554 4555 4556
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
4557
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
4558 4559
 * @adapter: driver data
 */
4560
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
4561 4562
{
	struct ixgbe_hw *hw = &adapter->hw;
4563
	u32 vlnctrl;
4564 4565 4566 4567
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4568 4569
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
4570 4571 4572
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4573
	case ixgbe_mac_X540:
4574 4575
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4576
	case ixgbe_mac_x550em_a:
4577
		for (i = 0; i < adapter->num_rx_queues; i++) {
4578 4579
			struct ixgbe_ring *ring = adapter->rx_ring[i];

4580
			if (!netif_is_ixgbe(ring->netdev))
4581
				continue;
4582

4583
			j = ring->reg_idx;
4584 4585 4586 4587 4588 4589 4590 4591 4592 4593
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

4594 4595 4596 4597 4598
static void ixgbe_vlan_promisc_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4599 4600
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);

4601 4602 4603 4604 4605
	if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) {
	/* For VMDq and SR-IOV we must leave VLAN filtering enabled */
		vlnctrl |= IXGBE_VLNCTRL_VFE;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
	} else {
4606
		vlnctrl &= ~IXGBE_VLNCTRL_VFE;
4607 4608 4609 4610
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

4611 4612 4613 4614
	/* Nothing to do for 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626
	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC)
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 |= IXGBE_FLAG2_VLAN_PROMISC;

	/* Add PF to all active pools */
	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 reg_offset = IXGBE_VLVFB(i * 2 + VMDQ_P(0) / 32);
		u32 vlvfb = IXGBE_READ_REG(hw, reg_offset);

J
Jacob Keller 已提交
4627
		vlvfb |= BIT(VMDQ_P(0) % 32);
4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656
		IXGBE_WRITE_REG(hw, reg_offset, vlvfb);
	}

	/* Set all bits in the VLAN filter table array */
	for (i = hw->mac.vft_size; i--;)
		IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), ~0U);
}

#define VFTA_BLOCK_SIZE 8
static void ixgbe_scrub_vfta(struct ixgbe_adapter *adapter, u32 vfta_offset)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits;

	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern outselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf) {
			/* record VLAN ID in VFTA */
J
Jacob Keller 已提交
4657
			vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4658 4659 4660 4661 4662 4663 4664 4665

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
		word = i * 2 + VMDQ_P(0) / 32;
J
Jacob Keller 已提交
4666
		bits = ~BIT(VMDQ_P(0) % 32);
4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687
		bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));
		IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), bits);
	}

	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		IXGBE_WRITE_REG(hw, IXGBE_VFTA(vfta_offset + i), vfta[i]);
	}
}

static void ixgbe_vlan_promisc_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4688 4689 4690 4691 4692
	/* Set VLAN filtering to enabled */
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);

4693 4694
	if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) ||
	    hw->mac.type == ixgbe_mac_82598EB)
4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707
		return;

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

	for (i = 0; i < hw->mac.vft_size; i += VFTA_BLOCK_SIZE)
		ixgbe_scrub_vfta(adapter, i);
}

4708 4709
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
4710
	u16 vid = 1;
4711

4712
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
4713

4714
	for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
4715
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
4716 4717
}

4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4741
	ixgbe_restore_vf_multicasts(adapter);
4742 4743 4744 4745 4746
#endif

	return netdev_mc_count(netdev);
}

4747 4748 4749
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
4750
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4751 4752
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4753 4754 4755 4756 4757 4758 4759 4760

	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
4761 4762 4763 4764 4765 4766
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
	}
}

4767
#endif
4768 4769
static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
4770
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4771 4772 4773
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (!(mac_table->state & IXGBE_MAC_STATE_MODIFIED))
			continue;

		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
4787 4788 4789 4790 4791
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
4792
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4793
	struct ixgbe_hw *hw = &adapter->hw;
4794
	int i;
4795

4796 4797 4798
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;
4799
	}
4800

4801 4802 4803
	ixgbe_sync_mac_table(adapter);
}

4804
static int ixgbe_available_rars(struct ixgbe_adapter *adapter, u16 pool)
4805
{
4806
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4807 4808 4809
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* do not count default RAR as available */
		if (mac_table->state & IXGBE_MAC_STATE_DEFAULT)
			continue;

		/* only count unused and addresses that belong to us */
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE) {
			if (mac_table->pool != pool)
				continue;
		}

		count++;
4822
	}
4823

4824 4825 4826 4827
	return count;
}

/* this function destroys the first RAR entry */
4828
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter)
4829
{
4830
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4831 4832
	struct ixgbe_hw *hw = &adapter->hw;

4833 4834 4835 4836 4837 4838
	memcpy(&mac_table->addr, hw->mac.addr, ETH_ALEN);
	mac_table->pool = VMDQ_P(0);

	mac_table->state = IXGBE_MAC_STATE_DEFAULT | IXGBE_MAC_STATE_IN_USE;

	hw->mac.ops.set_rar(hw, 0, mac_table->addr, mac_table->pool,
4839 4840 4841
			    IXGBE_RAH_AV);
}

4842 4843
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4844
{
4845
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4846 4847 4848 4849 4850 4851
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4852 4853
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
4854
			continue;
4855 4856 4857 4858 4859 4860 4861

		ether_addr_copy(mac_table->addr, addr);
		mac_table->pool = pool;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED |
				    IXGBE_MAC_STATE_IN_USE;

4862
		ixgbe_sync_mac_table(adapter);
4863

4864 4865
		return i;
	}
4866

4867 4868 4869
	return -ENOMEM;
}

4870 4871
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4872
{
4873
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4874
	struct ixgbe_hw *hw = &adapter->hw;
4875
	int i;
4876 4877 4878 4879

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897
	/* search table for addr, if found clear IN_USE flag and sync */
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* we can only delete an entry if it is in use */
		if (!(mac_table->state & IXGBE_MAC_STATE_IN_USE))
			continue;
		/* we only care about entries that belong to the given pool */
		if (mac_table->pool != pool)
			continue;
		/* we only care about a specific MAC address */
		if (!ether_addr_equal(addr, mac_table->addr))
			continue;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;

		ixgbe_sync_mac_table(adapter);

		return 0;
4898
	}
4899

4900 4901
	return -ENOMEM;
}
4902

4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921
static int ixgbe_uc_sync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int ret;

	ret = ixgbe_add_mac_filter(adapter, addr, VMDQ_P(0));

	return min_t(int, ret, 0);
}

static int ixgbe_uc_unsync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_del_mac_filter(adapter, addr, VMDQ_P(0));

	return 0;
}

4922
/**
4923
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4924 4925
 * @netdev: network interface device structure
 *
4926 4927 4928 4929
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4930
 **/
4931
void ixgbe_set_rx_mode(struct net_device *netdev)
4932 4933 4934
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4935
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
4936
	netdev_features_t features = netdev->features;
4937
	int count;
4938 4939 4940 4941

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

4942
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4943
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4944 4945 4946 4947
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4948 4949
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4950
	if (netdev->flags & IFF_PROMISC) {
4951
		hw->addr_ctrl.user_set_promisc = true;
4952
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4953
		vmolr |= IXGBE_VMOLR_MPE;
4954
		features &= ~NETIF_F_HW_VLAN_CTAG_FILTER;
4955
	} else {
4956 4957
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4958
			vmolr |= IXGBE_VMOLR_MPE;
4959
		}
4960
		hw->addr_ctrl.user_set_promisc = false;
4961 4962 4963 4964 4965 4966 4967
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4968
	if (__dev_uc_sync(netdev, ixgbe_uc_sync, ixgbe_uc_unsync)) {
4969 4970
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4971 4972
	}

4973 4974 4975 4976
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4977 4978 4979 4980 4981 4982 4983
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4984 4985 4986

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4987 4988
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4989
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4990 4991
	}

B
Ben Greear 已提交
4992
	/* This is useful for sniffing bad packets. */
4993
	if (features & NETIF_F_RXALL) {
B
Ben Greear 已提交
4994 4995 4996 4997 4998 4999 5000 5001 5002 5003
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

5004
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5005

5006
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
5007 5008 5009
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
5010 5011 5012 5013 5014

	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
		ixgbe_vlan_promisc_disable(adapter);
	else
		ixgbe_vlan_promisc_enable(adapter);
5015 5016
}

5017 5018 5019 5020
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

5021
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
5022
		napi_enable(&adapter->q_vector[q_idx]->napi);
5023 5024 5025 5026 5027 5028
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

5029
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
5030
		napi_disable(&adapter->q_vector[q_idx]->napi);
5031 5032
}

5033
static void ixgbe_clear_udp_tunnel_port(struct ixgbe_adapter *adapter, u32 mask)
5034
{
5035 5036 5037 5038 5039 5040 5041
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vxlanctrl;

	if (!(adapter->flags & (IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE |
				IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)))
		return;

5042
	vxlanctrl = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) & ~mask;
5043 5044 5045
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, vxlanctrl);

	if (mask & IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK)
5046
		adapter->vxlan_port = 0;
5047 5048 5049

	if (mask & IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK)
		adapter->geneve_port = 0;
5050 5051
}

J
Jeff Kirsher 已提交
5052
#ifdef CONFIG_IXGBE_DCB
5053
/**
5054 5055 5056 5057 5058 5059 5060 5061 5062 5063
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
5064
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
5065

5066 5067 5068 5069 5070 5071 5072 5073 5074
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

5075
#ifdef IXGBE_FCOE
5076 5077
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
5078
#endif
5079 5080 5081

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
5082 5083 5084 5085 5086
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
5087 5088 5089 5090 5091 5092 5093
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
5094
	}
5095 5096 5097

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
5098 5099
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
5100

5101 5102 5103 5104
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
5105

5106 5107
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
5108
	}
5109
}
5110 5111 5112 5113 5114
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

5115
/**
5116 5117 5118
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
5119
 * @pb: packet buffer to calculate
5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
5133 5134 5135 5136
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
5137
#endif
5138

5139 5140 5141
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
5142 5143
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5144
	case ixgbe_mac_x550em_a:
5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

5176
/**
5177 5178 5179
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
5180
 * @pb: packet buffer to calculate
5181
 */
5182
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
5183 5184 5185 5186 5187 5188 5189 5190 5191
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

5192 5193 5194 5195 5196 5197 5198 5199
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

5200 5201 5202
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
5203 5204
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5205
	case ixgbe_mac_x550em_a:
5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
5223
	int num_tc = adapter->hw_tcs;
5224 5225 5226 5227 5228 5229 5230
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
5231
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
5232 5233

		/* Low water marks must not be larger than high water marks */
5234 5235
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
5236
	}
5237 5238 5239

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
5240 5241
}

5242 5243 5244
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
5245
	int hdrm;
5246
	u8 tc = adapter->hw_tcs;
5247 5248 5249

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
5250 5251 5252
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
5253

5254
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
5255
	ixgbe_pbthresh_setup(adapter);
5256 5257
}

5258 5259 5260
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
5261
	struct hlist_node *node2;
5262 5263 5264 5265 5266 5267 5268
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

5269
	hlist_for_each_entry_safe(filter, node2,
5270 5271
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
5272 5273 5274 5275 5276
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
5277 5278 5279 5280 5281
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306 5307 5308 5309
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
5310 5311
	u16 i = rx_ring->next_to_clean;
	struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
5312 5313

	/* Free all the Rx ring sk_buffs */
5314
	while (i != rx_ring->next_to_alloc) {
5315 5316
		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
5317
			if (IXGBE_CB(skb)->page_released)
5318
				dma_unmap_page_attrs(rx_ring->dev,
5319 5320 5321 5322
						     IXGBE_CB(skb)->dma,
						     ixgbe_rx_pg_size(rx_ring),
						     DMA_FROM_DEVICE,
						     IXGBE_RX_DMA_ATTR);
5323 5324
			dev_kfree_skb(skb);
		}
A
Alexander Duyck 已提交
5325

5326 5327 5328 5329 5330 5331 5332 5333 5334 5335
		/* Invalidate cache lines that may have been written to by
		 * device so that we avoid corrupting memory.
		 */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);

		/* free resources associated with mapping */
5336
		dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
5337 5338 5339
				     ixgbe_rx_pg_size(rx_ring),
				     DMA_FROM_DEVICE,
				     IXGBE_RX_DMA_ATTR);
5340 5341
		__page_frag_cache_drain(rx_buffer->page,
					rx_buffer->pagecnt_bias);
A
Alexander Duyck 已提交
5342

5343 5344 5345 5346 5347 5348
		i++;
		rx_buffer++;
		if (i == rx_ring->count) {
			i = 0;
			rx_buffer = rx_ring->rx_buffer_info;
		}
5349 5350 5351 5352 5353 5354 5355 5356 5357 5358 5359
	}

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
5360
	int i, baseq, err;
5361

5362
	if (!test_bit(accel->pool, adapter->fwd_bitmask))
5363 5364 5365
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
5366
	netdev_dbg(vdev, "pool %i:%i queues %i:%i\n",
5367
		   accel->pool, adapter->num_rx_pools,
5368
		   baseq, baseq + adapter->num_rx_queues_per_pool);
5369 5370

	accel->netdev = vdev;
5371 5372
	accel->rx_base_queue = baseq;
	accel->tx_base_queue = baseq;
5373 5374

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
5375
		adapter->rx_ring[baseq + i]->netdev = vdev;
5376 5377 5378 5379 5380

	/* Guarantee all rings are updated before we update the
	 * MAC address filter.
	 */
	wmb();
5381

5382 5383 5384 5385 5386
	/* ixgbe_add_mac_filter will return an index if it succeeds, so we
	 * need to only treat it as an error value if it is negative.
	 */
	err = ixgbe_add_mac_filter(adapter, vdev->dev_addr,
				   VMDQ_P(accel->pool));
5387 5388 5389 5390 5391 5392 5393
	if (err >= 0) {
		ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
		return 0;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		adapter->rx_ring[baseq + i]->netdev = NULL;
5394 5395 5396 5397

	return err;
}

D
David Ahern 已提交
5398
static int ixgbe_upper_dev_walk(struct net_device *upper, void *data)
5399
{
D
David Ahern 已提交
5400
	if (netif_is_macvlan(upper)) {
5401
		struct ixgbe_fwd_adapter *vadapter = macvlan_accel_priv(upper);
5402

5403
		if (vadapter)
D
David Ahern 已提交
5404
			ixgbe_fwd_ring_up(upper, vadapter);
5405
	}
D
David Ahern 已提交
5406 5407 5408 5409 5410 5411 5412 5413

	return 0;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_upper_dev_walk, NULL);
5414 5415
}

5416 5417
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
5418 5419
	struct ixgbe_hw *hw = &adapter->hw;

5420
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
5421
#ifdef CONFIG_IXGBE_DCB
5422
	ixgbe_configure_dcb(adapter);
5423
#endif
5424 5425 5426 5427 5428
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
5429

5430
	ixgbe_set_rx_mode(adapter->netdev);
5431
	ixgbe_restore_vlan(adapter);
5432
	ixgbe_ipsec_restore(adapter);
5433

5434 5435 5436 5437 5438 5439 5440 5441 5442
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

5443
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
5444 5445
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
5446 5447 5448 5449
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
5450
	}
5451

5452 5453 5454 5455 5456 5457 5458 5459 5460
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

5461 5462 5463 5464 5465 5466
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

5467 5468 5469 5470 5471
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
5472 5473
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
5474
	ixgbe_configure_dfwd(adapter);
5475 5476
}

5477
/**
5478 5479 5480 5481 5482
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
5483
	/*
S
Stephen Hemminger 已提交
5484
	 * We are assuming the worst case scenario here, and that
5485 5486 5487 5488 5489 5490
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5491

5492
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
5493
	adapter->sfp_poll_time = 0;
5494 5495 5496 5497
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
5498 5499 5500 5501
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
5502
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
5503
{
J
Josh Hay 已提交
5504 5505
	u32 speed;
	bool autoneg, link_up = false;
5506
	int ret = IXGBE_ERR_LINK_SETUP;
5507 5508

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
5509
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
5510 5511

	if (ret)
5512
		return ret;
5513

J
Josh Hay 已提交
5514 5515 5516 5517
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
5518
	if (ret)
5519
		return ret;
5520

5521
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
5522
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
5523

5524 5525 5526
	return ret;
}

5527
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
5528 5529
{
	struct ixgbe_hw *hw = &adapter->hw;
5530
	u32 gpie = 0;
5531

5532
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5533 5534 5535
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
5536 5537 5538 5539 5540 5541 5542 5543 5544
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5545
		case ixgbe_mac_X540:
5546 5547
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
5548
		case ixgbe_mac_x550em_a:
D
Don Skidmore 已提交
5549
		default:
5550 5551 5552 5553 5554
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
5555 5556 5557 5558
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
5559

5560 5561 5562 5563 5564
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
5577 5578
	}

5579
	/* Enable Thermal over heat sensor interrupt */
5580 5581 5582
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
5583
			gpie |= IXGBE_SDP0_GPIEN_8259X;
5584 5585 5586 5587 5588
			break;
		default:
			break;
		}
	}
5589

5590 5591
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
5592
		gpie |= IXGBE_SDP1_GPIEN(hw);
5593

5594 5595 5596 5597 5598
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
5599
	case ixgbe_mac_x550em_a:
5600 5601 5602 5603
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
5604
	}
5605 5606 5607 5608

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

5609
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
5610 5611 5612 5613 5614 5615 5616
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
5617

5618 5619 5620 5621 5622
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

5623 5624
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
5625 5626
		hw->mac.ops.enable_tx_laser(hw);

5627 5628 5629
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

5630
	smp_mb__before_atomic();
5631
	clear_bit(__IXGBE_DOWN, &adapter->state);
5632 5633
	ixgbe_napi_enable_all(adapter);

5634 5635 5636 5637 5638 5639 5640 5641
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

5642 5643
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
5644
	ixgbe_irq_enable(adapter, true, true);
5645

5646 5647 5648 5649 5650 5651 5652
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
5653
			e_crit(drv, "Fan has stopped, replace the adapter\n");
5654 5655
	}

5656 5657
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
5658 5659
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
5660
	mod_timer(&adapter->service_timer, jiffies);
5661 5662 5663 5664 5665

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
5666 5667
}

5668 5669 5670
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5671
	/* put off any impending NetWatchDogTimeout */
5672
	netif_trans_update(adapter->netdev);
5673

5674
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5675
		usleep_range(1000, 2000);
5676 5677
	if (adapter->hw.phy.type == ixgbe_phy_fw)
		ixgbe_watchdog_link_is_down(adapter);
5678
	ixgbe_down(adapter);
5679 5680 5681 5682 5683 5684 5685 5686
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5687 5688 5689 5690
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5691
void ixgbe_up(struct ixgbe_adapter *adapter)
5692 5693 5694 5695
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5696
	ixgbe_up_complete(adapter);
5697 5698 5699 5700
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5701
	struct ixgbe_hw *hw = &adapter->hw;
5702
	struct net_device *netdev = adapter->netdev;
5703 5704
	int err;

5705 5706
	if (ixgbe_removed(hw->hw_addr))
		return;
5707 5708 5709 5710 5711 5712 5713 5714 5715
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5716
	err = hw->mac.ops.init_hw(hw);
5717 5718 5719
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5720
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5721 5722
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5723
		e_dev_err("master disable timed out\n");
5724
		break;
5725 5726
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5727
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5728
			   "Please be aware there may be issues associated with "
5729 5730 5731 5732
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5733
		break;
5734
	default:
5735
		e_dev_err("Hardware Error: %d\n", err);
5736
	}
5737

5738
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5739 5740

	/* flush entries out of MAC table */
5741
	ixgbe_flush_sw_mac_table(adapter);
5742 5743 5744
	__dev_uc_unsync(netdev, NULL);

	/* do not flush user set addresses */
5745
	ixgbe_mac_set_default_filter(adapter);
5746 5747 5748 5749

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5750

5751
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5752
		ixgbe_ptp_reset(adapter);
5753 5754 5755 5756 5757 5758 5759

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5760 5761 5762 5763 5764 5765
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5766
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5767
{
5768 5769
	u16 i = tx_ring->next_to_clean;
	struct ixgbe_tx_buffer *tx_buffer = &tx_ring->tx_buffer_info[i];
5770

5771 5772
	while (i != tx_ring->next_to_use) {
		union ixgbe_adv_tx_desc *eop_desc, *tx_desc;
5773

5774
		/* Free all the Tx ring sk_buffs */
5775
		if (ring_is_xdp(tx_ring))
5776
			xdp_return_frame(tx_buffer->xdpf);
5777 5778
		else
			dev_kfree_skb_any(tx_buffer->skb);
5779

5780 5781 5782 5783 5784
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);
5785

5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799
		/* check for eop_desc to determine the end of the packet */
		eop_desc = tx_buffer->next_to_watch;
		tx_desc = IXGBE_TX_DESC(tx_ring, i);

		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
			tx_buffer++;
			tx_desc++;
			i++;
			if (unlikely(i == tx_ring->count)) {
				i = 0;
				tx_buffer = tx_ring->tx_buffer_info;
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			}
5800

5801 5802 5803 5804 5805 5806 5807
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len))
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
		}
5808

5809 5810 5811 5812 5813 5814 5815 5816 5817 5818
		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		i++;
		if (unlikely(i == tx_ring->count)) {
			i = 0;
			tx_buffer = tx_ring->tx_buffer_info;
		}
	}

	/* reset BQL for queue */
5819 5820
	if (!ring_is_xdp(tx_ring))
		netdev_tx_reset_queue(txring_txq(tx_ring));
5821 5822

	/* reset next_to_use and next_to_clean */
5823 5824 5825 5826 5827
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5828
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5829 5830
 * @adapter: board private structure
 **/
5831
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5832 5833 5834
{
	int i;

5835
	for (i = 0; i < adapter->num_rx_queues; i++)
5836
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5837 5838 5839
}

/**
5840
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5841 5842
 * @adapter: board private structure
 **/
5843
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5844 5845 5846
{
	int i;

5847
	for (i = 0; i < adapter->num_tx_queues; i++)
5848
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5849 5850
	for (i = 0; i < adapter->num_xdp_queues; i++)
		ixgbe_clean_tx_ring(adapter->xdp_ring[i]);
5851 5852
}

5853 5854
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5855
	struct hlist_node *node2;
5856 5857 5858 5859
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5860
	hlist_for_each_entry_safe(filter, node2,
5861 5862 5863 5864 5865 5866 5867 5868 5869
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

5870 5871 5872
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5873
	struct ixgbe_hw *hw = &adapter->hw;
5874
	int i;
5875 5876

	/* signal that we are down to the interrupt handler */
5877 5878
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5879 5880

	/* disable receives */
5881
	hw->mac.ops.disable_rx(hw);
5882

5883 5884 5885 5886 5887
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5888
	usleep_range(10000, 20000);
5889

5890 5891 5892
	/* synchronize_sched() needed for pending XDP buffers to drain */
	if (adapter->xdp_ring[0])
		synchronize_sched();
5893 5894
	netif_tx_stop_all_queues(netdev);

5895
	/* call carrier off first to avoid false dev_watchdog timeouts */
5896 5897 5898 5899 5900 5901 5902
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5903 5904
	clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5905 5906 5907 5908
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5909
	if (adapter->num_vfs) {
5910 5911
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5912 5913 5914

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5915
			adapter->vfinfo[i].clear_to_send = false;
5916 5917 5918 5919 5920 5921

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5922 5923
	}

5924 5925
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5926
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5927
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5928
	}
5929 5930 5931 5932 5933
	for (i = 0; i < adapter->num_xdp_queues; i++) {
		u8 reg_idx = adapter->xdp_ring[i]->reg_idx;

		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
	}
5934

5935
	/* Disable the Tx DMA engine on 82599 and later MAC */
5936 5937
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5938
	case ixgbe_mac_X540:
5939 5940
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5941
	case ixgbe_mac_x550em_a:
5942
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5943 5944
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5945 5946 5947 5948
		break;
	default:
		break;
	}
5949

5950 5951
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5952

5953 5954
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5955 5956
		hw->mac.ops.disable_tx_laser(hw);

5957 5958 5959 5960
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

5961 5962 5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985
/**
 * ixgbe_eee_capable - helper function to determine EEE support on X550
 * @adapter: board private structure
 */
static void ixgbe_set_eee_capable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_X550EM_A_1G_T:
	case IXGBE_DEV_ID_X550EM_A_1G_T_L:
		if (!hw->phy.eee_speeds_supported)
			break;
		adapter->flags2 |= IXGBE_FLAG2_EEE_CAPABLE;
		if (!hw->phy.eee_speeds_advertised)
			break;
		adapter->flags2 |= IXGBE_FLAG2_EEE_ENABLED;
		break;
	default:
		adapter->flags2 &= ~IXGBE_FLAG2_EEE_CAPABLE;
		adapter->flags2 &= ~IXGBE_FLAG2_EEE_ENABLED;
		break;
	}
}

5986 5987 5988 5989 5990 5991 5992 5993 5994
/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5995
	ixgbe_tx_timeout_reset(adapter);
5996 5997
}

5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049
#ifdef CONFIG_IXGBE_DCB
static void ixgbe_init_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct tc_configuration *tc;
	int j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
	case ixgbe_mac_82599EB:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_x550em_a:
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = DEF_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = DEF_TRAFFIC_CLASS;
		break;
	}

	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.pfc_mode_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
		adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
}
#endif

6050 6051 6052
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
6053
 * @ii: pointer to ixgbe_info for device
6054 6055 6056 6057 6058
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
6059 6060
static int ixgbe_sw_init(struct ixgbe_adapter *adapter,
			 const struct ixgbe_info *ii)
6061 6062 6063
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
6064
	unsigned int rss, fdir;
6065
	u32 fwsm;
6066
	int i;
6067

6068 6069 6070 6071 6072 6073 6074 6075
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

6076 6077 6078
	/* get_invariants needs the device IDs */
	ii->get_invariants(hw);

6079
	/* Set common capability flags and settings */
6080
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
6081
	adapter->ring_feature[RING_F_RSS].limit = rss;
6082 6083 6084
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
6085 6086
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
6087
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
6088
	adapter->ring_feature[RING_F_VMDQ].limit = 1;
6089 6090 6091
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
6092 6093 6094 6095
#ifdef CONFIG_IXGBE_DCB
	adapter->flags |= IXGBE_FLAG_DCB_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
#endif
6096 6097 6098 6099 6100 6101 6102 6103 6104
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

6105
	/* initialize static ixgbe jump table entries */
6106 6107 6108 6109 6110 6111 6112 6113
	adapter->jump_tables[0] = kzalloc(sizeof(*adapter->jump_tables[0]),
					  GFP_KERNEL);
	if (!adapter->jump_tables[0])
		return -ENOMEM;
	adapter->jump_tables[0]->mat = ixgbe_ipv4_fields;

	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++)
		adapter->jump_tables[i] = NULL;
6114

6115 6116 6117
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);
6118 6119
	if (!adapter->mac_table)
		return -ENOMEM;
6120

6121 6122 6123
	if (ixgbe_init_rss_key(adapter))
		return -ENOMEM;

6124
	/* Set MAC specific capability flags and exceptions */
6125 6126
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6127 6128
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;

6129 6130
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
6131

6132
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
6147
		break;
D
Don Skidmore 已提交
6148
	case ixgbe_mac_X540:
6149
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
6150 6151
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
6152
		break;
6153
	case ixgbe_mac_x550em_a:
6154
		adapter->flags |= IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE;
6155 6156 6157 6158 6159 6160 6161 6162
		switch (hw->device_id) {
		case IXGBE_DEV_ID_X550EM_A_1G_T:
		case IXGBE_DEV_ID_X550EM_A_1G_T_L:
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
			break;
		default:
			break;
		}
6163 6164
	/* fall through */
	case ixgbe_mac_X550EM_x:
6165 6166 6167 6168 6169 6170 6171 6172 6173 6174
#ifdef CONFIG_IXGBE_DCB
		adapter->flags &= ~IXGBE_FLAG_DCB_CAPABLE;
#endif
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
	/* Fall Through */
6175
	case ixgbe_mac_X550:
6176 6177
		if (hw->mac.type == ixgbe_mac_X550)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
6178 6179
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
6180 6181
#endif
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
6182
		break;
6183 6184
	default:
		break;
A
Alexander Duyck 已提交
6185
	}
6186

6187 6188 6189 6190 6191
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
6192 6193 6194
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
6195
#ifdef CONFIG_IXGBE_DCB
6196
	ixgbe_init_dcb(adapter);
6197
#endif
6198 6199

	/* default flow control settings */
6200
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
6201
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
6202
	ixgbe_pbthresh_setup(adapter);
6203 6204
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
6205
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
6206

6207
#ifdef CONFIG_PCI_IOV
6208 6209 6210
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

6211
	/* assign number of SR-IOV VFs */
6212
	if (hw->mac.type != ixgbe_mac_82598EB) {
6213
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
6214
			max_vfs = 0;
6215 6216 6217 6218
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		}
	}
#endif /* CONFIG_PCI_IOV */
6219

6220
	/* enable itr by default in dynamic mode */
6221 6222
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
6223 6224 6225 6226 6227

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

6228
	/* set default work limits */
6229
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
6230

6231
	/* initialize eeprom parameters */
6232
	if (ixgbe_init_eeprom_params_generic(hw)) {
6233
		e_dev_err("EEPROM initialization failed\n");
6234 6235 6236
		return -EIO;
	}

6237
	/* PF holds first pool slot */
6238
	set_bit(0, adapter->fwd_bitmask);
6239 6240 6241 6242 6243 6244 6245
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
6246
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
6247 6248 6249
 *
 * Return 0 on success, negative on failure
 **/
6250
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
6251
{
6252
	struct device *dev = tx_ring->dev;
6253
	int orig_node = dev_to_node(dev);
6254
	int ring_node = -1;
6255 6256
	int size;

6257
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
6258 6259

	if (tx_ring->q_vector)
6260
		ring_node = tx_ring->q_vector->numa_node;
6261

6262
	tx_ring->tx_buffer_info = vmalloc_node(size, ring_node);
6263
	if (!tx_ring->tx_buffer_info)
6264
		tx_ring->tx_buffer_info = vmalloc(size);
6265 6266
	if (!tx_ring->tx_buffer_info)
		goto err;
6267 6268

	/* round up to nearest 4K */
6269
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
6270
	tx_ring->size = ALIGN(tx_ring->size, 4096);
6271

6272
	set_dev_node(dev, ring_node);
6273 6274 6275 6276 6277 6278 6279 6280
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
6281 6282
	if (!tx_ring->desc)
		goto err;
6283

6284 6285
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
6286
	return 0;
6287 6288 6289 6290

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
6291
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
6292
	return -ENOMEM;
6293 6294
}

6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
6307
	int i, j = 0, err = 0;
6308 6309

	for (i = 0; i < adapter->num_tx_queues; i++) {
6310
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
6311 6312
		if (!err)
			continue;
6313

6314
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
6315
		goto err_setup_tx;
6316
	}
6317 6318 6319 6320 6321 6322 6323 6324
	for (j = 0; j < adapter->num_xdp_queues; j++) {
		err = ixgbe_setup_tx_resources(adapter->xdp_ring[j]);
		if (!err)
			continue;

		e_err(probe, "Allocation for Tx Queue %u failed\n", j);
		goto err_setup_tx;
	}
6325

6326 6327 6328
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
6329 6330
	while (j--)
		ixgbe_free_tx_resources(adapter->xdp_ring[j]);
6331 6332
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
6333 6334 6335
	return err;
}

6336 6337
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
6338
 * @adapter: pointer to ixgbe_adapter
6339
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
6340 6341 6342
 *
 * Returns 0 on success, negative on failure
 **/
6343 6344
int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *rx_ring)
6345
{
6346
	struct device *dev = rx_ring->dev;
6347
	int orig_node = dev_to_node(dev);
6348
	int ring_node = -1;
6349
	int size, err;
6350

6351
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
6352 6353

	if (rx_ring->q_vector)
6354
		ring_node = rx_ring->q_vector->numa_node;
6355

6356
	rx_ring->rx_buffer_info = vmalloc_node(size, ring_node);
6357
	if (!rx_ring->rx_buffer_info)
6358
		rx_ring->rx_buffer_info = vmalloc(size);
6359 6360
	if (!rx_ring->rx_buffer_info)
		goto err;
6361 6362

	/* Round up to nearest 4K */
6363 6364
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
6365

6366
	set_dev_node(dev, ring_node);
6367 6368 6369 6370 6371 6372 6373 6374
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
6375 6376
	if (!rx_ring->desc)
		goto err;
6377

6378 6379
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
6380

6381 6382 6383 6384 6385
	/* XDP RX-queue info */
	if (xdp_rxq_info_reg(&rx_ring->xdp_rxq, adapter->netdev,
			     rx_ring->queue_index) < 0)
		goto err;

6386 6387 6388 6389 6390 6391 6392
	err = xdp_rxq_info_reg_mem_model(&rx_ring->xdp_rxq,
					 MEM_TYPE_PAGE_SHARED, NULL);
	if (err) {
		xdp_rxq_info_unreg(&rx_ring->xdp_rxq);
		goto err;
	}

6393 6394
	rx_ring->xdp_prog = adapter->xdp_prog;

6395
	return 0;
6396 6397 6398 6399
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
6400
	return -ENOMEM;
6401 6402
}

6403 6404 6405 6406 6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
6418
		err = ixgbe_setup_rx_resources(adapter, adapter->rx_ring[i]);
6419 6420
		if (!err)
			continue;
6421

6422
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
6423
		goto err_setup_rx;
6424 6425
	}

6426 6427 6428 6429 6430
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
6431 6432 6433 6434
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
6435 6436 6437
	return err;
}

6438 6439 6440 6441 6442 6443
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
6444
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
6445
{
6446
	ixgbe_clean_tx_ring(tx_ring);
6447 6448 6449 6450

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

6451 6452 6453 6454 6455 6456
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
6457 6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
6472
		if (adapter->tx_ring[i]->desc)
6473
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
6474 6475 6476
	for (i = 0; i < adapter->num_xdp_queues; i++)
		if (adapter->xdp_ring[i]->desc)
			ixgbe_free_tx_resources(adapter->xdp_ring[i]);
6477 6478 6479
}

/**
6480
 * ixgbe_free_rx_resources - Free Rx Resources
6481 6482 6483 6484
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
6485
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
6486
{
6487
	ixgbe_clean_rx_ring(rx_ring);
6488

6489
	rx_ring->xdp_prog = NULL;
6490
	xdp_rxq_info_unreg(&rx_ring->xdp_rxq);
6491 6492 6493
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

6494 6495 6496 6497 6498 6499
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

6514 6515 6516 6517
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
6518
	for (i = 0; i < adapter->num_rx_queues; i++)
6519
		if (adapter->rx_ring[i]->desc)
6520
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
6521 6522 6523 6524 6525 6526 6527 6528 6529 6530 6531 6532
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6533 6534

	/*
6535 6536 6537
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
6538 6539 6540
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
6541
	    (new_mtu > ETH_DATA_LEN))
6542
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
6543

6544
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
6545

6546
	/* must set new MTU before calling down or up */
6547 6548
	netdev->mtu = new_mtu;

6549 6550
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
6567
int ixgbe_open(struct net_device *netdev)
6568 6569
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6570
	struct ixgbe_hw *hw = &adapter->hw;
6571
	int err, queues;
6572 6573 6574 6575

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
6576

6577 6578
	netif_carrier_off(netdev);

6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589 6590
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

6591
	err = ixgbe_request_irq(adapter);
6592 6593 6594
	if (err)
		goto err_req_irq;

6595
	/* Notify the stack of the actual queue counts. */
6596
	queues = adapter->num_tx_queues;
6597
	err = netif_set_real_num_tx_queues(netdev, queues);
6598 6599 6600
	if (err)
		goto err_set_queues;

6601
	queues = adapter->num_rx_queues;
6602
	err = netif_set_real_num_rx_queues(netdev, queues);
6603 6604 6605
	if (err)
		goto err_set_queues;

6606 6607
	ixgbe_ptp_init(adapter);

6608
	ixgbe_up_complete(adapter);
6609

6610
	ixgbe_clear_udp_tunnel_port(adapter, IXGBE_VXLANCTRL_ALL_UDPPORT_MASK);
6611
	udp_tunnel_get_rx_info(netdev);
6612

6613 6614
	return 0;

6615 6616
err_set_queues:
	ixgbe_free_irq(adapter);
6617
err_req_irq:
6618
	ixgbe_free_all_rx_resources(adapter);
6619 6620
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
6621
err_setup_rx:
6622
	ixgbe_free_all_tx_resources(adapter);
6623
err_setup_tx:
6624 6625 6626 6627 6628
	ixgbe_reset(adapter);

	return err;
}

6629 6630 6631 6632
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

6633 6634 6635 6636 6637 6638 6639 6640 6641
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

6642 6643 6644 6645 6646 6647
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
6659
int ixgbe_close(struct net_device *netdev)
6660 6661 6662
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6663 6664
	ixgbe_ptp_stop(adapter);

6665 6666
	if (netif_device_present(netdev))
		ixgbe_close_suspend(adapter);
6667

6668 6669
	ixgbe_fdir_filter_exit(adapter);

6670
	ixgbe_release_hw_control(adapter);
6671 6672 6673 6674

	return 0;
}

6675 6676 6677
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
6678 6679
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6680 6681
	u32 err;

6682
	adapter->hw.hw_addr = adapter->io_addr;
6683 6684
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
6685 6686 6687 6688 6689
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
6690 6691

	err = pci_enable_device_mem(pdev);
6692
	if (err) {
6693
		e_dev_err("Cannot enable PCI device from suspend\n");
6694 6695
		return err;
	}
6696
	smp_mb__before_atomic();
6697
	clear_bit(__IXGBE_DISABLED, &adapter->state);
6698 6699
	pci_set_master(pdev);

6700
	pci_wake_from_d3(pdev, false);
6701 6702 6703

	ixgbe_reset(adapter);

6704 6705
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6706 6707 6708
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
6709
		err = ixgbe_open(netdev);
6710 6711


6712 6713 6714
	if (!err)
		netif_device_attach(netdev);
	rtnl_unlock();
6715

6716
	return err;
6717 6718
}
#endif /* CONFIG_PM */
6719 6720

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
6721
{
6722 6723
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6724
	struct ixgbe_hw *hw = &adapter->hw;
6725
	u32 ctrl;
6726
	u32 wufc = adapter->wol;
6727 6728 6729 6730
#ifdef CONFIG_PM
	int retval = 0;
#endif

6731
	rtnl_lock();
6732 6733
	netif_device_detach(netdev);

6734 6735
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
6736

6737
	ixgbe_clear_interrupt_scheme(adapter);
6738
	rtnl_unlock();
6739

6740 6741 6742 6743
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
6744

6745
#endif
6746 6747 6748
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

6749
	if (wufc) {
6750 6751
		u32 fctrl;

6752
		ixgbe_set_rx_mode(netdev);
6753

6754 6755
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
6756 6757
			hw->mac.ops.enable_tx_laser(hw);

6758 6759 6760 6761
		/* enable the reception of multicast packets */
		fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		fctrl |= IXGBE_FCTRL_MPE;
		IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

6773 6774
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6775
		pci_wake_from_d3(pdev, false);
6776 6777
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6778
	case ixgbe_mac_X540:
6779 6780
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6781
	case ixgbe_mac_x550em_a:
6782 6783 6784 6785 6786
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
6787

6788
	*enable_wake = !!wufc;
6789 6790
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
6791

6792 6793
	ixgbe_release_hw_control(adapter);

6794 6795
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6796

6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6816 6817 6818

	return 0;
}
6819
#endif /* CONFIG_PM */
6820 6821 6822

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6823 6824 6825 6826 6827 6828 6829 6830
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6831 6832
}

6833 6834 6835 6836 6837 6838
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6839
	struct net_device *netdev = adapter->netdev;
6840
	struct ixgbe_hw *hw = &adapter->hw;
6841
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6842 6843
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6844 6845
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6846
	u64 alloc_rx_page = 0;
6847
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6848

6849 6850 6851 6852
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6853
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6854
		u64 rsc_count = 0;
6855 6856
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6857 6858
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6859 6860 6861
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6862 6863
	}

6864 6865 6866
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
6867
		alloc_rx_page += rx_ring->rx_stats.alloc_rx_page;
6868 6869
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6870
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6871 6872 6873 6874
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
6875
	adapter->alloc_rx_page = alloc_rx_page;
6876 6877
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6878
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6879 6880 6881 6882 6883
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6884
	/* gather some stats to the adapter struct that are per queue */
6885 6886 6887 6888 6889 6890 6891
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6892 6893 6894 6895 6896 6897 6898 6899
	for (i = 0; i < adapter->num_xdp_queues; i++) {
		struct ixgbe_ring *xdp_ring = adapter->xdp_ring[i];

		restart_queue += xdp_ring->tx_stats.restart_queue;
		tx_busy += xdp_ring->tx_stats.tx_busy;
		bytes += xdp_ring->stats.bytes;
		packets += xdp_ring->stats.packets;
	}
6900
	adapter->restart_queue = restart_queue;
6901 6902 6903
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6904

6905
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6906 6907

	/* 8 register reads */
6908 6909 6910 6911
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6912 6913
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6914 6915
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6916 6917
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6918 6919 6920
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6921 6922
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6923 6924
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6925
		case ixgbe_mac_X540:
6926 6927
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6928
		case ixgbe_mac_x550em_a:
6929 6930 6931 6932 6933
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6934
		}
6935
	}
6936 6937 6938 6939 6940 6941

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6942 6943
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
6944 6945
		    (hw->mac.type == ixgbe_mac_X550EM_x) ||
		    (hw->mac.type == ixgbe_mac_x550em_a)) {
6946 6947 6948 6949 6950 6951 6952
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6953
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6954
	/* work around hardware counting issue */
6955
	hwstats->gprc -= missed_rx;
6956

6957 6958
	ixgbe_update_xoff_received(adapter);

6959
	/* 82598 hardware only has a 32 bit counter in the high register */
6960 6961 6962 6963 6964 6965 6966
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6967
	case ixgbe_mac_X540:
6968 6969
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6970
	case ixgbe_mac_x550em_a:
6971
		/* OS2BMC stats are X540 and later */
6972 6973 6974 6975
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
6976
		/* fall through */
6977
	case ixgbe_mac_82599EB:
6978 6979 6980
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6981
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6982
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6983
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6984
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6985
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6986
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6987 6988 6989
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6990
#ifdef IXGBE_FCOE
6991 6992 6993 6994 6995 6996
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6997
		/* Add up per cpu counters for total ddp aloc fail */
6998 6999 7000 7001 7002
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
7003
			for_each_possible_cpu(cpu) {
7004 7005 7006
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
7007
			}
7008 7009
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
7010
		}
7011
#endif /* IXGBE_FCOE */
7012 7013 7014
		break;
	default:
		break;
7015
	}
7016
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
7017 7018
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
7019
	if (hw->mac.type == ixgbe_mac_82598EB)
7020 7021 7022 7023 7024 7025 7026 7027 7028
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
7029
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
7030
	hwstats->lxontxc += lxon;
7031
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
7032 7033 7034
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
7035 7036 7037 7038
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
7054 7055

	/* Fill out the OS statistics structure */
7056
	netdev->stats.multicast = hwstats->mprc;
7057 7058

	/* Rx Errors */
7059
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
7060
	netdev->stats.rx_dropped = 0;
7061 7062
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
7063
	netdev->stats.rx_missed_errors = total_mpc;
7064 7065 7066
}

/**
7067
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
7068
 * @adapter: pointer to the device adapter structure
7069
 **/
7070
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
7071
{
7072
	struct ixgbe_hw *hw = &adapter->hw;
7073
	int i;
7074

7075 7076 7077 7078
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
7079

7080
	/* if interface is down do nothing */
7081
	if (test_bit(__IXGBE_DOWN, &adapter->state))
7082 7083 7084 7085 7086 7087 7088 7089
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

7090 7091 7092
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
7093
				&(adapter->tx_ring[i]->state));
7094 7095 7096
		for (i = 0; i < adapter->num_xdp_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
				&adapter->xdp_ring[i]->state);
7097 7098
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
7099 7100 7101 7102 7103 7104 7105 7106
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
7107
 * @adapter: pointer to the device adapter structure
7108 7109
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
7110
 * in order to make certain interrupts are occurring.  Secondly it sets the
7111
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
7112
 * determine if a hang has occurred.
7113 7114
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
7115
{
7116
	struct ixgbe_hw *hw = &adapter->hw;
7117 7118
	u64 eics = 0;
	int i;
7119

7120
	/* If we're down, removing or resetting, just bail */
7121
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7122
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7123 7124
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
7125

7126 7127 7128 7129
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
7130 7131
		for (i = 0; i < adapter->num_xdp_queues; i++)
			set_check_for_tx_hang(adapter->xdp_ring[i]);
7132
	}
7133

7134 7135 7136 7137 7138 7139 7140 7141
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
7142 7143
	} else {
		/* get one bit for every active tx/rx interrupt vector */
7144
		for (i = 0; i < adapter->num_q_vectors; i++) {
7145
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
7146
			if (qv->rx.ring || qv->tx.ring)
J
Jacob Keller 已提交
7147
				eics |= BIT_ULL(i);
7148
		}
7149
	}
7150

7151
	/* Cause software interrupt to ensure rings are cleaned */
7152
	ixgbe_irq_rearm_queues(adapter, eics);
7153 7154
}

7155
/**
7156
 * ixgbe_watchdog_update_link - update the link status
7157
 * @adapter: pointer to the device adapter structure
7158
 **/
7159
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
7160 7161
{
	struct ixgbe_hw *hw = &adapter->hw;
7162 7163
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
7164
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
7165

7166 7167 7168 7169 7170
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
7171
	} else {
7172 7173 7174
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
7175
	}
7176 7177 7178 7179

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

7180
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
7181
		hw->mac.ops.fc_enable(hw);
7182 7183
		ixgbe_set_rx_drop_en(adapter);
	}
7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
7195 7196
}

7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209 7210 7211 7212 7213
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

7214
/**
7215 7216
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
7217
 * @adapter: pointer to the device adapter structure
7218
 **/
7219
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
7220
{
7221
	struct net_device *netdev = adapter->netdev;
7222
	struct ixgbe_hw *hw = &adapter->hw;
7223
	u32 link_speed = adapter->link_speed;
7224
	const char *speed_str;
7225
	bool flow_rx, flow_tx;
7226

7227 7228
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
7229
		return;
7230

7231
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7232

7233 7234 7235 7236 7237 7238 7239 7240 7241
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
7242 7243
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
7244
	case ixgbe_mac_x550em_a:
7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
7256
	}
7257

7258 7259
	adapter->last_rx_ptp_check = jiffies;

7260
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
7261
		ixgbe_ptp_start_cyclecounter(adapter);
7262

7263 7264 7265 7266
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
7267 7268 7269
	case IXGBE_LINK_SPEED_5GB_FULL:
		speed_str = "5 Gbps";
		break;
7270 7271 7272 7273 7274 7275 7276 7277 7278
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
7279 7280 7281
	case IXGBE_LINK_SPEED_10_FULL:
		speed_str = "10 Mbps";
		break;
7282 7283 7284 7285 7286
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
7287 7288 7289
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
7290

7291 7292
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
7293

7294 7295 7296
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

7297 7298 7299
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

7300 7301
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
7302 7303
}

7304
/**
7305 7306
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
7307
 * @adapter: pointer to the adapter structure
7308
 **/
A
Alexander Duyck 已提交
7309
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
7310
{
7311
	struct net_device *netdev = adapter->netdev;
7312
	struct ixgbe_hw *hw = &adapter->hw;
7313

7314 7315
	adapter->link_up = false;
	adapter->link_speed = 0;
7316

7317 7318 7319
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
7320

7321 7322 7323
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
7324

7325
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
7326
		ixgbe_ptp_start_cyclecounter(adapter);
7327

7328 7329
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
7330 7331 7332

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
7333
}
7334

7335 7336 7337 7338 7339 7340 7341 7342 7343 7344 7345
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

7346 7347 7348 7349 7350 7351 7352
	for (i = 0; i < adapter->num_xdp_queues; i++) {
		struct ixgbe_ring *ring = adapter->xdp_ring[i];

		if (ring->next_to_use != ring->next_to_clean)
			return true;
	}

7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366
	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

7367 7368 7369 7370
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

7386 7387
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
7388
 * @adapter: pointer to the device adapter structure
7389 7390 7391 7392
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
7393 7394
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
7395 7396 7397 7398 7399
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
7400
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
7401
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
7402
		}
7403 7404 7405
	}
}

7406 7407 7408 7409 7410
#ifdef CONFIG_PCI_IOV
static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
7411
	unsigned int vf;
7412 7413 7414 7415 7416 7417 7418 7419 7420 7421 7422 7423 7424 7425 7426 7427 7428 7429
	u32 gpc;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	/* check status reg for all VFs owned by this PF */
7430 7431 7432
	for (vf = 0; vf < adapter->num_vfs; ++vf) {
		struct pci_dev *vfdev = adapter->vfinfo[vf].vfdev;
		u16 status_reg;
7433

7434 7435 7436 7437 7438
		if (!vfdev)
			continue;
		pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
		if (status_reg != IXGBE_FAILED_READ_CFG_WORD &&
		    status_reg & PCI_STATUS_REC_MASTER_ABORT)
7439
			pcie_flr(vfdev);
7440 7441 7442
	}
}

7443 7444 7445 7446
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

7447 7448 7449
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

7461
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
7462
}
7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

7474

7475 7476
/**
 * ixgbe_watchdog_subtask - check and bring link up
7477
 * @adapter: pointer to the device adapter structure
7478 7479 7480
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
7481
	/* if interface is down, removing or resetting, do nothing */
7482
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7483
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7484
	    test_bit(__IXGBE_RESETTING, &adapter->state))
7485 7486 7487 7488 7489 7490 7491 7492
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
7493

7494
	ixgbe_check_for_bad_vf(adapter);
7495
	ixgbe_spoof_check(adapter);
7496
	ixgbe_update_stats(adapter);
7497 7498

	ixgbe_watchdog_flush_tx(adapter);
7499
}
7500

7501
/**
7502
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
7503
 * @adapter: the ixgbe adapter structure
7504
 **/
7505
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
7506 7507
{
	struct ixgbe_hw *hw = &adapter->hw;
7508
	s32 err;
7509

7510 7511 7512 7513
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
7514

M
Mark Rustad 已提交
7515 7516 7517 7518
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

7519 7520 7521
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
7522

M
Mark Rustad 已提交
7523 7524
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

7525 7526 7527
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
7528

7529 7530 7531 7532
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
7533
	}
7534

7535 7536 7537
	/* exit on error */
	if (err)
		goto sfp_out;
7538

7539 7540 7541
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
7542

7543
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
7544

7545 7546 7547 7548 7549 7550 7551 7552 7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
7571
	}
7572
}
7573

7574 7575
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
7576
 * @adapter: the ixgbe adapter structure
7577 7578 7579 7580
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
7581
	u32 cap_speed;
J
Josh Hay 已提交
7582 7583
	u32 speed;
	bool autoneg = false;
7584 7585 7586 7587 7588 7589 7590 7591 7592 7593

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

7594
	hw->mac.ops.get_link_capabilities(hw, &cap_speed, &autoneg);
7595

7596 7597 7598 7599 7600 7601
	/* advertise highest capable link speed */
	if (!autoneg && (cap_speed & IXGBE_LINK_SPEED_10GB_FULL))
		speed = IXGBE_LINK_SPEED_10GB_FULL;
	else
		speed = cap_speed & (IXGBE_LINK_SPEED_10GB_FULL |
				     IXGBE_LINK_SPEED_1GB_FULL);
7602

7603
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
7604
		hw->mac.ops.setup_link(hw, speed, true);
7605 7606 7607 7608 7609 7610 7611 7612

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
7613
 * @t: pointer to timer_list structure
7614
 **/
7615
static void ixgbe_service_timer(struct timer_list *t)
7616
{
7617
	struct ixgbe_adapter *adapter = from_timer(adapter, t, service_timer);
7618 7619
	unsigned long next_event_offset;

7620 7621 7622 7623 7624
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
7625

7626 7627 7628
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

7629
	ixgbe_service_event_schedule(adapter);
7630 7631
}

7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648 7649 7650 7651
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

7652 7653
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
7654
	if (!test_and_clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state))
7655 7656
		return;

7657
	/* If we're already down, removing or resetting, just bail */
7658
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7659
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7660 7661 7662 7663 7664 7665 7666
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

7667
	rtnl_lock();
7668
	ixgbe_reinit_locked(adapter);
7669
	rtnl_unlock();
7670 7671
}

7672 7673 7674 7675 7676 7677 7678 7679 7680
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
7681 7682 7683 7684 7685 7686 7687 7688 7689
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
7690
	if (adapter->flags2 & IXGBE_FLAG2_UDP_TUN_REREG_NEEDED) {
7691
		rtnl_lock();
7692
		adapter->flags2 &= ~IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
7693 7694
		udp_tunnel_get_rx_info(adapter->netdev);
		rtnl_unlock();
7695
	}
7696
	ixgbe_reset_subtask(adapter);
7697
	ixgbe_phy_interrupt_subtask(adapter);
7698 7699
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
7700
	ixgbe_check_overtemp_subtask(adapter);
7701
	ixgbe_watchdog_subtask(adapter);
7702
	ixgbe_fdir_reinit_subtask(adapter);
7703
	ixgbe_check_hang_subtask(adapter);
7704

7705
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
7706
		ixgbe_ptp_overflow_check(adapter);
7707 7708
		if (adapter->flags & IXGBE_FLAG_RX_HWTSTAMP_IN_REGISTER)
			ixgbe_ptp_rx_hang(adapter);
7709
		ixgbe_ptp_tx_hang(adapter);
7710
	}
7711 7712

	ixgbe_service_event_complete(adapter);
7713 7714
}

7715 7716
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
7717 7718
		     u8 *hdr_len,
		     struct ixgbe_ipsec_tx_data *itd)
7719
{
7720
	u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
7721
	struct sk_buff *skb = first->skb;
7722 7723 7724 7725 7726 7727 7728 7729 7730 7731
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
7732
	u32 fceof_saidx = 0;
7733
	int err;
7734

7735 7736 7737
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

7738 7739
	if (!skb_is_gso(skb))
		return 0;
7740

7741 7742 7743
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
7744

7745 7746 7747 7748
	if (eth_p_mpls(first->protocol))
		ip.hdr = skb_inner_network_header(skb);
	else
		ip.hdr = skb_network_header(skb);
7749 7750
	l4.hdr = skb_checksum_start(skb);

7751 7752 7753
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

7754 7755
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
7756 7757
		unsigned char *csum_start = skb_checksum_start(skb);
		unsigned char *trans_start = ip.hdr + (ip.v4->ihl * 4);
7758
		int len = csum_start - trans_start;
7759

7760
		/* IP header will have to cancel out any data that
7761 7762
		 * is not a part of the outer IP header, so set to
		 * a reverse csum if needed, else init check to 0.
7763
		 */
7764 7765 7766
		ip.v4->check = (skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) ?
					   csum_fold(csum_partial(trans_start,
								  len, 0)) : 0;
7767
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7768 7769

		ip.v4->tot_len = 0;
7770 7771 7772
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
7773 7774
	} else {
		ip.v6->payload_len = 0;
7775 7776
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
7777 7778
	}

7779 7780 7781 7782 7783 7784 7785 7786 7787
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;

	/* remove payload length from inner checksum */
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
7788

7789 7790 7791 7792
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

7793
	/* mss_l4len_id: use 0 as index for TSO */
7794
	mss_l4len_idx = (*hdr_len - l4_offset) << IXGBE_ADVTXD_L4LEN_SHIFT;
7795 7796
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

7797 7798 7799
	fceof_saidx |= itd->sa_idx;
	type_tucmd |= itd->flags | itd->trailer_len;

7800
	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
7801 7802
	vlan_macip_lens = l4.hdr - ip.hdr;
	vlan_macip_lens |= (ip.hdr - skb->data) << IXGBE_ADVTXD_MACLEN_SHIFT;
7803
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7804

7805
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, fceof_saidx, type_tucmd,
7806
			  mss_l4len_idx);
7807 7808 7809 7810

	return 1;
}

7811 7812 7813 7814 7815 7816 7817 7818 7819
static inline bool ixgbe_ipv6_csum_is_sctp(struct sk_buff *skb)
{
	unsigned int offset = 0;

	ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);

	return offset == skb_checksum_start_offset(skb);
}

7820
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
7821 7822
			  struct ixgbe_tx_buffer *first,
			  struct ixgbe_ipsec_tx_data *itd)
7823
{
7824
	struct sk_buff *skb = first->skb;
7825
	u32 vlan_macip_lens = 0;
7826
	u32 fceof_saidx = 0;
7827
	u32 type_tucmd = 0;
7828

7829
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7830 7831 7832
csum_failed:
		if (!(first->tx_flags & (IXGBE_TX_FLAGS_HW_VLAN |
					 IXGBE_TX_FLAGS_CC)))
7833
			return;
7834 7835
		goto no_csum;
	}
7836

7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849
	switch (skb->csum_offset) {
	case offsetof(struct tcphdr, check):
		type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
		/* fall through */
	case offsetof(struct udphdr, check):
		break;
	case offsetof(struct sctphdr, checksum):
		/* validate that this is actually an SCTP request */
		if (((first->protocol == htons(ETH_P_IP)) &&
		     (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
		    ((first->protocol == htons(ETH_P_IPV6)) &&
		     ixgbe_ipv6_csum_is_sctp(skb))) {
			type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_SCTP;
7850
			break;
7851
		}
7852 7853 7854 7855
		/* fall through */
	default:
		skb_checksum_help(skb);
		goto csum_failed;
7856 7857
	}

7858 7859 7860 7861
	/* update TX checksum flag */
	first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
	vlan_macip_lens = skb_checksum_start_offset(skb) -
			  skb_network_offset(skb);
7862
no_csum:
7863
	/* vlan_macip_lens: MACLEN, VLAN tag */
7864
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
7865
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7866

7867 7868
	fceof_saidx |= itd->sa_idx;
	type_tucmd |= itd->flags | itd->trailer_len;
7869 7870

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, fceof_saidx, type_tucmd, 0);
7871 7872
}

7873 7874 7875 7876 7877 7878
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7879
{
7880
	/* set type for advanced descriptor with frame checksum insertion */
7881 7882 7883
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7884

7885
	/* set HW vlan bit if vlan is present */
7886 7887
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7888

7889
	/* set segmentation enable bits for TSO/FSO */
7890 7891 7892 7893 7894 7895
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7896

7897
	/* insert frame checksum */
7898
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7899

7900 7901
	return cmd_type;
}
7902

7903 7904
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7905
{
7906
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7907

7908
	/* enable L4 checksum for TSO and TX checksum offload */
7909 7910 7911
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7912

7913
	/* enable IPv4 checksum for TSO */
7914 7915 7916
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7917

7918 7919 7920 7921 7922
	/* enable IPsec */
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPSEC,
					IXGBE_ADVTXD_POPTS_IPSEC);

7923 7924 7925 7926
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7927 7928 7929
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7930

7931
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7932
}
7933

7934 7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949 7950 7951 7952 7953 7954 7955 7956 7957 7958 7959 7960 7961 7962 7963
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7964 7965 7966
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

7967 7968 7969
static int ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			struct ixgbe_tx_buffer *first,
			const u8 hdr_len)
7970
{
7971
	struct sk_buff *skb = first->skb;
7972
	struct ixgbe_tx_buffer *tx_buffer;
7973
	union ixgbe_adv_tx_desc *tx_desc;
7974 7975 7976
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7977
	u32 tx_flags = first->tx_flags;
7978
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7979 7980
	u16 i = tx_ring->next_to_use;

7981 7982
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7983 7984 7985 7986
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7987

7988 7989
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7990
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7991 7992
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7993 7994
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7995 7996
		}
	}
7997

7998
#endif
7999
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
8000

8001
	tx_buffer = first;
8002

8003 8004 8005 8006 8007 8008 8009 8010 8011
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
8012

8013
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
8014
			tx_desc->read.cmd_type_len =
8015
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
8016

8017
			i++;
8018
			tx_desc++;
8019
			if (i == tx_ring->count) {
8020
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
8021 8022
				i = 0;
			}
8023
			tx_desc->read.olinfo_status = 0;
8024 8025 8026 8027 8028

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
8029
		}
8030

8031 8032
		if (likely(!data_len))
			break;
8033

8034
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
8035

8036 8037 8038 8039 8040 8041
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
8042
		tx_desc->read.olinfo_status = 0;
8043

8044
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
8045
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
8046
#else
E
Eric Dumazet 已提交
8047
		size = skb_frag_size(frag);
8048 8049
#endif
		data_len -= size;
8050

8051 8052
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
8053

8054 8055
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
8056

8057
	/* write last descriptor with RS and EOP bits */
8058 8059
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
8060

8061
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
8062

8063 8064
	/* set the timestamp */
	first->time_stamp = jiffies;
8065 8066

	/*
8067 8068 8069 8070 8071 8072
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
8073 8074 8075
	 */
	wmb();

8076 8077 8078
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

8079 8080 8081 8082 8083 8084
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

8085 8086 8087
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
8088 8089 8090 8091 8092 8093
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
8094
	}
8095

8096
	return 0;
8097
dma_error:
8098
	dev_err(tx_ring->dev, "TX DMA map failed\n");
8099 8100

	/* clear dma mappings for failed tx_buffer_info map */
A
Alexander Duyck 已提交
8101 8102
	for (;;) {
		tx_buffer = &tx_ring->tx_buffer_info[i];
8103 8104 8105 8106 8107 8108
		if (dma_unmap_len(tx_buffer, len))
			dma_unmap_page(tx_ring->dev,
				       dma_unmap_addr(tx_buffer, dma),
				       dma_unmap_len(tx_buffer, len),
				       DMA_TO_DEVICE);
		dma_unmap_len_set(tx_buffer, len, 0);
A
Alexander Duyck 已提交
8109 8110 8111
		if (tx_buffer == first)
			break;
		if (i == 0)
8112
			i += tx_ring->count;
A
Alexander Duyck 已提交
8113
		i--;
8114 8115
	}

8116 8117 8118
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

8119
	tx_ring->next_to_use = i;
8120 8121

	return -1;
8122 8123
}

8124
static void ixgbe_atr(struct ixgbe_ring *ring,
8125
		      struct ixgbe_tx_buffer *first)
8126 8127 8128 8129 8130 8131 8132 8133 8134
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
8135
	struct tcphdr *th;
8136
	unsigned int hlen;
8137
	struct sk_buff *skb;
8138
	__be16 vlan_id;
8139
	int l4_proto;
8140

8141 8142 8143 8144 8145 8146
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
8147
		return;
8148

8149
	ring->atr_count++;
8150

8151 8152 8153 8154 8155
	/* currently only IPv4/IPv6 with TCP is supported */
	if ((first->protocol != htons(ETH_P_IP)) &&
	    (first->protocol != htons(ETH_P_IPV6)))
		return;

8156
	/* snag network header to get L4 type and address */
8157 8158
	skb = first->skb;
	hdr.network = skb_network_header(skb);
8159 8160
	if (unlikely(hdr.network <= skb->data))
		return;
8161 8162
	if (skb->encapsulation &&
	    first->protocol == htons(ETH_P_IP) &&
8163
	    hdr.ipv4->protocol == IPPROTO_UDP) {
8164
		struct ixgbe_adapter *adapter = q_vector->adapter;
8165

8166 8167 8168 8169
		if (unlikely(skb_tail_pointer(skb) < hdr.network +
			     VXLAN_HEADROOM))
			return;

8170 8171
		/* verify the port is recognized as VXLAN */
		if (adapter->vxlan_port &&
8172
		    udp_hdr(skb)->dest == adapter->vxlan_port)
8173
			hdr.network = skb_inner_network_header(skb);
8174 8175 8176 8177

		if (adapter->geneve_port &&
		    udp_hdr(skb)->dest == adapter->geneve_port)
			hdr.network = skb_inner_network_header(skb);
8178 8179
	}

8180 8181 8182 8183 8184 8185
	/* Make sure we have at least [minimum IPv4 header + TCP]
	 * or [IPv6 header] bytes
	 */
	if (unlikely(skb_tail_pointer(skb) < hdr.network + 40))
		return;

8186 8187 8188
	/* Currently only IPv4/IPv6 with TCP is supported */
	switch (hdr.ipv4->version) {
	case IPVERSION:
8189 8190 8191
		/* access ihl as u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;
		l4_proto = hdr.ipv4->protocol;
8192 8193
		break;
	case 6:
8194 8195 8196
		hlen = hdr.network - skb->data;
		l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
		hlen -= hdr.network - skb->data;
8197 8198 8199
		break;
	default:
		return;
8200
	}
8201

8202 8203 8204
	if (l4_proto != IPPROTO_TCP)
		return;

8205 8206 8207 8208
	if (unlikely(skb_tail_pointer(skb) < hdr.network +
		     hlen + sizeof(struct tcphdr)))
		return;

8209 8210 8211 8212
	th = (struct tcphdr *)(hdr.network + hlen);

	/* skip this packet since the socket is closing */
	if (th->fin)
8213 8214 8215 8216 8217 8218 8219 8220 8221
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

8222
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
8237
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
8238
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
8239
	else
8240
		common.port.src ^= th->dest ^ first->protocol;
8241 8242
	common.port.dst ^= th->source;

8243 8244
	switch (hdr.ipv4->version) {
	case IPVERSION:
8245 8246
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
8247 8248
		break;
	case 6:
8249 8250 8251 8252 8253 8254 8255 8256 8257
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
8258 8259 8260
		break;
	default:
		break;
8261
	}
8262

8263
	if (hdr.network != skb_network_header(skb))
8264 8265
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;

8266
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
8267 8268
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
8269 8270
}

8271
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
8272
			      void *accel_priv, select_queue_fallback_t fallback)
8273
{
8274
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
8275 8276
	struct ixgbe_adapter *adapter;
	int txq;
8277 8278
#ifdef IXGBE_FCOE
	struct ixgbe_ring_feature *f;
8279 8280
#endif

8281 8282 8283 8284 8285 8286 8287
	if (fwd_adapter) {
		adapter = netdev_priv(dev);
		txq = reciprocal_scale(skb_get_hash(skb),
				       adapter->num_rx_queues_per_pool);

		return txq + fwd_adapter->tx_base_queue;
	}
8288 8289

#ifdef IXGBE_FCOE
8290

8291 8292 8293 8294 8295
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
8296 8297
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
8298
		adapter = netdev_priv(dev);
8299

8300 8301
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
8302
		/* fall through */
8303
	default:
8304
		return fallback(dev, skb);
8305
	}
8306

8307
	f = &adapter->ring_feature[RING_F_FCOE];
8308

8309 8310
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
8311

8312 8313
	while (txq >= f->indices)
		txq -= f->indices;
8314

8315
	return txq + f->offset;
8316
#else
8317
	return fallback(dev, skb);
8318
#endif
8319 8320
}

8321
static int ixgbe_xmit_xdp_ring(struct ixgbe_adapter *adapter,
8322
			       struct xdp_frame *xdpf)
8323 8324 8325 8326 8327 8328 8329 8330
{
	struct ixgbe_ring *ring = adapter->xdp_ring[smp_processor_id()];
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
	u32 len, cmd_type;
	dma_addr_t dma;
	u16 i;

8331
	len = xdpf->len;
8332 8333 8334 8335

	if (unlikely(!ixgbe_desc_unused(ring)))
		return IXGBE_XDP_CONSUMED;

8336
	dma = dma_map_single(ring->dev, xdpf->data, len, DMA_TO_DEVICE);
8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350
	if (dma_mapping_error(ring->dev, dma))
		return IXGBE_XDP_CONSUMED;

	/* record the location of the first descriptor for this packet */
	tx_buffer = &ring->tx_buffer_info[ring->next_to_use];
	tx_buffer->bytecount = len;
	tx_buffer->gso_segs = 1;
	tx_buffer->protocol = 0;

	i = ring->next_to_use;
	tx_desc = IXGBE_TX_DESC(ring, i);

	dma_unmap_len_set(tx_buffer, len, len);
	dma_unmap_addr_set(tx_buffer, dma, dma);
8351
	tx_buffer->xdpf = xdpf;
8352

8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363
	tx_desc->read.buffer_addr = cpu_to_le64(dma);

	/* put descriptor type bits */
	cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		   IXGBE_ADVTXD_DCMD_DEXT |
		   IXGBE_ADVTXD_DCMD_IFCS;
	cmd_type |= len | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
	tx_desc->read.olinfo_status =
		cpu_to_le32(len << IXGBE_ADVTXD_PAYLEN_SHIFT);

8364 8365
	/* Avoid any potential race with xdp_xmit and cleanup */
	smp_wmb();
8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377

	/* set next_to_watch value indicating a packet is present */
	i++;
	if (i == ring->count)
		i = 0;

	tx_buffer->next_to_watch = tx_desc;
	ring->next_to_use = i;

	return IXGBE_XDP_TX;
}

8378
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
8379 8380
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
8381
{
8382
	struct ixgbe_tx_buffer *first;
8383
	int tso;
8384
	u32 tx_flags = 0;
8385 8386
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
8387
	struct ixgbe_ipsec_tx_data ipsec_tx = { 0 };
8388
	__be16 protocol = skb->protocol;
8389
	u8 hdr_len = 0;
8390

8391 8392
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
8393
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
8394 8395 8396 8397 8398 8399
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
8400

8401 8402 8403 8404 8405
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

8406 8407 8408
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
8409 8410
	first->bytecount = skb->len;
	first->gso_segs = 1;
8411

8412
	/* if we have a HW VLAN tag being added default to the HW one */
8413 8414
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
8415 8416
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
8417
	} else if (protocol == htons(ETH_P_8021Q)) {
8418 8419 8420 8421 8422
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

8423 8424
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
8425 8426
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
8427
	protocol = vlan_get_protocol(skb);
8428

8429
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442
	    adapter->ptp_clock) {
		if (!test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
					   &adapter->state)) {
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			tx_flags |= IXGBE_TX_FLAGS_TSTAMP;

			/* schedule check for Tx timestamp */
			adapter->ptp_tx_skb = skb_get(skb);
			adapter->ptp_tx_start = jiffies;
			schedule_work(&adapter->ptp_tx_work);
		} else {
			adapter->tx_hwtstamp_skipped++;
		}
8443 8444
	}

8445 8446
	skb_tx_timestamp(skb);

8447 8448 8449 8450 8451 8452
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
8453
		tx_flags |= IXGBE_TX_FLAGS_CC;
8454 8455

#endif
8456
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
8457
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
8458 8459
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
8460
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
8461 8462
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
8463 8464
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
8465 8466

			if (skb_cow_head(skb, 0))
8467 8468 8469 8470 8471 8472
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
8473
		}
8474
	}
8475

8476 8477 8478 8479
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

8480
#ifdef IXGBE_FCOE
8481
	/* setup tx offload for FCoE */
8482
	if ((protocol == htons(ETH_P_FCOE)) &&
8483
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
8484
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
8485 8486
		if (tso < 0)
			goto out_drop;
8487

8488
		goto xmit_fcoe;
8489
	}
8490

8491
#endif /* IXGBE_FCOE */
8492 8493 8494 8495 8496

#ifdef CONFIG_XFRM_OFFLOAD
	if (skb->sp && !ixgbe_ipsec_tx(tx_ring, first, &ipsec_tx))
		goto out_drop;
#endif
8497
	tso = ixgbe_tso(tx_ring, first, &hdr_len, &ipsec_tx);
8498
	if (tso < 0)
8499
		goto out_drop;
8500
	else if (!tso)
8501
		ixgbe_tx_csum(tx_ring, first, &ipsec_tx);
8502 8503 8504

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
8505
		ixgbe_atr(tx_ring, first);
8506 8507 8508 8509

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
8510 8511
	if (ixgbe_tx_map(tx_ring, first, hdr_len))
		goto cleanup_tx_timestamp;
8512

8513
	return NETDEV_TX_OK;
8514 8515

out_drop:
8516 8517
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;
8518 8519 8520 8521 8522 8523 8524
cleanup_tx_timestamp:
	if (unlikely(tx_flags & IXGBE_TX_FLAGS_TSTAMP)) {
		dev_kfree_skb_any(adapter->ptp_tx_skb);
		adapter->ptp_tx_skb = NULL;
		cancel_work_sync(&adapter->ptp_tx_work);
		clear_bit_unlock(__IXGBE_PTP_TX_IN_PROGRESS, &adapter->state);
	}
8525

8526
	return NETDEV_TX_OK;
8527 8528
}

8529 8530 8531
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
8532 8533 8534 8535
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

8536 8537 8538 8539
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
8540 8541
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
8542

8543 8544
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

8545
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
8546 8547
}

8548 8549 8550 8551 8552 8553
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

8554 8555 8556 8557 8558 8559 8560 8561 8562 8563
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8564
	struct ixgbe_hw *hw = &adapter->hw;
8565 8566 8567 8568 8569 8570
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
8571
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
8572

8573 8574 8575
	ixgbe_mac_set_default_filter(adapter);

	return 0;
8576 8577
}

8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605 8606 8607 8608
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

8609 8610
	switch (cmd) {
	case SIOCSHWTSTAMP:
8611 8612 8613
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
8614 8615 8616 8617
	case SIOCGMIIPHY:
		if (!adapter->hw.phy.ops.read_reg)
			return -EOPNOTSUPP;
		/* fall through */
8618 8619 8620
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
8621 8622
}

8623 8624
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
8625
 * netdev->dev_addrs
8626
 * @dev: network interface device structure
8627 8628 8629 8630 8631 8632 8633
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
8634
	struct ixgbe_hw *hw = &adapter->hw;
8635

8636
	if (is_valid_ether_addr(hw->mac.san_addr)) {
8637
		rtnl_lock();
8638
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
8639
		rtnl_unlock();
8640 8641 8642

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
8643 8644 8645 8646 8647 8648
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
8649
 * netdev->dev_addrs
8650
 * @dev: network interface device structure
8651 8652 8653 8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664 8665 8666 8667
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

8668 8669 8670 8671 8672 8673 8674 8675 8676
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8677
	int i;
8678

8679 8680 8681 8682
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

8683 8684 8685
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8686 8687
}

A
Alexander Duyck 已提交
8688
#endif
8689

8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702 8703 8704 8705 8706
static void ixgbe_get_ring_stats64(struct rtnl_link_stats64 *stats,
				   struct ixgbe_ring *ring)
{
	u64 bytes, packets;
	unsigned int start;

	if (ring) {
		do {
			start = u64_stats_fetch_begin_irq(&ring->syncp);
			packets = ring->stats.packets;
			bytes   = ring->stats.bytes;
		} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
		stats->tx_packets += packets;
		stats->tx_bytes   += bytes;
	}
}

8707 8708
static void ixgbe_get_stats64(struct net_device *netdev,
			      struct rtnl_link_stats64 *stats)
E
Eric Dumazet 已提交
8709 8710 8711 8712
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
8713
	rcu_read_lock();
E
Eric Dumazet 已提交
8714
	for (i = 0; i < adapter->num_rx_queues; i++) {
8715
		struct ixgbe_ring *ring = READ_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
8716 8717 8718
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
8719 8720
		if (ring) {
			do {
8721
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8722 8723
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8724
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8725 8726 8727
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
8728
	}
E
Eric Dumazet 已提交
8729 8730

	for (i = 0; i < adapter->num_tx_queues; i++) {
8731
		struct ixgbe_ring *ring = READ_ONCE(adapter->tx_ring[i]);
E
Eric Dumazet 已提交
8732

8733 8734 8735
		ixgbe_get_ring_stats64(stats, ring);
	}
	for (i = 0; i < adapter->num_xdp_queues; i++) {
8736
		struct ixgbe_ring *ring = READ_ONCE(adapter->xdp_ring[i]);
8737 8738

		ixgbe_get_ring_stats64(stats, ring);
E
Eric Dumazet 已提交
8739
	}
E
Eric Dumazet 已提交
8740
	rcu_read_unlock();
8741

E
Eric Dumazet 已提交
8742 8743 8744 8745 8746 8747 8748 8749
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
}

8750
#ifdef CONFIG_IXGBE_DCB
8751 8752 8753
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
8754 8755 8756 8757 8758 8759 8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773 8774 8775 8776 8777 8778 8779 8780 8781 8782 8783 8784 8785 8786 8787
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

8788 8789 8790 8791 8792 8793 8794 8795 8796 8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

8813
#endif /* CONFIG_IXGBE_DCB */
8814 8815
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8816
 *
8817
 * @dev: net device to configure
8818 8819 8820 8821 8822 8823 8824 8825
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* Hardware supports up to 8 traffic classes */
8826 8827 8828 8829
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
8830 8831 8832
		return -EINVAL;

	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
8833
	 * match packet buffer alignment. Unfortunately, the
8834 8835 8836 8837
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
8838 8839 8840
	else
		ixgbe_reset(adapter);

8841 8842
	ixgbe_clear_interrupt_scheme(adapter);

8843
#ifdef CONFIG_IXGBE_DCB
8844
	if (tc) {
8845
		netdev_set_num_tc(dev, tc);
8846 8847
		ixgbe_set_prio_tc_map(adapter);

8848
		adapter->hw_tcs = tc;
8849 8850
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

8851 8852
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
8853
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
8854
		}
8855
	} else {
8856
		netdev_reset_tc(dev);
8857

8858 8859 8860 8861 8862 8863 8864 8865
		/* To support macvlan offload we have to use num_tc to
		 * restrict the queues that can be used by the device.
		 * By doing this we can avoid reporting a false number of
		 * queues.
		 */
		if (!tc && adapter->num_rx_pools > 1)
			netdev_set_num_tc(dev, 1);

8866 8867
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
8868 8869

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
8870
		adapter->hw_tcs = tc;
8871 8872 8873 8874 8875

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

8876
	ixgbe_validate_rtr(adapter, tc);
8877 8878 8879 8880

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

8881
	if (netif_running(dev))
8882
		return ixgbe_open(dev);
8883 8884 8885

	return 0;
}
E
Eric Dumazet 已提交
8886

8887 8888 8889
static int ixgbe_delete_clsu32(struct ixgbe_adapter *adapter,
			       struct tc_cls_u32_offload *cls)
{
8890
	u32 hdl = cls->knode.handle;
8891
	u32 uhtid = TC_U32_USERHTID(cls->knode.handle);
8892 8893 8894 8895 8896 8897
	u32 loc = cls->knode.handle & 0xfffff;
	int err = 0, i, j;
	struct ixgbe_jump_table *jump = NULL;

	if (loc > IXGBE_MAX_HW_ENTRIES)
		return -EINVAL;
8898

8899 8900 8901
	if ((uhtid != 0x800) && (uhtid >= IXGBE_MAX_LINK_HANDLE))
		return -EINVAL;

8902 8903 8904
	/* Clear this filter in the link data it is associated with */
	if (uhtid != 0x800) {
		jump = adapter->jump_tables[uhtid];
8905 8906 8907 8908 8909
		if (!jump)
			return -EINVAL;
		if (!test_bit(loc - 1, jump->child_loc_map))
			return -EINVAL;
		clear_bit(loc - 1, jump->child_loc_map);
8910 8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921 8922 8923 8924 8925 8926 8927 8928 8929 8930 8931 8932 8933 8934 8935 8936
	}

	/* Check if the filter being deleted is a link */
	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
		jump = adapter->jump_tables[i];
		if (jump && jump->link_hdl == hdl) {
			/* Delete filters in the hardware in the child hash
			 * table associated with this link
			 */
			for (j = 0; j < IXGBE_MAX_HW_ENTRIES; j++) {
				if (!test_bit(j, jump->child_loc_map))
					continue;
				spin_lock(&adapter->fdir_perfect_lock);
				err = ixgbe_update_ethtool_fdir_entry(adapter,
								      NULL,
								      j + 1);
				spin_unlock(&adapter->fdir_perfect_lock);
				clear_bit(j, jump->child_loc_map);
			}
			/* Remove resources for this link */
			kfree(jump->input);
			kfree(jump->mask);
			kfree(jump);
			adapter->jump_tables[i] = NULL;
			return err;
		}
	}
8937

8938
	spin_lock(&adapter->fdir_perfect_lock);
8939
	err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, loc);
8940 8941 8942 8943
	spin_unlock(&adapter->fdir_perfect_lock);
	return err;
}

8944 8945 8946
static int ixgbe_configure_clsu32_add_hnode(struct ixgbe_adapter *adapter,
					    struct tc_cls_u32_offload *cls)
{
8947 8948 8949 8950 8951
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

8952 8953 8954 8955 8956 8957
	/* This ixgbe devices do not support hash tables at the moment
	 * so abort when given hash tables.
	 */
	if (cls->hnode.divisor > 0)
		return -EINVAL;

8958
	set_bit(uhtid - 1, &adapter->tables);
8959 8960 8961 8962 8963 8964
	return 0;
}

static int ixgbe_configure_clsu32_del_hnode(struct ixgbe_adapter *adapter,
					    struct tc_cls_u32_offload *cls)
{
8965 8966 8967 8968 8969 8970
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

	clear_bit(uhtid - 1, &adapter->tables);
8971 8972 8973
	return 0;
}

8974
#ifdef CONFIG_NET_CLS_ACT
D
David Ahern 已提交
8975 8976 8977 8978 8979 8980 8981 8982 8983 8984
struct upper_walk_data {
	struct ixgbe_adapter *adapter;
	u64 action;
	int ifindex;
	u8 queue;
};

static int get_macvlan_queue(struct net_device *upper, void *_data)
{
	if (netif_is_macvlan(upper)) {
8985
		struct ixgbe_fwd_adapter *vadapter = macvlan_accel_priv(upper);
D
David Ahern 已提交
8986 8987 8988 8989
		struct upper_walk_data *data = _data;
		struct ixgbe_adapter *adapter = data->adapter;
		int ifindex = data->ifindex;

8990
		if (vadapter && upper->ifindex == ifindex) {
D
David Ahern 已提交
8991 8992 8993 8994 8995 8996 8997 8998 8999
			data->queue = adapter->rx_ring[vadapter->rx_base_queue]->reg_idx;
			data->action = data->queue;
			return 1;
		}
	}

	return 0;
}

9000 9001 9002
static int handle_redirect_action(struct ixgbe_adapter *adapter, int ifindex,
				  u8 *queue, u64 *action)
{
9003
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
9004
	unsigned int num_vfs = adapter->num_vfs, vf;
D
David Ahern 已提交
9005
	struct upper_walk_data data;
9006 9007 9008 9009 9010 9011
	struct net_device *upper;

	/* redirect to a SRIOV VF */
	for (vf = 0; vf < num_vfs; ++vf) {
		upper = pci_get_drvdata(adapter->vfinfo[vf].vfdev);
		if (upper->ifindex == ifindex) {
9012
			*queue = vf * __ALIGN_MASK(1, ~vmdq->mask);
9013 9014 9015 9016 9017 9018 9019
			*action = vf + 1;
			*action <<= ETHTOOL_RX_FLOW_SPEC_RING_VF_OFF;
			return 0;
		}
	}

	/* redirect to a offloaded macvlan netdev */
D
David Ahern 已提交
9020 9021 9022 9023 9024 9025 9026 9027 9028 9029
	data.adapter = adapter;
	data.ifindex = ifindex;
	data.action = 0;
	data.queue = 0;
	if (netdev_walk_all_upper_dev_rcu(adapter->netdev,
					  get_macvlan_queue, &data)) {
		*action = data.action;
		*queue = data.queue;

		return 0;
9030 9031 9032 9033 9034 9035 9036 9037 9038
	}

	return -EINVAL;
}

static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	const struct tc_action *a;
9039
	LIST_HEAD(actions);
9040 9041
	int err;

9042
	if (!tcf_exts_has_actions(exts))
9043 9044
		return -EINVAL;

9045 9046
	tcf_exts_to_list(exts, &actions);
	list_for_each_entry(a, &actions, list) {
9047 9048 9049 9050 9051 9052 9053 9054 9055

		/* Drop action */
		if (is_tcf_gact_shot(a)) {
			*action = IXGBE_FDIR_DROP_QUEUE;
			*queue = IXGBE_FDIR_DROP_QUEUE;
			return 0;
		}

		/* Redirect to a VF or a offloaded macvlan */
9056
		if (is_tcf_mirred_egress_redirect(a)) {
9057
			struct net_device *dev = tcf_mirred_dev(a);
9058

9059 9060 9061
			if (!dev)
				return -EINVAL;
			err = handle_redirect_action(adapter, dev->ifindex, queue,
9062 9063 9064 9065 9066 9067 9068 9069 9070 9071 9072 9073 9074 9075 9076 9077
						     action);
			if (err == 0)
				return err;
		}
	}

	return -EINVAL;
}
#else
static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	return -EINVAL;
}
#endif /* CONFIG_NET_CLS_ACT */

9078 9079 9080 9081 9082 9083 9084 9085 9086 9087 9088 9089 9090 9091 9092 9093 9094 9095 9096 9097 9098 9099 9100 9101 9102 9103 9104 9105 9106 9107 9108 9109 9110 9111 9112 9113 9114 9115 9116 9117 9118 9119 9120 9121 9122 9123 9124 9125 9126
static int ixgbe_clsu32_build_input(struct ixgbe_fdir_filter *input,
				    union ixgbe_atr_input *mask,
				    struct tc_cls_u32_offload *cls,
				    struct ixgbe_mat_field *field_ptr,
				    struct ixgbe_nexthdr *nexthdr)
{
	int i, j, off;
	__be32 val, m;
	bool found_entry = false, found_jump_field = false;

	for (i = 0; i < cls->knode.sel->nkeys; i++) {
		off = cls->knode.sel->keys[i].off;
		val = cls->knode.sel->keys[i].val;
		m = cls->knode.sel->keys[i].mask;

		for (j = 0; field_ptr[j].val; j++) {
			if (field_ptr[j].off == off) {
				field_ptr[j].val(input, mask, val, m);
				input->filter.formatted.flow_type |=
					field_ptr[j].type;
				found_entry = true;
				break;
			}
		}
		if (nexthdr) {
			if (nexthdr->off == cls->knode.sel->keys[i].off &&
			    nexthdr->val == cls->knode.sel->keys[i].val &&
			    nexthdr->mask == cls->knode.sel->keys[i].mask)
				found_jump_field = true;
			else
				continue;
		}
	}

	if (nexthdr && !found_jump_field)
		return -EINVAL;

	if (!found_entry)
		return 0;

	mask->formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
				    IXGBE_ATR_L4TYPE_MASK;

	if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
		mask->formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;

	return 0;
}

9127 9128 9129
static int ixgbe_configure_clsu32(struct ixgbe_adapter *adapter,
				  struct tc_cls_u32_offload *cls)
{
9130
	__be16 protocol = cls->common.protocol;
9131 9132 9133
	u32 loc = cls->knode.handle & 0xfffff;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_mat_field *field_ptr;
9134 9135 9136 9137
	struct ixgbe_fdir_filter *input = NULL;
	union ixgbe_atr_input *mask = NULL;
	struct ixgbe_jump_table *jump = NULL;
	int i, err = -EINVAL;
9138
	u8 queue;
9139
	u32 uhtid, link_uhtid;
9140

9141 9142
	uhtid = TC_U32_USERHTID(cls->knode.handle);
	link_uhtid = TC_U32_USERHTID(cls->knode.link_handle);
9143

9144
	/* At the moment cls_u32 jumps to network layer and skips past
9145 9146 9147
	 * L2 headers. The canonical method to match L2 frames is to use
	 * negative values. However this is error prone at best but really
	 * just broken because there is no way to "know" what sort of hdr
9148
	 * is in front of the network layer. Fix cls_u32 to support L2
9149 9150 9151
	 * headers when needed.
	 */
	if (protocol != htons(ETH_P_IP))
9152
		return err;
9153 9154 9155

	if (loc >= ((1024 << adapter->fdir_pballoc) - 2)) {
		e_err(drv, "Location out of range\n");
9156
		return err;
9157 9158 9159 9160 9161 9162 9163 9164 9165
	}

	/* cls u32 is a graph starting at root node 0x800. The driver tracks
	 * links and also the fields used to advance the parser across each
	 * link (e.g. nexthdr/eat parameters from 'tc'). This way we can map
	 * the u32 graph onto the hardware parse graph denoted in ixgbe_model.h
	 * To add support for new nodes update ixgbe_model.h parse structures
	 * this function _should_ be generic try not to hardcode values here.
	 */
9166
	if (uhtid == 0x800) {
9167
		field_ptr = (adapter->jump_tables[0])->mat;
9168
	} else {
9169
		if (uhtid >= IXGBE_MAX_LINK_HANDLE)
9170 9171 9172 9173
			return err;
		if (!adapter->jump_tables[uhtid])
			return err;
		field_ptr = (adapter->jump_tables[uhtid])->mat;
9174 9175 9176
	}

	if (!field_ptr)
9177
		return err;
9178

9179 9180 9181 9182 9183
	/* At this point we know the field_ptr is valid and need to either
	 * build cls_u32 link or attach filter. Because adding a link to
	 * a handle that does not exist is invalid and the same for adding
	 * rules to handles that don't exist.
	 */
9184

9185 9186
	if (link_uhtid) {
		struct ixgbe_nexthdr *nexthdr = ixgbe_ipv4_jumps;
9187

9188 9189 9190 9191 9192 9193
		if (link_uhtid >= IXGBE_MAX_LINK_HANDLE)
			return err;

		if (!test_bit(link_uhtid - 1, &adapter->tables))
			return err;

9194 9195 9196 9197 9198 9199 9200 9201 9202 9203 9204 9205
		/* Multiple filters as links to the same hash table are not
		 * supported. To add a new filter with the same next header
		 * but different match/jump conditions, create a new hash table
		 * and link to it.
		 */
		if (adapter->jump_tables[link_uhtid] &&
		    (adapter->jump_tables[link_uhtid])->link_hdl) {
			e_err(drv, "Link filter exists for link: %x\n",
			      link_uhtid);
			return err;
		}

9206 9207 9208 9209 9210 9211 9212 9213 9214 9215 9216 9217 9218 9219 9220 9221 9222
		for (i = 0; nexthdr[i].jump; i++) {
			if (nexthdr[i].o != cls->knode.sel->offoff ||
			    nexthdr[i].s != cls->knode.sel->offshift ||
			    nexthdr[i].m != cls->knode.sel->offmask)
				return err;

			jump = kzalloc(sizeof(*jump), GFP_KERNEL);
			if (!jump)
				return -ENOMEM;
			input = kzalloc(sizeof(*input), GFP_KERNEL);
			if (!input) {
				err = -ENOMEM;
				goto free_jump;
			}
			mask = kzalloc(sizeof(*mask), GFP_KERNEL);
			if (!mask) {
				err = -ENOMEM;
9223
				goto free_input;
9224 9225 9226
			}
			jump->input = input;
			jump->mask = mask;
9227 9228
			jump->link_hdl = cls->knode.handle;

9229 9230 9231 9232 9233
			err = ixgbe_clsu32_build_input(input, mask, cls,
						       field_ptr, &nexthdr[i]);
			if (!err) {
				jump->mat = nexthdr[i].jump;
				adapter->jump_tables[link_uhtid] = jump;
9234 9235 9236
				break;
			}
		}
9237
		return 0;
9238 9239
	}

9240 9241 9242 9243 9244 9245
	input = kzalloc(sizeof(*input), GFP_KERNEL);
	if (!input)
		return -ENOMEM;
	mask = kzalloc(sizeof(*mask), GFP_KERNEL);
	if (!mask) {
		err = -ENOMEM;
9246
		goto free_input;
9247
	}
9248

9249 9250 9251 9252 9253 9254 9255
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid])) {
		if ((adapter->jump_tables[uhtid])->input)
			memcpy(input, (adapter->jump_tables[uhtid])->input,
			       sizeof(*input));
		if ((adapter->jump_tables[uhtid])->mask)
			memcpy(mask, (adapter->jump_tables[uhtid])->mask,
			       sizeof(*mask));
9256 9257 9258 9259 9260 9261 9262 9263 9264 9265 9266 9267 9268 9269

		/* Lookup in all child hash tables if this location is already
		 * filled with a filter
		 */
		for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
			struct ixgbe_jump_table *link = adapter->jump_tables[i];

			if (link && (test_bit(loc - 1, link->child_loc_map))) {
				e_err(drv, "Filter exists in location: %x\n",
				      loc);
				err = -EINVAL;
				goto err_out;
			}
		}
9270 9271 9272
	}
	err = ixgbe_clsu32_build_input(input, mask, cls, field_ptr, NULL);
	if (err)
9273 9274
		goto err_out;

9275 9276 9277
	err = parse_tc_actions(adapter, cls->knode.exts, &input->action,
			       &queue);
	if (err < 0)
9278 9279 9280 9281 9282 9283 9284
		goto err_out;

	input->sw_idx = loc;

	spin_lock(&adapter->fdir_perfect_lock);

	if (hlist_empty(&adapter->fdir_filter_list)) {
9285 9286
		memcpy(&adapter->fdir_mask, mask, sizeof(*mask));
		err = ixgbe_fdir_set_input_mask_82599(hw, mask);
9287 9288
		if (err)
			goto err_out_w_lock;
9289
	} else if (memcmp(&adapter->fdir_mask, mask, sizeof(*mask))) {
9290 9291 9292 9293
		err = -EINVAL;
		goto err_out_w_lock;
	}

9294
	ixgbe_atr_compute_perfect_hash_82599(&input->filter, mask);
9295 9296 9297 9298 9299 9300
	err = ixgbe_fdir_write_perfect_filter_82599(hw, &input->filter,
						    input->sw_idx, queue);
	if (!err)
		ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
	spin_unlock(&adapter->fdir_perfect_lock);

9301 9302
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid]))
		set_bit(loc - 1, (adapter->jump_tables[uhtid])->child_loc_map);
9303

9304
	kfree(mask);
9305 9306 9307 9308
	return err;
err_out_w_lock:
	spin_unlock(&adapter->fdir_perfect_lock);
err_out:
9309
	kfree(mask);
9310 9311
free_input:
	kfree(input);
9312 9313 9314
free_jump:
	kfree(jump);
	return err;
9315 9316
}

9317
static int ixgbe_setup_tc_cls_u32(struct ixgbe_adapter *adapter,
9318
				  struct tc_cls_u32_offload *cls_u32)
9319
{
9320 9321 9322
	switch (cls_u32->command) {
	case TC_CLSU32_NEW_KNODE:
	case TC_CLSU32_REPLACE_KNODE:
9323
		return ixgbe_configure_clsu32(adapter, cls_u32);
9324 9325 9326 9327
	case TC_CLSU32_DELETE_KNODE:
		return ixgbe_delete_clsu32(adapter, cls_u32);
	case TC_CLSU32_NEW_HNODE:
	case TC_CLSU32_REPLACE_HNODE:
9328
		return ixgbe_configure_clsu32_add_hnode(adapter, cls_u32);
9329 9330 9331 9332
	case TC_CLSU32_DELETE_HNODE:
		return ixgbe_configure_clsu32_del_hnode(adapter, cls_u32);
	default:
		return -EOPNOTSUPP;
9333
	}
9334
}
9335

9336 9337 9338 9339 9340
static int ixgbe_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
{
	struct ixgbe_adapter *adapter = cb_priv;

9341
	if (!tc_cls_can_offload_and_chain0(adapter->netdev, type_data))
9342 9343
		return -EOPNOTSUPP;

9344 9345 9346 9347 9348 9349 9350 9351 9352 9353 9354 9355 9356 9357 9358 9359 9360 9361 9362 9363 9364 9365 9366 9367 9368 9369 9370 9371 9372
	switch (type) {
	case TC_SETUP_CLSU32:
		return ixgbe_setup_tc_cls_u32(adapter, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int ixgbe_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, ixgbe_setup_tc_block_cb,
					     adapter, adapter);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, ixgbe_setup_tc_block_cb,
					adapter);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}

9373 9374 9375 9376 9377 9378
static int ixgbe_setup_tc_mqprio(struct net_device *dev,
				 struct tc_mqprio_qopt *mqprio)
{
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
	return ixgbe_setup_tc(dev, mqprio->num_tc);
}
9379

9380
static int __ixgbe_setup_tc(struct net_device *dev, enum tc_setup_type type,
9381
			    void *type_data)
9382 9383
{
	switch (type) {
9384 9385
	case TC_SETUP_BLOCK:
		return ixgbe_setup_tc_block(dev, type_data);
9386
	case TC_SETUP_QDISC_MQPRIO:
9387
		return ixgbe_setup_tc_mqprio(dev, type_data);
9388 9389 9390
	default:
		return -EOPNOTSUPP;
	}
9391 9392
}

9393 9394 9395 9396 9397 9398
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
9399
	ixgbe_setup_tc(netdev, adapter->hw_tcs);
9400 9401 9402 9403
	rtnl_unlock();
}

#endif
9404 9405 9406 9407 9408 9409 9410 9411 9412 9413
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

9414
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
9415
					    netdev_features_t features)
9416 9417 9418 9419
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
9420 9421
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
9422

9423 9424 9425
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
9426

9427
	return features;
9428 9429
}

9430
static int ixgbe_set_features(struct net_device *netdev,
9431
			      netdev_features_t features)
9432 9433
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
9434
	netdev_features_t changed = netdev->features ^ features;
9435 9436 9437
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
9438 9439
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
9440
			need_reset = true;
9441 9442 9443 9444 9445 9446 9447 9448 9449 9450
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
9451 9452 9453 9454
		}
	}

	/*
9455 9456
	 * Check if Flow Director n-tuple support or hw_tc support was
	 * enabled or disabled.  If the state changed, we need to reset.
9457
	 */
9458
	if ((features & NETIF_F_NTUPLE) || (features & NETIF_F_HW_TC)) {
9459
		/* turn off ATR, enable perfect filters and reset */
9460 9461 9462
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

9463 9464
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
9465
	} else {
9466 9467 9468 9469 9470 9471 9472
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
9473 9474
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED ||
		    /* We cannot enable ATR if we have 2 or more tcs */
9475
		    (adapter->hw_tcs > 1) ||
9476 9477 9478 9479 9480 9481 9482
		    /* We cannot enable ATR if RSS is disabled */
		    (adapter->ring_feature[RING_F_RSS].limit <= 1) ||
		    /* A sample rate of 0 indicates ATR disabled */
		    (!adapter->atr_sample_rate))
			; /* do nothing not supported */
		else /* otherwise supported and set the flag */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
9483 9484
	}

B
Ben Greear 已提交
9485 9486 9487
	if (changed & NETIF_F_RXALL)
		need_reset = true;

9488
	netdev->features = features;
9489 9490

	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
9491 9492 9493 9494 9495 9496 9497 9498 9499 9500 9501 9502 9503 9504 9505 9506 9507
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
	}

	if ((adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
9508 9509
	}

9510 9511
	if (need_reset)
		ixgbe_do_reset(netdev);
9512 9513 9514
	else if (changed & (NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_FILTER))
		ixgbe_set_rx_mode(netdev);
9515 9516 9517 9518

	return 0;
}

9519
/**
9520
 * ixgbe_add_udp_tunnel_port - Get notifications about adding UDP tunnel ports
9521
 * @dev: The port's netdev
9522
 * @ti: Tunnel endpoint information
9523
 **/
9524 9525
static void ixgbe_add_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
9526 9527 9528
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
9529
	__be16 port = ti->port;
9530 9531
	u32 port_shift = 0;
	u32 reg;
9532

9533 9534 9535
	if (ti->sa_family != AF_INET)
		return;

9536 9537 9538 9539
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
9540

9541 9542 9543 9544 9545 9546 9547 9548 9549 9550 9551 9552 9553 9554 9555 9556 9557 9558 9559 9560 9561 9562 9563 9564 9565 9566 9567
		if (adapter->vxlan_port == port)
			return;

		if (adapter->vxlan_port) {
			netdev_info(dev,
				    "VXLAN port %d set, not adding port %d\n",
				    ntohs(adapter->vxlan_port),
				    ntohs(port));
			return;
		}

		adapter->vxlan_port = port;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port == port)
			return;

		if (adapter->geneve_port) {
			netdev_info(dev,
				    "GENEVE port %d set, not adding port %d\n",
				    ntohs(adapter->geneve_port),
				    ntohs(port));
			return;
		}
9568

9569 9570 9571 9572
		port_shift = IXGBE_VXLANCTRL_GENEVE_UDPPORT_SHIFT;
		adapter->geneve_port = port;
		break;
	default:
9573 9574 9575
		return;
	}

9576 9577
	reg = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) | ntohs(port) << port_shift;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, reg);
9578 9579 9580
}

/**
9581
 * ixgbe_del_udp_tunnel_port - Get notifications about removing UDP tunnel ports
9582
 * @dev: The port's netdev
9583
 * @ti: Tunnel endpoint information
9584
 **/
9585 9586
static void ixgbe_del_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
9587 9588
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
9589
	u32 port_mask;
9590

9591 9592
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN &&
	    ti->type != UDP_TUNNEL_TYPE_GENEVE)
9593 9594
		return;

9595
	if (ti->sa_family != AF_INET)
9596 9597
		return;

9598 9599 9600 9601
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
9602

9603 9604 9605 9606 9607 9608 9609 9610 9611 9612 9613 9614 9615 9616 9617 9618 9619 9620 9621 9622 9623
		if (adapter->vxlan_port != ti->port) {
			netdev_info(dev, "VXLAN port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port != ti->port) {
			netdev_info(dev, "GENEVE port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;
		break;
	default:
9624 9625 9626
		return;
	}

9627 9628
	ixgbe_clear_udp_tunnel_port(adapter, port_mask);
	adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
9629 9630
}

9631
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
9632
			     struct net_device *dev,
9633
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
9634 9635
			     u16 flags)
{
9636
	/* guarantee we can provide a unique filter for the unicast address */
9637
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
9638 9639 9640 9641
		struct ixgbe_adapter *adapter = netdev_priv(dev);
		u16 pool = VMDQ_P(0);

		if (netdev_uc_count(dev) >= ixgbe_available_rars(adapter, pool))
9642
			return -ENOMEM;
J
John Fastabend 已提交
9643 9644
	}

9645
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
9646 9647
}

9648 9649
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
9650 9651
 * @adapter: the private structure
 * @mode: requested bridge mode
9652 9653 9654 9655 9656 9657
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
9658 9659 9660 9661
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

9662 9663
	switch (mode) {
	case BRIDGE_MODE_VEPA:
9664
		/* disable Tx loopback, rely on switch hairpin mode */
9665
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
9666 9667 9668 9669 9670 9671 9672 9673 9674 9675 9676 9677 9678 9679 9680 9681 9682 9683 9684

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
9685 9686
		break;
	case BRIDGE_MODE_VEB:
9687
		/* enable Tx loopback for internal VF/PF communication */
9688 9689
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
9690 9691 9692 9693 9694 9695 9696 9697 9698 9699 9700 9701 9702 9703 9704 9705 9706 9707 9708

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
9709 9710 9711 9712 9713 9714 9715 9716 9717 9718 9719 9720 9721
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

9722
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
9723
				    struct nlmsghdr *nlh, u16 flags)
9724 9725 9726 9727 9728 9729 9730 9731 9732
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
9733 9734
	if (!br_spec)
		return -EINVAL;
9735 9736

	nla_for_each_nested(attr, br_spec, rem) {
9737
		int status;
9738 9739 9740 9741 9742
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

9743 9744 9745
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

9746
		mode = nla_get_u16(attr);
9747 9748 9749
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
9750 9751

		break;
9752 9753 9754 9755 9756 9757
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
9758
				    struct net_device *dev,
9759
				    u32 filter_mask, int nlflags)
9760 9761 9762 9763 9764 9765
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

9766
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
9767 9768
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
9769 9770
}

9771 9772 9773 9774
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
9775
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
9776
	int tcs = adapter->hw_tcs ? : 1;
9777
	unsigned int limit;
9778 9779
	int pool, err;

9780 9781 9782 9783 9784 9785 9786
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

9787
	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
9788
	      adapter->num_rx_pools >= (MAX_TX_QUEUES / tcs)) ||
9789 9790 9791
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

9792
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
9793 9794 9795
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

9796 9797 9798
	pool = find_first_zero_bit(adapter->fwd_bitmask, adapter->num_rx_pools);
	set_bit(pool, adapter->fwd_bitmask);
	limit = find_last_bit(adapter->fwd_bitmask, adapter->num_rx_pools + 1);
9799 9800 9801

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
9802
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9803 9804 9805

	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
9806

9807 9808 9809 9810
	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, adapter->hw_tcs);

	if (!err && netif_running(pdev))
9811 9812
		err = ixgbe_fwd_ring_up(vdev, fwd_adapter);

9813 9814 9815
	if (!err)
		return fwd_adapter;

9816 9817 9818
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
9819
	clear_bit(pool, adapter->fwd_bitmask);
9820 9821 9822 9823 9824 9825
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
9826 9827 9828 9829
	struct ixgbe_fwd_adapter *accel = priv;
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int limit, i;
9830

9831 9832 9833
	/* delete unicast filter associated with offloaded interface */
	ixgbe_del_mac_filter(adapter, accel->netdev->dev_addr,
			     VMDQ_P(accel->pool));
9834

9835 9836 9837 9838 9839 9840 9841 9842 9843 9844 9845 9846 9847 9848 9849 9850 9851 9852 9853 9854 9855
	/* disable ability to receive packets for this pool */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_VMOLR(accel->pool), 0);

	/* Allow remaining Rx packets to get flushed out of the
	 * Rx FIFO before we drop the netdev for the ring.
	 */
	usleep_range(10000, 20000);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		struct ixgbe_ring *ring = adapter->rx_ring[rxbase + i];
		struct ixgbe_q_vector *qv = ring->q_vector;

		/* Make sure we aren't processing any packets and clear
		 * netdev to shut down the ring.
		 */
		if (netif_running(adapter->netdev))
			napi_synchronize(&qv->napi);
		ring->netdev = NULL;
	}

	clear_bit(accel->pool, adapter->fwd_bitmask);
9856
	limit = find_last_bit(adapter->fwd_bitmask, adapter->num_rx_pools);
9857
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9858 9859 9860 9861 9862 9863 9864 9865 9866 9867 9868

	/* go back to full RSS if we're done with our VMQs */
	if (adapter->ring_feature[RING_F_VMDQ].limit == 1) {
		int rss = min_t(int, ixgbe_max_rss_indices(adapter),
				num_online_cpus());

		adapter->flags &= ~IXGBE_FLAG_VMDQ_ENABLED;
		adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
		adapter->ring_feature[RING_F_RSS].limit = rss;
	}

9869
	ixgbe_setup_tc(pdev, adapter->hw_tcs);
9870
	netdev_dbg(pdev, "pool %i:%i queues %i:%i\n",
9871 9872 9873
		   accel->pool, adapter->num_rx_pools,
		   accel->rx_base_queue,
		   accel->rx_base_queue +
9874
		   adapter->num_rx_queues_per_pool);
9875
	kfree(accel);
9876 9877
}

9878 9879 9880
#define IXGBE_MAX_MAC_HDR_LEN		127
#define IXGBE_MAX_NETWORK_HDR_LEN	511

9881 9882 9883 9884
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
9885 9886 9887 9888 9889 9890 9891 9892 9893 9894 9895 9896 9897 9898 9899 9900 9901 9902 9903 9904
	unsigned int network_hdr_len, mac_hdr_len;

	/* Make certain the headers can be described by a context descriptor */
	mac_hdr_len = skb_network_header(skb) - skb->data;
	if (unlikely(mac_hdr_len > IXGBE_MAX_MAC_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
	if (unlikely(network_hdr_len >  IXGBE_MAX_NETWORK_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	/* We can only support IPV4 TSO in tunnels if we can mangle the
	 * inner IP ID field, so strip TSO if MANGLEID is not supported.
9905 9906
	 * IPsec offoad sets skb->encapsulation but still can handle
	 * the TSO, so it's the exception.
9907
	 */
9908 9909 9910 9911 9912 9913
	if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID)) {
#ifdef CONFIG_XFRM
		if (!skb->sp)
#endif
			features &= ~NETIF_F_TSO;
	}
9914 9915 9916 9917

	return features;
}

9918 9919 9920 9921 9922 9923 9924 9925 9926 9927 9928 9929 9930 9931 9932 9933 9934 9935 9936 9937 9938 9939 9940
static int ixgbe_xdp_setup(struct net_device *dev, struct bpf_prog *prog)
{
	int i, frame_size = dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct bpf_prog *old_prog;

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return -EINVAL;

	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		return -EINVAL;

	/* verify ixgbe ring attributes are sufficient for XDP */
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		if (ring_is_rsc_enabled(ring))
			return -EINVAL;

		if (frame_size > ixgbe_rx_bufsz(ring))
			return -EINVAL;
	}

9941 9942 9943
	if (nr_cpu_ids > MAX_XDP_QUEUES)
		return -ENOMEM;

9944
	old_prog = xchg(&adapter->xdp_prog, prog);
9945 9946 9947

	/* If transitioning XDP modes reconfigure rings */
	if (!!prog != !!old_prog) {
9948
		int err = ixgbe_setup_tc(dev, adapter->hw_tcs);
9949 9950 9951 9952 9953 9954 9955 9956 9957

		if (err) {
			rcu_assign_pointer(adapter->xdp_prog, old_prog);
			return -EINVAL;
		}
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			xchg(&adapter->rx_ring[i]->xdp_prog, adapter->xdp_prog);
	}
9958 9959 9960 9961 9962 9963 9964

	if (old_prog)
		bpf_prog_put(old_prog);

	return 0;
}

9965
static int ixgbe_xdp(struct net_device *dev, struct netdev_bpf *xdp)
9966 9967 9968 9969 9970 9971 9972 9973
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return ixgbe_xdp_setup(dev, xdp->prog);
	case XDP_QUERY_PROG:
		xdp->prog_attached = !!(adapter->xdp_prog);
9974 9975
		xdp->prog_id = adapter->xdp_prog ?
			adapter->xdp_prog->aux->id : 0;
9976 9977 9978 9979 9980 9981
		return 0;
	default:
		return -EINVAL;
	}
}

9982
static int ixgbe_xdp_xmit(struct net_device *dev, struct xdp_frame *xdpf)
9983 9984 9985 9986 9987 9988
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_ring *ring;
	int err;

	if (unlikely(test_bit(__IXGBE_DOWN, &adapter->state)))
9989
		return -ENETDOWN;
9990 9991 9992 9993 9994 9995

	/* During program transitions its possible adapter->xdp_prog is assigned
	 * but ring has not been configured yet. In this case simply abort xmit.
	 */
	ring = adapter->xdp_prog ? adapter->xdp_ring[smp_processor_id()] : NULL;
	if (unlikely(!ring))
9996
		return -ENXIO;
9997

9998
	err = ixgbe_xmit_xdp_ring(adapter, xdpf);
9999
	if (err != IXGBE_XDP_TX)
10000
		return -ENOSPC;
10001

10002 10003 10004 10005 10006 10007 10008 10009 10010 10011 10012 10013 10014 10015 10016 10017 10018 10019
	return 0;
}

static void ixgbe_xdp_flush(struct net_device *dev)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_ring *ring;

	/* Its possible the device went down between xdp xmit and flush so
	 * we need to ensure device is still up.
	 */
	if (unlikely(test_bit(__IXGBE_DOWN, &adapter->state)))
		return;

	ring = adapter->xdp_prog ? adapter->xdp_ring[smp_processor_id()] : NULL;
	if (unlikely(!ring))
		return;

10020 10021 10022 10023 10024 10025
	/* Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.
	 */
	wmb();
	writel(ring->next_to_use, ring->tail);

10026
	return;
10027 10028
}

10029
static const struct net_device_ops ixgbe_netdev_ops = {
10030
	.ndo_open		= ixgbe_open,
10031
	.ndo_stop		= ixgbe_close,
10032
	.ndo_start_xmit		= ixgbe_xmit_frame,
10033
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
10034
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
10035 10036 10037 10038
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
10039
	.ndo_set_tx_maxrate	= ixgbe_tx_maxrate,
10040 10041
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
10042
	.ndo_do_ioctl		= ixgbe_ioctl,
10043 10044
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
10045
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
10046
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
10047
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
H
Hiroshi Shimamoto 已提交
10048
	.ndo_set_vf_trust	= ixgbe_ndo_set_vf_trust,
10049
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
10050
	.ndo_get_stats64	= ixgbe_get_stats64,
10051
	.ndo_setup_tc		= __ixgbe_setup_tc,
10052 10053 10054
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
10055 10056
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
10057
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
10058
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
10059 10060
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
10061
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
10062
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
10063
#endif /* IXGBE_FCOE */
10064 10065
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
10066
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
10067 10068
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
10069 10070
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
10071 10072
	.ndo_udp_tunnel_add	= ixgbe_add_udp_tunnel_port,
	.ndo_udp_tunnel_del	= ixgbe_del_udp_tunnel_port,
10073
	.ndo_features_check	= ixgbe_features_check,
10074
	.ndo_bpf		= ixgbe_xdp,
10075
	.ndo_xdp_xmit		= ixgbe_xdp_xmit,
10076
	.ndo_xdp_flush		= ixgbe_xdp_flush,
10077 10078
};

10079 10080 10081 10082 10083 10084 10085 10086 10087 10088 10089
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
10090
	struct pci_dev *entry, *pdev = adapter->pdev;
10091 10092
	int physfns = 0;

10093 10094 10095
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
10096
	 */
10097
	if (ixgbe_pcie_from_parent(&adapter->hw))
10098
		physfns = 4;
10099 10100 10101

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
10102 10103 10104 10105 10106 10107 10108 10109 10110 10111 10112 10113 10114 10115
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
10116 10117 10118 10119 10120
	}

	return physfns;
}

10121 10122
/**
 * ixgbe_wol_supported - Check whether device supports WoL
10123
 * @adapter: the adapter private structure
10124
 * @device_id: the device ID
10125
 * @subdevice_id: the subsystem device ID
10126 10127 10128 10129 10130
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
10131 10132
bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			 u16 subdevice_id)
10133 10134 10135 10136
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;

10137 10138 10139 10140 10141 10142 10143 10144 10145 10146 10147 10148 10149
	/* WOL not supported on 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return false;

	/* check eeprom to see if WOL is enabled for X540 and newer */
	if (hw->mac.type >= ixgbe_mac_X540) {
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0)))
			return true;
	}

	/* WOL is determined based on device IDs for 82599 MACs */
10150 10151 10152 10153 10154
	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
10155 10156 10157
		case IXGBE_SUBDEV_ID_82599_LOM_SNAP6:
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
		case IXGBE_SUBDEV_ID_82599_SFP_2OCP:
10158 10159 10160
			/* only support first port */
			if (hw->bus.func != 0)
				break;
10161
			/* fall through */
10162
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
10163
		case IXGBE_SUBDEV_ID_82599_SFP:
10164
		case IXGBE_SUBDEV_ID_82599_RNDC:
10165
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
10166 10167 10168
		case IXGBE_SUBDEV_ID_82599_SFP_1OCP:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM1:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM2:
10169
			return true;
10170 10171
		}
		break;
10172
	case IXGBE_DEV_ID_82599EN_SFP:
10173
		/* Only these subdevices support WOL */
10174 10175
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
10176
			return true;
10177 10178
		}
		break;
10179 10180 10181
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
10182
			return true;
10183 10184
		break;
	case IXGBE_DEV_ID_82599_KX4:
10185 10186
		return  true;
	default:
10187 10188 10189
		break;
	}

10190
	return false;
10191 10192
}

10193 10194 10195 10196 10197 10198 10199 10200 10201 10202 10203 10204 10205 10206 10207 10208 10209 10210 10211 10212 10213 10214 10215 10216 10217 10218 10219 10220 10221 10222 10223 10224 10225 10226 10227
/**
 * ixgbe_set_fw_version - Set FW version
 * @adapter: the adapter private structure
 *
 * This function is used by probe and ethtool to determine the FW version to
 * format to display. The FW version is taken from the EEPROM/NVM.
 */
static void ixgbe_set_fw_version(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_nvm_version nvm_ver;

	ixgbe_get_oem_prod_version(hw, &nvm_ver);
	if (nvm_ver.oem_valid) {
		snprintf(adapter->eeprom_id, sizeof(adapter->eeprom_id),
			 "%x.%x.%x", nvm_ver.oem_major, nvm_ver.oem_minor,
			 nvm_ver.oem_release);
		return;
	}

	ixgbe_get_etk_id(hw, &nvm_ver);
	ixgbe_get_orom_version(hw, &nvm_ver);

	if (nvm_ver.or_valid) {
		snprintf(adapter->eeprom_id, sizeof(adapter->eeprom_id),
			 "0x%08x, %d.%d.%d", nvm_ver.etk_id, nvm_ver.or_major,
			 nvm_ver.or_build, nvm_ver.or_patch);
		return;
	}

	/* Set ETrack ID format */
	snprintf(adapter->eeprom_id, sizeof(adapter->eeprom_id),
		 "0x%08x", nvm_ver.etk_id);
}

10228 10229 10230 10231 10232 10233 10234 10235 10236 10237 10238
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
10239
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
10240 10241 10242 10243 10244
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
10245
	int i, err, pci_using_dac, expected_gts;
10246
	unsigned int indices = MAX_TX_QUEUES;
10247
	u8 part_str[IXGBE_PBANUM_LENGTH];
10248
	bool disable_dev = false;
10249 10250 10251
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
10252
	u32 eec;
10253

10254 10255 10256 10257 10258 10259 10260 10261 10262
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

10263
	err = pci_enable_device_mem(pdev);
10264 10265 10266
	if (err)
		return err;

10267
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
10268 10269
		pci_using_dac = 1;
	} else {
10270
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
10271
		if (err) {
10272 10273 10274
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
10275 10276 10277 10278
		}
		pci_using_dac = 0;
	}

10279
	err = pci_request_mem_regions(pdev, ixgbe_driver_name);
10280
	if (err) {
10281 10282
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
10283 10284 10285
		goto err_pci_reg;
	}

10286
	pci_enable_pcie_error_reporting(pdev);
10287

10288
	pci_set_master(pdev);
10289
	pci_save_state(pdev);
10290

10291
	if (ii->mac == ixgbe_mac_82598EB) {
10292
#ifdef CONFIG_IXGBE_DCB
10293 10294 10295 10296
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
10297
#endif
10298
	}
10299

10300
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
10301 10302 10303 10304 10305 10306 10307 10308 10309 10310 10311 10312 10313
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
10314
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
10315

10316
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
10317
			      pci_resource_len(pdev, 0));
10318
	adapter->io_addr = hw->hw_addr;
10319 10320 10321 10322 10323
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

10324
	netdev->netdev_ops = &ixgbe_netdev_ops;
10325 10326
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
10327
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
10328 10329

	/* Setup hw api */
10330
	hw->mac.ops   = *ii->mac_ops;
10331
	hw->mac.type  = ii->mac;
10332
	hw->mvals     = ii->mvals;
10333 10334
	if (ii->link_ops)
		hw->link.ops  = *ii->link_ops;
10335

10336
	/* EEPROM */
10337
	hw->eeprom.ops = *ii->eeprom_ops;
10338
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
10339 10340 10341 10342
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
10343
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
J
Jacob Keller 已提交
10344
	if (!(eec & BIT(8)))
10345 10346 10347
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
10348
	hw->phy.ops = *ii->phy_ops;
D
Donald Skidmore 已提交
10349
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
10350 10351 10352 10353 10354 10355 10356
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
10357

10358
	/* setup the private structure */
10359
	err = ixgbe_sw_init(adapter, ii);
10360 10361 10362
	if (err)
		goto err_sw_init;

10363 10364 10365 10366
	/* Make sure the SWFW semaphore is in a valid state */
	if (hw->mac.ops.init_swfw_sync)
		hw->mac.ops.init_swfw_sync(hw);

10367
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
10368 10369 10370
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
10371 10372
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
10373
	case ixgbe_mac_x550em_a:
10374
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
10375 10376 10377 10378
		break;
	default:
		break;
	}
10379

10380 10381 10382 10383 10384 10385 10386
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
10387
			e_crit(probe, "Fan has stopped, replace the adapter\n");
10388 10389
	}

10390 10391 10392
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

10393
	/* reset_hw fills in the perm_addr as well */
10394
	hw->phy.reset_if_overtemp = true;
10395
	err = hw->mac.ops.reset_hw(hw);
10396
	hw->phy.reset_if_overtemp = false;
10397
	ixgbe_set_eee_capable(adapter);
10398
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
10399 10400
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
10401 10402
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
10403 10404
		goto err_sw_init;
	} else if (err) {
10405
		e_dev_err("HW Init failed: %d\n", err);
10406 10407 10408
		goto err_sw_init;
	}

10409
#ifdef CONFIG_PCI_IOV
10410 10411 10412 10413 10414
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
10415
	hw->mbx.ops = ii->mbx_ops;
10416
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
10417
	ixgbe_enable_sriov(adapter, max_vfs);
10418
skip_sriov:
10419

10420
#endif
10421
	netdev->features = NETIF_F_SG |
10422 10423 10424
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
10425
			   NETIF_F_RXCSUM |
10426 10427 10428 10429
			   NETIF_F_HW_CSUM;

#define IXGBE_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
				    NETIF_F_GSO_GRE_CSUM | \
10430
				    NETIF_F_GSO_IPXIP4 | \
10431
				    NETIF_F_GSO_IPXIP6 | \
10432 10433 10434 10435 10436 10437
				    NETIF_F_GSO_UDP_TUNNEL | \
				    NETIF_F_GSO_UDP_TUNNEL_CSUM)

	netdev->gso_partial_features = IXGBE_GSO_PARTIAL_FEATURES;
	netdev->features |= NETIF_F_GSO_PARTIAL |
			    IXGBE_GSO_PARTIAL_FEATURES;
10438

10439
	if (hw->mac.type >= ixgbe_mac_82599EB)
10440
		netdev->features |= NETIF_F_SCTP_CRC;
10441 10442

	/* copy netdev features into list of user selectable features */
10443
	netdev->hw_features |= netdev->features |
10444
			       NETIF_F_HW_VLAN_CTAG_FILTER |
10445 10446 10447
			       NETIF_F_HW_VLAN_CTAG_RX |
			       NETIF_F_HW_VLAN_CTAG_TX |
			       NETIF_F_RXALL |
10448 10449 10450 10451
			       NETIF_F_HW_L2FW_DOFFLOAD;

	if (hw->mac.type >= ixgbe_mac_82599EB)
		netdev->hw_features |= NETIF_F_NTUPLE |
10452
				       NETIF_F_HW_TC;
10453

10454 10455 10456
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;

A
Alexander Duyck 已提交
10457 10458
	netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
	netdev->hw_enc_features |= netdev->vlan_features;
10459 10460 10461 10462 10463
	netdev->mpls_features |= NETIF_F_SG |
				 NETIF_F_TSO |
				 NETIF_F_TSO6 |
				 NETIF_F_HW_CSUM;
	netdev->mpls_features |= IXGBE_GSO_PARTIAL_FEATURES;
A
Alexander Duyck 已提交
10464

10465 10466 10467 10468
	/* set this bit last since it cannot be part of vlan_features */
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
			    NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_TX;
10469

10470
	netdev->priv_flags |= IFF_UNICAST_FLT;
10471
	netdev->priv_flags |= IFF_SUPP_NOFCS;
10472

10473 10474 10475 10476
	/* MTU range: 68 - 9710 */
	netdev->min_mtu = ETH_MIN_MTU;
	netdev->max_mtu = IXGBE_MAX_JUMBO_FRAME_SIZE - (ETH_HLEN + ETH_FCS_LEN);

J
Jeff Kirsher 已提交
10477
#ifdef CONFIG_IXGBE_DCB
10478
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
10479
		netdev->dcbnl_ops = &ixgbe_dcbnl_ops;
10480 10481
#endif

10482
#ifdef IXGBE_FCOE
10483
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
10484 10485
		unsigned int fcoe_l;

10486 10487
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
10488 10489
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
10490
		}
10491

10492 10493 10494

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
10495

10496 10497 10498
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

10499 10500 10501
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
10502
	}
10503
#endif /* IXGBE_FCOE */
10504
	ixgbe_init_ipsec_offload(adapter);
10505

10506 10507
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
10508
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
10509 10510
		netdev->features |= NETIF_F_LRO;

10511
	/* make sure the EEPROM is good */
10512
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
10513
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
10514
		err = -EIO;
10515
		goto err_sw_init;
10516 10517
	}

10518 10519
	eth_platform_get_mac_address(&adapter->pdev->dev,
				     adapter->hw.mac.perm_addr);
10520

10521 10522
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

10523
	if (!is_valid_ether_addr(netdev->dev_addr)) {
10524
		e_dev_err("invalid MAC address\n");
10525
		err = -EIO;
10526
		goto err_sw_init;
10527 10528
	}

10529 10530
	/* Set hw->mac.addr to permanent MAC address */
	ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
10531
	ixgbe_mac_set_default_filter(adapter);
10532

10533
	timer_setup(&adapter->service_timer, ixgbe_service_timer, 0);
10534

10535 10536 10537 10538
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
10539
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
10540
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
10541
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
10542

10543 10544 10545
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
10546

10547 10548 10549 10550
	for (i = 0; i < adapter->num_rx_queues; i++)
		u64_stats_init(&adapter->rx_ring[i]->syncp);
	for (i = 0; i < adapter->num_tx_queues; i++)
		u64_stats_init(&adapter->tx_ring[i]->syncp);
10551 10552 10553
	for (i = 0; i < adapter->num_xdp_queues; i++)
		u64_stats_init(&adapter->xdp_ring[i]->syncp);

10554
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
10555
	adapter->wol = 0;
10556
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
10557
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
10558
						pdev->subsystem_device);
10559
	if (hw->wol_enabled)
10560
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
10561

10562 10563
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

10564
	/* save off EEPROM version number */
10565
	ixgbe_set_fw_version(adapter);
10566

10567
	/* pick up the PCI bus settings for reporting later */
10568
	if (ixgbe_pcie_from_parent(hw))
10569
		ixgbe_get_parent_bus_info(adapter);
10570 10571
	else
		 hw->mac.ops.get_bus_info(hw);
10572

10573 10574 10575 10576 10577 10578 10579 10580 10581 10582 10583 10584
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
10585
	}
10586 10587 10588 10589

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
10590

10591
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
10592
	if (err)
10593
		strlcpy(part_str, "Unknown", sizeof(part_str));
10594 10595 10596
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
10597
			   part_str);
10598 10599 10600 10601 10602 10603
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

10604
	/* reset the hardware with the new settings */
10605 10606 10607
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
10608 10609 10610 10611 10612 10613
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
10614
	}
10615
	strcpy(netdev->name, "eth%d");
10616
	pci_set_drvdata(pdev, adapter);
10617 10618 10619 10620
	err = register_netdev(netdev);
	if (err)
		goto err_register;

10621

10622 10623
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
10624 10625
		hw->mac.ops.disable_tx_laser(hw);

10626 10627 10628
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

10629
#ifdef CONFIG_IXGBE_DCA
10630
	if (dca_add_requester(&pdev->dev) == 0) {
10631 10632 10633 10634
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
10635
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
10636
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
10637 10638 10639 10640
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

10641 10642 10643
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
10644
	if (hw->mac.ops.set_fw_drv_ver)
10645 10646 10647
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF, 0xFF,
					   sizeof(ixgbe_driver_version) - 1,
					   ixgbe_driver_version);
E
Emil Tantilov 已提交
10648

10649 10650
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
10651

10652
	e_dev_info("%s\n", ixgbe_default_device_descr);
10653

10654
#ifdef CONFIG_IXGBE_HWMON
10655 10656
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
10657
#endif /* CONFIG_IXGBE_HWMON */
10658

C
Catherine Sullivan 已提交
10659 10660
	ixgbe_dbg_adapter_init(adapter);

10661 10662
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
10663 10664 10665 10666
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

10667 10668 10669
	return 0;

err_register:
10670
	ixgbe_release_hw_control(adapter);
10671
	ixgbe_clear_interrupt_scheme(adapter);
10672
err_sw_init:
10673
	ixgbe_disable_sriov(adapter);
10674
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
10675
	iounmap(adapter->io_addr);
10676
	kfree(adapter->jump_tables[0]);
10677
	kfree(adapter->mac_table);
10678
	kfree(adapter->rss_key);
10679
err_ioremap:
10680
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
10681 10682
	free_netdev(netdev);
err_alloc_etherdev:
10683
	pci_release_mem_regions(pdev);
10684 10685
err_pci_reg:
err_dma:
10686
	if (!adapter || disable_dev)
10687
		pci_disable_device(pdev);
10688 10689 10690 10691 10692 10693 10694 10695 10696 10697 10698 10699
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
10700
static void ixgbe_remove(struct pci_dev *pdev)
10701
{
10702
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
10703
	struct net_device *netdev;
10704
	bool disable_dev;
10705
	int i;
10706

10707 10708 10709 10710 10711
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
10712 10713
	ixgbe_dbg_adapter_exit(adapter);

10714
	set_bit(__IXGBE_REMOVING, &adapter->state);
10715
	cancel_work_sync(&adapter->service_task);
10716

10717

10718
#ifdef CONFIG_IXGBE_DCA
10719 10720 10721
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
10722 10723
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
10724 10725 10726
	}

#endif
10727
#ifdef CONFIG_IXGBE_HWMON
10728
	ixgbe_sysfs_exit(adapter);
10729
#endif /* CONFIG_IXGBE_HWMON */
10730

10731 10732 10733
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

10734
#ifdef CONFIG_PCI_IOV
10735
	ixgbe_disable_sriov(adapter);
10736
#endif
10737 10738 10739
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

10740
	ixgbe_stop_ipsec_offload(adapter);
10741
	ixgbe_clear_interrupt_scheme(adapter);
10742

10743
	ixgbe_release_hw_control(adapter);
10744

10745 10746 10747 10748 10749
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
10750
	iounmap(adapter->io_addr);
10751
	pci_release_mem_regions(pdev);
10752

10753
	e_dev_info("complete\n");
10754

10755 10756 10757 10758 10759 10760 10761 10762
	for (i = 0; i < IXGBE_MAX_LINK_HANDLE; i++) {
		if (adapter->jump_tables[i]) {
			kfree(adapter->jump_tables[i]->input);
			kfree(adapter->jump_tables[i]->mask);
		}
		kfree(adapter->jump_tables[i]);
	}

10763
	kfree(adapter->mac_table);
10764
	kfree(adapter->rss_key);
10765
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
10766 10767
	free_netdev(netdev);

10768
	pci_disable_pcie_error_reporting(pdev);
10769

10770
	if (disable_dev)
10771
		pci_disable_device(pdev);
10772 10773 10774 10775 10776 10777 10778 10779 10780 10781 10782
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
10783
						pci_channel_state_t state)
10784
{
10785 10786
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10787

10788
#ifdef CONFIG_PCI_IOV
10789
	struct ixgbe_hw *hw = &adapter->hw;
10790 10791 10792 10793 10794 10795 10796 10797 10798 10799
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
10800
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
10801 10802 10803 10804 10805 10806 10807 10808 10809
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

10810 10811 10812 10813 10814 10815
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
10816 10817 10818 10819 10820 10821 10822 10823 10824 10825 10826 10827 10828 10829 10830 10831 10832 10833 10834 10835 10836 10837

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
10838 10839 10840 10841 10842 10843
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
10844 10845 10846
		case ixgbe_mac_x550em_a:
			device_id = IXGBE_DEV_ID_X550EM_A_VF;
			break;
10847 10848 10849 10850 10851 10852
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
10853
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
10854 10855 10856
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
10857
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
10858 10859 10860 10861 10862 10863 10864 10865
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
10866
			pcie_flr(vfdev);
G
Greg Rose 已提交
10867 10868
			/* Free device reference count */
			pci_dev_put(vfdev);
10869 10870 10871 10872 10873 10874 10875 10876 10877 10878 10879 10880 10881 10882 10883 10884 10885
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
10886 10887
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;
10888 10889 10890

	if (!netif_device_present(netdev))
		return PCI_ERS_RESULT_DISCONNECT;
10891

10892
	rtnl_lock();
10893 10894
	netif_device_detach(netdev);

10895 10896
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
10897
		return PCI_ERS_RESULT_DISCONNECT;
10898
	}
10899

10900
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10901
		ixgbe_close_suspend(adapter);
10902 10903 10904 10905

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
10906

10907
	/* Request a slot reset. */
10908 10909 10910 10911 10912 10913 10914 10915 10916 10917 10918
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
10919
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
10920 10921
	pci_ers_result_t result;
	int err;
10922

10923
	if (pci_enable_device_mem(pdev)) {
10924
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
10925 10926
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
10927
		smp_mb__before_atomic();
10928
		clear_bit(__IXGBE_DISABLED, &adapter->state);
10929
		adapter->hw.hw_addr = adapter->io_addr;
10930 10931
		pci_set_master(pdev);
		pci_restore_state(pdev);
10932
		pci_save_state(pdev);
10933

10934
		pci_wake_from_d3(pdev, false);
10935

10936
		ixgbe_reset(adapter);
10937
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
10938 10939 10940 10941 10942
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
10943 10944
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
10945 10946
		/* non-fatal, continue */
	}
10947

10948
	return result;
10949 10950 10951 10952 10953 10954 10955 10956 10957 10958 10959
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
10960 10961
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10962

10963 10964 10965 10966 10967 10968 10969 10970
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
E
Emil Tantilov 已提交
10971
	rtnl_lock();
10972
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10973
		ixgbe_open(netdev);
10974 10975

	netif_device_attach(netdev);
E
Emil Tantilov 已提交
10976
	rtnl_unlock();
10977 10978
}

10979
static const struct pci_error_handlers ixgbe_err_handler = {
10980 10981 10982 10983 10984 10985 10986 10987 10988
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
10989
	.remove   = ixgbe_remove,
10990 10991 10992 10993 10994
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
10995
	.sriov_configure = ixgbe_pci_sriov_configure,
10996 10997 10998 10999 11000 11001 11002 11003 11004 11005 11006 11007
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
11008
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
11009
	pr_info("%s\n", ixgbe_copyright);
11010

11011 11012 11013 11014 11015 11016
	ixgbe_wq = create_singlethread_workqueue(ixgbe_driver_name);
	if (!ixgbe_wq) {
		pr_err("%s: Failed to create workqueue\n", ixgbe_driver_name);
		return -ENOMEM;
	}

C
Catherine Sullivan 已提交
11017 11018
	ixgbe_dbg_init();

11019 11020
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
11021
		destroy_workqueue(ixgbe_wq);
11022 11023 11024 11025
		ixgbe_dbg_exit();
		return ret;
	}

11026
#ifdef CONFIG_IXGBE_DCA
11027 11028
	dca_register_notify(&dca_notifier);
#endif
11029

11030
	return 0;
11031
}
11032

11033 11034 11035 11036 11037 11038 11039 11040 11041 11042
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
11043
#ifdef CONFIG_IXGBE_DCA
11044 11045
	dca_unregister_notify(&dca_notifier);
#endif
11046
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
11047 11048

	ixgbe_dbg_exit();
11049 11050 11051 11052
	if (ixgbe_wq) {
		destroy_workqueue(ixgbe_wq);
		ixgbe_wq = NULL;
	}
11053
}
11054

11055
#ifdef CONFIG_IXGBE_DCA
11056
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
11057
			    void *p)
11058 11059 11060 11061
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
11062
					 __ixgbe_notify_dca);
11063 11064 11065

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
11066

11067
#endif /* CONFIG_IXGBE_DCA */
11068

11069 11070 11071
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */