ixgbe_main.c 215.6 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
D
Don Skidmore 已提交
4
  Copyright(c) 1999 - 2012 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
35
#include <linux/interrupt.h>
36 37
#include <linux/ip.h>
#include <linux/tcp.h>
38
#include <linux/sctp.h>
39
#include <linux/pkt_sched.h>
40
#include <linux/ipv6.h>
41
#include <linux/slab.h>
42 43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
45
#include <linux/if.h>
46
#include <linux/if_vlan.h>
47
#include <linux/if_bridge.h>
48
#include <linux/prefetch.h>
49
#include <scsi/fc/fc_fcoe.h>
50 51 52

#include "ixgbe.h"
#include "ixgbe_common.h"
53
#include "ixgbe_dcb_82599.h"
54
#include "ixgbe_sriov.h"
55 56

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
57
static const char ixgbe_driver_string[] =
58
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
59
#ifdef IXGBE_FCOE
60 61
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
62 63 64 65
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
66
#define MAJ 3
D
Don Skidmore 已提交
67 68
#define MIN 9
#define BUILD 15
69
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
70
	__stringify(BUILD) "-k"
S
Stephen Hemminger 已提交
71
const char ixgbe_driver_version[] = DRV_VERSION;
72
static const char ixgbe_copyright[] =
D
Don Skidmore 已提交
73
				"Copyright (c) 1999-2012 Intel Corporation.";
74 75

static const struct ixgbe_info *ixgbe_info_tbl[] = {
76
	[board_82598] = &ixgbe_82598_info,
77
	[board_82599] = &ixgbe_82599_info,
78
	[board_X540] = &ixgbe_X540_info,
79 80 81 82 83 84 85 86 87 88
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
89
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
116
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
117
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
118
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
119 120 121 122 123
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

124
#ifdef CONFIG_IXGBE_DCA
125
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
126
			    void *p);
127 128 129 130 131 132 133
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

134 135 136
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
137
MODULE_PARM_DESC(max_vfs,
138
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
139 140
#endif /* CONFIG_PCI_IOV */

141 142 143 144 145
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

146 147 148 149 150
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

151 152 153 154 155
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

156 157 158 159 160 161 162 163 164 165 166
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
167
	/* flush memory to make sure state is correct before next watchdog */
168 169 170 171
	smp_mb__before_clear_bit();
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
277
		pr_info("%-15s %08x\n", reginfo->name,
278 279 280 281 282 283
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
284
		pr_err("%-15s", rname);
285
		for (j = 0; j < 8; j++)
286 287
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
288 289 290 291 292 293 294 295 296 297 298 299 300 301
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
302
	struct ixgbe_tx_buffer *tx_buffer;
303 304 305 306 307 308 309 310 311 312 313 314 315 316
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
317
		pr_info("Device Name     state            "
318
			"trans_start      last_rx\n");
319 320 321 322 323
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
324 325 326 327
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
328
	pr_info(" Register Name   Value\n");
329 330 331 332 333 334 335 336 337 338
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
339
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
340 341
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
342
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
343
		pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
344
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
345 346 347 348
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
349 350 351 352 353 354 355 356 357 358
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
359
	 * 82598 Advanced Transmit Descriptor
360 361 362
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
363
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
364 365
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
390 391 392 393
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
394 395 396 397
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
398 399 400 401
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
402
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
403
			tx_buffer = &tx_ring->tx_buffer_info[i];
404
			u0 = (struct my_u0 *)tx_desc;
405
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
406
				" %04X  %p %016llX %p", i,
407 408
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
409 410 411 412 413
				(u64)dma_unmap_addr(tx_buffer, dma),
				dma_unmap_len(tx_buffer, len),
				tx_buffer->next_to_watch,
				(u64)tx_buffer->time_stamp,
				tx_buffer->skb);
414 415
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
416
				pr_cont(" NTC/U\n");
417
			else if (i == tx_ring->next_to_use)
418
				pr_cont(" NTU\n");
419
			else if (i == tx_ring->next_to_clean)
420
				pr_cont(" NTC\n");
421
			else
422
				pr_cont("\n");
423 424

			if (netif_msg_pktdata(adapter) &&
425
			    tx_buffer->skb)
426 427
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
428
					tx_buffer->skb->data,
429 430
					dma_unmap_len(tx_buffer, len),
					true);
431 432 433 434 435 436
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
437
	pr_info("Queue [NTU] [NTC]\n");
438 439
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
440 441
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
442 443 444 445 446 447 448 449
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

450 451 452
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
453 454 455 456 457 458 459 460
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
461
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
462 463 464
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
465 466 467
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
468 469 470 471
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
493
	 */
494

495 496
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
497 498 499 500
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
501 502
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
503
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
504 505 506 507 508
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
509
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
510 511 512 513
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
514
				pr_info("RWB[0x%03X]     %016llX "
515 516 517 518 519
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
520
				pr_info("R  [0x%03X]     %016llX "
521 522 523 524 525 526
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

527 528
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
529 530
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
531 532
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
533
					   ixgbe_rx_bufsz(rx_ring), true);
534 535 536 537
				}
			}

			if (i == rx_ring->next_to_use)
538
				pr_cont(" NTU\n");
539
			else if (i == rx_ring->next_to_clean)
540
				pr_cont(" NTC\n");
541
			else
542
				pr_cont("\n");
543 544 545 546 547 548 549 550

		}
	}

exit:
	return;
}

551 552 553 554 555 556 557
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
558
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
559 560 561 562 563 564 565 566 567
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
568
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
569
}
570

571
/**
572 573 574 575 576 577 578 579
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
580
			   u8 queue, u8 msix_vector)
581 582
{
	u32 ivar, index;
583 584 585 586 587 588 589 590 591 592 593 594 595
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
596
	case ixgbe_mac_X540:
597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
619 620
}

621
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
622
					  u64 qmask)
623 624 625
{
	u32 mask;

626 627
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
628 629
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
630 631
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
632
	case ixgbe_mac_X540:
633 634 635 636
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
637 638 639
		break;
	default:
		break;
640 641 642
	}
}

643 644
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
645
{
646 647 648
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
649
			dma_unmap_single(ring->dev,
650 651 652 653 654 655 656 657
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
658
	}
659 660 661 662
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
663 664
}

665
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
666 667 668 669
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
670
	u32 data;
671

672 673 674
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
675

676 677 678 679 680 681 682 683
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
684

685 686
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
687
		return;
688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
707
		return;
708
	}
709 710 711 712 713 714

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
715
			break;
716 717
		default:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
718
		}
719 720 721 722 723 724
		hwstats->pxoffrxc[i] += xoff[i];
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
725
		u8 tc = tx_ring->dcb_tc;
726 727 728

		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
729 730 731
	}
}

732
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
733
{
734
	return ring->stats.packets;
735 736 737 738 739
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
740 741
	struct ixgbe_hw *hw = &adapter->hw;

742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
759
	clear_check_for_tx_hang(tx_ring);
760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
782 783
	}

784
	return ret;
785 786
}

787 788 789 790 791 792 793 794 795 796 797 798 799
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
		ixgbe_service_event_schedule(adapter);
	}
}
800

801 802
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
803
 * @q_vector: structure containing interrupt and ring information
804
 * @tx_ring: tx ring to clean
805
 **/
806
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
807
			       struct ixgbe_ring *tx_ring)
808
{
809
	struct ixgbe_adapter *adapter = q_vector->adapter;
810 811
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
812
	unsigned int total_bytes = 0, total_packets = 0;
813
	unsigned int budget = q_vector->tx.work_limit;
814 815 816 817
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
818

819
	tx_buffer = &tx_ring->tx_buffer_info[i];
820
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
821
	i -= tx_ring->count;
822

823
	do {
824 825 826 827 828 829
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

830 831 832
		/* prevent any other reads prior to eop_desc */
		rmb();

833 834 835
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
836

837 838
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
839

840 841 842 843
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

J
Jacob Keller 已提交
844 845 846
		if (unlikely(tx_buffer->tx_flags & IXGBE_TX_FLAGS_TSTAMP))
			ixgbe_ptp_tx_hwtstamp(q_vector, tx_buffer->skb);

847 848 849
		/* free the skb */
		dev_kfree_skb_any(tx_buffer->skb);

850 851 852 853 854 855
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

856 857
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
858
		dma_unmap_len_set(tx_buffer, len, 0);
859

860 861
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
862 863
			tx_buffer++;
			tx_desc++;
864
			i++;
865 866
			if (unlikely(!i)) {
				i -= tx_ring->count;
867
				tx_buffer = tx_ring->tx_buffer_info;
868
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
869
			}
870

871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
893

894 895 896 897 898
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
899
	tx_ring->next_to_clean = i;
900
	u64_stats_update_begin(&tx_ring->syncp);
901
	tx_ring->stats.bytes += total_bytes;
902
	tx_ring->stats.packets += total_packets;
903
	u64_stats_update_end(&tx_ring->syncp);
904 905
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
906

907 908 909 910 911 912 913 914 915 916 917 918 919 920
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
921 922
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
923 924 925 926 927 928 929

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

930
		/* schedule immediate reset if we believe we hung */
931
		ixgbe_tx_timeout_reset(adapter);
932 933

		/* the adapter is about to reset, no point in enabling stuff */
934
		return true;
935
	}
936

937 938 939
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

940
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
941
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
942
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
943 944 945 946
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
947 948 949 950 951
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
952
			++tx_ring->tx_stats.restart_queue;
953
		}
954
	}
955

956
	return !!budget;
957 958
}

959
#ifdef CONFIG_IXGBE_DCA
960 961
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
962
				int cpu)
963
{
964
	struct ixgbe_hw *hw = &adapter->hw;
965 966
	u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
	u16 reg_offset;
967 968 969

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
970
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
971 972
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
973
	case ixgbe_mac_X540:
974 975
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
976 977
		break;
	default:
978 979
		/* for unknown hardware do not write register */
		return;
980
	}
981 982 983 984 985 986 987 988 989 990 991

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
992 993
}

994 995
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
996
				int cpu)
997
{
998
	struct ixgbe_hw *hw = &adapter->hw;
999 1000 1001
	u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
	u8 reg_idx = rx_ring->reg_idx;

1002 1003 1004

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1005
	case ixgbe_mac_X540:
1006
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1007 1008 1009 1010
		break;
	default:
		break;
	}
1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1022 1023 1024 1025 1026
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1027
	struct ixgbe_ring *ring;
1028 1029
	int cpu = get_cpu();

1030 1031 1032
	if (q_vector->cpu == cpu)
		goto out_no_update;

1033
	ixgbe_for_each_ring(ring, q_vector->tx)
1034
		ixgbe_update_tx_dca(adapter, ring, cpu);
1035

1036
	ixgbe_for_each_ring(ring, q_vector->rx)
1037
		ixgbe_update_rx_dca(adapter, ring, cpu);
1038 1039 1040

	q_vector->cpu = cpu;
out_no_update:
1041 1042 1043 1044 1045 1046 1047 1048 1049 1050
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

1051 1052 1053
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

1054
	for (i = 0; i < adapter->num_q_vectors; i++) {
1055 1056
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1057 1058 1059 1060 1061
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1062
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1063 1064
	unsigned long event = *(unsigned long *)data;

1065
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1066 1067
		return 0;

1068 1069
	switch (event) {
	case DCA_PROVIDER_ADD:
1070 1071 1072
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1073
		if (dca_add_requester(dev) == 0) {
1074
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

1088
	return 0;
1089
}
E
Emil Tantilov 已提交
1090

1091
#endif /* CONFIG_IXGBE_DCA */
1092 1093
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1094 1095
				 struct sk_buff *skb)
{
1096 1097
	if (ring->netdev->features & NETIF_F_RXHASH)
		skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
E
Emil Tantilov 已提交
1098 1099
}

1100
#ifdef IXGBE_FCOE
1101 1102
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1103
 * @ring: structure containing ring specific data
1104 1105 1106 1107
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1108
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1109 1110 1111 1112
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1113
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1114 1115 1116 1117 1118
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1119
#endif /* IXGBE_FCOE */
1120 1121
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1122 1123
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1124 1125
 * @skb: skb currently being received and modified
 **/
1126
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1127
				     union ixgbe_adv_rx_desc *rx_desc,
1128
				     struct sk_buff *skb)
1129
{
1130
	skb_checksum_none_assert(skb);
1131

1132
	/* Rx csum disabled */
1133
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1134
		return;
1135 1136

	/* if IP and error */
1137 1138
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1139
		ring->rx_stats.csum_err++;
1140 1141
		return;
	}
1142

1143
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1144 1145
		return;

1146
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1147
		__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1148 1149 1150 1151 1152

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1153 1154
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1155 1156
			return;

1157
		ring->rx_stats.csum_err++;
1158 1159 1160
		return;
	}

1161
	/* It must be a TCP or UDP packet with a valid checksum */
1162
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1163 1164
}

1165
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1166
{
1167
	rx_ring->next_to_use = val;
1168 1169 1170

	/* update next to alloc since we have filled the ring */
	rx_ring->next_to_alloc = val;
1171 1172 1173 1174 1175 1176 1177
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1178
	writel(val, rx_ring->tail);
1179 1180
}

1181 1182 1183 1184
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
1185
	dma_addr_t dma = bi->dma;
1186

1187 1188
	/* since we are recycling buffers we should seldom need to alloc */
	if (likely(dma))
1189 1190
		return true;

1191 1192
	/* alloc new page for storage */
	if (likely(!page)) {
1193 1194
		page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
					 bi->skb, ixgbe_rx_pg_order(rx_ring));
1195 1196 1197 1198
		if (unlikely(!page)) {
			rx_ring->rx_stats.alloc_rx_page_failed++;
			return false;
		}
1199
		bi->page = page;
1200 1201
	}

1202 1203 1204 1205 1206 1207 1208 1209 1210
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1211
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1212
		bi->page = NULL;
1213 1214 1215 1216 1217

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1218
	bi->dma = dma;
1219
	bi->page_offset = 0;
1220

1221 1222 1223
	return true;
}

1224
/**
1225
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1226 1227
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1228
 **/
1229
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1230 1231
{
	union ixgbe_adv_rx_desc *rx_desc;
1232
	struct ixgbe_rx_buffer *bi;
1233
	u16 i = rx_ring->next_to_use;
1234

1235 1236
	/* nothing to do */
	if (!cleaned_count)
1237 1238
		return;

1239
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1240 1241
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1242

1243 1244
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1245
			break;
1246

1247 1248 1249 1250 1251
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1252

1253 1254
		rx_desc++;
		bi++;
1255
		i++;
1256
		if (unlikely(!i)) {
1257
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1258 1259 1260 1261 1262 1263
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

		/* clear the hdr_addr for the next_to_use descriptor */
		rx_desc->read.hdr_addr = 0;
1264 1265 1266

		cleaned_count--;
	} while (cleaned_count);
1267

1268 1269
	i += rx_ring->count;

1270
	if (rx_ring->next_to_use != i)
1271
		ixgbe_release_rx_desc(rx_ring, i);
1272 1273
}

1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294
/**
 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
 * @data: pointer to the start of the headers
 * @max_len: total length of section to find headers in
 *
 * This function is meant to determine the length of headers that will
 * be recognized by hardware for LRO, GRO, and RSC offloads.  The main
 * motivation of doing this is to only perform one pull for IPv4 TCP
 * packets so that we can do basic things like calculating the gso_size
 * based on the average data per packet.
 **/
static unsigned int ixgbe_get_headlen(unsigned char *data,
				      unsigned int max_len)
{
	union {
		unsigned char *network;
		/* l2 headers */
		struct ethhdr *eth;
		struct vlan_hdr *vlan;
		/* l3 headers */
		struct iphdr *ipv4;
1295
		struct ipv6hdr *ipv6;
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335
	} hdr;
	__be16 protocol;
	u8 nexthdr = 0;	/* default to not TCP */
	u8 hlen;

	/* this should never happen, but better safe than sorry */
	if (max_len < ETH_HLEN)
		return max_len;

	/* initialize network frame pointer */
	hdr.network = data;

	/* set first protocol and move network header forward */
	protocol = hdr.eth->h_proto;
	hdr.network += ETH_HLEN;

	/* handle any vlan tag if present */
	if (protocol == __constant_htons(ETH_P_8021Q)) {
		if ((hdr.network - data) > (max_len - VLAN_HLEN))
			return max_len;

		protocol = hdr.vlan->h_vlan_encapsulated_proto;
		hdr.network += VLAN_HLEN;
	}

	/* handle L3 protocols */
	if (protocol == __constant_htons(ETH_P_IP)) {
		if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
			return max_len;

		/* access ihl as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct iphdr))
			return hdr.network - data;

		/* record next protocol */
		nexthdr = hdr.ipv4->protocol;
		hdr.network += hlen;
1336 1337 1338 1339 1340 1341 1342
	} else if (protocol == __constant_htons(ETH_P_IPV6)) {
		if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
			return max_len;

		/* record next protocol */
		nexthdr = hdr.ipv6->nexthdr;
		hdr.network += sizeof(struct ipv6hdr);
1343
#ifdef IXGBE_FCOE
1344 1345 1346 1347 1348 1349 1350 1351 1352
	} else if (protocol == __constant_htons(ETH_P_FCOE)) {
		if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
			return max_len;
		hdr.network += FCOE_HEADER_LEN;
#endif
	} else {
		return hdr.network - data;
	}

1353
	/* finally sort out TCP/UDP */
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
	if (nexthdr == IPPROTO_TCP) {
		if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
			return max_len;

		/* access doff as a u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[12] & 0xF0) >> 2;

		/* verify hlen meets minimum size requirements */
		if (hlen < sizeof(struct tcphdr))
			return hdr.network - data;

		hdr.network += hlen;
1366 1367 1368 1369 1370
	} else if (nexthdr == IPPROTO_UDP) {
		if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
			return max_len;

		hdr.network += sizeof(struct udphdr);
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	}

	/*
	 * If everything has gone correctly hdr.network should be the
	 * data section of the packet and will be the end of the header.
	 * If not then it probably represents the end of the last recognized
	 * header.
	 */
	if ((hdr.network - data) < max_len)
		return hdr.network - data;
	else
		return max_len;
}

static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1388
	u16 hdr_len = skb_headlen(skb);
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1411 1412 1413 1414 1415
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1416
 *
1417 1418 1419
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1420
 **/
1421 1422 1423
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1424
{
1425 1426
	struct net_device *dev = rx_ring->netdev;

1427 1428 1429
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1430

1431 1432
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1433
	ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, rx_desc, skb);
1434

1435 1436
	if ((dev->features & NETIF_F_HW_VLAN_RX) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1437 1438
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
		__vlan_hwaccel_put_tag(skb, vid);
A
Alexander Duyck 已提交
1439 1440
	}

1441
	skb_record_rx_queue(skb, rx_ring->queue_index);
1442

1443
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1444 1445
}

1446 1447
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1448
{
1449 1450 1451 1452 1453 1454
	struct ixgbe_adapter *adapter = q_vector->adapter;

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(&q_vector->napi, skb);
	else
		netif_rx(skb);
1455
}
1456

1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1480 1481 1482 1483 1484 1485 1486 1487 1488 1489
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1490

1491 1492 1493 1494 1495
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1496 1497
	}

1498 1499 1500 1501
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1502 1503 1504 1505 1506 1507 1508
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1539
	pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1613
	/* place header in linear portion of buffer */
1614 1615
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1616

1617 1618 1619 1620 1621 1622
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639
	/* if skb_pad returns an error the skb was freed */
	if (unlikely(skb->len < 60)) {
		int pad_len = 60 - skb->len;

		if (skb_pad(skb, pad_len))
			return true;
		__skb_put(skb, pad_len);
	}

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1640
 * Synchronizes page for reuse by the adapter
1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
	new_buff->page = old_buff->page;
	new_buff->dma = old_buff->dma;
1657
	new_buff->page_offset = old_buff->page_offset;
1658 1659 1660

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1661 1662
					 new_buff->page_offset,
					 ixgbe_rx_bufsz(rx_ring),
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672
					 DMA_FROM_DEVICE);
}

/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1673 1674 1675 1676 1677 1678 1679
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1680
 **/
1681
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1682
			      struct ixgbe_rx_buffer *rx_buffer,
1683 1684
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1685
{
1686 1687
	struct page *page = rx_buffer->page;
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
1688
#if (PAGE_SIZE < 8192)
1689
	unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
1690 1691 1692 1693 1694
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1695

1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709
	if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

		/* we can reuse buffer as-is, just make sure it is local */
		if (likely(page_to_nid(page) == numa_node_id()))
			return true;

		/* this page cannot be reused so discard it */
		put_page(page);
		return false;
	}

1710 1711 1712
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

1713 1714 1715 1716 1717 1718 1719
	/* avoid re-using remote pages */
	if (unlikely(page_to_nid(page) != numa_node_id()))
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
1720 1721 1722 1723 1724
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;

1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737
	/*
	 * since we are the only owner of the page and we need to
	 * increment it, just set the value to 2 in order to avoid
	 * an unecessary locked operation
	 */
	atomic_set(&page->_count, 2);
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;

1738 1739
	/* bump ref count on page before it is given to the stack */
	get_page(page);
1740
#endif
1741 1742

	return true;
1743 1744
}

1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
		skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
						IXGBE_RX_HDR_SIZE);
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}

	/* pull page into skb */
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
		/* the page has been released from the ring */
		IXGBE_CB(skb)->page_released = true;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring),
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->skb = NULL;
	rx_buffer->dma = 0;
	rx_buffer->page = NULL;

	return skb;
1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
 * Returns true if all work is completed without reaching budget
 **/
1841
static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1842
			       struct ixgbe_ring *rx_ring,
1843
			       const int budget)
1844
{
1845
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
1846
#ifdef IXGBE_FCOE
1847
	struct ixgbe_adapter *adapter = q_vector->adapter;
1848 1849
	int ddp_bytes;
	unsigned int mss = 0;
1850
#endif /* IXGBE_FCOE */
1851
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
1852

1853 1854 1855 1856 1857 1858 1859 1860 1861 1862
	do {
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

1863
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
1864 1865 1866

		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
			break;
1867

1868 1869 1870 1871 1872 1873
		/*
		 * This memory barrier is needed to keep us from reading
		 * any other fields out of the rx_desc until we know the
		 * RXD_STAT_DD bit is set
		 */
		rmb();
1874

1875 1876
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
1877

1878 1879 1880
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
1881 1882

		cleaned_count++;
A
Alexander Duyck 已提交
1883

1884 1885 1886
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
1887

1888 1889 1890
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
1891

1892 1893 1894
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

1895 1896 1897
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

1898 1899
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1900
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
1901
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
1916 1917
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
1918
				continue;
1919
			}
1920
		}
1921

1922
#endif /* IXGBE_FCOE */
1923
		ixgbe_rx_skb(q_vector, skb);
1924

1925
		/* update budget accounting */
1926 1927
		total_rx_packets++;
	} while (likely(total_rx_packets < budget));
1928

1929 1930 1931 1932
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1933 1934
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
1935

1936 1937 1938
	if (cleaned_count)
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);

1939
	return (total_rx_packets < budget);
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1951
	struct ixgbe_q_vector *q_vector;
1952
	int v_idx;
1953
	u32 mask;
1954

1955 1956 1957 1958 1959 1960
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

1961 1962
	/*
	 * Populate the IVAR table and set the ITR values to the
1963 1964
	 * corresponding register.
	 */
1965
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
1966
		struct ixgbe_ring *ring;
1967
		q_vector = adapter->q_vector[v_idx];
1968

1969
		ixgbe_for_each_ring(ring, q_vector->rx)
1970 1971
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

1972
		ixgbe_for_each_ring(ring, q_vector->tx)
1973 1974
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

1975
		ixgbe_write_eitr(q_vector);
1976 1977
	}

1978 1979
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1980
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1981
			       v_idx);
1982 1983
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1984
	case ixgbe_mac_X540:
1985
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1986 1987 1988 1989
		break;
	default:
		break;
	}
1990 1991
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1992
	/* set up to autoclear timer, and the vectors */
1993
	mask = IXGBE_EIMS_ENABLE_MASK;
1994 1995 1996 1997
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

1998
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1999 2000
}

2001 2002 2003 2004 2005 2006 2007 2008 2009
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2010 2011
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2023 2024
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2025
{
2026 2027 2028
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2029
	u64 bytes_perint;
2030
	u8 itr_setting = ring_container->itr;
2031 2032

	if (packets == 0)
2033
		return;
2034 2035

	/* simple throttlerate management
2036 2037 2038
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
	 *  20-1249MB/s bulk   (8000 ints/s)
2039 2040
	 */
	/* what was last interrupt timeslice? */
2041
	timepassed_us = q_vector->itr >> 2;
2042 2043 2044 2045
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2046
		if (bytes_perint > 10)
2047
			itr_setting = low_latency;
2048 2049
		break;
	case low_latency:
2050
		if (bytes_perint > 20)
2051
			itr_setting = bulk_latency;
2052
		else if (bytes_perint <= 10)
2053
			itr_setting = lowest_latency;
2054 2055
		break;
	case bulk_latency:
2056
		if (bytes_perint <= 20)
2057
			itr_setting = low_latency;
2058 2059 2060
		break;
	}

2061 2062 2063 2064 2065 2066
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2067 2068
}

2069 2070
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2071
 * @q_vector: structure containing interrupt and ring information
2072 2073 2074 2075 2076
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2077
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2078
{
2079
	struct ixgbe_adapter *adapter = q_vector->adapter;
2080
	struct ixgbe_hw *hw = &adapter->hw;
2081
	int v_idx = q_vector->v_idx;
2082
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2083

2084 2085
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2086 2087
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2088 2089
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2090
	case ixgbe_mac_X540:
2091 2092 2093 2094 2095
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2096 2097 2098
		break;
	default:
		break;
2099 2100 2101 2102
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2103
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2104
{
2105
	u32 new_itr = q_vector->itr;
2106
	u8 current_itr;
2107

2108 2109
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2110

2111
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2112 2113 2114 2115

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2116
		new_itr = IXGBE_100K_ITR;
2117 2118
		break;
	case low_latency:
2119
		new_itr = IXGBE_20K_ITR;
2120 2121
		break;
	case bulk_latency:
2122
		new_itr = IXGBE_8K_ITR;
2123
		break;
2124 2125
	default:
		break;
2126 2127
	}

2128
	if (new_itr != q_vector->itr) {
2129
		/* do an exponential smoothing */
2130 2131
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2132

2133
		/* save the algorithm value here */
2134
		q_vector->itr = new_itr;
2135 2136

		ixgbe_write_eitr(q_vector);
2137 2138 2139
	}
}

2140
/**
2141
 * ixgbe_check_overtemp_subtask - check for over temperature
2142
 * @adapter: pointer to adapter
2143
 **/
2144
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2145 2146 2147 2148
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2149
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2150 2151
		return;

2152 2153 2154 2155 2156 2157
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2158
	switch (hw->device_id) {
2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
		if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
			u32 autoneg;
			bool link_up = false;
2174 2175 2176

			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

2177 2178 2179 2180 2181 2182 2183 2184 2185
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2186 2187
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
2188
			return;
2189
		break;
2190
	}
2191 2192 2193 2194
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
2195 2196

	adapter->interrupt_event = 0;
2197 2198
}

2199 2200 2201 2202 2203 2204
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
2205
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2206 2207 2208 2209
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
2210

2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
		if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
}

2244 2245 2246 2247
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

2248 2249 2250
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
2251 2252 2253 2254
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
			ixgbe_service_event_schedule(adapter);
		}
2255 2256
	}

2257 2258 2259
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2260 2261 2262 2263
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2264 2265 2266
	}
}

2267 2268 2269 2270 2271 2272 2273 2274 2275
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2276
		IXGBE_WRITE_FLUSH(hw);
2277
		ixgbe_service_event_schedule(adapter);
2278 2279 2280
	}
}

2281 2282 2283 2284
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2285
	struct ixgbe_hw *hw = &adapter->hw;
2286

2287 2288
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2289
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2290 2291 2292
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2293
	case ixgbe_mac_X540:
2294
		mask = (qmask & 0xFFFFFFFF);
2295 2296
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2297
		mask = (qmask >> 32);
2298 2299 2300 2301 2302
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2303 2304 2305 2306 2307
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2308
					    u64 qmask)
2309 2310
{
	u32 mask;
2311
	struct ixgbe_hw *hw = &adapter->hw;
2312

2313 2314
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2315
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2316 2317 2318
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2319
	case ixgbe_mac_X540:
2320
		mask = (qmask & 0xFFFFFFFF);
2321 2322
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2323
		mask = (qmask >> 32);
2324 2325 2326 2327 2328
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2329 2330 2331 2332
	}
	/* skip the flush */
}

2333
/**
2334 2335
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2336
 **/
2337 2338
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2339
{
2340
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2341

2342 2343 2344
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2345

2346
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			mask |= IXGBE_EIMS_GPI_SDP0;
			break;
		case ixgbe_mac_X540:
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2357 2358 2359 2360 2361 2362
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
2363 2364
	case ixgbe_mac_X540:
		mask |= IXGBE_EIMS_ECC;
2365 2366 2367 2368
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2369
	}
J
Jacob Keller 已提交
2370 2371 2372 2373

	if (adapter->hw.mac.type == ixgbe_mac_X540)
		mask |= IXGBE_EIMS_TIMESYNC;

2374 2375 2376
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2377

2378 2379 2380 2381 2382
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2383 2384
}

2385
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2386
{
2387
	struct ixgbe_adapter *adapter = data;
2388
	struct ixgbe_hw *hw = &adapter->hw;
2389
	u32 eicr;
2390

2391 2392 2393 2394 2395 2396 2397 2398
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2399

2400 2401
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2402

2403 2404
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2405

2406 2407
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2408
	case ixgbe_mac_X540:
2409 2410 2411
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC Err, please "
			       "reboot\n");
2412 2413
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2414
			int reinit_count = 0;
2415 2416
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2417
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2418
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2419 2420 2421 2422 2423 2424 2425 2426
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2427 2428
			}
		}
2429
		ixgbe_check_sfp_event(adapter, eicr);
2430
		ixgbe_check_overtemp_event(adapter, eicr);
2431 2432 2433
		break;
	default:
		break;
2434
	}
2435

2436
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2437 2438 2439

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2440

2441
	/* re-enable the original interrupt state, no lsc, no queues */
2442
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2443
		ixgbe_irq_enable(adapter, false, false);
2444

2445
	return IRQ_HANDLED;
2446
}
2447

2448
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2449
{
2450
	struct ixgbe_q_vector *q_vector = data;
2451

2452
	/* EIAM disabled interrupts (on this vector) for us */
2453

2454 2455
	if (q_vector->rx.ring || q_vector->tx.ring)
		napi_schedule(&q_vector->napi);
2456

2457
	return IRQ_HANDLED;
2458 2459
}

2460 2461 2462 2463 2464 2465 2466
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2467
int ixgbe_poll(struct napi_struct *napi, int budget)
2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
	int per_ring_budget;
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

	ixgbe_for_each_ring(ring, q_vector->tx)
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);

	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

	ixgbe_for_each_ring(ring, q_vector->rx)
		clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
						     per_ring_budget);

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
	napi_complete(napi);
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
}

2509 2510 2511 2512 2513 2514 2515 2516 2517 2518
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2519
	int vector, err;
2520
	int ri = 0, ti = 0;
2521

2522
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2523
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2524
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2525

2526
		if (q_vector->tx.ring && q_vector->rx.ring) {
2527
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2528 2529 2530
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2531
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2532 2533
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2534
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2535
				 "%s-%s-%d", netdev->name, "tx", ti++);
2536 2537 2538
		} else {
			/* skip this unused q_vector */
			continue;
2539
		}
2540 2541
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2542
		if (err) {
2543
			e_err(probe, "request_irq failed for MSIX interrupt "
2544
			      "Error: %d\n", err);
2545
			goto free_queue_irqs;
2546
		}
2547 2548 2549 2550
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2551
					      &q_vector->affinity_mask);
2552
		}
2553 2554
	}

2555
	err = request_irq(adapter->msix_entries[vector].vector,
2556
			  ixgbe_msix_other, 0, netdev->name, adapter);
2557
	if (err) {
2558
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2559
		goto free_queue_irqs;
2560 2561 2562 2563
	}

	return 0;

2564
free_queue_irqs:
2565 2566 2567 2568 2569 2570 2571
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2572 2573
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2574 2575 2576 2577 2578 2579
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2580
 * ixgbe_intr - legacy mode Interrupt Handler
2581 2582 2583 2584 2585
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2586
	struct ixgbe_adapter *adapter = data;
2587
	struct ixgbe_hw *hw = &adapter->hw;
2588
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2589 2590
	u32 eicr;

2591
	/*
2592
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2593 2594 2595 2596
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2597
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2598
	 * therefore no explicit interrupt disable is necessary */
2599
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2600
	if (!eicr) {
2601 2602
		/*
		 * shared interrupt alert!
2603
		 * make sure interrupts are enabled because the read will
2604 2605 2606 2607 2608 2609
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2610
		return IRQ_NONE;	/* Not our interrupt */
2611
	}
2612

2613 2614
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2615

2616 2617
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2618
		ixgbe_check_sfp_event(adapter, eicr);
2619 2620 2621 2622 2623
		/* Fall through */
	case ixgbe_mac_X540:
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC err, please "
				     "reboot\n");
2624
		ixgbe_check_overtemp_event(adapter, eicr);
2625 2626 2627 2628
		break;
	default:
		break;
	}
2629

2630
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2631 2632
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2633

2634 2635
	/* would disable interrupts here but EIAM disabled it */
	napi_schedule(&q_vector->napi);
2636

2637 2638 2639 2640 2641 2642 2643
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2644 2645 2646 2647 2648 2649 2650 2651 2652 2653
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2654
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2655 2656
{
	struct net_device *netdev = adapter->netdev;
2657
	int err;
2658

2659
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2660
		err = ixgbe_request_msix_irqs(adapter);
2661
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2662
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2663
				  netdev->name, adapter);
2664
	else
2665
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2666
				  netdev->name, adapter);
2667

2668
	if (err)
2669
		e_err(probe, "request_irq failed, Error %d\n", err);
2670 2671 2672 2673 2674 2675

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
2676
	int vector;
2677

2678 2679 2680 2681
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
2682

2683 2684 2685
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
2686

2687 2688 2689
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
2690

2691 2692 2693 2694
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
2695
	}
2696 2697

	free_irq(adapter->msix_entries[vector++].vector, adapter);
2698 2699
}

2700 2701 2702 2703 2704 2705
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2706 2707
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2708
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2709 2710
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2711
	case ixgbe_mac_X540:
2712 2713
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2714
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2715 2716 2717
		break;
	default:
		break;
2718 2719 2720
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2721 2722 2723 2724 2725 2726
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
2727 2728 2729 2730 2731
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2732 2733 2734 2735 2736 2737
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
2738
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2739

2740
	ixgbe_write_eitr(q_vector);
2741

2742 2743
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2744

2745
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2746 2747
}

2748 2749 2750 2751 2752 2753 2754
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2755 2756
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2757 2758 2759
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2760
	int wait_loop = 10;
2761
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
2762
	u8 reg_idx = ring->reg_idx;
2763

2764
	/* disable queue to avoid issues while updating state */
2765
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
2766 2767
	IXGBE_WRITE_FLUSH(hw);

2768
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2769
			(tdba & DMA_BIT_MASK(32)));
2770 2771 2772 2773 2774
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2775
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2776

2777 2778 2779 2780 2781 2782 2783 2784
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
	 * higher than 1 when ITR is 0 as it could cause false TX hangs
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
2785
	if (!ring->q_vector || (ring->q_vector->itr < 8))
2786 2787 2788 2789
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

2790 2791 2792 2793
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
2794 2795
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
2796 2797

	/* reinitialize flowdirector state */
2798
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2799 2800 2801 2802 2803 2804
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2805

2806 2807
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2808 2809 2810 2811 2812 2813 2814 2815 2816 2817
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
2818
		usleep_range(1000, 2000);
2819 2820 2821 2822
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2823 2824
}

2825 2826 2827
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
2828
	u32 rttdcs, mtqc;
2829
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2830 2831 2832 2833 2834 2835 2836 2837 2838 2839

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852 2853 2854
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else if (adapter->ring_feature[RING_F_RSS].indices == 4)
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2855
		else
2856 2857
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
2858

2859
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
2860

2861 2862 2863 2864 2865
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
2866 2867 2868 2869 2870 2871 2872
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2873
/**
2874
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2875 2876 2877 2878 2879 2880
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2881 2882
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2883
	u32 i;
2884

2885 2886 2887 2888 2889 2890 2891 2892 2893
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2894
	/* Setup the HW Tx Head and Tail descriptor pointers */
2895 2896
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2897 2898
}

2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

2954
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2955

2956
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2957
				   struct ixgbe_ring *rx_ring)
2958
{
2959
	struct ixgbe_hw *hw = &adapter->hw;
2960
	u32 srrctl;
2961
	u8 reg_idx = rx_ring->reg_idx;
2962

2963 2964
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
2965

2966 2967 2968 2969 2970 2971
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
2972

2973 2974
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
2975

2976
	/* configure the packet buffer length */
2977
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2978 2979

	/* configure descriptor type */
2980
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
2981

2982
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
2983
}
2984

2985
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2986
{
2987 2988
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2989 2990
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2991 2992 2993
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2994 2995 2996 2997 2998 2999 3000 3001 3002
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

	/*
	 * Program table for at least 2 queues w/ SR-IOV so that VFs can
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
		rss_i = 2;
3003

3004 3005 3006 3007 3008 3009
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
3010
		if (j == rss_i)
3011 3012 3013 3014 3015 3016 3017
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
3018

3019 3020 3021 3022 3023
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3024
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3025
		if (adapter->ring_feature[RING_F_RSS].mask)
3026
			mrqc = IXGBE_MRQC_RSSEN;
3027
	} else {
3028 3029 3030 3031 3032 3033 3034 3035 3036
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
			else if (adapter->ring_feature[RING_F_RSS].indices == 4)
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3037
			else
3038 3039 3040
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3041
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3042 3043 3044 3045
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3046
		}
3047 3048
	}

3049
	/* Perform hash on these packet types */
3050 3051 3052 3053
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		IXGBE_MRQC_RSS_FIELD_IPV6 |
		IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3054

3055 3056 3057 3058 3059
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
		mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
		mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;

3060
	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
3061 3062
}

3063 3064 3065 3066 3067
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3068
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3069
				   struct ixgbe_ring *ring)
3070 3071 3072
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3073
	u8 reg_idx = ring->reg_idx;
3074

A
Alexander Duyck 已提交
3075
	if (!ring_is_rsc_enabled(ring))
3076
		return;
3077

3078
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3079 3080 3081 3082
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3083
	 * than 65536
3084
	 */
3085
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3086
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3087 3088
}

3089 3090 3091 3092 3093 3094 3095
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3096
	u8 reg_idx = ring->reg_idx;
3097 3098 3099 3100 3101 3102 3103

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3104
		usleep_range(1000, 2000);
3105 3106 3107 3108 3109 3110 3111 3112 3113
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3144 3145
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3146 3147 3148
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3149
	u32 rxdctl;
3150
	u8 reg_idx = ring->reg_idx;
3151

3152 3153
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3154
	ixgbe_disable_rx_queue(adapter, ring);
3155

3156 3157 3158 3159 3160 3161
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3162
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
3163 3164 3165 3166

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

3167 3168 3169 3170 3171 3172 3173 3174
	/* If operating in IOV mode set RLPML for X540 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    hw->mac.type == ixgbe_mac_X540) {
		rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
		rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
			    ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
	}

3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191
	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3192
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3193 3194
}

3195 3196 3197
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3198
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3199 3200 3201 3202
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3203 3204
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3205
		      IXGBE_PSRTYPE_L2HDR |
3206
		      IXGBE_PSRTYPE_IPV6HDR;
3207 3208 3209 3210

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3211 3212 3213 3214
	if (rss_i > 3)
		psrtype |= 2 << 29;
	else if (rss_i > 1)
		psrtype |= 1 << 29;
3215 3216

	for (p = 0; p < adapter->num_rx_pools; p++)
3217
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
3218 3219 3220
				psrtype);
}

3221 3222 3223 3224
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3225
	u32 gcr_ext, vmdctl;
3226
	int i;
3227 3228 3229 3230 3231

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3232 3233
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3234
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3235 3236
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3237

3238 3239
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3240 3241

	/* Enable only the PF's pool for Tx/Rx */
3242 3243 3244 3245
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3246 3247

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3248
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3249 3250 3251 3252 3253

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3266 3267
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3268

3269
	/* Enable MAC Anti-Spoofing */
3270
	hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
3271
					  adapter->num_vfs);
3272 3273 3274 3275 3276
	/* For VFs that have spoof checking turned off */
	for (i = 0; i < adapter->num_vfs; i++) {
		if (!adapter->vfinfo[i].spoofchk_enabled)
			ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
	}
3277 3278
}

3279
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3280 3281 3282 3283
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3284 3285 3286
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3287

3288
#ifdef IXGBE_FCOE
3289 3290 3291 3292
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3293

3294
#endif /* IXGBE_FCOE */
3295 3296 3297 3298 3299

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3312

3313 3314 3315 3316
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3317
	for (i = 0; i < adapter->num_rx_queues; i++) {
3318
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3319 3320
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3321
		else
A
Alexander Duyck 已提交
3322
			clear_ring_rsc_enabled(rx_ring);
3323 3324 3325
	}
}

3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3346
	case ixgbe_mac_X540:
3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3363 3364 3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3380
	ixgbe_setup_rdrxctl(adapter);
3381

3382
	/* Program registers for the distribution of queues */
3383 3384
	ixgbe_setup_mrqc(adapter);

3385 3386 3387 3388 3389 3390 3391
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3392 3393
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3394

3395 3396 3397 3398 3399 3400 3401
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3402 3403
}

3404
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3405 3406 3407 3408 3409
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3410
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
3411
	set_bit(vid, adapter->active_vlans);
3412 3413

	return 0;
3414 3415
}

3416
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3417 3418 3419 3420 3421
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
3422
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
3423
	clear_bit(vid, adapter->active_vlans);
3424 3425

	return 0;
3426 3427
}

3428 3429 3430 3431 3432 3433 3434
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3465 3466 3467 3468
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3469 3470
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3471 3472 3473
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3474
	case ixgbe_mac_X540:
3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3488
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3489 3490
 * @adapter: driver data
 */
3491
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3492 3493
{
	struct ixgbe_hw *hw = &adapter->hw;
3494
	u32 vlnctrl;
3495 3496 3497 3498
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3499 3500
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3501 3502 3503
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3504
	case ixgbe_mac_X540:
3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3517 3518
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3519
	u16 vid;
3520

3521 3522 3523 3524
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3525 3526
}

3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3540
	unsigned int rar_entries = hw->mac.num_rar_entries - 1;
3541 3542
	int count = 0;

3543 3544 3545 3546
	/* In SR-IOV mode significantly less RAR entries are available */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		rar_entries = IXGBE_MAX_PF_MACVLANS - 1;

3547 3548 3549 3550
	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

3551
	if (!netdev_uc_empty(netdev)) {
3552 3553 3554 3555 3556 3557 3558 3559 3560
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3561
					    VMDQ_P(0), IXGBE_RAH_AV);
3562 3563 3564 3565 3566 3567 3568 3569 3570 3571
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3572
/**
3573
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3574 3575
 * @netdev: network interface device structure
 *
3576 3577 3578 3579
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3580
 **/
3581
void ixgbe_set_rx_mode(struct net_device *netdev)
3582 3583 3584
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3585 3586
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3587 3588 3589 3590 3591

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3592
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
3593
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
3594 3595 3596 3597
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3598 3599 3600
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3601
	if (netdev->flags & IFF_PROMISC) {
3602
		hw->addr_ctrl.user_set_promisc = true;
3603
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3604
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3605 3606
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3607
	} else {
3608 3609
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3610 3611 3612 3613
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3614
			 * then we should just turn on promiscuous mode so
3615 3616 3617 3618
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3619
		}
3620
		ixgbe_vlan_filter_enable(adapter);
3621
		hw->addr_ctrl.user_set_promisc = false;
3622 3623 3624 3625 3626 3627 3628 3629 3630 3631 3632
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
	count = ixgbe_write_uc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
3633 3634
	}

3635
	if (adapter->num_vfs)
3636
		ixgbe_restore_vf_multicasts(adapter);
3637 3638 3639

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
3640 3641
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
3642
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
3643 3644
	}

B
Ben Greear 已提交
3645 3646 3647 3648 3649 3650 3651 3652 3653 3654 3655 3656
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

3657
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3658 3659 3660 3661 3662

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3663 3664
}

3665 3666 3667 3668
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

3669 3670
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
		napi_enable(&adapter->q_vector[q_idx]->napi);
3671 3672 3673 3674 3675 3676
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

3677 3678
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
		napi_disable(&adapter->q_vector[q_idx]->napi);
3679 3680
}

J
Jeff Kirsher 已提交
3681
#ifdef CONFIG_IXGBE_DCB
3682
/**
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3693
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3694

3695 3696 3697 3698 3699 3700 3701 3702 3703
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3704
#ifdef IXGBE_FCOE
3705 3706
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3707
#endif
3708 3709 3710

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
3711 3712 3713 3714 3715
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3716 3717 3718 3719 3720 3721 3722
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
3723
	}
3724 3725 3726

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
3727 3728
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
3729

3730 3731 3732 3733
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
3734

3735 3736
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
3737
	}
3738
}
3739 3740 3741 3742 3743
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

3744
/**
3745 3746 3747
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
3748
 * @pb: packet buffer to calculate
3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
3762 3763 3764 3765
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800 3801

#endif
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

3802
/**
3803 3804 3805
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
3806
 * @pb: packet buffer to calculate
3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
 */
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	hw->fc.low_water = ixgbe_lpbthresh(adapter);

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);

		/* Low water marks must not be larger than high water marks */
		if (hw->fc.low_water > hw->fc.high_water[i])
			hw->fc.low_water = 0;
	}
}

3855 3856 3857
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3858 3859
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
3860 3861 3862

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3863 3864 3865
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
3866

3867
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
3868
	ixgbe_pbthresh_setup(adapter);
3869 3870
}

3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883 3884
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
3885 3886 3887 3888 3889
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
3890 3891 3892 3893 3894
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

3895 3896
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
3897 3898
	struct ixgbe_hw *hw = &adapter->hw;

3899
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
3900
#ifdef CONFIG_IXGBE_DCB
3901
	ixgbe_configure_dcb(adapter);
3902
#endif
3903 3904 3905 3906 3907
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
3908

3909
	ixgbe_set_rx_mode(adapter->netdev);
3910 3911
	ixgbe_restore_vlan(adapter);

3912 3913 3914 3915 3916 3917 3918 3919 3920
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

3921
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3922 3923
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
3924 3925 3926 3927
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
3928
	}
3929

3930 3931 3932 3933 3934 3935 3936 3937 3938
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

3939 3940 3941 3942 3943
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3944 3945 3946 3947
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3948 3949 3950 3951 3952 3953 3954
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3955 3956 3957 3958
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3959
		return true;
3960 3961 3962
	case ixgbe_phy_nl:
		if (hw->mac.type == ixgbe_mac_82598EB)
			return true;
3963 3964 3965 3966 3967
	default:
		return false;
	}
}

3968
/**
3969 3970 3971 3972 3973
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
3974
	/*
S
Stephen Hemminger 已提交
3975
	 * We are assuming the worst case scenario here, and that
3976 3977 3978 3979 3980 3981
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
3982

3983
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
3984 3985 3986 3987
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3988 3989 3990 3991
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3992
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3993 3994
{
	u32 autoneg;
3995
	bool negotiation, link_up = false;
3996 3997 3998 3999 4000 4001 4002 4003
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

4004 4005
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
4006 4007
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
4008 4009 4010
	if (ret)
		goto link_cfg_out;

4011 4012
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
4013 4014 4015 4016
link_cfg_out:
	return ret;
}

4017
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
4018 4019
{
	struct ixgbe_hw *hw = &adapter->hw;
4020
	u32 gpie = 0;
4021

4022
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4023 4024 4025
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
4026 4027 4028 4029 4030 4031 4032 4033 4034
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4035 4036
		case ixgbe_mac_X540:
		default:
4037 4038 4039 4040 4041
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
4042 4043 4044 4045
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
4046

4047 4048 4049 4050 4051
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
4064 4065
	}

4066
	/* Enable Thermal over heat sensor interrupt */
4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			gpie |= IXGBE_SDP0_GPIEN;
			break;
		case ixgbe_mac_X540:
			gpie |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
	}
4079

4080 4081
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
4082 4083
		gpie |= IXGBE_SDP1_GPIEN;

4084
	if (hw->mac.type == ixgbe_mac_82599EB) {
4085 4086
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
4087
	}
4088 4089 4090 4091

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

4092
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
4093 4094 4095 4096 4097 4098 4099
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
4100

4101 4102 4103 4104 4105
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

4106 4107
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
4108 4109
		hw->mac.ops.enable_tx_laser(hw);

4110
	clear_bit(__IXGBE_DOWN, &adapter->state);
4111 4112
	ixgbe_napi_enable_all(adapter);

4113 4114 4115 4116 4117 4118 4119 4120
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

4121 4122
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
4123
	ixgbe_irq_enable(adapter, true, true);
4124

4125 4126 4127 4128 4129 4130 4131
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
4132
			e_crit(drv, "Fan has stopped, replace the adapter\n");
4133 4134
	}

4135
	/* enable transmits */
4136
	netif_tx_start_all_queues(adapter->netdev);
4137

4138 4139
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
4140 4141
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
4142
	mod_timer(&adapter->service_timer, jiffies);
4143 4144 4145 4146 4147

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
4148 4149
}

4150 4151 4152
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
4153 4154 4155
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

4156
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
4157
		usleep_range(1000, 2000);
4158
	ixgbe_down(adapter);
4159 4160 4161 4162 4163 4164 4165 4166
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
4167 4168 4169 4170
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

4171
void ixgbe_up(struct ixgbe_adapter *adapter)
4172 4173 4174 4175
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

4176
	ixgbe_up_complete(adapter);
4177 4178 4179 4180
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
4181
	struct ixgbe_hw *hw = &adapter->hw;
4182 4183
	int err;

4184 4185 4186 4187 4188 4189 4190 4191 4192
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

4193
	err = hw->mac.ops.init_hw(hw);
4194 4195 4196
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
4197
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
4198 4199
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
4200
		e_dev_err("master disable timed out\n");
4201
		break;
4202 4203
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
4204
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
4205
			   "Please be aware there may be issues associated with "
4206 4207 4208 4209
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
4210
		break;
4211
	default:
4212
		e_dev_err("Hardware Error: %d\n", err);
4213
	}
4214

4215 4216
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

4217
	/* reprogram the RAR[0] in case user changed it. */
4218
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
4219 4220 4221 4222

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
4223 4224 4225

	if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
		ixgbe_ptp_reset(adapter);
4226 4227 4228 4229 4230 4231
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
4232
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
4233
{
4234
	struct device *dev = rx_ring->dev;
4235
	unsigned long size;
4236
	u16 i;
4237

4238 4239 4240
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
4241

4242
	/* Free all the Rx ring sk_buffs */
4243
	for (i = 0; i < rx_ring->count; i++) {
4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
		struct ixgbe_rx_buffer *rx_buffer;

		rx_buffer = &rx_ring->rx_buffer_info[i];
		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
			if (IXGBE_CB(skb)->page_released) {
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
				IXGBE_CB(skb)->page_released = false;
A
Alexander Duyck 已提交
4255 4256
			}
			dev_kfree_skb(skb);
4257
		}
4258 4259 4260 4261 4262 4263 4264
		rx_buffer->skb = NULL;
		if (rx_buffer->dma)
			dma_unmap_page(dev, rx_buffer->dma,
				       ixgbe_rx_pg_size(rx_ring),
				       DMA_FROM_DEVICE);
		rx_buffer->dma = 0;
		if (rx_buffer->page)
4265 4266
			__free_pages(rx_buffer->page,
				     ixgbe_rx_pg_order(rx_ring));
4267
		rx_buffer->page = NULL;
4268 4269 4270 4271 4272 4273 4274 4275
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

4276
	rx_ring->next_to_alloc = 0;
4277 4278 4279 4280 4281 4282 4283 4284
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
4285
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
4286 4287 4288
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
4289
	u16 i;
4290

4291 4292 4293
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
4294

4295
	/* Free all the Tx ring sk_buffs */
4296 4297
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
4298
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
4299 4300
	}

4301 4302
	netdev_tx_reset_queue(txring_txq(tx_ring));

4303 4304 4305 4306 4307 4308 4309 4310 4311 4312 4313
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
4314
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4315 4316
 * @adapter: board private structure
 **/
4317
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4318 4319 4320
{
	int i;

4321
	for (i = 0; i < adapter->num_rx_queues; i++)
4322
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
4323 4324 4325
}

/**
4326
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4327 4328
 * @adapter: board private structure
 **/
4329
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4330 4331 4332
{
	int i;

4333
	for (i = 0; i < adapter->num_tx_queues; i++)
4334
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
4335 4336
}

4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

4354 4355 4356
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
4357
	struct ixgbe_hw *hw = &adapter->hw;
4358
	u32 rxctrl;
4359
	int i;
4360 4361 4362 4363 4364

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

	/* disable receives */
4365 4366
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
4367

4368 4369 4370 4371 4372
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

4373
	usleep_range(10000, 20000);
4374

4375 4376
	netif_tx_stop_all_queues(netdev);

4377
	/* call carrier off first to avoid false dev_watchdog timeouts */
4378 4379 4380 4381 4382 4383 4384
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4385 4386
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
4387 4388 4389 4390
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

4391
	if (adapter->num_vfs) {
4392 4393
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4394 4395 4396

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
4397
			adapter->vfinfo[i].clear_to_send = false;
4398 4399 4400 4401 4402 4403

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4404 4405
	}

4406 4407
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4408
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4409
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
4410
	}
4411 4412

	/* Disable the Tx DMA engine on 82599 and X540 */
4413 4414
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4415
	case ixgbe_mac_X540:
4416
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4417 4418
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4419 4420 4421 4422
		break;
	default:
		break;
	}
4423

4424 4425
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4426

4427 4428
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
4429 4430
		hw->mac.ops.disable_tx_laser(hw);

4431 4432 4433
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4434
#ifdef CONFIG_IXGBE_DCA
4435
	/* since we reset the hardware DCA settings were cleared */
4436
	ixgbe_setup_dca(adapter);
4437
#endif
4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
4449
	ixgbe_tx_timeout_reset(adapter);
4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4464
	unsigned int rss;
J
Jeff Kirsher 已提交
4465
#ifdef CONFIG_IXGBE_DCB
4466 4467 4468
	int j;
	struct tc_configuration *tc;
#endif
4469

4470 4471 4472 4473 4474 4475 4476 4477
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4478
	/* Set capability flags */
4479
	rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
4480
	adapter->ring_feature[RING_F_RSS].limit = rss;
4481 4482
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4483 4484
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4485
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
4486
		break;
D
Don Skidmore 已提交
4487
	case ixgbe_mac_X540:
4488 4489
		adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
	case ixgbe_mac_82599EB:
4490
		adapter->max_q_vectors = MAX_Q_VECTORS_82599;
4491 4492
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
4493 4494
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4495 4496
		/* Flow Director hash filters enabled */
		adapter->atr_sample_rate = 20;
4497
		adapter->ring_feature[RING_F_FDIR].limit =
4498
							 IXGBE_MAX_FDIR_INDICES;
4499
		adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4500
#ifdef IXGBE_FCOE
4501 4502
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4503
#ifdef CONFIG_IXGBE_DCB
4504
		/* Default traffic class to use for FCoE */
4505
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4506
#endif
4507
#endif /* IXGBE_FCOE */
4508 4509 4510
		break;
	default:
		break;
A
Alexander Duyck 已提交
4511
	}
4512

4513 4514 4515 4516 4517
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
4518 4519 4520
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
4521
#ifdef CONFIG_IXGBE_DCB
4522 4523 4524 4525 4526 4527 4528 4529 4530 4531 4532
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

4533 4534 4535 4536 4537 4538 4539 4540 4541
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
4542 4543 4544 4545 4546 4547

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

4548 4549
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
4550
	adapter->dcb_cfg.pfc_mode_enable = false;
4551
	adapter->dcb_set_bitmap = 0x00;
4552
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
4553 4554
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
4555 4556

#endif
4557 4558

	/* default flow control settings */
4559
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
4560
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
4561
	ixgbe_pbthresh_setup(adapter);
4562 4563
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
4564
	hw->fc.disable_fc_autoneg = false;
4565

4566 4567 4568 4569 4570 4571
#ifdef CONFIG_PCI_IOV
	/* assign number of SR-IOV VFs */
	if (hw->mac.type != ixgbe_mac_82598EB)
		adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;

#endif
4572
	/* enable itr by default in dynamic mode */
4573 4574
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
4575 4576 4577 4578 4579

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

4580
	/* set default work limits */
4581
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
4582

4583
	/* initialize eeprom parameters */
4584
	if (ixgbe_init_eeprom_params_generic(hw)) {
4585
		e_dev_err("EEPROM initialization failed\n");
4586 4587 4588 4589 4590 4591 4592 4593 4594 4595
		return -EIO;
	}

	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
4596
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
4597 4598 4599
 *
 * Return 0 on success, negative on failure
 **/
4600
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
4601
{
4602
	struct device *dev = tx_ring->dev;
4603 4604
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
4605 4606
	int size;

4607
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4608 4609 4610 4611 4612

	if (tx_ring->q_vector)
		numa_node = tx_ring->q_vector->numa_node;

	tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
4613
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
4614
		tx_ring->tx_buffer_info = vzalloc(size);
4615 4616
	if (!tx_ring->tx_buffer_info)
		goto err;
4617 4618

	/* round up to nearest 4K */
4619
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
4620
	tx_ring->size = ALIGN(tx_ring->size, 4096);
4621

4622 4623 4624 4625 4626 4627 4628 4629 4630
	set_dev_node(dev, numa_node);
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
4631 4632
	if (!tx_ring->desc)
		goto err;
4633

4634 4635
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
4636
	return 0;
4637 4638 4639 4640

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
4641
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
4642
	return -ENOMEM;
4643 4644
}

4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
4660
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
4661 4662
		if (!err)
			continue;
4663

4664
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
4665
		goto err_setup_tx;
4666 4667
	}

4668 4669 4670 4671 4672
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
4673 4674 4675
	return err;
}

4676 4677
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
4678
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
4679 4680 4681
 *
 * Returns 0 on success, negative on failure
 **/
4682
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
4683
{
4684
	struct device *dev = rx_ring->dev;
4685 4686
	int orig_node = dev_to_node(dev);
	int numa_node = -1;
4687
	int size;
4688

4689
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4690 4691 4692 4693 4694

	if (rx_ring->q_vector)
		numa_node = rx_ring->q_vector->numa_node;

	rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
4695
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
4696
		rx_ring->rx_buffer_info = vzalloc(size);
4697 4698
	if (!rx_ring->rx_buffer_info)
		goto err;
4699 4700

	/* Round up to nearest 4K */
4701 4702
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
4703

4704 4705 4706 4707 4708 4709 4710 4711 4712
	set_dev_node(dev, numa_node);
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
4713 4714
	if (!rx_ring->desc)
		goto err;
4715

4716 4717
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
4718 4719

	return 0;
4720 4721 4722 4723
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
4724
	return -ENOMEM;
4725 4726
}

4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
4742
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
4743 4744
		if (!err)
			continue;
4745

4746
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
4747
		goto err_setup_rx;
4748 4749
	}

4750 4751 4752 4753 4754
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
4755 4756 4757 4758
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
4759 4760 4761
	return err;
}

4762 4763 4764 4765 4766 4767
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
4768
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
4769
{
4770
	ixgbe_clean_tx_ring(tx_ring);
4771 4772 4773 4774

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

4775 4776 4777 4778 4779 4780
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791 4792 4793 4794 4795

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
4796
		if (adapter->tx_ring[i]->desc)
4797
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
4798 4799 4800
}

/**
4801
 * ixgbe_free_rx_resources - Free Rx Resources
4802 4803 4804 4805
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
4806
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
4807
{
4808
	ixgbe_clean_rx_ring(rx_ring);
4809 4810 4811 4812

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

4813 4814 4815 4816 4817 4818
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

4833 4834 4835 4836
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
4837
	for (i = 0; i < adapter->num_rx_queues; i++)
4838
		if (adapter->rx_ring[i]->desc)
4839
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
4840 4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852 4853
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

4854
	/* MTU < 68 is an error and causes problems on some kernels */
4855 4856 4857 4858
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
		return -EINVAL;

	/*
4859 4860 4861
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
4862 4863 4864 4865
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
	    (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
4866
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
4867

4868
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
4869

4870
	/* must set new MTU before calling down or up */
4871 4872
	netdev->mtu = new_mtu;

4873 4874
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
4895 4896 4897 4898

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
4899

4900 4901
	netif_carrier_off(netdev);

4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

4914
	err = ixgbe_request_irq(adapter);
4915 4916 4917
	if (err)
		goto err_req_irq;

4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931
	/* Notify the stack of the actual queue counts. */
	err = netif_set_real_num_tx_queues(netdev,
					   adapter->num_rx_pools > 1 ? 1 :
					   adapter->num_tx_queues);
	if (err)
		goto err_set_queues;


	err = netif_set_real_num_rx_queues(netdev,
					   adapter->num_rx_pools > 1 ? 1 :
					   adapter->num_rx_queues);
	if (err)
		goto err_set_queues;

4932 4933
	ixgbe_ptp_init(adapter);

4934
	ixgbe_up_complete(adapter);
4935 4936 4937

	return 0;

4938 4939
err_set_queues:
	ixgbe_free_irq(adapter);
4940
err_req_irq:
4941
	ixgbe_free_all_rx_resources(adapter);
4942
err_setup_rx:
4943
	ixgbe_free_all_tx_resources(adapter);
4944
err_setup_tx:
4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

4965 4966
	ixgbe_ptp_stop(adapter);

4967 4968 4969
	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

4970 4971
	ixgbe_fdir_filter_exit(adapter);

4972 4973 4974
	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

4975
	ixgbe_release_hw_control(adapter);
4976 4977 4978 4979

	return 0;
}

4980 4981 4982
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
4983 4984
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
4985 4986 4987 4988
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
4989 4990 4991 4992 4993
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
4994 4995

	err = pci_enable_device_mem(pdev);
4996
	if (err) {
4997
		e_dev_err("Cannot enable PCI device from suspend\n");
4998 4999 5000 5001
		return err;
	}
	pci_set_master(pdev);

5002
	pci_wake_from_d3(pdev, false);
5003 5004 5005

	ixgbe_reset(adapter);

5006 5007
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5008 5009 5010
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
5011
		err = ixgbe_open(netdev);
5012 5013 5014 5015 5016

	rtnl_unlock();

	if (err)
		return err;
5017 5018 5019 5020 5021 5022

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5023 5024

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5025
{
5026 5027
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5028 5029 5030
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5031 5032 5033 5034 5035 5036 5037
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
5038
		rtnl_lock();
5039 5040 5041 5042
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
5043
		rtnl_unlock();
5044 5045
	}

5046 5047
	ixgbe_clear_interrupt_scheme(adapter);

5048 5049 5050 5051
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5052

5053
#endif
5054 5055
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5056

5057 5058
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
5059 5060
			hw->mac.ops.enable_tx_laser(hw);

5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5078 5079
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5080
		pci_wake_from_d3(pdev, false);
5081 5082
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5083
	case ixgbe_mac_X540:
5084 5085 5086 5087 5088
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5089

5090 5091
	*enable_wake = !!wufc;

5092 5093 5094 5095
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5115 5116 5117

	return 0;
}
5118
#endif /* CONFIG_PM */
5119 5120 5121

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5122 5123 5124 5125 5126 5127 5128 5129
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5130 5131
}

5132 5133 5134 5135 5136 5137
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5138
	struct net_device *netdev = adapter->netdev;
5139
	struct ixgbe_hw *hw = &adapter->hw;
5140
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5141 5142
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5143 5144
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5145
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
5146

5147 5148 5149 5150
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5151
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5152
		u64 rsc_count = 0;
5153 5154
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
5155 5156
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5157 5158 5159
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5160 5161
	}

5162 5163 5164 5165 5166
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5167
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
5168 5169 5170 5171 5172 5173
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5174
	adapter->hw_csum_rx_error = hw_csum_rx_error;
5175 5176 5177 5178 5179
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5180
	/* gather some stats to the adapter struct that are per queue */
5181 5182 5183 5184 5185 5186 5187
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5188
	adapter->restart_queue = restart_queue;
5189 5190 5191
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5192

5193
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5194 5195

	/* 8 register reads */
5196 5197 5198 5199
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5200 5201
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5202 5203
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5204 5205
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5206 5207 5208
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5209 5210
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5211 5212
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5213
		case ixgbe_mac_X540:
5214 5215 5216 5217 5218
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5219
		}
5220
	}
5221 5222 5223 5224 5225 5226 5227 5228 5229 5230 5231 5232 5233 5234

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
		    (hw->mac.type == ixgbe_mac_X540)) {
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

5235
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5236
	/* work around hardware counting issue */
5237
	hwstats->gprc -= missed_rx;
5238

5239 5240
	ixgbe_update_xoff_received(adapter);

5241
	/* 82598 hardware only has a 32 bit counter in the high register */
5242 5243 5244 5245 5246 5247 5248
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
5249
	case ixgbe_mac_X540:
5250 5251 5252 5253 5254 5255
		/* OS2BMC stats are X540 only*/
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
5256 5257 5258
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5259
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5260
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5261
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5262
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5263
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5264
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5265 5266 5267
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5268
#ifdef IXGBE_FCOE
5269 5270 5271 5272 5273 5274
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5275
		/* Add up per cpu counters for total ddp aloc fail */
5276 5277 5278 5279 5280
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
5281
			for_each_possible_cpu(cpu) {
5282 5283 5284
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
5285
			}
5286 5287
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
5288
		}
5289
#endif /* IXGBE_FCOE */
5290 5291 5292
		break;
	default:
		break;
5293
	}
5294
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5295 5296
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5297
	if (hw->mac.type == ixgbe_mac_82598EB)
5298 5299 5300 5301 5302 5303 5304 5305 5306
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5307
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5308
	hwstats->lxontxc += lxon;
5309
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5310 5311 5312
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5313 5314 5315 5316
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5317 5318 5319 5320 5321 5322 5323 5324 5325 5326 5327 5328 5329 5330 5331
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5332 5333

	/* Fill out the OS statistics structure */
5334
	netdev->stats.multicast = hwstats->mprc;
5335 5336

	/* Rx Errors */
5337
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5338
	netdev->stats.rx_dropped = 0;
5339 5340
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5341
	netdev->stats.rx_missed_errors = total_mpc;
5342 5343 5344
}

/**
5345
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5346
 * @adapter: pointer to the device adapter structure
5347
 **/
5348
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
5349
{
5350
	struct ixgbe_hw *hw = &adapter->hw;
5351
	int i;
5352

5353 5354 5355 5356
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5357

5358
	/* if interface is down do nothing */
5359
	if (test_bit(__IXGBE_DOWN, &adapter->state))
5360 5361 5362 5363 5364 5365 5366 5367
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

5368 5369 5370
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
5371
			        &(adapter->tx_ring[i]->state));
5372 5373
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
5374 5375 5376 5377 5378 5379 5380 5381
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
5382
 * @adapter: pointer to the device adapter structure
5383 5384
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
5385
 * in order to make certain interrupts are occurring.  Secondly it sets the
5386
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
5387
 * determine if a hang has occurred.
5388 5389
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5390
{
5391
	struct ixgbe_hw *hw = &adapter->hw;
5392 5393
	u64 eics = 0;
	int i;
5394

5395 5396 5397 5398
	/* If we're down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
5399

5400 5401 5402 5403 5404
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
5405

5406 5407 5408 5409 5410 5411 5412 5413
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5414 5415
	} else {
		/* get one bit for every active tx/rx interrupt vector */
5416
		for (i = 0; i < adapter->num_q_vectors; i++) {
5417
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
5418
			if (qv->rx.ring || qv->tx.ring)
5419 5420
				eics |= ((u64)1 << i);
		}
5421
	}
5422

5423
	/* Cause software interrupt to ensure rings are cleaned */
5424 5425
	ixgbe_irq_rearm_queues(adapter, eics);

5426 5427
}

5428
/**
5429
 * ixgbe_watchdog_update_link - update the link status
5430 5431
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
5432
 **/
5433
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
5434 5435
{
	struct ixgbe_hw *hw = &adapter->hw;
5436 5437
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
5438
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
5439

5440 5441 5442 5443 5444
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5445
	} else {
5446 5447 5448
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
5449
	}
5450 5451 5452 5453

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

5454
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
5455
		hw->mac.ops.fc_enable(hw);
5456 5457
		ixgbe_set_rx_drop_en(adapter);
	}
5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
5469 5470
}

5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482 5483 5484 5485 5486 5487
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

5488
/**
5489 5490
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
5491
 * @adapter: pointer to the device adapter structure
5492
 **/
5493
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5494
{
5495
	struct net_device *netdev = adapter->netdev;
5496
	struct ixgbe_hw *hw = &adapter->hw;
5497 5498
	u32 link_speed = adapter->link_speed;
	bool flow_rx, flow_tx;
5499

5500 5501
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
5502
		return;
5503

5504
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5505

5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
5526
	}
5527

5528 5529
	if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
		ixgbe_ptp_start_cyclecounter(adapter);
5530

5531 5532 5533 5534 5535 5536 5537 5538 5539 5540 5541
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
	       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
	       "10 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
	       "1 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
	       "100 Mbps" :
	       "unknown speed"))),
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
5542

5543 5544
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
5545

5546 5547 5548
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

5549 5550
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
5551 5552
}

5553
/**
5554 5555
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
5556
 * @adapter: pointer to the adapter structure
5557
 **/
A
Alexander Duyck 已提交
5558
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
5559
{
5560
	struct net_device *netdev = adapter->netdev;
5561
	struct ixgbe_hw *hw = &adapter->hw;
5562

5563 5564
	adapter->link_up = false;
	adapter->link_speed = 0;
5565

5566 5567 5568
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
5569

5570 5571 5572
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5573

5574 5575
	if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
		ixgbe_ptp_start_cyclecounter(adapter);
5576

5577 5578
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
5579 5580 5581

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
5582
}
5583

5584 5585
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
5586
 * @adapter: pointer to the device adapter structure
5587 5588 5589
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
5590
	int i;
5591
	int some_tx_pending = 0;
5592

5593
	if (!netif_carrier_ok(adapter->netdev)) {
5594
		for (i = 0; i < adapter->num_tx_queues; i++) {
5595
			struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
5608
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
5609
		}
5610 5611 5612
	}
}

5613 5614 5615 5616
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

5617 5618 5619
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
5620 5621 5622 5623 5624 5625 5626 5627 5628 5629 5630
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

5631
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
5632 5633
}

5634 5635
/**
 * ixgbe_watchdog_subtask - check and bring link up
5636
 * @adapter: pointer to the device adapter structure
5637 5638 5639 5640
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
	/* if interface is down do nothing */
5641 5642
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
5643 5644 5645 5646 5647 5648 5649 5650
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
5651

5652
	ixgbe_spoof_check(adapter);
5653
	ixgbe_update_stats(adapter);
5654 5655

	ixgbe_watchdog_flush_tx(adapter);
5656
}
5657

5658
/**
5659
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
5660
 * @adapter: the ixgbe adapter structure
5661
 **/
5662
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5663 5664
{
	struct ixgbe_hw *hw = &adapter->hw;
5665
	s32 err;
5666

5667 5668 5669 5670
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
5671

5672 5673 5674
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
5675

5676 5677 5678
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
5679

5680 5681 5682 5683
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5684
	}
5685

5686 5687 5688
	/* exit on error */
	if (err)
		goto sfp_out;
5689

5690 5691 5692
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
5693

5694
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5695

5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711 5712 5713 5714 5715 5716 5717 5718 5719 5720 5721
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
5722
	}
5723
}
5724

5725 5726
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
5727
 * @adapter: the ixgbe adapter structure
5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
	bool negotiation;

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773 5774 5775 5776 5777 5778 5779 5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799
#ifdef CONFIG_PCI_IOV
static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	int vf;
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	u32 gpc;
	u32 ciaa, ciad;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/*
	 * Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	for (vf = 0; vf < adapter->num_vfs; vf++) {
		ciaa = (vf << 16) | 0x80000000;
		/* 32 bit read so align, we really want status at offset 6 */
		ciaa |= PCI_COMMAND;
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
		ciaa &= 0x7FFFFFFF;
		/* disable debug mode asap after reading data */
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		/* Get the upper 16 bits which will be the PCI status reg */
		ciad >>= 16;
		if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
			netdev_err(netdev, "VF %d Hung DMA\n", vf);
			/* Issue VFLR */
			ciaa = (vf << 16) | 0x80000000;
			ciaa |= 0xA8;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
			ciad = 0x00008000;  /* VFLR */
			IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
			ciaa &= 0x7FFFFFFF;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		}
	}
}

#endif
5800 5801 5802 5803 5804 5805 5806 5807
/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;
5808
	bool ready = true;
5809

5810 5811 5812 5813 5814
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
5815

5816
#ifdef CONFIG_PCI_IOV
5817 5818 5819 5820 5821
	/*
	 * don't bother with SR-IOV VF DMA hang check if there are
	 * no VFs or the link is down
	 */
	if (!adapter->num_vfs ||
5822
	    (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5823 5824 5825 5826 5827 5828 5829
		goto normal_timer_service;

	/* If we have VFs allocated then we must check for DMA hangs */
	ixgbe_check_for_bad_vf(adapter);
	next_event_offset = HZ / 50;
	adapter->timer_event_accumulator++;

5830
	if (adapter->timer_event_accumulator >= 100)
5831
		adapter->timer_event_accumulator = 0;
5832
	else
5833
		ready = false;
5834

5835
normal_timer_service:
5836
#endif
5837 5838 5839
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

5840 5841
	if (ready)
		ixgbe_service_event_schedule(adapter);
5842 5843
}

5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

	ixgbe_reinit_locked(adapter);
}

5863 5864 5865 5866 5867 5868 5869 5870 5871 5872
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);

5873
	ixgbe_reset_subtask(adapter);
5874 5875
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
5876
	ixgbe_check_overtemp_subtask(adapter);
5877
	ixgbe_watchdog_subtask(adapter);
5878
	ixgbe_fdir_reinit_subtask(adapter);
5879
	ixgbe_check_hang_subtask(adapter);
5880
	ixgbe_ptp_overflow_check(adapter);
5881 5882

	ixgbe_service_event_complete(adapter);
5883 5884
}

5885 5886
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
5887
		     u8 *hdr_len)
5888
{
5889
	struct sk_buff *skb = first->skb;
5890 5891
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
5892

5893 5894
	if (!skb_is_gso(skb))
		return 0;
5895

5896
	if (skb_header_cloned(skb)) {
5897
		int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
5898 5899
		if (err)
			return err;
5900 5901
	}

5902 5903 5904
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

5905
	if (first->protocol == __constant_htons(ETH_P_IP)) {
5906 5907 5908 5909 5910 5911 5912 5913
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
5914 5915 5916
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
5917 5918 5919 5920 5921 5922
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
5923 5924
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
5925 5926
	}

5927
	/* compute header lengths */
5928 5929 5930
	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

5931 5932 5933 5934
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

5935 5936 5937 5938 5939 5940 5941 5942
	/* mss_l4len_id: use 1 as index for TSO */
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
	mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
5943
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
5944 5945

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
5946
			  mss_l4len_idx);
5947 5948 5949 5950

	return 1;
}

5951 5952
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
5953
{
5954
	struct sk_buff *skb = first->skb;
5955 5956 5957
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
5958

5959
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
5960 5961 5962 5963 5964 5965
		if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN)) {
			if (unlikely(skb->no_fcs))
				first->tx_flags |= IXGBE_TX_FLAGS_NO_IFCS;
			if (!(first->tx_flags & IXGBE_TX_FLAGS_TXSW))
				return;
		}
5966 5967
	} else {
		u8 l4_hdr = 0;
5968
		switch (first->protocol) {
5969 5970 5971 5972
		case __constant_htons(ETH_P_IP):
			vlan_macip_lens |= skb_network_header_len(skb);
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
			l4_hdr = ip_hdr(skb)->protocol;
5973
			break;
5974 5975 5976 5977 5978 5979 5980 5981
		case __constant_htons(ETH_P_IPV6):
			vlan_macip_lens |= skb_network_header_len(skb);
			l4_hdr = ipv6_hdr(skb)->nexthdr;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but proto=%x!\n",
5982
				 first->protocol);
5983
			}
5984 5985
			break;
		}
5986 5987

		switch (l4_hdr) {
5988
		case IPPROTO_TCP:
5989 5990 5991
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			mss_l4len_idx = tcp_hdrlen(skb) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
5992 5993
			break;
		case IPPROTO_SCTP:
5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
6006
				 l4_hdr);
6007
			}
6008 6009
			break;
		}
6010 6011 6012

		/* update TX checksum flag */
		first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
6013 6014
	}

6015
	/* vlan_macip_lens: MACLEN, VLAN tag */
6016
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6017
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6018

6019 6020
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
6021 6022
}

6023
static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6024
{
6025 6026 6027
	/* set type for advanced descriptor with frame checksum insertion */
	__le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
				      IXGBE_ADVTXD_DCMD_DEXT);
6028

6029
	/* set HW vlan bit if vlan is present */
6030
	if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
6031
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6032

6033 6034 6035
	if (tx_flags & IXGBE_TX_FLAGS_TSTAMP)
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_MAC_TSTAMP);

6036 6037
	/* set segmentation enable bits for TSO/FSO */
#ifdef IXGBE_FCOE
6038
	if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FSO))
6039 6040 6041 6042
#else
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
#endif
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6043

6044 6045 6046 6047
	/* insert frame checksum */
	if (!(tx_flags & IXGBE_TX_FLAGS_NO_IFCS))
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_IFCS);

6048 6049
	return cmd_type;
}
6050

6051 6052
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
6053
{
6054
	__le32 olinfo_status = cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6055

6056 6057 6058
	/* enable L4 checksum for TSO and TX checksum offload */
	if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6059

6060 6061 6062
	/* enble IPv4 checksum for TSO */
	if (tx_flags & IXGBE_TX_FLAGS_IPV4)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6063

6064 6065 6066 6067 6068
	/* use index 1 context for TSO/FSO/FCOE */
#ifdef IXGBE_FCOE
	if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FCOE))
#else
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
6069
#endif
6070 6071
		olinfo_status |= cpu_to_le32(1 << IXGBE_ADVTXD_IDX_SHIFT);

6072 6073 6074 6075
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
6076 6077 6078
#ifdef IXGBE_FCOE
	if (tx_flags & (IXGBE_TX_FLAGS_TXSW | IXGBE_TX_FLAGS_FCOE))
#else
6079
	if (tx_flags & IXGBE_TX_FLAGS_TXSW)
6080
#endif
6081 6082
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);

6083
	tx_desc->read.olinfo_status = olinfo_status;
6084
}
6085

6086 6087 6088 6089 6090 6091 6092
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
6093
	dma_addr_t dma;
6094
	struct sk_buff *skb = first->skb;
6095
	struct ixgbe_tx_buffer *tx_buffer;
6096
	union ixgbe_adv_tx_desc *tx_desc;
6097
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
6098 6099
	unsigned int data_len = skb->data_len;
	unsigned int size = skb_headlen(skb);
6100
	unsigned int paylen = skb->len - hdr_len;
6101
	u32 tx_flags = first->tx_flags;
6102
	__le32 cmd_type;
6103 6104
	u16 i = tx_ring->next_to_use;

6105 6106 6107 6108 6109
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

	ixgbe_tx_olinfo_status(tx_desc, tx_flags, paylen);
	cmd_type = ixgbe_tx_cmd_type(tx_flags);

6110 6111
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6112
		if (data_len < sizeof(struct fcoe_crc_eof)) {
6113 6114
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
6115 6116
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
6117 6118
		}
	}
6119

6120
#endif
6121 6122
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
	if (dma_mapping_error(tx_ring->dev, dma))
6123
		goto dma_error;
6124

6125 6126 6127
	/* record length, and DMA address */
	dma_unmap_len_set(first, len, size);
	dma_unmap_addr_set(first, dma, dma);
6128

6129
	tx_desc->read.buffer_addr = cpu_to_le64(dma);
6130

6131
	for (;;) {
6132
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
6133 6134
			tx_desc->read.cmd_type_len =
				cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
6135

6136
			i++;
6137
			tx_desc++;
6138
			if (i == tx_ring->count) {
6139
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6140 6141
				i = 0;
			}
6142 6143 6144 6145 6146 6147

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
			tx_desc->read.olinfo_status = 0;
6148
		}
6149

6150 6151
		if (likely(!data_len))
			break;
6152

6153
		tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
6154

6155 6156 6157 6158 6159 6160
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
6161

6162
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
6163
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
6164
#else
E
Eric Dumazet 已提交
6165
		size = skb_frag_size(frag);
6166 6167
#endif
		data_len -= size;
6168

6169 6170 6171
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
		if (dma_mapping_error(tx_ring->dev, dma))
6172
			goto dma_error;
6173

6174 6175 6176
		tx_buffer = &tx_ring->tx_buffer_info[i];
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);
6177

6178 6179
		tx_desc->read.buffer_addr = cpu_to_le64(dma);
		tx_desc->read.olinfo_status = 0;
6180

6181 6182
		frag++;
	}
6183

6184 6185 6186
	/* write last descriptor with RS and EOP bits */
	cmd_type |= cpu_to_le32(size) | cpu_to_le32(IXGBE_TXD_CMD);
	tx_desc->read.cmd_type_len = cmd_type;
6187

6188
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
6189

6190 6191
	/* set the timestamp */
	first->time_stamp = jiffies;
6192 6193

	/*
6194 6195 6196 6197 6198 6199
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
6200 6201 6202
	 */
	wmb();

6203 6204 6205
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

6206 6207 6208 6209 6210 6211
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

6212
	/* notify HW of packet */
6213
	writel(i, tx_ring->tail);
6214 6215 6216

	return;
dma_error:
6217
	dev_err(tx_ring->dev, "TX DMA map failed\n");
6218 6219 6220

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
6221 6222 6223
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
6224 6225 6226 6227 6228 6229 6230
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
6231 6232
}

6233
static void ixgbe_atr(struct ixgbe_ring *ring,
6234
		      struct ixgbe_tx_buffer *first)
6235 6236 6237 6238 6239 6240 6241 6242 6243
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6244
	struct tcphdr *th;
6245
	__be16 vlan_id;
6246

6247 6248 6249 6250 6251 6252
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6253
		return;
6254

6255
	ring->atr_count++;
6256

6257
	/* snag network header to get L4 type and address */
6258
	hdr.network = skb_network_header(first->skb);
6259 6260

	/* Currently only IPv4/IPv6 with TCP is supported */
6261
	if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
6262
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6263
	    (first->protocol != __constant_htons(ETH_P_IP) ||
6264 6265
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6266

6267
	th = tcp_hdr(first->skb);
6268

6269 6270
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
6271 6272 6273 6274 6275 6276 6277 6278 6279
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

6280
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6281 6282 6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
6295
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
6296 6297
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
6298
		common.port.src ^= th->dest ^ first->protocol;
6299 6300
	common.port.dst ^= th->source;

6301
	if (first->protocol == __constant_htons(ETH_P_IP)) {
6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6315 6316

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6317 6318
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6319 6320
}

6321
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6322
{
6323
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6324 6325 6326 6327 6328 6329 6330
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
6331
	if (likely(ixgbe_desc_unused(tx_ring) < size))
6332 6333 6334
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6335
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6336
	++tx_ring->tx_stats.restart_queue;
6337 6338 6339
	return 0;
}

6340
static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6341
{
6342
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
6343
		return 0;
6344
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6345 6346
}

6347 6348 6349
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6350 6351
	int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					       smp_processor_id();
6352
#ifdef IXGBE_FCOE
6353
	__be16 protocol = vlan_get_protocol(skb);
6354

6355 6356 6357
	if (((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6358 6359 6360 6361 6362 6363
		struct ixgbe_ring_feature *f;

		f = &adapter->ring_feature[RING_F_FCOE];

		while (txq >= f->indices)
			txq -= f->indices;
6364
		txq += adapter->ring_feature[RING_F_FCOE].offset;
6365

6366
		return txq;
6367 6368 6369
	}
#endif

K
Krishna Kumar 已提交
6370 6371 6372
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6373
		return txq;
K
Krishna Kumar 已提交
6374
	}
6375

6376 6377 6378
	return skb_tx_hash(dev, skb);
}

6379
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6380 6381
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6382
{
6383
	struct ixgbe_tx_buffer *first;
6384
	int tso;
6385
	u32 tx_flags = 0;
6386 6387 6388 6389
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	unsigned short f;
#endif
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
6390
	__be16 protocol = skb->protocol;
6391
	u8 hdr_len = 0;
6392

6393 6394
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
6395
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
6396 6397 6398 6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
#else
	count += skb_shinfo(skb)->nr_frags;
#endif
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

6411 6412 6413
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
6414 6415
	first->bytecount = skb->len;
	first->gso_segs = 1;
6416

6417
	/* if we have a HW VLAN tag being added default to the HW one */
6418
	if (vlan_tx_tag_present(skb)) {
6419 6420 6421 6422 6423 6424 6425 6426 6427 6428
		tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
	} else if (protocol == __constant_htons(ETH_P_8021Q)) {
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

		protocol = vhdr->h_vlan_encapsulated_proto;
6429 6430
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
6431 6432 6433
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}

6434 6435
	skb_tx_timestamp(skb);

6436 6437 6438 6439 6440
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
	}

6441 6442 6443 6444 6445 6446 6447 6448 6449
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		tx_flags |= IXGBE_TX_FLAGS_TXSW;

#endif
6450
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
6451
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
6452 6453
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
6454
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6455 6456
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
6457 6458 6459 6460 6461 6462 6463 6464 6465 6466
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
			if (skb_header_cloned(skb) &&
			    pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6467
		}
6468
	}
6469

6470 6471 6472 6473
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

6474
#ifdef IXGBE_FCOE
6475 6476
	/* setup tx offload for FCoE */
	if ((protocol == __constant_htons(ETH_P_FCOE)) &&
6477
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
6478
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
6479 6480
		if (tso < 0)
			goto out_drop;
6481

6482
		goto xmit_fcoe;
6483
	}
6484

6485
#endif /* IXGBE_FCOE */
6486
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
6487
	if (tso < 0)
6488
		goto out_drop;
6489 6490
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
6491 6492 6493

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6494
		ixgbe_atr(tx_ring, first);
6495 6496 6497 6498

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
6499
	ixgbe_tx_map(tx_ring, first, hdr_len);
6500 6501

	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6502 6503

	return NETDEV_TX_OK;
6504 6505

out_drop:
6506 6507 6508
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

6509
	return NETDEV_TX_OK;
6510 6511
}

6512 6513
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
6514 6515 6516 6517
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

6518 6519 6520 6521
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
6522 6523
	if (unlikely(skb->len < 17)) {
		if (skb_pad(skb, 17 - skb->len))
6524 6525
			return NETDEV_TX_OK;
		skb->len = 17;
6526
		skb_set_tail_pointer(skb, 17);
6527 6528
	}

6529
	tx_ring = adapter->tx_ring[skb->queue_mapping];
6530
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6531 6532
}

6533 6534 6535 6536 6537 6538 6539 6540 6541 6542
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6543
	struct ixgbe_hw *hw = &adapter->hw;
6544 6545 6546 6547 6548 6549
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6550
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6551

6552
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
6553 6554 6555 6556

	return 0;
}

6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6588 6589 6590 6591 6592 6593
	switch (cmd) {
	case SIOCSHWTSTAMP:
		return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
6594 6595
}

6596 6597
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6598
 * netdev->dev_addrs
6599 6600 6601 6602 6603 6604 6605 6606
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6607
	struct ixgbe_hw *hw = &adapter->hw;
6608

6609
	if (is_valid_ether_addr(hw->mac.san_addr)) {
6610
		rtnl_lock();
6611
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
6612
		rtnl_unlock();
6613 6614 6615

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
6616 6617 6618 6619 6620 6621
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6622
 * netdev->dev_addrs
6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6641 6642 6643 6644 6645 6646 6647 6648 6649
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6650
	int i;
6651

6652 6653 6654 6655
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6656
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6657
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6658 6659
		for (i = 0; i < adapter->num_q_vectors; i++)
			ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
6660 6661 6662
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6663 6664 6665
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}

A
Alexander Duyck 已提交
6666
#endif
E
Eric Dumazet 已提交
6667 6668 6669 6670 6671 6672
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
6673
	rcu_read_lock();
E
Eric Dumazet 已提交
6674
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6675
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6676 6677 6678
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6679 6680 6681 6682 6683 6684 6685 6686 6687
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6688
	}
E
Eric Dumazet 已提交
6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
6705
	rcu_read_unlock();
E
Eric Dumazet 已提交
6706 6707 6708 6709 6710 6711 6712 6713 6714
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

6715
#ifdef CONFIG_IXGBE_DCB
6716 6717 6718
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747 6748 6749 6750 6751 6752
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

6778 6779
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
6780 6781 6782 6783 6784 6785 6786 6787 6788 6789
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* Hardware supports up to 8 traffic classes */
6790
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
A
Alexander Duyck 已提交
6791 6792
	    (hw->mac.type == ixgbe_mac_82598EB &&
	     tc < MAX_TRAFFIC_CLASS))
6793 6794 6795
		return -EINVAL;

	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
6796
	 * match packet buffer alignment. Unfortunately, the
6797 6798 6799 6800 6801 6802
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
	ixgbe_clear_interrupt_scheme(adapter);

6803
	if (tc) {
6804
		netdev_set_num_tc(dev, tc);
6805 6806
		ixgbe_set_prio_tc_map(adapter);

6807 6808
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

6809 6810
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
6811
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
6812
		}
6813
	} else {
6814
		netdev_reset_tc(dev);
6815

6816 6817
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
6818 6819 6820 6821 6822 6823 6824

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

6825 6826 6827 6828 6829 6830 6831
	ixgbe_init_interrupt_scheme(adapter);
	ixgbe_validate_rtr(adapter, tc);
	if (netif_running(dev))
		ixgbe_open(dev);

	return 0;
}
E
Eric Dumazet 已提交
6832

6833
#endif /* CONFIG_IXGBE_DCB */
6834 6835 6836 6837 6838 6839 6840 6841 6842 6843
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

6844
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
6845
					    netdev_features_t features)
6846 6847 6848 6849
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
6850 6851
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
6852

6853 6854 6855
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
6856

6857
	return features;
6858 6859
}

6860
static int ixgbe_set_features(struct net_device *netdev,
6861
			      netdev_features_t features)
6862 6863
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6864
	netdev_features_t changed = netdev->features ^ features;
6865 6866 6867
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
6868 6869
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
6870
			need_reset = true;
6871 6872 6873 6874 6875 6876 6877 6878 6879 6880
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
6881 6882 6883 6884 6885 6886 6887
		}
	}

	/*
	 * Check if Flow Director n-tuple support was enabled or disabled.  If
	 * the state changed, we need to reset.
	 */
6888 6889
	switch (features & NETIF_F_NTUPLE) {
	case NETIF_F_NTUPLE:
6890
		/* turn off ATR, enable perfect filters and reset */
6891 6892 6893
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

6894 6895
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918 6919 6920 6921
		break;
	default:
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
			break;

		/* We cannot enable ATR if we have 2 or more traffic classes */
		if (netdev_get_num_tc(netdev) > 1)
			break;

		/* We cannot enable ATR if RSS is disabled */
		if (adapter->ring_feature[RING_F_RSS].limit <= 1)
			break;

		/* A sample rate of 0 indicates ATR disabled */
		if (!adapter->atr_sample_rate)
			break;

		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		break;
6922 6923
	}

6924 6925 6926 6927 6928
	if (features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);

B
Ben Greear 已提交
6929 6930 6931
	if (changed & NETIF_F_RXALL)
		need_reset = true;

6932
	netdev->features = features;
6933 6934 6935 6936 6937 6938
	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;
}

6939
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
6940
			     struct net_device *dev,
6941
			     const unsigned char *addr,
J
John Fastabend 已提交
6942 6943 6944
			     u16 flags)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6945 6946 6947 6948
	int err;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;
J
John Fastabend 已提交
6949 6950 6951 6952 6953 6954 6955

	if (ndm->ndm_state & NUD_PERMANENT) {
		pr_info("%s: FDB only supports static addresses\n",
			ixgbe_driver_name);
		return -EINVAL;
	}

6956
	if (is_unicast_ether_addr(addr) || is_link_local(addr)) {
6957 6958 6959
		u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;

		if (netdev_uc_count(dev) < rar_uc_entries)
J
John Fastabend 已提交
6960 6961
			err = dev_uc_add_excl(dev, addr);
		else
6962 6963 6964 6965 6966
			err = -ENOMEM;
	} else if (is_multicast_ether_addr(addr)) {
		err = dev_mc_add_excl(dev, addr);
	} else {
		err = -EINVAL;
J
John Fastabend 已提交
6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977
	}

	/* Only return duplicate errors if NLM_F_EXCL is set */
	if (err == -EEXIST && !(flags & NLM_F_EXCL))
		err = 0;

	return err;
}

static int ixgbe_ndo_fdb_del(struct ndmsg *ndm,
			     struct net_device *dev,
6978
			     const unsigned char *addr)
J
John Fastabend 已提交
6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012 7013
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	int err = -EOPNOTSUPP;

	if (ndm->ndm_state & NUD_PERMANENT) {
		pr_info("%s: FDB only supports static addresses\n",
			ixgbe_driver_name);
		return -EINVAL;
	}

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		if (is_unicast_ether_addr(addr))
			err = dev_uc_del(dev, addr);
		else if (is_multicast_ether_addr(addr))
			err = dev_mc_del(dev, addr);
		else
			err = -EINVAL;
	}

	return err;
}

static int ixgbe_ndo_fdb_dump(struct sk_buff *skb,
			      struct netlink_callback *cb,
			      struct net_device *dev,
			      int idx)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		idx = ndo_dflt_fdb_dump(skb, cb, dev, idx);

	return idx;
}

7014 7015 7016 7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032 7033 7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
				    struct nlmsghdr *nlh)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);

	nla_for_each_nested(attr, br_spec, rem) {
		__u16 mode;
		u32 reg = 0;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

		mode = nla_get_u16(attr);
		if (mode == BRIDGE_MODE_VEPA)
			reg = 0;
		else if (mode == BRIDGE_MODE_VEB)
			reg = IXGBE_PFDTXGSWC_VT_LBEN;
		else
			return -EINVAL;

		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);

		e_info(drv, "enabling bridge mode: %s\n",
			mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
				    struct net_device *dev)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	u16 mode;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

	if (IXGBE_READ_REG(&adapter->hw, IXGBE_PFDTXGSWC) & 1)
		mode = BRIDGE_MODE_VEB;
	else
		mode = BRIDGE_MODE_VEPA;

	return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
}

7067
static const struct net_device_ops ixgbe_netdev_ops = {
7068
	.ndo_open		= ixgbe_open,
7069
	.ndo_stop		= ixgbe_close,
7070
	.ndo_start_xmit		= ixgbe_xmit_frame,
7071
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
7072
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
7073 7074 7075 7076 7077 7078
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
7079
	.ndo_do_ioctl		= ixgbe_ioctl,
7080 7081 7082
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
7083
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
7084
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
7085
	.ndo_get_stats64	= ixgbe_get_stats64,
7086
#ifdef CONFIG_IXGBE_DCB
J
John Fastabend 已提交
7087
	.ndo_setup_tc		= ixgbe_setup_tc,
7088
#endif
7089 7090 7091
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
7092 7093
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
7094
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
7095
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
7096 7097
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
7098
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
7099
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
7100
#endif /* IXGBE_FCOE */
7101 7102
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
7103 7104 7105
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
	.ndo_fdb_del		= ixgbe_ndo_fdb_del,
	.ndo_fdb_dump		= ixgbe_ndo_fdb_dump,
7106 7107
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
7108 7109
};

7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135
/**
 * ixgbe_wol_supported - Check whether device supports WoL
 * @hw: hw specific details
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			u16 subdevice_id)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
	int is_wol_supported = 0;

	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
			/* only support first port */
			if (hw->bus.func != 0)
				break;
		case IXGBE_SUBDEV_ID_82599_SFP:
7136
		case IXGBE_SUBDEV_ID_82599_RNDC:
7137
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
7138 7139 7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150
			is_wol_supported = 1;
			break;
		}
		break;
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_82599_KX4:
		is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_X540T:
7151
	case IXGBE_DEV_ID_X540T1:
7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162 7163
		/* check eeprom to see if enabled wol */
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0))) {
			is_wol_supported = 1;
		}
		break;
	}

	return is_wol_supported;
}

7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
7176
				 const struct pci_device_id *ent)
7177 7178 7179 7180 7181 7182 7183
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
7184
	u8 part_str[IXGBE_PBANUM_LENGTH];
7185
	unsigned int indices = num_possible_cpus();
7186
	unsigned int dcb_max = 0;
7187 7188 7189
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7190
	u32 eec;
7191

7192 7193 7194 7195 7196 7197 7198 7199 7200
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7201
	err = pci_enable_device_mem(pdev);
7202 7203 7204
	if (err)
		return err;

7205 7206
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7207 7208
		pci_using_dac = 1;
	} else {
7209
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7210
		if (err) {
7211 7212
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7213
			if (err) {
7214 7215
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7216 7217 7218 7219 7220 7221
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7222
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7223
					   IORESOURCE_MEM), ixgbe_driver_name);
7224
	if (err) {
7225 7226
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7227 7228 7229
		goto err_pci_reg;
	}

7230
	pci_enable_pcie_error_reporting(pdev);
7231

7232
	pci_set_master(pdev);
7233
	pci_save_state(pdev);
7234

7235
#ifdef CONFIG_IXGBE_DCB
7236 7237 7238 7239 7240 7241
	if (ii->mac == ixgbe_mac_82598EB)
		dcb_max = min_t(unsigned int, indices * MAX_TRAFFIC_CLASS,
				IXGBE_MAX_RSS_INDICES);
	else
		dcb_max = min_t(unsigned int, indices * MAX_TRAFFIC_CLASS,
				IXGBE_MAX_FDIR_INDICES);
7242 7243
#endif

7244 7245 7246 7247 7248
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

7249
#ifdef IXGBE_FCOE
7250 7251 7252
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
7253
	indices = max_t(unsigned int, dcb_max, indices);
7254
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7255 7256 7257 7258 7259 7260 7261 7262
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7263
	pci_set_drvdata(pdev, adapter);
7264 7265 7266 7267 7268

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
7269
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
7270

7271
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7272
			      pci_resource_len(pdev, 0));
7273 7274 7275 7276 7277
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

7278
	netdev->netdev_ops = &ixgbe_netdev_ops;
7279 7280
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7281
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7282 7283 7284 7285 7286

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7287
	hw->mac.type  = ii->mac;
7288

7289 7290 7291 7292 7293 7294 7295 7296 7297
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7298
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7299 7300 7301 7302 7303 7304 7305
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7306

7307
	ii->get_invariants(hw);
7308 7309 7310 7311 7312 7313

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7314
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7315 7316 7317
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7318
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7319 7320 7321 7322
		break;
	default:
		break;
	}
7323

7324 7325 7326 7327 7328 7329 7330
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7331
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7332 7333
	}

7334 7335 7336
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

7337
	/* reset_hw fills in the perm_addr as well */
7338
	hw->phy.reset_if_overtemp = true;
7339
	err = hw->mac.ops.reset_hw(hw);
7340
	hw->phy.reset_if_overtemp = false;
7341 7342 7343 7344
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7345
		e_dev_err("failed to load because an unsupported SFP+ "
7346 7347 7348
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7349 7350
		goto err_sw_init;
	} else if (err) {
7351
		e_dev_err("HW Init failed: %d\n", err);
7352 7353 7354
		goto err_sw_init;
	}

7355 7356
#ifdef CONFIG_PCI_IOV
	ixgbe_enable_sriov(adapter, ii);
7357

7358
#endif
7359
	netdev->features = NETIF_F_SG |
7360
			   NETIF_F_IP_CSUM |
7361
			   NETIF_F_IPV6_CSUM |
7362 7363
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
7364 7365 7366 7367 7368
			   NETIF_F_HW_VLAN_FILTER |
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
			   NETIF_F_RXCSUM;
7369

7370
	netdev->hw_features = netdev->features;
7371

7372 7373 7374
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7375
		netdev->features |= NETIF_F_SCTP_CSUM;
7376 7377
		netdev->hw_features |= NETIF_F_SCTP_CSUM |
				       NETIF_F_NTUPLE;
7378 7379 7380 7381
		break;
	default:
		break;
	}
7382

B
Ben Greear 已提交
7383 7384
	netdev->hw_features |= NETIF_F_RXALL;

7385 7386
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7387
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7388
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7389 7390
	netdev->vlan_features |= NETIF_F_SG;

7391
	netdev->priv_flags |= IFF_UNICAST_FLT;
7392
	netdev->priv_flags |= IFF_SUPP_NOFCS;
7393

J
Jeff Kirsher 已提交
7394
#ifdef CONFIG_IXGBE_DCB
7395 7396 7397
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7398
#ifdef IXGBE_FCOE
7399
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7400 7401
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7402 7403
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7404
		}
7405 7406 7407

		adapter->ring_feature[RING_F_FCOE].limit = IXGBE_FCRETA_SIZE;

7408 7409 7410
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

7411 7412 7413
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
7414
	}
7415
#endif /* IXGBE_FCOE */
7416
	if (pci_using_dac) {
7417
		netdev->features |= NETIF_F_HIGHDMA;
7418 7419
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7420

7421 7422
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
7423
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7424 7425
		netdev->features |= NETIF_F_LRO;

7426
	/* make sure the EEPROM is good */
7427
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7428
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7429
		err = -EIO;
7430
		goto err_sw_init;
7431 7432 7433 7434 7435
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7436
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7437
		e_dev_err("invalid MAC address\n");
7438
		err = -EIO;
7439
		goto err_sw_init;
7440 7441
	}

7442
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
7443
		    (unsigned long) adapter);
7444

7445 7446
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
7447

7448 7449 7450
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7451

7452
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
7453
	adapter->wol = 0;
7454 7455
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
	if (ixgbe_wol_supported(adapter, pdev->device, pdev->subsystem_device))
7456
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
7457

7458 7459
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7460 7461 7462 7463
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

7464 7465 7466
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7467
	/* print bus type/speed/width info */
7468
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7469 7470
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
7471 7472 7473 7474 7475 7476
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7477 7478 7479

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7480
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7481
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7482
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7483
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7484
		           part_str);
7485
	else
7486 7487
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7488

7489
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7490 7491 7492 7493
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7494 7495
	}

7496
	/* reset the hardware with the new settings */
7497 7498 7499
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7500 7501 7502 7503 7504 7505
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7506
	}
7507 7508 7509 7510 7511
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7512 7513
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
7514 7515
		hw->mac.ops.disable_tx_laser(hw);

7516 7517 7518
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7519
#ifdef CONFIG_IXGBE_DCA
7520
	if (dca_add_requester(&pdev->dev) == 0) {
7521 7522 7523 7524
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7525
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7526
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7527 7528 7529 7530
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7531 7532 7533
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
7534
	if (hw->mac.ops.set_fw_drv_ver)
7535 7536
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
7537

7538 7539
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7540

7541
	e_dev_info("%s\n", ixgbe_default_device_descr);
7542
	cards_found++;
7543

7544
#ifdef CONFIG_IXGBE_HWMON
7545 7546
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
7547
#endif /* CONFIG_IXGBE_HWMON */
7548

C
Catherine Sullivan 已提交
7549 7550 7551 7552
#ifdef CONFIG_DEBUG_FS
	ixgbe_dbg_adapter_init(adapter);
#endif /* CONFIG_DEBUG_FS */

7553 7554 7555
	return 0;

err_register:
7556
	ixgbe_release_hw_control(adapter);
7557
	ixgbe_clear_interrupt_scheme(adapter);
7558
err_sw_init:
7559
	ixgbe_disable_sriov(adapter);
7560
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7561 7562 7563 7564
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7565 7566
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580 7581 7582 7583
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
7584 7585
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7586

C
Catherine Sullivan 已提交
7587 7588 7589 7590
#ifdef CONFIG_DEBUG_FS
	ixgbe_dbg_adapter_exit(adapter);
#endif /*CONFIG_DEBUG_FS */

7591
	set_bit(__IXGBE_DOWN, &adapter->state);
7592
	cancel_work_sync(&adapter->service_task);
7593

7594

7595
#ifdef CONFIG_IXGBE_DCA
7596 7597 7598 7599 7600 7601 7602
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7603
#ifdef CONFIG_IXGBE_HWMON
7604
	ixgbe_sysfs_exit(adapter);
7605
#endif /* CONFIG_IXGBE_HWMON */
7606

7607 7608 7609
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7610 7611
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7612

7613
	ixgbe_disable_sriov(adapter);
7614

7615
	ixgbe_clear_interrupt_scheme(adapter);
7616

7617
	ixgbe_release_hw_control(adapter);
7618

7619 7620 7621 7622 7623
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
7624
	iounmap(adapter->hw.hw_addr);
7625
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7626
				     IORESOURCE_MEM));
7627

7628
	e_dev_info("complete\n");
7629

7630 7631
	free_netdev(netdev);

7632
	pci_disable_pcie_error_reporting(pdev);
7633

7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7646
						pci_channel_state_t state)
7647
{
7648 7649
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7650

7651 7652 7653 7654 7655 7656 7657 7658 7659 7660 7661
#ifdef CONFIG_PCI_IOV
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
7662
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
7663 7664 7665 7666 7667 7668 7669 7670 7671 7672 7673 7674 7675 7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687 7688 7689 7690 7691 7692 7693 7694 7695 7696 7697 7698 7699 7700 7701 7702 7703
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
7704
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
7705 7706 7707
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
7708
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732 7733 7734 7735
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
			e_dev_err("Issuing VFLR to VF %d\n", vf);
			pci_write_config_dword(vfdev, 0xA8, 0x00008000);
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
7736 7737
	netif_device_detach(netdev);

7738 7739 7740
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7741 7742 7743 7744
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7745
	/* Request a slot reset. */
7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7757
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7758 7759
	pci_ers_result_t result;
	int err;
7760

7761
	if (pci_enable_device_mem(pdev)) {
7762
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7763 7764 7765 7766
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7767
		pci_save_state(pdev);
7768

7769
		pci_wake_from_d3(pdev, false);
7770

7771
		ixgbe_reset(adapter);
7772
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7773 7774 7775 7776 7777
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7778 7779
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7780 7781
		/* non-fatal, continue */
	}
7782

7783
	return result;
7784 7785 7786 7787 7788 7789 7790 7791 7792 7793 7794
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7795 7796
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7797

7798 7799 7800 7801 7802 7803 7804 7805
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
7806 7807
	if (netif_running(netdev))
		ixgbe_up(adapter);
7808 7809 7810 7811

	netif_device_attach(netdev);
}

7812
static const struct pci_error_handlers ixgbe_err_handler = {
7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7840
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7841
	pr_info("%s\n", ixgbe_copyright);
7842

C
Catherine Sullivan 已提交
7843 7844 7845 7846
#ifdef CONFIG_DEBUG_FS
	ixgbe_dbg_init();
#endif /* CONFIG_DEBUG_FS */

7847
#ifdef CONFIG_IXGBE_DCA
7848 7849
	dca_register_notify(&dca_notifier);
#endif
7850

7851 7852 7853
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7854

7855 7856 7857 7858 7859 7860 7861 7862 7863 7864
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7865
#ifdef CONFIG_IXGBE_DCA
7866 7867
	dca_unregister_notify(&dca_notifier);
#endif
7868
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
7869 7870 7871 7872 7873

#ifdef CONFIG_DEBUG_FS
	ixgbe_dbg_exit();
#endif /* CONFIG_DEBUG_FS */

E
Eric Dumazet 已提交
7874
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7875
}
7876

7877
#ifdef CONFIG_IXGBE_DCA
7878
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7879
			    void *p)
7880 7881 7882 7883
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7884
					 __ixgbe_notify_dca);
7885 7886 7887

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7888

7889
#endif /* CONFIG_IXGBE_DCA */
7890

7891 7892 7893
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */