ixgbe_main.c 283.4 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52
#include <scsi/fc/fc_fcoe.h>
53
#include <net/udp_tunnel.h>
54 55
#include <net/pkt_cls.h>
#include <net/tc_act/tc_gact.h>
56
#include <net/tc_act/tc_mirred.h>
57
#include <net/vxlan.h>
58 59 60

#include "ixgbe.h"
#include "ixgbe_common.h"
61
#include "ixgbe_dcb_82599.h"
62
#include "ixgbe_sriov.h"
63
#include "ixgbe_model.h"
64 65

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
66
static const char ixgbe_driver_string[] =
67
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
68
#ifdef IXGBE_FCOE
69 70
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
71 72 73 74
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
75
#define DRV_VERSION "5.0.0-k"
S
Stephen Hemminger 已提交
76
const char ixgbe_driver_version[] = DRV_VERSION;
77
static const char ixgbe_copyright[] =
78
				"Copyright (c) 1999-2016 Intel Corporation.";
79

80 81
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

82
static const struct ixgbe_info *ixgbe_info_tbl[] = {
83 84 85 86 87
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
88
	[board_x550em_a]	= &ixgbe_x550em_a_info,
89
	[board_x550em_a_fw]	= &ixgbe_x550em_a_fw_info,
90 91 92 93 94 95 96 97 98 99
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
100
static const struct pci_device_id ixgbe_pci_tbl[] = {
101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
127
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
128
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
129
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
130
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
131
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T1), board_X550},
133 134
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
135
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
136
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
137 138
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR_L), board_x550em_a },
139
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP_N), board_x550em_a },
140 141
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII_L), board_x550em_a },
142
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_10G_T), board_x550em_a},
143
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP), board_x550em_a },
144 145
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_1G_T), board_x550em_a_fw },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_1G_T_L), board_x550em_a_fw },
146 147 148 149 150
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

151
#ifdef CONFIG_IXGBE_DCA
152
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
153
			    void *p);
154 155 156 157 158 159 160
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

161 162 163
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
164
MODULE_PARM_DESC(max_vfs,
165
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
166 167
#endif /* CONFIG_PCI_IOV */

168 169 170 171 172
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

173 174 175 176 177
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

178 179 180 181 182
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

183 184
static struct workqueue_struct *ixgbe_wq;

185
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);
186
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *);
187

188 189 190 191 192 193 194 195 196 197 198 199 200 201
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

202
	if (!pci_is_pcie(parent_dev))
203 204
		return -1;

205
	pcie_capability_read_word(parent_dev, reg, value);
206 207 208
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

235 236 237 238 239 240 241 242 243 244 245 246 247
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
248
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
249 250 251 252 253 254 255 256 257
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
258
	struct ixgbe_hw *hw = &adapter->hw;
259 260 261 262 263
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

264 265 266 267 268 269 270
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

271
	/* determine whether to use the parent device */
272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
293
		/* 128b/130b encoding reduces throughput by less than 2% */
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
311
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
312 313 314 315 316 317 318 319 320 321
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

322 323 324
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
325
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
326
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
327
		queue_work(ixgbe_wq, &adapter->service_task);
328 329
}

330 331 332 333 334 335 336 337
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
338 339
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
340 341
}

342
static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
{
	u32 value;

	/* The following check not only optimizes a bit by not
	 * performing a read on the status register when the
	 * register just read was a status register read that
	 * returned IXGBE_FAILED_READ_REG. It also blocks any
	 * potential recursion.
	 */
	if (reg == IXGBE_STATUS) {
		ixgbe_remove_adapter(hw);
		return;
	}
	value = ixgbe_read_reg(hw, IXGBE_STATUS);
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
}

361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
	u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401
	if (unlikely(hw->phy.nw_mng_if_sel &
		     IXGBE_NW_MNG_IF_SEL_ENABLE_10_100M)) {
		struct ixgbe_adapter *adapter;
		int i;

		for (i = 0; i < 200; ++i) {
			value = readl(reg_addr + IXGBE_MAC_SGMII_BUSY);
			if (likely(!value))
				goto writes_completed;
			if (value == IXGBE_FAILED_READ_REG) {
				ixgbe_remove_adapter(hw);
				return IXGBE_FAILED_READ_REG;
			}
			udelay(5);
		}

		adapter = hw->back;
		e_warn(hw, "register writes incomplete %08x\n", value);
	}

writes_completed:
402 403 404 405 406 407
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
		ixgbe_check_remove(hw, reg);
	return value;
}

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

450 451 452 453 454 455 456 457 458
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

459 460 461 462
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
463
	/* flush memory to make sure state is correct before next watchdog */
464
	smp_mb__before_atomic();
465 466 467
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
502
	{ .name = NULL }
503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
573
		pr_info("%-15s %08x\n", reginfo->name,
574 575 576 577 578 579
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
580
		pr_err("%-15s", rname);
581
		for (j = 0; j < 8; j++)
582 583
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
584 585 586 587 588 589 590 591 592 593 594 595 596 597
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
598
	struct ixgbe_tx_buffer *tx_buffer;
599 600 601 602 603 604 605 606 607 608 609 610 611 612
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
613
		pr_info("Device Name     state            "
614 615
			"trans_start\n");
		pr_info("%-15s %016lX %016lX\n",
616 617
			netdev->name,
			netdev->state,
618
			dev_trans_start(netdev));
619 620 621 622
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
623
	pr_info(" Register Name   Value\n");
624 625 626 627 628 629 630
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
631
		return;
632 633

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
634 635 636
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
637 638
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
639
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
640
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
641
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
642 643 644 645
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
646 647 648 649 650 651 652 653 654 655
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
656
	 * 82598 Advanced Transmit Descriptor
657 658 659
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
660
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
661 662
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
687 688 689 690
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
691 692 693
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
694 695 696 697
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
698 699

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
700
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
701
			tx_buffer = &tx_ring->tx_buffer_info[i];
702
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
703 704 705 706 707 708
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
709
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
731 732 733 734 735 736
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
737
	pr_info("Queue [NTU] [NTC]\n");
738 739
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
740 741
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
742 743 744 745
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
746
		return;
747 748 749

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

750 751 752
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
753 754 755 756 757 758 759 760
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
761
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
762 763 764
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
765 766 767
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
768 769 770 771
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
793
	 */
794

795 796
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
797 798 799
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
800 801 802
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
803
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
804 805 806
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
807 808 809 810
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
811
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
812 813 814 815
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
816
				pr_info("RWB[0x%03X]     %016llX "
817 818 819 820 821
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
822
				pr_info("R  [0x%03X]     %016llX "
823 824 825 826 827 828
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

829 830
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
831 832
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
833 834
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
835
					   ixgbe_rx_bufsz(rx_ring), true);
836 837 838 839
				}
			}

			if (i == rx_ring->next_to_use)
840
				pr_cont(" NTU\n");
841
			else if (i == rx_ring->next_to_clean)
842
				pr_cont(" NTC\n");
843
			else
844
				pr_cont("\n");
845 846 847 848 849

		}
	}
}

850 851 852 853 854 855 856
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
857
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
858 859 860 861 862 863 864 865 866
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
867
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
868
}
869

870
/**
871 872 873 874 875 876 877 878
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
879
			   u8 queue, u8 msix_vector)
880 881
{
	u32 ivar, index;
882 883 884 885 886 887 888 889 890 891 892 893 894
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
895
	case ixgbe_mac_X540:
896 897
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
898
	case ixgbe_mac_x550em_a:
899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
921 922
}

923
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
924
					  u64 qmask)
925 926 927
{
	u32 mask;

928 929
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
930 931
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
932 933
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
934
	case ixgbe_mac_X540:
935 936
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
937
	case ixgbe_mac_x550em_a:
938 939 940 941
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
942 943 944
		break;
	default:
		break;
945 946 947
	}
}

948
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
949 950 951 952
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
953
	u32 data;
954

955 956 957
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
958

959 960 961 962 963 964 965 966
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
967

968 969
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
970
		return;
971 972 973 974 975 976 977 978 979 980 981

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
982
	u8 tc;
983 984 985 986 987 988 989 990
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
991
		return;
992
	}
993 994 995

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
996 997
		u32 pxoffrxc;

998 999
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
1000
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
1001
			break;
1002
		default:
1003
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
1004
		}
1005 1006 1007 1008
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1009 1010 1011 1012 1013 1014
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1015
		tc = tx_ring->dcb_tc;
1016 1017
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1018 1019 1020
	}
}

1021
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1022
{
1023
	return ring->stats.packets;
1024 1025 1026 1027
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1028 1029 1030 1031 1032 1033 1034 1035
	struct ixgbe_adapter *adapter;
	struct ixgbe_hw *hw;
	u32 head, tail;

	if (ring->l2_accel_priv)
		adapter = ring->l2_accel_priv->real_adapter;
	else
		adapter = netdev_priv(ring->netdev);
1036

1037 1038 1039
	hw = &adapter->hw;
	head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1054
	clear_check_for_tx_hang(tx_ring);
1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1068
	if (tx_done_old == tx_done && tx_pending)
1069
		/* make sure it is true for two checks in a row */
1070 1071 1072 1073 1074 1075
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1076

1077
	return false;
1078 1079
}

1080 1081 1082 1083 1084 1085 1086 1087 1088
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1089
		set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
1090
		e_warn(drv, "initiating reset due to tx timeout\n");
1091 1092 1093
		ixgbe_service_event_schedule(adapter);
	}
}
1094

1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124
/**
 * ixgbe_tx_maxrate - callback to set the maximum per-queue bitrate
 **/
static int ixgbe_tx_maxrate(struct net_device *netdev,
			    int queue_index, u32 maxrate)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bcnrc_val = ixgbe_link_mbps(adapter);

	if (!maxrate)
		return 0;

	/* Calculate the rate factor values to set */
	bcnrc_val <<= IXGBE_RTTBCNRC_RF_INT_SHIFT;
	bcnrc_val /= maxrate;

	/* clear everything but the rate factor */
	bcnrc_val &= IXGBE_RTTBCNRC_RF_INT_MASK |
	IXGBE_RTTBCNRC_RF_DEC_MASK;

	/* enable the rate scheduler */
	bcnrc_val |= IXGBE_RTTBCNRC_RS_ENA;

	IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_index);
	IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);

	return 0;
}

1125 1126
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1127
 * @q_vector: structure containing interrupt and ring information
1128
 * @tx_ring: tx ring to clean
1129
 * @napi_budget: Used to determine if we are in netpoll
1130
 **/
1131
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1132
			       struct ixgbe_ring *tx_ring, int napi_budget)
1133
{
1134
	struct ixgbe_adapter *adapter = q_vector->adapter;
1135 1136
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
1137
	unsigned int total_bytes = 0, total_packets = 0;
1138
	unsigned int budget = q_vector->tx.work_limit;
1139 1140 1141 1142
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1143

1144
	tx_buffer = &tx_ring->tx_buffer_info[i];
1145
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1146
	i -= tx_ring->count;
1147

1148
	do {
1149 1150 1151 1152 1153 1154
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1155
		/* prevent any other reads prior to eop_desc */
1156
		read_barrier_depends();
1157

1158 1159 1160
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1161

1162 1163
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1164

1165 1166 1167 1168
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

1169
		/* free the skb */
1170
		napi_consume_skb(tx_buffer->skb, napi_budget);
1171

1172 1173 1174 1175 1176 1177
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1178
		/* clear tx_buffer data */
1179
		dma_unmap_len_set(tx_buffer, len, 0);
1180

1181 1182
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1183 1184
			tx_buffer++;
			tx_desc++;
1185
			i++;
1186 1187
			if (unlikely(!i)) {
				i -= tx_ring->count;
1188
				tx_buffer = tx_ring->tx_buffer_info;
1189
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1190
			}
1191

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1214

1215 1216 1217 1218 1219
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1220
	tx_ring->next_to_clean = i;
1221
	u64_stats_update_begin(&tx_ring->syncp);
1222
	tx_ring->stats.bytes += total_bytes;
1223
	tx_ring->stats.packets += total_packets;
1224
	u64_stats_update_end(&tx_ring->syncp);
1225 1226
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
1227

1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1242 1243
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1244 1245 1246 1247 1248 1249 1250

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1251
		/* schedule immediate reset if we believe we hung */
1252
		ixgbe_tx_timeout_reset(adapter);
1253 1254

		/* the adapter is about to reset, no point in enabling stuff */
1255
		return true;
1256
	}
1257

1258 1259 1260
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1261
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1262
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1263
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1264 1265 1266 1267
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1268 1269 1270 1271 1272
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1273
			++tx_ring->tx_stats.restart_queue;
1274
		}
1275
	}
1276

1277
	return !!budget;
1278 1279
}

1280
#ifdef CONFIG_IXGBE_DCA
1281 1282
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1283
				int cpu)
1284
{
1285
	struct ixgbe_hw *hw = &adapter->hw;
1286
	u32 txctrl = 0;
1287
	u16 reg_offset;
1288

1289 1290 1291
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1292 1293
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1294
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1295 1296
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1297
	case ixgbe_mac_X540:
1298 1299
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1300 1301
		break;
	default:
1302 1303
		/* for unknown hardware do not write register */
		return;
1304
	}
1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1316 1317
}

1318 1319
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1320
				int cpu)
1321
{
1322
	struct ixgbe_hw *hw = &adapter->hw;
1323
	u32 rxctrl = 0;
1324 1325
	u8 reg_idx = rx_ring->reg_idx;

1326 1327
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1328 1329 1330

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1331
	case ixgbe_mac_X540:
1332
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1333 1334 1335 1336
		break;
	default:
		break;
	}
1337 1338 1339 1340 1341 1342 1343

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1344
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1345 1346 1347
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1348 1349 1350 1351 1352
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1353
	struct ixgbe_ring *ring;
1354 1355
	int cpu = get_cpu();

1356 1357 1358
	if (q_vector->cpu == cpu)
		goto out_no_update;

1359
	ixgbe_for_each_ring(ring, q_vector->tx)
1360
		ixgbe_update_tx_dca(adapter, ring, cpu);
1361

1362
	ixgbe_for_each_ring(ring, q_vector->rx)
1363
		ixgbe_update_rx_dca(adapter, ring, cpu);
1364 1365 1366

	q_vector->cpu = cpu;
out_no_update:
1367 1368 1369 1370 1371 1372 1373
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1374
	/* always use CB2 mode, difference is masked in the CB driver */
1375 1376 1377 1378 1379 1380
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1381

1382
	for (i = 0; i < adapter->num_q_vectors; i++) {
1383 1384
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1385 1386 1387 1388 1389
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1390
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1391 1392
	unsigned long event = *(unsigned long *)data;

1393
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1394 1395
		return 0;

1396 1397
	switch (event) {
	case DCA_PROVIDER_ADD:
1398 1399 1400
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1401
		if (dca_add_requester(dev) == 0) {
1402
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1403 1404
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1405 1406 1407 1408 1409 1410 1411
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1412 1413
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1414 1415 1416 1417
		}
		break;
	}

1418
	return 0;
1419
}
E
Emil Tantilov 已提交
1420

1421
#endif /* CONFIG_IXGBE_DCA */
1422 1423 1424 1425 1426 1427 1428

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1429 1430
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1431 1432
				 struct sk_buff *skb)
{
1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1447 1448
}

1449
#ifdef IXGBE_FCOE
1450 1451
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1452
 * @ring: structure containing ring specific data
1453 1454 1455 1456
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1457
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1458 1459 1460 1461
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1462
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1463 1464 1465 1466 1467
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1468
#endif /* IXGBE_FCOE */
1469 1470
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1471 1472
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1473 1474
 * @skb: skb currently being received and modified
 **/
1475
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1476
				     union ixgbe_adv_rx_desc *rx_desc,
1477
				     struct sk_buff *skb)
1478
{
1479 1480 1481
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	bool encap_pkt = false;

1482
	skb_checksum_none_assert(skb);
1483

1484
	/* Rx csum disabled */
1485
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1486
		return;
1487

1488 1489
	/* check for VXLAN and Geneve packets */
	if (pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) {
1490 1491 1492 1493
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1494
	/* if IP and error */
1495 1496
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1497
		ring->rx_stats.csum_err++;
1498 1499
		return;
	}
1500

1501
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1502 1503
		return;

1504
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1505 1506 1507 1508
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1509 1510
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1511 1512
			return;

1513
		ring->rx_stats.csum_err++;
1514 1515 1516
		return;
	}

1517
	/* It must be a TCP or UDP packet with a valid checksum */
1518
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1519 1520 1521 1522 1523
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
1524
			skb->ip_summed = CHECKSUM_NONE;
1525 1526 1527 1528 1529
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1530 1531
}

1532 1533 1534 1535 1536
static inline unsigned int ixgbe_rx_offset(struct ixgbe_ring *rx_ring)
{
	return ring_uses_build_skb(rx_ring) ? IXGBE_SKB_PAD : 0;
}

1537 1538 1539 1540
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1541
	dma_addr_t dma;
1542

1543
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1544
	if (likely(page))
1545 1546
		return true;

1547
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1548 1549 1550 1551
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1552 1553
	}

1554
	/* map page for use */
1555 1556 1557 1558
	dma = dma_map_page_attrs(rx_ring->dev, page, 0,
				 ixgbe_rx_pg_size(rx_ring),
				 DMA_FROM_DEVICE,
				 IXGBE_RX_DMA_ATTR);
1559 1560 1561 1562 1563 1564

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1565
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1566 1567 1568 1569 1570

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1571
	bi->dma = dma;
A
Alexander Duyck 已提交
1572
	bi->page = page;
1573
	bi->page_offset = ixgbe_rx_offset(rx_ring);
1574
	bi->pagecnt_bias = 1;
1575

1576 1577 1578
	return true;
}

1579
/**
1580
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1581 1582
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1583
 **/
1584
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1585 1586
{
	union ixgbe_adv_rx_desc *rx_desc;
1587
	struct ixgbe_rx_buffer *bi;
1588
	u16 i = rx_ring->next_to_use;
1589
	u16 bufsz;
1590

1591 1592
	/* nothing to do */
	if (!cleaned_count)
1593 1594
		return;

1595
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1596 1597
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1598

1599 1600
	bufsz = ixgbe_rx_bufsz(rx_ring);

1601 1602
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1603
			break;
1604

1605 1606
		/* sync the buffer for use by the device */
		dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1607
						 bi->page_offset, bufsz,
1608 1609
						 DMA_FROM_DEVICE);

1610 1611 1612 1613 1614
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1615

1616 1617
		rx_desc++;
		bi++;
1618
		i++;
1619
		if (unlikely(!i)) {
1620
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1621 1622 1623 1624
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

1625 1626
		/* clear the length for the next_to_use descriptor */
		rx_desc->wb.upper.length = 0;
1627 1628 1629

		cleaned_count--;
	} while (cleaned_count);
1630

1631 1632
	i += rx_ring->count;

1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1647 1648
}

1649 1650 1651
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1652
	u16 hdr_len = skb_headlen(skb);
1653 1654 1655 1656

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1657
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1676 1677 1678 1679 1680
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1681
 *
1682 1683 1684
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1685
 **/
1686 1687 1688
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1689
{
1690
	struct net_device *dev = rx_ring->netdev;
1691
	u32 flags = rx_ring->q_vector->adapter->flags;
1692

1693 1694 1695
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1696

1697 1698
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1699 1700
	if (unlikely(flags & IXGBE_FLAG_RX_HWTSTAMP_ENABLED))
		ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1701

1702
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1703
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1704
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1705
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1706 1707
	}

1708
	skb_record_rx_queue(skb, rx_ring->queue_index);
1709

1710
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1711 1712
}

1713 1714
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1715
{
1716
	napi_gro_receive(&q_vector->napi, skb);
1717
}
1718

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1752

1753 1754 1755 1756 1757
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1758 1759
	}

1760 1761 1762 1763
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1764 1765 1766 1767 1768 1769 1770
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1801
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
1828 1829 1830 1831
		dma_unmap_page_attrs(rx_ring->dev, IXGBE_CB(skb)->dma,
				     ixgbe_rx_pg_size(rx_ring),
				     DMA_FROM_DEVICE,
				     IXGBE_RX_DMA_ATTR);
1832 1833 1834 1835 1836 1837
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
1838
					      skb_frag_size(frag),
1839 1840 1841 1842
					      DMA_FROM_DEVICE);
	}
}

1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1875
	/* place header in linear portion of buffer */
1876
	if (!skb_headlen(skb))
1877
		ixgbe_pull_tail(rx_ring, skb);
1878

1879 1880 1881 1882 1883 1884
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1885 1886 1887
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1888 1889 1890 1891 1892 1893 1894 1895 1896

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1897
 * Synchronizes page for reuse by the adapter
1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

1911 1912 1913 1914 1915 1916 1917 1918
	/* Transfer page from old buffer to new buffer.
	 * Move each member individually to avoid possible store
	 * forwarding stalls and unnecessary copy of skb.
	 */
	new_buff->dma		= old_buff->dma;
	new_buff->page		= old_buff->page;
	new_buff->page_offset	= old_buff->page_offset;
	new_buff->pagecnt_bias	= old_buff->pagecnt_bias;
1919 1920
}

A
Alexander Duyck 已提交
1921 1922
static inline bool ixgbe_page_is_reserved(struct page *page)
{
1923
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
1924 1925
}

1926
static bool ixgbe_can_reuse_rx_page(struct ixgbe_rx_buffer *rx_buffer)
1927
{
1928 1929
	unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
	struct page *page = rx_buffer->page;
1930

1931 1932 1933 1934 1935 1936
	/* avoid re-using remote pages */
	if (unlikely(ixgbe_page_is_reserved(page)))
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
1937
	if (unlikely((page_ref_count(page) - pagecnt_bias) > 1))
1938 1939
		return false;
#else
1940 1941 1942 1943 1944 1945 1946 1947
	/* The last offset is a bit aggressive in that we assume the
	 * worst case of FCoE being enabled and using a 3K buffer.
	 * However this should have minimal impact as the 1K extra is
	 * still less than one buffer in size.
	 */
#define IXGBE_LAST_OFFSET \
	(SKB_WITH_OVERHEAD(PAGE_SIZE) - IXGBE_RXBUFFER_3K)
	if (rx_buffer->page_offset > IXGBE_LAST_OFFSET)
1948 1949 1950
		return false;
#endif

1951 1952 1953
	/* If we have drained the page fragment pool we need to update
	 * the pagecnt_bias and page count so that we fully restock the
	 * number of references the driver holds.
1954
	 */
1955
	if (unlikely(!pagecnt_bias)) {
1956 1957 1958
		page_ref_add(page, USHRT_MAX);
		rx_buffer->pagecnt_bias = USHRT_MAX;
	}
1959 1960 1961 1962

	return true;
}

1963 1964 1965 1966 1967 1968 1969
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1970 1971 1972 1973 1974 1975 1976
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1977
 **/
1978
static void ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1979
			      struct ixgbe_rx_buffer *rx_buffer,
1980 1981
			      struct sk_buff *skb,
			      unsigned int size)
1982
{
1983
#if (PAGE_SIZE < 8192)
1984
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
1985
#else
1986 1987 1988
	unsigned int truesize = ring_uses_build_skb(rx_ring) ?
				SKB_DATA_ALIGN(IXGBE_SKB_PAD + size) :
				SKB_DATA_ALIGN(size);
1989
#endif
1990
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1991
			rx_buffer->page_offset, size, truesize);
1992 1993 1994 1995 1996
#if (PAGE_SIZE < 8192)
	rx_buffer->page_offset ^= truesize;
#else
	rx_buffer->page_offset += truesize;
#endif
1997 1998
}

1999 2000 2001 2002
static struct ixgbe_rx_buffer *ixgbe_get_rx_buffer(struct ixgbe_ring *rx_ring,
						   union ixgbe_adv_rx_desc *rx_desc,
						   struct sk_buff **skb,
						   const unsigned int size)
2003 2004 2005 2006
{
	struct ixgbe_rx_buffer *rx_buffer;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
2007 2008
	prefetchw(rx_buffer->page);
	*skb = rx_buffer->skb;
2009

2010 2011 2012 2013 2014 2015 2016
	/* Delay unmapping of the first packet. It carries the header
	 * information, HW may still access the header after the writeback.
	 * Only unmap it when EOP is reached
	 */
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)) {
		if (!*skb)
			goto skip_sync;
2017
	} else {
2018 2019 2020
		if (*skb)
			ixgbe_dma_sync_frag(rx_ring, *skb);
	}
2021

2022 2023 2024 2025 2026 2027 2028 2029
	/* we are reusing so sync this buffer for CPU use */
	dma_sync_single_range_for_cpu(rx_ring->dev,
				      rx_buffer->dma,
				      rx_buffer->page_offset,
				      size,
				      DMA_FROM_DEVICE);
skip_sync:
	rx_buffer->pagecnt_bias--;
A
Alexander Duyck 已提交
2030

2031 2032
	return rx_buffer;
}
2033

2034 2035 2036 2037 2038
static void ixgbe_put_rx_buffer(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *rx_buffer,
				struct sk_buff *skb)
{
	if (ixgbe_can_reuse_rx_page(rx_buffer)) {
2039 2040 2041
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else {
2042 2043 2044 2045 2046 2047 2048 2049 2050 2051
		if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
			/* the page has been released from the ring */
			IXGBE_CB(skb)->page_released = true;
		} else {
			/* we are not reusing the buffer so unmap it */
			dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
					     ixgbe_rx_pg_size(rx_ring),
					     DMA_FROM_DEVICE,
					     IXGBE_RX_DMA_ATTR);
		}
2052
		__page_frag_cache_drain(rx_buffer->page,
2053
					rx_buffer->pagecnt_bias);
2054 2055
	}

2056
	/* clear contents of rx_buffer */
2057
	rx_buffer->page = NULL;
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069
	rx_buffer->skb = NULL;
}

static struct sk_buff *ixgbe_construct_skb(struct ixgbe_ring *rx_ring,
					   struct ixgbe_rx_buffer *rx_buffer,
					   union ixgbe_adv_rx_desc *rx_desc,
					   unsigned int size)
{
	void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
#if (PAGE_SIZE < 8192)
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
#else
2070
	unsigned int truesize = SKB_DATA_ALIGN(size);
2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
#endif
	struct sk_buff *skb;

	/* prefetch first cache line of first page */
	prefetch(va);
#if L1_CACHE_BYTES < 128
	prefetch(va + L1_CACHE_BYTES);
#endif

	/* allocate a skb to store the frags */
	skb = napi_alloc_skb(&rx_ring->q_vector->napi, IXGBE_RX_HDR_SIZE);
	if (unlikely(!skb))
		return NULL;

	if (size > IXGBE_RX_HDR_SIZE) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			IXGBE_CB(skb)->dma = rx_buffer->dma;

		skb_add_rx_frag(skb, 0, rx_buffer->page,
				rx_buffer->page_offset,
				size, truesize);
#if (PAGE_SIZE < 8192)
		rx_buffer->page_offset ^= truesize;
#else
		rx_buffer->page_offset += truesize;
#endif
	} else {
		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
		rx_buffer->pagecnt_bias++;
	}
2101 2102

	return skb;
2103 2104
}

2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147
static struct sk_buff *ixgbe_build_skb(struct ixgbe_ring *rx_ring,
				       struct ixgbe_rx_buffer *rx_buffer,
				       union ixgbe_adv_rx_desc *rx_desc,
				       unsigned int size)
{
	void *va = page_address(rx_buffer->page) + rx_buffer->page_offset;
#if (PAGE_SIZE < 8192)
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
#else
	unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
				SKB_DATA_ALIGN(IXGBE_SKB_PAD + size);
#endif
	struct sk_buff *skb;

	/* prefetch first cache line of first page */
	prefetch(va);
#if L1_CACHE_BYTES < 128
	prefetch(va + L1_CACHE_BYTES);
#endif

	/* build an skb to around the page buffer */
	skb = build_skb(va - IXGBE_SKB_PAD, truesize);
	if (unlikely(!skb))
		return NULL;

	/* update pointers within the skb to store the data */
	skb_reserve(skb, IXGBE_SKB_PAD);
	__skb_put(skb, size);

	/* record DMA address if this is the start of a chain of buffers */
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
		IXGBE_CB(skb)->dma = rx_buffer->dma;

	/* update buffer offset */
#if (PAGE_SIZE < 8192)
	rx_buffer->page_offset ^= truesize;
#else
	rx_buffer->page_offset += truesize;
#endif

	return skb;
}

2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158
/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2159
 * Returns amount of work completed
2160
 **/
2161
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2162
			       struct ixgbe_ring *rx_ring,
2163
			       const int budget)
2164
{
2165
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
2166
#ifdef IXGBE_FCOE
2167
	struct ixgbe_adapter *adapter = q_vector->adapter;
2168 2169
	int ddp_bytes;
	unsigned int mss = 0;
2170
#endif /* IXGBE_FCOE */
2171
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2172

2173
	while (likely(total_rx_packets < budget)) {
2174
		union ixgbe_adv_rx_desc *rx_desc;
2175
		struct ixgbe_rx_buffer *rx_buffer;
2176
		struct sk_buff *skb;
2177
		unsigned int size;
2178 2179 2180 2181 2182 2183 2184

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2185
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2186 2187
		size = le16_to_cpu(rx_desc->wb.upper.length);
		if (!size)
2188
			break;
2189

2190
		/* This memory barrier is needed to keep us from reading
2191
		 * any other fields out of the rx_desc until we know the
2192
		 * descriptor has been written back
2193
		 */
2194
		dma_rmb();
2195

2196 2197
		rx_buffer = ixgbe_get_rx_buffer(rx_ring, rx_desc, &skb, size);

2198
		/* retrieve a buffer from the ring */
2199 2200
		if (skb)
			ixgbe_add_rx_frag(rx_ring, rx_buffer, skb, size);
2201 2202 2203
		else if (ring_uses_build_skb(rx_ring))
			skb = ixgbe_build_skb(rx_ring, rx_buffer,
					      rx_desc, size);
2204 2205 2206
		else
			skb = ixgbe_construct_skb(rx_ring, rx_buffer,
						  rx_desc, size);
2207

2208
		/* exit if we failed to retrieve a buffer */
2209 2210 2211
		if (!skb) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			rx_buffer->pagecnt_bias++;
2212
			break;
2213
		}
2214

2215
		ixgbe_put_rx_buffer(rx_ring, rx_buffer, skb);
2216
		cleaned_count++;
A
Alexander Duyck 已提交
2217

2218 2219 2220
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2221

2222 2223 2224
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2225

2226 2227 2228
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2229 2230 2231
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2232 2233
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2234
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2235
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2250 2251
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2252
				continue;
2253
			}
2254
		}
2255

2256
#endif /* IXGBE_FCOE */
2257
		ixgbe_rx_skb(q_vector, skb);
2258

2259
		/* update budget accounting */
2260
		total_rx_packets++;
2261
	}
2262

2263 2264 2265 2266
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2267 2268
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2269

2270
	return total_rx_packets;
2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2282
	struct ixgbe_q_vector *q_vector;
2283
	int v_idx;
2284
	u32 mask;
2285

2286 2287
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
J
Jacob Keller 已提交
2288
		u32 eitrsel = BIT(adapter->num_vfs - 32) - 1;
2289 2290 2291
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2292 2293
	/*
	 * Populate the IVAR table and set the ITR values to the
2294 2295
	 * corresponding register.
	 */
2296
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2297
		struct ixgbe_ring *ring;
2298
		q_vector = adapter->q_vector[v_idx];
2299

2300
		ixgbe_for_each_ring(ring, q_vector->rx)
2301 2302
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2303
		ixgbe_for_each_ring(ring, q_vector->tx)
2304 2305
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2306
		ixgbe_write_eitr(q_vector);
2307 2308
	}

2309 2310
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2311
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2312
			       v_idx);
2313 2314
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2315
	case ixgbe_mac_X540:
2316 2317
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2318
	case ixgbe_mac_x550em_a:
2319
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2320 2321 2322 2323
		break;
	default:
		break;
	}
2324 2325
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2326
	/* set up to autoclear timer, and the vectors */
2327
	mask = IXGBE_EIMS_ENABLE_MASK;
2328 2329 2330 2331
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2332
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2333 2334
}

2335 2336 2337 2338 2339 2340 2341 2342 2343
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2344 2345
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2357 2358
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2359
{
2360 2361 2362
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2363
	u64 bytes_perint;
2364
	u8 itr_setting = ring_container->itr;
2365 2366

	if (packets == 0)
2367
		return;
2368 2369

	/* simple throttlerate management
2370 2371
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
2372
	 *  20-1249MB/s bulk   (12000 ints/s)
2373 2374
	 */
	/* what was last interrupt timeslice? */
2375
	timepassed_us = q_vector->itr >> 2;
2376 2377 2378
	if (timepassed_us == 0)
		return;

2379 2380 2381 2382
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2383
		if (bytes_perint > 10)
2384
			itr_setting = low_latency;
2385 2386
		break;
	case low_latency:
2387
		if (bytes_perint > 20)
2388
			itr_setting = bulk_latency;
2389
		else if (bytes_perint <= 10)
2390
			itr_setting = lowest_latency;
2391 2392
		break;
	case bulk_latency:
2393
		if (bytes_perint <= 20)
2394
			itr_setting = low_latency;
2395 2396 2397
		break;
	}

2398 2399 2400 2401 2402 2403
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2404 2405
}

2406 2407
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2408
 * @q_vector: structure containing interrupt and ring information
2409 2410 2411 2412 2413
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2414
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2415
{
2416
	struct ixgbe_adapter *adapter = q_vector->adapter;
2417
	struct ixgbe_hw *hw = &adapter->hw;
2418
	int v_idx = q_vector->v_idx;
2419
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2420

2421 2422
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2423 2424
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2425 2426
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2427
	case ixgbe_mac_X540:
2428 2429
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2430
	case ixgbe_mac_x550em_a:
2431 2432 2433 2434 2435
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2436 2437 2438
		break;
	default:
		break;
2439 2440 2441 2442
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2443
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2444
{
2445
	u32 new_itr = q_vector->itr;
2446
	u8 current_itr;
2447

2448 2449
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2450

2451
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2452 2453 2454 2455

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2456
		new_itr = IXGBE_100K_ITR;
2457 2458
		break;
	case low_latency:
2459
		new_itr = IXGBE_20K_ITR;
2460 2461
		break;
	case bulk_latency:
2462
		new_itr = IXGBE_12K_ITR;
2463
		break;
2464 2465
	default:
		break;
2466 2467
	}

2468
	if (new_itr != q_vector->itr) {
2469
		/* do an exponential smoothing */
2470 2471
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2472

2473
		/* save the algorithm value here */
2474
		q_vector->itr = new_itr;
2475 2476

		ixgbe_write_eitr(q_vector);
2477 2478 2479
	}
}

2480
/**
2481
 * ixgbe_check_overtemp_subtask - check for over temperature
2482
 * @adapter: pointer to adapter
2483
 **/
2484
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2485 2486 2487
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;
2488
	s32 rc;
2489

2490
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2491 2492
		return;

2493 2494 2495 2496 2497 2498
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2499
	switch (hw->device_id) {
2500 2501 2502 2503 2504 2505 2506 2507
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2508
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2509 2510 2511 2512
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2513
			u32 speed;
2514
			bool link_up = false;
2515

J
Josh Hay 已提交
2516
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2517

2518 2519 2520 2521 2522 2523 2524 2525 2526
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2527 2528 2529 2530 2531 2532
	case IXGBE_DEV_ID_X550EM_A_1G_T:
	case IXGBE_DEV_ID_X550EM_A_1G_T_L:
		rc = hw->phy.ops.check_overtemp(hw);
		if (rc != IXGBE_ERR_OVERTEMP)
			return;
		break;
2533
	default:
2534 2535
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2536
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2537
			return;
2538
		break;
2539
	}
2540
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2541 2542

	adapter->interrupt_event = 0;
2543 2544
}

2545 2546 2547 2548 2549
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2550
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2551
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2552
		/* write to clear the interrupt */
2553
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2554 2555
	}
}
2556

2557 2558
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2559 2560
	struct ixgbe_hw *hw = &adapter->hw;

2561 2562 2563 2564 2565 2566 2567 2568 2569
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2570 2571
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2572 2573 2574 2575 2576 2577 2578
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590
	case ixgbe_mac_x550em_a:
		if (eicr & IXGBE_EICR_GPI_SDP0_X550EM_a) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
					IXGBE_EICR_GPI_SDP0_X550EM_a);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X550EM_a);
		}
		return;
	case ixgbe_mac_X550:
2591 2592 2593 2594 2595 2596 2597 2598
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2599
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2600 2601
}

2602 2603 2604 2605 2606 2607 2608 2609 2610
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
2611
	case ixgbe_mac_x550em_a:
2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2624 2625 2626
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2627
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2628

2629 2630 2631 2632 2633 2634 2635 2636
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2637
		/* Clear the interrupt */
2638
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2639 2640
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2641
			adapter->sfp_poll_time = 0;
2642 2643
			ixgbe_service_event_schedule(adapter);
		}
2644 2645
	}

2646 2647
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2648
		/* Clear the interrupt */
2649
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2650 2651 2652 2653
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2654 2655 2656
	}
}

2657 2658 2659 2660 2661 2662 2663 2664 2665
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2666
		IXGBE_WRITE_FLUSH(hw);
2667
		ixgbe_service_event_schedule(adapter);
2668 2669 2670
	}
}

2671 2672 2673 2674
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2675
	struct ixgbe_hw *hw = &adapter->hw;
2676

2677 2678
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2679
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2680 2681 2682
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2683
	case ixgbe_mac_X540:
2684 2685
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2686
	case ixgbe_mac_x550em_a:
2687
		mask = (qmask & 0xFFFFFFFF);
2688 2689
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2690
		mask = (qmask >> 32);
2691 2692 2693 2694 2695
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2696 2697 2698 2699 2700
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2701
					    u64 qmask)
2702 2703
{
	u32 mask;
2704
	struct ixgbe_hw *hw = &adapter->hw;
2705

2706 2707
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2708
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2709 2710 2711
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2712
	case ixgbe_mac_X540:
2713 2714
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2715
	case ixgbe_mac_x550em_a:
2716
		mask = (qmask & 0xFFFFFFFF);
2717 2718
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2719
		mask = (qmask >> 32);
2720 2721 2722 2723 2724
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2725 2726 2727 2728
	}
	/* skip the flush */
}

2729
/**
2730 2731
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2732
 **/
2733 2734
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2735
{
2736
	struct ixgbe_hw *hw = &adapter->hw;
2737
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2738

2739 2740 2741
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2742

2743
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2744 2745
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
2746
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
2747 2748
			break;
		case ixgbe_mac_X540:
2749 2750
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
2751
		case ixgbe_mac_x550em_a:
2752 2753 2754 2755 2756
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2757
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2758
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
2759 2760
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
2761 2762
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
2763
		/* fall through */
2764
	case ixgbe_mac_X540:
2765 2766
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2767 2768
	case ixgbe_mac_x550em_a:
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP ||
2769
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP ||
2770
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP_N)
2771
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
2772 2773
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
2774
		mask |= IXGBE_EIMS_ECC;
2775 2776 2777 2778
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2779
	}
J
Jacob Keller 已提交
2780

2781 2782 2783
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2784

2785 2786 2787 2788 2789
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2790 2791
}

2792
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2793
{
2794
	struct ixgbe_adapter *adapter = data;
2795
	struct ixgbe_hw *hw = &adapter->hw;
2796
	u32 eicr;
2797

2798 2799 2800 2801 2802 2803 2804
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2805 2806

	/* The lower 16bits of the EICR register are for the queue interrupts
2807
	 * which should be masked here in order to not accidentally clear them if
2808 2809 2810 2811 2812 2813 2814
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

2815
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2816

2817 2818
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2819

2820 2821
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2822

2823 2824
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2825
	case ixgbe_mac_X540:
2826 2827
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2828
	case ixgbe_mac_x550em_a:
2829 2830 2831 2832 2833 2834 2835
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
2836 2837
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
2838
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
2839 2840 2841
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2842 2843
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2844
			int reinit_count = 0;
2845 2846
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2847
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2848
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2849 2850 2851 2852 2853 2854 2855 2856
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2857 2858
			}
		}
2859
		ixgbe_check_sfp_event(adapter, eicr);
2860
		ixgbe_check_overtemp_event(adapter, eicr);
2861 2862 2863
		break;
	default:
		break;
2864
	}
2865

2866
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2867 2868

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2869
		ixgbe_ptp_check_pps_event(adapter);
2870

2871
	/* re-enable the original interrupt state, no lsc, no queues */
2872
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2873
		ixgbe_irq_enable(adapter, false, false);
2874

2875
	return IRQ_HANDLED;
2876
}
2877

2878
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2879
{
2880
	struct ixgbe_q_vector *q_vector = data;
2881

2882
	/* EIAM disabled interrupts (on this vector) for us */
2883

2884
	if (q_vector->rx.ring || q_vector->tx.ring)
2885
		napi_schedule_irqoff(&q_vector->napi);
2886

2887
	return IRQ_HANDLED;
2888 2889
}

2890 2891 2892 2893 2894 2895 2896
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2897
int ixgbe_poll(struct napi_struct *napi, int budget)
2898 2899 2900 2901 2902
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
2903
	int per_ring_budget, work_done = 0;
2904 2905 2906 2907 2908 2909 2910
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2911 2912 2913 2914
	ixgbe_for_each_ring(ring, q_vector->tx) {
		if (!ixgbe_clean_tx_irq(q_vector, ring, budget))
			clean_complete = false;
	}
2915

2916 2917
	/* Exit if we are called by netpoll */
	if (budget <= 0)
2918 2919
		return budget;

2920 2921 2922 2923 2924 2925 2926
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

2927 2928 2929 2930 2931
	ixgbe_for_each_ring(ring, q_vector->rx) {
		int cleaned = ixgbe_clean_rx_irq(q_vector, ring,
						 per_ring_budget);

		work_done += cleaned;
2932 2933
		if (cleaned >= per_ring_budget)
			clean_complete = false;
2934
	}
2935 2936 2937 2938 2939 2940

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
2941
	napi_complete_done(napi, work_done);
2942 2943 2944
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
J
Jacob Keller 已提交
2945
		ixgbe_irq_enable_queues(adapter, BIT_ULL(q_vector->v_idx));
2946

2947
	return min(work_done, budget - 1);
2948 2949
}

2950 2951 2952 2953 2954 2955 2956 2957 2958 2959
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2960
	int vector, err;
2961
	int ri = 0, ti = 0;
2962

2963
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2964
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2965
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2966

2967
		if (q_vector->tx.ring && q_vector->rx.ring) {
2968
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2969 2970 2971
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2972
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2973 2974
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2975
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2976
				 "%s-%s-%d", netdev->name, "tx", ti++);
2977 2978 2979
		} else {
			/* skip this unused q_vector */
			continue;
2980
		}
2981 2982
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2983
		if (err) {
2984
			e_err(probe, "request_irq failed for MSIX interrupt "
2985
			      "Error: %d\n", err);
2986
			goto free_queue_irqs;
2987
		}
2988 2989 2990 2991
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2992
					      &q_vector->affinity_mask);
2993
		}
2994 2995
	}

2996
	err = request_irq(adapter->msix_entries[vector].vector,
2997
			  ixgbe_msix_other, 0, netdev->name, adapter);
2998
	if (err) {
2999
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
3000
		goto free_queue_irqs;
3001 3002 3003 3004
	}

	return 0;

3005
free_queue_irqs:
3006 3007 3008 3009 3010 3011 3012
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
3013 3014
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
3015 3016 3017 3018 3019 3020
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
3021
 * ixgbe_intr - legacy mode Interrupt Handler
3022 3023 3024 3025 3026
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
3027
	struct ixgbe_adapter *adapter = data;
3028
	struct ixgbe_hw *hw = &adapter->hw;
3029
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3030 3031
	u32 eicr;

3032
	/*
3033
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
3034 3035 3036 3037
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

3038
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
3039
	 * therefore no explicit interrupt disable is necessary */
3040
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
3041
	if (!eicr) {
3042 3043
		/*
		 * shared interrupt alert!
3044
		 * make sure interrupts are enabled because the read will
3045 3046 3047 3048 3049 3050
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
3051
		return IRQ_NONE;	/* Not our interrupt */
3052
	}
3053

3054 3055
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
3056

3057 3058
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
3059
		ixgbe_check_sfp_event(adapter, eicr);
3060 3061
		/* Fall through */
	case ixgbe_mac_X540:
3062 3063
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3064
	case ixgbe_mac_x550em_a:
3065 3066
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
3067
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
3068 3069 3070
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
3071
		ixgbe_check_overtemp_event(adapter, eicr);
3072 3073 3074 3075
		break;
	default:
		break;
	}
3076

3077
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
3078
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
3079
		ixgbe_ptp_check_pps_event(adapter);
3080

3081
	/* would disable interrupts here but EIAM disabled it */
3082
	napi_schedule_irqoff(&q_vector->napi);
3083

3084 3085 3086 3087 3088 3089 3090
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

3091 3092 3093 3094 3095 3096 3097 3098 3099 3100
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
3101
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
3102 3103
{
	struct net_device *netdev = adapter->netdev;
3104
	int err;
3105

3106
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3107
		err = ixgbe_request_msix_irqs(adapter);
3108
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
3109
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
3110
				  netdev->name, adapter);
3111
	else
3112
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
3113
				  netdev->name, adapter);
3114

3115
	if (err)
3116
		e_err(probe, "request_irq failed, Error %d\n", err);
3117 3118 3119 3120 3121 3122

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
3123
	int vector;
3124

3125 3126 3127 3128
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
3129

3130 3131 3132
	if (!adapter->msix_entries)
		return;

3133 3134 3135
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3136

3137 3138 3139
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3140

3141 3142 3143 3144
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3145
	}
3146

3147
	free_irq(adapter->msix_entries[vector].vector, adapter);
3148 3149
}

3150 3151 3152 3153 3154 3155
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3156 3157
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3158
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3159 3160
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3161
	case ixgbe_mac_X540:
3162 3163
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3164
	case ixgbe_mac_x550em_a:
3165 3166
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3167
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3168 3169 3170
		break;
	default:
		break;
3171 3172 3173
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3174 3175 3176 3177 3178 3179
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3180 3181 3182 3183 3184
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3185 3186 3187 3188 3189 3190
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3191
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3192

3193
	ixgbe_write_eitr(q_vector);
3194

3195 3196
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3197

3198
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3199 3200
}

3201 3202 3203 3204 3205 3206 3207
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3208 3209
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3210 3211 3212
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3213
	int wait_loop = 10;
3214
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3215
	u8 reg_idx = ring->reg_idx;
3216

3217
	/* disable queue to avoid issues while updating state */
3218
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3219 3220
	IXGBE_WRITE_FLUSH(hw);

3221
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3222
			(tdba & DMA_BIT_MASK(32)));
3223 3224 3225 3226 3227
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3228
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3229

3230 3231
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3232 3233 3234
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3235 3236 3237 3238 3239
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3240
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
J
Jacob Keller 已提交
3241
		txdctl |= 1u << 16;	/* WTHRESH = 1 */
3242
	else
J
Jacob Keller 已提交
3243
		txdctl |= 8u << 16;	/* WTHRESH = 8 */
3244

3245 3246 3247 3248
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
J
Jacob Keller 已提交
3249
	txdctl |= (1u << 8) |	/* HTHRESH = 1 */
3250
		   32;		/* PTHRESH = 32 */
3251 3252

	/* reinitialize flowdirector state */
3253
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3254 3255 3256 3257 3258 3259
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3260

3261 3262 3263 3264 3265
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3266
			netif_set_xps_queue(ring->netdev,
3267 3268 3269 3270
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3271 3272
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3273 3274 3275 3276
	/* reinitialize tx_buffer_info */
	memset(ring->tx_buffer_info, 0,
	       sizeof(struct ixgbe_tx_buffer) * ring->count);

3277 3278 3279 3280 3281 3282 3283 3284 3285 3286
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3287
		usleep_range(1000, 2000);
3288 3289 3290
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
3291
		hw_dbg(hw, "Could not enable Tx Queue %d\n", reg_idx);
3292 3293
}

3294 3295 3296
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3297
	u32 rttdcs, mtqc;
3298
	u8 tcs = netdev_get_num_tc(adapter->netdev);
3299 3300 3301 3302 3303 3304 3305 3306 3307 3308

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3309 3310 3311 3312 3313 3314
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3315 3316
		else if (adapter->ring_feature[RING_F_VMDQ].mask ==
			 IXGBE_82599_VMDQ_4Q_MASK)
3317 3318 3319 3320 3321 3322 3323 3324
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3325
		else
3326 3327
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3328

3329
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3330

3331 3332 3333 3334 3335
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3336 3337 3338 3339 3340 3341 3342
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3343
/**
3344
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3345 3346 3347 3348 3349 3350
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3351 3352
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3353
	u32 i;
3354

3355 3356 3357 3358 3359 3360 3361 3362 3363
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3364
	/* Setup the HW Tx Head and Tail descriptor pointers */
3365 3366
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3367 3368
}

3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3424
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3425

3426
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3427
				   struct ixgbe_ring *rx_ring)
3428
{
3429
	struct ixgbe_hw *hw = &adapter->hw;
3430
	u32 srrctl;
3431
	u8 reg_idx = rx_ring->reg_idx;
3432

3433 3434
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3435

3436 3437 3438 3439 3440 3441
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3442

3443 3444
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3445

3446
	/* configure the packet buffer length */
3447 3448 3449 3450
	if (test_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state))
		srrctl |= IXGBE_RXBUFFER_3K >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
	else
		srrctl |= IXGBE_RXBUFFER_2K >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3451 3452

	/* configure descriptor type */
3453
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3454

3455
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3456
}
3457

3458
/**
3459
 * ixgbe_rss_indir_tbl_entries - Return RSS indirection table entries
3460 3461 3462 3463 3464 3465
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3466
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3467 3468 3469 3470 3471 3472 3473 3474 3475 3476
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

/**
3477
 * ixgbe_store_reta - Write the RETA table to HW
3478 3479 3480 3481
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3482
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3483
{
3484
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3485
	struct ixgbe_hw *hw = &adapter->hw;
3486
	u32 reta = 0;
3487 3488
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3489

3490
	/* Fill out the redirection table as follows:
3491 3492 3493 3494
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3495 3496 3497 3498 3499 3500
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3501 3502 3503
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3504 3505 3506 3507 3508 3509
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3510
			reta = 0;
3511 3512 3513 3514
		}
	}
}

3515
/**
3516
 * ixgbe_store_vfreta - Write the RETA table to HW (x550 devices in SRIOV mode)
3517 3518 3519 3520 3521
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3522
{
3523
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3524 3525
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545
	unsigned int pf_pool = adapter->num_vfs;

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
		if ((i & 3) == 3) {
			IXGBE_WRITE_REG(hw, IXGBE_PFVFRETA(i >> 2, pf_pool),
					vfreta);
			vfreta = 0;
		}
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

3546
	/* Program table for at least 4 queues w/ SR-IOV so that VFs can
3547 3548 3549
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
3550 3551
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 4))
		rss_i = 4;
3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3573 3574 3575 3576 3577 3578
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	unsigned int pf_pool = adapter->num_vfs;
	int i, j;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
3579 3580
		IXGBE_WRITE_REG(hw, IXGBE_PFVFRSSRK(i, pf_pool),
				adapter->rss_key[i]);
3581 3582 3583

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3584
		if (j == rss_i)
3585
			j = 0;
3586 3587

		adapter->rss_indir_tbl[i] = j;
3588
	}
3589 3590

	ixgbe_store_vfreta(adapter);
3591 3592 3593 3594 3595
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3596
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3597
	u32 rxcsum;
3598

3599 3600 3601 3602 3603
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3604
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3605
		if (adapter->ring_feature[RING_F_RSS].mask)
3606
			mrqc = IXGBE_MRQC_RSSEN;
3607
	} else {
3608 3609 3610 3611 3612 3613 3614
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
3615 3616
			else if (adapter->ring_feature[RING_F_VMDQ].mask ==
				 IXGBE_82599_VMDQ_4Q_MASK)
3617
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3618
			else
3619 3620 3621
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3622
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3623 3624 3625 3626
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3627
		}
3628 3629
	}

3630
	/* Perform hash on these packet types */
3631 3632 3633 3634
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3635

3636
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3637
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3638
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3639
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3640

3641
	netdev_rss_key_fill(adapter->rss_key, sizeof(adapter->rss_key));
3642 3643 3644 3645 3646 3647 3648 3649 3650
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
		unsigned int pf_pool = adapter->num_vfs;

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
3651
		ixgbe_setup_vfreta(adapter);
3652 3653 3654 3655
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), vfmrqc);
	} else {
3656
		ixgbe_setup_reta(adapter);
3657 3658 3659
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
3660 3661
}

3662 3663 3664 3665 3666
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3667
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3668
				   struct ixgbe_ring *ring)
3669 3670 3671
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3672
	u8 reg_idx = ring->reg_idx;
3673

A
Alexander Duyck 已提交
3674
	if (!ring_is_rsc_enabled(ring))
3675
		return;
3676

3677
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3678 3679 3680 3681
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3682
	 * than 65536
3683
	 */
3684
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3685
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3686 3687
}

3688 3689 3690 3691 3692 3693 3694
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3695
	u8 reg_idx = ring->reg_idx;
3696

3697 3698
	if (ixgbe_removed(hw->hw_addr))
		return;
3699 3700 3701 3702 3703 3704
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3705
		usleep_range(1000, 2000);
3706 3707 3708 3709 3710 3711 3712 3713 3714
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3715 3716 3717 3718 3719 3720 3721 3722
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

3723 3724
	if (ixgbe_removed(hw->hw_addr))
		return;
3725 3726 3727 3728 3729 3730 3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743 3744 3745 3746
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3747 3748
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3749 3750
{
	struct ixgbe_hw *hw = &adapter->hw;
3751
	union ixgbe_adv_rx_desc *rx_desc;
3752
	u64 rdba = ring->dma;
3753
	u32 rxdctl;
3754
	u8 reg_idx = ring->reg_idx;
3755

3756 3757
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3758
	ixgbe_disable_rx_queue(adapter, ring);
3759

3760 3761 3762 3763
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
3764 3765 3766
	/* Force flushing of IXGBE_RDLEN to prevent MDD */
	IXGBE_WRITE_FLUSH(hw);

3767 3768
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3769
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
3784 3785 3786 3787 3788 3789 3790 3791 3792 3793 3794
#if (PAGE_SIZE < 8192)
	} else {
		rxdctl &= ~(IXGBE_RXDCTL_RLPMLMASK |
			    IXGBE_RXDCTL_RLPML_EN);

		/* Limit the maximum frame size so we don't overrun the skb */
		if (ring_uses_build_skb(ring) &&
		    !test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
			rxdctl |= IXGBE_MAX_FRAME_BUILD_SKB |
				  IXGBE_RXDCTL_RLPML_EN;
#endif
3795 3796
	}

3797 3798 3799 3800
	/* initialize rx_buffer_info */
	memset(ring->rx_buffer_info, 0,
	       sizeof(struct ixgbe_rx_buffer) * ring->count);

3801 3802 3803 3804
	/* initialize Rx descriptor 0 */
	rx_desc = IXGBE_RX_DESC(ring, 0);
	rx_desc->wb.upper.length = 0;

3805 3806 3807 3808 3809
	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3810
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3811 3812
}

3813 3814 3815
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3816
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3817
	u16 pool;
3818 3819 3820

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3821 3822
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3823
		      IXGBE_PSRTYPE_L2HDR |
3824
		      IXGBE_PSRTYPE_IPV6HDR;
3825 3826 3827 3828

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3829
	if (rss_i > 3)
J
Jacob Keller 已提交
3830
		psrtype |= 2u << 29;
3831
	else if (rss_i > 1)
J
Jacob Keller 已提交
3832
		psrtype |= 1u << 29;
3833

3834 3835
	for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
3836 3837
}

3838 3839 3840 3841
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3842
	u32 gcr_ext, vmdctl;
3843
	int i;
3844 3845 3846 3847 3848

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3849 3850
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3851
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3852 3853
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3854

3855 3856
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3857 3858

	/* Enable only the PF's pool for Tx/Rx */
3859
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), GENMASK(31, vf_shift));
3860
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3861
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), GENMASK(31, vf_shift));
3862
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3863
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
3864
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3865 3866

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3867
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3868

3869 3870 3871
	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

3872 3873 3874 3875
	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3876 3877 3878 3879 3880 3881 3882 3883 3884 3885 3886 3887
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3888 3889
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3890
	for (i = 0; i < adapter->num_vfs; i++) {
3891 3892 3893
		/* configure spoof checking */
		ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i,
					  adapter->vfinfo[i].spoofchk_enabled);
3894 3895 3896 3897

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
3898
	}
3899 3900
}

3901
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3902 3903 3904 3905
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3906 3907 3908
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3909

3910
#ifdef IXGBE_FCOE
3911 3912 3913 3914
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3915

3916
#endif /* IXGBE_FCOE */
3917 3918 3919 3920 3921

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3934

3935 3936 3937 3938
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3939
	for (i = 0; i < adapter->num_rx_queues; i++) {
3940
		rx_ring = adapter->rx_ring[i];
3941 3942 3943

		clear_ring_rsc_enabled(rx_ring);
		clear_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
3944
		clear_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &rx_ring->state);
3945

A
Alexander Duyck 已提交
3946 3947
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3948 3949 3950

		if (test_bit(__IXGBE_RX_FCOE, &rx_ring->state))
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
3951

3952
		clear_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &rx_ring->state);
3953 3954 3955 3956 3957 3958 3959 3960 3961 3962 3963 3964
		if (adapter->flags2 & IXGBE_FLAG2_RX_LEGACY)
			continue;

		set_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &rx_ring->state);

#if (PAGE_SIZE < 8192)
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);

		if (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN))
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
#endif
3965 3966 3967
	}
}

3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
3987 3988
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3989
	case ixgbe_mac_x550em_a:
3990 3991 3992
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
		/* fall through for older HW */
3993
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3994
	case ixgbe_mac_X540:
3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006 4007 4008 4009 4010
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

4011 4012 4013 4014 4015 4016 4017 4018 4019 4020
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4021
	u32 rxctrl, rfctl;
4022 4023

	/* disable receives while setting up the descriptors */
4024
	hw->mac.ops.disable_rx(hw);
4025 4026

	ixgbe_setup_psrtype(adapter);
4027
	ixgbe_setup_rdrxctl(adapter);
4028

4029 4030 4031 4032 4033
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
4034 4035 4036

	/* disable NFS filtering */
	rfctl |= (IXGBE_RFCTL_NFSW_DIS | IXGBE_RFCTL_NFSR_DIS);
4037 4038
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

4039
	/* Program registers for the distribution of queues */
4040 4041
	ixgbe_setup_mrqc(adapter);

4042 4043 4044 4045 4046 4047 4048
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
4049 4050
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
4051

4052
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4053 4054 4055 4056 4057 4058 4059
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
4060 4061
}

4062 4063
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
4064 4065 4066 4067 4068
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
4069 4070 4071
	if (!vid || !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true, !!vid);

4072
	set_bit(vid, adapter->active_vlans);
4073 4074

	return 0;
4075 4076
}

4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109
static int ixgbe_find_vlvf_entry(struct ixgbe_hw *hw, u32 vlan)
{
	u32 vlvf;
	int idx;

	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the vlan id in the VLVF entries */
	for (idx = IXGBE_VLVF_ENTRIES; --idx;) {
		vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
			break;
	}

	return idx;
}

void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bits, word;
	int idx;

	idx = ixgbe_find_vlvf_entry(hw, vid);
	if (!idx)
		return;

	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	word = idx * 2 + (VMDQ_P(0) / 32);
J
Jacob Keller 已提交
4110
	bits = ~BIT(VMDQ_P(0) % 32);
4111 4112 4113 4114 4115 4116 4117 4118 4119 4120
	bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));

	/* Disable the filter so this falls into the default pool. */
	if (!bits && !IXGBE_READ_REG(hw, IXGBE_VLVFB(word ^ 1))) {
		if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
			IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VLVF(idx), 0);
	}
}

4121 4122
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
4123 4124 4125 4126 4127
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
4128
	if (vid && !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
4129 4130
		hw->mac.ops.set_vfta(hw, vid, VMDQ_P(0), false, true);

4131
	clear_bit(vid, adapter->active_vlans);
4132 4133

	return 0;
4134 4135
}

4136 4137 4138 4139 4140 4141 4142 4143
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
4144 4145 4146 4147
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4148 4149
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
4150 4151 4152
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4153
	case ixgbe_mac_X540:
4154 4155
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4156
	case ixgbe_mac_x550em_a:
4157
		for (i = 0; i < adapter->num_rx_queues; i++) {
4158 4159 4160 4161 4162
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
4174
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
4175 4176
 * @adapter: driver data
 */
4177
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
4178 4179
{
	struct ixgbe_hw *hw = &adapter->hw;
4180
	u32 vlnctrl;
4181 4182 4183 4184
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4185 4186
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
4187 4188 4189
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4190
	case ixgbe_mac_X540:
4191 4192
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4193
	case ixgbe_mac_x550em_a:
4194
		for (i = 0; i < adapter->num_rx_queues; i++) {
4195 4196 4197 4198 4199
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4200 4201 4202 4203 4204 4205 4206 4207 4208 4209
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

4210 4211 4212 4213 4214
static void ixgbe_vlan_promisc_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4215 4216
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);

4217 4218 4219 4220 4221
	if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) {
	/* For VMDq and SR-IOV we must leave VLAN filtering enabled */
		vlnctrl |= IXGBE_VLNCTRL_VFE;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
	} else {
4222
		vlnctrl &= ~IXGBE_VLNCTRL_VFE;
4223 4224 4225 4226
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

4227 4228 4229 4230
	/* Nothing to do for 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242
	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC)
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 |= IXGBE_FLAG2_VLAN_PROMISC;

	/* Add PF to all active pools */
	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 reg_offset = IXGBE_VLVFB(i * 2 + VMDQ_P(0) / 32);
		u32 vlvfb = IXGBE_READ_REG(hw, reg_offset);

J
Jacob Keller 已提交
4243
		vlvfb |= BIT(VMDQ_P(0) % 32);
4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271 4272
		IXGBE_WRITE_REG(hw, reg_offset, vlvfb);
	}

	/* Set all bits in the VLAN filter table array */
	for (i = hw->mac.vft_size; i--;)
		IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), ~0U);
}

#define VFTA_BLOCK_SIZE 8
static void ixgbe_scrub_vfta(struct ixgbe_adapter *adapter, u32 vfta_offset)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits;

	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern outselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf) {
			/* record VLAN ID in VFTA */
J
Jacob Keller 已提交
4273
			vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4274 4275 4276 4277 4278 4279 4280 4281

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
		word = i * 2 + VMDQ_P(0) / 32;
J
Jacob Keller 已提交
4282
		bits = ~BIT(VMDQ_P(0) % 32);
4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303
		bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));
		IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), bits);
	}

	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		IXGBE_WRITE_REG(hw, IXGBE_VFTA(vfta_offset + i), vfta[i]);
	}
}

static void ixgbe_vlan_promisc_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4304 4305 4306 4307 4308
	/* Set VLAN filtering to enabled */
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);

4309 4310
	if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) ||
	    hw->mac.type == ixgbe_mac_82598EB)
4311 4312 4313 4314 4315 4316 4317 4318 4319 4320 4321 4322 4323
		return;

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

	for (i = 0; i < hw->mac.vft_size; i += VFTA_BLOCK_SIZE)
		ixgbe_scrub_vfta(adapter, i);
}

4324 4325
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
4326
	u16 vid = 1;
4327

4328
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
4329

4330
	for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
4331
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
4332 4333
}

4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4357
	ixgbe_restore_vf_multicasts(adapter);
4358 4359 4360 4361 4362
#endif

	return netdev_mc_count(netdev);
}

4363 4364 4365
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
4366
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4367 4368
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4369 4370 4371 4372 4373 4374 4375 4376

	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
4377 4378 4379 4380 4381 4382
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
	}
}

4383
#endif
4384 4385
static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
4386
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4387 4388 4389
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (!(mac_table->state & IXGBE_MAC_STATE_MODIFIED))
			continue;

		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
4403 4404 4405 4406 4407
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
4408
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4409
	struct ixgbe_hw *hw = &adapter->hw;
4410
	int i;
4411

4412 4413 4414
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;
4415
	}
4416

4417 4418 4419
	ixgbe_sync_mac_table(adapter);
}

4420
static int ixgbe_available_rars(struct ixgbe_adapter *adapter, u16 pool)
4421
{
4422
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4423 4424 4425
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

4426 4427 4428 4429 4430 4431 4432 4433 4434 4435 4436 4437
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* do not count default RAR as available */
		if (mac_table->state & IXGBE_MAC_STATE_DEFAULT)
			continue;

		/* only count unused and addresses that belong to us */
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE) {
			if (mac_table->pool != pool)
				continue;
		}

		count++;
4438
	}
4439

4440 4441 4442 4443
	return count;
}

/* this function destroys the first RAR entry */
4444
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter)
4445
{
4446
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4447 4448
	struct ixgbe_hw *hw = &adapter->hw;

4449 4450 4451 4452 4453 4454
	memcpy(&mac_table->addr, hw->mac.addr, ETH_ALEN);
	mac_table->pool = VMDQ_P(0);

	mac_table->state = IXGBE_MAC_STATE_DEFAULT | IXGBE_MAC_STATE_IN_USE;

	hw->mac.ops.set_rar(hw, 0, mac_table->addr, mac_table->pool,
4455 4456 4457
			    IXGBE_RAH_AV);
}

4458 4459
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4460
{
4461
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4462 4463 4464 4465 4466 4467
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4468 4469
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
4470
			continue;
4471 4472 4473 4474 4475 4476 4477

		ether_addr_copy(mac_table->addr, addr);
		mac_table->pool = pool;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED |
				    IXGBE_MAC_STATE_IN_USE;

4478
		ixgbe_sync_mac_table(adapter);
4479

4480 4481
		return i;
	}
4482

4483 4484 4485
	return -ENOMEM;
}

4486 4487
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4488
{
4489
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4490
	struct ixgbe_hw *hw = &adapter->hw;
4491
	int i;
4492 4493 4494 4495

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4496 4497 4498 4499 4500 4501 4502 4503 4504 4505 4506 4507 4508 4509 4510 4511 4512 4513
	/* search table for addr, if found clear IN_USE flag and sync */
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* we can only delete an entry if it is in use */
		if (!(mac_table->state & IXGBE_MAC_STATE_IN_USE))
			continue;
		/* we only care about entries that belong to the given pool */
		if (mac_table->pool != pool)
			continue;
		/* we only care about a specific MAC address */
		if (!ether_addr_equal(addr, mac_table->addr))
			continue;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;

		ixgbe_sync_mac_table(adapter);

		return 0;
4514
	}
4515

4516 4517
	return -ENOMEM;
}
4518 4519 4520 4521 4522 4523 4524 4525 4526
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
4527
static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
4528 4529 4530 4531 4532
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4533
	if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter, vfn))
4534 4535
		return -ENOMEM;

4536
	if (!netdev_uc_empty(netdev)) {
4537 4538
		struct netdev_hw_addr *ha;
		netdev_for_each_uc_addr(ha, netdev) {
4539 4540
			ixgbe_del_mac_filter(adapter, ha->addr, vfn);
			ixgbe_add_mac_filter(adapter, ha->addr, vfn);
4541 4542 4543 4544 4545 4546
			count++;
		}
	}
	return count;
}

4547 4548 4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
static int ixgbe_uc_sync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int ret;

	ret = ixgbe_add_mac_filter(adapter, addr, VMDQ_P(0));

	return min_t(int, ret, 0);
}

static int ixgbe_uc_unsync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_del_mac_filter(adapter, addr, VMDQ_P(0));

	return 0;
}

4566
/**
4567
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4568 4569
 * @netdev: network interface device structure
 *
4570 4571 4572 4573
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4574
 **/
4575
void ixgbe_set_rx_mode(struct net_device *netdev)
4576 4577 4578
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4579
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
4580
	netdev_features_t features = netdev->features;
4581
	int count;
4582 4583 4584 4585

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

4586
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4587
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4588 4589 4590 4591
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4592 4593
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4594
	if (netdev->flags & IFF_PROMISC) {
4595
		hw->addr_ctrl.user_set_promisc = true;
4596
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4597
		vmolr |= IXGBE_VMOLR_MPE;
4598
		features &= ~NETIF_F_HW_VLAN_CTAG_FILTER;
4599
	} else {
4600 4601
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4602
			vmolr |= IXGBE_VMOLR_MPE;
4603
		}
4604
		hw->addr_ctrl.user_set_promisc = false;
4605 4606 4607 4608 4609 4610 4611
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4612
	if (__dev_uc_sync(netdev, ixgbe_uc_sync, ixgbe_uc_unsync)) {
4613 4614
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4615 4616
	}

4617 4618 4619 4620
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4621 4622 4623 4624 4625 4626 4627
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4628 4629 4630

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4631 4632
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4633
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4634 4635
	}

B
Ben Greear 已提交
4636
	/* This is useful for sniffing bad packets. */
4637
	if (features & NETIF_F_RXALL) {
B
Ben Greear 已提交
4638 4639 4640 4641 4642 4643 4644 4645 4646 4647
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

4648
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4649

4650
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
4651 4652 4653
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
4654 4655 4656 4657 4658

	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
		ixgbe_vlan_promisc_disable(adapter);
	else
		ixgbe_vlan_promisc_enable(adapter);
4659 4660
}

4661 4662 4663 4664
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4665
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
4666
		napi_enable(&adapter->q_vector[q_idx]->napi);
4667 4668 4669 4670 4671 4672
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4673
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
4674
		napi_disable(&adapter->q_vector[q_idx]->napi);
4675 4676
}

4677
static void ixgbe_clear_udp_tunnel_port(struct ixgbe_adapter *adapter, u32 mask)
4678
{
4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vxlanctrl;

	if (!(adapter->flags & (IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE |
				IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)))
		return;

	vxlanctrl = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) && ~mask;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, vxlanctrl);

	if (mask & IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK)
4690
		adapter->vxlan_port = 0;
4691 4692 4693

	if (mask & IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK)
		adapter->geneve_port = 0;
4694 4695
}

J
Jeff Kirsher 已提交
4696
#ifdef CONFIG_IXGBE_DCB
4697
/**
4698 4699 4700 4701 4702 4703 4704 4705 4706 4707
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4708
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4709

4710 4711 4712 4713 4714 4715 4716 4717 4718
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

4719
#ifdef IXGBE_FCOE
4720 4721
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4722
#endif
4723 4724 4725

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
4726 4727 4728 4729 4730
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
4731 4732 4733 4734 4735 4736 4737
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
4738
	}
4739 4740 4741

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
4742 4743
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
4744

4745 4746 4747 4748
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
4749

4750 4751
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
4752
	}
4753
}
4754 4755 4756 4757 4758
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

4759
/**
4760 4761 4762
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
4763
 * @pb: packet buffer to calculate
4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
4777 4778 4779 4780
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4781
#endif
4782

4783 4784 4785
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4786 4787
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4788
	case ixgbe_mac_x550em_a:
4789 4790 4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

4820
/**
4821 4822 4823
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
4824
 * @pb: packet buffer to calculate
4825
 */
4826
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
4827 4828 4829 4830 4831 4832 4833 4834 4835
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

4836 4837 4838 4839 4840 4841 4842 4843
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

4844 4845 4846
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4847 4848
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4849
	case ixgbe_mac_x550em_a:
4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4875
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
4876 4877

		/* Low water marks must not be larger than high water marks */
4878 4879
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
4880
	}
4881 4882 4883

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
4884 4885
}

4886 4887 4888
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4889 4890
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
4891 4892 4893

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4894 4895 4896
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
4897

4898
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
4899
	ixgbe_pbthresh_setup(adapter);
4900 4901
}

4902 4903 4904
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4905
	struct hlist_node *node2;
4906 4907 4908 4909 4910 4911 4912
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

4913
	hlist_for_each_entry_safe(filter, node2,
4914 4915
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
4916 4917 4918 4919 4920
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
4921 4922 4923 4924 4925
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
4945
	ixgbe_write_uc_addr_list(adapter->netdev, pool);
4946 4947 4948 4949 4950 4951
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
4952
	int rss_i = adapter->num_rx_queues_per_pool;
4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964
	struct ixgbe_hw *hw = &adapter->hw;
	u16 pool = vadapter->pool;
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
		      IXGBE_PSRTYPE_L2HDR |
		      IXGBE_PSRTYPE_IPV6HDR;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (rss_i > 3)
J
Jacob Keller 已提交
4965
		psrtype |= 2u << 29;
4966
	else if (rss_i > 1)
J
Jacob Keller 已提交
4967
		psrtype |= 1u << 29;
4968 4969 4970 4971 4972 4973 4974 4975 4976 4977

	IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
4978 4979
	u16 i = rx_ring->next_to_clean;
	struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
4980 4981

	/* Free all the Rx ring sk_buffs */
4982
	while (i != rx_ring->next_to_alloc) {
4983 4984
		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
4985
			if (IXGBE_CB(skb)->page_released)
4986
				dma_unmap_page_attrs(rx_ring->dev,
4987 4988 4989 4990
						     IXGBE_CB(skb)->dma,
						     ixgbe_rx_pg_size(rx_ring),
						     DMA_FROM_DEVICE,
						     IXGBE_RX_DMA_ATTR);
4991 4992
			dev_kfree_skb(skb);
		}
A
Alexander Duyck 已提交
4993

4994 4995 4996 4997 4998 4999 5000 5001 5002 5003
		/* Invalidate cache lines that may have been written to by
		 * device so that we avoid corrupting memory.
		 */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);

		/* free resources associated with mapping */
5004
		dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
5005 5006 5007
				     ixgbe_rx_pg_size(rx_ring),
				     DMA_FROM_DEVICE,
				     IXGBE_RX_DMA_ATTR);
5008 5009
		__page_frag_cache_drain(rx_buffer->page,
					rx_buffer->pagecnt_bias);
A
Alexander Duyck 已提交
5010

5011 5012 5013 5014 5015 5016
		i++;
		rx_buffer++;
		if (i == rx_ring->count) {
			i = 0;
			rx_buffer = rx_ring->rx_buffer_info;
		}
5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032
	}

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
				   struct ixgbe_ring *rx_ring)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
	int index = rx_ring->queue_index + vadapter->rx_base_queue;

	/* shutdown specific queue receive and wait for dma to settle */
	ixgbe_disable_rx_queue(adapter, rx_ring);
	usleep_range(10000, 20000);
J
Jacob Keller 已提交
5033
	ixgbe_irq_disable_queues(adapter, BIT_ULL(index));
5034 5035 5036 5037
	ixgbe_clean_rx_ring(rx_ring);
	rx_ring->l2_accel_priv = NULL;
}

5038 5039
static int ixgbe_fwd_ring_down(struct net_device *vdev,
			       struct ixgbe_fwd_adapter *accel)
5040 5041 5042 5043 5044 5045 5046 5047 5048 5049 5050 5051 5052 5053 5054 5055 5056 5057 5058 5059 5060 5061 5062 5063 5064 5065 5066 5067 5068 5069 5070 5071 5072 5073 5074 5075 5076 5077 5078 5079 5080 5081 5082 5083 5084 5085 5086 5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101 5102 5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int txbase = accel->tx_base_queue;
	int i;

	netif_tx_stop_all_queues(vdev);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
		adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
		adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
	}


	return 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase, txbase, queues;
	int i, baseq, err = 0;

	if (!test_bit(accel->pool, &adapter->fwd_bitmask))
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
	netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   accel->pool, adapter->num_rx_pools,
		   baseq, baseq + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);

	accel->netdev = vdev;
	accel->rx_base_queue = rxbase = baseq;
	accel->tx_base_queue = txbase = baseq;

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->rx_ring[rxbase + i]->netdev = vdev;
		adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->netdev = vdev;
		adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
	}

	queues = min_t(unsigned int,
		       adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
	err = netif_set_real_num_tx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	err = netif_set_real_num_rx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	if (is_valid_ether_addr(vdev->dev_addr))
		ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);

	ixgbe_fwd_psrtype(accel);
	ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
	return err;
fwd_queue_err:
	ixgbe_fwd_ring_down(vdev, accel);
	return err;
}

D
David Ahern 已提交
5117
static int ixgbe_upper_dev_walk(struct net_device *upper, void *data)
5118
{
D
David Ahern 已提交
5119 5120 5121
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *dfwd = netdev_priv(upper);
		struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
5122

D
David Ahern 已提交
5123 5124
		if (dfwd->fwd_priv)
			ixgbe_fwd_ring_up(upper, vadapter);
5125
	}
D
David Ahern 已提交
5126 5127 5128 5129 5130 5131 5132 5133

	return 0;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_upper_dev_walk, NULL);
5134 5135
}

5136 5137
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
5138 5139
	struct ixgbe_hw *hw = &adapter->hw;

5140
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
5141
#ifdef CONFIG_IXGBE_DCB
5142
	ixgbe_configure_dcb(adapter);
5143
#endif
5144 5145 5146 5147 5148
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
5149

5150
	ixgbe_set_rx_mode(adapter->netdev);
5151 5152
	ixgbe_restore_vlan(adapter);

5153 5154 5155 5156 5157 5158 5159 5160 5161
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

5162
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
5163 5164
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
5165 5166 5167 5168
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
5169
	}
5170

5171 5172 5173 5174 5175 5176 5177 5178 5179
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

5180 5181 5182 5183 5184 5185
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

5186 5187 5188 5189 5190
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
5191 5192
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
5193
	ixgbe_configure_dfwd(adapter);
5194 5195
}

5196
/**
5197 5198 5199 5200 5201
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
5202
	/*
S
Stephen Hemminger 已提交
5203
	 * We are assuming the worst case scenario here, and that
5204 5205 5206 5207 5208 5209
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5210

5211
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
5212
	adapter->sfp_poll_time = 0;
5213 5214 5215 5216
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
5217 5218 5219 5220
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
5221
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
5222
{
J
Josh Hay 已提交
5223 5224
	u32 speed;
	bool autoneg, link_up = false;
5225
	int ret = IXGBE_ERR_LINK_SETUP;
5226 5227

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
5228
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
5229 5230

	if (ret)
5231
		return ret;
5232

J
Josh Hay 已提交
5233 5234 5235 5236
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
5237
	if (ret)
5238
		return ret;
5239

5240
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
5241
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
5242

5243 5244 5245
	return ret;
}

5246
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
5247 5248
{
	struct ixgbe_hw *hw = &adapter->hw;
5249
	u32 gpie = 0;
5250

5251
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5252 5253 5254
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
5255 5256 5257 5258 5259 5260 5261 5262 5263
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5264
		case ixgbe_mac_X540:
5265 5266
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
5267
		case ixgbe_mac_x550em_a:
D
Don Skidmore 已提交
5268
		default:
5269 5270 5271 5272 5273
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
5274 5275 5276 5277
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
5278

5279 5280 5281 5282 5283
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
5296 5297
	}

5298
	/* Enable Thermal over heat sensor interrupt */
5299 5300 5301
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
5302
			gpie |= IXGBE_SDP0_GPIEN_8259X;
5303 5304 5305 5306 5307
			break;
		default:
			break;
		}
	}
5308

5309 5310
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
5311
		gpie |= IXGBE_SDP1_GPIEN(hw);
5312

5313 5314 5315 5316 5317
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
5318
	case ixgbe_mac_x550em_a:
5319 5320 5321 5322
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
5323
	}
5324 5325 5326 5327

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

5328
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
5329 5330 5331 5332 5333 5334 5335
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
5336

5337 5338 5339 5340 5341
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

5342 5343
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
5344 5345
		hw->mac.ops.enable_tx_laser(hw);

5346 5347 5348
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

5349
	smp_mb__before_atomic();
5350
	clear_bit(__IXGBE_DOWN, &adapter->state);
5351 5352
	ixgbe_napi_enable_all(adapter);

5353 5354 5355 5356 5357 5358 5359 5360
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

5361 5362
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
5363
	ixgbe_irq_enable(adapter, true, true);
5364

5365 5366 5367 5368 5369 5370 5371
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
5372
			e_crit(drv, "Fan has stopped, replace the adapter\n");
5373 5374
	}

5375 5376
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
5377 5378
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
5379
	mod_timer(&adapter->service_timer, jiffies);
5380 5381 5382 5383 5384

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
5385 5386
}

5387 5388 5389
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5390
	/* put off any impending NetWatchDogTimeout */
5391
	netif_trans_update(adapter->netdev);
5392

5393
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5394
		usleep_range(1000, 2000);
5395 5396
	if (adapter->hw.phy.type == ixgbe_phy_fw)
		ixgbe_watchdog_link_is_down(adapter);
5397
	ixgbe_down(adapter);
5398 5399 5400 5401 5402 5403 5404 5405
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5406 5407 5408 5409
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5410
void ixgbe_up(struct ixgbe_adapter *adapter)
5411 5412 5413 5414
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5415
	ixgbe_up_complete(adapter);
5416 5417 5418 5419
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5420
	struct ixgbe_hw *hw = &adapter->hw;
5421
	struct net_device *netdev = adapter->netdev;
5422 5423
	int err;

5424 5425
	if (ixgbe_removed(hw->hw_addr))
		return;
5426 5427 5428 5429 5430 5431 5432 5433 5434
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5435
	err = hw->mac.ops.init_hw(hw);
5436 5437 5438
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5439
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5440 5441
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5442
		e_dev_err("master disable timed out\n");
5443
		break;
5444 5445
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5446
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5447
			   "Please be aware there may be issues associated with "
5448 5449 5450 5451
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5452
		break;
5453
	default:
5454
		e_dev_err("Hardware Error: %d\n", err);
5455
	}
5456

5457
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5458 5459

	/* flush entries out of MAC table */
5460
	ixgbe_flush_sw_mac_table(adapter);
5461 5462 5463
	__dev_uc_unsync(netdev, NULL);

	/* do not flush user set addresses */
5464
	ixgbe_mac_set_default_filter(adapter);
5465 5466 5467 5468

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5469

5470
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5471
		ixgbe_ptp_reset(adapter);
5472 5473 5474 5475 5476 5477 5478

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5479 5480 5481 5482 5483 5484
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5485
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5486
{
5487 5488
	u16 i = tx_ring->next_to_clean;
	struct ixgbe_tx_buffer *tx_buffer = &tx_ring->tx_buffer_info[i];
5489

5490 5491
	while (i != tx_ring->next_to_use) {
		union ixgbe_adv_tx_desc *eop_desc, *tx_desc;
5492

5493 5494
		/* Free all the Tx ring sk_buffs */
		dev_kfree_skb_any(tx_buffer->skb);
5495

5496 5497 5498 5499 5500
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);
5501

5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515
		/* check for eop_desc to determine the end of the packet */
		eop_desc = tx_buffer->next_to_watch;
		tx_desc = IXGBE_TX_DESC(tx_ring, i);

		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
			tx_buffer++;
			tx_desc++;
			i++;
			if (unlikely(i == tx_ring->count)) {
				i = 0;
				tx_buffer = tx_ring->tx_buffer_info;
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			}
5516

5517 5518 5519 5520 5521 5522 5523
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len))
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
		}
5524

5525 5526 5527 5528 5529 5530 5531 5532 5533 5534 5535 5536 5537
		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		i++;
		if (unlikely(i == tx_ring->count)) {
			i = 0;
			tx_buffer = tx_ring->tx_buffer_info;
		}
	}

	/* reset BQL for queue */
	netdev_tx_reset_queue(txring_txq(tx_ring));

	/* reset next_to_use and next_to_clean */
5538 5539 5540 5541 5542
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5543
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5544 5545
 * @adapter: board private structure
 **/
5546
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5547 5548 5549
{
	int i;

5550
	for (i = 0; i < adapter->num_rx_queues; i++)
5551
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5552 5553 5554
}

/**
5555
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5556 5557
 * @adapter: board private structure
 **/
5558
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5559 5560 5561
{
	int i;

5562
	for (i = 0; i < adapter->num_tx_queues; i++)
5563
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5564 5565
}

5566 5567
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5568
	struct hlist_node *node2;
5569 5570 5571 5572
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5573
	hlist_for_each_entry_safe(filter, node2,
5574 5575 5576 5577 5578 5579 5580 5581 5582
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

D
David Ahern 已提交
5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597
static int ixgbe_disable_macvlan(struct net_device *upper, void *data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *vlan = netdev_priv(upper);

		if (vlan->fwd_priv) {
			netif_tx_stop_all_queues(upper);
			netif_carrier_off(upper);
			netif_tx_disable(upper);
		}
	}

	return 0;
}

5598 5599 5600
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5601
	struct ixgbe_hw *hw = &adapter->hw;
5602
	int i;
5603 5604

	/* signal that we are down to the interrupt handler */
5605 5606
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5607 5608

	/* disable receives */
5609
	hw->mac.ops.disable_rx(hw);
5610

5611 5612 5613 5614 5615
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5616
	usleep_range(10000, 20000);
5617

5618 5619
	netif_tx_stop_all_queues(netdev);

5620
	/* call carrier off first to avoid false dev_watchdog timeouts */
5621 5622 5623
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

5624
	/* disable any upper devices */
D
David Ahern 已提交
5625 5626
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_disable_macvlan, NULL);
5627

5628 5629 5630 5631
	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5632 5633
	clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5634 5635 5636 5637
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5638
	if (adapter->num_vfs) {
5639 5640
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5641 5642 5643

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5644
			adapter->vfinfo[i].clear_to_send = false;
5645 5646 5647 5648 5649 5650

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5651 5652
	}

5653 5654
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5655
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5656
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5657
	}
5658

5659
	/* Disable the Tx DMA engine on 82599 and later MAC */
5660 5661
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5662
	case ixgbe_mac_X540:
5663 5664
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5665
	case ixgbe_mac_x550em_a:
5666
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5667 5668
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5669 5670 5671 5672
		break;
	default:
		break;
	}
5673

5674 5675
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5676

5677 5678
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5679 5680
		hw->mac.ops.disable_tx_laser(hw);

5681 5682 5683 5684
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

5685 5686 5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709
/**
 * ixgbe_eee_capable - helper function to determine EEE support on X550
 * @adapter: board private structure
 */
static void ixgbe_set_eee_capable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_X550EM_A_1G_T:
	case IXGBE_DEV_ID_X550EM_A_1G_T_L:
		if (!hw->phy.eee_speeds_supported)
			break;
		adapter->flags2 |= IXGBE_FLAG2_EEE_CAPABLE;
		if (!hw->phy.eee_speeds_advertised)
			break;
		adapter->flags2 |= IXGBE_FLAG2_EEE_ENABLED;
		break;
	default:
		adapter->flags2 &= ~IXGBE_FLAG2_EEE_CAPABLE;
		adapter->flags2 &= ~IXGBE_FLAG2_EEE_ENABLED;
		break;
	}
}

5710 5711 5712 5713 5714 5715 5716 5717 5718
/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5719
	ixgbe_tx_timeout_reset(adapter);
5720 5721
}

5722 5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740 5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763 5764 5765 5766 5767 5768 5769 5770 5771 5772 5773
#ifdef CONFIG_IXGBE_DCB
static void ixgbe_init_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct tc_configuration *tc;
	int j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
	case ixgbe_mac_82599EB:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_x550em_a:
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = DEF_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = DEF_TRAFFIC_CLASS;
		break;
	}

	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.pfc_mode_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
		adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
}
#endif

5774 5775 5776 5777 5778 5779 5780 5781
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
5782 5783
static int ixgbe_sw_init(struct ixgbe_adapter *adapter,
			 const struct ixgbe_info *ii)
5784 5785 5786
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5787
	unsigned int rss, fdir;
5788
	u32 fwsm;
5789
	int i;
5790

5791 5792 5793 5794 5795 5796 5797 5798
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5799 5800 5801
	/* get_invariants needs the device IDs */
	ii->get_invariants(hw);

5802
	/* Set common capability flags and settings */
5803
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
5804
	adapter->ring_feature[RING_F_RSS].limit = rss;
5805 5806 5807
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
5808 5809
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
5810 5811 5812 5813
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
5814 5815 5816 5817
#ifdef CONFIG_IXGBE_DCB
	adapter->flags |= IXGBE_FLAG_DCB_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
#endif
5818 5819 5820 5821 5822 5823 5824 5825 5826
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

5827
	/* initialize static ixgbe jump table entries */
5828 5829 5830 5831 5832 5833 5834 5835
	adapter->jump_tables[0] = kzalloc(sizeof(*adapter->jump_tables[0]),
					  GFP_KERNEL);
	if (!adapter->jump_tables[0])
		return -ENOMEM;
	adapter->jump_tables[0]->mat = ixgbe_ipv4_fields;

	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++)
		adapter->jump_tables[i] = NULL;
5836

5837 5838 5839
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);
5840 5841
	if (!adapter->mac_table)
		return -ENOMEM;
5842

5843
	/* Set MAC specific capability flags and exceptions */
5844 5845
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5846 5847
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;

5848 5849
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5850

5851
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
5852 5853 5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5866
		break;
D
Don Skidmore 已提交
5867
	case ixgbe_mac_X540:
5868
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
5869 5870
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5871
		break;
5872
	case ixgbe_mac_x550em_a:
5873
		adapter->flags |= IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE;
5874 5875 5876 5877 5878 5879 5880 5881
		switch (hw->device_id) {
		case IXGBE_DEV_ID_X550EM_A_1G_T:
		case IXGBE_DEV_ID_X550EM_A_1G_T_L:
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
			break;
		default:
			break;
		}
5882 5883
	/* fall through */
	case ixgbe_mac_X550EM_x:
5884 5885 5886 5887 5888 5889 5890 5891 5892 5893
#ifdef CONFIG_IXGBE_DCB
		adapter->flags &= ~IXGBE_FLAG_DCB_CAPABLE;
#endif
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
	/* Fall Through */
5894
	case ixgbe_mac_X550:
5895 5896
		if (hw->mac.type == ixgbe_mac_X550)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5897 5898
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
5899 5900
#endif
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
5901
		break;
5902 5903
	default:
		break;
A
Alexander Duyck 已提交
5904
	}
5905

5906 5907 5908 5909 5910
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
5911 5912 5913
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
5914
#ifdef CONFIG_IXGBE_DCB
5915
	ixgbe_init_dcb(adapter);
5916
#endif
5917 5918

	/* default flow control settings */
5919
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5920
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5921
	ixgbe_pbthresh_setup(adapter);
5922 5923
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
5924
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
5925

5926
#ifdef CONFIG_PCI_IOV
5927 5928 5929
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

5930
	/* assign number of SR-IOV VFs */
5931
	if (hw->mac.type != ixgbe_mac_82598EB) {
5932
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
5933 5934 5935 5936 5937 5938 5939
			adapter->num_vfs = 0;
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		} else {
			adapter->num_vfs = max_vfs;
		}
	}
#endif /* CONFIG_PCI_IOV */
5940

5941
	/* enable itr by default in dynamic mode */
5942 5943
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5944 5945 5946 5947 5948

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5949
	/* set default work limits */
5950
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5951

5952
	/* initialize eeprom parameters */
5953
	if (ixgbe_init_eeprom_params_generic(hw)) {
5954
		e_dev_err("EEPROM initialization failed\n");
5955 5956 5957
		return -EIO;
	}

5958 5959
	/* PF holds first pool slot */
	set_bit(0, &adapter->fwd_bitmask);
5960 5961 5962 5963 5964 5965 5966
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5967
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5968 5969 5970
 *
 * Return 0 on success, negative on failure
 **/
5971
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5972
{
5973
	struct device *dev = tx_ring->dev;
5974
	int orig_node = dev_to_node(dev);
5975
	int ring_node = -1;
5976 5977
	int size;

5978
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5979 5980

	if (tx_ring->q_vector)
5981
		ring_node = tx_ring->q_vector->numa_node;
5982

5983
	tx_ring->tx_buffer_info = vmalloc_node(size, ring_node);
5984
	if (!tx_ring->tx_buffer_info)
5985
		tx_ring->tx_buffer_info = vmalloc(size);
5986 5987
	if (!tx_ring->tx_buffer_info)
		goto err;
5988

5989 5990
	u64_stats_init(&tx_ring->syncp);

5991
	/* round up to nearest 4K */
5992
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5993
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5994

5995
	set_dev_node(dev, ring_node);
5996 5997 5998 5999 6000 6001 6002 6003
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
6004 6005
	if (!tx_ring->desc)
		goto err;
6006

6007 6008
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
6009
	return 0;
6010 6011 6012 6013

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
6014
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
6015
	return -ENOMEM;
6016 6017
}

6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
6033
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
6034 6035
		if (!err)
			continue;
6036

6037
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
6038
		goto err_setup_tx;
6039 6040
	}

6041 6042 6043 6044 6045
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
6046 6047 6048
	return err;
}

6049 6050
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
6051
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
6052 6053 6054
 *
 * Returns 0 on success, negative on failure
 **/
6055
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
6056
{
6057
	struct device *dev = rx_ring->dev;
6058
	int orig_node = dev_to_node(dev);
6059
	int ring_node = -1;
6060
	int size;
6061

6062
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
6063 6064

	if (rx_ring->q_vector)
6065
		ring_node = rx_ring->q_vector->numa_node;
6066

6067
	rx_ring->rx_buffer_info = vmalloc_node(size, ring_node);
6068
	if (!rx_ring->rx_buffer_info)
6069
		rx_ring->rx_buffer_info = vmalloc(size);
6070 6071
	if (!rx_ring->rx_buffer_info)
		goto err;
6072

6073 6074
	u64_stats_init(&rx_ring->syncp);

6075
	/* Round up to nearest 4K */
6076 6077
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
6078

6079
	set_dev_node(dev, ring_node);
6080 6081 6082 6083 6084 6085 6086 6087
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
6088 6089
	if (!rx_ring->desc)
		goto err;
6090

6091 6092
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
6093 6094

	return 0;
6095 6096 6097 6098
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
6099
	return -ENOMEM;
6100 6101
}

6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
6117
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
6118 6119
		if (!err)
			continue;
6120

6121
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
6122
		goto err_setup_rx;
6123 6124
	}

6125 6126 6127 6128 6129
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
6130 6131 6132 6133
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
6134 6135 6136
	return err;
}

6137 6138 6139 6140 6141 6142
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
6143
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
6144
{
6145
	ixgbe_clean_tx_ring(tx_ring);
6146 6147 6148 6149

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

6150 6151 6152 6153 6154 6155
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
6171
		if (adapter->tx_ring[i]->desc)
6172
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
6173 6174 6175
}

/**
6176
 * ixgbe_free_rx_resources - Free Rx Resources
6177 6178 6179 6180
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
6181
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
6182
{
6183
	ixgbe_clean_rx_ring(rx_ring);
6184 6185 6186 6187

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

6188 6189 6190 6191 6192 6193
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

6208 6209 6210 6211
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
6212
	for (i = 0; i < adapter->num_rx_queues; i++)
6213
		if (adapter->rx_ring[i]->desc)
6214
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6227 6228

	/*
6229 6230 6231
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
6232 6233 6234
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
6235
	    (new_mtu > ETH_DATA_LEN))
6236
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
6237

6238
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
6239

6240
	/* must set new MTU before calling down or up */
6241 6242
	netdev->mtu = new_mtu;

6243 6244
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255 6256 6257 6258 6259 6260

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
6261
int ixgbe_open(struct net_device *netdev)
6262 6263
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6264
	struct ixgbe_hw *hw = &adapter->hw;
6265
	int err, queues;
6266 6267 6268 6269

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
6270

6271 6272
	netif_carrier_off(netdev);

6273 6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

6285
	err = ixgbe_request_irq(adapter);
6286 6287 6288
	if (err)
		goto err_req_irq;

6289
	/* Notify the stack of the actual queue counts. */
6290 6291 6292 6293 6294 6295
	if (adapter->num_rx_pools > 1)
		queues = adapter->num_rx_queues_per_pool;
	else
		queues = adapter->num_tx_queues;

	err = netif_set_real_num_tx_queues(netdev, queues);
6296 6297 6298
	if (err)
		goto err_set_queues;

6299 6300 6301 6302 6303 6304
	if (adapter->num_rx_pools > 1 &&
	    adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
		queues = IXGBE_MAX_L2A_QUEUES;
	else
		queues = adapter->num_rx_queues;
	err = netif_set_real_num_rx_queues(netdev, queues);
6305 6306 6307
	if (err)
		goto err_set_queues;

6308 6309
	ixgbe_ptp_init(adapter);

6310
	ixgbe_up_complete(adapter);
6311

6312
	ixgbe_clear_udp_tunnel_port(adapter, IXGBE_VXLANCTRL_ALL_UDPPORT_MASK);
6313
	udp_tunnel_get_rx_info(netdev);
6314

6315 6316
	return 0;

6317 6318
err_set_queues:
	ixgbe_free_irq(adapter);
6319
err_req_irq:
6320
	ixgbe_free_all_rx_resources(adapter);
6321 6322
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
6323
err_setup_rx:
6324
	ixgbe_free_all_tx_resources(adapter);
6325
err_setup_tx:
6326 6327 6328 6329 6330
	ixgbe_reset(adapter);

	return err;
}

6331 6332 6333 6334
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

6335 6336 6337 6338 6339 6340 6341 6342 6343
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

6344 6345 6346 6347 6348 6349
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
6361
int ixgbe_close(struct net_device *netdev)
6362 6363 6364
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6365 6366
	ixgbe_ptp_stop(adapter);

6367 6368
	if (netif_device_present(netdev))
		ixgbe_close_suspend(adapter);
6369

6370 6371
	ixgbe_fdir_filter_exit(adapter);

6372
	ixgbe_release_hw_control(adapter);
6373 6374 6375 6376

	return 0;
}

6377 6378 6379
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
6380 6381
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6382 6383
	u32 err;

6384
	adapter->hw.hw_addr = adapter->io_addr;
6385 6386
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
6387 6388 6389 6390 6391
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
6392 6393

	err = pci_enable_device_mem(pdev);
6394
	if (err) {
6395
		e_dev_err("Cannot enable PCI device from suspend\n");
6396 6397
		return err;
	}
6398
	smp_mb__before_atomic();
6399
	clear_bit(__IXGBE_DISABLED, &adapter->state);
6400 6401
	pci_set_master(pdev);

6402
	pci_wake_from_d3(pdev, false);
6403 6404 6405

	ixgbe_reset(adapter);

6406 6407
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6408 6409 6410
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
6411
		err = ixgbe_open(netdev);
6412 6413


6414 6415 6416
	if (!err)
		netif_device_attach(netdev);
	rtnl_unlock();
6417

6418
	return err;
6419 6420
}
#endif /* CONFIG_PM */
6421 6422

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
6423
{
6424 6425
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6426 6427 6428
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
6429 6430 6431 6432
#ifdef CONFIG_PM
	int retval = 0;
#endif

6433
	rtnl_lock();
6434 6435
	netif_device_detach(netdev);

6436 6437
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
6438

6439
	ixgbe_clear_interrupt_scheme(adapter);
6440
	rtnl_unlock();
6441

6442 6443 6444 6445
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
6446

6447
#endif
6448 6449 6450
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

6451 6452
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
6453

6454 6455
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
6456 6457
			hw->mac.ops.enable_tx_laser(hw);

6458 6459 6460 6461 6462 6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

6475 6476
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6477
		pci_wake_from_d3(pdev, false);
6478 6479
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6480
	case ixgbe_mac_X540:
6481 6482
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6483
	case ixgbe_mac_x550em_a:
6484 6485 6486 6487 6488
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
6489

6490
	*enable_wake = !!wufc;
6491 6492
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
6493

6494 6495
	ixgbe_release_hw_control(adapter);

6496 6497
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6498

6499 6500 6501 6502 6503 6504 6505 6506 6507 6508 6509 6510 6511 6512 6513 6514 6515 6516 6517
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6518 6519 6520

	return 0;
}
6521
#endif /* CONFIG_PM */
6522 6523 6524

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6525 6526 6527 6528 6529 6530 6531 6532
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6533 6534
}

6535 6536 6537 6538 6539 6540
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6541
	struct net_device *netdev = adapter->netdev;
6542
	struct ixgbe_hw *hw = &adapter->hw;
6543
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6544 6545
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6546 6547
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6548
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6549

6550 6551 6552 6553
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6554
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6555
		u64 rsc_count = 0;
6556 6557
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6558 6559
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6560 6561 6562
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6563 6564
	}

6565 6566 6567 6568 6569
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6570
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6571 6572 6573 6574 6575 6576
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6577
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6578 6579 6580 6581 6582
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6583
	/* gather some stats to the adapter struct that are per queue */
6584 6585 6586 6587 6588 6589 6590
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6591
	adapter->restart_queue = restart_queue;
6592 6593 6594
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6595

6596
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6597 6598

	/* 8 register reads */
6599 6600 6601 6602
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6603 6604
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6605 6606
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6607 6608
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6609 6610 6611
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6612 6613
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6614 6615
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6616
		case ixgbe_mac_X540:
6617 6618
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6619
		case ixgbe_mac_x550em_a:
6620 6621 6622 6623 6624
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6625
		}
6626
	}
6627 6628 6629 6630 6631 6632

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6633 6634
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
6635 6636
		    (hw->mac.type == ixgbe_mac_X550EM_x) ||
		    (hw->mac.type == ixgbe_mac_x550em_a)) {
6637 6638 6639 6640 6641 6642 6643
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6644
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6645
	/* work around hardware counting issue */
6646
	hwstats->gprc -= missed_rx;
6647

6648 6649
	ixgbe_update_xoff_received(adapter);

6650
	/* 82598 hardware only has a 32 bit counter in the high register */
6651 6652 6653 6654 6655 6656 6657
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6658
	case ixgbe_mac_X540:
6659 6660
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6661
	case ixgbe_mac_x550em_a:
6662
		/* OS2BMC stats are X540 and later */
6663 6664 6665 6666 6667
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
6668 6669 6670
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6671
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6672
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6673
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6674
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6675
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6676
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6677 6678 6679
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6680
#ifdef IXGBE_FCOE
6681 6682 6683 6684 6685 6686
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6687
		/* Add up per cpu counters for total ddp aloc fail */
6688 6689 6690 6691 6692
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
6693
			for_each_possible_cpu(cpu) {
6694 6695 6696
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
6697
			}
6698 6699
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
6700
		}
6701
#endif /* IXGBE_FCOE */
6702 6703 6704
		break;
	default:
		break;
6705
	}
6706
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
6707 6708
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
6709
	if (hw->mac.type == ixgbe_mac_82598EB)
6710 6711 6712 6713 6714 6715 6716 6717 6718
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6719
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
6720
	hwstats->lxontxc += lxon;
6721
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
6722 6723 6724
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6725 6726 6727 6728
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
6729 6730 6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
6744 6745

	/* Fill out the OS statistics structure */
6746
	netdev->stats.multicast = hwstats->mprc;
6747 6748

	/* Rx Errors */
6749
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
6750
	netdev->stats.rx_dropped = 0;
6751 6752
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
6753
	netdev->stats.rx_missed_errors = total_mpc;
6754 6755 6756
}

/**
6757
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
6758
 * @adapter: pointer to the device adapter structure
6759
 **/
6760
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
6761
{
6762
	struct ixgbe_hw *hw = &adapter->hw;
6763
	int i;
6764

6765 6766 6767 6768
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6769

6770
	/* if interface is down do nothing */
6771
	if (test_bit(__IXGBE_DOWN, &adapter->state))
6772 6773 6774 6775 6776 6777 6778 6779
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

6780 6781 6782
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6783
				&(adapter->tx_ring[i]->state));
6784 6785
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
6786 6787 6788 6789 6790 6791 6792 6793
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6794
 * @adapter: pointer to the device adapter structure
6795 6796
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
6797
 * in order to make certain interrupts are occurring.  Secondly it sets the
6798
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
6799
 * determine if a hang has occurred.
6800 6801
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6802
{
6803
	struct ixgbe_hw *hw = &adapter->hw;
6804 6805
	u64 eics = 0;
	int i;
6806

6807
	/* If we're down, removing or resetting, just bail */
6808
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6809
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6810 6811
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6812

6813 6814 6815 6816 6817
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6818

6819 6820 6821 6822 6823 6824 6825 6826
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6827 6828
	} else {
		/* get one bit for every active tx/rx interrupt vector */
6829
		for (i = 0; i < adapter->num_q_vectors; i++) {
6830
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
6831
			if (qv->rx.ring || qv->tx.ring)
J
Jacob Keller 已提交
6832
				eics |= BIT_ULL(i);
6833
		}
6834
	}
6835

6836
	/* Cause software interrupt to ensure rings are cleaned */
6837
	ixgbe_irq_rearm_queues(adapter, eics);
6838 6839
}

6840
/**
6841
 * ixgbe_watchdog_update_link - update the link status
6842 6843
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
6844
 **/
6845
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6846 6847
{
	struct ixgbe_hw *hw = &adapter->hw;
6848 6849
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6850
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
6851

6852 6853 6854 6855 6856
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6857
	} else {
6858 6859 6860
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6861
	}
6862 6863 6864 6865

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

6866
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
6867
		hw->mac.ops.fc_enable(hw);
6868 6869
		ixgbe_set_rx_drop_en(adapter);
	}
6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6881 6882
}

6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

D
David Ahern 已提交
6900 6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911
static int ixgbe_enable_macvlan(struct net_device *upper, void *data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *vlan = netdev_priv(upper);

		if (vlan->fwd_priv)
			netif_tx_wake_all_queues(upper);
	}

	return 0;
}

6912
/**
6913 6914
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
6915
 * @adapter: pointer to the device adapter structure
6916
 **/
6917
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6918
{
6919
	struct net_device *netdev = adapter->netdev;
6920
	struct ixgbe_hw *hw = &adapter->hw;
6921
	u32 link_speed = adapter->link_speed;
6922
	const char *speed_str;
6923
	bool flow_rx, flow_tx;
6924

6925 6926
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6927
		return;
6928

6929
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6930

6931 6932 6933 6934 6935 6936 6937 6938 6939
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
6940 6941
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6942
	case ixgbe_mac_x550em_a:
6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6954
	}
6955

6956 6957
	adapter->last_rx_ptp_check = jiffies;

6958
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6959
		ixgbe_ptp_start_cyclecounter(adapter);
6960

6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
6974 6975 6976
	case IXGBE_LINK_SPEED_10_FULL:
		speed_str = "10 Mbps";
		break;
6977 6978 6979 6980 6981
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
6982 6983 6984
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6985

6986 6987
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
6988

6989 6990 6991 6992 6993
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

	/* enable any upper devices */
	rtnl_lock();
D
David Ahern 已提交
6994 6995
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_enable_macvlan, NULL);
6996 6997
	rtnl_unlock();

6998 6999 7000
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

7001 7002
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
7003 7004
}

7005
/**
7006 7007
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
7008
 * @adapter: pointer to the adapter structure
7009
 **/
A
Alexander Duyck 已提交
7010
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
7011
{
7012
	struct net_device *netdev = adapter->netdev;
7013
	struct ixgbe_hw *hw = &adapter->hw;
7014

7015 7016
	adapter->link_up = false;
	adapter->link_speed = 0;
7017

7018 7019 7020
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
7021

7022 7023 7024
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
7025

7026
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
7027
		ixgbe_ptp_start_cyclecounter(adapter);
7028

7029 7030
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
7031 7032 7033

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
7034
}
7035

7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

7061 7062 7063 7064
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

7080 7081
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
7082
 * @adapter: pointer to the device adapter structure
7083 7084 7085 7086
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
7087 7088
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
7089 7090 7091 7092 7093
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
7094
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
7095
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
7096
		}
7097 7098 7099
	}
}

7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116
#ifdef CONFIG_PCI_IOV
static inline void ixgbe_issue_vf_flr(struct ixgbe_adapter *adapter,
				      struct pci_dev *vfdev)
{
	if (!pci_wait_for_pending_transaction(vfdev))
		e_dev_warn("Issuing VFLR with pending transactions\n");

	e_dev_err("Issuing VFLR for VF %s\n", pci_name(vfdev));
	pcie_capability_set_word(vfdev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);

	msleep(100);
}

static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
7117
	unsigned int vf;
7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135
	u32 gpc;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	/* check status reg for all VFs owned by this PF */
7136 7137 7138
	for (vf = 0; vf < adapter->num_vfs; ++vf) {
		struct pci_dev *vfdev = adapter->vfinfo[vf].vfdev;
		u16 status_reg;
7139

7140 7141 7142 7143 7144 7145
		if (!vfdev)
			continue;
		pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
		if (status_reg != IXGBE_FAILED_READ_CFG_WORD &&
		    status_reg & PCI_STATUS_REC_MASTER_ABORT)
			ixgbe_issue_vf_flr(adapter, vfdev);
7146 7147 7148
	}
}

7149 7150 7151 7152
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

7153 7154 7155
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
7156 7157 7158 7159 7160 7161 7162 7163 7164 7165 7166
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

7167
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
7168
}
7169 7170 7171 7172 7173 7174 7175 7176 7177 7178 7179
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

7180

7181 7182
/**
 * ixgbe_watchdog_subtask - check and bring link up
7183
 * @adapter: pointer to the device adapter structure
7184 7185 7186
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
7187
	/* if interface is down, removing or resetting, do nothing */
7188
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7189
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7190
	    test_bit(__IXGBE_RESETTING, &adapter->state))
7191 7192 7193 7194 7195 7196 7197 7198
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
7199

7200
	ixgbe_check_for_bad_vf(adapter);
7201
	ixgbe_spoof_check(adapter);
7202
	ixgbe_update_stats(adapter);
7203 7204

	ixgbe_watchdog_flush_tx(adapter);
7205
}
7206

7207
/**
7208
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
7209
 * @adapter: the ixgbe adapter structure
7210
 **/
7211
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
7212 7213
{
	struct ixgbe_hw *hw = &adapter->hw;
7214
	s32 err;
7215

7216 7217 7218 7219
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
7220

M
Mark Rustad 已提交
7221 7222 7223 7224
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

7225 7226 7227
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
7228

M
Mark Rustad 已提交
7229 7230
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

7231 7232 7233
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
7234

7235 7236 7237 7238
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
7239
	}
7240

7241 7242 7243
	/* exit on error */
	if (err)
		goto sfp_out;
7244

7245 7246 7247
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
7248

7249
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
7250

7251 7252 7253 7254 7255 7256 7257 7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
7277
	}
7278
}
7279

7280 7281
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
7282
 * @adapter: the ixgbe adapter structure
7283 7284 7285 7286
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
7287 7288
	u32 speed;
	bool autoneg = false;
7289 7290 7291 7292 7293 7294 7295 7296 7297 7298

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
7299
	speed = hw->phy.autoneg_advertised;
7300
	if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
J
Josh Hay 已提交
7301
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
7302 7303 7304 7305 7306 7307 7308 7309

		/* setup the highest link when no autoneg */
		if (!autoneg) {
			if (speed & IXGBE_LINK_SPEED_10GB_FULL)
				speed = IXGBE_LINK_SPEED_10GB_FULL;
		}
	}

7310
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
7311
		hw->mac.ops.setup_link(hw, speed, true);
7312 7313 7314 7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

7327 7328 7329 7330 7331
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
7332

7333 7334 7335
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

7336
	ixgbe_service_event_schedule(adapter);
7337 7338
}

7339 7340 7341 7342 7343 7344 7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

7359 7360
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
7361
	if (!test_and_clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state))
7362 7363
		return;

7364
	/* If we're already down, removing or resetting, just bail */
7365
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7366
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7367 7368 7369 7370 7371 7372 7373
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

7374
	rtnl_lock();
7375
	ixgbe_reinit_locked(adapter);
7376
	rtnl_unlock();
7377 7378
}

7379 7380 7381 7382 7383 7384 7385 7386 7387
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
7388 7389 7390 7391 7392 7393 7394 7395 7396
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
7397
	if (adapter->flags2 & IXGBE_FLAG2_UDP_TUN_REREG_NEEDED) {
7398
		rtnl_lock();
7399
		adapter->flags2 &= ~IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
7400 7401
		udp_tunnel_get_rx_info(adapter->netdev);
		rtnl_unlock();
7402
	}
7403
	ixgbe_reset_subtask(adapter);
7404
	ixgbe_phy_interrupt_subtask(adapter);
7405 7406
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
7407
	ixgbe_check_overtemp_subtask(adapter);
7408
	ixgbe_watchdog_subtask(adapter);
7409
	ixgbe_fdir_reinit_subtask(adapter);
7410
	ixgbe_check_hang_subtask(adapter);
7411

7412
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
7413 7414 7415
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
7416 7417

	ixgbe_service_event_complete(adapter);
7418 7419
}

7420 7421
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
7422
		     u8 *hdr_len)
7423
{
7424
	u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
7425
	struct sk_buff *skb = first->skb;
7426 7427 7428 7429 7430 7431 7432 7433 7434 7435
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
7436
	int err;
7437

7438 7439 7440
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

7441 7442
	if (!skb_is_gso(skb))
		return 0;
7443

7444 7445 7446
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
7447

7448 7449 7450
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_checksum_start(skb);

7451 7452 7453
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

7454 7455
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
7456 7457 7458
		unsigned char *csum_start = skb_checksum_start(skb);
		unsigned char *trans_start = ip.hdr + (ip.v4->ihl * 4);

7459 7460 7461
		/* IP header will have to cancel out any data that
		 * is not a part of the outer IP header
		 */
7462 7463 7464
		ip.v4->check = csum_fold(csum_partial(trans_start,
						      csum_start - trans_start,
						      0));
7465
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7466 7467

		ip.v4->tot_len = 0;
7468 7469 7470
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
7471 7472
	} else {
		ip.v6->payload_len = 0;
7473 7474
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
7475 7476
	}

7477 7478 7479 7480 7481 7482 7483 7484 7485
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;

	/* remove payload length from inner checksum */
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
7486

7487 7488 7489 7490
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

7491
	/* mss_l4len_id: use 0 as index for TSO */
7492
	mss_l4len_idx = (*hdr_len - l4_offset) << IXGBE_ADVTXD_L4LEN_SHIFT;
7493 7494 7495
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
7496 7497
	vlan_macip_lens = l4.hdr - ip.hdr;
	vlan_macip_lens |= (ip.hdr - skb->data) << IXGBE_ADVTXD_MACLEN_SHIFT;
7498
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7499 7500

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
7501
			  mss_l4len_idx);
7502 7503 7504 7505

	return 1;
}

7506 7507 7508 7509 7510 7511 7512 7513 7514
static inline bool ixgbe_ipv6_csum_is_sctp(struct sk_buff *skb)
{
	unsigned int offset = 0;

	ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);

	return offset == skb_checksum_start_offset(skb);
}

7515 7516
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
7517
{
7518
	struct sk_buff *skb = first->skb;
7519 7520
	u32 vlan_macip_lens = 0;
	u32 type_tucmd = 0;
7521

7522
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7523 7524 7525
csum_failed:
		if (!(first->tx_flags & (IXGBE_TX_FLAGS_HW_VLAN |
					 IXGBE_TX_FLAGS_CC)))
7526
			return;
7527 7528
		goto no_csum;
	}
7529

7530 7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542
	switch (skb->csum_offset) {
	case offsetof(struct tcphdr, check):
		type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
		/* fall through */
	case offsetof(struct udphdr, check):
		break;
	case offsetof(struct sctphdr, checksum):
		/* validate that this is actually an SCTP request */
		if (((first->protocol == htons(ETH_P_IP)) &&
		     (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
		    ((first->protocol == htons(ETH_P_IPV6)) &&
		     ixgbe_ipv6_csum_is_sctp(skb))) {
			type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_SCTP;
7543
			break;
7544
		}
7545 7546 7547 7548
		/* fall through */
	default:
		skb_checksum_help(skb);
		goto csum_failed;
7549 7550
	}

7551 7552 7553 7554
	/* update TX checksum flag */
	first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
	vlan_macip_lens = skb_checksum_start_offset(skb) -
			  skb_network_offset(skb);
7555
no_csum:
7556
	/* vlan_macip_lens: MACLEN, VLAN tag */
7557
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
7558
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7559

7560
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd, 0);
7561 7562
}

7563 7564 7565 7566 7567 7568
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7569
{
7570
	/* set type for advanced descriptor with frame checksum insertion */
7571 7572 7573
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7574

7575
	/* set HW vlan bit if vlan is present */
7576 7577
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7578

7579
	/* set segmentation enable bits for TSO/FSO */
7580 7581 7582 7583 7584 7585
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7586

7587
	/* insert frame checksum */
7588
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7589

7590 7591
	return cmd_type;
}
7592

7593 7594
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7595
{
7596
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7597

7598
	/* enable L4 checksum for TSO and TX checksum offload */
7599 7600 7601
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7602

7603
	/* enble IPv4 checksum for TSO */
7604 7605 7606
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7607

7608 7609 7610 7611
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7612 7613 7614
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7615

7616
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7617
}
7618

7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643 7644 7645 7646 7647 7648
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7649 7650 7651 7652 7653 7654 7655
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
7656
	struct sk_buff *skb = first->skb;
7657
	struct ixgbe_tx_buffer *tx_buffer;
7658
	union ixgbe_adv_tx_desc *tx_desc;
7659 7660 7661
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7662
	u32 tx_flags = first->tx_flags;
7663
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7664 7665
	u16 i = tx_ring->next_to_use;

7666 7667
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7668 7669 7670 7671
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7672

7673 7674
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7675
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7676 7677
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7678 7679
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7680 7681
		}
	}
7682

7683
#endif
7684
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
7685

7686
	tx_buffer = first;
7687

7688 7689 7690 7691 7692 7693 7694 7695 7696
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
7697

7698
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
7699
			tx_desc->read.cmd_type_len =
7700
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
7701

7702
			i++;
7703
			tx_desc++;
7704
			if (i == tx_ring->count) {
7705
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
7706 7707
				i = 0;
			}
7708
			tx_desc->read.olinfo_status = 0;
7709 7710 7711 7712 7713

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
7714
		}
7715

7716 7717
		if (likely(!data_len))
			break;
7718

7719
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
7720

7721 7722 7723 7724 7725 7726
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
7727
		tx_desc->read.olinfo_status = 0;
7728

7729
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
7730
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
7731
#else
E
Eric Dumazet 已提交
7732
		size = skb_frag_size(frag);
7733 7734
#endif
		data_len -= size;
7735

7736 7737
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
7738

7739 7740
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
7741

7742
	/* write last descriptor with RS and EOP bits */
7743 7744
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
7745

7746
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
7747

7748 7749
	/* set the timestamp */
	first->time_stamp = jiffies;
7750 7751

	/*
7752 7753 7754 7755 7756 7757
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
7758 7759 7760
	 */
	wmb();

7761 7762 7763
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

7764 7765 7766 7767 7768 7769
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

7770 7771 7772
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
7773 7774 7775 7776 7777 7778
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
7779
	}
7780

7781 7782
	return;
dma_error:
7783
	dev_err(tx_ring->dev, "TX DMA map failed\n");
7784
	tx_buffer = &tx_ring->tx_buffer_info[i];
7785 7786

	/* clear dma mappings for failed tx_buffer_info map */
7787 7788 7789 7790 7791 7792 7793 7794 7795 7796
	while (tx_buffer != first) {
		if (dma_unmap_len(tx_buffer, len))
			dma_unmap_page(tx_ring->dev,
				       dma_unmap_addr(tx_buffer, dma),
				       dma_unmap_len(tx_buffer, len),
				       DMA_TO_DEVICE);
		dma_unmap_len_set(tx_buffer, len, 0);

		if (i--)
			i += tx_ring->count;
7797
		tx_buffer = &tx_ring->tx_buffer_info[i];
7798 7799
	}

7800 7801 7802 7803 7804 7805 7806 7807 7808 7809
	if (dma_unmap_len(tx_buffer, len))
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);
	dma_unmap_len_set(tx_buffer, len, 0);

	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

7810
	tx_ring->next_to_use = i;
7811 7812
}

7813
static void ixgbe_atr(struct ixgbe_ring *ring,
7814
		      struct ixgbe_tx_buffer *first)
7815 7816 7817 7818 7819 7820 7821 7822 7823
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
7824
	struct tcphdr *th;
7825
	unsigned int hlen;
7826
	struct sk_buff *skb;
7827
	__be16 vlan_id;
7828
	int l4_proto;
7829

7830 7831 7832 7833 7834 7835
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
7836
		return;
7837

7838
	ring->atr_count++;
7839

7840 7841 7842 7843 7844
	/* currently only IPv4/IPv6 with TCP is supported */
	if ((first->protocol != htons(ETH_P_IP)) &&
	    (first->protocol != htons(ETH_P_IPV6)))
		return;

7845
	/* snag network header to get L4 type and address */
7846 7847
	skb = first->skb;
	hdr.network = skb_network_header(skb);
7848 7849
	if (unlikely(hdr.network <= skb->data))
		return;
7850 7851
	if (skb->encapsulation &&
	    first->protocol == htons(ETH_P_IP) &&
7852
	    hdr.ipv4->protocol == IPPROTO_UDP) {
7853
		struct ixgbe_adapter *adapter = q_vector->adapter;
7854

7855 7856 7857 7858
		if (unlikely(skb_tail_pointer(skb) < hdr.network +
			     VXLAN_HEADROOM))
			return;

7859 7860
		/* verify the port is recognized as VXLAN */
		if (adapter->vxlan_port &&
7861
		    udp_hdr(skb)->dest == adapter->vxlan_port)
7862
			hdr.network = skb_inner_network_header(skb);
7863 7864 7865 7866

		if (adapter->geneve_port &&
		    udp_hdr(skb)->dest == adapter->geneve_port)
			hdr.network = skb_inner_network_header(skb);
7867 7868
	}

7869 7870 7871 7872 7873 7874
	/* Make sure we have at least [minimum IPv4 header + TCP]
	 * or [IPv6 header] bytes
	 */
	if (unlikely(skb_tail_pointer(skb) < hdr.network + 40))
		return;

7875 7876 7877
	/* Currently only IPv4/IPv6 with TCP is supported */
	switch (hdr.ipv4->version) {
	case IPVERSION:
7878 7879 7880
		/* access ihl as u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;
		l4_proto = hdr.ipv4->protocol;
7881 7882
		break;
	case 6:
7883 7884 7885
		hlen = hdr.network - skb->data;
		l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
		hlen -= hdr.network - skb->data;
7886 7887 7888
		break;
	default:
		return;
7889
	}
7890

7891 7892 7893
	if (l4_proto != IPPROTO_TCP)
		return;

7894 7895 7896 7897
	if (unlikely(skb_tail_pointer(skb) < hdr.network +
		     hlen + sizeof(struct tcphdr)))
		return;

7898 7899 7900 7901
	th = (struct tcphdr *)(hdr.network + hlen);

	/* skip this packet since the socket is closing */
	if (th->fin)
7902 7903 7904 7905 7906 7907 7908 7909 7910
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

7911
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
7912 7913 7914 7915 7916 7917 7918 7919 7920 7921 7922 7923 7924 7925

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
7926
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
7927
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
7928
	else
7929
		common.port.src ^= th->dest ^ first->protocol;
7930 7931
	common.port.dst ^= th->source;

7932 7933
	switch (hdr.ipv4->version) {
	case IPVERSION:
7934 7935
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
7936 7937
		break;
	case 6:
7938 7939 7940 7941 7942 7943 7944 7945 7946
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
7947 7948 7949
		break;
	default:
		break;
7950
	}
7951

7952
	if (hdr.network != skb_network_header(skb))
7953 7954
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;

7955
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
7956 7957
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
7958 7959
}

7960
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
7961
			      void *accel_priv, select_queue_fallback_t fallback)
7962
{
7963 7964
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
#ifdef IXGBE_FCOE
7965 7966 7967
	struct ixgbe_adapter *adapter;
	struct ixgbe_ring_feature *f;
	int txq;
7968 7969 7970 7971 7972 7973
#endif

	if (fwd_adapter)
		return skb->queue_mapping + fwd_adapter->tx_base_queue;

#ifdef IXGBE_FCOE
7974

7975 7976 7977 7978 7979
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
7980 7981
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
7982
		adapter = netdev_priv(dev);
7983

7984 7985 7986
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
	default:
7987
		return fallback(dev, skb);
7988
	}
7989

7990
	f = &adapter->ring_feature[RING_F_FCOE];
7991

7992 7993
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
7994

7995 7996
	while (txq >= f->indices)
		txq -= f->indices;
7997

7998
	return txq + f->offset;
7999
#else
8000
	return fallback(dev, skb);
8001
#endif
8002 8003
}

8004
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
8005 8006
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
8007
{
8008
	struct ixgbe_tx_buffer *first;
8009
	int tso;
8010
	u32 tx_flags = 0;
8011 8012
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
8013
	__be16 protocol = skb->protocol;
8014
	u8 hdr_len = 0;
8015

8016 8017
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
8018
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
8019 8020 8021 8022 8023 8024
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
8025

8026 8027 8028 8029 8030
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

8031 8032 8033
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
8034 8035
	first->bytecount = skb->len;
	first->gso_segs = 1;
8036

8037
	/* if we have a HW VLAN tag being added default to the HW one */
8038 8039
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
8040 8041
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
8042
	} else if (protocol == htons(ETH_P_8021Q)) {
8043 8044 8045 8046 8047
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

8048 8049
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
8050 8051
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
8052
	protocol = vlan_get_protocol(skb);
8053

8054 8055 8056 8057
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    adapter->ptp_clock &&
	    !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
				   &adapter->state)) {
8058 8059
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
8060 8061 8062 8063 8064

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
8065 8066
	}

8067 8068
	skb_tx_timestamp(skb);

8069 8070 8071 8072 8073 8074
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
8075
		tx_flags |= IXGBE_TX_FLAGS_CC;
8076 8077

#endif
8078
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
8079
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
8080 8081
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
8082
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
8083 8084
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
8085 8086
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
8087 8088

			if (skb_cow_head(skb, 0))
8089 8090 8091 8092 8093 8094
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
8095
		}
8096
	}
8097

8098 8099 8100 8101
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

8102
#ifdef IXGBE_FCOE
8103
	/* setup tx offload for FCoE */
8104
	if ((protocol == htons(ETH_P_FCOE)) &&
8105
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
8106
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
8107 8108
		if (tso < 0)
			goto out_drop;
8109

8110
		goto xmit_fcoe;
8111
	}
8112

8113
#endif /* IXGBE_FCOE */
8114
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
8115
	if (tso < 0)
8116
		goto out_drop;
8117 8118
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
8119 8120 8121

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
8122
		ixgbe_atr(tx_ring, first);
8123 8124 8125 8126

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
8127
	ixgbe_tx_map(tx_ring, first, hdr_len);
8128

8129
	return NETDEV_TX_OK;
8130 8131

out_drop:
8132 8133 8134
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

8135
	return NETDEV_TX_OK;
8136 8137
}

8138 8139 8140
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
8141 8142 8143 8144
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

8145 8146 8147 8148
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
8149 8150
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
8151

8152 8153
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

8154
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
8155 8156
}

8157 8158 8159 8160 8161 8162
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

8163 8164 8165 8166 8167 8168 8169 8170 8171 8172
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8173
	struct ixgbe_hw *hw = &adapter->hw;
8174 8175 8176 8177 8178 8179
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
8180
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
8181

8182 8183 8184
	ixgbe_mac_set_default_filter(adapter);

	return 0;
8185 8186
}

8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

8218 8219
	switch (cmd) {
	case SIOCSHWTSTAMP:
8220 8221 8222
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
8223 8224 8225
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
8226 8227
}

8228 8229
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
8230
 * netdev->dev_addrs
8231 8232 8233 8234 8235 8236 8237 8238
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
8239
	struct ixgbe_hw *hw = &adapter->hw;
8240

8241
	if (is_valid_ether_addr(hw->mac.san_addr)) {
8242
		rtnl_lock();
8243
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
8244
		rtnl_unlock();
8245 8246 8247

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
8248 8249 8250 8251 8252 8253
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
8254
 * netdev->dev_addrs
8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

8273 8274 8275 8276 8277 8278 8279 8280 8281
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8282
	int i;
8283

8284 8285 8286 8287
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

8288 8289 8290
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8291 8292
}

A
Alexander Duyck 已提交
8293
#endif
8294 8295 8296

static void ixgbe_get_stats64(struct net_device *netdev,
			      struct rtnl_link_stats64 *stats)
E
Eric Dumazet 已提交
8297 8298 8299 8300
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
8301
	rcu_read_lock();
E
Eric Dumazet 已提交
8302
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
8303
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
8304 8305 8306
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
8307 8308
		if (ring) {
			do {
8309
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8310 8311
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8312
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8313 8314 8315
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
8316
	}
E
Eric Dumazet 已提交
8317 8318 8319 8320 8321 8322 8323 8324

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
8325
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8326 8327
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8328
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8329 8330 8331 8332
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
8333
	rcu_read_unlock();
8334

E
Eric Dumazet 已提交
8335 8336 8337 8338 8339 8340 8341 8342
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
}

8343
#ifdef CONFIG_IXGBE_DCB
8344 8345 8346
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

8406
#endif /* CONFIG_IXGBE_DCB */
8407 8408
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8409 8410 8411 8412 8413 8414 8415 8416
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
8417
	bool pools;
8418 8419

	/* Hardware supports up to 8 traffic classes */
8420 8421 8422 8423
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
8424 8425
		return -EINVAL;

8426 8427 8428 8429
	pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
	if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
		return -EBUSY;

8430
	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
8431
	 * match packet buffer alignment. Unfortunately, the
8432 8433 8434 8435
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
8436 8437 8438
	else
		ixgbe_reset(adapter);

8439 8440
	ixgbe_clear_interrupt_scheme(adapter);

8441
#ifdef CONFIG_IXGBE_DCB
8442
	if (tc) {
8443
		netdev_set_num_tc(dev, tc);
8444 8445
		ixgbe_set_prio_tc_map(adapter);

8446 8447
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

8448 8449
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
8450
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
8451
		}
8452
	} else {
8453
		netdev_reset_tc(dev);
8454

8455 8456
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
8457 8458 8459 8460 8461 8462 8463

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

8464
	ixgbe_validate_rtr(adapter, tc);
8465 8466 8467 8468

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

8469
	if (netif_running(dev))
8470
		return ixgbe_open(dev);
8471 8472 8473

	return 0;
}
E
Eric Dumazet 已提交
8474

8475 8476 8477
static int ixgbe_delete_clsu32(struct ixgbe_adapter *adapter,
			       struct tc_cls_u32_offload *cls)
{
8478
	u32 hdl = cls->knode.handle;
8479
	u32 uhtid = TC_U32_USERHTID(cls->knode.handle);
8480 8481 8482 8483 8484 8485
	u32 loc = cls->knode.handle & 0xfffff;
	int err = 0, i, j;
	struct ixgbe_jump_table *jump = NULL;

	if (loc > IXGBE_MAX_HW_ENTRIES)
		return -EINVAL;
8486

8487 8488 8489
	if ((uhtid != 0x800) && (uhtid >= IXGBE_MAX_LINK_HANDLE))
		return -EINVAL;

8490 8491 8492
	/* Clear this filter in the link data it is associated with */
	if (uhtid != 0x800) {
		jump = adapter->jump_tables[uhtid];
8493 8494 8495 8496 8497
		if (!jump)
			return -EINVAL;
		if (!test_bit(loc - 1, jump->child_loc_map))
			return -EINVAL;
		clear_bit(loc - 1, jump->child_loc_map);
8498 8499 8500 8501 8502 8503 8504 8505 8506 8507 8508 8509 8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520 8521 8522 8523 8524
	}

	/* Check if the filter being deleted is a link */
	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
		jump = adapter->jump_tables[i];
		if (jump && jump->link_hdl == hdl) {
			/* Delete filters in the hardware in the child hash
			 * table associated with this link
			 */
			for (j = 0; j < IXGBE_MAX_HW_ENTRIES; j++) {
				if (!test_bit(j, jump->child_loc_map))
					continue;
				spin_lock(&adapter->fdir_perfect_lock);
				err = ixgbe_update_ethtool_fdir_entry(adapter,
								      NULL,
								      j + 1);
				spin_unlock(&adapter->fdir_perfect_lock);
				clear_bit(j, jump->child_loc_map);
			}
			/* Remove resources for this link */
			kfree(jump->input);
			kfree(jump->mask);
			kfree(jump);
			adapter->jump_tables[i] = NULL;
			return err;
		}
	}
8525

8526
	spin_lock(&adapter->fdir_perfect_lock);
8527
	err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, loc);
8528 8529 8530 8531
	spin_unlock(&adapter->fdir_perfect_lock);
	return err;
}

8532 8533 8534 8535
static int ixgbe_configure_clsu32_add_hnode(struct ixgbe_adapter *adapter,
					    __be16 protocol,
					    struct tc_cls_u32_offload *cls)
{
8536 8537 8538 8539 8540
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

8541 8542 8543 8544 8545 8546
	/* This ixgbe devices do not support hash tables at the moment
	 * so abort when given hash tables.
	 */
	if (cls->hnode.divisor > 0)
		return -EINVAL;

8547
	set_bit(uhtid - 1, &adapter->tables);
8548 8549 8550 8551 8552 8553
	return 0;
}

static int ixgbe_configure_clsu32_del_hnode(struct ixgbe_adapter *adapter,
					    struct tc_cls_u32_offload *cls)
{
8554 8555 8556 8557 8558 8559
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

	clear_bit(uhtid - 1, &adapter->tables);
8560 8561 8562
	return 0;
}

8563
#ifdef CONFIG_NET_CLS_ACT
D
David Ahern 已提交
8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588 8589
struct upper_walk_data {
	struct ixgbe_adapter *adapter;
	u64 action;
	int ifindex;
	u8 queue;
};

static int get_macvlan_queue(struct net_device *upper, void *_data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *dfwd = netdev_priv(upper);
		struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
		struct upper_walk_data *data = _data;
		struct ixgbe_adapter *adapter = data->adapter;
		int ifindex = data->ifindex;

		if (vadapter && vadapter->netdev->ifindex == ifindex) {
			data->queue = adapter->rx_ring[vadapter->rx_base_queue]->reg_idx;
			data->action = data->queue;
			return 1;
		}
	}

	return 0;
}

8590 8591 8592 8593
static int handle_redirect_action(struct ixgbe_adapter *adapter, int ifindex,
				  u8 *queue, u64 *action)
{
	unsigned int num_vfs = adapter->num_vfs, vf;
D
David Ahern 已提交
8594
	struct upper_walk_data data;
8595 8596 8597 8598 8599 8600 8601 8602 8603 8604 8605 8606 8607 8608 8609 8610 8611 8612
	struct net_device *upper;

	/* redirect to a SRIOV VF */
	for (vf = 0; vf < num_vfs; ++vf) {
		upper = pci_get_drvdata(adapter->vfinfo[vf].vfdev);
		if (upper->ifindex == ifindex) {
			if (adapter->num_rx_pools > 1)
				*queue = vf * 2;
			else
				*queue = vf * adapter->num_rx_queues_per_pool;

			*action = vf + 1;
			*action <<= ETHTOOL_RX_FLOW_SPEC_RING_VF_OFF;
			return 0;
		}
	}

	/* redirect to a offloaded macvlan netdev */
D
David Ahern 已提交
8613 8614 8615 8616 8617 8618 8619 8620 8621 8622
	data.adapter = adapter;
	data.ifindex = ifindex;
	data.action = 0;
	data.queue = 0;
	if (netdev_walk_all_upper_dev_rcu(adapter->netdev,
					  get_macvlan_queue, &data)) {
		*action = data.action;
		*queue = data.queue;

		return 0;
8623 8624 8625 8626 8627 8628 8629 8630 8631
	}

	return -EINVAL;
}

static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	const struct tc_action *a;
8632
	LIST_HEAD(actions);
8633 8634 8635 8636 8637
	int err;

	if (tc_no_actions(exts))
		return -EINVAL;

8638 8639
	tcf_exts_to_list(exts, &actions);
	list_for_each_entry(a, &actions, list) {
8640 8641 8642 8643 8644 8645 8646 8647 8648

		/* Drop action */
		if (is_tcf_gact_shot(a)) {
			*action = IXGBE_FDIR_DROP_QUEUE;
			*queue = IXGBE_FDIR_DROP_QUEUE;
			return 0;
		}

		/* Redirect to a VF or a offloaded macvlan */
8649
		if (is_tcf_mirred_egress_redirect(a)) {
8650 8651 8652 8653 8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664 8665 8666 8667 8668
			int ifindex = tcf_mirred_ifindex(a);

			err = handle_redirect_action(adapter, ifindex, queue,
						     action);
			if (err == 0)
				return err;
		}
	}

	return -EINVAL;
}
#else
static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	return -EINVAL;
}
#endif /* CONFIG_NET_CLS_ACT */

8669 8670 8671 8672 8673 8674 8675 8676 8677 8678 8679 8680 8681 8682 8683 8684 8685 8686 8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702 8703 8704 8705 8706 8707 8708 8709 8710 8711 8712 8713 8714 8715 8716 8717
static int ixgbe_clsu32_build_input(struct ixgbe_fdir_filter *input,
				    union ixgbe_atr_input *mask,
				    struct tc_cls_u32_offload *cls,
				    struct ixgbe_mat_field *field_ptr,
				    struct ixgbe_nexthdr *nexthdr)
{
	int i, j, off;
	__be32 val, m;
	bool found_entry = false, found_jump_field = false;

	for (i = 0; i < cls->knode.sel->nkeys; i++) {
		off = cls->knode.sel->keys[i].off;
		val = cls->knode.sel->keys[i].val;
		m = cls->knode.sel->keys[i].mask;

		for (j = 0; field_ptr[j].val; j++) {
			if (field_ptr[j].off == off) {
				field_ptr[j].val(input, mask, val, m);
				input->filter.formatted.flow_type |=
					field_ptr[j].type;
				found_entry = true;
				break;
			}
		}
		if (nexthdr) {
			if (nexthdr->off == cls->knode.sel->keys[i].off &&
			    nexthdr->val == cls->knode.sel->keys[i].val &&
			    nexthdr->mask == cls->knode.sel->keys[i].mask)
				found_jump_field = true;
			else
				continue;
		}
	}

	if (nexthdr && !found_jump_field)
		return -EINVAL;

	if (!found_entry)
		return 0;

	mask->formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
				    IXGBE_ATR_L4TYPE_MASK;

	if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
		mask->formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;

	return 0;
}

8718 8719 8720 8721 8722 8723 8724
static int ixgbe_configure_clsu32(struct ixgbe_adapter *adapter,
				  __be16 protocol,
				  struct tc_cls_u32_offload *cls)
{
	u32 loc = cls->knode.handle & 0xfffff;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_mat_field *field_ptr;
8725 8726 8727 8728
	struct ixgbe_fdir_filter *input = NULL;
	union ixgbe_atr_input *mask = NULL;
	struct ixgbe_jump_table *jump = NULL;
	int i, err = -EINVAL;
8729
	u8 queue;
8730
	u32 uhtid, link_uhtid;
8731

8732 8733
	uhtid = TC_U32_USERHTID(cls->knode.handle);
	link_uhtid = TC_U32_USERHTID(cls->knode.link_handle);
8734

8735
	/* At the moment cls_u32 jumps to network layer and skips past
8736 8737 8738
	 * L2 headers. The canonical method to match L2 frames is to use
	 * negative values. However this is error prone at best but really
	 * just broken because there is no way to "know" what sort of hdr
8739
	 * is in front of the network layer. Fix cls_u32 to support L2
8740 8741 8742
	 * headers when needed.
	 */
	if (protocol != htons(ETH_P_IP))
8743
		return err;
8744 8745 8746

	if (loc >= ((1024 << adapter->fdir_pballoc) - 2)) {
		e_err(drv, "Location out of range\n");
8747
		return err;
8748 8749 8750 8751 8752 8753 8754 8755 8756
	}

	/* cls u32 is a graph starting at root node 0x800. The driver tracks
	 * links and also the fields used to advance the parser across each
	 * link (e.g. nexthdr/eat parameters from 'tc'). This way we can map
	 * the u32 graph onto the hardware parse graph denoted in ixgbe_model.h
	 * To add support for new nodes update ixgbe_model.h parse structures
	 * this function _should_ be generic try not to hardcode values here.
	 */
8757
	if (uhtid == 0x800) {
8758
		field_ptr = (adapter->jump_tables[0])->mat;
8759
	} else {
8760
		if (uhtid >= IXGBE_MAX_LINK_HANDLE)
8761 8762 8763 8764
			return err;
		if (!adapter->jump_tables[uhtid])
			return err;
		field_ptr = (adapter->jump_tables[uhtid])->mat;
8765 8766 8767
	}

	if (!field_ptr)
8768
		return err;
8769

8770 8771 8772 8773 8774
	/* At this point we know the field_ptr is valid and need to either
	 * build cls_u32 link or attach filter. Because adding a link to
	 * a handle that does not exist is invalid and the same for adding
	 * rules to handles that don't exist.
	 */
8775

8776 8777
	if (link_uhtid) {
		struct ixgbe_nexthdr *nexthdr = ixgbe_ipv4_jumps;
8778

8779 8780 8781 8782 8783 8784
		if (link_uhtid >= IXGBE_MAX_LINK_HANDLE)
			return err;

		if (!test_bit(link_uhtid - 1, &adapter->tables))
			return err;

8785 8786 8787 8788 8789 8790 8791 8792 8793 8794 8795 8796
		/* Multiple filters as links to the same hash table are not
		 * supported. To add a new filter with the same next header
		 * but different match/jump conditions, create a new hash table
		 * and link to it.
		 */
		if (adapter->jump_tables[link_uhtid] &&
		    (adapter->jump_tables[link_uhtid])->link_hdl) {
			e_err(drv, "Link filter exists for link: %x\n",
			      link_uhtid);
			return err;
		}

8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813
		for (i = 0; nexthdr[i].jump; i++) {
			if (nexthdr[i].o != cls->knode.sel->offoff ||
			    nexthdr[i].s != cls->knode.sel->offshift ||
			    nexthdr[i].m != cls->knode.sel->offmask)
				return err;

			jump = kzalloc(sizeof(*jump), GFP_KERNEL);
			if (!jump)
				return -ENOMEM;
			input = kzalloc(sizeof(*input), GFP_KERNEL);
			if (!input) {
				err = -ENOMEM;
				goto free_jump;
			}
			mask = kzalloc(sizeof(*mask), GFP_KERNEL);
			if (!mask) {
				err = -ENOMEM;
8814
				goto free_input;
8815 8816 8817
			}
			jump->input = input;
			jump->mask = mask;
8818 8819
			jump->link_hdl = cls->knode.handle;

8820 8821 8822 8823 8824
			err = ixgbe_clsu32_build_input(input, mask, cls,
						       field_ptr, &nexthdr[i]);
			if (!err) {
				jump->mat = nexthdr[i].jump;
				adapter->jump_tables[link_uhtid] = jump;
8825 8826 8827
				break;
			}
		}
8828
		return 0;
8829 8830
	}

8831 8832 8833 8834 8835 8836
	input = kzalloc(sizeof(*input), GFP_KERNEL);
	if (!input)
		return -ENOMEM;
	mask = kzalloc(sizeof(*mask), GFP_KERNEL);
	if (!mask) {
		err = -ENOMEM;
8837
		goto free_input;
8838
	}
8839

8840 8841 8842 8843 8844 8845 8846
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid])) {
		if ((adapter->jump_tables[uhtid])->input)
			memcpy(input, (adapter->jump_tables[uhtid])->input,
			       sizeof(*input));
		if ((adapter->jump_tables[uhtid])->mask)
			memcpy(mask, (adapter->jump_tables[uhtid])->mask,
			       sizeof(*mask));
8847 8848 8849 8850 8851 8852 8853 8854 8855 8856 8857 8858 8859 8860

		/* Lookup in all child hash tables if this location is already
		 * filled with a filter
		 */
		for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
			struct ixgbe_jump_table *link = adapter->jump_tables[i];

			if (link && (test_bit(loc - 1, link->child_loc_map))) {
				e_err(drv, "Filter exists in location: %x\n",
				      loc);
				err = -EINVAL;
				goto err_out;
			}
		}
8861 8862 8863
	}
	err = ixgbe_clsu32_build_input(input, mask, cls, field_ptr, NULL);
	if (err)
8864 8865
		goto err_out;

8866 8867 8868
	err = parse_tc_actions(adapter, cls->knode.exts, &input->action,
			       &queue);
	if (err < 0)
8869 8870 8871 8872 8873 8874 8875
		goto err_out;

	input->sw_idx = loc;

	spin_lock(&adapter->fdir_perfect_lock);

	if (hlist_empty(&adapter->fdir_filter_list)) {
8876 8877
		memcpy(&adapter->fdir_mask, mask, sizeof(*mask));
		err = ixgbe_fdir_set_input_mask_82599(hw, mask);
8878 8879
		if (err)
			goto err_out_w_lock;
8880
	} else if (memcmp(&adapter->fdir_mask, mask, sizeof(*mask))) {
8881 8882 8883 8884
		err = -EINVAL;
		goto err_out_w_lock;
	}

8885
	ixgbe_atr_compute_perfect_hash_82599(&input->filter, mask);
8886 8887 8888 8889 8890 8891
	err = ixgbe_fdir_write_perfect_filter_82599(hw, &input->filter,
						    input->sw_idx, queue);
	if (!err)
		ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
	spin_unlock(&adapter->fdir_perfect_lock);

8892 8893
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid]))
		set_bit(loc - 1, (adapter->jump_tables[uhtid])->child_loc_map);
8894

8895
	kfree(mask);
8896 8897 8898 8899
	return err;
err_out_w_lock:
	spin_unlock(&adapter->fdir_perfect_lock);
err_out:
8900
	kfree(mask);
8901 8902
free_input:
	kfree(input);
8903 8904 8905
free_jump:
	kfree(jump);
	return err;
8906 8907
}

8908 8909
static int __ixgbe_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
			    struct tc_to_netdev *tc)
8910
{
8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
	    tc->type == TC_SETUP_CLSU32) {
		switch (tc->cls_u32->command) {
		case TC_CLSU32_NEW_KNODE:
		case TC_CLSU32_REPLACE_KNODE:
			return ixgbe_configure_clsu32(adapter,
						      proto, tc->cls_u32);
		case TC_CLSU32_DELETE_KNODE:
			return ixgbe_delete_clsu32(adapter, tc->cls_u32);
8922 8923 8924 8925 8926 8927 8928
		case TC_CLSU32_NEW_HNODE:
		case TC_CLSU32_REPLACE_HNODE:
			return ixgbe_configure_clsu32_add_hnode(adapter, proto,
								tc->cls_u32);
		case TC_CLSU32_DELETE_HNODE:
			return ixgbe_configure_clsu32_del_hnode(adapter,
								tc->cls_u32);
8929 8930 8931 8932 8933
		default:
			return -EINVAL;
		}
	}

8934
	if (tc->type != TC_SETUP_MQPRIO)
8935 8936
		return -EINVAL;

8937
	return ixgbe_setup_tc(dev, tc->tc);
8938 8939
}

8940 8941 8942 8943 8944 8945 8946 8947 8948 8949 8950
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
	rtnl_unlock();
}

#endif
8951 8952 8953 8954 8955 8956 8957 8958 8959 8960
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

8961
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
8962
					    netdev_features_t features)
8963 8964 8965 8966
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
8967 8968
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
8969

8970 8971 8972
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
8973

8974
	return features;
8975 8976
}

8977
static int ixgbe_set_features(struct net_device *netdev,
8978
			      netdev_features_t features)
8979 8980
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8981
	netdev_features_t changed = netdev->features ^ features;
8982 8983 8984
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
8985 8986
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
8987
			need_reset = true;
8988 8989 8990 8991 8992 8993 8994 8995 8996 8997
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
8998 8999 9000 9001
		}
	}

	/*
9002 9003
	 * Check if Flow Director n-tuple support or hw_tc support was
	 * enabled or disabled.  If the state changed, we need to reset.
9004
	 */
9005
	if ((features & NETIF_F_NTUPLE) || (features & NETIF_F_HW_TC)) {
9006
		/* turn off ATR, enable perfect filters and reset */
9007 9008 9009
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

9010 9011
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
9012
	} else {
9013 9014 9015 9016 9017 9018 9019
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
9020 9021 9022 9023 9024 9025 9026 9027 9028 9029
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED ||
		    /* We cannot enable ATR if we have 2 or more tcs */
		    (netdev_get_num_tc(netdev) > 1) ||
		    /* We cannot enable ATR if RSS is disabled */
		    (adapter->ring_feature[RING_F_RSS].limit <= 1) ||
		    /* A sample rate of 0 indicates ATR disabled */
		    (!adapter->atr_sample_rate))
			; /* do nothing not supported */
		else /* otherwise supported and set the flag */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
9030 9031
	}

B
Ben Greear 已提交
9032 9033 9034
	if (changed & NETIF_F_RXALL)
		need_reset = true;

9035
	netdev->features = features;
9036 9037

	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
9038 9039 9040 9041 9042 9043 9044 9045 9046 9047 9048 9049 9050 9051 9052 9053 9054
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
	}

	if ((adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
9055 9056
	}

9057 9058
	if (need_reset)
		ixgbe_do_reset(netdev);
9059 9060 9061
	else if (changed & (NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_FILTER))
		ixgbe_set_rx_mode(netdev);
9062 9063 9064 9065

	return 0;
}

9066
/**
9067
 * ixgbe_add_udp_tunnel_port - Get notifications about adding UDP tunnel ports
9068
 * @dev: The port's netdev
9069
 * @ti: Tunnel endpoint information
9070
 **/
9071 9072
static void ixgbe_add_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
9073 9074 9075
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
9076
	__be16 port = ti->port;
9077 9078
	u32 port_shift = 0;
	u32 reg;
9079

9080 9081 9082
	if (ti->sa_family != AF_INET)
		return;

9083 9084 9085 9086
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
9087

9088 9089 9090 9091 9092 9093 9094 9095 9096 9097 9098 9099 9100 9101 9102 9103 9104 9105 9106 9107 9108 9109 9110 9111 9112 9113 9114
		if (adapter->vxlan_port == port)
			return;

		if (adapter->vxlan_port) {
			netdev_info(dev,
				    "VXLAN port %d set, not adding port %d\n",
				    ntohs(adapter->vxlan_port),
				    ntohs(port));
			return;
		}

		adapter->vxlan_port = port;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port == port)
			return;

		if (adapter->geneve_port) {
			netdev_info(dev,
				    "GENEVE port %d set, not adding port %d\n",
				    ntohs(adapter->geneve_port),
				    ntohs(port));
			return;
		}
9115

9116 9117 9118 9119
		port_shift = IXGBE_VXLANCTRL_GENEVE_UDPPORT_SHIFT;
		adapter->geneve_port = port;
		break;
	default:
9120 9121 9122
		return;
	}

9123 9124
	reg = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) | ntohs(port) << port_shift;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, reg);
9125 9126 9127
}

/**
9128
 * ixgbe_del_udp_tunnel_port - Get notifications about removing UDP tunnel ports
9129
 * @dev: The port's netdev
9130
 * @ti: Tunnel endpoint information
9131
 **/
9132 9133
static void ixgbe_del_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
9134 9135
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
9136
	u32 port_mask;
9137

9138 9139
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN &&
	    ti->type != UDP_TUNNEL_TYPE_GENEVE)
9140 9141
		return;

9142
	if (ti->sa_family != AF_INET)
9143 9144
		return;

9145 9146 9147 9148
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
9149

9150 9151 9152 9153 9154 9155 9156 9157 9158 9159 9160 9161 9162 9163 9164 9165 9166 9167 9168 9169 9170
		if (adapter->vxlan_port != ti->port) {
			netdev_info(dev, "VXLAN port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port != ti->port) {
			netdev_info(dev, "GENEVE port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;
		break;
	default:
9171 9172 9173
		return;
	}

9174 9175
	ixgbe_clear_udp_tunnel_port(adapter, port_mask);
	adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
9176 9177
}

9178
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
9179
			     struct net_device *dev,
9180
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
9181 9182
			     u16 flags)
{
9183
	/* guarantee we can provide a unique filter for the unicast address */
9184
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
9185 9186 9187 9188
		struct ixgbe_adapter *adapter = netdev_priv(dev);
		u16 pool = VMDQ_P(0);

		if (netdev_uc_count(dev) >= ixgbe_available_rars(adapter, pool))
9189
			return -ENOMEM;
J
John Fastabend 已提交
9190 9191
	}

9192
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
9193 9194
}

9195 9196 9197 9198 9199 9200 9201 9202 9203 9204
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
 * @adapter - the private structure
 * @mode - requested bridge mode
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
9205 9206 9207 9208
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

9209 9210
	switch (mode) {
	case BRIDGE_MODE_VEPA:
9211
		/* disable Tx loopback, rely on switch hairpin mode */
9212
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
9213 9214 9215 9216 9217 9218 9219 9220 9221 9222 9223 9224 9225 9226 9227 9228 9229 9230 9231

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
9232 9233
		break;
	case BRIDGE_MODE_VEB:
9234
		/* enable Tx loopback for internal VF/PF communication */
9235 9236
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
9237 9238 9239 9240 9241 9242 9243 9244 9245 9246 9247 9248 9249 9250 9251 9252 9253 9254 9255

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
9256 9257 9258 9259 9260 9261 9262 9263 9264 9265 9266 9267 9268
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

9269
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
9270
				    struct nlmsghdr *nlh, u16 flags)
9271 9272 9273 9274 9275 9276 9277 9278 9279
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
9280 9281
	if (!br_spec)
		return -EINVAL;
9282 9283

	nla_for_each_nested(attr, br_spec, rem) {
9284
		int status;
9285 9286 9287 9288 9289
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

9290 9291 9292
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

9293
		mode = nla_get_u16(attr);
9294 9295 9296
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
9297 9298

		break;
9299 9300 9301 9302 9303 9304
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
9305
				    struct net_device *dev,
9306
				    u32 filter_mask, int nlflags)
9307 9308 9309 9310 9311 9312
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

9313
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
9314 9315
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
9316 9317
}

9318 9319 9320 9321
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
9322
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
9323
	unsigned int limit;
9324 9325
	int pool, err;

9326 9327 9328 9329 9330 9331 9332
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

9333 9334 9335 9336 9337 9338 9339
#ifdef CONFIG_RPS
	if (vdev->num_rx_queues != vdev->num_tx_queues) {
		netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
			    vdev->name);
		return ERR_PTR(-EINVAL);
	}
#endif
9340
	/* Check for hardware restriction on number of rx/tx queues */
9341
	if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
9342 9343 9344 9345 9346 9347 9348 9349 9350 9351 9352 9353
	    vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
		netdev_info(pdev,
			    "%s: Supports RX/TX Queue counts 1,2, and 4\n",
			    pdev->name);
		return ERR_PTR(-EINVAL);
	}

	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
	      adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

9354
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
9355 9356 9357 9358 9359 9360
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

	pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
	adapter->num_rx_pools++;
	set_bit(pool, &adapter->fwd_bitmask);
9361
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
9362 9363 9364

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
9365
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9366
	adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
9367 9368 9369 9370 9371 9372 9373

	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	if (err)
		goto fwd_add_err;
	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
9374 9375 9376 9377 9378 9379 9380 9381

	if (netif_running(pdev)) {
		err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
		if (err)
			goto fwd_add_err;
		netif_tx_start_all_queues(vdev);
	}

9382 9383 9384 9385 9386 9387 9388 9389 9390 9391 9392 9393 9394 9395 9396
	return fwd_adapter;
fwd_add_err:
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
	clear_bit(pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
	struct ixgbe_fwd_adapter *fwd_adapter = priv;
	struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
9397
	unsigned int limit;
9398 9399 9400 9401

	clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;

9402 9403
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9404 9405 9406 9407 9408 9409 9410 9411 9412 9413
	ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
	ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   fwd_adapter->pool, adapter->num_rx_pools,
		   fwd_adapter->rx_base_queue,
		   fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);
	kfree(fwd_adapter);
}

9414 9415 9416
#define IXGBE_MAX_MAC_HDR_LEN		127
#define IXGBE_MAX_NETWORK_HDR_LEN	511

9417 9418 9419 9420
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
9421 9422 9423 9424 9425 9426 9427 9428 9429 9430 9431 9432 9433 9434 9435 9436 9437 9438 9439 9440 9441 9442 9443
	unsigned int network_hdr_len, mac_hdr_len;

	/* Make certain the headers can be described by a context descriptor */
	mac_hdr_len = skb_network_header(skb) - skb->data;
	if (unlikely(mac_hdr_len > IXGBE_MAX_MAC_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
	if (unlikely(network_hdr_len >  IXGBE_MAX_NETWORK_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	/* We can only support IPV4 TSO in tunnels if we can mangle the
	 * inner IP ID field, so strip TSO if MANGLEID is not supported.
	 */
	if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
		features &= ~NETIF_F_TSO;
9444 9445 9446 9447

	return features;
}

9448
static const struct net_device_ops ixgbe_netdev_ops = {
9449
	.ndo_open		= ixgbe_open,
9450
	.ndo_stop		= ixgbe_close,
9451
	.ndo_start_xmit		= ixgbe_xmit_frame,
9452
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
9453
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
9454 9455 9456 9457
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
9458
	.ndo_set_tx_maxrate	= ixgbe_tx_maxrate,
9459 9460
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
9461
	.ndo_do_ioctl		= ixgbe_ioctl,
9462 9463
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
9464
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
9465
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
9466
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
H
Hiroshi Shimamoto 已提交
9467
	.ndo_set_vf_trust	= ixgbe_ndo_set_vf_trust,
9468
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
9469
	.ndo_get_stats64	= ixgbe_get_stats64,
9470
	.ndo_setup_tc		= __ixgbe_setup_tc,
9471 9472 9473
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
9474 9475
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
9476
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
9477
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
9478 9479
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
9480
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
9481
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
9482
#endif /* IXGBE_FCOE */
9483 9484
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
9485
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
9486 9487
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
9488 9489
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
9490 9491
	.ndo_udp_tunnel_add	= ixgbe_add_udp_tunnel_port,
	.ndo_udp_tunnel_del	= ixgbe_del_udp_tunnel_port,
9492
	.ndo_features_check	= ixgbe_features_check,
9493 9494
};

9495 9496 9497 9498 9499 9500 9501 9502 9503 9504 9505
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
9506
	struct pci_dev *entry, *pdev = adapter->pdev;
9507 9508
	int physfns = 0;

9509 9510 9511
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
9512
	 */
9513
	if (ixgbe_pcie_from_parent(&adapter->hw))
9514
		physfns = 4;
9515 9516 9517

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
9518 9519 9520 9521 9522 9523 9524 9525 9526 9527 9528 9529 9530 9531
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
9532 9533 9534 9535 9536
	}

	return physfns;
}

9537 9538
/**
 * ixgbe_wol_supported - Check whether device supports WoL
9539
 * @adapter: the adapter private structure
9540 9541 9542 9543 9544 9545 9546
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
9547 9548
bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			 u16 subdevice_id)
9549 9550 9551 9552
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;

9553 9554 9555 9556 9557 9558 9559 9560 9561 9562 9563 9564 9565
	/* WOL not supported on 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return false;

	/* check eeprom to see if WOL is enabled for X540 and newer */
	if (hw->mac.type >= ixgbe_mac_X540) {
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0)))
			return true;
	}

	/* WOL is determined based on device IDs for 82599 MACs */
9566 9567 9568 9569 9570
	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
9571 9572 9573
		case IXGBE_SUBDEV_ID_82599_LOM_SNAP6:
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
		case IXGBE_SUBDEV_ID_82599_SFP_2OCP:
9574 9575 9576
			/* only support first port */
			if (hw->bus.func != 0)
				break;
9577
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
9578
		case IXGBE_SUBDEV_ID_82599_SFP:
9579
		case IXGBE_SUBDEV_ID_82599_RNDC:
9580
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
9581 9582 9583
		case IXGBE_SUBDEV_ID_82599_SFP_1OCP:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM1:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM2:
9584
			return true;
9585 9586
		}
		break;
9587
	case IXGBE_DEV_ID_82599EN_SFP:
9588
		/* Only these subdevices support WOL */
9589 9590
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
9591
			return true;
9592 9593
		}
		break;
9594 9595 9596
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
9597
			return true;
9598 9599
		break;
	case IXGBE_DEV_ID_82599_KX4:
9600 9601
		return  true;
	default:
9602 9603 9604
		break;
	}

9605
	return false;
9606 9607
}

9608 9609 9610 9611 9612 9613 9614 9615 9616 9617 9618
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
9619
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
9620 9621 9622 9623 9624
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
9625
	int i, err, pci_using_dac, expected_gts;
9626
	unsigned int indices = MAX_TX_QUEUES;
9627
	u8 part_str[IXGBE_PBANUM_LENGTH];
9628
	bool disable_dev = false;
9629 9630 9631
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
9632
	u32 eec;
9633

9634 9635 9636 9637 9638 9639 9640 9641 9642
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

9643
	err = pci_enable_device_mem(pdev);
9644 9645 9646
	if (err)
		return err;

9647
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
9648 9649
		pci_using_dac = 1;
	} else {
9650
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
9651
		if (err) {
9652 9653 9654
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
9655 9656 9657 9658
		}
		pci_using_dac = 0;
	}

9659
	err = pci_request_mem_regions(pdev, ixgbe_driver_name);
9660
	if (err) {
9661 9662
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
9663 9664 9665
		goto err_pci_reg;
	}

9666
	pci_enable_pcie_error_reporting(pdev);
9667

9668
	pci_set_master(pdev);
9669
	pci_save_state(pdev);
9670

9671
	if (ii->mac == ixgbe_mac_82598EB) {
9672
#ifdef CONFIG_IXGBE_DCB
9673 9674 9675 9676
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
9677
#endif
9678
	}
9679

9680
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
9681 9682 9683 9684 9685 9686 9687 9688 9689 9690 9691 9692 9693
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
9694
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
9695

9696
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
9697
			      pci_resource_len(pdev, 0));
9698
	adapter->io_addr = hw->hw_addr;
9699 9700 9701 9702 9703
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

9704
	netdev->netdev_ops = &ixgbe_netdev_ops;
9705 9706
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
9707
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
9708 9709

	/* Setup hw api */
9710
	hw->mac.ops   = *ii->mac_ops;
9711
	hw->mac.type  = ii->mac;
9712
	hw->mvals     = ii->mvals;
9713 9714
	if (ii->link_ops)
		hw->link.ops  = *ii->link_ops;
9715

9716
	/* EEPROM */
9717
	hw->eeprom.ops = *ii->eeprom_ops;
9718
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
9719 9720 9721 9722
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
9723
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
J
Jacob Keller 已提交
9724
	if (!(eec & BIT(8)))
9725 9726 9727
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
9728
	hw->phy.ops = *ii->phy_ops;
D
Donald Skidmore 已提交
9729
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
9730 9731 9732 9733 9734 9735 9736
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
9737

9738
	/* setup the private structure */
9739
	err = ixgbe_sw_init(adapter, ii);
9740 9741 9742
	if (err)
		goto err_sw_init;

9743 9744 9745 9746
	/* Make sure the SWFW semaphore is in a valid state */
	if (hw->mac.ops.init_swfw_sync)
		hw->mac.ops.init_swfw_sync(hw);

9747
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
9748 9749 9750
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
9751 9752
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
9753
	case ixgbe_mac_x550em_a:
9754
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
9755 9756 9757 9758
		break;
	default:
		break;
	}
9759

9760 9761 9762 9763 9764 9765 9766
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
9767
			e_crit(probe, "Fan has stopped, replace the adapter\n");
9768 9769
	}

9770 9771 9772
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

9773
	/* reset_hw fills in the perm_addr as well */
9774
	hw->phy.reset_if_overtemp = true;
9775
	err = hw->mac.ops.reset_hw(hw);
9776
	hw->phy.reset_if_overtemp = false;
9777
	ixgbe_set_eee_capable(adapter);
9778
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
9779 9780
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
9781 9782
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
9783 9784
		goto err_sw_init;
	} else if (err) {
9785
		e_dev_err("HW Init failed: %d\n", err);
9786 9787 9788
		goto err_sw_init;
	}

9789
#ifdef CONFIG_PCI_IOV
9790 9791 9792 9793 9794
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
9795
	hw->mbx.ops = ii->mbx_ops;
9796
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
9797
	ixgbe_enable_sriov(adapter);
9798
skip_sriov:
9799

9800
#endif
9801
	netdev->features = NETIF_F_SG |
9802 9803 9804
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
9805
			   NETIF_F_RXCSUM |
9806 9807 9808 9809
			   NETIF_F_HW_CSUM;

#define IXGBE_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
				    NETIF_F_GSO_GRE_CSUM | \
9810
				    NETIF_F_GSO_IPXIP4 | \
9811
				    NETIF_F_GSO_IPXIP6 | \
9812 9813 9814 9815 9816 9817
				    NETIF_F_GSO_UDP_TUNNEL | \
				    NETIF_F_GSO_UDP_TUNNEL_CSUM)

	netdev->gso_partial_features = IXGBE_GSO_PARTIAL_FEATURES;
	netdev->features |= NETIF_F_GSO_PARTIAL |
			    IXGBE_GSO_PARTIAL_FEATURES;
9818

9819
	if (hw->mac.type >= ixgbe_mac_82599EB)
9820
		netdev->features |= NETIF_F_SCTP_CRC;
9821 9822

	/* copy netdev features into list of user selectable features */
9823
	netdev->hw_features |= netdev->features |
9824
			       NETIF_F_HW_VLAN_CTAG_FILTER |
9825 9826 9827
			       NETIF_F_HW_VLAN_CTAG_RX |
			       NETIF_F_HW_VLAN_CTAG_TX |
			       NETIF_F_RXALL |
9828 9829 9830 9831
			       NETIF_F_HW_L2FW_DOFFLOAD;

	if (hw->mac.type >= ixgbe_mac_82599EB)
		netdev->hw_features |= NETIF_F_NTUPLE |
9832
				       NETIF_F_HW_TC;
9833

9834 9835 9836
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;

A
Alexander Duyck 已提交
9837 9838 9839 9840
	netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
	netdev->hw_enc_features |= netdev->vlan_features;
	netdev->mpls_features |= NETIF_F_HW_CSUM;

9841 9842 9843 9844
	/* set this bit last since it cannot be part of vlan_features */
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
			    NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_TX;
9845

9846
	netdev->priv_flags |= IFF_UNICAST_FLT;
9847
	netdev->priv_flags |= IFF_SUPP_NOFCS;
9848

9849 9850 9851 9852
	/* MTU range: 68 - 9710 */
	netdev->min_mtu = ETH_MIN_MTU;
	netdev->max_mtu = IXGBE_MAX_JUMBO_FRAME_SIZE - (ETH_HLEN + ETH_FCS_LEN);

J
Jeff Kirsher 已提交
9853
#ifdef CONFIG_IXGBE_DCB
9854
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
9855
		netdev->dcbnl_ops = &ixgbe_dcbnl_ops;
9856 9857
#endif

9858
#ifdef IXGBE_FCOE
9859
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
9860 9861
		unsigned int fcoe_l;

9862 9863
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
9864 9865
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
9866
		}
9867

9868 9869 9870

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
9871

9872 9873 9874
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

9875 9876 9877
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
9878
	}
9879
#endif /* IXGBE_FCOE */
9880

9881 9882
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
9883
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
9884 9885
		netdev->features |= NETIF_F_LRO;

9886
	/* make sure the EEPROM is good */
9887
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
9888
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
9889
		err = -EIO;
9890
		goto err_sw_init;
9891 9892
	}

9893 9894
	eth_platform_get_mac_address(&adapter->pdev->dev,
				     adapter->hw.mac.perm_addr);
9895

9896 9897
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

9898
	if (!is_valid_ether_addr(netdev->dev_addr)) {
9899
		e_dev_err("invalid MAC address\n");
9900
		err = -EIO;
9901
		goto err_sw_init;
9902 9903
	}

9904 9905
	/* Set hw->mac.addr to permanent MAC address */
	ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
9906
	ixgbe_mac_set_default_filter(adapter);
9907

9908
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
9909
		    (unsigned long) adapter);
9910

9911 9912 9913 9914
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
9915
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
9916
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
9917
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
9918

9919 9920 9921
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
9922

9923
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
9924
	adapter->wol = 0;
9925
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
9926
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
9927
						pdev->subsystem_device);
9928
	if (hw->wol_enabled)
9929
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
9930

9931 9932
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

9933 9934 9935 9936
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

9937
	/* pick up the PCI bus settings for reporting later */
9938
	if (ixgbe_pcie_from_parent(hw))
9939
		ixgbe_get_parent_bus_info(adapter);
9940 9941
	else
		 hw->mac.ops.get_bus_info(hw);
9942

9943 9944 9945 9946 9947 9948 9949 9950 9951 9952 9953 9954
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
9955
	}
9956 9957 9958 9959

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
9960

9961
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
9962
	if (err)
9963
		strlcpy(part_str, "Unknown", sizeof(part_str));
9964 9965 9966
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
9967
			   part_str);
9968 9969 9970 9971 9972 9973
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

9974
	/* reset the hardware with the new settings */
9975 9976 9977
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
9978 9979 9980 9981 9982 9983
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
9984
	}
9985 9986 9987 9988 9989
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

9990 9991
	pci_set_drvdata(pdev, adapter);

9992 9993
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
9994 9995
		hw->mac.ops.disable_tx_laser(hw);

9996 9997 9998
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

9999
#ifdef CONFIG_IXGBE_DCA
10000
	if (dca_add_requester(&pdev->dev) == 0) {
10001 10002 10003 10004
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
10005
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
10006
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
10007 10008 10009 10010
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

10011 10012 10013
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
10014
	if (hw->mac.ops.set_fw_drv_ver)
10015 10016 10017
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF, 0xFF,
					   sizeof(ixgbe_driver_version) - 1,
					   ixgbe_driver_version);
E
Emil Tantilov 已提交
10018

10019 10020
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
10021

10022
	e_dev_info("%s\n", ixgbe_default_device_descr);
10023

10024
#ifdef CONFIG_IXGBE_HWMON
10025 10026
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
10027
#endif /* CONFIG_IXGBE_HWMON */
10028

C
Catherine Sullivan 已提交
10029 10030
	ixgbe_dbg_adapter_init(adapter);

10031 10032
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
10033 10034 10035 10036
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

10037 10038 10039
	return 0;

err_register:
10040
	ixgbe_release_hw_control(adapter);
10041
	ixgbe_clear_interrupt_scheme(adapter);
10042
err_sw_init:
10043
	ixgbe_disable_sriov(adapter);
10044
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
10045
	iounmap(adapter->io_addr);
10046
	kfree(adapter->jump_tables[0]);
10047
	kfree(adapter->mac_table);
10048
err_ioremap:
10049
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
10050 10051
	free_netdev(netdev);
err_alloc_etherdev:
10052
	pci_release_mem_regions(pdev);
10053 10054
err_pci_reg:
err_dma:
10055
	if (!adapter || disable_dev)
10056
		pci_disable_device(pdev);
10057 10058 10059 10060 10061 10062 10063 10064 10065 10066 10067 10068
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
10069
static void ixgbe_remove(struct pci_dev *pdev)
10070
{
10071
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
10072
	struct net_device *netdev;
10073
	bool disable_dev;
10074
	int i;
10075

10076 10077 10078 10079 10080
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
10081 10082
	ixgbe_dbg_adapter_exit(adapter);

10083
	set_bit(__IXGBE_REMOVING, &adapter->state);
10084
	cancel_work_sync(&adapter->service_task);
10085

10086

10087
#ifdef CONFIG_IXGBE_DCA
10088 10089 10090
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
10091 10092
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
10093 10094 10095
	}

#endif
10096
#ifdef CONFIG_IXGBE_HWMON
10097
	ixgbe_sysfs_exit(adapter);
10098
#endif /* CONFIG_IXGBE_HWMON */
10099

10100 10101 10102
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

10103
#ifdef CONFIG_PCI_IOV
10104
	ixgbe_disable_sriov(adapter);
10105
#endif
10106 10107 10108
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

10109
	ixgbe_clear_interrupt_scheme(adapter);
10110

10111
	ixgbe_release_hw_control(adapter);
10112

10113 10114 10115 10116 10117
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
10118
	iounmap(adapter->io_addr);
10119
	pci_release_mem_regions(pdev);
10120

10121
	e_dev_info("complete\n");
10122

10123 10124 10125 10126 10127 10128 10129 10130
	for (i = 0; i < IXGBE_MAX_LINK_HANDLE; i++) {
		if (adapter->jump_tables[i]) {
			kfree(adapter->jump_tables[i]->input);
			kfree(adapter->jump_tables[i]->mask);
		}
		kfree(adapter->jump_tables[i]);
	}

10131
	kfree(adapter->mac_table);
10132
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
10133 10134
	free_netdev(netdev);

10135
	pci_disable_pcie_error_reporting(pdev);
10136

10137
	if (disable_dev)
10138
		pci_disable_device(pdev);
10139 10140 10141 10142 10143 10144 10145 10146 10147 10148 10149
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
10150
						pci_channel_state_t state)
10151
{
10152 10153
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10154

10155
#ifdef CONFIG_PCI_IOV
10156
	struct ixgbe_hw *hw = &adapter->hw;
10157 10158 10159 10160 10161 10162 10163 10164 10165 10166
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
10167
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
10168 10169 10170 10171 10172 10173 10174 10175 10176
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

10177 10178 10179 10180 10181 10182
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
10183 10184 10185 10186 10187 10188 10189 10190 10191 10192 10193 10194 10195 10196 10197 10198 10199 10200 10201 10202 10203 10204

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
10205 10206 10207 10208 10209 10210
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
10211 10212 10213
		case ixgbe_mac_x550em_a:
			device_id = IXGBE_DEV_ID_X550EM_A_VF;
			break;
10214 10215 10216 10217 10218 10219
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
10220
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
10221 10222 10223
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
10224
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
10225 10226 10227 10228 10229 10230 10231 10232
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
10233
			ixgbe_issue_vf_flr(adapter, vfdev);
G
Greg Rose 已提交
10234 10235
			/* Free device reference count */
			pci_dev_put(vfdev);
10236 10237 10238 10239 10240 10241 10242 10243 10244 10245 10246 10247 10248 10249 10250 10251 10252
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
10253 10254 10255
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;

10256
	rtnl_lock();
10257 10258
	netif_device_detach(netdev);

10259 10260
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
10261
		return PCI_ERS_RESULT_DISCONNECT;
10262
	}
10263

10264
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10265
		ixgbe_close_suspend(adapter);
10266 10267 10268 10269

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
10270

10271
	/* Request a slot reset. */
10272 10273 10274 10275 10276 10277 10278 10279 10280 10281 10282
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
10283
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
10284 10285
	pci_ers_result_t result;
	int err;
10286

10287
	if (pci_enable_device_mem(pdev)) {
10288
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
10289 10290
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
10291
		smp_mb__before_atomic();
10292
		clear_bit(__IXGBE_DISABLED, &adapter->state);
10293
		adapter->hw.hw_addr = adapter->io_addr;
10294 10295
		pci_set_master(pdev);
		pci_restore_state(pdev);
10296
		pci_save_state(pdev);
10297

10298
		pci_wake_from_d3(pdev, false);
10299

10300
		ixgbe_reset(adapter);
10301
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
10302 10303 10304 10305 10306
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
10307 10308
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
10309 10310
		/* non-fatal, continue */
	}
10311

10312
	return result;
10313 10314 10315 10316 10317 10318 10319 10320 10321 10322 10323
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
10324 10325
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10326

10327 10328 10329 10330 10331 10332 10333 10334
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
E
Emil Tantilov 已提交
10335
	rtnl_lock();
10336
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10337
		ixgbe_open(netdev);
10338 10339

	netif_device_attach(netdev);
E
Emil Tantilov 已提交
10340
	rtnl_unlock();
10341 10342
}

10343
static const struct pci_error_handlers ixgbe_err_handler = {
10344 10345 10346 10347 10348 10349 10350 10351 10352
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
10353
	.remove   = ixgbe_remove,
10354 10355 10356 10357 10358
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
10359
	.sriov_configure = ixgbe_pci_sriov_configure,
10360 10361 10362 10363 10364 10365 10366 10367 10368 10369 10370 10371
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
10372
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
10373
	pr_info("%s\n", ixgbe_copyright);
10374

10375 10376 10377 10378 10379 10380
	ixgbe_wq = create_singlethread_workqueue(ixgbe_driver_name);
	if (!ixgbe_wq) {
		pr_err("%s: Failed to create workqueue\n", ixgbe_driver_name);
		return -ENOMEM;
	}

C
Catherine Sullivan 已提交
10381 10382
	ixgbe_dbg_init();

10383 10384
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
10385
		destroy_workqueue(ixgbe_wq);
10386 10387 10388 10389
		ixgbe_dbg_exit();
		return ret;
	}

10390
#ifdef CONFIG_IXGBE_DCA
10391 10392
	dca_register_notify(&dca_notifier);
#endif
10393

10394
	return 0;
10395
}
10396

10397 10398 10399 10400 10401 10402 10403 10404 10405 10406
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
10407
#ifdef CONFIG_IXGBE_DCA
10408 10409
	dca_unregister_notify(&dca_notifier);
#endif
10410
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
10411 10412

	ixgbe_dbg_exit();
10413 10414 10415 10416
	if (ixgbe_wq) {
		destroy_workqueue(ixgbe_wq);
		ixgbe_wq = NULL;
	}
10417
}
10418

10419
#ifdef CONFIG_IXGBE_DCA
10420
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
10421
			    void *p)
10422 10423 10424 10425
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
10426
					 __ixgbe_notify_dca);
10427 10428 10429

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
10430

10431
#endif /* CONFIG_IXGBE_DCA */
10432

10433 10434 10435
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */