ixgbe_main.c 300.4 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52 53 54
#include <linux/bpf.h>
#include <linux/bpf_trace.h>
#include <linux/atomic.h>
55
#include <scsi/fc/fc_fcoe.h>
56
#include <net/udp_tunnel.h>
57 58
#include <net/pkt_cls.h>
#include <net/tc_act/tc_gact.h>
59
#include <net/tc_act/tc_mirred.h>
60
#include <net/vxlan.h>
61
#include <net/mpls.h>
62 63 64

#include "ixgbe.h"
#include "ixgbe_common.h"
65
#include "ixgbe_dcb_82599.h"
66
#include "ixgbe_sriov.h"
67
#include "ixgbe_model.h"
68 69

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
70
static const char ixgbe_driver_string[] =
71
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
72
#ifdef IXGBE_FCOE
73 74
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
75 76 77 78
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
T
Tony Nguyen 已提交
79
#define DRV_VERSION "5.1.0-k"
S
Stephen Hemminger 已提交
80
const char ixgbe_driver_version[] = DRV_VERSION;
81
static const char ixgbe_copyright[] =
82
				"Copyright (c) 1999-2016 Intel Corporation.";
83

84 85
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

86
static const struct ixgbe_info *ixgbe_info_tbl[] = {
87 88 89 90 91
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
92
	[board_x550em_x_fw]	= &ixgbe_x550em_x_fw_info,
93
	[board_x550em_a]	= &ixgbe_x550em_a_info,
94
	[board_x550em_a_fw]	= &ixgbe_x550em_a_fw_info,
95 96 97 98 99 100 101 102 103 104
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
105
static const struct pci_device_id ixgbe_pci_tbl[] = {
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
133
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
134
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
135
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
136
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
137
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T1), board_X550},
138
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
139
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_XFI), board_X550EM_x},
140
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
141
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
142
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
143
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_1G_T), board_x550em_x_fw},
144 145
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR_L), board_x550em_a },
146
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP_N), board_x550em_a },
147 148
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII_L), board_x550em_a },
149
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_10G_T), board_x550em_a},
150
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP), board_x550em_a },
151 152
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_1G_T), board_x550em_a_fw },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_1G_T_L), board_x550em_a_fw },
153 154 155 156 157
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

158
#ifdef CONFIG_IXGBE_DCA
159
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
160
			    void *p);
161 162 163 164 165 166 167
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

168 169 170
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
171
MODULE_PARM_DESC(max_vfs,
172
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
173 174
#endif /* CONFIG_PCI_IOV */

175 176 177 178 179
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

180 181 182 183 184
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

185 186 187 188 189
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

190 191
static struct workqueue_struct *ixgbe_wq;

192
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);
193
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *);
194

195 196 197 198 199 200 201
static const struct net_device_ops ixgbe_netdev_ops;

static bool netif_is_ixgbe(struct net_device *dev)
{
	return dev && (dev->netdev_ops == &ixgbe_netdev_ops);
}

202 203 204 205 206 207 208 209 210 211 212 213 214 215
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

216
	if (!pci_is_pcie(parent_dev))
217 218
		return -1;

219
	pcie_capability_read_word(parent_dev, reg, value);
220 221 222
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

249 250 251 252 253 254 255 256 257 258 259 260 261
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
262
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
263 264 265 266 267 268 269 270 271
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
272
	struct ixgbe_hw *hw = &adapter->hw;
273 274 275 276 277
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

278 279 280 281 282 283 284
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

285
	/* determine whether to use the parent device */
286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
307
		/* 128b/130b encoding reduces throughput by less than 2% */
308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
325
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
326 327 328 329 330 331 332 333 334 335
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

336 337 338
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
339
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
340
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
341
		queue_work(ixgbe_wq, &adapter->service_task);
342 343
}

344 345 346 347 348 349 350 351
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
352 353
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
354 355
}

356
static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374
{
	u32 value;

	/* The following check not only optimizes a bit by not
	 * performing a read on the status register when the
	 * register just read was a status register read that
	 * returned IXGBE_FAILED_READ_REG. It also blocks any
	 * potential recursion.
	 */
	if (reg == IXGBE_STATUS) {
		ixgbe_remove_adapter(hw);
		return;
	}
	value = ixgbe_read_reg(hw, IXGBE_STATUS);
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
}

375 376 377 378 379 380 381 382 383 384 385 386 387 388 389
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
390
	u8 __iomem *reg_addr = READ_ONCE(hw->hw_addr);
391 392 393 394
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
395
	if (unlikely(hw->phy.nw_mng_if_sel &
396
		     IXGBE_NW_MNG_IF_SEL_SGMII_ENABLE)) {
397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415
		struct ixgbe_adapter *adapter;
		int i;

		for (i = 0; i < 200; ++i) {
			value = readl(reg_addr + IXGBE_MAC_SGMII_BUSY);
			if (likely(!value))
				goto writes_completed;
			if (value == IXGBE_FAILED_READ_REG) {
				ixgbe_remove_adapter(hw);
				return IXGBE_FAILED_READ_REG;
			}
			udelay(5);
		}

		adapter = hw->back;
		e_warn(hw, "register writes incomplete %08x\n", value);
	}

writes_completed:
416 417 418 419 420 421
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
		ixgbe_check_remove(hw, reg);
	return value;
}

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

464 465 466 467 468 469 470 471 472
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

473 474 475 476
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
477
	/* flush memory to make sure state is correct before next watchdog */
478
	smp_mb__before_atomic();
479 480 481
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
516
	{ .name = NULL }
517 518 519 520 521 522 523 524
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
J
Joe Perches 已提交
525
	int i;
526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
J
Joe Perches 已提交
587 588
		pr_info("%-15s %08x\n",
			reginfo->name, IXGBE_READ_REG(hw, reginfo->ofs));
589 590 591
		return;
	}

J
Joe Perches 已提交
592 593 594 595 596 597 598
	i = 0;
	while (i < 64) {
		int j;
		char buf[9 * 8 + 1];
		char *p = buf;

		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i, i + 7);
599
		for (j = 0; j < 8; j++)
J
Joe Perches 已提交
600 601
			p += sprintf(p, " %08x", regs[i++]);
		pr_err("%-15s%s\n", rname, buf);
602 603 604 605
	}

}

606 607 608 609 610 611 612 613 614 615 616 617 618
static void ixgbe_print_buffer(struct ixgbe_ring *ring, int n)
{
	struct ixgbe_tx_buffer *tx_buffer;

	tx_buffer = &ring->tx_buffer_info[ring->next_to_clean];
	pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
		n, ring->next_to_use, ring->next_to_clean,
		(u64)dma_unmap_addr(tx_buffer, dma),
		dma_unmap_len(tx_buffer, len),
		tx_buffer->next_to_watch,
		(u64)tx_buffer->time_stamp);
}

619 620 621 622 623 624 625 626 627
/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
628
	struct ixgbe_ring *ring;
629
	struct ixgbe_tx_buffer *tx_buffer;
630 631 632 633 634 635 636 637 638 639 640 641 642
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
643
		pr_info("Device Name     state            "
644 645
			"trans_start\n");
		pr_info("%-15s %016lX %016lX\n",
646 647
			netdev->name,
			netdev->state,
648
			dev_trans_start(netdev));
649 650 651 652
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
653
	pr_info(" Register Name   Value\n");
654 655 656 657 658 659 660
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
661
		return;
662 663

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
664 665 666
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
667
	for (n = 0; n < adapter->num_tx_queues; n++) {
668 669 670 671 672 673 674
		ring = adapter->tx_ring[n];
		ixgbe_print_buffer(ring, n);
	}

	for (n = 0; n < adapter->num_xdp_queues; n++) {
		ring = adapter->xdp_ring[n];
		ixgbe_print_buffer(ring, n);
675 676 677 678 679 680 681 682 683 684
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
685
	 * 82598 Advanced Transmit Descriptor
686 687 688
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
689
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
690 691
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
716 717 718
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
719
		ring = adapter->tx_ring[n];
720
		pr_info("------------------------------------\n");
721
		pr_info("TX QUEUE INDEX = %d\n", ring->queue_index);
722
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
723 724 725 726
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
727

728 729 730
		for (i = 0; ring->desc && (i < ring->count); i++) {
			tx_desc = IXGBE_TX_DESC(ring, i);
			tx_buffer = &ring->tx_buffer_info[i];
731
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
732
			if (dma_unmap_len(tx_buffer, len) > 0) {
J
Joe Perches 已提交
733 734
				const char *ring_desc;

735 736
				if (i == ring->next_to_use &&
				    i == ring->next_to_clean)
J
Joe Perches 已提交
737
					ring_desc = " NTC/U";
738
				else if (i == ring->next_to_use)
J
Joe Perches 已提交
739
					ring_desc = " NTU";
740
				else if (i == ring->next_to_clean)
J
Joe Perches 已提交
741 742 743 744
					ring_desc = " NTC";
				else
					ring_desc = "";
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p%s",
J
Josh Hay 已提交
745 746 747 748
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
749
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
750 751
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
J
Joe Perches 已提交
752 753
					tx_buffer->skb,
					ring_desc);
J
Josh Hay 已提交
754 755 756 757 758 759 760 761 762

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
763 764 765 766 767 768
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
769
	pr_info("Queue [NTU] [NTC]\n");
770 771
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
772 773
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
774 775 776 777
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
778
		return;
779 780 781

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

782 783 784
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
785 786 787 788 789 790 791 792
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
793
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
794 795 796
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
797 798 799
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
800 801 802 803
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
825
	 */
826

827 828
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
829 830 831
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Joe Perches 已提交
832
		pr_info("%s%s%s\n",
J
Josh Hay 已提交
833 834
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
J
Joe Perches 已提交
835 836
			"<-- Adv Rx Read format");
		pr_info("%s%s%s\n",
J
Josh Hay 已提交
837 838
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
J
Joe Perches 已提交
839
			"<-- Adv Rx Write-Back format");
840 841

		for (i = 0; i < rx_ring->count; i++) {
J
Joe Perches 已提交
842 843 844 845 846 847 848 849 850
			const char *ring_desc;

			if (i == rx_ring->next_to_use)
				ring_desc = " NTU";
			else if (i == rx_ring->next_to_clean)
				ring_desc = " NTC";
			else
				ring_desc = "";

851
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
852
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
853
			u0 = (struct my_u0 *)rx_desc;
854
			if (rx_desc->wb.upper.length) {
855
				/* Descriptor Done */
J
Joe Perches 已提交
856 857
				pr_info("RWB[0x%03X]     %016llX %016llX ---------------- %p%s\n",
					i,
858 859
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
J
Joe Perches 已提交
860 861
					rx_buffer_info->skb,
					ring_desc);
862
			} else {
J
Joe Perches 已提交
863 864
				pr_info("R  [0x%03X]     %016llX %016llX %016llX %p%s\n",
					i,
865 866 867
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
J
Joe Perches 已提交
868 869
					rx_buffer_info->skb,
					ring_desc);
870

871 872
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
873 874
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
875 876
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
877
					   ixgbe_rx_bufsz(rx_ring), true);
878 879 880 881 882 883
				}
			}
		}
	}
}

884 885 886 887 888 889 890
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
891
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
892 893 894 895 896 897 898 899 900
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
901
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
902
}
903

904
/**
905 906 907 908 909 910 911 912
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
913
			   u8 queue, u8 msix_vector)
914 915
{
	u32 ivar, index;
916 917 918 919 920 921 922 923 924 925 926 927 928
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
929
	case ixgbe_mac_X540:
930 931
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
932
	case ixgbe_mac_x550em_a:
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
955 956
}

957
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
958
					  u64 qmask)
959 960 961
{
	u32 mask;

962 963
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
964 965
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
966 967
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
968
	case ixgbe_mac_X540:
969 970
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
971
	case ixgbe_mac_x550em_a:
972 973 974 975
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
976 977 978
		break;
	default:
		break;
979 980 981
	}
}

982
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
983 984 985 986
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
987
	u32 data;
988

989 990 991
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
992

993 994 995 996 997 998 999 1000
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
1001

1002 1003
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
1004
		return;
1005 1006 1007 1008

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
1009 1010 1011 1012

	for (i = 0; i < adapter->num_xdp_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->xdp_ring[i]->state);
1013 1014 1015 1016 1017 1018 1019
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
1020
	u8 tc;
1021 1022 1023 1024 1025 1026 1027 1028
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
1029
		return;
1030
	}
1031 1032 1033

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1034 1035
		u32 pxoffrxc;

1036 1037
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
1038
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
1039
			break;
1040
		default:
1041
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
1042
		}
1043 1044 1045 1046
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1047 1048 1049 1050 1051 1052
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1053
		tc = tx_ring->dcb_tc;
1054 1055
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1056
	}
1057 1058 1059 1060 1061 1062 1063 1064

	for (i = 0; i < adapter->num_xdp_queues; i++) {
		struct ixgbe_ring *xdp_ring = adapter->xdp_ring[i];

		tc = xdp_ring->dcb_tc;
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &xdp_ring->state);
	}
1065 1066
}

1067
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1068
{
1069
	return ring->stats.packets;
1070 1071 1072 1073
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1074
	unsigned int head, tail;
1075

1076 1077
	head = ring->next_to_clean;
	tail = ring->next_to_use;
1078

1079
	return ((head <= tail) ? tail : tail + ring->count) - head;
1080 1081 1082 1083 1084 1085 1086 1087
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1088
	clear_check_for_tx_hang(tx_ring);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1102
	if (tx_done_old == tx_done && tx_pending)
1103
		/* make sure it is true for two checks in a row */
1104 1105 1106 1107 1108 1109
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1110

1111
	return false;
1112 1113
}

1114 1115 1116 1117 1118 1119 1120 1121 1122
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1123
		set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
1124
		e_warn(drv, "initiating reset due to tx timeout\n");
1125 1126 1127
		ixgbe_service_event_schedule(adapter);
	}
}
1128

1129 1130
/**
 * ixgbe_tx_maxrate - callback to set the maximum per-queue bitrate
1131 1132 1133
 * @netdev: network interface device structure
 * @queue_index: Tx queue to set
 * @maxrate: desired maximum transmit bitrate
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
 **/
static int ixgbe_tx_maxrate(struct net_device *netdev,
			    int queue_index, u32 maxrate)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bcnrc_val = ixgbe_link_mbps(adapter);

	if (!maxrate)
		return 0;

	/* Calculate the rate factor values to set */
	bcnrc_val <<= IXGBE_RTTBCNRC_RF_INT_SHIFT;
	bcnrc_val /= maxrate;

	/* clear everything but the rate factor */
	bcnrc_val &= IXGBE_RTTBCNRC_RF_INT_MASK |
	IXGBE_RTTBCNRC_RF_DEC_MASK;

	/* enable the rate scheduler */
	bcnrc_val |= IXGBE_RTTBCNRC_RS_ENA;

	IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_index);
	IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);

	return 0;
}

1162 1163
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1164
 * @q_vector: structure containing interrupt and ring information
1165
 * @tx_ring: tx ring to clean
1166
 * @napi_budget: Used to determine if we are in netpoll
1167
 **/
1168
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1169
			       struct ixgbe_ring *tx_ring, int napi_budget)
1170
{
1171
	struct ixgbe_adapter *adapter = q_vector->adapter;
1172 1173
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
S
Shannon Nelson 已提交
1174
	unsigned int total_bytes = 0, total_packets = 0, total_ipsec = 0;
1175
	unsigned int budget = q_vector->tx.work_limit;
1176 1177 1178 1179
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1180

1181
	tx_buffer = &tx_ring->tx_buffer_info[i];
1182
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1183
	i -= tx_ring->count;
1184

1185
	do {
1186 1187 1188 1189 1190 1191
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1192
		/* prevent any other reads prior to eop_desc */
1193
		smp_rmb();
1194

1195 1196 1197
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1198

1199 1200
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1201

1202 1203 1204
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;
S
Shannon Nelson 已提交
1205 1206
		if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_IPSEC)
			total_ipsec++;
1207

1208
		/* free the skb */
1209 1210 1211 1212
		if (ring_is_xdp(tx_ring))
			page_frag_free(tx_buffer->data);
		else
			napi_consume_skb(tx_buffer->skb, napi_budget);
1213

1214 1215 1216 1217 1218 1219
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1220
		/* clear tx_buffer data */
1221
		dma_unmap_len_set(tx_buffer, len, 0);
1222

1223 1224
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1225 1226
			tx_buffer++;
			tx_desc++;
1227
			i++;
1228 1229
			if (unlikely(!i)) {
				i -= tx_ring->count;
1230
				tx_buffer = tx_ring->tx_buffer_info;
1231
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1232
			}
1233

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1256

1257 1258 1259 1260 1261
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1262
	tx_ring->next_to_clean = i;
1263
	u64_stats_update_begin(&tx_ring->syncp);
1264
	tx_ring->stats.bytes += total_bytes;
1265
	tx_ring->stats.packets += total_packets;
1266
	u64_stats_update_end(&tx_ring->syncp);
1267 1268
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
S
Shannon Nelson 已提交
1269
	adapter->tx_ipsec += total_ipsec;
1270

1271 1272 1273
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
1274
		e_err(drv, "Detected Tx Unit Hang %s\n"
1275 1276 1277 1278 1279 1280 1281
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
1282
			ring_is_xdp(tx_ring) ? "(XDP)" : "",
1283 1284 1285
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1286 1287
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1288

1289 1290 1291
		if (!ring_is_xdp(tx_ring))
			netif_stop_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1292 1293 1294 1295 1296

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1297
		/* schedule immediate reset if we believe we hung */
1298
		ixgbe_tx_timeout_reset(adapter);
1299 1300

		/* the adapter is about to reset, no point in enabling stuff */
1301
		return true;
1302
	}
1303

1304 1305 1306
	if (ring_is_xdp(tx_ring))
		return !!budget;

1307 1308 1309
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1310
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1311
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1312
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1313 1314 1315 1316
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1317 1318 1319 1320 1321
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1322
			++tx_ring->tx_stats.restart_queue;
1323
		}
1324
	}
1325

1326
	return !!budget;
1327 1328
}

1329
#ifdef CONFIG_IXGBE_DCA
1330 1331
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1332
				int cpu)
1333
{
1334
	struct ixgbe_hw *hw = &adapter->hw;
1335
	u32 txctrl = 0;
1336
	u16 reg_offset;
1337

1338 1339 1340
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1341 1342
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1343
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1344 1345
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1346
	case ixgbe_mac_X540:
1347 1348
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1349 1350
		break;
	default:
1351 1352
		/* for unknown hardware do not write register */
		return;
1353
	}
1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1365 1366
}

1367 1368
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1369
				int cpu)
1370
{
1371
	struct ixgbe_hw *hw = &adapter->hw;
1372
	u32 rxctrl = 0;
1373 1374
	u8 reg_idx = rx_ring->reg_idx;

1375 1376
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1377 1378 1379

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1380
	case ixgbe_mac_X540:
1381
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1382 1383 1384 1385
		break;
	default:
		break;
	}
1386 1387 1388 1389 1390 1391 1392

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1393
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1394 1395 1396
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1397 1398 1399 1400 1401
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1402
	struct ixgbe_ring *ring;
1403 1404
	int cpu = get_cpu();

1405 1406 1407
	if (q_vector->cpu == cpu)
		goto out_no_update;

1408
	ixgbe_for_each_ring(ring, q_vector->tx)
1409
		ixgbe_update_tx_dca(adapter, ring, cpu);
1410

1411
	ixgbe_for_each_ring(ring, q_vector->rx)
1412
		ixgbe_update_rx_dca(adapter, ring, cpu);
1413 1414 1415

	q_vector->cpu = cpu;
out_no_update:
1416 1417 1418 1419 1420 1421 1422
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1423
	/* always use CB2 mode, difference is masked in the CB driver */
1424 1425 1426 1427 1428 1429
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1430

1431
	for (i = 0; i < adapter->num_q_vectors; i++) {
1432 1433
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1434 1435 1436 1437 1438
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1439
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1440 1441
	unsigned long event = *(unsigned long *)data;

1442
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1443 1444
		return 0;

1445 1446
	switch (event) {
	case DCA_PROVIDER_ADD:
1447 1448 1449
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1450
		if (dca_add_requester(dev) == 0) {
1451
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1452 1453
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1454 1455
			break;
		}
1456
		/* fall through - DCA is disabled. */
1457 1458 1459 1460
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1461 1462
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1463 1464 1465 1466
		}
		break;
	}

1467
	return 0;
1468
}
E
Emil Tantilov 已提交
1469

1470
#endif /* CONFIG_IXGBE_DCA */
1471 1472 1473 1474 1475 1476 1477

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1478 1479
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1480 1481
				 struct sk_buff *skb)
{
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1496 1497
}

1498
#ifdef IXGBE_FCOE
1499 1500
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1501
 * @ring: structure containing ring specific data
1502 1503 1504 1505
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1506
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1507 1508 1509 1510
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1511
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1512 1513 1514 1515 1516
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1517
#endif /* IXGBE_FCOE */
1518 1519
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1520 1521
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1522 1523
 * @skb: skb currently being received and modified
 **/
1524
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1525
				     union ixgbe_adv_rx_desc *rx_desc,
1526
				     struct sk_buff *skb)
1527
{
1528 1529 1530
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	bool encap_pkt = false;

1531
	skb_checksum_none_assert(skb);
1532

1533
	/* Rx csum disabled */
1534
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1535
		return;
1536

1537 1538
	/* check for VXLAN and Geneve packets */
	if (pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) {
1539 1540 1541 1542
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1543
	/* if IP and error */
1544 1545
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1546
		ring->rx_stats.csum_err++;
1547 1548
		return;
	}
1549

1550
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1551 1552
		return;

1553
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1554 1555 1556 1557
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1558 1559
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1560 1561
			return;

1562
		ring->rx_stats.csum_err++;
1563 1564 1565
		return;
	}

1566
	/* It must be a TCP or UDP packet with a valid checksum */
1567
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1568 1569 1570 1571 1572
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
1573
			skb->ip_summed = CHECKSUM_NONE;
1574 1575 1576 1577 1578
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1579 1580
}

1581 1582 1583 1584 1585
static inline unsigned int ixgbe_rx_offset(struct ixgbe_ring *rx_ring)
{
	return ring_uses_build_skb(rx_ring) ? IXGBE_SKB_PAD : 0;
}

1586 1587 1588 1589
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1590
	dma_addr_t dma;
1591

1592
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1593
	if (likely(page))
1594 1595
		return true;

1596
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1597 1598 1599 1600
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1601 1602
	}

1603
	/* map page for use */
1604 1605 1606 1607
	dma = dma_map_page_attrs(rx_ring->dev, page, 0,
				 ixgbe_rx_pg_size(rx_ring),
				 DMA_FROM_DEVICE,
				 IXGBE_RX_DMA_ATTR);
1608 1609 1610 1611 1612 1613

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1614
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1615 1616 1617 1618 1619

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1620
	bi->dma = dma;
A
Alexander Duyck 已提交
1621
	bi->page = page;
1622
	bi->page_offset = ixgbe_rx_offset(rx_ring);
1623
	bi->pagecnt_bias = 1;
1624
	rx_ring->rx_stats.alloc_rx_page++;
1625

1626 1627 1628
	return true;
}

1629
/**
1630
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1631 1632
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1633
 **/
1634
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1635 1636
{
	union ixgbe_adv_rx_desc *rx_desc;
1637
	struct ixgbe_rx_buffer *bi;
1638
	u16 i = rx_ring->next_to_use;
1639
	u16 bufsz;
1640

1641 1642
	/* nothing to do */
	if (!cleaned_count)
1643 1644
		return;

1645
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1646 1647
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1648

1649 1650
	bufsz = ixgbe_rx_bufsz(rx_ring);

1651 1652
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1653
			break;
1654

1655 1656
		/* sync the buffer for use by the device */
		dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1657
						 bi->page_offset, bufsz,
1658 1659
						 DMA_FROM_DEVICE);

1660 1661 1662 1663 1664
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1665

1666 1667
		rx_desc++;
		bi++;
1668
		i++;
1669
		if (unlikely(!i)) {
1670
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1671 1672 1673 1674
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

1675 1676
		/* clear the length for the next_to_use descriptor */
		rx_desc->wb.upper.length = 0;
1677 1678 1679

		cleaned_count--;
	} while (cleaned_count);
1680

1681 1682
	i += rx_ring->count;

1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1697 1698
}

1699 1700 1701
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1702
	u16 hdr_len = skb_headlen(skb);
1703 1704 1705 1706

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1707
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1726 1727 1728 1729 1730
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1731
 *
1732 1733 1734
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1735
 **/
1736 1737 1738
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1739
{
1740
	struct net_device *dev = rx_ring->netdev;
1741
	u32 flags = rx_ring->q_vector->adapter->flags;
1742

1743 1744 1745
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1746

1747 1748
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1749 1750
	if (unlikely(flags & IXGBE_FLAG_RX_HWTSTAMP_ENABLED))
		ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1751

1752
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1753
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1754
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1755
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1756 1757
	}

1758 1759 1760
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_SECP))
		ixgbe_ipsec_rx(rx_ring, rx_desc, skb);

1761
	skb->protocol = eth_type_trans(skb, dev);
1762 1763 1764 1765 1766 1767 1768 1769

	/* record Rx queue, or update MACVLAN statistics */
	if (netif_is_ixgbe(dev))
		skb_record_rx_queue(skb, rx_ring->queue_index);
	else
		macvlan_count_rx(netdev_priv(dev), skb->len + ETH_HLEN, true,
				 (skb->pkt_type == PACKET_BROADCAST) ||
				 (skb->pkt_type == PACKET_MULTICAST));
A
Alexander Duyck 已提交
1770 1771
}

1772 1773
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1774
{
1775
	napi_gro_receive(&q_vector->napi, skb);
1776
}
1777

1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1811

1812 1813 1814 1815 1816
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1817 1818
	}

1819 1820 1821 1822
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1823 1824 1825 1826 1827 1828 1829
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1860
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
1887 1888 1889 1890
		dma_unmap_page_attrs(rx_ring->dev, IXGBE_CB(skb)->dma,
				     ixgbe_rx_pg_size(rx_ring),
				     DMA_FROM_DEVICE,
				     IXGBE_RX_DMA_ATTR);
1891 1892 1893 1894 1895 1896
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
1897
					      skb_frag_size(frag),
1898 1899 1900 1901
					      DMA_FROM_DEVICE);
	}
}

1902 1903 1904 1905 1906 1907
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
1908 1909 1910 1911
 * Check if the skb is valid in the XDP case it will be an error pointer.
 * Return true in this case to abort processing and advance to next
 * descriptor.
 *
1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

1930 1931 1932 1933
	/* XDP packets use error pointer so abort at this point */
	if (IS_ERR(skb))
		return true;

1934 1935 1936 1937 1938 1939 1940
	/* Verify netdev is present, and that packet does not have any
	 * errors that would be unacceptable to the netdev.
	 */
	if (!netdev ||
	    (unlikely(ixgbe_test_staterr(rx_desc,
					 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	     !(netdev->features & NETIF_F_RXALL)))) {
1941 1942 1943 1944
		dev_kfree_skb_any(skb);
		return true;
	}

1945
	/* place header in linear portion of buffer */
1946
	if (!skb_headlen(skb))
1947
		ixgbe_pull_tail(rx_ring, skb);
1948

1949 1950 1951 1952 1953 1954
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1955 1956 1957
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1958 1959 1960 1961 1962 1963 1964 1965 1966

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1967
 * Synchronizes page for reuse by the adapter
1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

1981 1982 1983 1984 1985 1986 1987 1988
	/* Transfer page from old buffer to new buffer.
	 * Move each member individually to avoid possible store
	 * forwarding stalls and unnecessary copy of skb.
	 */
	new_buff->dma		= old_buff->dma;
	new_buff->page		= old_buff->page;
	new_buff->page_offset	= old_buff->page_offset;
	new_buff->pagecnt_bias	= old_buff->pagecnt_bias;
1989 1990
}

A
Alexander Duyck 已提交
1991 1992
static inline bool ixgbe_page_is_reserved(struct page *page)
{
1993
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
1994 1995
}

1996
static bool ixgbe_can_reuse_rx_page(struct ixgbe_rx_buffer *rx_buffer)
1997
{
1998 1999
	unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
	struct page *page = rx_buffer->page;
2000

2001 2002 2003 2004 2005 2006
	/* avoid re-using remote pages */
	if (unlikely(ixgbe_page_is_reserved(page)))
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
2007
	if (unlikely((page_ref_count(page) - pagecnt_bias) > 1))
2008 2009
		return false;
#else
2010 2011 2012 2013 2014 2015 2016 2017
	/* The last offset is a bit aggressive in that we assume the
	 * worst case of FCoE being enabled and using a 3K buffer.
	 * However this should have minimal impact as the 1K extra is
	 * still less than one buffer in size.
	 */
#define IXGBE_LAST_OFFSET \
	(SKB_WITH_OVERHEAD(PAGE_SIZE) - IXGBE_RXBUFFER_3K)
	if (rx_buffer->page_offset > IXGBE_LAST_OFFSET)
2018 2019 2020
		return false;
#endif

2021 2022 2023
	/* If we have drained the page fragment pool we need to update
	 * the pagecnt_bias and page count so that we fully restock the
	 * number of references the driver holds.
2024
	 */
2025
	if (unlikely(!pagecnt_bias)) {
2026 2027 2028
		page_ref_add(page, USHRT_MAX);
		rx_buffer->pagecnt_bias = USHRT_MAX;
	}
2029 2030 2031 2032

	return true;
}

2033 2034 2035 2036 2037
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @skb: sk_buff to place the data into
2038
 * @size: size of data in rx_buffer
2039
 *
2040 2041 2042 2043 2044 2045 2046
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
2047
 **/
2048
static void ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
2049
			      struct ixgbe_rx_buffer *rx_buffer,
2050 2051
			      struct sk_buff *skb,
			      unsigned int size)
2052
{
2053
#if (PAGE_SIZE < 8192)
2054
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
2055
#else
2056 2057 2058
	unsigned int truesize = ring_uses_build_skb(rx_ring) ?
				SKB_DATA_ALIGN(IXGBE_SKB_PAD + size) :
				SKB_DATA_ALIGN(size);
2059
#endif
2060
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
2061
			rx_buffer->page_offset, size, truesize);
2062 2063 2064 2065 2066
#if (PAGE_SIZE < 8192)
	rx_buffer->page_offset ^= truesize;
#else
	rx_buffer->page_offset += truesize;
#endif
2067 2068
}

2069 2070 2071 2072
static struct ixgbe_rx_buffer *ixgbe_get_rx_buffer(struct ixgbe_ring *rx_ring,
						   union ixgbe_adv_rx_desc *rx_desc,
						   struct sk_buff **skb,
						   const unsigned int size)
2073 2074 2075 2076
{
	struct ixgbe_rx_buffer *rx_buffer;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
2077 2078
	prefetchw(rx_buffer->page);
	*skb = rx_buffer->skb;
2079

2080 2081 2082 2083 2084 2085 2086
	/* Delay unmapping of the first packet. It carries the header
	 * information, HW may still access the header after the writeback.
	 * Only unmap it when EOP is reached
	 */
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)) {
		if (!*skb)
			goto skip_sync;
2087
	} else {
2088 2089 2090
		if (*skb)
			ixgbe_dma_sync_frag(rx_ring, *skb);
	}
2091

2092 2093 2094 2095 2096 2097 2098 2099
	/* we are reusing so sync this buffer for CPU use */
	dma_sync_single_range_for_cpu(rx_ring->dev,
				      rx_buffer->dma,
				      rx_buffer->page_offset,
				      size,
				      DMA_FROM_DEVICE);
skip_sync:
	rx_buffer->pagecnt_bias--;
A
Alexander Duyck 已提交
2100

2101 2102
	return rx_buffer;
}
2103

2104 2105 2106 2107 2108
static void ixgbe_put_rx_buffer(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *rx_buffer,
				struct sk_buff *skb)
{
	if (ixgbe_can_reuse_rx_page(rx_buffer)) {
2109 2110 2111
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else {
2112
		if (!IS_ERR(skb) && IXGBE_CB(skb)->dma == rx_buffer->dma) {
2113 2114 2115 2116 2117 2118 2119 2120 2121
			/* the page has been released from the ring */
			IXGBE_CB(skb)->page_released = true;
		} else {
			/* we are not reusing the buffer so unmap it */
			dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
					     ixgbe_rx_pg_size(rx_ring),
					     DMA_FROM_DEVICE,
					     IXGBE_RX_DMA_ATTR);
		}
2122
		__page_frag_cache_drain(rx_buffer->page,
2123
					rx_buffer->pagecnt_bias);
2124 2125
	}

2126
	/* clear contents of rx_buffer */
2127
	rx_buffer->page = NULL;
2128 2129 2130 2131 2132
	rx_buffer->skb = NULL;
}

static struct sk_buff *ixgbe_construct_skb(struct ixgbe_ring *rx_ring,
					   struct ixgbe_rx_buffer *rx_buffer,
2133 2134
					   struct xdp_buff *xdp,
					   union ixgbe_adv_rx_desc *rx_desc)
2135
{
2136
	unsigned int size = xdp->data_end - xdp->data;
2137 2138 2139
#if (PAGE_SIZE < 8192)
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
#else
2140 2141
	unsigned int truesize = SKB_DATA_ALIGN(xdp->data_end -
					       xdp->data_hard_start);
2142 2143 2144 2145
#endif
	struct sk_buff *skb;

	/* prefetch first cache line of first page */
2146
	prefetch(xdp->data);
2147
#if L1_CACHE_BYTES < 128
2148
	prefetch(xdp->data + L1_CACHE_BYTES);
2149
#endif
2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
	/* Note, we get here by enabling legacy-rx via:
	 *
	 *    ethtool --set-priv-flags <dev> legacy-rx on
	 *
	 * In this mode, we currently get 0 extra XDP headroom as
	 * opposed to having legacy-rx off, where we process XDP
	 * packets going to stack via ixgbe_build_skb(). The latter
	 * provides us currently with 192 bytes of headroom.
	 *
	 * For ixgbe_construct_skb() mode it means that the
	 * xdp->data_meta will always point to xdp->data, since
	 * the helper cannot expand the head. Should this ever
	 * change in future for legacy-rx mode on, then lets also
	 * add xdp->data_meta handling here.
	 */
2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175

	/* allocate a skb to store the frags */
	skb = napi_alloc_skb(&rx_ring->q_vector->napi, IXGBE_RX_HDR_SIZE);
	if (unlikely(!skb))
		return NULL;

	if (size > IXGBE_RX_HDR_SIZE) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			IXGBE_CB(skb)->dma = rx_buffer->dma;

		skb_add_rx_frag(skb, 0, rx_buffer->page,
2176
				xdp->data - page_address(rx_buffer->page),
2177 2178 2179 2180 2181 2182 2183
				size, truesize);
#if (PAGE_SIZE < 8192)
		rx_buffer->page_offset ^= truesize;
#else
		rx_buffer->page_offset += truesize;
#endif
	} else {
2184 2185
		memcpy(__skb_put(skb, size),
		       xdp->data, ALIGN(size, sizeof(long)));
2186 2187
		rx_buffer->pagecnt_bias++;
	}
2188 2189

	return skb;
2190 2191
}

2192 2193
static struct sk_buff *ixgbe_build_skb(struct ixgbe_ring *rx_ring,
				       struct ixgbe_rx_buffer *rx_buffer,
2194 2195
				       struct xdp_buff *xdp,
				       union ixgbe_adv_rx_desc *rx_desc)
2196
{
2197
	unsigned int metasize = xdp->data - xdp->data_meta;
2198 2199 2200 2201
#if (PAGE_SIZE < 8192)
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;
#else
	unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
2202 2203
				SKB_DATA_ALIGN(xdp->data_end -
					       xdp->data_hard_start);
2204 2205 2206
#endif
	struct sk_buff *skb;

2207 2208 2209 2210 2211 2212
	/* Prefetch first cache line of first page. If xdp->data_meta
	 * is unused, this points extactly as xdp->data, otherwise we
	 * likely have a consumer accessing first few bytes of meta
	 * data, and then actual data.
	 */
	prefetch(xdp->data_meta);
2213
#if L1_CACHE_BYTES < 128
2214
	prefetch(xdp->data_meta + L1_CACHE_BYTES);
2215 2216
#endif

2217 2218
	/* build an skb to around the page buffer */
	skb = build_skb(xdp->data_hard_start, truesize);
2219 2220 2221 2222
	if (unlikely(!skb))
		return NULL;

	/* update pointers within the skb to store the data */
2223 2224
	skb_reserve(skb, xdp->data - xdp->data_hard_start);
	__skb_put(skb, xdp->data_end - xdp->data);
2225 2226
	if (metasize)
		skb_metadata_set(skb, metasize);
2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241

	/* record DMA address if this is the start of a chain of buffers */
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
		IXGBE_CB(skb)->dma = rx_buffer->dma;

	/* update buffer offset */
#if (PAGE_SIZE < 8192)
	rx_buffer->page_offset ^= truesize;
#else
	rx_buffer->page_offset += truesize;
#endif

	return skb;
}

2242 2243
#define IXGBE_XDP_PASS 0
#define IXGBE_XDP_CONSUMED 1
2244
#define IXGBE_XDP_TX 2
2245

2246 2247 2248 2249 2250
static int ixgbe_xmit_xdp_ring(struct ixgbe_adapter *adapter,
			       struct xdp_buff *xdp);

static struct sk_buff *ixgbe_run_xdp(struct ixgbe_adapter *adapter,
				     struct ixgbe_ring *rx_ring,
2251 2252
				     struct xdp_buff *xdp)
{
2253
	int err, result = IXGBE_XDP_PASS;
2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266
	struct bpf_prog *xdp_prog;
	u32 act;

	rcu_read_lock();
	xdp_prog = READ_ONCE(rx_ring->xdp_prog);

	if (!xdp_prog)
		goto xdp_out;

	act = bpf_prog_run_xdp(xdp_prog, xdp);
	switch (act) {
	case XDP_PASS:
		break;
2267 2268 2269
	case XDP_TX:
		result = ixgbe_xmit_xdp_ring(adapter, xdp);
		break;
2270
	case XDP_REDIRECT:
2271
		err = xdp_do_redirect(adapter->netdev, xdp, xdp_prog);
2272 2273 2274 2275 2276
		if (!err)
			result = IXGBE_XDP_TX;
		else
			result = IXGBE_XDP_CONSUMED;
		break;
2277 2278
	default:
		bpf_warn_invalid_xdp_action(act);
2279
		/* fallthrough */
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291
	case XDP_ABORTED:
		trace_xdp_exception(rx_ring->netdev, xdp_prog, act);
		/* fallthrough -- handle aborts by dropping packet */
	case XDP_DROP:
		result = IXGBE_XDP_CONSUMED;
		break;
	}
xdp_out:
	rcu_read_unlock();
	return ERR_PTR(-result);
}

2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308
static void ixgbe_rx_buffer_flip(struct ixgbe_ring *rx_ring,
				 struct ixgbe_rx_buffer *rx_buffer,
				 unsigned int size)
{
#if (PAGE_SIZE < 8192)
	unsigned int truesize = ixgbe_rx_pg_size(rx_ring) / 2;

	rx_buffer->page_offset ^= truesize;
#else
	unsigned int truesize = ring_uses_build_skb(rx_ring) ?
				SKB_DATA_ALIGN(IXGBE_SKB_PAD + size) :
				SKB_DATA_ALIGN(size);

	rx_buffer->page_offset += truesize;
#endif
}

2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319
/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2320
 * Returns amount of work completed
2321
 **/
2322
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2323
			       struct ixgbe_ring *rx_ring,
2324
			       const int budget)
2325
{
2326
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
2327
	struct ixgbe_adapter *adapter = q_vector->adapter;
2328
#ifdef IXGBE_FCOE
2329 2330
	int ddp_bytes;
	unsigned int mss = 0;
2331
#endif /* IXGBE_FCOE */
2332
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2333
	bool xdp_xmit = false;
2334 2335 2336
	struct xdp_buff xdp;

	xdp.rxq = &rx_ring->xdp_rxq;
2337

2338
	while (likely(total_rx_packets < budget)) {
2339
		union ixgbe_adv_rx_desc *rx_desc;
2340
		struct ixgbe_rx_buffer *rx_buffer;
2341
		struct sk_buff *skb;
2342
		unsigned int size;
2343 2344 2345 2346 2347 2348 2349

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2350
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2351 2352
		size = le16_to_cpu(rx_desc->wb.upper.length);
		if (!size)
2353
			break;
2354

2355
		/* This memory barrier is needed to keep us from reading
2356
		 * any other fields out of the rx_desc until we know the
2357
		 * descriptor has been written back
2358
		 */
2359
		dma_rmb();
2360

2361 2362
		rx_buffer = ixgbe_get_rx_buffer(rx_ring, rx_desc, &skb, size);

2363
		/* retrieve a buffer from the ring */
2364 2365 2366
		if (!skb) {
			xdp.data = page_address(rx_buffer->page) +
				   rx_buffer->page_offset;
2367
			xdp.data_meta = xdp.data;
2368 2369 2370 2371
			xdp.data_hard_start = xdp.data -
					      ixgbe_rx_offset(rx_ring);
			xdp.data_end = xdp.data + size;

2372
			skb = ixgbe_run_xdp(adapter, rx_ring, &xdp);
2373 2374 2375
		}

		if (IS_ERR(skb)) {
2376 2377
			if (PTR_ERR(skb) == -IXGBE_XDP_TX) {
				xdp_xmit = true;
2378
				ixgbe_rx_buffer_flip(rx_ring, rx_buffer, size);
2379
			} else {
2380
				rx_buffer->pagecnt_bias++;
2381
			}
2382 2383 2384
			total_rx_packets++;
			total_rx_bytes += size;
		} else if (skb) {
2385
			ixgbe_add_rx_frag(rx_ring, rx_buffer, skb, size);
2386
		} else if (ring_uses_build_skb(rx_ring)) {
2387
			skb = ixgbe_build_skb(rx_ring, rx_buffer,
2388 2389
					      &xdp, rx_desc);
		} else {
2390
			skb = ixgbe_construct_skb(rx_ring, rx_buffer,
2391 2392
						  &xdp, rx_desc);
		}
2393

2394
		/* exit if we failed to retrieve a buffer */
2395 2396 2397
		if (!skb) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			rx_buffer->pagecnt_bias++;
2398
			break;
2399
		}
2400

2401
		ixgbe_put_rx_buffer(rx_ring, rx_buffer, skb);
2402
		cleaned_count++;
A
Alexander Duyck 已提交
2403

2404 2405 2406
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2407

2408 2409 2410
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2411

2412 2413 2414
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2415 2416 2417
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2418 2419
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2420
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2421
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2436 2437
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2438
				continue;
2439
			}
2440
		}
2441

2442
#endif /* IXGBE_FCOE */
2443
		ixgbe_rx_skb(q_vector, skb);
2444

2445
		/* update budget accounting */
2446
		total_rx_packets++;
2447
	}
2448

2449 2450 2451 2452 2453 2454 2455 2456
	if (xdp_xmit) {
		struct ixgbe_ring *ring = adapter->xdp_ring[smp_processor_id()];

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.
		 */
		wmb();
		writel(ring->next_to_use, ring->tail);
2457 2458

		xdp_do_flush_map();
2459 2460
	}

2461 2462 2463 2464
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2465 2466
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2467

2468
	return total_rx_packets;
2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2480
	struct ixgbe_q_vector *q_vector;
2481
	int v_idx;
2482
	u32 mask;
2483

2484 2485
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
J
Jacob Keller 已提交
2486
		u32 eitrsel = BIT(adapter->num_vfs - 32) - 1;
2487 2488 2489
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2490 2491
	/*
	 * Populate the IVAR table and set the ITR values to the
2492 2493
	 * corresponding register.
	 */
2494
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2495
		struct ixgbe_ring *ring;
2496
		q_vector = adapter->q_vector[v_idx];
2497

2498
		ixgbe_for_each_ring(ring, q_vector->rx)
2499 2500
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2501
		ixgbe_for_each_ring(ring, q_vector->tx)
2502 2503
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2504
		ixgbe_write_eitr(q_vector);
2505 2506
	}

2507 2508
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2509
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2510
			       v_idx);
2511 2512
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2513
	case ixgbe_mac_X540:
2514 2515
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2516
	case ixgbe_mac_x550em_a:
2517
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2518 2519 2520 2521
		break;
	default:
		break;
	}
2522 2523
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2524
	/* set up to autoclear timer, and the vectors */
2525
	mask = IXGBE_EIMS_ENABLE_MASK;
2526 2527 2528 2529
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2530
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2531 2532
}

2533 2534
/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2535 2536
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2537 2538 2539 2540 2541 2542 2543 2544 2545
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 **/
2546 2547
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2548
{
2549 2550 2551 2552
	unsigned int itr = IXGBE_ITR_ADAPTIVE_MIN_USECS |
			   IXGBE_ITR_ADAPTIVE_LATENCY;
	unsigned int avg_wire_size, packets, bytes;
	unsigned long next_update = jiffies;
2553

2554 2555 2556 2557
	/* If we don't have any rings just leave ourselves set for maximum
	 * possible latency so we take ourselves out of the equation.
	 */
	if (!ring_container->ring)
2558
		return;
2559

2560 2561 2562 2563
	/* If we didn't update within up to 1 - 2 jiffies we can assume
	 * that either packets are coming in so slow there hasn't been
	 * any work, or that there is so much work that NAPI is dealing
	 * with interrupt moderation and we don't need to do anything.
2564
	 */
2565 2566
	if (time_after(next_update, ring_container->next_update))
		goto clear_counts;
2567

2568
	packets = ring_container->total_packets;
2569

2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
	/* We have no packets to actually measure against. This means
	 * either one of the other queues on this vector is active or
	 * we are a Tx queue doing TSO with too high of an interrupt rate.
	 *
	 * When this occurs just tick up our delay by the minimum value
	 * and hope that this extra delay will prevent us from being called
	 * without any work on our queue.
	 */
	if (!packets) {
		itr = (q_vector->itr >> 2) + IXGBE_ITR_ADAPTIVE_MIN_INC;
		if (itr > IXGBE_ITR_ADAPTIVE_MAX_USECS)
			itr = IXGBE_ITR_ADAPTIVE_MAX_USECS;
		itr += ring_container->itr & IXGBE_ITR_ADAPTIVE_LATENCY;
		goto clear_counts;
	}

	bytes = ring_container->total_bytes;

	/* If packets are less than 4 or bytes are less than 9000 assume
	 * insufficient data to use bulk rate limiting approach. We are
	 * likely latency driven.
	 */
	if (packets < 4 && bytes < 9000) {
		itr = IXGBE_ITR_ADAPTIVE_LATENCY;
		goto adjust_by_size;
	}

	/* Between 4 and 48 we can assume that our current interrupt delay
	 * is only slightly too low. As such we should increase it by a small
	 * fixed amount.
	 */
	if (packets < 48) {
		itr = (q_vector->itr >> 2) + IXGBE_ITR_ADAPTIVE_MIN_INC;
		if (itr > IXGBE_ITR_ADAPTIVE_MAX_USECS)
			itr = IXGBE_ITR_ADAPTIVE_MAX_USECS;
		goto clear_counts;
	}

	/* Between 48 and 96 is our "goldilocks" zone where we are working
	 * out "just right". Just report that our current ITR is good for us.
	 */
	if (packets < 96) {
		itr = q_vector->itr >> 2;
		goto clear_counts;
	}

	/* If packet count is 96 or greater we are likely looking at a slight
	 * overrun of the delay we want. Try halving our delay to see if that
	 * will cut the number of packets in half per interrupt.
	 */
	if (packets < 256) {
		itr = q_vector->itr >> 3;
		if (itr < IXGBE_ITR_ADAPTIVE_MIN_USECS)
			itr = IXGBE_ITR_ADAPTIVE_MIN_USECS;
		goto clear_counts;
	}

	/* The paths below assume we are dealing with a bulk ITR since number
	 * of packets is 256 or greater. We are just going to have to compute
	 * a value and try to bring the count under control, though for smaller
	 * packet sizes there isn't much we can do as NAPI polling will likely
	 * be kicking in sooner rather than later.
	 */
	itr = IXGBE_ITR_ADAPTIVE_BULK;

adjust_by_size:
	/* If packet counts are 256 or greater we can assume we have a gross
	 * overestimation of what the rate should be. Instead of trying to fine
	 * tune it just use the formula below to try and dial in an exact value
	 * give the current packet size of the frame.
	 */
	avg_wire_size = bytes / packets;

	/* The following is a crude approximation of:
	 *  wmem_default / (size + overhead) = desired_pkts_per_int
	 *  rate / bits_per_byte / (size + ethernet overhead) = pkt_rate
	 *  (desired_pkt_rate / pkt_rate) * usecs_per_sec = ITR value
	 *
	 * Assuming wmem_default is 212992 and overhead is 640 bytes per
	 * packet, (256 skb, 64 headroom, 320 shared info), we can reduce the
	 * formula down to
	 *
	 *  (170 * (size + 24)) / (size + 640) = ITR
	 *
	 * We first do some math on the packet size and then finally bitshift
	 * by 8 after rounding up. We also have to account for PCIe link speed
	 * difference as ITR scales based on this.
	 */
	if (avg_wire_size <= 60) {
		/* Start at 50k ints/sec */
		avg_wire_size = 5120;
	} else if (avg_wire_size <= 316) {
		/* 50K ints/sec to 16K ints/sec */
		avg_wire_size *= 40;
		avg_wire_size += 2720;
	} else if (avg_wire_size <= 1084) {
		/* 16K ints/sec to 9.2K ints/sec */
		avg_wire_size *= 15;
		avg_wire_size += 11452;
	} else if (avg_wire_size <= 1980) {
		/* 9.2K ints/sec to 8K ints/sec */
		avg_wire_size *= 5;
		avg_wire_size += 22420;
	} else {
		/* plateau at a limit of 8K ints/sec */
		avg_wire_size = 32256;
	}

	/* If we are in low latency mode half our delay which doubles the rate
	 * to somewhere between 100K to 16K ints/sec
	 */
	if (itr & IXGBE_ITR_ADAPTIVE_LATENCY)
		avg_wire_size >>= 1;

	/* Resultant value is 256 times larger than it needs to be. This
	 * gives us room to adjust the value as needed to either increase
	 * or decrease the value based on link speeds of 10G, 2.5G, 1G, etc.
	 *
	 * Use addition as we have already recorded the new latency flag
	 * for the ITR value.
	 */
	switch (q_vector->adapter->link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
	case IXGBE_LINK_SPEED_100_FULL:
	default:
		itr += DIV_ROUND_UP(avg_wire_size,
				    IXGBE_ITR_ADAPTIVE_MIN_INC * 256) *
		       IXGBE_ITR_ADAPTIVE_MIN_INC;
2698
		break;
2699 2700 2701 2702 2703 2704
	case IXGBE_LINK_SPEED_2_5GB_FULL:
	case IXGBE_LINK_SPEED_1GB_FULL:
	case IXGBE_LINK_SPEED_10_FULL:
		itr += DIV_ROUND_UP(avg_wire_size,
				    IXGBE_ITR_ADAPTIVE_MIN_INC * 64) *
		       IXGBE_ITR_ADAPTIVE_MIN_INC;
2705 2706 2707
		break;
	}

2708 2709 2710 2711 2712 2713 2714
clear_counts:
	/* write back value */
	ring_container->itr = itr;

	/* next update should occur within next jiffy */
	ring_container->next_update = next_update + 1;

2715 2716
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;
2717 2718
}

2719 2720
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2721
 * @q_vector: structure containing interrupt and ring information
2722 2723 2724 2725 2726
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2727
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2728
{
2729
	struct ixgbe_adapter *adapter = q_vector->adapter;
2730
	struct ixgbe_hw *hw = &adapter->hw;
2731
	int v_idx = q_vector->v_idx;
2732
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2733

2734 2735
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2736 2737
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2738 2739
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2740
	case ixgbe_mac_X540:
2741 2742
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2743
	case ixgbe_mac_x550em_a:
2744 2745 2746 2747 2748
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2749 2750 2751
		break;
	default:
		break;
2752 2753 2754 2755
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2756
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2757
{
2758
	u32 new_itr;
2759

2760 2761
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2762

2763 2764
	/* use the smallest value of new ITR delay calculations */
	new_itr = min(q_vector->rx.itr, q_vector->tx.itr);
2765

2766 2767 2768
	/* Clear latency flag if set, shift into correct position */
	new_itr &= ~IXGBE_ITR_ADAPTIVE_LATENCY;
	new_itr <<= 2;
2769

2770
	if (new_itr != q_vector->itr) {
2771
		/* save the algorithm value here */
2772
		q_vector->itr = new_itr;
2773 2774

		ixgbe_write_eitr(q_vector);
2775 2776 2777
	}
}

2778
/**
2779
 * ixgbe_check_overtemp_subtask - check for over temperature
2780
 * @adapter: pointer to adapter
2781
 **/
2782
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2783 2784 2785
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;
2786
	s32 rc;
2787

2788
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2789 2790
		return;

2791
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2792 2793 2794 2795
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2796
	switch (hw->device_id) {
2797 2798 2799 2800 2801 2802 2803 2804
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2805
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2806 2807 2808 2809
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2810
			u32 speed;
2811
			bool link_up = false;
2812

J
Josh Hay 已提交
2813
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2814

2815 2816 2817 2818 2819 2820 2821 2822 2823
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2824 2825 2826 2827 2828 2829
	case IXGBE_DEV_ID_X550EM_A_1G_T:
	case IXGBE_DEV_ID_X550EM_A_1G_T_L:
		rc = hw->phy.ops.check_overtemp(hw);
		if (rc != IXGBE_ERR_OVERTEMP)
			return;
		break;
2830
	default:
2831 2832
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2833
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2834
			return;
2835
		break;
2836
	}
2837
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2838 2839

	adapter->interrupt_event = 0;
2840 2841
}

2842 2843 2844 2845 2846
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2847
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2848
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2849
		/* write to clear the interrupt */
2850
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2851 2852
	}
}
2853

2854 2855
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2856 2857
	struct ixgbe_hw *hw = &adapter->hw;

2858 2859 2860 2861 2862 2863 2864 2865 2866
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2867 2868
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2869 2870 2871 2872 2873 2874 2875
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887
	case ixgbe_mac_x550em_a:
		if (eicr & IXGBE_EICR_GPI_SDP0_X550EM_a) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC,
					IXGBE_EICR_GPI_SDP0_X550EM_a);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X550EM_a);
		}
		return;
	case ixgbe_mac_X550:
2888 2889 2890 2891 2892 2893 2894 2895
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2896
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2897 2898
}

2899 2900 2901 2902 2903 2904 2905 2906 2907
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
2908
	case ixgbe_mac_x550em_a:
2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2921 2922 2923
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2924
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2925

2926 2927 2928 2929 2930 2931 2932 2933
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2934
		/* Clear the interrupt */
2935
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2936 2937
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2938
			adapter->sfp_poll_time = 0;
2939 2940
			ixgbe_service_event_schedule(adapter);
		}
2941 2942
	}

2943 2944
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2945
		/* Clear the interrupt */
2946
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2947 2948 2949 2950
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2951 2952 2953
	}
}

2954 2955 2956 2957 2958 2959 2960 2961 2962
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2963
		IXGBE_WRITE_FLUSH(hw);
2964
		ixgbe_service_event_schedule(adapter);
2965 2966 2967
	}
}

2968 2969 2970 2971
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2972
	struct ixgbe_hw *hw = &adapter->hw;
2973

2974 2975
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2976
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2977 2978 2979
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2980
	case ixgbe_mac_X540:
2981 2982
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2983
	case ixgbe_mac_x550em_a:
2984
		mask = (qmask & 0xFFFFFFFF);
2985 2986
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2987
		mask = (qmask >> 32);
2988 2989 2990 2991 2992
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2993 2994 2995 2996 2997
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2998
					    u64 qmask)
2999 3000
{
	u32 mask;
3001
	struct ixgbe_hw *hw = &adapter->hw;
3002

3003 3004
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3005
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
3006 3007 3008
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3009
	case ixgbe_mac_X540:
3010 3011
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3012
	case ixgbe_mac_x550em_a:
3013
		mask = (qmask & 0xFFFFFFFF);
3014 3015
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
3016
		mask = (qmask >> 32);
3017 3018 3019 3020 3021
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
3022 3023 3024 3025
	}
	/* skip the flush */
}

3026
/**
3027 3028
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
3029 3030
 * @queues: enable irqs for queues
 * @flush: flush register write
3031
 **/
3032 3033
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
3034
{
3035
	struct ixgbe_hw *hw = &adapter->hw;
3036
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
3037

3038 3039 3040
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
3041

3042
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
3043 3044
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
3045
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
3046 3047
			break;
		case ixgbe_mac_X540:
3048 3049
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
3050
		case ixgbe_mac_x550em_a:
3051 3052 3053 3054 3055
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
3056
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3057
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
3058 3059
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
3060 3061
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
3062
		/* fall through */
3063
	case ixgbe_mac_X540:
3064 3065
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3066 3067
	case ixgbe_mac_x550em_a:
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP ||
3068
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP ||
3069
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP_N)
3070
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
3071 3072
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
3073
		mask |= IXGBE_EIMS_ECC;
3074 3075 3076 3077
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
3078
	}
J
Jacob Keller 已提交
3079

3080 3081 3082
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
3083

3084 3085 3086 3087 3088
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
3089 3090
}

3091
static irqreturn_t ixgbe_msix_other(int irq, void *data)
3092
{
3093
	struct ixgbe_adapter *adapter = data;
3094
	struct ixgbe_hw *hw = &adapter->hw;
3095
	u32 eicr;
3096

3097 3098 3099 3100 3101 3102 3103
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
3104 3105

	/* The lower 16bits of the EICR register are for the queue interrupts
3106
	 * which should be masked here in order to not accidentally clear them if
3107 3108 3109 3110 3111 3112 3113
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

3114
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
3115

3116 3117
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
3118

3119 3120
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
3121

3122 3123
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3124
	case ixgbe_mac_X540:
3125 3126
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3127
	case ixgbe_mac_x550em_a:
3128 3129 3130 3131 3132 3133 3134
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
3135 3136
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
3137
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
3138 3139 3140
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
3141 3142
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
3143
			int reinit_count = 0;
3144 3145
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
3146
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
3147
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
3148 3149 3150 3151 3152 3153 3154 3155
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
3156 3157
			}
		}
3158
		ixgbe_check_sfp_event(adapter, eicr);
3159
		ixgbe_check_overtemp_event(adapter, eicr);
3160 3161 3162
		break;
	default:
		break;
3163
	}
3164

3165
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
3166 3167

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
3168
		ixgbe_ptp_check_pps_event(adapter);
3169

3170
	/* re-enable the original interrupt state, no lsc, no queues */
3171
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
3172
		ixgbe_irq_enable(adapter, false, false);
3173

3174
	return IRQ_HANDLED;
3175
}
3176

3177
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
3178
{
3179
	struct ixgbe_q_vector *q_vector = data;
3180

3181
	/* EIAM disabled interrupts (on this vector) for us */
3182

3183
	if (q_vector->rx.ring || q_vector->tx.ring)
3184
		napi_schedule_irqoff(&q_vector->napi);
3185

3186
	return IRQ_HANDLED;
3187 3188
}

3189 3190 3191 3192 3193 3194 3195
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
3196
int ixgbe_poll(struct napi_struct *napi, int budget)
3197 3198 3199 3200 3201
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
3202
	int per_ring_budget, work_done = 0;
3203 3204 3205 3206 3207 3208 3209
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

3210 3211 3212 3213
	ixgbe_for_each_ring(ring, q_vector->tx) {
		if (!ixgbe_clean_tx_irq(q_vector, ring, budget))
			clean_complete = false;
	}
3214

3215 3216
	/* Exit if we are called by netpoll */
	if (budget <= 0)
3217 3218
		return budget;

3219 3220 3221 3222 3223 3224 3225
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

3226 3227 3228 3229 3230
	ixgbe_for_each_ring(ring, q_vector->rx) {
		int cleaned = ixgbe_clean_rx_irq(q_vector, ring,
						 per_ring_budget);

		work_done += cleaned;
3231 3232
		if (cleaned >= per_ring_budget)
			clean_complete = false;
3233
	}
3234 3235 3236 3237 3238 3239

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
3240
	napi_complete_done(napi, work_done);
3241 3242 3243
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
J
Jacob Keller 已提交
3244
		ixgbe_irq_enable_queues(adapter, BIT_ULL(q_vector->v_idx));
3245

3246
	return min(work_done, budget - 1);
3247 3248
}

3249 3250 3251 3252 3253 3254 3255 3256 3257 3258
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3259
	unsigned int ri = 0, ti = 0;
3260
	int vector, err;
3261

3262
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
3263
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
3264
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
3265

3266
		if (q_vector->tx.ring && q_vector->rx.ring) {
3267 3268
			snprintf(q_vector->name, sizeof(q_vector->name),
				 "%s-TxRx-%u", netdev->name, ri++);
3269 3270
			ti++;
		} else if (q_vector->rx.ring) {
3271 3272
			snprintf(q_vector->name, sizeof(q_vector->name),
				 "%s-rx-%u", netdev->name, ri++);
3273
		} else if (q_vector->tx.ring) {
3274 3275
			snprintf(q_vector->name, sizeof(q_vector->name),
				 "%s-tx-%u", netdev->name, ti++);
3276 3277 3278
		} else {
			/* skip this unused q_vector */
			continue;
3279
		}
3280 3281
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
3282
		if (err) {
3283
			e_err(probe, "request_irq failed for MSIX interrupt "
3284
			      "Error: %d\n", err);
3285
			goto free_queue_irqs;
3286
		}
3287 3288 3289 3290
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
3291
					      &q_vector->affinity_mask);
3292
		}
3293 3294
	}

3295
	err = request_irq(adapter->msix_entries[vector].vector,
3296
			  ixgbe_msix_other, 0, netdev->name, adapter);
3297
	if (err) {
3298
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
3299
		goto free_queue_irqs;
3300 3301 3302 3303
	}

	return 0;

3304
free_queue_irqs:
3305 3306 3307 3308 3309 3310 3311
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
3312 3313
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
3314 3315 3316 3317 3318 3319
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
3320
 * ixgbe_intr - legacy mode Interrupt Handler
3321 3322 3323 3324 3325
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
3326
	struct ixgbe_adapter *adapter = data;
3327
	struct ixgbe_hw *hw = &adapter->hw;
3328
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3329 3330
	u32 eicr;

3331
	/*
3332
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
3333 3334 3335 3336
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

3337
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
3338
	 * therefore no explicit interrupt disable is necessary */
3339
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
3340
	if (!eicr) {
3341 3342
		/*
		 * shared interrupt alert!
3343
		 * make sure interrupts are enabled because the read will
3344 3345 3346 3347 3348 3349
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
3350
		return IRQ_NONE;	/* Not our interrupt */
3351
	}
3352

3353 3354
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
3355

3356 3357
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
3358
		ixgbe_check_sfp_event(adapter, eicr);
3359 3360
		/* Fall through */
	case ixgbe_mac_X540:
3361 3362
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3363
	case ixgbe_mac_x550em_a:
3364 3365
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
3366
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
3367 3368 3369
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
3370
		ixgbe_check_overtemp_event(adapter, eicr);
3371 3372 3373 3374
		break;
	default:
		break;
	}
3375

3376
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
3377
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
3378
		ixgbe_ptp_check_pps_event(adapter);
3379

3380
	/* would disable interrupts here but EIAM disabled it */
3381
	napi_schedule_irqoff(&q_vector->napi);
3382

3383 3384 3385 3386 3387 3388 3389
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

3390 3391 3392 3393 3394 3395 3396 3397 3398 3399
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
3400
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
3401 3402
{
	struct net_device *netdev = adapter->netdev;
3403
	int err;
3404

3405
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3406
		err = ixgbe_request_msix_irqs(adapter);
3407
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
3408
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
3409
				  netdev->name, adapter);
3410
	else
3411
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
3412
				  netdev->name, adapter);
3413

3414
	if (err)
3415
		e_err(probe, "request_irq failed, Error %d\n", err);
3416 3417 3418 3419 3420 3421

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
3422
	int vector;
3423

3424 3425 3426 3427
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
3428

3429 3430 3431
	if (!adapter->msix_entries)
		return;

3432 3433 3434
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3435

3436 3437 3438
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3439

3440 3441 3442 3443
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3444
	}
3445

3446
	free_irq(adapter->msix_entries[vector].vector, adapter);
3447 3448
}

3449 3450 3451 3452 3453 3454
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3455 3456
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3457
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3458 3459
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3460
	case ixgbe_mac_X540:
3461 3462
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3463
	case ixgbe_mac_x550em_a:
3464 3465
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3466
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3467 3468 3469
		break;
	default:
		break;
3470 3471 3472
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3473 3474 3475 3476 3477 3478
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3479 3480 3481 3482 3483
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3484 3485
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
3486
 * @adapter: board private structure
3487 3488 3489 3490
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3491
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3492

3493
	ixgbe_write_eitr(q_vector);
3494

3495 3496
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3497

3498
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3499 3500
}

3501 3502 3503 3504 3505 3506 3507
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3508 3509
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3510 3511 3512
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3513
	int wait_loop = 10;
3514
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3515
	u8 reg_idx = ring->reg_idx;
3516

3517
	/* disable queue to avoid issues while updating state */
3518
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3519 3520
	IXGBE_WRITE_FLUSH(hw);

3521
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3522
			(tdba & DMA_BIT_MASK(32)));
3523 3524 3525 3526 3527
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3528
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3529

3530 3531
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3532 3533 3534
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3535 3536 3537 3538 3539
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3540
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
J
Jacob Keller 已提交
3541
		txdctl |= 1u << 16;	/* WTHRESH = 1 */
3542
	else
J
Jacob Keller 已提交
3543
		txdctl |= 8u << 16;	/* WTHRESH = 8 */
3544

3545 3546 3547 3548
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
J
Jacob Keller 已提交
3549
	txdctl |= (1u << 8) |	/* HTHRESH = 1 */
3550
		   32;		/* PTHRESH = 32 */
3551 3552

	/* reinitialize flowdirector state */
3553
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3554 3555 3556 3557 3558 3559
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3560

3561 3562 3563 3564 3565
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3566
			netif_set_xps_queue(ring->netdev,
3567 3568 3569 3570
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3571 3572
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3573 3574 3575 3576
	/* reinitialize tx_buffer_info */
	memset(ring->tx_buffer_info, 0,
	       sizeof(struct ixgbe_tx_buffer) * ring->count);

3577 3578 3579 3580 3581 3582 3583 3584 3585 3586
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3587
		usleep_range(1000, 2000);
3588 3589 3590
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
3591
		hw_dbg(hw, "Could not enable Tx Queue %d\n", reg_idx);
3592 3593
}

3594 3595 3596
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3597
	u32 rttdcs, mtqc;
3598
	u8 tcs = adapter->hw_tcs;
3599 3600 3601 3602 3603 3604 3605 3606 3607 3608

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3609 3610 3611 3612 3613 3614
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3615 3616
		else if (adapter->ring_feature[RING_F_VMDQ].mask ==
			 IXGBE_82599_VMDQ_4Q_MASK)
3617 3618 3619 3620 3621 3622 3623 3624
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3625
		else
3626 3627
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3628

3629
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3630

3631 3632 3633 3634 3635
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3636 3637 3638 3639 3640 3641 3642
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3643
/**
3644
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3645 3646 3647 3648 3649 3650
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3651 3652
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3653
	u32 i;
3654

3655 3656 3657 3658 3659 3660 3661 3662 3663
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3664
	/* Setup the HW Tx Head and Tail descriptor pointers */
3665 3666
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3667 3668
	for (i = 0; i < adapter->num_xdp_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->xdp_ring[i]);
3669 3670
}

3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3726
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3727

3728
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3729
				   struct ixgbe_ring *rx_ring)
3730
{
3731
	struct ixgbe_hw *hw = &adapter->hw;
3732
	u32 srrctl;
3733
	u8 reg_idx = rx_ring->reg_idx;
3734

3735 3736
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3737

3738 3739 3740 3741 3742 3743
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3744

3745 3746
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3747

3748
	/* configure the packet buffer length */
3749 3750 3751 3752
	if (test_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state))
		srrctl |= IXGBE_RXBUFFER_3K >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
	else
		srrctl |= IXGBE_RXBUFFER_2K >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3753 3754

	/* configure descriptor type */
3755
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3756

3757
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3758
}
3759

3760
/**
3761
 * ixgbe_rss_indir_tbl_entries - Return RSS indirection table entries
3762 3763 3764 3765 3766 3767
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3768
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3769 3770 3771 3772 3773 3774 3775 3776 3777
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791 3792
/**
 * ixgbe_store_key - Write the RSS key to HW
 * @adapter: device handle
 *
 * Write the RSS key stored in adapter.rss_key to HW.
 */
void ixgbe_store_key(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);
}

3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814
/**
 * ixgbe_init_rss_key - Initialize adapter RSS key
 * @adapter: device handle
 *
 * Allocates and initializes the RSS key if it is not allocated.
 **/
static inline int ixgbe_init_rss_key(struct ixgbe_adapter *adapter)
{
	u32 *rss_key;

	if (!adapter->rss_key) {
		rss_key = kzalloc(IXGBE_RSS_KEY_SIZE, GFP_KERNEL);
		if (unlikely(!rss_key))
			return -ENOMEM;

		netdev_rss_key_fill(rss_key, IXGBE_RSS_KEY_SIZE);
		adapter->rss_key = rss_key;
	}

	return 0;
}

3815
/**
3816
 * ixgbe_store_reta - Write the RETA table to HW
3817 3818 3819 3820
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3821
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3822
{
3823
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3824
	struct ixgbe_hw *hw = &adapter->hw;
3825
	u32 reta = 0;
3826 3827
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3828

3829
	/* Fill out the redirection table as follows:
3830 3831 3832 3833
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3834 3835 3836 3837 3838 3839
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3840 3841 3842
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3843 3844 3845 3846 3847 3848
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3849
			reta = 0;
3850 3851 3852 3853
		}
	}
}

3854
/**
3855
 * ixgbe_store_vfreta - Write the RETA table to HW (x550 devices in SRIOV mode)
3856 3857 3858 3859 3860
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3861
{
3862
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3863 3864
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3865 3866 3867

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
3868 3869
		u16 pool = adapter->num_rx_pools;

3870
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
3871 3872 3873 3874 3875 3876
		if ((i & 3) != 3)
			continue;

		while (pool--)
			IXGBE_WRITE_REG(hw,
					IXGBE_PFVFRETA(i >> 2, VMDQ_P(pool)),
3877
					vfreta);
3878
		vfreta = 0;
3879 3880 3881 3882 3883 3884 3885 3886 3887
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

3888
	/* Program table for at least 4 queues w/ SR-IOV so that VFs can
3889 3890 3891
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
3892 3893
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 4))
		rss_i = 4;
3894 3895

	/* Fill out hash function seeds */
3896
	ixgbe_store_key(adapter);
3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912 3913

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3914 3915 3916 3917
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	int i, j;

	/* Fill out hash function seeds */
3918 3919 3920 3921 3922 3923 3924 3925
	for (i = 0; i < 10; i++) {
		u16 pool = adapter->num_rx_pools;

		while (pool--)
			IXGBE_WRITE_REG(hw,
					IXGBE_PFVFRSSRK(i, VMDQ_P(pool)),
					*(adapter->rss_key + i));
	}
3926 3927 3928

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3929
		if (j == rss_i)
3930
			j = 0;
3931 3932

		adapter->rss_indir_tbl[i] = j;
3933
	}
3934 3935

	ixgbe_store_vfreta(adapter);
3936 3937 3938 3939 3940
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3941
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3942
	u32 rxcsum;
3943

3944 3945 3946 3947 3948
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3949
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3950
		if (adapter->ring_feature[RING_F_RSS].mask)
3951
			mrqc = IXGBE_MRQC_RSSEN;
3952
	} else {
3953
		u8 tcs = adapter->hw_tcs;
3954 3955 3956 3957 3958 3959

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
3960 3961
			else if (adapter->ring_feature[RING_F_VMDQ].mask ==
				 IXGBE_82599_VMDQ_4Q_MASK)
3962
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3963
			else
3964
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
3965 3966 3967

			/* Enable L3/L4 for Tx Switched packets */
			mrqc |= IXGBE_MRQC_L3L4TXSWEN;
3968 3969
		} else {
			if (tcs > 4)
3970
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3971 3972 3973 3974
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3975
		}
3976 3977
	}

3978
	/* Perform hash on these packet types */
3979 3980 3981 3982
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3983

3984
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3985
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3986
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3987
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3988

3989 3990
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
3991
		u16 pool = adapter->num_rx_pools;
3992 3993 3994 3995 3996 3997

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
3998
		ixgbe_setup_vfreta(adapter);
3999 4000
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
4001 4002 4003 4004 4005

		while (pool--)
			IXGBE_WRITE_REG(hw,
					IXGBE_PFVFMRQC(VMDQ_P(pool)),
					vfmrqc);
4006
	} else {
4007
		ixgbe_setup_reta(adapter);
4008 4009 4010
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
4011 4012
}

4013 4014
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
4015 4016
 * @adapter: address of board private structure
 * @ring: structure containing ring specific data
4017
 **/
4018
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
4019
				   struct ixgbe_ring *ring)
4020 4021 4022
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
4023
	u8 reg_idx = ring->reg_idx;
4024

A
Alexander Duyck 已提交
4025
	if (!ring_is_rsc_enabled(ring))
4026
		return;
4027

4028
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
4029 4030 4031 4032
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
4033
	 * than 65536
4034
	 */
4035
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
4036
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
4037 4038
}

4039 4040 4041 4042 4043 4044 4045
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
4046
	u8 reg_idx = ring->reg_idx;
4047

4048 4049
	if (ixgbe_removed(hw->hw_addr))
		return;
4050 4051 4052 4053 4054 4055
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
4056
		usleep_range(1000, 2000);
4057 4058 4059 4060 4061 4062 4063 4064 4065
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

4066 4067 4068 4069 4070 4071 4072 4073
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

4074 4075
	if (ixgbe_removed(hw->hw_addr))
		return;
4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

4098 4099
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
4100 4101
{
	struct ixgbe_hw *hw = &adapter->hw;
4102
	union ixgbe_adv_rx_desc *rx_desc;
4103
	u64 rdba = ring->dma;
4104
	u32 rxdctl;
4105
	u8 reg_idx = ring->reg_idx;
4106

4107 4108
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
4109
	ixgbe_disable_rx_queue(adapter, ring);
4110

4111 4112 4113 4114
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
4115 4116 4117
	/* Force flushing of IXGBE_RDLEN to prevent MDD */
	IXGBE_WRITE_FLUSH(hw);

4118 4119
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
4120
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
4135 4136 4137 4138 4139 4140 4141 4142
#if (PAGE_SIZE < 8192)
	} else {
		rxdctl &= ~(IXGBE_RXDCTL_RLPMLMASK |
			    IXGBE_RXDCTL_RLPML_EN);

		/* Limit the maximum frame size so we don't overrun the skb */
		if (ring_uses_build_skb(ring) &&
		    !test_bit(__IXGBE_RX_3K_BUFFER, &ring->state))
4143
			rxdctl |= IXGBE_MAX_2K_FRAME_BUILD_SKB |
4144 4145
				  IXGBE_RXDCTL_RLPML_EN;
#endif
4146 4147
	}

4148 4149 4150 4151
	/* initialize rx_buffer_info */
	memset(ring->rx_buffer_info, 0,
	       sizeof(struct ixgbe_rx_buffer) * ring->count);

4152 4153 4154 4155
	/* initialize Rx descriptor 0 */
	rx_desc = IXGBE_RX_DESC(ring, 0);
	rx_desc->wb.upper.length = 0;

4156 4157 4158 4159 4160
	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
4161
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
4162 4163
}

4164 4165 4166
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4167
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
4168
	u16 pool = adapter->num_rx_pools;
4169 4170 4171

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
4172 4173
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
4174
		      IXGBE_PSRTYPE_L2HDR |
4175
		      IXGBE_PSRTYPE_IPV6HDR;
4176 4177 4178 4179

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

4180
	if (rss_i > 3)
J
Jacob Keller 已提交
4181
		psrtype |= 2u << 29;
4182
	else if (rss_i > 1)
J
Jacob Keller 已提交
4183
		psrtype |= 1u << 29;
4184

4185
	while (pool--)
4186
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
4187 4188
}

4189 4190 4191 4192
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
4193
	u32 gcr_ext, vmdctl;
4194
	int i;
4195 4196 4197 4198 4199

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
4200 4201
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
4202
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
4203 4204
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
4205

4206 4207
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
4208 4209

	/* Enable only the PF's pool for Tx/Rx */
4210
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), GENMASK(31, vf_shift));
4211
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
4212
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), GENMASK(31, vf_shift));
4213
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
4214
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
4215
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
4216 4217

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
4218
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
4219

4220 4221 4222
	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

4223 4224 4225 4226
	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

4239 4240
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

4241
	for (i = 0; i < adapter->num_vfs; i++) {
4242 4243 4244
		/* configure spoof checking */
		ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i,
					  adapter->vfinfo[i].spoofchk_enabled);
4245 4246 4247 4248

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
4249
	}
4250 4251
}

4252
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
4253 4254 4255 4256
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4257 4258 4259
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
4260

4261
#ifdef IXGBE_FCOE
4262 4263 4264 4265
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4266

4267
#endif /* IXGBE_FCOE */
4268 4269 4270 4271 4272

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283 4284
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
4285

4286 4287 4288 4289
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
4290
	for (i = 0; i < adapter->num_rx_queues; i++) {
4291
		rx_ring = adapter->rx_ring[i];
4292 4293 4294

		clear_ring_rsc_enabled(rx_ring);
		clear_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
4295
		clear_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &rx_ring->state);
4296

A
Alexander Duyck 已提交
4297 4298
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
4299 4300 4301

		if (test_bit(__IXGBE_RX_FCOE, &rx_ring->state))
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
4302

4303
		clear_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &rx_ring->state);
4304 4305 4306 4307 4308 4309 4310 4311 4312
		if (adapter->flags2 & IXGBE_FLAG2_RX_LEGACY)
			continue;

		set_bit(__IXGBE_RX_BUILD_SKB_ENABLED, &rx_ring->state);

#if (PAGE_SIZE < 8192)
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);

4313 4314
		if (IXGBE_2K_TOO_SMALL_WITH_PADDING ||
		    (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
4315 4316
			set_bit(__IXGBE_RX_3K_BUFFER, &rx_ring->state);
#endif
4317 4318 4319
	}
}

4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335 4336 4337 4338
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
4339 4340
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4341
	case ixgbe_mac_x550em_a:
4342 4343
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
4344
		/* fall through */
4345
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4346
	case ixgbe_mac_X540:
4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

4363 4364 4365 4366 4367 4368 4369 4370 4371 4372
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4373
	u32 rxctrl, rfctl;
4374 4375

	/* disable receives while setting up the descriptors */
4376
	hw->mac.ops.disable_rx(hw);
4377 4378

	ixgbe_setup_psrtype(adapter);
4379
	ixgbe_setup_rdrxctl(adapter);
4380

4381 4382 4383 4384 4385
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
4386 4387 4388

	/* disable NFS filtering */
	rfctl |= (IXGBE_RFCTL_NFSW_DIS | IXGBE_RFCTL_NFSR_DIS);
4389 4390
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

4391
	/* Program registers for the distribution of queues */
4392 4393
	ixgbe_setup_mrqc(adapter);

4394 4395 4396 4397 4398 4399 4400
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
4401 4402
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
4403

4404
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4405 4406 4407 4408 4409 4410 4411
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
4412 4413
}

4414 4415
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
4416 4417 4418 4419 4420
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
4421 4422 4423
	if (!vid || !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true, !!vid);

4424
	set_bit(vid, adapter->active_vlans);
4425 4426

	return 0;
4427 4428
}

4429 4430 4431 4432 4433 4434 4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461
static int ixgbe_find_vlvf_entry(struct ixgbe_hw *hw, u32 vlan)
{
	u32 vlvf;
	int idx;

	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the vlan id in the VLVF entries */
	for (idx = IXGBE_VLVF_ENTRIES; --idx;) {
		vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
			break;
	}

	return idx;
}

void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bits, word;
	int idx;

	idx = ixgbe_find_vlvf_entry(hw, vid);
	if (!idx)
		return;

	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	word = idx * 2 + (VMDQ_P(0) / 32);
J
Jacob Keller 已提交
4462
	bits = ~BIT(VMDQ_P(0) % 32);
4463 4464 4465 4466 4467 4468 4469 4470 4471 4472
	bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));

	/* Disable the filter so this falls into the default pool. */
	if (!bits && !IXGBE_READ_REG(hw, IXGBE_VLVFB(word ^ 1))) {
		if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
			IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VLVF(idx), 0);
	}
}

4473 4474
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
4475 4476 4477 4478 4479
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
4480
	if (vid && !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
4481 4482
		hw->mac.ops.set_vfta(hw, vid, VMDQ_P(0), false, true);

4483
	clear_bit(vid, adapter->active_vlans);
4484 4485

	return 0;
4486 4487
}

4488 4489 4490 4491 4492 4493 4494 4495
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
4496 4497 4498 4499
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4500 4501
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
4502 4503 4504
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4505
	case ixgbe_mac_X540:
4506 4507
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4508
	case ixgbe_mac_x550em_a:
4509
		for (i = 0; i < adapter->num_rx_queues; i++) {
4510 4511
			struct ixgbe_ring *ring = adapter->rx_ring[i];

4512
			if (!netif_is_ixgbe(ring->netdev))
4513
				continue;
4514

4515
			j = ring->reg_idx;
4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
4527
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
4528 4529
 * @adapter: driver data
 */
4530
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
4531 4532
{
	struct ixgbe_hw *hw = &adapter->hw;
4533
	u32 vlnctrl;
4534 4535 4536 4537
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4538 4539
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
4540 4541 4542
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4543
	case ixgbe_mac_X540:
4544 4545
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4546
	case ixgbe_mac_x550em_a:
4547
		for (i = 0; i < adapter->num_rx_queues; i++) {
4548 4549
			struct ixgbe_ring *ring = adapter->rx_ring[i];

4550
			if (!netif_is_ixgbe(ring->netdev))
4551
				continue;
4552

4553
			j = ring->reg_idx;
4554 4555 4556 4557 4558 4559 4560 4561 4562 4563
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

4564 4565 4566 4567 4568
static void ixgbe_vlan_promisc_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4569 4570
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);

4571 4572 4573 4574 4575
	if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) {
	/* For VMDq and SR-IOV we must leave VLAN filtering enabled */
		vlnctrl |= IXGBE_VLNCTRL_VFE;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
	} else {
4576
		vlnctrl &= ~IXGBE_VLNCTRL_VFE;
4577 4578 4579 4580
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

4581 4582 4583 4584
	/* Nothing to do for 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596
	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC)
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 |= IXGBE_FLAG2_VLAN_PROMISC;

	/* Add PF to all active pools */
	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 reg_offset = IXGBE_VLVFB(i * 2 + VMDQ_P(0) / 32);
		u32 vlvfb = IXGBE_READ_REG(hw, reg_offset);

J
Jacob Keller 已提交
4597
		vlvfb |= BIT(VMDQ_P(0) % 32);
4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626
		IXGBE_WRITE_REG(hw, reg_offset, vlvfb);
	}

	/* Set all bits in the VLAN filter table array */
	for (i = hw->mac.vft_size; i--;)
		IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), ~0U);
}

#define VFTA_BLOCK_SIZE 8
static void ixgbe_scrub_vfta(struct ixgbe_adapter *adapter, u32 vfta_offset)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits;

	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern outselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf) {
			/* record VLAN ID in VFTA */
J
Jacob Keller 已提交
4627
			vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4628 4629 4630 4631 4632 4633 4634 4635

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
		word = i * 2 + VMDQ_P(0) / 32;
J
Jacob Keller 已提交
4636
		bits = ~BIT(VMDQ_P(0) % 32);
4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657
		bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));
		IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), bits);
	}

	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		IXGBE_WRITE_REG(hw, IXGBE_VFTA(vfta_offset + i), vfta[i]);
	}
}

static void ixgbe_vlan_promisc_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4658 4659 4660 4661 4662
	/* Set VLAN filtering to enabled */
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);

4663 4664
	if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) ||
	    hw->mac.type == ixgbe_mac_82598EB)
4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677
		return;

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

	for (i = 0; i < hw->mac.vft_size; i += VFTA_BLOCK_SIZE)
		ixgbe_scrub_vfta(adapter, i);
}

4678 4679
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
4680
	u16 vid = 1;
4681

4682
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
4683

4684
	for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
4685
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
4686 4687
}

4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4711
	ixgbe_restore_vf_multicasts(adapter);
4712 4713 4714 4715 4716
#endif

	return netdev_mc_count(netdev);
}

4717 4718 4719
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
4720
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4721 4722
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4723 4724 4725 4726 4727 4728 4729 4730

	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
4731 4732 4733 4734 4735 4736
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
	}
}

4737
#endif
4738 4739
static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
4740
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4741 4742 4743
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (!(mac_table->state & IXGBE_MAC_STATE_MODIFIED))
			continue;

		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
4757 4758 4759 4760 4761
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
4762
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4763
	struct ixgbe_hw *hw = &adapter->hw;
4764
	int i;
4765

4766 4767 4768
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;
4769
	}
4770

4771 4772 4773
	ixgbe_sync_mac_table(adapter);
}

4774
static int ixgbe_available_rars(struct ixgbe_adapter *adapter, u16 pool)
4775
{
4776
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4777 4778 4779
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790 4791
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* do not count default RAR as available */
		if (mac_table->state & IXGBE_MAC_STATE_DEFAULT)
			continue;

		/* only count unused and addresses that belong to us */
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE) {
			if (mac_table->pool != pool)
				continue;
		}

		count++;
4792
	}
4793

4794 4795 4796 4797
	return count;
}

/* this function destroys the first RAR entry */
4798
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter)
4799
{
4800
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4801 4802
	struct ixgbe_hw *hw = &adapter->hw;

4803 4804 4805 4806 4807 4808
	memcpy(&mac_table->addr, hw->mac.addr, ETH_ALEN);
	mac_table->pool = VMDQ_P(0);

	mac_table->state = IXGBE_MAC_STATE_DEFAULT | IXGBE_MAC_STATE_IN_USE;

	hw->mac.ops.set_rar(hw, 0, mac_table->addr, mac_table->pool,
4809 4810 4811
			    IXGBE_RAH_AV);
}

4812 4813
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4814
{
4815
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4816 4817 4818 4819 4820 4821
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4822 4823
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
4824
			continue;
4825 4826 4827 4828 4829 4830 4831

		ether_addr_copy(mac_table->addr, addr);
		mac_table->pool = pool;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED |
				    IXGBE_MAC_STATE_IN_USE;

4832
		ixgbe_sync_mac_table(adapter);
4833

4834 4835
		return i;
	}
4836

4837 4838 4839
	return -ENOMEM;
}

4840 4841
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4842
{
4843
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4844
	struct ixgbe_hw *hw = &adapter->hw;
4845
	int i;
4846 4847 4848 4849

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4850 4851 4852 4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867
	/* search table for addr, if found clear IN_USE flag and sync */
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* we can only delete an entry if it is in use */
		if (!(mac_table->state & IXGBE_MAC_STATE_IN_USE))
			continue;
		/* we only care about entries that belong to the given pool */
		if (mac_table->pool != pool)
			continue;
		/* we only care about a specific MAC address */
		if (!ether_addr_equal(addr, mac_table->addr))
			continue;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;

		ixgbe_sync_mac_table(adapter);

		return 0;
4868
	}
4869

4870 4871
	return -ENOMEM;
}
4872

4873 4874 4875
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
4876
 * @vfn: pool to associate with unicast addresses
4877 4878 4879 4880 4881 4882
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
4883
static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
4884 4885 4886 4887 4888
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4889
	if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter, vfn))
4890 4891
		return -ENOMEM;

4892
	if (!netdev_uc_empty(netdev)) {
4893 4894
		struct netdev_hw_addr *ha;
		netdev_for_each_uc_addr(ha, netdev) {
4895 4896
			ixgbe_del_mac_filter(adapter, ha->addr, vfn);
			ixgbe_add_mac_filter(adapter, ha->addr, vfn);
4897 4898 4899 4900 4901 4902
			count++;
		}
	}
	return count;
}

4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921
static int ixgbe_uc_sync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int ret;

	ret = ixgbe_add_mac_filter(adapter, addr, VMDQ_P(0));

	return min_t(int, ret, 0);
}

static int ixgbe_uc_unsync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_del_mac_filter(adapter, addr, VMDQ_P(0));

	return 0;
}

4922
/**
4923
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4924 4925
 * @netdev: network interface device structure
 *
4926 4927 4928 4929
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4930
 **/
4931
void ixgbe_set_rx_mode(struct net_device *netdev)
4932 4933 4934
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4935
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
4936
	netdev_features_t features = netdev->features;
4937
	int count;
4938 4939 4940 4941

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

4942
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4943
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4944 4945 4946 4947
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4948 4949
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4950
	if (netdev->flags & IFF_PROMISC) {
4951
		hw->addr_ctrl.user_set_promisc = true;
4952
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4953
		vmolr |= IXGBE_VMOLR_MPE;
4954
		features &= ~NETIF_F_HW_VLAN_CTAG_FILTER;
4955
	} else {
4956 4957
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4958
			vmolr |= IXGBE_VMOLR_MPE;
4959
		}
4960
		hw->addr_ctrl.user_set_promisc = false;
4961 4962 4963 4964 4965 4966 4967
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4968
	if (__dev_uc_sync(netdev, ixgbe_uc_sync, ixgbe_uc_unsync)) {
4969 4970
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4971 4972
	}

4973 4974 4975 4976
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4977 4978 4979 4980 4981 4982 4983
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4984 4985 4986

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4987 4988
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4989
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4990 4991
	}

B
Ben Greear 已提交
4992
	/* This is useful for sniffing bad packets. */
4993
	if (features & NETIF_F_RXALL) {
B
Ben Greear 已提交
4994 4995 4996 4997 4998 4999 5000 5001 5002 5003
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

5004
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5005

5006
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
5007 5008 5009
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
5010 5011 5012 5013 5014

	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
		ixgbe_vlan_promisc_disable(adapter);
	else
		ixgbe_vlan_promisc_enable(adapter);
5015 5016
}

5017 5018 5019 5020
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

5021
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
5022
		napi_enable(&adapter->q_vector[q_idx]->napi);
5023 5024 5025 5026 5027 5028
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

5029
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
5030
		napi_disable(&adapter->q_vector[q_idx]->napi);
5031 5032
}

5033
static void ixgbe_clear_udp_tunnel_port(struct ixgbe_adapter *adapter, u32 mask)
5034
{
5035 5036 5037 5038 5039 5040 5041
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vxlanctrl;

	if (!(adapter->flags & (IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE |
				IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)))
		return;

5042
	vxlanctrl = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) & ~mask;
5043 5044 5045
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, vxlanctrl);

	if (mask & IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK)
5046
		adapter->vxlan_port = 0;
5047 5048 5049

	if (mask & IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK)
		adapter->geneve_port = 0;
5050 5051
}

J
Jeff Kirsher 已提交
5052
#ifdef CONFIG_IXGBE_DCB
5053
/**
5054 5055 5056 5057 5058 5059 5060 5061 5062 5063
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
5064
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
5065

5066 5067 5068 5069 5070 5071 5072 5073 5074
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

5075
#ifdef IXGBE_FCOE
5076 5077
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
5078
#endif
5079 5080 5081

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
5082 5083 5084 5085 5086
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
5087 5088 5089 5090 5091 5092 5093
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
5094
	}
5095 5096 5097

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
5098 5099
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
5100

5101 5102 5103 5104
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
5105

5106 5107
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
5108
	}
5109
}
5110 5111 5112 5113 5114
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

5115
/**
5116 5117 5118
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
5119
 * @pb: packet buffer to calculate
5120 5121 5122 5123 5124 5125 5126 5127 5128 5129 5130 5131 5132
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
5133 5134 5135 5136
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
5137
#endif
5138

5139 5140 5141
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
5142 5143
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5144
	case ixgbe_mac_x550em_a:
5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165 5166 5167 5168 5169 5170 5171 5172 5173 5174 5175
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

5176
/**
5177 5178 5179
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
5180
 * @pb: packet buffer to calculate
5181
 */
5182
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
5183 5184 5185 5186 5187 5188 5189 5190 5191
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

5192 5193 5194 5195 5196 5197 5198 5199
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

5200 5201 5202
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
5203 5204
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5205
	case ixgbe_mac_x550em_a:
5206 5207 5208 5209 5210 5211 5212 5213 5214 5215 5216 5217 5218 5219 5220 5221 5222
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
5223
	int num_tc = adapter->hw_tcs;
5224 5225 5226 5227 5228 5229 5230
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
5231
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
5232 5233

		/* Low water marks must not be larger than high water marks */
5234 5235
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
5236
	}
5237 5238 5239

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
5240 5241
}

5242 5243 5244
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
5245
	int hdrm;
5246
	u8 tc = adapter->hw_tcs;
5247 5248 5249

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
5250 5251 5252
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
5253

5254
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
5255
	ixgbe_pbthresh_setup(adapter);
5256 5257
}

5258 5259 5260
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
5261
	struct hlist_node *node2;
5262 5263 5264 5265 5266 5267 5268
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

5269
	hlist_for_each_entry_safe(filter, node2,
5270 5271
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
5272 5273 5274 5275 5276
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
5277 5278 5279 5280 5281
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
5301
	ixgbe_write_uc_addr_list(adapter->netdev, pool);
5302 5303 5304 5305 5306 5307 5308 5309 5310
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
5311 5312
	u16 i = rx_ring->next_to_clean;
	struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
5313 5314

	/* Free all the Rx ring sk_buffs */
5315
	while (i != rx_ring->next_to_alloc) {
5316 5317
		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
5318
			if (IXGBE_CB(skb)->page_released)
5319
				dma_unmap_page_attrs(rx_ring->dev,
5320 5321 5322 5323
						     IXGBE_CB(skb)->dma,
						     ixgbe_rx_pg_size(rx_ring),
						     DMA_FROM_DEVICE,
						     IXGBE_RX_DMA_ATTR);
5324 5325
			dev_kfree_skb(skb);
		}
A
Alexander Duyck 已提交
5326

5327 5328 5329 5330 5331 5332 5333 5334 5335 5336
		/* Invalidate cache lines that may have been written to by
		 * device so that we avoid corrupting memory.
		 */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);

		/* free resources associated with mapping */
5337
		dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
5338 5339 5340
				     ixgbe_rx_pg_size(rx_ring),
				     DMA_FROM_DEVICE,
				     IXGBE_RX_DMA_ATTR);
5341 5342
		__page_frag_cache_drain(rx_buffer->page,
					rx_buffer->pagecnt_bias);
A
Alexander Duyck 已提交
5343

5344 5345 5346 5347 5348 5349
		i++;
		rx_buffer++;
		if (i == rx_ring->count) {
			i = 0;
			rx_buffer = rx_ring->rx_buffer_info;
		}
5350 5351 5352 5353 5354 5355 5356 5357 5358 5359 5360
	}

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
5361
	int i, baseq, err;
5362

5363
	if (!test_bit(accel->pool, adapter->fwd_bitmask))
5364 5365 5366
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
5367
	netdev_dbg(vdev, "pool %i:%i queues %i:%i\n",
5368
		   accel->pool, adapter->num_rx_pools,
5369
		   baseq, baseq + adapter->num_rx_queues_per_pool);
5370 5371

	accel->netdev = vdev;
5372 5373
	accel->rx_base_queue = baseq;
	accel->tx_base_queue = baseq;
5374 5375

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
5376
		adapter->rx_ring[baseq + i]->netdev = vdev;
5377 5378 5379 5380 5381

	/* Guarantee all rings are updated before we update the
	 * MAC address filter.
	 */
	wmb();
5382

5383 5384 5385 5386 5387
	/* ixgbe_add_mac_filter will return an index if it succeeds, so we
	 * need to only treat it as an error value if it is negative.
	 */
	err = ixgbe_add_mac_filter(adapter, vdev->dev_addr,
				   VMDQ_P(accel->pool));
5388 5389 5390 5391 5392 5393 5394
	if (err >= 0) {
		ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
		return 0;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		adapter->rx_ring[baseq + i]->netdev = NULL;
5395 5396 5397 5398

	return err;
}

D
David Ahern 已提交
5399
static int ixgbe_upper_dev_walk(struct net_device *upper, void *data)
5400
{
D
David Ahern 已提交
5401 5402 5403
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *dfwd = netdev_priv(upper);
		struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
5404

D
David Ahern 已提交
5405 5406
		if (dfwd->fwd_priv)
			ixgbe_fwd_ring_up(upper, vadapter);
5407
	}
D
David Ahern 已提交
5408 5409 5410 5411 5412 5413 5414 5415

	return 0;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_upper_dev_walk, NULL);
5416 5417
}

5418 5419
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
5420 5421
	struct ixgbe_hw *hw = &adapter->hw;

5422
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
5423
#ifdef CONFIG_IXGBE_DCB
5424
	ixgbe_configure_dcb(adapter);
5425
#endif
5426 5427 5428 5429 5430
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
5431

5432
	ixgbe_set_rx_mode(adapter->netdev);
5433
	ixgbe_restore_vlan(adapter);
5434
	ixgbe_ipsec_restore(adapter);
5435

5436 5437 5438 5439 5440 5441 5442 5443 5444
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

5445
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
5446 5447
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
5448 5449 5450 5451
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
5452
	}
5453

5454 5455 5456 5457 5458 5459 5460 5461 5462
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

5463 5464 5465 5466 5467 5468
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

5469 5470 5471 5472 5473
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
5474 5475
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
5476
	ixgbe_configure_dfwd(adapter);
5477 5478
}

5479
/**
5480 5481 5482 5483 5484
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
5485
	/*
S
Stephen Hemminger 已提交
5486
	 * We are assuming the worst case scenario here, and that
5487 5488 5489 5490 5491 5492
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5493

5494
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
5495
	adapter->sfp_poll_time = 0;
5496 5497 5498 5499
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
5500 5501 5502 5503
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
5504
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
5505
{
J
Josh Hay 已提交
5506 5507
	u32 speed;
	bool autoneg, link_up = false;
5508
	int ret = IXGBE_ERR_LINK_SETUP;
5509 5510

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
5511
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
5512 5513

	if (ret)
5514
		return ret;
5515

J
Josh Hay 已提交
5516 5517 5518 5519
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
5520
	if (ret)
5521
		return ret;
5522

5523
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
5524
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
5525

5526 5527 5528
	return ret;
}

5529
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
5530 5531
{
	struct ixgbe_hw *hw = &adapter->hw;
5532
	u32 gpie = 0;
5533

5534
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5535 5536 5537
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
5538 5539 5540 5541 5542 5543 5544 5545 5546
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5547
		case ixgbe_mac_X540:
5548 5549
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
5550
		case ixgbe_mac_x550em_a:
D
Don Skidmore 已提交
5551
		default:
5552 5553 5554 5555 5556
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
5557 5558 5559 5560
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
5561

5562 5563 5564 5565 5566
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
5579 5580
	}

5581
	/* Enable Thermal over heat sensor interrupt */
5582 5583 5584
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
5585
			gpie |= IXGBE_SDP0_GPIEN_8259X;
5586 5587 5588 5589 5590
			break;
		default:
			break;
		}
	}
5591

5592 5593
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
5594
		gpie |= IXGBE_SDP1_GPIEN(hw);
5595

5596 5597 5598 5599 5600
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
5601
	case ixgbe_mac_x550em_a:
5602 5603 5604 5605
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
5606
	}
5607 5608 5609 5610

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

5611
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
5612 5613 5614 5615 5616 5617 5618
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
5619

5620 5621 5622 5623 5624
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

5625 5626
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
5627 5628
		hw->mac.ops.enable_tx_laser(hw);

5629 5630 5631
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

5632
	smp_mb__before_atomic();
5633
	clear_bit(__IXGBE_DOWN, &adapter->state);
5634 5635
	ixgbe_napi_enable_all(adapter);

5636 5637 5638 5639 5640 5641 5642 5643
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

5644 5645
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
5646
	ixgbe_irq_enable(adapter, true, true);
5647

5648 5649 5650 5651 5652 5653 5654
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
5655
			e_crit(drv, "Fan has stopped, replace the adapter\n");
5656 5657
	}

5658 5659
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
5660 5661
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
5662
	mod_timer(&adapter->service_timer, jiffies);
5663 5664 5665 5666 5667

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
5668 5669
}

5670 5671 5672
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5673
	/* put off any impending NetWatchDogTimeout */
5674
	netif_trans_update(adapter->netdev);
5675

5676
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5677
		usleep_range(1000, 2000);
5678 5679
	if (adapter->hw.phy.type == ixgbe_phy_fw)
		ixgbe_watchdog_link_is_down(adapter);
5680
	ixgbe_down(adapter);
5681 5682 5683 5684 5685 5686 5687 5688
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5689 5690 5691 5692
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5693
void ixgbe_up(struct ixgbe_adapter *adapter)
5694 5695 5696 5697
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5698
	ixgbe_up_complete(adapter);
5699 5700 5701 5702
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5703
	struct ixgbe_hw *hw = &adapter->hw;
5704
	struct net_device *netdev = adapter->netdev;
5705 5706
	int err;

5707 5708
	if (ixgbe_removed(hw->hw_addr))
		return;
5709 5710 5711 5712 5713 5714 5715 5716 5717
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5718
	err = hw->mac.ops.init_hw(hw);
5719 5720 5721
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5722
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5723 5724
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5725
		e_dev_err("master disable timed out\n");
5726
		break;
5727 5728
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5729
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5730
			   "Please be aware there may be issues associated with "
5731 5732 5733 5734
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5735
		break;
5736
	default:
5737
		e_dev_err("Hardware Error: %d\n", err);
5738
	}
5739

5740
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5741 5742

	/* flush entries out of MAC table */
5743
	ixgbe_flush_sw_mac_table(adapter);
5744 5745 5746
	__dev_uc_unsync(netdev, NULL);

	/* do not flush user set addresses */
5747
	ixgbe_mac_set_default_filter(adapter);
5748 5749 5750 5751

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5752

5753
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5754
		ixgbe_ptp_reset(adapter);
5755 5756 5757 5758 5759 5760 5761

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5762 5763 5764 5765 5766 5767
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5768
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5769
{
5770 5771
	u16 i = tx_ring->next_to_clean;
	struct ixgbe_tx_buffer *tx_buffer = &tx_ring->tx_buffer_info[i];
5772

5773 5774
	while (i != tx_ring->next_to_use) {
		union ixgbe_adv_tx_desc *eop_desc, *tx_desc;
5775

5776
		/* Free all the Tx ring sk_buffs */
5777 5778 5779 5780
		if (ring_is_xdp(tx_ring))
			page_frag_free(tx_buffer->data);
		else
			dev_kfree_skb_any(tx_buffer->skb);
5781

5782 5783 5784 5785 5786
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);
5787

5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801
		/* check for eop_desc to determine the end of the packet */
		eop_desc = tx_buffer->next_to_watch;
		tx_desc = IXGBE_TX_DESC(tx_ring, i);

		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
			tx_buffer++;
			tx_desc++;
			i++;
			if (unlikely(i == tx_ring->count)) {
				i = 0;
				tx_buffer = tx_ring->tx_buffer_info;
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			}
5802

5803 5804 5805 5806 5807 5808 5809
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len))
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
		}
5810

5811 5812 5813 5814 5815 5816 5817 5818 5819 5820
		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		i++;
		if (unlikely(i == tx_ring->count)) {
			i = 0;
			tx_buffer = tx_ring->tx_buffer_info;
		}
	}

	/* reset BQL for queue */
5821 5822
	if (!ring_is_xdp(tx_ring))
		netdev_tx_reset_queue(txring_txq(tx_ring));
5823 5824

	/* reset next_to_use and next_to_clean */
5825 5826 5827 5828 5829
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5830
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5831 5832
 * @adapter: board private structure
 **/
5833
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5834 5835 5836
{
	int i;

5837
	for (i = 0; i < adapter->num_rx_queues; i++)
5838
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5839 5840 5841
}

/**
5842
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5843 5844
 * @adapter: board private structure
 **/
5845
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5846 5847 5848
{
	int i;

5849
	for (i = 0; i < adapter->num_tx_queues; i++)
5850
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5851 5852
	for (i = 0; i < adapter->num_xdp_queues; i++)
		ixgbe_clean_tx_ring(adapter->xdp_ring[i]);
5853 5854
}

5855 5856
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5857
	struct hlist_node *node2;
5858 5859 5860 5861
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5862
	hlist_for_each_entry_safe(filter, node2,
5863 5864 5865 5866 5867 5868 5869 5870 5871
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

5872 5873 5874
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5875
	struct ixgbe_hw *hw = &adapter->hw;
5876
	int i;
5877 5878

	/* signal that we are down to the interrupt handler */
5879 5880
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5881 5882

	/* disable receives */
5883
	hw->mac.ops.disable_rx(hw);
5884

5885 5886 5887 5888 5889
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5890
	usleep_range(10000, 20000);
5891

5892 5893 5894
	/* synchronize_sched() needed for pending XDP buffers to drain */
	if (adapter->xdp_ring[0])
		synchronize_sched();
5895 5896
	netif_tx_stop_all_queues(netdev);

5897
	/* call carrier off first to avoid false dev_watchdog timeouts */
5898 5899 5900 5901 5902 5903 5904
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5905 5906
	clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5907 5908 5909 5910
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5911
	if (adapter->num_vfs) {
5912 5913
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5914 5915 5916

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5917
			adapter->vfinfo[i].clear_to_send = false;
5918 5919 5920 5921 5922 5923

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5924 5925
	}

5926 5927
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5928
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5929
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5930
	}
5931 5932 5933 5934 5935
	for (i = 0; i < adapter->num_xdp_queues; i++) {
		u8 reg_idx = adapter->xdp_ring[i]->reg_idx;

		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
	}
5936

5937
	/* Disable the Tx DMA engine on 82599 and later MAC */
5938 5939
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5940
	case ixgbe_mac_X540:
5941 5942
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5943
	case ixgbe_mac_x550em_a:
5944
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5945 5946
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5947 5948 5949 5950
		break;
	default:
		break;
	}
5951

5952 5953
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5954

5955 5956
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5957 5958
		hw->mac.ops.disable_tx_laser(hw);

5959 5960 5961 5962
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985 5986 5987
/**
 * ixgbe_eee_capable - helper function to determine EEE support on X550
 * @adapter: board private structure
 */
static void ixgbe_set_eee_capable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	switch (hw->device_id) {
	case IXGBE_DEV_ID_X550EM_A_1G_T:
	case IXGBE_DEV_ID_X550EM_A_1G_T_L:
		if (!hw->phy.eee_speeds_supported)
			break;
		adapter->flags2 |= IXGBE_FLAG2_EEE_CAPABLE;
		if (!hw->phy.eee_speeds_advertised)
			break;
		adapter->flags2 |= IXGBE_FLAG2_EEE_ENABLED;
		break;
	default:
		adapter->flags2 &= ~IXGBE_FLAG2_EEE_CAPABLE;
		adapter->flags2 &= ~IXGBE_FLAG2_EEE_ENABLED;
		break;
	}
}

5988 5989 5990 5991 5992 5993 5994 5995 5996
/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5997
	ixgbe_tx_timeout_reset(adapter);
5998 5999
}

6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051
#ifdef CONFIG_IXGBE_DCB
static void ixgbe_init_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct tc_configuration *tc;
	int j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
	case ixgbe_mac_82599EB:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_x550em_a:
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = DEF_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = DEF_TRAFFIC_CLASS;
		break;
	}

	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.pfc_mode_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
		adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
}
#endif

6052 6053 6054
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
6055
 * @ii: pointer to ixgbe_info for device
6056 6057 6058 6059 6060
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
6061 6062
static int ixgbe_sw_init(struct ixgbe_adapter *adapter,
			 const struct ixgbe_info *ii)
6063 6064 6065
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
6066
	unsigned int rss, fdir;
6067
	u32 fwsm;
6068
	int i;
6069

6070 6071 6072 6073 6074 6075 6076 6077
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

6078 6079 6080
	/* get_invariants needs the device IDs */
	ii->get_invariants(hw);

6081
	/* Set common capability flags and settings */
6082
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
6083
	adapter->ring_feature[RING_F_RSS].limit = rss;
6084 6085 6086
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
6087 6088
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
6089
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
6090
	adapter->ring_feature[RING_F_VMDQ].limit = 1;
6091 6092 6093
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
6094 6095 6096 6097
#ifdef CONFIG_IXGBE_DCB
	adapter->flags |= IXGBE_FLAG_DCB_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
#endif
6098 6099 6100 6101 6102 6103 6104 6105 6106
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

6107
	/* initialize static ixgbe jump table entries */
6108 6109 6110 6111 6112 6113 6114 6115
	adapter->jump_tables[0] = kzalloc(sizeof(*adapter->jump_tables[0]),
					  GFP_KERNEL);
	if (!adapter->jump_tables[0])
		return -ENOMEM;
	adapter->jump_tables[0]->mat = ixgbe_ipv4_fields;

	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++)
		adapter->jump_tables[i] = NULL;
6116

6117 6118 6119
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);
6120 6121
	if (!adapter->mac_table)
		return -ENOMEM;
6122

6123 6124 6125
	if (ixgbe_init_rss_key(adapter))
		return -ENOMEM;

6126
	/* Set MAC specific capability flags and exceptions */
6127 6128
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6129 6130
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;

6131 6132
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
6133

6134
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
6149
		break;
D
Don Skidmore 已提交
6150
	case ixgbe_mac_X540:
6151
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
6152 6153
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
6154
		break;
6155
	case ixgbe_mac_x550em_a:
6156
		adapter->flags |= IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE;
6157 6158 6159 6160 6161 6162 6163 6164
		switch (hw->device_id) {
		case IXGBE_DEV_ID_X550EM_A_1G_T:
		case IXGBE_DEV_ID_X550EM_A_1G_T_L:
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
			break;
		default:
			break;
		}
6165 6166
	/* fall through */
	case ixgbe_mac_X550EM_x:
6167 6168 6169 6170 6171 6172 6173 6174 6175 6176
#ifdef CONFIG_IXGBE_DCB
		adapter->flags &= ~IXGBE_FLAG_DCB_CAPABLE;
#endif
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
	/* Fall Through */
6177
	case ixgbe_mac_X550:
6178 6179
		if (hw->mac.type == ixgbe_mac_X550)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
6180 6181
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
6182 6183
#endif
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
6184
		break;
6185 6186
	default:
		break;
A
Alexander Duyck 已提交
6187
	}
6188

6189 6190 6191 6192 6193
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
6194 6195 6196
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
6197
#ifdef CONFIG_IXGBE_DCB
6198
	ixgbe_init_dcb(adapter);
6199
#endif
6200 6201

	/* default flow control settings */
6202
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
6203
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
6204
	ixgbe_pbthresh_setup(adapter);
6205 6206
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
6207
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
6208

6209
#ifdef CONFIG_PCI_IOV
6210 6211 6212
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

6213
	/* assign number of SR-IOV VFs */
6214
	if (hw->mac.type != ixgbe_mac_82598EB) {
6215
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
6216
			max_vfs = 0;
6217 6218 6219 6220
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		}
	}
#endif /* CONFIG_PCI_IOV */
6221

6222
	/* enable itr by default in dynamic mode */
6223 6224
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
6225 6226 6227 6228 6229

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

6230
	/* set default work limits */
6231
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
6232

6233
	/* initialize eeprom parameters */
6234
	if (ixgbe_init_eeprom_params_generic(hw)) {
6235
		e_dev_err("EEPROM initialization failed\n");
6236 6237 6238
		return -EIO;
	}

6239
	/* PF holds first pool slot */
6240
	set_bit(0, adapter->fwd_bitmask);
6241 6242 6243 6244 6245 6246 6247
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
6248
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
6249 6250 6251
 *
 * Return 0 on success, negative on failure
 **/
6252
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
6253
{
6254
	struct device *dev = tx_ring->dev;
6255
	int orig_node = dev_to_node(dev);
6256
	int ring_node = -1;
6257 6258
	int size;

6259
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
6260 6261

	if (tx_ring->q_vector)
6262
		ring_node = tx_ring->q_vector->numa_node;
6263

6264
	tx_ring->tx_buffer_info = vmalloc_node(size, ring_node);
6265
	if (!tx_ring->tx_buffer_info)
6266
		tx_ring->tx_buffer_info = vmalloc(size);
6267 6268
	if (!tx_ring->tx_buffer_info)
		goto err;
6269 6270

	/* round up to nearest 4K */
6271
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
6272
	tx_ring->size = ALIGN(tx_ring->size, 4096);
6273

6274
	set_dev_node(dev, ring_node);
6275 6276 6277 6278 6279 6280 6281 6282
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
6283 6284
	if (!tx_ring->desc)
		goto err;
6285

6286 6287
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
6288
	return 0;
6289 6290 6291 6292

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
6293
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
6294
	return -ENOMEM;
6295 6296
}

6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
6309
	int i, j = 0, err = 0;
6310 6311

	for (i = 0; i < adapter->num_tx_queues; i++) {
6312
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
6313 6314
		if (!err)
			continue;
6315

6316
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
6317
		goto err_setup_tx;
6318
	}
6319 6320 6321 6322 6323 6324 6325 6326
	for (j = 0; j < adapter->num_xdp_queues; j++) {
		err = ixgbe_setup_tx_resources(adapter->xdp_ring[j]);
		if (!err)
			continue;

		e_err(probe, "Allocation for Tx Queue %u failed\n", j);
		goto err_setup_tx;
	}
6327

6328 6329 6330
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
6331 6332
	while (j--)
		ixgbe_free_tx_resources(adapter->xdp_ring[j]);
6333 6334
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
6335 6336 6337
	return err;
}

6338 6339
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
6340
 * @adapter: pointer to ixgbe_adapter
6341
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
6342 6343 6344
 *
 * Returns 0 on success, negative on failure
 **/
6345 6346
int ixgbe_setup_rx_resources(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *rx_ring)
6347
{
6348
	struct device *dev = rx_ring->dev;
6349
	int orig_node = dev_to_node(dev);
6350
	int ring_node = -1;
6351
	int size;
6352

6353
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
6354 6355

	if (rx_ring->q_vector)
6356
		ring_node = rx_ring->q_vector->numa_node;
6357

6358
	rx_ring->rx_buffer_info = vmalloc_node(size, ring_node);
6359
	if (!rx_ring->rx_buffer_info)
6360
		rx_ring->rx_buffer_info = vmalloc(size);
6361 6362
	if (!rx_ring->rx_buffer_info)
		goto err;
6363 6364

	/* Round up to nearest 4K */
6365 6366
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
6367

6368
	set_dev_node(dev, ring_node);
6369 6370 6371 6372 6373 6374 6375 6376
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
6377 6378
	if (!rx_ring->desc)
		goto err;
6379

6380 6381
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
6382

6383 6384 6385 6386 6387
	/* XDP RX-queue info */
	if (xdp_rxq_info_reg(&rx_ring->xdp_rxq, adapter->netdev,
			     rx_ring->queue_index) < 0)
		goto err;

6388 6389
	rx_ring->xdp_prog = adapter->xdp_prog;

6390
	return 0;
6391 6392 6393 6394
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
6395
	return -ENOMEM;
6396 6397
}

6398 6399 6400 6401 6402 6403 6404 6405 6406 6407 6408 6409 6410 6411 6412
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
6413
		err = ixgbe_setup_rx_resources(adapter, adapter->rx_ring[i]);
6414 6415
		if (!err)
			continue;
6416

6417
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
6418
		goto err_setup_rx;
6419 6420
	}

6421 6422 6423 6424 6425
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
6426 6427 6428 6429
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
6430 6431 6432
	return err;
}

6433 6434 6435 6436 6437 6438
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
6439
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
6440
{
6441
	ixgbe_clean_tx_ring(tx_ring);
6442 6443 6444 6445

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

6446 6447 6448 6449 6450 6451
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
6452 6453 6454 6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465 6466

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
6467
		if (adapter->tx_ring[i]->desc)
6468
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
6469 6470 6471
	for (i = 0; i < adapter->num_xdp_queues; i++)
		if (adapter->xdp_ring[i]->desc)
			ixgbe_free_tx_resources(adapter->xdp_ring[i]);
6472 6473 6474
}

/**
6475
 * ixgbe_free_rx_resources - Free Rx Resources
6476 6477 6478 6479
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
6480
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
6481
{
6482
	ixgbe_clean_rx_ring(rx_ring);
6483

6484
	rx_ring->xdp_prog = NULL;
6485
	xdp_rxq_info_unreg(&rx_ring->xdp_rxq);
6486 6487 6488
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

6489 6490 6491 6492 6493 6494
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507 6508

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

6509 6510 6511 6512
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
6513
	for (i = 0; i < adapter->num_rx_queues; i++)
6514
		if (adapter->rx_ring[i]->desc)
6515
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526 6527
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6528 6529

	/*
6530 6531 6532
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
6533 6534 6535
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
6536
	    (new_mtu > ETH_DATA_LEN))
6537
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
6538

6539
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
6540

6541
	/* must set new MTU before calling down or up */
6542 6543
	netdev->mtu = new_mtu;

6544 6545
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
6562
int ixgbe_open(struct net_device *netdev)
6563 6564
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6565
	struct ixgbe_hw *hw = &adapter->hw;
6566
	int err, queues;
6567 6568 6569 6570

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
6571

6572 6573
	netif_carrier_off(netdev);

6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

6586
	err = ixgbe_request_irq(adapter);
6587 6588 6589
	if (err)
		goto err_req_irq;

6590
	/* Notify the stack of the actual queue counts. */
6591
	queues = adapter->num_tx_queues;
6592
	err = netif_set_real_num_tx_queues(netdev, queues);
6593 6594 6595
	if (err)
		goto err_set_queues;

6596
	queues = adapter->num_rx_queues;
6597
	err = netif_set_real_num_rx_queues(netdev, queues);
6598 6599 6600
	if (err)
		goto err_set_queues;

6601 6602
	ixgbe_ptp_init(adapter);

6603
	ixgbe_up_complete(adapter);
6604

6605
	ixgbe_clear_udp_tunnel_port(adapter, IXGBE_VXLANCTRL_ALL_UDPPORT_MASK);
6606
	udp_tunnel_get_rx_info(netdev);
6607

6608 6609
	return 0;

6610 6611
err_set_queues:
	ixgbe_free_irq(adapter);
6612
err_req_irq:
6613
	ixgbe_free_all_rx_resources(adapter);
6614 6615
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
6616
err_setup_rx:
6617
	ixgbe_free_all_tx_resources(adapter);
6618
err_setup_tx:
6619 6620 6621 6622 6623
	ixgbe_reset(adapter);

	return err;
}

6624 6625 6626 6627
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

6628 6629 6630 6631 6632 6633 6634 6635 6636
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

6637 6638 6639 6640 6641 6642
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
6654
int ixgbe_close(struct net_device *netdev)
6655 6656 6657
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6658 6659
	ixgbe_ptp_stop(adapter);

6660 6661
	if (netif_device_present(netdev))
		ixgbe_close_suspend(adapter);
6662

6663 6664
	ixgbe_fdir_filter_exit(adapter);

6665
	ixgbe_release_hw_control(adapter);
6666 6667 6668 6669

	return 0;
}

6670 6671 6672
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
6673 6674
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6675 6676
	u32 err;

6677
	adapter->hw.hw_addr = adapter->io_addr;
6678 6679
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
6680 6681 6682 6683 6684
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
6685 6686

	err = pci_enable_device_mem(pdev);
6687
	if (err) {
6688
		e_dev_err("Cannot enable PCI device from suspend\n");
6689 6690
		return err;
	}
6691
	smp_mb__before_atomic();
6692
	clear_bit(__IXGBE_DISABLED, &adapter->state);
6693 6694
	pci_set_master(pdev);

6695
	pci_wake_from_d3(pdev, false);
6696 6697 6698

	ixgbe_reset(adapter);

6699 6700
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6701 6702 6703
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
6704
		err = ixgbe_open(netdev);
6705 6706


6707 6708 6709
	if (!err)
		netif_device_attach(netdev);
	rtnl_unlock();
6710

6711
	return err;
6712 6713
}
#endif /* CONFIG_PM */
6714 6715

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
6716
{
6717 6718
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6719
	struct ixgbe_hw *hw = &adapter->hw;
6720
	u32 ctrl;
6721
	u32 wufc = adapter->wol;
6722 6723 6724 6725
#ifdef CONFIG_PM
	int retval = 0;
#endif

6726
	rtnl_lock();
6727 6728
	netif_device_detach(netdev);

6729 6730
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
6731

6732
	ixgbe_clear_interrupt_scheme(adapter);
6733
	rtnl_unlock();
6734

6735 6736 6737 6738
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
6739

6740
#endif
6741 6742 6743
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

6744
	if (wufc) {
6745 6746
		u32 fctrl;

6747
		ixgbe_set_rx_mode(netdev);
6748

6749 6750
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
6751 6752
			hw->mac.ops.enable_tx_laser(hw);

6753 6754 6755 6756
		/* enable the reception of multicast packets */
		fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		fctrl |= IXGBE_FCTRL_MPE;
		IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
6757 6758 6759 6760 6761 6762 6763 6764 6765 6766 6767

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

6768 6769
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6770
		pci_wake_from_d3(pdev, false);
6771 6772
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6773
	case ixgbe_mac_X540:
6774 6775
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6776
	case ixgbe_mac_x550em_a:
6777 6778 6779 6780 6781
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
6782

6783
	*enable_wake = !!wufc;
6784 6785
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
6786

6787 6788
	ixgbe_release_hw_control(adapter);

6789 6790
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6791

6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6811 6812 6813

	return 0;
}
6814
#endif /* CONFIG_PM */
6815 6816 6817

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6818 6819 6820 6821 6822 6823 6824 6825
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6826 6827
}

6828 6829 6830 6831 6832 6833
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6834
	struct net_device *netdev = adapter->netdev;
6835
	struct ixgbe_hw *hw = &adapter->hw;
6836
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6837 6838
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6839 6840
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6841
	u64 alloc_rx_page = 0;
6842
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6843

6844 6845 6846 6847
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6848
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6849
		u64 rsc_count = 0;
6850 6851
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6852 6853
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6854 6855 6856
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6857 6858
	}

6859 6860 6861
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
6862
		alloc_rx_page += rx_ring->rx_stats.alloc_rx_page;
6863 6864
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6865
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6866 6867 6868 6869
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
6870
	adapter->alloc_rx_page = alloc_rx_page;
6871 6872
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6873
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6874 6875 6876 6877 6878
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6879
	/* gather some stats to the adapter struct that are per queue */
6880 6881 6882 6883 6884 6885 6886
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6887 6888 6889 6890 6891 6892 6893 6894
	for (i = 0; i < adapter->num_xdp_queues; i++) {
		struct ixgbe_ring *xdp_ring = adapter->xdp_ring[i];

		restart_queue += xdp_ring->tx_stats.restart_queue;
		tx_busy += xdp_ring->tx_stats.tx_busy;
		bytes += xdp_ring->stats.bytes;
		packets += xdp_ring->stats.packets;
	}
6895
	adapter->restart_queue = restart_queue;
6896 6897 6898
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6899

6900
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6901 6902

	/* 8 register reads */
6903 6904 6905 6906
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6907 6908
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6909 6910
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6911 6912
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6913 6914 6915
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6916 6917
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6918 6919
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6920
		case ixgbe_mac_X540:
6921 6922
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6923
		case ixgbe_mac_x550em_a:
6924 6925 6926 6927 6928
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6929
		}
6930
	}
6931 6932 6933 6934 6935 6936

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6937 6938
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
6939 6940
		    (hw->mac.type == ixgbe_mac_X550EM_x) ||
		    (hw->mac.type == ixgbe_mac_x550em_a)) {
6941 6942 6943 6944 6945 6946 6947
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6948
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6949
	/* work around hardware counting issue */
6950
	hwstats->gprc -= missed_rx;
6951

6952 6953
	ixgbe_update_xoff_received(adapter);

6954
	/* 82598 hardware only has a 32 bit counter in the high register */
6955 6956 6957 6958 6959 6960 6961
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6962
	case ixgbe_mac_X540:
6963 6964
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6965
	case ixgbe_mac_x550em_a:
6966
		/* OS2BMC stats are X540 and later */
6967 6968 6969 6970
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
6971
		/* fall through */
6972
	case ixgbe_mac_82599EB:
6973 6974 6975
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6976
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6977
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6978
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6979
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6980
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6981
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6982 6983 6984
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6985
#ifdef IXGBE_FCOE
6986 6987 6988 6989 6990 6991
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6992
		/* Add up per cpu counters for total ddp aloc fail */
6993 6994 6995 6996 6997
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
6998
			for_each_possible_cpu(cpu) {
6999 7000 7001
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
7002
			}
7003 7004
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
7005
		}
7006
#endif /* IXGBE_FCOE */
7007 7008 7009
		break;
	default:
		break;
7010
	}
7011
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
7012 7013
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
7014
	if (hw->mac.type == ixgbe_mac_82598EB)
7015 7016 7017 7018 7019 7020 7021 7022 7023
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
7024
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
7025
	hwstats->lxontxc += lxon;
7026
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
7027 7028 7029
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
7030 7031 7032 7033
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
7034 7035 7036 7037 7038 7039 7040 7041 7042 7043 7044 7045 7046 7047 7048
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
7049 7050

	/* Fill out the OS statistics structure */
7051
	netdev->stats.multicast = hwstats->mprc;
7052 7053

	/* Rx Errors */
7054
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
7055
	netdev->stats.rx_dropped = 0;
7056 7057
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
7058
	netdev->stats.rx_missed_errors = total_mpc;
7059 7060 7061
}

/**
7062
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
7063
 * @adapter: pointer to the device adapter structure
7064
 **/
7065
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
7066
{
7067
	struct ixgbe_hw *hw = &adapter->hw;
7068
	int i;
7069

7070 7071 7072 7073
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
7074

7075
	/* if interface is down do nothing */
7076
	if (test_bit(__IXGBE_DOWN, &adapter->state))
7077 7078 7079 7080 7081 7082 7083 7084
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

7085 7086 7087
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
7088
				&(adapter->tx_ring[i]->state));
7089 7090 7091
		for (i = 0; i < adapter->num_xdp_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
				&adapter->xdp_ring[i]->state);
7092 7093
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
7094 7095 7096 7097 7098 7099 7100 7101
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
7102
 * @adapter: pointer to the device adapter structure
7103 7104
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
7105
 * in order to make certain interrupts are occurring.  Secondly it sets the
7106
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
7107
 * determine if a hang has occurred.
7108 7109
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
7110
{
7111
	struct ixgbe_hw *hw = &adapter->hw;
7112 7113
	u64 eics = 0;
	int i;
7114

7115
	/* If we're down, removing or resetting, just bail */
7116
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7117
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7118 7119
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
7120

7121 7122 7123 7124
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
7125 7126
		for (i = 0; i < adapter->num_xdp_queues; i++)
			set_check_for_tx_hang(adapter->xdp_ring[i]);
7127
	}
7128

7129 7130 7131 7132 7133 7134 7135 7136
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
7137 7138
	} else {
		/* get one bit for every active tx/rx interrupt vector */
7139
		for (i = 0; i < adapter->num_q_vectors; i++) {
7140
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
7141
			if (qv->rx.ring || qv->tx.ring)
J
Jacob Keller 已提交
7142
				eics |= BIT_ULL(i);
7143
		}
7144
	}
7145

7146
	/* Cause software interrupt to ensure rings are cleaned */
7147
	ixgbe_irq_rearm_queues(adapter, eics);
7148 7149
}

7150
/**
7151
 * ixgbe_watchdog_update_link - update the link status
7152
 * @adapter: pointer to the device adapter structure
7153
 **/
7154
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
7155 7156
{
	struct ixgbe_hw *hw = &adapter->hw;
7157 7158
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
7159
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
7160

7161 7162 7163 7164 7165
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
7166
	} else {
7167 7168 7169
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
7170
	}
7171 7172 7173 7174

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

7175
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
7176
		hw->mac.ops.fc_enable(hw);
7177 7178
		ixgbe_set_rx_drop_en(adapter);
	}
7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
7190 7191
}

7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

7209
/**
7210 7211
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
7212
 * @adapter: pointer to the device adapter structure
7213
 **/
7214
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
7215
{
7216
	struct net_device *netdev = adapter->netdev;
7217
	struct ixgbe_hw *hw = &adapter->hw;
7218
	u32 link_speed = adapter->link_speed;
7219
	const char *speed_str;
7220
	bool flow_rx, flow_tx;
7221

7222 7223
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
7224
		return;
7225

7226
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7227

7228 7229 7230 7231 7232 7233 7234 7235 7236
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
7237 7238
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
7239
	case ixgbe_mac_x550em_a:
7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
7251
	}
7252

7253 7254
	adapter->last_rx_ptp_check = jiffies;

7255
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
7256
		ixgbe_ptp_start_cyclecounter(adapter);
7257

7258 7259 7260 7261 7262 7263 7264 7265 7266 7267 7268 7269 7270
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
7271 7272 7273
	case IXGBE_LINK_SPEED_10_FULL:
		speed_str = "10 Mbps";
		break;
7274 7275 7276 7277 7278
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
7279 7280 7281
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
7282

7283 7284
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
7285

7286 7287 7288
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

7289 7290 7291
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

7292 7293
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
7294 7295
}

7296
/**
7297 7298
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
7299
 * @adapter: pointer to the adapter structure
7300
 **/
A
Alexander Duyck 已提交
7301
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
7302
{
7303
	struct net_device *netdev = adapter->netdev;
7304
	struct ixgbe_hw *hw = &adapter->hw;
7305

7306 7307
	adapter->link_up = false;
	adapter->link_speed = 0;
7308

7309 7310 7311
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
7312

7313 7314 7315
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
7316

7317
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
7318
		ixgbe_ptp_start_cyclecounter(adapter);
7319

7320 7321
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
7322 7323 7324

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
7325
}
7326

7327 7328 7329 7330 7331 7332 7333 7334 7335 7336 7337
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

7338 7339 7340 7341 7342 7343 7344
	for (i = 0; i < adapter->num_xdp_queues; i++) {
		struct ixgbe_ring *ring = adapter->xdp_ring[i];

		if (ring->next_to_use != ring->next_to_clean)
			return true;
	}

7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358
	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

7359 7360 7361 7362
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375 7376 7377
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

7378 7379
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
7380
 * @adapter: pointer to the device adapter structure
7381 7382 7383 7384
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
7385 7386
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
7387 7388 7389 7390 7391
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
7392
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
7393
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
7394
		}
7395 7396 7397
	}
}

7398 7399 7400 7401 7402
#ifdef CONFIG_PCI_IOV
static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
7403
	unsigned int vf;
7404 7405 7406 7407 7408 7409 7410 7411 7412 7413 7414 7415 7416 7417 7418 7419 7420 7421
	u32 gpc;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	/* check status reg for all VFs owned by this PF */
7422 7423 7424
	for (vf = 0; vf < adapter->num_vfs; ++vf) {
		struct pci_dev *vfdev = adapter->vfinfo[vf].vfdev;
		u16 status_reg;
7425

7426 7427 7428 7429 7430
		if (!vfdev)
			continue;
		pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
		if (status_reg != IXGBE_FAILED_READ_CFG_WORD &&
		    status_reg & PCI_STATUS_REC_MASTER_ABORT)
7431
			pcie_flr(vfdev);
7432 7433 7434
	}
}

7435 7436 7437 7438
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

7439 7440 7441
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

7453
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
7454
}
7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

7466

7467 7468
/**
 * ixgbe_watchdog_subtask - check and bring link up
7469
 * @adapter: pointer to the device adapter structure
7470 7471 7472
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
7473
	/* if interface is down, removing or resetting, do nothing */
7474
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7475
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7476
	    test_bit(__IXGBE_RESETTING, &adapter->state))
7477 7478 7479 7480 7481 7482 7483 7484
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
7485

7486
	ixgbe_check_for_bad_vf(adapter);
7487
	ixgbe_spoof_check(adapter);
7488
	ixgbe_update_stats(adapter);
7489 7490

	ixgbe_watchdog_flush_tx(adapter);
7491
}
7492

7493
/**
7494
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
7495
 * @adapter: the ixgbe adapter structure
7496
 **/
7497
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
7498 7499
{
	struct ixgbe_hw *hw = &adapter->hw;
7500
	s32 err;
7501

7502 7503 7504 7505
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
7506

M
Mark Rustad 已提交
7507 7508 7509 7510
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

7511 7512 7513
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
7514

M
Mark Rustad 已提交
7515 7516
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

7517 7518 7519
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
7520

7521 7522 7523 7524
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
7525
	}
7526

7527 7528 7529
	/* exit on error */
	if (err)
		goto sfp_out;
7530

7531 7532 7533
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
7534

7535
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
7536

7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547 7548 7549 7550 7551 7552 7553 7554 7555 7556 7557 7558 7559 7560 7561 7562
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
7563
	}
7564
}
7565

7566 7567
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
7568
 * @adapter: the ixgbe adapter structure
7569 7570 7571 7572
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
7573
	u32 cap_speed;
J
Josh Hay 已提交
7574 7575
	u32 speed;
	bool autoneg = false;
7576 7577 7578 7579 7580 7581 7582 7583 7584 7585

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

7586
	hw->mac.ops.get_link_capabilities(hw, &cap_speed, &autoneg);
7587

7588 7589 7590 7591 7592 7593
	/* advertise highest capable link speed */
	if (!autoneg && (cap_speed & IXGBE_LINK_SPEED_10GB_FULL))
		speed = IXGBE_LINK_SPEED_10GB_FULL;
	else
		speed = cap_speed & (IXGBE_LINK_SPEED_10GB_FULL |
				     IXGBE_LINK_SPEED_1GB_FULL);
7594

7595
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
7596
		hw->mac.ops.setup_link(hw, speed, true);
7597 7598 7599 7600 7601 7602 7603 7604

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
7605
 * @t: pointer to timer_list structure
7606
 **/
7607
static void ixgbe_service_timer(struct timer_list *t)
7608
{
7609
	struct ixgbe_adapter *adapter = from_timer(adapter, t, service_timer);
7610 7611
	unsigned long next_event_offset;

7612 7613 7614 7615 7616
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
7617

7618 7619 7620
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

7621
	ixgbe_service_event_schedule(adapter);
7622 7623
}

7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639 7640 7641 7642 7643
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

7644 7645
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
7646
	if (!test_and_clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state))
7647 7648
		return;

7649
	/* If we're already down, removing or resetting, just bail */
7650
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7651
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7652 7653 7654 7655 7656 7657 7658
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

7659
	rtnl_lock();
7660
	ixgbe_reinit_locked(adapter);
7661
	rtnl_unlock();
7662 7663
}

7664 7665 7666 7667 7668 7669 7670 7671 7672
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
7673 7674 7675 7676 7677 7678 7679 7680 7681
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
7682
	if (adapter->flags2 & IXGBE_FLAG2_UDP_TUN_REREG_NEEDED) {
7683
		rtnl_lock();
7684
		adapter->flags2 &= ~IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
7685 7686
		udp_tunnel_get_rx_info(adapter->netdev);
		rtnl_unlock();
7687
	}
7688
	ixgbe_reset_subtask(adapter);
7689
	ixgbe_phy_interrupt_subtask(adapter);
7690 7691
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
7692
	ixgbe_check_overtemp_subtask(adapter);
7693
	ixgbe_watchdog_subtask(adapter);
7694
	ixgbe_fdir_reinit_subtask(adapter);
7695
	ixgbe_check_hang_subtask(adapter);
7696

7697
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
7698 7699
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
7700
		ixgbe_ptp_tx_hang(adapter);
7701
	}
7702 7703

	ixgbe_service_event_complete(adapter);
7704 7705
}

7706 7707
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
7708
		     u8 *hdr_len)
7709
{
7710
	u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
7711
	struct sk_buff *skb = first->skb;
7712 7713 7714 7715 7716 7717 7718 7719 7720 7721
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
7722
	int err;
7723

7724 7725 7726
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

7727 7728
	if (!skb_is_gso(skb))
		return 0;
7729

7730 7731 7732
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
7733

7734 7735 7736 7737
	if (eth_p_mpls(first->protocol))
		ip.hdr = skb_inner_network_header(skb);
	else
		ip.hdr = skb_network_header(skb);
7738 7739
	l4.hdr = skb_checksum_start(skb);

7740 7741 7742
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

7743 7744
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
7745 7746 7747
		unsigned char *csum_start = skb_checksum_start(skb);
		unsigned char *trans_start = ip.hdr + (ip.v4->ihl * 4);

7748 7749 7750
		/* IP header will have to cancel out any data that
		 * is not a part of the outer IP header
		 */
7751 7752 7753
		ip.v4->check = csum_fold(csum_partial(trans_start,
						      csum_start - trans_start,
						      0));
7754
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7755 7756

		ip.v4->tot_len = 0;
7757 7758 7759
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
7760 7761
	} else {
		ip.v6->payload_len = 0;
7762 7763
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
7764 7765
	}

7766 7767 7768 7769 7770 7771 7772 7773 7774
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;

	/* remove payload length from inner checksum */
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
7775

7776 7777 7778 7779
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

7780
	/* mss_l4len_id: use 0 as index for TSO */
7781
	mss_l4len_idx = (*hdr_len - l4_offset) << IXGBE_ADVTXD_L4LEN_SHIFT;
7782 7783 7784
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
7785 7786
	vlan_macip_lens = l4.hdr - ip.hdr;
	vlan_macip_lens |= (ip.hdr - skb->data) << IXGBE_ADVTXD_MACLEN_SHIFT;
7787
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7788 7789

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
7790
			  mss_l4len_idx);
7791 7792 7793 7794

	return 1;
}

7795 7796 7797 7798 7799 7800 7801 7802 7803
static inline bool ixgbe_ipv6_csum_is_sctp(struct sk_buff *skb)
{
	unsigned int offset = 0;

	ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);

	return offset == skb_checksum_start_offset(skb);
}

7804
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
7805 7806
			  struct ixgbe_tx_buffer *first,
			  struct ixgbe_ipsec_tx_data *itd)
7807
{
7808
	struct sk_buff *skb = first->skb;
7809
	u32 vlan_macip_lens = 0;
7810
	u32 fceof_saidx = 0;
7811
	u32 type_tucmd = 0;
7812

7813
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7814 7815 7816
csum_failed:
		if (!(first->tx_flags & (IXGBE_TX_FLAGS_HW_VLAN |
					 IXGBE_TX_FLAGS_CC)))
7817
			return;
7818 7819
		goto no_csum;
	}
7820

7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833
	switch (skb->csum_offset) {
	case offsetof(struct tcphdr, check):
		type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
		/* fall through */
	case offsetof(struct udphdr, check):
		break;
	case offsetof(struct sctphdr, checksum):
		/* validate that this is actually an SCTP request */
		if (((first->protocol == htons(ETH_P_IP)) &&
		     (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
		    ((first->protocol == htons(ETH_P_IPV6)) &&
		     ixgbe_ipv6_csum_is_sctp(skb))) {
			type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_SCTP;
7834
			break;
7835
		}
7836 7837 7838 7839
		/* fall through */
	default:
		skb_checksum_help(skb);
		goto csum_failed;
7840 7841
	}

7842 7843 7844 7845
	/* update TX checksum flag */
	first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
	vlan_macip_lens = skb_checksum_start_offset(skb) -
			  skb_network_offset(skb);
7846
no_csum:
7847
	/* vlan_macip_lens: MACLEN, VLAN tag */
7848
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
7849
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7850

7851 7852 7853 7854 7855 7856
	if (first->tx_flags & IXGBE_TX_FLAGS_IPSEC) {
		fceof_saidx |= itd->sa_idx;
		type_tucmd |= itd->flags | itd->trailer_len;
	}

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, fceof_saidx, type_tucmd, 0);
7857 7858
}

7859 7860 7861 7862 7863 7864
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7865
{
7866
	/* set type for advanced descriptor with frame checksum insertion */
7867 7868 7869
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7870

7871
	/* set HW vlan bit if vlan is present */
7872 7873
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7874

7875
	/* set segmentation enable bits for TSO/FSO */
7876 7877 7878 7879 7880 7881
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7882

7883
	/* insert frame checksum */
7884
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7885

7886 7887
	return cmd_type;
}
7888

7889 7890
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7891
{
7892
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7893

7894
	/* enable L4 checksum for TSO and TX checksum offload */
7895 7896 7897
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7898

7899
	/* enable IPv4 checksum for TSO */
7900 7901 7902
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7903

7904 7905 7906 7907 7908
	/* enable IPsec */
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPSEC,
					IXGBE_ADVTXD_POPTS_IPSEC);

7909 7910 7911 7912
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7913 7914 7915
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7916

7917
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7918
}
7919

7920 7921 7922 7923 7924 7925 7926 7927 7928 7929 7930 7931 7932 7933 7934 7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7950 7951 7952
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

7953 7954 7955
static int ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			struct ixgbe_tx_buffer *first,
			const u8 hdr_len)
7956
{
7957
	struct sk_buff *skb = first->skb;
7958
	struct ixgbe_tx_buffer *tx_buffer;
7959
	union ixgbe_adv_tx_desc *tx_desc;
7960 7961 7962
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7963
	u32 tx_flags = first->tx_flags;
7964
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7965 7966
	u16 i = tx_ring->next_to_use;

7967 7968
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7969 7970 7971 7972
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7973

7974 7975
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7976
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7977 7978
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7979 7980
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7981 7982
		}
	}
7983

7984
#endif
7985
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
7986

7987
	tx_buffer = first;
7988

7989 7990 7991 7992 7993 7994 7995 7996 7997
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
7998

7999
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
8000
			tx_desc->read.cmd_type_len =
8001
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
8002

8003
			i++;
8004
			tx_desc++;
8005
			if (i == tx_ring->count) {
8006
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
8007 8008
				i = 0;
			}
8009
			tx_desc->read.olinfo_status = 0;
8010 8011 8012 8013 8014

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
8015
		}
8016

8017 8018
		if (likely(!data_len))
			break;
8019

8020
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
8021

8022 8023 8024 8025 8026 8027
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
8028
		tx_desc->read.olinfo_status = 0;
8029

8030
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
8031
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
8032
#else
E
Eric Dumazet 已提交
8033
		size = skb_frag_size(frag);
8034 8035
#endif
		data_len -= size;
8036

8037 8038
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
8039

8040 8041
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
8042

8043
	/* write last descriptor with RS and EOP bits */
8044 8045
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
8046

8047
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
8048

8049 8050
	/* set the timestamp */
	first->time_stamp = jiffies;
8051 8052

	/*
8053 8054 8055 8056 8057 8058
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
8059 8060 8061
	 */
	wmb();

8062 8063 8064
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

8065 8066 8067 8068 8069 8070
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

8071 8072 8073
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
8074 8075 8076 8077 8078 8079
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
8080
	}
8081

8082
	return 0;
8083
dma_error:
8084
	dev_err(tx_ring->dev, "TX DMA map failed\n");
8085 8086

	/* clear dma mappings for failed tx_buffer_info map */
A
Alexander Duyck 已提交
8087 8088
	for (;;) {
		tx_buffer = &tx_ring->tx_buffer_info[i];
8089 8090 8091 8092 8093 8094
		if (dma_unmap_len(tx_buffer, len))
			dma_unmap_page(tx_ring->dev,
				       dma_unmap_addr(tx_buffer, dma),
				       dma_unmap_len(tx_buffer, len),
				       DMA_TO_DEVICE);
		dma_unmap_len_set(tx_buffer, len, 0);
A
Alexander Duyck 已提交
8095 8096 8097
		if (tx_buffer == first)
			break;
		if (i == 0)
8098
			i += tx_ring->count;
A
Alexander Duyck 已提交
8099
		i--;
8100 8101
	}

8102 8103 8104
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

8105
	tx_ring->next_to_use = i;
8106 8107

	return -1;
8108 8109
}

8110
static void ixgbe_atr(struct ixgbe_ring *ring,
8111
		      struct ixgbe_tx_buffer *first)
8112 8113 8114 8115 8116 8117 8118 8119 8120
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
8121
	struct tcphdr *th;
8122
	unsigned int hlen;
8123
	struct sk_buff *skb;
8124
	__be16 vlan_id;
8125
	int l4_proto;
8126

8127 8128 8129 8130 8131 8132
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
8133
		return;
8134

8135
	ring->atr_count++;
8136

8137 8138 8139 8140 8141
	/* currently only IPv4/IPv6 with TCP is supported */
	if ((first->protocol != htons(ETH_P_IP)) &&
	    (first->protocol != htons(ETH_P_IPV6)))
		return;

8142
	/* snag network header to get L4 type and address */
8143 8144
	skb = first->skb;
	hdr.network = skb_network_header(skb);
8145 8146
	if (unlikely(hdr.network <= skb->data))
		return;
8147 8148
	if (skb->encapsulation &&
	    first->protocol == htons(ETH_P_IP) &&
8149
	    hdr.ipv4->protocol == IPPROTO_UDP) {
8150
		struct ixgbe_adapter *adapter = q_vector->adapter;
8151

8152 8153 8154 8155
		if (unlikely(skb_tail_pointer(skb) < hdr.network +
			     VXLAN_HEADROOM))
			return;

8156 8157
		/* verify the port is recognized as VXLAN */
		if (adapter->vxlan_port &&
8158
		    udp_hdr(skb)->dest == adapter->vxlan_port)
8159
			hdr.network = skb_inner_network_header(skb);
8160 8161 8162 8163

		if (adapter->geneve_port &&
		    udp_hdr(skb)->dest == adapter->geneve_port)
			hdr.network = skb_inner_network_header(skb);
8164 8165
	}

8166 8167 8168 8169 8170 8171
	/* Make sure we have at least [minimum IPv4 header + TCP]
	 * or [IPv6 header] bytes
	 */
	if (unlikely(skb_tail_pointer(skb) < hdr.network + 40))
		return;

8172 8173 8174
	/* Currently only IPv4/IPv6 with TCP is supported */
	switch (hdr.ipv4->version) {
	case IPVERSION:
8175 8176 8177
		/* access ihl as u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;
		l4_proto = hdr.ipv4->protocol;
8178 8179
		break;
	case 6:
8180 8181 8182
		hlen = hdr.network - skb->data;
		l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
		hlen -= hdr.network - skb->data;
8183 8184 8185
		break;
	default:
		return;
8186
	}
8187

8188 8189 8190
	if (l4_proto != IPPROTO_TCP)
		return;

8191 8192 8193 8194
	if (unlikely(skb_tail_pointer(skb) < hdr.network +
		     hlen + sizeof(struct tcphdr)))
		return;

8195 8196 8197 8198
	th = (struct tcphdr *)(hdr.network + hlen);

	/* skip this packet since the socket is closing */
	if (th->fin)
8199 8200 8201 8202 8203 8204 8205 8206 8207
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

8208
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
8223
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
8224
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
8225
	else
8226
		common.port.src ^= th->dest ^ first->protocol;
8227 8228
	common.port.dst ^= th->source;

8229 8230
	switch (hdr.ipv4->version) {
	case IPVERSION:
8231 8232
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
8233 8234
		break;
	case 6:
8235 8236 8237 8238 8239 8240 8241 8242 8243
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
8244 8245 8246
		break;
	default:
		break;
8247
	}
8248

8249
	if (hdr.network != skb_network_header(skb))
8250 8251
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;

8252
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
8253 8254
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
8255 8256
}

8257
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
8258
			      void *accel_priv, select_queue_fallback_t fallback)
8259
{
8260
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
8261 8262
	struct ixgbe_adapter *adapter;
	int txq;
8263 8264
#ifdef IXGBE_FCOE
	struct ixgbe_ring_feature *f;
8265 8266
#endif

8267 8268 8269 8270 8271 8272 8273
	if (fwd_adapter) {
		adapter = netdev_priv(dev);
		txq = reciprocal_scale(skb_get_hash(skb),
				       adapter->num_rx_queues_per_pool);

		return txq + fwd_adapter->tx_base_queue;
	}
8274 8275

#ifdef IXGBE_FCOE
8276

8277 8278 8279 8280 8281
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
8282 8283
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
8284
		adapter = netdev_priv(dev);
8285

8286 8287
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
8288
		/* fall through */
8289
	default:
8290
		return fallback(dev, skb);
8291
	}
8292

8293
	f = &adapter->ring_feature[RING_F_FCOE];
8294

8295 8296
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
8297

8298 8299
	while (txq >= f->indices)
		txq -= f->indices;
8300

8301
	return txq + f->offset;
8302
#else
8303
	return fallback(dev, skb);
8304
#endif
8305 8306
}

8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348
static int ixgbe_xmit_xdp_ring(struct ixgbe_adapter *adapter,
			       struct xdp_buff *xdp)
{
	struct ixgbe_ring *ring = adapter->xdp_ring[smp_processor_id()];
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
	u32 len, cmd_type;
	dma_addr_t dma;
	u16 i;

	len = xdp->data_end - xdp->data;

	if (unlikely(!ixgbe_desc_unused(ring)))
		return IXGBE_XDP_CONSUMED;

	dma = dma_map_single(ring->dev, xdp->data, len, DMA_TO_DEVICE);
	if (dma_mapping_error(ring->dev, dma))
		return IXGBE_XDP_CONSUMED;

	/* record the location of the first descriptor for this packet */
	tx_buffer = &ring->tx_buffer_info[ring->next_to_use];
	tx_buffer->bytecount = len;
	tx_buffer->gso_segs = 1;
	tx_buffer->protocol = 0;

	i = ring->next_to_use;
	tx_desc = IXGBE_TX_DESC(ring, i);

	dma_unmap_len_set(tx_buffer, len, len);
	dma_unmap_addr_set(tx_buffer, dma, dma);
	tx_buffer->data = xdp->data;
	tx_desc->read.buffer_addr = cpu_to_le64(dma);

	/* put descriptor type bits */
	cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		   IXGBE_ADVTXD_DCMD_DEXT |
		   IXGBE_ADVTXD_DCMD_IFCS;
	cmd_type |= len | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
	tx_desc->read.olinfo_status =
		cpu_to_le32(len << IXGBE_ADVTXD_PAYLEN_SHIFT);

8349 8350
	/* Avoid any potential race with xdp_xmit and cleanup */
	smp_wmb();
8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362

	/* set next_to_watch value indicating a packet is present */
	i++;
	if (i == ring->count)
		i = 0;

	tx_buffer->next_to_watch = tx_desc;
	ring->next_to_use = i;

	return IXGBE_XDP_TX;
}

8363
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
8364 8365
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
8366
{
8367
	struct ixgbe_tx_buffer *first;
8368
	int tso;
8369
	u32 tx_flags = 0;
8370 8371
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
8372
	struct ixgbe_ipsec_tx_data ipsec_tx = { 0 };
8373
	__be16 protocol = skb->protocol;
8374
	u8 hdr_len = 0;
8375

8376 8377
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
8378
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
8379 8380 8381 8382 8383 8384
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
8385

8386 8387 8388 8389 8390
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

8391 8392 8393
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
8394 8395
	first->bytecount = skb->len;
	first->gso_segs = 1;
8396

8397
	/* if we have a HW VLAN tag being added default to the HW one */
8398 8399
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
8400 8401
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
8402
	} else if (protocol == htons(ETH_P_8021Q)) {
8403 8404 8405 8406 8407
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

8408 8409
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
8410 8411
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
8412
	protocol = vlan_get_protocol(skb);
8413

8414
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427
	    adapter->ptp_clock) {
		if (!test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
					   &adapter->state)) {
			skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
			tx_flags |= IXGBE_TX_FLAGS_TSTAMP;

			/* schedule check for Tx timestamp */
			adapter->ptp_tx_skb = skb_get(skb);
			adapter->ptp_tx_start = jiffies;
			schedule_work(&adapter->ptp_tx_work);
		} else {
			adapter->tx_hwtstamp_skipped++;
		}
8428 8429
	}

8430 8431
	skb_tx_timestamp(skb);

8432 8433 8434 8435 8436 8437
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
8438
		tx_flags |= IXGBE_TX_FLAGS_CC;
8439 8440

#endif
8441
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
8442
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
8443 8444
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
8445
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
8446 8447
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
8448 8449
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
8450 8451

			if (skb_cow_head(skb, 0))
8452 8453 8454 8455 8456 8457
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
8458
		}
8459
	}
8460

8461 8462 8463 8464
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

8465
#ifdef IXGBE_FCOE
8466
	/* setup tx offload for FCoE */
8467
	if ((protocol == htons(ETH_P_FCOE)) &&
8468
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
8469
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
8470 8471
		if (tso < 0)
			goto out_drop;
8472

8473
		goto xmit_fcoe;
8474
	}
8475

8476
#endif /* IXGBE_FCOE */
8477 8478 8479 8480 8481

#ifdef CONFIG_XFRM_OFFLOAD
	if (skb->sp && !ixgbe_ipsec_tx(tx_ring, first, &ipsec_tx))
		goto out_drop;
#endif
8482
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
8483
	if (tso < 0)
8484
		goto out_drop;
8485
	else if (!tso)
8486
		ixgbe_tx_csum(tx_ring, first, &ipsec_tx);
8487 8488 8489

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
8490
		ixgbe_atr(tx_ring, first);
8491 8492 8493 8494

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
8495 8496
	if (ixgbe_tx_map(tx_ring, first, hdr_len))
		goto cleanup_tx_timestamp;
8497

8498
	return NETDEV_TX_OK;
8499 8500

out_drop:
8501 8502
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;
8503 8504 8505 8506 8507 8508 8509
cleanup_tx_timestamp:
	if (unlikely(tx_flags & IXGBE_TX_FLAGS_TSTAMP)) {
		dev_kfree_skb_any(adapter->ptp_tx_skb);
		adapter->ptp_tx_skb = NULL;
		cancel_work_sync(&adapter->ptp_tx_work);
		clear_bit_unlock(__IXGBE_PTP_TX_IN_PROGRESS, &adapter->state);
	}
8510

8511
	return NETDEV_TX_OK;
8512 8513
}

8514 8515 8516
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
8517 8518 8519 8520
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

8521 8522 8523 8524
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
8525 8526
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
8527

8528 8529
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

8530
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
8531 8532
}

8533 8534 8535 8536 8537 8538
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

8539 8540 8541 8542 8543 8544 8545 8546 8547 8548
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8549
	struct ixgbe_hw *hw = &adapter->hw;
8550 8551 8552 8553 8554 8555
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
8556
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
8557

8558 8559 8560
	ixgbe_mac_set_default_filter(adapter);

	return 0;
8561 8562
}

8563 8564 8565 8566 8567 8568 8569 8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585 8586 8587 8588 8589 8590 8591 8592 8593
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

8594 8595
	switch (cmd) {
	case SIOCSHWTSTAMP:
8596 8597 8598
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
8599 8600 8601 8602
	case SIOCGMIIPHY:
		if (!adapter->hw.phy.ops.read_reg)
			return -EOPNOTSUPP;
		/* fall through */
8603 8604 8605
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
8606 8607
}

8608 8609
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
8610
 * netdev->dev_addrs
8611
 * @dev: network interface device structure
8612 8613 8614 8615 8616 8617 8618
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
8619
	struct ixgbe_hw *hw = &adapter->hw;
8620

8621
	if (is_valid_ether_addr(hw->mac.san_addr)) {
8622
		rtnl_lock();
8623
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
8624
		rtnl_unlock();
8625 8626 8627

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
8628 8629 8630 8631 8632 8633
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
8634
 * netdev->dev_addrs
8635
 * @dev: network interface device structure
8636 8637 8638 8639 8640 8641 8642 8643 8644 8645 8646 8647 8648 8649 8650 8651 8652
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

8653 8654 8655 8656 8657 8658 8659 8660 8661
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8662
	int i;
8663

8664 8665 8666 8667
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

8668 8669 8670
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8671 8672
}

A
Alexander Duyck 已提交
8673
#endif
8674

8675 8676 8677 8678 8679 8680 8681 8682 8683 8684 8685 8686 8687 8688 8689 8690 8691
static void ixgbe_get_ring_stats64(struct rtnl_link_stats64 *stats,
				   struct ixgbe_ring *ring)
{
	u64 bytes, packets;
	unsigned int start;

	if (ring) {
		do {
			start = u64_stats_fetch_begin_irq(&ring->syncp);
			packets = ring->stats.packets;
			bytes   = ring->stats.bytes;
		} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
		stats->tx_packets += packets;
		stats->tx_bytes   += bytes;
	}
}

8692 8693
static void ixgbe_get_stats64(struct net_device *netdev,
			      struct rtnl_link_stats64 *stats)
E
Eric Dumazet 已提交
8694 8695 8696 8697
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
8698
	rcu_read_lock();
E
Eric Dumazet 已提交
8699
	for (i = 0; i < adapter->num_rx_queues; i++) {
8700
		struct ixgbe_ring *ring = READ_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
8701 8702 8703
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
8704 8705
		if (ring) {
			do {
8706
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8707 8708
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8709
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8710 8711 8712
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
8713
	}
E
Eric Dumazet 已提交
8714 8715

	for (i = 0; i < adapter->num_tx_queues; i++) {
8716
		struct ixgbe_ring *ring = READ_ONCE(adapter->tx_ring[i]);
E
Eric Dumazet 已提交
8717

8718 8719 8720
		ixgbe_get_ring_stats64(stats, ring);
	}
	for (i = 0; i < adapter->num_xdp_queues; i++) {
8721
		struct ixgbe_ring *ring = READ_ONCE(adapter->xdp_ring[i]);
8722 8723

		ixgbe_get_ring_stats64(stats, ring);
E
Eric Dumazet 已提交
8724
	}
E
Eric Dumazet 已提交
8725
	rcu_read_unlock();
8726

E
Eric Dumazet 已提交
8727 8728 8729 8730 8731 8732 8733 8734
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
}

8735
#ifdef CONFIG_IXGBE_DCB
8736 8737 8738
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
8739 8740 8741 8742 8743 8744 8745 8746 8747 8748 8749 8750 8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761 8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

8773 8774 8775 8776 8777 8778 8779 8780 8781 8782 8783 8784 8785 8786 8787 8788 8789 8790 8791 8792 8793 8794 8795 8796 8797
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

8798
#endif /* CONFIG_IXGBE_DCB */
8799 8800
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8801
 *
8802
 * @dev: net device to configure
8803 8804 8805 8806 8807 8808 8809 8810
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* Hardware supports up to 8 traffic classes */
8811 8812 8813 8814
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
8815 8816 8817
		return -EINVAL;

	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
8818
	 * match packet buffer alignment. Unfortunately, the
8819 8820 8821 8822
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
8823 8824 8825
	else
		ixgbe_reset(adapter);

8826 8827
	ixgbe_clear_interrupt_scheme(adapter);

8828
#ifdef CONFIG_IXGBE_DCB
8829
	if (tc) {
8830
		netdev_set_num_tc(dev, tc);
8831 8832
		ixgbe_set_prio_tc_map(adapter);

8833
		adapter->hw_tcs = tc;
8834 8835
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

8836 8837
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
8838
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
8839
		}
8840
	} else {
8841
		netdev_reset_tc(dev);
8842

8843 8844 8845 8846 8847 8848 8849 8850
		/* To support macvlan offload we have to use num_tc to
		 * restrict the queues that can be used by the device.
		 * By doing this we can avoid reporting a false number of
		 * queues.
		 */
		if (!tc && adapter->num_rx_pools > 1)
			netdev_set_num_tc(dev, 1);

8851 8852
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
8853 8854

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
8855
		adapter->hw_tcs = tc;
8856 8857 8858 8859 8860

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

8861
	ixgbe_validate_rtr(adapter, tc);
8862 8863 8864 8865

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

8866
	if (netif_running(dev))
8867
		return ixgbe_open(dev);
8868 8869 8870

	return 0;
}
E
Eric Dumazet 已提交
8871

8872 8873 8874
static int ixgbe_delete_clsu32(struct ixgbe_adapter *adapter,
			       struct tc_cls_u32_offload *cls)
{
8875
	u32 hdl = cls->knode.handle;
8876
	u32 uhtid = TC_U32_USERHTID(cls->knode.handle);
8877 8878 8879 8880 8881 8882
	u32 loc = cls->knode.handle & 0xfffff;
	int err = 0, i, j;
	struct ixgbe_jump_table *jump = NULL;

	if (loc > IXGBE_MAX_HW_ENTRIES)
		return -EINVAL;
8883

8884 8885 8886
	if ((uhtid != 0x800) && (uhtid >= IXGBE_MAX_LINK_HANDLE))
		return -EINVAL;

8887 8888 8889
	/* Clear this filter in the link data it is associated with */
	if (uhtid != 0x800) {
		jump = adapter->jump_tables[uhtid];
8890 8891 8892 8893 8894
		if (!jump)
			return -EINVAL;
		if (!test_bit(loc - 1, jump->child_loc_map))
			return -EINVAL;
		clear_bit(loc - 1, jump->child_loc_map);
8895 8896 8897 8898 8899 8900 8901 8902 8903 8904 8905 8906 8907 8908 8909 8910 8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921
	}

	/* Check if the filter being deleted is a link */
	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
		jump = adapter->jump_tables[i];
		if (jump && jump->link_hdl == hdl) {
			/* Delete filters in the hardware in the child hash
			 * table associated with this link
			 */
			for (j = 0; j < IXGBE_MAX_HW_ENTRIES; j++) {
				if (!test_bit(j, jump->child_loc_map))
					continue;
				spin_lock(&adapter->fdir_perfect_lock);
				err = ixgbe_update_ethtool_fdir_entry(adapter,
								      NULL,
								      j + 1);
				spin_unlock(&adapter->fdir_perfect_lock);
				clear_bit(j, jump->child_loc_map);
			}
			/* Remove resources for this link */
			kfree(jump->input);
			kfree(jump->mask);
			kfree(jump);
			adapter->jump_tables[i] = NULL;
			return err;
		}
	}
8922

8923
	spin_lock(&adapter->fdir_perfect_lock);
8924
	err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, loc);
8925 8926 8927 8928
	spin_unlock(&adapter->fdir_perfect_lock);
	return err;
}

8929 8930 8931
static int ixgbe_configure_clsu32_add_hnode(struct ixgbe_adapter *adapter,
					    struct tc_cls_u32_offload *cls)
{
8932 8933 8934 8935 8936
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

8937 8938 8939 8940 8941 8942
	/* This ixgbe devices do not support hash tables at the moment
	 * so abort when given hash tables.
	 */
	if (cls->hnode.divisor > 0)
		return -EINVAL;

8943
	set_bit(uhtid - 1, &adapter->tables);
8944 8945 8946 8947 8948 8949
	return 0;
}

static int ixgbe_configure_clsu32_del_hnode(struct ixgbe_adapter *adapter,
					    struct tc_cls_u32_offload *cls)
{
8950 8951 8952 8953 8954 8955
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

	clear_bit(uhtid - 1, &adapter->tables);
8956 8957 8958
	return 0;
}

8959
#ifdef CONFIG_NET_CLS_ACT
D
David Ahern 已提交
8960 8961 8962 8963 8964 8965 8966 8967 8968 8969 8970 8971 8972 8973 8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985
struct upper_walk_data {
	struct ixgbe_adapter *adapter;
	u64 action;
	int ifindex;
	u8 queue;
};

static int get_macvlan_queue(struct net_device *upper, void *_data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *dfwd = netdev_priv(upper);
		struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
		struct upper_walk_data *data = _data;
		struct ixgbe_adapter *adapter = data->adapter;
		int ifindex = data->ifindex;

		if (vadapter && vadapter->netdev->ifindex == ifindex) {
			data->queue = adapter->rx_ring[vadapter->rx_base_queue]->reg_idx;
			data->action = data->queue;
			return 1;
		}
	}

	return 0;
}

8986 8987 8988
static int handle_redirect_action(struct ixgbe_adapter *adapter, int ifindex,
				  u8 *queue, u64 *action)
{
8989
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
8990
	unsigned int num_vfs = adapter->num_vfs, vf;
D
David Ahern 已提交
8991
	struct upper_walk_data data;
8992 8993 8994 8995 8996 8997
	struct net_device *upper;

	/* redirect to a SRIOV VF */
	for (vf = 0; vf < num_vfs; ++vf) {
		upper = pci_get_drvdata(adapter->vfinfo[vf].vfdev);
		if (upper->ifindex == ifindex) {
8998
			*queue = vf * __ALIGN_MASK(1, ~vmdq->mask);
8999 9000 9001 9002 9003 9004 9005
			*action = vf + 1;
			*action <<= ETHTOOL_RX_FLOW_SPEC_RING_VF_OFF;
			return 0;
		}
	}

	/* redirect to a offloaded macvlan netdev */
D
David Ahern 已提交
9006 9007 9008 9009 9010 9011 9012 9013 9014 9015
	data.adapter = adapter;
	data.ifindex = ifindex;
	data.action = 0;
	data.queue = 0;
	if (netdev_walk_all_upper_dev_rcu(adapter->netdev,
					  get_macvlan_queue, &data)) {
		*action = data.action;
		*queue = data.queue;

		return 0;
9016 9017 9018 9019 9020 9021 9022 9023 9024
	}

	return -EINVAL;
}

static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	const struct tc_action *a;
9025
	LIST_HEAD(actions);
9026 9027
	int err;

9028
	if (!tcf_exts_has_actions(exts))
9029 9030
		return -EINVAL;

9031 9032
	tcf_exts_to_list(exts, &actions);
	list_for_each_entry(a, &actions, list) {
9033 9034 9035 9036 9037 9038 9039 9040 9041

		/* Drop action */
		if (is_tcf_gact_shot(a)) {
			*action = IXGBE_FDIR_DROP_QUEUE;
			*queue = IXGBE_FDIR_DROP_QUEUE;
			return 0;
		}

		/* Redirect to a VF or a offloaded macvlan */
9042
		if (is_tcf_mirred_egress_redirect(a)) {
9043
			struct net_device *dev = tcf_mirred_dev(a);
9044

9045 9046 9047
			if (!dev)
				return -EINVAL;
			err = handle_redirect_action(adapter, dev->ifindex, queue,
9048 9049 9050 9051 9052 9053 9054 9055 9056 9057 9058 9059 9060 9061 9062 9063
						     action);
			if (err == 0)
				return err;
		}
	}

	return -EINVAL;
}
#else
static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	return -EINVAL;
}
#endif /* CONFIG_NET_CLS_ACT */

9064 9065 9066 9067 9068 9069 9070 9071 9072 9073 9074 9075 9076 9077 9078 9079 9080 9081 9082 9083 9084 9085 9086 9087 9088 9089 9090 9091 9092 9093 9094 9095 9096 9097 9098 9099 9100 9101 9102 9103 9104 9105 9106 9107 9108 9109 9110 9111 9112
static int ixgbe_clsu32_build_input(struct ixgbe_fdir_filter *input,
				    union ixgbe_atr_input *mask,
				    struct tc_cls_u32_offload *cls,
				    struct ixgbe_mat_field *field_ptr,
				    struct ixgbe_nexthdr *nexthdr)
{
	int i, j, off;
	__be32 val, m;
	bool found_entry = false, found_jump_field = false;

	for (i = 0; i < cls->knode.sel->nkeys; i++) {
		off = cls->knode.sel->keys[i].off;
		val = cls->knode.sel->keys[i].val;
		m = cls->knode.sel->keys[i].mask;

		for (j = 0; field_ptr[j].val; j++) {
			if (field_ptr[j].off == off) {
				field_ptr[j].val(input, mask, val, m);
				input->filter.formatted.flow_type |=
					field_ptr[j].type;
				found_entry = true;
				break;
			}
		}
		if (nexthdr) {
			if (nexthdr->off == cls->knode.sel->keys[i].off &&
			    nexthdr->val == cls->knode.sel->keys[i].val &&
			    nexthdr->mask == cls->knode.sel->keys[i].mask)
				found_jump_field = true;
			else
				continue;
		}
	}

	if (nexthdr && !found_jump_field)
		return -EINVAL;

	if (!found_entry)
		return 0;

	mask->formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
				    IXGBE_ATR_L4TYPE_MASK;

	if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
		mask->formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;

	return 0;
}

9113 9114 9115
static int ixgbe_configure_clsu32(struct ixgbe_adapter *adapter,
				  struct tc_cls_u32_offload *cls)
{
9116
	__be16 protocol = cls->common.protocol;
9117 9118 9119
	u32 loc = cls->knode.handle & 0xfffff;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_mat_field *field_ptr;
9120 9121 9122 9123
	struct ixgbe_fdir_filter *input = NULL;
	union ixgbe_atr_input *mask = NULL;
	struct ixgbe_jump_table *jump = NULL;
	int i, err = -EINVAL;
9124
	u8 queue;
9125
	u32 uhtid, link_uhtid;
9126

9127 9128
	uhtid = TC_U32_USERHTID(cls->knode.handle);
	link_uhtid = TC_U32_USERHTID(cls->knode.link_handle);
9129

9130
	/* At the moment cls_u32 jumps to network layer and skips past
9131 9132 9133
	 * L2 headers. The canonical method to match L2 frames is to use
	 * negative values. However this is error prone at best but really
	 * just broken because there is no way to "know" what sort of hdr
9134
	 * is in front of the network layer. Fix cls_u32 to support L2
9135 9136 9137
	 * headers when needed.
	 */
	if (protocol != htons(ETH_P_IP))
9138
		return err;
9139 9140 9141

	if (loc >= ((1024 << adapter->fdir_pballoc) - 2)) {
		e_err(drv, "Location out of range\n");
9142
		return err;
9143 9144 9145 9146 9147 9148 9149 9150 9151
	}

	/* cls u32 is a graph starting at root node 0x800. The driver tracks
	 * links and also the fields used to advance the parser across each
	 * link (e.g. nexthdr/eat parameters from 'tc'). This way we can map
	 * the u32 graph onto the hardware parse graph denoted in ixgbe_model.h
	 * To add support for new nodes update ixgbe_model.h parse structures
	 * this function _should_ be generic try not to hardcode values here.
	 */
9152
	if (uhtid == 0x800) {
9153
		field_ptr = (adapter->jump_tables[0])->mat;
9154
	} else {
9155
		if (uhtid >= IXGBE_MAX_LINK_HANDLE)
9156 9157 9158 9159
			return err;
		if (!adapter->jump_tables[uhtid])
			return err;
		field_ptr = (adapter->jump_tables[uhtid])->mat;
9160 9161 9162
	}

	if (!field_ptr)
9163
		return err;
9164

9165 9166 9167 9168 9169
	/* At this point we know the field_ptr is valid and need to either
	 * build cls_u32 link or attach filter. Because adding a link to
	 * a handle that does not exist is invalid and the same for adding
	 * rules to handles that don't exist.
	 */
9170

9171 9172
	if (link_uhtid) {
		struct ixgbe_nexthdr *nexthdr = ixgbe_ipv4_jumps;
9173

9174 9175 9176 9177 9178 9179
		if (link_uhtid >= IXGBE_MAX_LINK_HANDLE)
			return err;

		if (!test_bit(link_uhtid - 1, &adapter->tables))
			return err;

9180 9181 9182 9183 9184 9185 9186 9187 9188 9189 9190 9191
		/* Multiple filters as links to the same hash table are not
		 * supported. To add a new filter with the same next header
		 * but different match/jump conditions, create a new hash table
		 * and link to it.
		 */
		if (adapter->jump_tables[link_uhtid] &&
		    (adapter->jump_tables[link_uhtid])->link_hdl) {
			e_err(drv, "Link filter exists for link: %x\n",
			      link_uhtid);
			return err;
		}

9192 9193 9194 9195 9196 9197 9198 9199 9200 9201 9202 9203 9204 9205 9206 9207 9208
		for (i = 0; nexthdr[i].jump; i++) {
			if (nexthdr[i].o != cls->knode.sel->offoff ||
			    nexthdr[i].s != cls->knode.sel->offshift ||
			    nexthdr[i].m != cls->knode.sel->offmask)
				return err;

			jump = kzalloc(sizeof(*jump), GFP_KERNEL);
			if (!jump)
				return -ENOMEM;
			input = kzalloc(sizeof(*input), GFP_KERNEL);
			if (!input) {
				err = -ENOMEM;
				goto free_jump;
			}
			mask = kzalloc(sizeof(*mask), GFP_KERNEL);
			if (!mask) {
				err = -ENOMEM;
9209
				goto free_input;
9210 9211 9212
			}
			jump->input = input;
			jump->mask = mask;
9213 9214
			jump->link_hdl = cls->knode.handle;

9215 9216 9217 9218 9219
			err = ixgbe_clsu32_build_input(input, mask, cls,
						       field_ptr, &nexthdr[i]);
			if (!err) {
				jump->mat = nexthdr[i].jump;
				adapter->jump_tables[link_uhtid] = jump;
9220 9221 9222
				break;
			}
		}
9223
		return 0;
9224 9225
	}

9226 9227 9228 9229 9230 9231
	input = kzalloc(sizeof(*input), GFP_KERNEL);
	if (!input)
		return -ENOMEM;
	mask = kzalloc(sizeof(*mask), GFP_KERNEL);
	if (!mask) {
		err = -ENOMEM;
9232
		goto free_input;
9233
	}
9234

9235 9236 9237 9238 9239 9240 9241
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid])) {
		if ((adapter->jump_tables[uhtid])->input)
			memcpy(input, (adapter->jump_tables[uhtid])->input,
			       sizeof(*input));
		if ((adapter->jump_tables[uhtid])->mask)
			memcpy(mask, (adapter->jump_tables[uhtid])->mask,
			       sizeof(*mask));
9242 9243 9244 9245 9246 9247 9248 9249 9250 9251 9252 9253 9254 9255

		/* Lookup in all child hash tables if this location is already
		 * filled with a filter
		 */
		for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
			struct ixgbe_jump_table *link = adapter->jump_tables[i];

			if (link && (test_bit(loc - 1, link->child_loc_map))) {
				e_err(drv, "Filter exists in location: %x\n",
				      loc);
				err = -EINVAL;
				goto err_out;
			}
		}
9256 9257 9258
	}
	err = ixgbe_clsu32_build_input(input, mask, cls, field_ptr, NULL);
	if (err)
9259 9260
		goto err_out;

9261 9262 9263
	err = parse_tc_actions(adapter, cls->knode.exts, &input->action,
			       &queue);
	if (err < 0)
9264 9265 9266 9267 9268 9269 9270
		goto err_out;

	input->sw_idx = loc;

	spin_lock(&adapter->fdir_perfect_lock);

	if (hlist_empty(&adapter->fdir_filter_list)) {
9271 9272
		memcpy(&adapter->fdir_mask, mask, sizeof(*mask));
		err = ixgbe_fdir_set_input_mask_82599(hw, mask);
9273 9274
		if (err)
			goto err_out_w_lock;
9275
	} else if (memcmp(&adapter->fdir_mask, mask, sizeof(*mask))) {
9276 9277 9278 9279
		err = -EINVAL;
		goto err_out_w_lock;
	}

9280
	ixgbe_atr_compute_perfect_hash_82599(&input->filter, mask);
9281 9282 9283 9284 9285 9286
	err = ixgbe_fdir_write_perfect_filter_82599(hw, &input->filter,
						    input->sw_idx, queue);
	if (!err)
		ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
	spin_unlock(&adapter->fdir_perfect_lock);

9287 9288
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid]))
		set_bit(loc - 1, (adapter->jump_tables[uhtid])->child_loc_map);
9289

9290
	kfree(mask);
9291 9292 9293 9294
	return err;
err_out_w_lock:
	spin_unlock(&adapter->fdir_perfect_lock);
err_out:
9295
	kfree(mask);
9296 9297
free_input:
	kfree(input);
9298 9299 9300
free_jump:
	kfree(jump);
	return err;
9301 9302
}

9303
static int ixgbe_setup_tc_cls_u32(struct ixgbe_adapter *adapter,
9304
				  struct tc_cls_u32_offload *cls_u32)
9305
{
9306 9307 9308
	switch (cls_u32->command) {
	case TC_CLSU32_NEW_KNODE:
	case TC_CLSU32_REPLACE_KNODE:
9309
		return ixgbe_configure_clsu32(adapter, cls_u32);
9310 9311 9312 9313
	case TC_CLSU32_DELETE_KNODE:
		return ixgbe_delete_clsu32(adapter, cls_u32);
	case TC_CLSU32_NEW_HNODE:
	case TC_CLSU32_REPLACE_HNODE:
9314
		return ixgbe_configure_clsu32_add_hnode(adapter, cls_u32);
9315 9316 9317 9318
	case TC_CLSU32_DELETE_HNODE:
		return ixgbe_configure_clsu32_del_hnode(adapter, cls_u32);
	default:
		return -EOPNOTSUPP;
9319
	}
9320
}
9321

9322 9323 9324 9325 9326
static int ixgbe_setup_tc_block_cb(enum tc_setup_type type, void *type_data,
				   void *cb_priv)
{
	struct ixgbe_adapter *adapter = cb_priv;

9327
	if (!tc_cls_can_offload_and_chain0(adapter->netdev, type_data))
9328 9329
		return -EOPNOTSUPP;

9330 9331 9332 9333 9334 9335 9336 9337 9338 9339 9340 9341 9342 9343 9344 9345 9346 9347 9348 9349 9350 9351 9352 9353 9354 9355 9356 9357 9358
	switch (type) {
	case TC_SETUP_CLSU32:
		return ixgbe_setup_tc_cls_u32(adapter, type_data);
	default:
		return -EOPNOTSUPP;
	}
}

static int ixgbe_setup_tc_block(struct net_device *dev,
				struct tc_block_offload *f)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
		return -EOPNOTSUPP;

	switch (f->command) {
	case TC_BLOCK_BIND:
		return tcf_block_cb_register(f->block, ixgbe_setup_tc_block_cb,
					     adapter, adapter);
	case TC_BLOCK_UNBIND:
		tcf_block_cb_unregister(f->block, ixgbe_setup_tc_block_cb,
					adapter);
		return 0;
	default:
		return -EOPNOTSUPP;
	}
}

9359 9360 9361 9362 9363 9364
static int ixgbe_setup_tc_mqprio(struct net_device *dev,
				 struct tc_mqprio_qopt *mqprio)
{
	mqprio->hw = TC_MQPRIO_HW_OFFLOAD_TCS;
	return ixgbe_setup_tc(dev, mqprio->num_tc);
}
9365

9366
static int __ixgbe_setup_tc(struct net_device *dev, enum tc_setup_type type,
9367
			    void *type_data)
9368 9369
{
	switch (type) {
9370 9371
	case TC_SETUP_BLOCK:
		return ixgbe_setup_tc_block(dev, type_data);
9372
	case TC_SETUP_QDISC_MQPRIO:
9373
		return ixgbe_setup_tc_mqprio(dev, type_data);
9374 9375 9376
	default:
		return -EOPNOTSUPP;
	}
9377 9378
}

9379 9380 9381 9382 9383 9384
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
9385
	ixgbe_setup_tc(netdev, adapter->hw_tcs);
9386 9387 9388 9389
	rtnl_unlock();
}

#endif
9390 9391 9392 9393 9394 9395 9396 9397 9398 9399
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

9400
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
9401
					    netdev_features_t features)
9402 9403 9404 9405
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
9406 9407
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
9408

9409 9410 9411
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
9412

9413
	return features;
9414 9415
}

9416
static int ixgbe_set_features(struct net_device *netdev,
9417
			      netdev_features_t features)
9418 9419
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
9420
	netdev_features_t changed = netdev->features ^ features;
9421 9422 9423
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
9424 9425
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
9426
			need_reset = true;
9427 9428 9429 9430 9431 9432 9433 9434 9435 9436
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
9437 9438 9439 9440
		}
	}

	/*
9441 9442
	 * Check if Flow Director n-tuple support or hw_tc support was
	 * enabled or disabled.  If the state changed, we need to reset.
9443
	 */
9444
	if ((features & NETIF_F_NTUPLE) || (features & NETIF_F_HW_TC)) {
9445
		/* turn off ATR, enable perfect filters and reset */
9446 9447 9448
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

9449 9450
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
9451
	} else {
9452 9453 9454 9455 9456 9457 9458
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
9459 9460
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED ||
		    /* We cannot enable ATR if we have 2 or more tcs */
9461
		    (adapter->hw_tcs > 1) ||
9462 9463 9464 9465 9466 9467 9468
		    /* We cannot enable ATR if RSS is disabled */
		    (adapter->ring_feature[RING_F_RSS].limit <= 1) ||
		    /* A sample rate of 0 indicates ATR disabled */
		    (!adapter->atr_sample_rate))
			; /* do nothing not supported */
		else /* otherwise supported and set the flag */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
9469 9470
	}

B
Ben Greear 已提交
9471 9472 9473
	if (changed & NETIF_F_RXALL)
		need_reset = true;

9474
	netdev->features = features;
9475 9476

	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487 9488 9489 9490 9491 9492 9493
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
	}

	if ((adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
9494 9495
	}

9496 9497
	if (need_reset)
		ixgbe_do_reset(netdev);
9498 9499 9500
	else if (changed & (NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_FILTER))
		ixgbe_set_rx_mode(netdev);
9501 9502 9503 9504

	return 0;
}

9505
/**
9506
 * ixgbe_add_udp_tunnel_port - Get notifications about adding UDP tunnel ports
9507
 * @dev: The port's netdev
9508
 * @ti: Tunnel endpoint information
9509
 **/
9510 9511
static void ixgbe_add_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
9512 9513 9514
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
9515
	__be16 port = ti->port;
9516 9517
	u32 port_shift = 0;
	u32 reg;
9518

9519 9520 9521
	if (ti->sa_family != AF_INET)
		return;

9522 9523 9524 9525
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
9526

9527 9528 9529 9530 9531 9532 9533 9534 9535 9536 9537 9538 9539 9540 9541 9542 9543 9544 9545 9546 9547 9548 9549 9550 9551 9552 9553
		if (adapter->vxlan_port == port)
			return;

		if (adapter->vxlan_port) {
			netdev_info(dev,
				    "VXLAN port %d set, not adding port %d\n",
				    ntohs(adapter->vxlan_port),
				    ntohs(port));
			return;
		}

		adapter->vxlan_port = port;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port == port)
			return;

		if (adapter->geneve_port) {
			netdev_info(dev,
				    "GENEVE port %d set, not adding port %d\n",
				    ntohs(adapter->geneve_port),
				    ntohs(port));
			return;
		}
9554

9555 9556 9557 9558
		port_shift = IXGBE_VXLANCTRL_GENEVE_UDPPORT_SHIFT;
		adapter->geneve_port = port;
		break;
	default:
9559 9560 9561
		return;
	}

9562 9563
	reg = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) | ntohs(port) << port_shift;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, reg);
9564 9565 9566
}

/**
9567
 * ixgbe_del_udp_tunnel_port - Get notifications about removing UDP tunnel ports
9568
 * @dev: The port's netdev
9569
 * @ti: Tunnel endpoint information
9570
 **/
9571 9572
static void ixgbe_del_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
9573 9574
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
9575
	u32 port_mask;
9576

9577 9578
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN &&
	    ti->type != UDP_TUNNEL_TYPE_GENEVE)
9579 9580
		return;

9581
	if (ti->sa_family != AF_INET)
9582 9583
		return;

9584 9585 9586 9587
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
9588

9589 9590 9591 9592 9593 9594 9595 9596 9597 9598 9599 9600 9601 9602 9603 9604 9605 9606 9607 9608 9609
		if (adapter->vxlan_port != ti->port) {
			netdev_info(dev, "VXLAN port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port != ti->port) {
			netdev_info(dev, "GENEVE port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;
		break;
	default:
9610 9611 9612
		return;
	}

9613 9614
	ixgbe_clear_udp_tunnel_port(adapter, port_mask);
	adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
9615 9616
}

9617
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
9618
			     struct net_device *dev,
9619
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
9620 9621
			     u16 flags)
{
9622
	/* guarantee we can provide a unique filter for the unicast address */
9623
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
9624 9625 9626 9627
		struct ixgbe_adapter *adapter = netdev_priv(dev);
		u16 pool = VMDQ_P(0);

		if (netdev_uc_count(dev) >= ixgbe_available_rars(adapter, pool))
9628
			return -ENOMEM;
J
John Fastabend 已提交
9629 9630
	}

9631
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
9632 9633
}

9634 9635
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
9636 9637
 * @adapter: the private structure
 * @mode: requested bridge mode
9638 9639 9640 9641 9642 9643
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
9644 9645 9646 9647
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

9648 9649
	switch (mode) {
	case BRIDGE_MODE_VEPA:
9650
		/* disable Tx loopback, rely on switch hairpin mode */
9651
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
9652 9653 9654 9655 9656 9657 9658 9659 9660 9661 9662 9663 9664 9665 9666 9667 9668 9669 9670

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
9671 9672
		break;
	case BRIDGE_MODE_VEB:
9673
		/* enable Tx loopback for internal VF/PF communication */
9674 9675
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
9676 9677 9678 9679 9680 9681 9682 9683 9684 9685 9686 9687 9688 9689 9690 9691 9692 9693 9694

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
9695 9696 9697 9698 9699 9700 9701 9702 9703 9704 9705 9706 9707
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

9708
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
9709
				    struct nlmsghdr *nlh, u16 flags)
9710 9711 9712 9713 9714 9715 9716 9717 9718
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
9719 9720
	if (!br_spec)
		return -EINVAL;
9721 9722

	nla_for_each_nested(attr, br_spec, rem) {
9723
		int status;
9724 9725 9726 9727 9728
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

9729 9730 9731
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

9732
		mode = nla_get_u16(attr);
9733 9734 9735
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
9736 9737

		break;
9738 9739 9740 9741 9742 9743
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
9744
				    struct net_device *dev,
9745
				    u32 filter_mask, int nlflags)
9746 9747 9748 9749 9750 9751
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

9752
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
9753 9754
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
9755 9756
}

9757 9758 9759 9760
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
9761
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
9762
	int tcs = adapter->hw_tcs ? : 1;
9763
	unsigned int limit;
9764 9765
	int pool, err;

9766 9767 9768 9769 9770 9771 9772
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

9773
	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
9774
	      adapter->num_rx_pools >= (MAX_TX_QUEUES / tcs)) ||
9775 9776 9777
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

9778
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
9779 9780 9781
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

9782 9783 9784
	pool = find_first_zero_bit(adapter->fwd_bitmask, adapter->num_rx_pools);
	set_bit(pool, adapter->fwd_bitmask);
	limit = find_last_bit(adapter->fwd_bitmask, adapter->num_rx_pools + 1);
9785 9786 9787

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
9788
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9789 9790 9791

	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
9792

9793 9794 9795 9796
	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, adapter->hw_tcs);

	if (!err && netif_running(pdev))
9797 9798
		err = ixgbe_fwd_ring_up(vdev, fwd_adapter);

9799 9800 9801
	if (!err)
		return fwd_adapter;

9802 9803 9804
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
9805
	clear_bit(pool, adapter->fwd_bitmask);
9806 9807 9808 9809 9810 9811
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
9812 9813 9814 9815
	struct ixgbe_fwd_adapter *accel = priv;
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int limit, i;
9816

9817 9818 9819
	/* delete unicast filter associated with offloaded interface */
	ixgbe_del_mac_filter(adapter, accel->netdev->dev_addr,
			     VMDQ_P(accel->pool));
9820

9821 9822 9823 9824 9825 9826 9827 9828 9829 9830 9831 9832 9833 9834 9835 9836 9837 9838 9839 9840 9841
	/* disable ability to receive packets for this pool */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_VMOLR(accel->pool), 0);

	/* Allow remaining Rx packets to get flushed out of the
	 * Rx FIFO before we drop the netdev for the ring.
	 */
	usleep_range(10000, 20000);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		struct ixgbe_ring *ring = adapter->rx_ring[rxbase + i];
		struct ixgbe_q_vector *qv = ring->q_vector;

		/* Make sure we aren't processing any packets and clear
		 * netdev to shut down the ring.
		 */
		if (netif_running(adapter->netdev))
			napi_synchronize(&qv->napi);
		ring->netdev = NULL;
	}

	clear_bit(accel->pool, adapter->fwd_bitmask);
9842
	limit = find_last_bit(adapter->fwd_bitmask, adapter->num_rx_pools);
9843
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9844 9845 9846 9847 9848 9849 9850 9851 9852 9853 9854

	/* go back to full RSS if we're done with our VMQs */
	if (adapter->ring_feature[RING_F_VMDQ].limit == 1) {
		int rss = min_t(int, ixgbe_max_rss_indices(adapter),
				num_online_cpus());

		adapter->flags &= ~IXGBE_FLAG_VMDQ_ENABLED;
		adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
		adapter->ring_feature[RING_F_RSS].limit = rss;
	}

9855
	ixgbe_setup_tc(pdev, adapter->hw_tcs);
9856
	netdev_dbg(pdev, "pool %i:%i queues %i:%i\n",
9857 9858 9859
		   accel->pool, adapter->num_rx_pools,
		   accel->rx_base_queue,
		   accel->rx_base_queue +
9860
		   adapter->num_rx_queues_per_pool);
9861
	kfree(accel);
9862 9863
}

9864 9865 9866
#define IXGBE_MAX_MAC_HDR_LEN		127
#define IXGBE_MAX_NETWORK_HDR_LEN	511

9867 9868 9869 9870
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
9871 9872 9873 9874 9875 9876 9877 9878 9879 9880 9881 9882 9883 9884 9885 9886 9887 9888 9889 9890 9891 9892 9893
	unsigned int network_hdr_len, mac_hdr_len;

	/* Make certain the headers can be described by a context descriptor */
	mac_hdr_len = skb_network_header(skb) - skb->data;
	if (unlikely(mac_hdr_len > IXGBE_MAX_MAC_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
	if (unlikely(network_hdr_len >  IXGBE_MAX_NETWORK_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	/* We can only support IPV4 TSO in tunnels if we can mangle the
	 * inner IP ID field, so strip TSO if MANGLEID is not supported.
	 */
	if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
		features &= ~NETIF_F_TSO;
9894

9895 9896 9897 9898 9899 9900
#ifdef CONFIG_XFRM_OFFLOAD
	/* IPsec offload doesn't get along well with others *yet* */
	if (skb->sp)
		features &= ~(NETIF_F_TSO | NETIF_F_HW_CSUM);
#endif

9901 9902 9903
	return features;
}

9904 9905 9906 9907 9908 9909 9910 9911 9912 9913 9914 9915 9916 9917 9918 9919 9920 9921 9922 9923 9924 9925 9926
static int ixgbe_xdp_setup(struct net_device *dev, struct bpf_prog *prog)
{
	int i, frame_size = dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct bpf_prog *old_prog;

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return -EINVAL;

	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		return -EINVAL;

	/* verify ixgbe ring attributes are sufficient for XDP */
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		if (ring_is_rsc_enabled(ring))
			return -EINVAL;

		if (frame_size > ixgbe_rx_bufsz(ring))
			return -EINVAL;
	}

9927 9928 9929
	if (nr_cpu_ids > MAX_XDP_QUEUES)
		return -ENOMEM;

9930
	old_prog = xchg(&adapter->xdp_prog, prog);
9931 9932 9933

	/* If transitioning XDP modes reconfigure rings */
	if (!!prog != !!old_prog) {
9934
		int err = ixgbe_setup_tc(dev, adapter->hw_tcs);
9935 9936 9937 9938 9939 9940 9941 9942 9943

		if (err) {
			rcu_assign_pointer(adapter->xdp_prog, old_prog);
			return -EINVAL;
		}
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			xchg(&adapter->rx_ring[i]->xdp_prog, adapter->xdp_prog);
	}
9944 9945 9946 9947 9948 9949 9950

	if (old_prog)
		bpf_prog_put(old_prog);

	return 0;
}

9951
static int ixgbe_xdp(struct net_device *dev, struct netdev_bpf *xdp)
9952 9953 9954 9955 9956 9957 9958 9959
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	switch (xdp->command) {
	case XDP_SETUP_PROG:
		return ixgbe_xdp_setup(dev, xdp->prog);
	case XDP_QUERY_PROG:
		xdp->prog_attached = !!(adapter->xdp_prog);
9960 9961
		xdp->prog_id = adapter->xdp_prog ?
			adapter->xdp_prog->aux->id : 0;
9962 9963 9964 9965 9966 9967
		return 0;
	default:
		return -EINVAL;
	}
}

9968 9969 9970 9971 9972 9973 9974
static int ixgbe_xdp_xmit(struct net_device *dev, struct xdp_buff *xdp)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_ring *ring;
	int err;

	if (unlikely(test_bit(__IXGBE_DOWN, &adapter->state)))
9975
		return -ENETDOWN;
9976 9977 9978 9979 9980 9981

	/* During program transitions its possible adapter->xdp_prog is assigned
	 * but ring has not been configured yet. In this case simply abort xmit.
	 */
	ring = adapter->xdp_prog ? adapter->xdp_ring[smp_processor_id()] : NULL;
	if (unlikely(!ring))
9982
		return -ENXIO;
9983 9984 9985

	err = ixgbe_xmit_xdp_ring(adapter, xdp);
	if (err != IXGBE_XDP_TX)
9986
		return -ENOSPC;
9987

9988 9989 9990 9991 9992 9993 9994 9995 9996 9997 9998 9999 10000 10001 10002 10003 10004 10005
	return 0;
}

static void ixgbe_xdp_flush(struct net_device *dev)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_ring *ring;

	/* Its possible the device went down between xdp xmit and flush so
	 * we need to ensure device is still up.
	 */
	if (unlikely(test_bit(__IXGBE_DOWN, &adapter->state)))
		return;

	ring = adapter->xdp_prog ? adapter->xdp_ring[smp_processor_id()] : NULL;
	if (unlikely(!ring))
		return;

10006 10007 10008 10009 10010 10011
	/* Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.
	 */
	wmb();
	writel(ring->next_to_use, ring->tail);

10012
	return;
10013 10014
}

10015
static const struct net_device_ops ixgbe_netdev_ops = {
10016
	.ndo_open		= ixgbe_open,
10017
	.ndo_stop		= ixgbe_close,
10018
	.ndo_start_xmit		= ixgbe_xmit_frame,
10019
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
10020
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
10021 10022 10023 10024
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
10025
	.ndo_set_tx_maxrate	= ixgbe_tx_maxrate,
10026 10027
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
10028
	.ndo_do_ioctl		= ixgbe_ioctl,
10029 10030
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
10031
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
10032
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
10033
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
H
Hiroshi Shimamoto 已提交
10034
	.ndo_set_vf_trust	= ixgbe_ndo_set_vf_trust,
10035
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
10036
	.ndo_get_stats64	= ixgbe_get_stats64,
10037
	.ndo_setup_tc		= __ixgbe_setup_tc,
10038 10039 10040
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
10041 10042
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
10043
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
10044
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
10045 10046
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
10047
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
10048
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
10049
#endif /* IXGBE_FCOE */
10050 10051
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
10052
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
10053 10054
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
10055 10056
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
10057 10058
	.ndo_udp_tunnel_add	= ixgbe_add_udp_tunnel_port,
	.ndo_udp_tunnel_del	= ixgbe_del_udp_tunnel_port,
10059
	.ndo_features_check	= ixgbe_features_check,
10060
	.ndo_bpf		= ixgbe_xdp,
10061
	.ndo_xdp_xmit		= ixgbe_xdp_xmit,
10062
	.ndo_xdp_flush		= ixgbe_xdp_flush,
10063 10064
};

10065 10066 10067 10068 10069 10070 10071 10072 10073 10074 10075
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
10076
	struct pci_dev *entry, *pdev = adapter->pdev;
10077 10078
	int physfns = 0;

10079 10080 10081
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
10082
	 */
10083
	if (ixgbe_pcie_from_parent(&adapter->hw))
10084
		physfns = 4;
10085 10086 10087

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
10088 10089 10090 10091 10092 10093 10094 10095 10096 10097 10098 10099 10100 10101
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
10102 10103 10104 10105 10106
	}

	return physfns;
}

10107 10108
/**
 * ixgbe_wol_supported - Check whether device supports WoL
10109
 * @adapter: the adapter private structure
10110
 * @device_id: the device ID
10111
 * @subdevice_id: the subsystem device ID
10112 10113 10114 10115 10116
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
10117 10118
bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			 u16 subdevice_id)
10119 10120 10121 10122
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;

10123 10124 10125 10126 10127 10128 10129 10130 10131 10132 10133 10134 10135
	/* WOL not supported on 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return false;

	/* check eeprom to see if WOL is enabled for X540 and newer */
	if (hw->mac.type >= ixgbe_mac_X540) {
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0)))
			return true;
	}

	/* WOL is determined based on device IDs for 82599 MACs */
10136 10137 10138 10139 10140
	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
10141 10142 10143
		case IXGBE_SUBDEV_ID_82599_LOM_SNAP6:
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
		case IXGBE_SUBDEV_ID_82599_SFP_2OCP:
10144 10145 10146
			/* only support first port */
			if (hw->bus.func != 0)
				break;
10147
			/* fall through */
10148
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
10149
		case IXGBE_SUBDEV_ID_82599_SFP:
10150
		case IXGBE_SUBDEV_ID_82599_RNDC:
10151
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
10152 10153 10154
		case IXGBE_SUBDEV_ID_82599_SFP_1OCP:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM1:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM2:
10155
			return true;
10156 10157
		}
		break;
10158
	case IXGBE_DEV_ID_82599EN_SFP:
10159
		/* Only these subdevices support WOL */
10160 10161
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
10162
			return true;
10163 10164
		}
		break;
10165 10166 10167
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
10168
			return true;
10169 10170
		break;
	case IXGBE_DEV_ID_82599_KX4:
10171 10172
		return  true;
	default:
10173 10174 10175
		break;
	}

10176
	return false;
10177 10178
}

10179 10180 10181 10182 10183 10184 10185 10186 10187 10188 10189 10190 10191 10192 10193 10194 10195 10196 10197 10198 10199 10200 10201 10202 10203 10204 10205 10206 10207 10208 10209 10210 10211 10212 10213
/**
 * ixgbe_set_fw_version - Set FW version
 * @adapter: the adapter private structure
 *
 * This function is used by probe and ethtool to determine the FW version to
 * format to display. The FW version is taken from the EEPROM/NVM.
 */
static void ixgbe_set_fw_version(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_nvm_version nvm_ver;

	ixgbe_get_oem_prod_version(hw, &nvm_ver);
	if (nvm_ver.oem_valid) {
		snprintf(adapter->eeprom_id, sizeof(adapter->eeprom_id),
			 "%x.%x.%x", nvm_ver.oem_major, nvm_ver.oem_minor,
			 nvm_ver.oem_release);
		return;
	}

	ixgbe_get_etk_id(hw, &nvm_ver);
	ixgbe_get_orom_version(hw, &nvm_ver);

	if (nvm_ver.or_valid) {
		snprintf(adapter->eeprom_id, sizeof(adapter->eeprom_id),
			 "0x%08x, %d.%d.%d", nvm_ver.etk_id, nvm_ver.or_major,
			 nvm_ver.or_build, nvm_ver.or_patch);
		return;
	}

	/* Set ETrack ID format */
	snprintf(adapter->eeprom_id, sizeof(adapter->eeprom_id),
		 "0x%08x", nvm_ver.etk_id);
}

10214 10215 10216 10217 10218 10219 10220 10221 10222 10223 10224
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
10225
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
10226 10227 10228 10229 10230
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
10231
	int i, err, pci_using_dac, expected_gts;
10232
	unsigned int indices = MAX_TX_QUEUES;
10233
	u8 part_str[IXGBE_PBANUM_LENGTH];
10234
	bool disable_dev = false;
10235 10236 10237
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
10238
	u32 eec;
10239

10240 10241 10242 10243 10244 10245 10246 10247 10248
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

10249
	err = pci_enable_device_mem(pdev);
10250 10251 10252
	if (err)
		return err;

10253
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
10254 10255
		pci_using_dac = 1;
	} else {
10256
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
10257
		if (err) {
10258 10259 10260
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
10261 10262 10263 10264
		}
		pci_using_dac = 0;
	}

10265
	err = pci_request_mem_regions(pdev, ixgbe_driver_name);
10266
	if (err) {
10267 10268
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
10269 10270 10271
		goto err_pci_reg;
	}

10272
	pci_enable_pcie_error_reporting(pdev);
10273

10274
	pci_set_master(pdev);
10275
	pci_save_state(pdev);
10276

10277
	if (ii->mac == ixgbe_mac_82598EB) {
10278
#ifdef CONFIG_IXGBE_DCB
10279 10280 10281 10282
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
10283
#endif
10284
	}
10285

10286
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
10287 10288 10289 10290 10291 10292 10293 10294 10295 10296 10297 10298 10299
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
10300
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
10301

10302
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
10303
			      pci_resource_len(pdev, 0));
10304
	adapter->io_addr = hw->hw_addr;
10305 10306 10307 10308 10309
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

10310
	netdev->netdev_ops = &ixgbe_netdev_ops;
10311 10312
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
10313
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
10314 10315

	/* Setup hw api */
10316
	hw->mac.ops   = *ii->mac_ops;
10317
	hw->mac.type  = ii->mac;
10318
	hw->mvals     = ii->mvals;
10319 10320
	if (ii->link_ops)
		hw->link.ops  = *ii->link_ops;
10321

10322
	/* EEPROM */
10323
	hw->eeprom.ops = *ii->eeprom_ops;
10324
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
10325 10326 10327 10328
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
10329
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
J
Jacob Keller 已提交
10330
	if (!(eec & BIT(8)))
10331 10332 10333
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
10334
	hw->phy.ops = *ii->phy_ops;
D
Donald Skidmore 已提交
10335
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
10336 10337 10338 10339 10340 10341 10342
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
10343

10344
	/* setup the private structure */
10345
	err = ixgbe_sw_init(adapter, ii);
10346 10347 10348
	if (err)
		goto err_sw_init;

10349 10350 10351 10352
	/* Make sure the SWFW semaphore is in a valid state */
	if (hw->mac.ops.init_swfw_sync)
		hw->mac.ops.init_swfw_sync(hw);

10353
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
10354 10355 10356
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
10357 10358
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
10359
	case ixgbe_mac_x550em_a:
10360
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
10361 10362 10363 10364
		break;
	default:
		break;
	}
10365

10366 10367 10368 10369 10370 10371 10372
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
10373
			e_crit(probe, "Fan has stopped, replace the adapter\n");
10374 10375
	}

10376 10377 10378
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

10379
	/* reset_hw fills in the perm_addr as well */
10380
	hw->phy.reset_if_overtemp = true;
10381
	err = hw->mac.ops.reset_hw(hw);
10382
	hw->phy.reset_if_overtemp = false;
10383
	ixgbe_set_eee_capable(adapter);
10384
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
10385 10386
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
10387 10388
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
10389 10390
		goto err_sw_init;
	} else if (err) {
10391
		e_dev_err("HW Init failed: %d\n", err);
10392 10393 10394
		goto err_sw_init;
	}

10395
#ifdef CONFIG_PCI_IOV
10396 10397 10398 10399 10400
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
10401
	hw->mbx.ops = ii->mbx_ops;
10402
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
10403
	ixgbe_enable_sriov(adapter, max_vfs);
10404
skip_sriov:
10405

10406
#endif
10407
	netdev->features = NETIF_F_SG |
10408 10409 10410
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
10411
			   NETIF_F_RXCSUM |
10412 10413 10414 10415
			   NETIF_F_HW_CSUM;

#define IXGBE_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
				    NETIF_F_GSO_GRE_CSUM | \
10416
				    NETIF_F_GSO_IPXIP4 | \
10417
				    NETIF_F_GSO_IPXIP6 | \
10418 10419 10420 10421 10422 10423
				    NETIF_F_GSO_UDP_TUNNEL | \
				    NETIF_F_GSO_UDP_TUNNEL_CSUM)

	netdev->gso_partial_features = IXGBE_GSO_PARTIAL_FEATURES;
	netdev->features |= NETIF_F_GSO_PARTIAL |
			    IXGBE_GSO_PARTIAL_FEATURES;
10424

10425
	if (hw->mac.type >= ixgbe_mac_82599EB)
10426
		netdev->features |= NETIF_F_SCTP_CRC;
10427 10428

	/* copy netdev features into list of user selectable features */
10429
	netdev->hw_features |= netdev->features |
10430
			       NETIF_F_HW_VLAN_CTAG_FILTER |
10431 10432 10433
			       NETIF_F_HW_VLAN_CTAG_RX |
			       NETIF_F_HW_VLAN_CTAG_TX |
			       NETIF_F_RXALL |
10434 10435 10436 10437
			       NETIF_F_HW_L2FW_DOFFLOAD;

	if (hw->mac.type >= ixgbe_mac_82599EB)
		netdev->hw_features |= NETIF_F_NTUPLE |
10438
				       NETIF_F_HW_TC;
10439

10440 10441 10442
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;

A
Alexander Duyck 已提交
10443 10444
	netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
	netdev->hw_enc_features |= netdev->vlan_features;
10445 10446 10447 10448 10449
	netdev->mpls_features |= NETIF_F_SG |
				 NETIF_F_TSO |
				 NETIF_F_TSO6 |
				 NETIF_F_HW_CSUM;
	netdev->mpls_features |= IXGBE_GSO_PARTIAL_FEATURES;
A
Alexander Duyck 已提交
10450

10451 10452 10453 10454
	/* set this bit last since it cannot be part of vlan_features */
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
			    NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_TX;
10455

10456
	netdev->priv_flags |= IFF_UNICAST_FLT;
10457
	netdev->priv_flags |= IFF_SUPP_NOFCS;
10458

10459 10460 10461 10462
	/* MTU range: 68 - 9710 */
	netdev->min_mtu = ETH_MIN_MTU;
	netdev->max_mtu = IXGBE_MAX_JUMBO_FRAME_SIZE - (ETH_HLEN + ETH_FCS_LEN);

J
Jeff Kirsher 已提交
10463
#ifdef CONFIG_IXGBE_DCB
10464
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
10465
		netdev->dcbnl_ops = &ixgbe_dcbnl_ops;
10466 10467
#endif

10468
#ifdef IXGBE_FCOE
10469
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
10470 10471
		unsigned int fcoe_l;

10472 10473
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
10474 10475
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
10476
		}
10477

10478 10479 10480

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
10481

10482 10483 10484
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

10485 10486 10487
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
10488
	}
10489
#endif /* IXGBE_FCOE */
10490
	ixgbe_init_ipsec_offload(adapter);
10491

10492 10493
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
10494
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
10495 10496
		netdev->features |= NETIF_F_LRO;

10497
	/* make sure the EEPROM is good */
10498
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
10499
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
10500
		err = -EIO;
10501
		goto err_sw_init;
10502 10503
	}

10504 10505
	eth_platform_get_mac_address(&adapter->pdev->dev,
				     adapter->hw.mac.perm_addr);
10506

10507 10508
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

10509
	if (!is_valid_ether_addr(netdev->dev_addr)) {
10510
		e_dev_err("invalid MAC address\n");
10511
		err = -EIO;
10512
		goto err_sw_init;
10513 10514
	}

10515 10516
	/* Set hw->mac.addr to permanent MAC address */
	ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
10517
	ixgbe_mac_set_default_filter(adapter);
10518

10519
	timer_setup(&adapter->service_timer, ixgbe_service_timer, 0);
10520

10521 10522 10523 10524
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
10525
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
10526
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
10527
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
10528

10529 10530 10531
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
10532

10533 10534 10535 10536
	for (i = 0; i < adapter->num_rx_queues; i++)
		u64_stats_init(&adapter->rx_ring[i]->syncp);
	for (i = 0; i < adapter->num_tx_queues; i++)
		u64_stats_init(&adapter->tx_ring[i]->syncp);
10537 10538 10539
	for (i = 0; i < adapter->num_xdp_queues; i++)
		u64_stats_init(&adapter->xdp_ring[i]->syncp);

10540
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
10541
	adapter->wol = 0;
10542
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
10543
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
10544
						pdev->subsystem_device);
10545
	if (hw->wol_enabled)
10546
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
10547

10548 10549
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

10550
	/* save off EEPROM version number */
10551
	ixgbe_set_fw_version(adapter);
10552

10553
	/* pick up the PCI bus settings for reporting later */
10554
	if (ixgbe_pcie_from_parent(hw))
10555
		ixgbe_get_parent_bus_info(adapter);
10556 10557
	else
		 hw->mac.ops.get_bus_info(hw);
10558

10559 10560 10561 10562 10563 10564 10565 10566 10567 10568 10569 10570
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
10571
	}
10572 10573 10574 10575

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
10576

10577
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
10578
	if (err)
10579
		strlcpy(part_str, "Unknown", sizeof(part_str));
10580 10581 10582
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
10583
			   part_str);
10584 10585 10586 10587 10588 10589
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

10590
	/* reset the hardware with the new settings */
10591 10592 10593
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
10594 10595 10596 10597 10598 10599
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
10600
	}
10601
	strcpy(netdev->name, "eth%d");
10602
	pci_set_drvdata(pdev, adapter);
10603 10604 10605 10606
	err = register_netdev(netdev);
	if (err)
		goto err_register;

10607

10608 10609
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
10610 10611
		hw->mac.ops.disable_tx_laser(hw);

10612 10613 10614
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

10615
#ifdef CONFIG_IXGBE_DCA
10616
	if (dca_add_requester(&pdev->dev) == 0) {
10617 10618 10619 10620
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
10621
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
10622
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
10623 10624 10625 10626
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

10627 10628 10629
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
10630
	if (hw->mac.ops.set_fw_drv_ver)
10631 10632 10633
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF, 0xFF,
					   sizeof(ixgbe_driver_version) - 1,
					   ixgbe_driver_version);
E
Emil Tantilov 已提交
10634

10635 10636
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
10637

10638
	e_dev_info("%s\n", ixgbe_default_device_descr);
10639

10640
#ifdef CONFIG_IXGBE_HWMON
10641 10642
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
10643
#endif /* CONFIG_IXGBE_HWMON */
10644

C
Catherine Sullivan 已提交
10645 10646
	ixgbe_dbg_adapter_init(adapter);

10647 10648
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
10649 10650 10651 10652
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

10653 10654 10655
	return 0;

err_register:
10656
	ixgbe_release_hw_control(adapter);
10657
	ixgbe_clear_interrupt_scheme(adapter);
10658
err_sw_init:
10659
	ixgbe_disable_sriov(adapter);
10660
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
10661
	iounmap(adapter->io_addr);
10662
	kfree(adapter->jump_tables[0]);
10663
	kfree(adapter->mac_table);
10664
	kfree(adapter->rss_key);
10665
err_ioremap:
10666
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
10667 10668
	free_netdev(netdev);
err_alloc_etherdev:
10669
	pci_release_mem_regions(pdev);
10670 10671
err_pci_reg:
err_dma:
10672
	if (!adapter || disable_dev)
10673
		pci_disable_device(pdev);
10674 10675 10676 10677 10678 10679 10680 10681 10682 10683 10684 10685
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
10686
static void ixgbe_remove(struct pci_dev *pdev)
10687
{
10688
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
10689
	struct net_device *netdev;
10690
	bool disable_dev;
10691
	int i;
10692

10693 10694 10695 10696 10697
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
10698 10699
	ixgbe_dbg_adapter_exit(adapter);

10700
	set_bit(__IXGBE_REMOVING, &adapter->state);
10701
	cancel_work_sync(&adapter->service_task);
10702

10703

10704
#ifdef CONFIG_IXGBE_DCA
10705 10706 10707
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
10708 10709
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
10710 10711 10712
	}

#endif
10713
#ifdef CONFIG_IXGBE_HWMON
10714
	ixgbe_sysfs_exit(adapter);
10715
#endif /* CONFIG_IXGBE_HWMON */
10716

10717 10718 10719
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

10720
#ifdef CONFIG_PCI_IOV
10721
	ixgbe_disable_sriov(adapter);
10722
#endif
10723 10724 10725
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

10726
	ixgbe_stop_ipsec_offload(adapter);
10727
	ixgbe_clear_interrupt_scheme(adapter);
10728

10729
	ixgbe_release_hw_control(adapter);
10730

10731 10732 10733 10734 10735
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
10736
	iounmap(adapter->io_addr);
10737
	pci_release_mem_regions(pdev);
10738

10739
	e_dev_info("complete\n");
10740

10741 10742 10743 10744 10745 10746 10747 10748
	for (i = 0; i < IXGBE_MAX_LINK_HANDLE; i++) {
		if (adapter->jump_tables[i]) {
			kfree(adapter->jump_tables[i]->input);
			kfree(adapter->jump_tables[i]->mask);
		}
		kfree(adapter->jump_tables[i]);
	}

10749
	kfree(adapter->mac_table);
10750
	kfree(adapter->rss_key);
10751
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
10752 10753
	free_netdev(netdev);

10754
	pci_disable_pcie_error_reporting(pdev);
10755

10756
	if (disable_dev)
10757
		pci_disable_device(pdev);
10758 10759 10760 10761 10762 10763 10764 10765 10766 10767 10768
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
10769
						pci_channel_state_t state)
10770
{
10771 10772
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10773

10774
#ifdef CONFIG_PCI_IOV
10775
	struct ixgbe_hw *hw = &adapter->hw;
10776 10777 10778 10779 10780 10781 10782 10783 10784 10785
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
10786
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
10787 10788 10789 10790 10791 10792 10793 10794 10795
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

10796 10797 10798 10799 10800 10801
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
10802 10803 10804 10805 10806 10807 10808 10809 10810 10811 10812 10813 10814 10815 10816 10817 10818 10819 10820 10821 10822 10823

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
10824 10825 10826 10827 10828 10829
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
10830 10831 10832
		case ixgbe_mac_x550em_a:
			device_id = IXGBE_DEV_ID_X550EM_A_VF;
			break;
10833 10834 10835 10836 10837 10838
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
10839
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
10840 10841 10842
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
10843
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
10844 10845 10846 10847 10848 10849 10850 10851
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
10852
			pcie_flr(vfdev);
G
Greg Rose 已提交
10853 10854
			/* Free device reference count */
			pci_dev_put(vfdev);
10855 10856 10857 10858 10859 10860 10861 10862 10863 10864 10865 10866 10867 10868 10869 10870 10871
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
10872 10873
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;
10874 10875 10876

	if (!netif_device_present(netdev))
		return PCI_ERS_RESULT_DISCONNECT;
10877

10878
	rtnl_lock();
10879 10880
	netif_device_detach(netdev);

10881 10882
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
10883
		return PCI_ERS_RESULT_DISCONNECT;
10884
	}
10885

10886
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10887
		ixgbe_close_suspend(adapter);
10888 10889 10890 10891

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
10892

10893
	/* Request a slot reset. */
10894 10895 10896 10897 10898 10899 10900 10901 10902 10903 10904
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
10905
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
10906 10907
	pci_ers_result_t result;
	int err;
10908

10909
	if (pci_enable_device_mem(pdev)) {
10910
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
10911 10912
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
10913
		smp_mb__before_atomic();
10914
		clear_bit(__IXGBE_DISABLED, &adapter->state);
10915
		adapter->hw.hw_addr = adapter->io_addr;
10916 10917
		pci_set_master(pdev);
		pci_restore_state(pdev);
10918
		pci_save_state(pdev);
10919

10920
		pci_wake_from_d3(pdev, false);
10921

10922
		ixgbe_reset(adapter);
10923
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
10924 10925 10926 10927 10928
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
10929 10930
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
10931 10932
		/* non-fatal, continue */
	}
10933

10934
	return result;
10935 10936 10937 10938 10939 10940 10941 10942 10943 10944 10945
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
10946 10947
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10948

10949 10950 10951 10952 10953 10954 10955 10956
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
E
Emil Tantilov 已提交
10957
	rtnl_lock();
10958
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10959
		ixgbe_open(netdev);
10960 10961

	netif_device_attach(netdev);
E
Emil Tantilov 已提交
10962
	rtnl_unlock();
10963 10964
}

10965
static const struct pci_error_handlers ixgbe_err_handler = {
10966 10967 10968 10969 10970 10971 10972 10973 10974
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
10975
	.remove   = ixgbe_remove,
10976 10977 10978 10979 10980
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
10981
	.sriov_configure = ixgbe_pci_sriov_configure,
10982 10983 10984 10985 10986 10987 10988 10989 10990 10991 10992 10993
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
10994
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
10995
	pr_info("%s\n", ixgbe_copyright);
10996

10997 10998 10999 11000 11001 11002
	ixgbe_wq = create_singlethread_workqueue(ixgbe_driver_name);
	if (!ixgbe_wq) {
		pr_err("%s: Failed to create workqueue\n", ixgbe_driver_name);
		return -ENOMEM;
	}

C
Catherine Sullivan 已提交
11003 11004
	ixgbe_dbg_init();

11005 11006
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
11007
		destroy_workqueue(ixgbe_wq);
11008 11009 11010 11011
		ixgbe_dbg_exit();
		return ret;
	}

11012
#ifdef CONFIG_IXGBE_DCA
11013 11014
	dca_register_notify(&dca_notifier);
#endif
11015

11016
	return 0;
11017
}
11018

11019 11020 11021 11022 11023 11024 11025 11026 11027 11028
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
11029
#ifdef CONFIG_IXGBE_DCA
11030 11031
	dca_unregister_notify(&dca_notifier);
#endif
11032
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
11033 11034

	ixgbe_dbg_exit();
11035 11036 11037 11038
	if (ixgbe_wq) {
		destroy_workqueue(ixgbe_wq);
		ixgbe_wq = NULL;
	}
11039
}
11040

11041
#ifdef CONFIG_IXGBE_DCA
11042
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
11043
			    void *p)
11044 11045 11046 11047
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
11048
					 __ixgbe_notify_dca);
11049 11050 11051

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
11052

11053
#endif /* CONFIG_IXGBE_DCA */
11054

11055 11056 11057
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */