ixgbe_main.c 255.8 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2015 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52
#include <scsi/fc/fc_fcoe.h>
53
#include <net/vxlan.h>
54

55 56 57 58 59 60 61 62 63
#ifdef CONFIG_OF
#include <linux/of_net.h>
#endif

#ifdef CONFIG_SPARC
#include <asm/idprom.h>
#include <asm/prom.h>
#endif

64 65
#include "ixgbe.h"
#include "ixgbe_common.h"
66
#include "ixgbe_dcb_82599.h"
67
#include "ixgbe_sriov.h"
68 69

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
70
static const char ixgbe_driver_string[] =
71
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
72
#ifdef IXGBE_FCOE
73 74
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
75 76 77 78
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
M
Mark Rustad 已提交
79
#define DRV_VERSION "4.2.1-k"
S
Stephen Hemminger 已提交
80
const char ixgbe_driver_version[] = DRV_VERSION;
81
static const char ixgbe_copyright[] =
82
				"Copyright (c) 1999-2015 Intel Corporation.";
83

84 85
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

86
static const struct ixgbe_info *ixgbe_info_tbl[] = {
87 88 89 90 91
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
92 93 94 95 96 97 98 99 100 101
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
102
static const struct pci_device_id ixgbe_pci_tbl[] = {
103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
129
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
130
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
131
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
133 134 135
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
136
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
137
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
138 139 140 141 142
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

143
#ifdef CONFIG_IXGBE_DCA
144
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
145
			    void *p);
146 147 148 149 150 151 152
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

153 154 155
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
156
MODULE_PARM_DESC(max_vfs,
157
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
158 159
#endif /* CONFIG_PCI_IOV */

160 161 162 163 164
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

165 166 167 168 169
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

170 171 172 173 174
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

175 176
static struct workqueue_struct *ixgbe_wq;

177 178
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);

179 180 181 182 183 184 185 186 187 188 189 190 191 192
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

193
	if (!pci_is_pcie(parent_dev))
194 195
		return -1;

196
	pcie_capability_read_word(parent_dev, reg, value);
197 198 199
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

226 227 228 229 230 231 232 233 234 235 236 237 238
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
239
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
240 241 242 243 244 245 246 247 248
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
249
	struct ixgbe_hw *hw = &adapter->hw;
250 251 252 253 254
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

255 256 257 258 259 260 261
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

262
	/* determine whether to use the parent device */
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
284
		/* 128b/130b encoding reduces throughput by less than 2% */
285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
302
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
303 304 305 306 307 308 309 310 311 312
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

313 314 315
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
316
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
317
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
318
		queue_work(ixgbe_wq, &adapter->service_task);
319 320
}

321 322 323 324 325 326 327 328
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
329 330
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
331 332
}

333
static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
{
	u32 value;

	/* The following check not only optimizes a bit by not
	 * performing a read on the status register when the
	 * register just read was a status register read that
	 * returned IXGBE_FAILED_READ_REG. It also blocks any
	 * potential recursion.
	 */
	if (reg == IXGBE_STATUS) {
		ixgbe_remove_adapter(hw);
		return;
	}
	value = ixgbe_read_reg(hw, IXGBE_STATUS);
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
}

352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
	u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
		ixgbe_check_remove(hw, reg);
	return value;
}

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

420 421 422 423 424 425 426 427 428
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

429 430 431 432
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
433
	/* flush memory to make sure state is correct before next watchdog */
434
	smp_mb__before_atomic();
435 436 437
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
472
	{ .name = NULL }
473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
543
		pr_info("%-15s %08x\n", reginfo->name,
544 545 546 547 548 549
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
550
		pr_err("%-15s", rname);
551
		for (j = 0; j < 8; j++)
552 553
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
554 555 556 557 558 559 560 561 562 563 564 565 566 567
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
568
	struct ixgbe_tx_buffer *tx_buffer;
569 570 571 572 573 574 575 576 577 578 579 580 581 582
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
583
		pr_info("Device Name     state            "
584
			"trans_start      last_rx\n");
585 586 587 588 589
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
590 591 592 593
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
594
	pr_info(" Register Name   Value\n");
595 596 597 598 599 600 601
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
602
		return;
603 604

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
605 606 607
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
608 609
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
610
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
611
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
612
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
613 614 615 616
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
617 618 619 620 621 622 623 624 625 626
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
627
	 * 82598 Advanced Transmit Descriptor
628 629 630
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
631
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
632 633
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
658 659 660 661
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
662 663 664
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
665 666 667 668
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
669 670

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
671
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
672
			tx_buffer = &tx_ring->tx_buffer_info[i];
673
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
674 675 676 677 678 679
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
680
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
702 703 704 705 706 707
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
708
	pr_info("Queue [NTU] [NTC]\n");
709 710
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
711 712
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
713 714 715 716
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
717
		return;
718 719 720

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

721 722 723
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
724 725 726 727 728 729 730 731
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
732
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
733 734 735
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
736 737 738
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
739 740 741 742
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
764
	 */
765

766 767
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
768 769 770
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
771 772 773
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
774
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
775 776 777
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
778 779 780 781
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
782
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
783 784 785 786
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
787
				pr_info("RWB[0x%03X]     %016llX "
788 789 790 791 792
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
793
				pr_info("R  [0x%03X]     %016llX "
794 795 796 797 798 799
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

800 801
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
802 803
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
804 805
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
806
					   ixgbe_rx_bufsz(rx_ring), true);
807 808 809 810
				}
			}

			if (i == rx_ring->next_to_use)
811
				pr_cont(" NTU\n");
812
			else if (i == rx_ring->next_to_clean)
813
				pr_cont(" NTC\n");
814
			else
815
				pr_cont("\n");
816 817 818 819 820

		}
	}
}

821 822 823 824 825 826 827
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
828
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
829 830 831 832 833 834 835 836 837
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
838
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
839
}
840

841
/**
842 843 844 845 846 847 848 849
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
850
			   u8 queue, u8 msix_vector)
851 852
{
	u32 ivar, index;
853 854 855 856 857 858 859 860 861 862 863 864 865
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
866
	case ixgbe_mac_X540:
867 868
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
891 892
}

893
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
894
					  u64 qmask)
895 896 897
{
	u32 mask;

898 899
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
900 901
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
902 903
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
904
	case ixgbe_mac_X540:
905 906
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
907 908 909 910
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
911 912 913
		break;
	default:
		break;
914 915 916
	}
}

917 918
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
919
{
920 921 922
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
923
			dma_unmap_single(ring->dev,
924 925 926 927 928 929 930 931
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
932
	}
933 934 935 936
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
937 938
}

939
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
940 941 942 943
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
944
	u32 data;
945

946 947 948
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
949

950 951 952 953 954 955 956 957
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
958

959 960
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
961
		return;
962 963 964 965 966 967 968 969 970 971 972

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
973
	u8 tc;
974 975 976 977 978 979 980 981
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
982
		return;
983
	}
984 985 986

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
987 988
		u32 pxoffrxc;

989 990
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
991
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
992
			break;
993
		default:
994
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
995
		}
996 997 998 999
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1000 1001 1002 1003 1004 1005
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1006
		tc = tx_ring->dcb_tc;
1007 1008
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1009 1010 1011
	}
}

1012
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1013
{
1014
	return ring->stats.packets;
1015 1016 1017 1018
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1019 1020 1021 1022 1023 1024 1025 1026
	struct ixgbe_adapter *adapter;
	struct ixgbe_hw *hw;
	u32 head, tail;

	if (ring->l2_accel_priv)
		adapter = ring->l2_accel_priv->real_adapter;
	else
		adapter = netdev_priv(ring->netdev);
1027

1028 1029 1030
	hw = &adapter->hw;
	head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1045
	clear_check_for_tx_hang(tx_ring);
1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1059
	if (tx_done_old == tx_done && tx_pending)
1060
		/* make sure it is true for two checks in a row */
1061 1062 1063 1064 1065 1066
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1067

1068
	return false;
1069 1070
}

1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
1081
		e_warn(drv, "initiating reset due to tx timeout\n");
1082 1083 1084
		ixgbe_service_event_schedule(adapter);
	}
}
1085

1086 1087
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1088
 * @q_vector: structure containing interrupt and ring information
1089
 * @tx_ring: tx ring to clean
1090
 **/
1091
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1092
			       struct ixgbe_ring *tx_ring)
1093
{
1094
	struct ixgbe_adapter *adapter = q_vector->adapter;
1095 1096
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
1097
	unsigned int total_bytes = 0, total_packets = 0;
1098
	unsigned int budget = q_vector->tx.work_limit;
1099 1100 1101 1102
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1103

1104
	tx_buffer = &tx_ring->tx_buffer_info[i];
1105
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1106
	i -= tx_ring->count;
1107

1108
	do {
1109 1110 1111 1112 1113 1114
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1115
		/* prevent any other reads prior to eop_desc */
1116
		read_barrier_depends();
1117

1118 1119 1120
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1121

1122 1123
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1124

1125 1126 1127 1128
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

1129
		/* free the skb */
1130
		dev_consume_skb_any(tx_buffer->skb);
1131

1132 1133 1134 1135 1136 1137
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1138 1139
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
1140
		dma_unmap_len_set(tx_buffer, len, 0);
1141

1142 1143
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1144 1145
			tx_buffer++;
			tx_desc++;
1146
			i++;
1147 1148
			if (unlikely(!i)) {
				i -= tx_ring->count;
1149
				tx_buffer = tx_ring->tx_buffer_info;
1150
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1151
			}
1152

1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1175

1176 1177 1178 1179 1180
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1181
	tx_ring->next_to_clean = i;
1182
	u64_stats_update_begin(&tx_ring->syncp);
1183
	tx_ring->stats.bytes += total_bytes;
1184
	tx_ring->stats.packets += total_packets;
1185
	u64_stats_update_end(&tx_ring->syncp);
1186 1187
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
1188

1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1203 1204
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1205 1206 1207 1208 1209 1210 1211

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1212
		/* schedule immediate reset if we believe we hung */
1213
		ixgbe_tx_timeout_reset(adapter);
1214 1215

		/* the adapter is about to reset, no point in enabling stuff */
1216
		return true;
1217
	}
1218

1219 1220 1221
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1222
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1223
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1224
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1225 1226 1227 1228
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1229 1230 1231 1232 1233
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1234
			++tx_ring->tx_stats.restart_queue;
1235
		}
1236
	}
1237

1238
	return !!budget;
1239 1240
}

1241
#ifdef CONFIG_IXGBE_DCA
1242 1243
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1244
				int cpu)
1245
{
1246
	struct ixgbe_hw *hw = &adapter->hw;
1247
	u32 txctrl = 0;
1248
	u16 reg_offset;
1249

1250 1251 1252
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1253 1254
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1255
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1256 1257
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1258
	case ixgbe_mac_X540:
1259 1260
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1261 1262
		break;
	default:
1263 1264
		/* for unknown hardware do not write register */
		return;
1265
	}
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1277 1278
}

1279 1280
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1281
				int cpu)
1282
{
1283
	struct ixgbe_hw *hw = &adapter->hw;
1284
	u32 rxctrl = 0;
1285 1286
	u8 reg_idx = rx_ring->reg_idx;

1287 1288
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1289 1290 1291

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1292
	case ixgbe_mac_X540:
1293
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1294 1295 1296 1297
		break;
	default:
		break;
	}
1298 1299 1300 1301 1302 1303 1304

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1305
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1306 1307 1308
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1309 1310 1311 1312 1313
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1314
	struct ixgbe_ring *ring;
1315 1316
	int cpu = get_cpu();

1317 1318 1319
	if (q_vector->cpu == cpu)
		goto out_no_update;

1320
	ixgbe_for_each_ring(ring, q_vector->tx)
1321
		ixgbe_update_tx_dca(adapter, ring, cpu);
1322

1323
	ixgbe_for_each_ring(ring, q_vector->rx)
1324
		ixgbe_update_rx_dca(adapter, ring, cpu);
1325 1326 1327

	q_vector->cpu = cpu;
out_no_update:
1328 1329 1330 1331 1332 1333 1334
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1335
	/* always use CB2 mode, difference is masked in the CB driver */
1336 1337 1338 1339 1340 1341
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1342

1343
	for (i = 0; i < adapter->num_q_vectors; i++) {
1344 1345
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1346 1347 1348 1349 1350
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1351
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1352 1353
	unsigned long event = *(unsigned long *)data;

1354
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1355 1356
		return 0;

1357 1358
	switch (event) {
	case DCA_PROVIDER_ADD:
1359 1360 1361
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1362
		if (dca_add_requester(dev) == 0) {
1363
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1364 1365
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1366 1367 1368 1369 1370 1371 1372
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1373 1374
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1375 1376 1377 1378
		}
		break;
	}

1379
	return 0;
1380
}
E
Emil Tantilov 已提交
1381

1382
#endif /* CONFIG_IXGBE_DCA */
1383 1384 1385 1386 1387 1388 1389

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1390 1391
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1392 1393
				 struct sk_buff *skb)
{
1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1408 1409
}

1410
#ifdef IXGBE_FCOE
1411 1412
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1413
 * @ring: structure containing ring specific data
1414 1415 1416 1417
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1418
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1419 1420 1421 1422
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1423
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1424 1425 1426 1427 1428
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1429
#endif /* IXGBE_FCOE */
1430 1431
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1432 1433
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1434 1435
 * @skb: skb currently being received and modified
 **/
1436
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1437
				     union ixgbe_adv_rx_desc *rx_desc,
1438
				     struct sk_buff *skb)
1439
{
1440 1441 1442 1443
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	__le16 hdr_info = rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
	bool encap_pkt = false;

1444
	skb_checksum_none_assert(skb);
1445

1446
	/* Rx csum disabled */
1447
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1448
		return;
1449

1450 1451 1452 1453 1454 1455
	if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) &&
	    (hdr_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_TUNNEL >> 16))) {
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1456
	/* if IP and error */
1457 1458
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1459
		ring->rx_stats.csum_err++;
1460 1461
		return;
	}
1462

1463
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1464 1465
		return;

1466
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1467 1468 1469 1470
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1471 1472
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1473 1474
			return;

1475
		ring->rx_stats.csum_err++;
1476 1477 1478
		return;
	}

1479
	/* It must be a TCP or UDP packet with a valid checksum */
1480
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
			ring->rx_stats.csum_err++;
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1492 1493
}

1494 1495 1496 1497
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1498
	dma_addr_t dma;
1499

1500
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1501
	if (likely(page))
1502 1503
		return true;

1504
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1505 1506 1507 1508
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1509 1510
	}

1511 1512 1513 1514 1515 1516 1517 1518 1519
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1520
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1521 1522 1523 1524 1525

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1526
	bi->dma = dma;
A
Alexander Duyck 已提交
1527
	bi->page = page;
1528
	bi->page_offset = 0;
1529

1530 1531 1532
	return true;
}

1533
/**
1534
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1535 1536
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1537
 **/
1538
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1539 1540
{
	union ixgbe_adv_rx_desc *rx_desc;
1541
	struct ixgbe_rx_buffer *bi;
1542
	u16 i = rx_ring->next_to_use;
1543

1544 1545
	/* nothing to do */
	if (!cleaned_count)
1546 1547
		return;

1548
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1549 1550
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1551

1552 1553
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1554
			break;
1555

1556 1557 1558 1559 1560
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1561

1562 1563
		rx_desc++;
		bi++;
1564
		i++;
1565
		if (unlikely(!i)) {
1566
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1567 1568 1569 1570
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

A
Alexander Duyck 已提交
1571 1572
		/* clear the status bits for the next_to_use descriptor */
		rx_desc->wb.upper.status_error = 0;
1573 1574 1575

		cleaned_count--;
	} while (cleaned_count);
1576

1577 1578
	i += rx_ring->count;

1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1593 1594
}

1595 1596 1597
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1598
	u16 hdr_len = skb_headlen(skb);
1599 1600 1601 1602

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1603
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1622 1623 1624 1625 1626
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1627
 *
1628 1629 1630
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1631
 **/
1632 1633 1634
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1635
{
1636 1637
	struct net_device *dev = rx_ring->netdev;

1638 1639 1640
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1641

1642 1643
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1644 1645
	if (unlikely(ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_STAT_TS)))
		ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector->adapter, skb);
1646

1647
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1648
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1649
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1650
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1651 1652
	}

1653
	skb_record_rx_queue(skb, rx_ring->queue_index);
1654

1655
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1656 1657
}

1658 1659
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1660
{
1661
	skb_mark_napi_id(skb, &q_vector->napi);
1662
	if (ixgbe_qv_busy_polling(q_vector))
1663
		netif_receive_skb(skb);
1664
	else
1665
		napi_gro_receive(&q_vector->napi, skb);
1666
}
1667

1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1701

1702 1703 1704 1705 1706
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1707 1708
	}

1709 1710 1711 1712
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1713 1714 1715 1716 1717 1718 1719
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1750
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1824
	/* place header in linear portion of buffer */
1825 1826
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1827

1828 1829 1830 1831 1832 1833
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1834 1835 1836
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1837 1838 1839 1840 1841 1842 1843 1844 1845

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1846
 * Synchronizes page for reuse by the adapter
1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
A
Alexander Duyck 已提交
1861
	*new_buff = *old_buff;
1862 1863 1864

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1865 1866
					 new_buff->page_offset,
					 ixgbe_rx_bufsz(rx_ring),
1867 1868 1869
					 DMA_FROM_DEVICE);
}

A
Alexander Duyck 已提交
1870 1871
static inline bool ixgbe_page_is_reserved(struct page *page)
{
1872
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
1873 1874
}

1875 1876 1877 1878 1879 1880 1881
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1882 1883 1884 1885 1886 1887 1888
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1889
 **/
1890
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1891
			      struct ixgbe_rx_buffer *rx_buffer,
1892 1893
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1894
{
1895 1896
	struct page *page = rx_buffer->page;
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
1897
#if (PAGE_SIZE < 8192)
1898
	unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
1899 1900 1901 1902 1903
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1904

1905 1906 1907 1908 1909
	if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

A
Alexander Duyck 已提交
1910 1911
		/* page is not reserved, we can reuse buffer as-is */
		if (likely(!ixgbe_page_is_reserved(page)))
1912 1913 1914
			return true;

		/* this page cannot be reused so discard it */
A
Alexander Duyck 已提交
1915
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1916 1917 1918
		return false;
	}

1919 1920 1921
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

1922
	/* avoid re-using remote pages */
A
Alexander Duyck 已提交
1923
	if (unlikely(ixgbe_page_is_reserved(page)))
1924 1925 1926 1927 1928
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
1929 1930 1931 1932
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;
1933 1934 1935 1936 1937 1938 1939
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;
#endif
1940

A
Alexander Duyck 已提交
1941 1942 1943 1944 1945
	/* Even if we own the page, we are not allowed to use atomic_set()
	 * This would break get_page_unless_zero() users.
	 */
	atomic_inc(&page->_count);

1946
	return true;
1947 1948
}

1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
1973 1974
		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
				     IXGBE_RX_HDR_SIZE);
1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
A
Alexander Duyck 已提交
2008 2009

		rx_buffer->skb = NULL;
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
	}

	/* pull page into skb */
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
		/* the page has been released from the ring */
		IXGBE_CB(skb)->page_released = true;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring),
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->page = NULL;

	return skb;
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2043
 * Returns amount of work completed
2044
 **/
2045
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2046
			       struct ixgbe_ring *rx_ring,
2047
			       const int budget)
2048
{
2049
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
2050
#ifdef IXGBE_FCOE
2051
	struct ixgbe_adapter *adapter = q_vector->adapter;
2052 2053
	int ddp_bytes;
	unsigned int mss = 0;
2054
#endif /* IXGBE_FCOE */
2055
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2056

2057
	while (likely(total_rx_packets < budget)) {
2058 2059 2060 2061 2062 2063 2064 2065 2066
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2067
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2068

2069
		if (!rx_desc->wb.upper.status_error)
2070
			break;
2071

2072
		/* This memory barrier is needed to keep us from reading
2073
		 * any other fields out of the rx_desc until we know the
2074
		 * descriptor has been written back
2075
		 */
2076
		dma_rmb();
2077

2078 2079
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
2080

2081 2082 2083
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
2084 2085

		cleaned_count++;
A
Alexander Duyck 已提交
2086

2087 2088 2089
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2090

2091 2092 2093
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2094

2095 2096 2097
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2098 2099 2100
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2101 2102
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2103
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2104
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2119 2120
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2121
				continue;
2122
			}
2123
		}
2124

2125
#endif /* IXGBE_FCOE */
2126
		ixgbe_rx_skb(q_vector, skb);
2127

2128
		/* update budget accounting */
2129
		total_rx_packets++;
2130
	}
2131

2132 2133 2134 2135
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2136 2137
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2138

2139
	return total_rx_packets;
2140 2141
}

2142
#ifdef CONFIG_NET_RX_BUSY_POLL
2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
/* must be called with local_bh_disable()d */
static int ixgbe_low_latency_recv(struct napi_struct *napi)
{
	struct ixgbe_q_vector *q_vector =
			container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int found = 0;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return LL_FLUSH_FAILED;

	if (!ixgbe_qv_lock_poll(q_vector))
		return LL_FLUSH_BUSY;

	ixgbe_for_each_ring(ring, q_vector->rx) {
		found = ixgbe_clean_rx_irq(q_vector, ring, 4);
2160
#ifdef BP_EXTENDED_STATS
2161 2162 2163 2164 2165
		if (found)
			ring->stats.cleaned += found;
		else
			ring->stats.misses++;
#endif
2166 2167 2168 2169 2170 2171 2172 2173
		if (found)
			break;
	}

	ixgbe_qv_unlock_poll(q_vector);

	return found;
}
2174
#endif	/* CONFIG_NET_RX_BUSY_POLL */
2175

2176 2177 2178 2179 2180 2181 2182 2183 2184
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2185
	struct ixgbe_q_vector *q_vector;
2186
	int v_idx;
2187
	u32 mask;
2188

2189 2190 2191 2192 2193 2194
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2195 2196
	/*
	 * Populate the IVAR table and set the ITR values to the
2197 2198
	 * corresponding register.
	 */
2199
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2200
		struct ixgbe_ring *ring;
2201
		q_vector = adapter->q_vector[v_idx];
2202

2203
		ixgbe_for_each_ring(ring, q_vector->rx)
2204 2205
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2206
		ixgbe_for_each_ring(ring, q_vector->tx)
2207 2208
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2209
		ixgbe_write_eitr(q_vector);
2210 2211
	}

2212 2213
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2214
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2215
			       v_idx);
2216 2217
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2218
	case ixgbe_mac_X540:
2219 2220
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2221
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2222 2223 2224 2225
		break;
	default:
		break;
	}
2226 2227
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2228
	/* set up to autoclear timer, and the vectors */
2229
	mask = IXGBE_EIMS_ENABLE_MASK;
2230 2231 2232 2233
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2234
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2235 2236
}

2237 2238 2239 2240 2241 2242 2243 2244 2245
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2246 2247
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2259 2260
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2261
{
2262 2263 2264
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2265
	u64 bytes_perint;
2266
	u8 itr_setting = ring_container->itr;
2267 2268

	if (packets == 0)
2269
		return;
2270 2271

	/* simple throttlerate management
2272 2273
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
2274
	 *  20-1249MB/s bulk   (12000 ints/s)
2275 2276
	 */
	/* what was last interrupt timeslice? */
2277
	timepassed_us = q_vector->itr >> 2;
2278 2279 2280
	if (timepassed_us == 0)
		return;

2281 2282 2283 2284
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2285
		if (bytes_perint > 10)
2286
			itr_setting = low_latency;
2287 2288
		break;
	case low_latency:
2289
		if (bytes_perint > 20)
2290
			itr_setting = bulk_latency;
2291
		else if (bytes_perint <= 10)
2292
			itr_setting = lowest_latency;
2293 2294
		break;
	case bulk_latency:
2295
		if (bytes_perint <= 20)
2296
			itr_setting = low_latency;
2297 2298 2299
		break;
	}

2300 2301 2302 2303 2304 2305
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2306 2307
}

2308 2309
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2310
 * @q_vector: structure containing interrupt and ring information
2311 2312 2313 2314 2315
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2316
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2317
{
2318
	struct ixgbe_adapter *adapter = q_vector->adapter;
2319
	struct ixgbe_hw *hw = &adapter->hw;
2320
	int v_idx = q_vector->v_idx;
2321
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2322

2323 2324
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2325 2326
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2327 2328
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2329
	case ixgbe_mac_X540:
2330 2331
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2332 2333 2334 2335 2336
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2337 2338 2339
		break;
	default:
		break;
2340 2341 2342 2343
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2344
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2345
{
2346
	u32 new_itr = q_vector->itr;
2347
	u8 current_itr;
2348

2349 2350
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2351

2352
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2353 2354 2355 2356

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2357
		new_itr = IXGBE_100K_ITR;
2358 2359
		break;
	case low_latency:
2360
		new_itr = IXGBE_20K_ITR;
2361 2362
		break;
	case bulk_latency:
2363
		new_itr = IXGBE_12K_ITR;
2364
		break;
2365 2366
	default:
		break;
2367 2368
	}

2369
	if (new_itr != q_vector->itr) {
2370
		/* do an exponential smoothing */
2371 2372
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2373

2374
		/* save the algorithm value here */
2375
		q_vector->itr = new_itr;
2376 2377

		ixgbe_write_eitr(q_vector);
2378 2379 2380
	}
}

2381
/**
2382
 * ixgbe_check_overtemp_subtask - check for over temperature
2383
 * @adapter: pointer to adapter
2384
 **/
2385
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2386 2387 2388 2389
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2390
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2391 2392
		return;

2393 2394 2395 2396 2397 2398
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2399
	switch (hw->device_id) {
2400 2401 2402 2403 2404 2405 2406 2407
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2408
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2409 2410 2411 2412
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2413
			u32 speed;
2414
			bool link_up = false;
2415

J
Josh Hay 已提交
2416
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2417

2418 2419 2420 2421 2422 2423 2424 2425 2426
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2427
	default:
2428 2429
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2430
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2431
			return;
2432
		break;
2433
	}
2434
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2435 2436

	adapter->interrupt_event = 0;
2437 2438
}

2439 2440 2441 2442 2443
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2444
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2445
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2446
		/* write to clear the interrupt */
2447
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2448 2449
	}
}
2450

2451 2452
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2453 2454
	struct ixgbe_hw *hw = &adapter->hw;

2455 2456 2457 2458 2459 2460 2461 2462 2463
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2464 2465
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2481
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2482 2483
}

2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2505 2506 2507
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2508
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2509

2510 2511 2512 2513 2514 2515 2516 2517
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2518
		/* Clear the interrupt */
2519
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2520 2521
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2522
			adapter->sfp_poll_time = 0;
2523 2524
			ixgbe_service_event_schedule(adapter);
		}
2525 2526
	}

2527 2528
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2529
		/* Clear the interrupt */
2530
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2531 2532 2533 2534
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2535 2536 2537
	}
}

2538 2539 2540 2541 2542 2543 2544 2545 2546
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2547
		IXGBE_WRITE_FLUSH(hw);
2548
		ixgbe_service_event_schedule(adapter);
2549 2550 2551
	}
}

2552 2553 2554 2555
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2556
	struct ixgbe_hw *hw = &adapter->hw;
2557

2558 2559
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2560
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2561 2562 2563
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2564
	case ixgbe_mac_X540:
2565 2566
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2567
		mask = (qmask & 0xFFFFFFFF);
2568 2569
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2570
		mask = (qmask >> 32);
2571 2572 2573 2574 2575
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2576 2577 2578 2579 2580
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2581
					    u64 qmask)
2582 2583
{
	u32 mask;
2584
	struct ixgbe_hw *hw = &adapter->hw;
2585

2586 2587
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2588
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2589 2590 2591
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2592
	case ixgbe_mac_X540:
2593 2594
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2595
		mask = (qmask & 0xFFFFFFFF);
2596 2597
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2598
		mask = (qmask >> 32);
2599 2600 2601 2602 2603
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2604 2605 2606 2607
	}
	/* skip the flush */
}

2608
/**
2609 2610
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2611
 **/
2612 2613
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2614
{
2615
	struct ixgbe_hw *hw = &adapter->hw;
2616
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2617

2618 2619 2620
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2621

2622
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2623 2624
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
2625
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
2626 2627
			break;
		case ixgbe_mac_X540:
2628 2629
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
2630 2631 2632 2633 2634
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2635
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2636
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
2637 2638
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
2639 2640
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
2641
		/* fall through */
2642
	case ixgbe_mac_X540:
2643 2644
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2645 2646
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP)
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
2647 2648
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
2649
		mask |= IXGBE_EIMS_ECC;
2650 2651 2652 2653
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2654
	}
J
Jacob Keller 已提交
2655

2656 2657 2658
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2659

2660 2661 2662 2663 2664
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2665 2666
}

2667
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2668
{
2669
	struct ixgbe_adapter *adapter = data;
2670
	struct ixgbe_hw *hw = &adapter->hw;
2671
	u32 eicr;
2672

2673 2674 2675 2676 2677 2678 2679
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2680 2681

	/* The lower 16bits of the EICR register are for the queue interrupts
2682
	 * which should be masked here in order to not accidentally clear them if
2683 2684 2685 2686 2687 2688 2689
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

2690
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2691

2692 2693
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2694

2695 2696
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2697

2698 2699
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2700
	case ixgbe_mac_X540:
2701 2702
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2703 2704 2705 2706 2707 2708 2709
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
2710 2711 2712 2713 2714 2715
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2716 2717
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2718
			int reinit_count = 0;
2719 2720
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2721
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2722
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2723 2724 2725 2726 2727 2728 2729 2730
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2731 2732
			}
		}
2733
		ixgbe_check_sfp_event(adapter, eicr);
2734
		ixgbe_check_overtemp_event(adapter, eicr);
2735 2736 2737
		break;
	default:
		break;
2738
	}
2739

2740
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2741 2742 2743

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2744

2745
	/* re-enable the original interrupt state, no lsc, no queues */
2746
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2747
		ixgbe_irq_enable(adapter, false, false);
2748

2749
	return IRQ_HANDLED;
2750
}
2751

2752
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2753
{
2754
	struct ixgbe_q_vector *q_vector = data;
2755

2756
	/* EIAM disabled interrupts (on this vector) for us */
2757

2758
	if (q_vector->rx.ring || q_vector->tx.ring)
2759
		napi_schedule_irqoff(&q_vector->napi);
2760

2761
	return IRQ_HANDLED;
2762 2763
}

2764 2765 2766 2767 2768 2769 2770
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2771
int ixgbe_poll(struct napi_struct *napi, int budget)
2772 2773 2774 2775 2776
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
2777
	int per_ring_budget, work_done = 0;
2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

	ixgbe_for_each_ring(ring, q_vector->tx)
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);

2788 2789
	/* Exit if we are called by netpoll or busy polling is active */
	if ((budget <= 0) || !ixgbe_qv_lock_napi(q_vector))
2790 2791
		return budget;

2792 2793 2794 2795 2796 2797 2798
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

2799 2800 2801 2802 2803 2804 2805
	ixgbe_for_each_ring(ring, q_vector->rx) {
		int cleaned = ixgbe_clean_rx_irq(q_vector, ring,
						 per_ring_budget);

		work_done += cleaned;
		clean_complete &= (cleaned < per_ring_budget);
	}
2806

2807
	ixgbe_qv_unlock_napi(q_vector);
2808 2809 2810 2811 2812
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
2813
	napi_complete_done(napi, work_done);
2814 2815 2816 2817 2818 2819 2820 2821
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
}

2822 2823 2824 2825 2826 2827 2828 2829 2830 2831
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2832
	int vector, err;
2833
	int ri = 0, ti = 0;
2834

2835
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2836
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2837
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2838

2839
		if (q_vector->tx.ring && q_vector->rx.ring) {
2840
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2841 2842 2843
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2844
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2845 2846
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2847
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2848
				 "%s-%s-%d", netdev->name, "tx", ti++);
2849 2850 2851
		} else {
			/* skip this unused q_vector */
			continue;
2852
		}
2853 2854
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2855
		if (err) {
2856
			e_err(probe, "request_irq failed for MSIX interrupt "
2857
			      "Error: %d\n", err);
2858
			goto free_queue_irqs;
2859
		}
2860 2861 2862 2863
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2864
					      &q_vector->affinity_mask);
2865
		}
2866 2867
	}

2868
	err = request_irq(adapter->msix_entries[vector].vector,
2869
			  ixgbe_msix_other, 0, netdev->name, adapter);
2870
	if (err) {
2871
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2872
		goto free_queue_irqs;
2873 2874 2875 2876
	}

	return 0;

2877
free_queue_irqs:
2878 2879 2880 2881 2882 2883 2884
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2885 2886
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2887 2888 2889 2890 2891 2892
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2893
 * ixgbe_intr - legacy mode Interrupt Handler
2894 2895 2896 2897 2898
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2899
	struct ixgbe_adapter *adapter = data;
2900
	struct ixgbe_hw *hw = &adapter->hw;
2901
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2902 2903
	u32 eicr;

2904
	/*
2905
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2906 2907 2908 2909
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2910
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2911
	 * therefore no explicit interrupt disable is necessary */
2912
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2913
	if (!eicr) {
2914 2915
		/*
		 * shared interrupt alert!
2916
		 * make sure interrupts are enabled because the read will
2917 2918 2919 2920 2921 2922
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2923
		return IRQ_NONE;	/* Not our interrupt */
2924
	}
2925

2926 2927
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2928

2929 2930
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2931
		ixgbe_check_sfp_event(adapter, eicr);
2932 2933
		/* Fall through */
	case ixgbe_mac_X540:
2934 2935
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2936 2937 2938 2939 2940 2941
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2942
		ixgbe_check_overtemp_event(adapter, eicr);
2943 2944 2945 2946
		break;
	default:
		break;
	}
2947

2948
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2949 2950
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
		ixgbe_ptp_check_pps_event(adapter, eicr);
2951

2952
	/* would disable interrupts here but EIAM disabled it */
2953
	napi_schedule_irqoff(&q_vector->napi);
2954

2955 2956 2957 2958 2959 2960 2961
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2972
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2973 2974
{
	struct net_device *netdev = adapter->netdev;
2975
	int err;
2976

2977
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2978
		err = ixgbe_request_msix_irqs(adapter);
2979
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2980
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2981
				  netdev->name, adapter);
2982
	else
2983
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2984
				  netdev->name, adapter);
2985

2986
	if (err)
2987
		e_err(probe, "request_irq failed, Error %d\n", err);
2988 2989 2990 2991 2992 2993

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
2994
	int vector;
2995

2996 2997 2998 2999
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
3000

3001 3002 3003
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3004

3005 3006 3007
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3008

3009 3010 3011 3012
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3013
	}
3014 3015

	free_irq(adapter->msix_entries[vector++].vector, adapter);
3016 3017
}

3018 3019 3020 3021 3022 3023
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3024 3025
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3026
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3027 3028
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3029
	case ixgbe_mac_X540:
3030 3031
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3032 3033
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3034
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3035 3036 3037
		break;
	default:
		break;
3038 3039 3040
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3041 3042 3043 3044 3045 3046
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3047 3048 3049 3050 3051
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3052 3053 3054 3055 3056 3057
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3058
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3059

3060
	ixgbe_write_eitr(q_vector);
3061

3062 3063
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3064

3065
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3066 3067
}

3068 3069 3070 3071 3072 3073 3074
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3075 3076
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3077 3078 3079
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3080
	int wait_loop = 10;
3081
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3082
	u8 reg_idx = ring->reg_idx;
3083

3084
	/* disable queue to avoid issues while updating state */
3085
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3086 3087
	IXGBE_WRITE_FLUSH(hw);

3088
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3089
			(tdba & DMA_BIT_MASK(32)));
3090 3091 3092 3093 3094
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3095
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3096

3097 3098
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3099 3100 3101
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3102 3103 3104 3105 3106
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3107
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
3108 3109 3110 3111
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

3112 3113 3114 3115
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
3116 3117
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
3118 3119

	/* reinitialize flowdirector state */
3120
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3121 3122 3123 3124 3125 3126
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3127

3128 3129 3130 3131 3132
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3133
			netif_set_xps_queue(ring->netdev,
3134 3135 3136 3137
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3138 3139
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3140 3141 3142 3143 3144 3145 3146 3147 3148 3149
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3150
		usleep_range(1000, 2000);
3151 3152 3153 3154
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
3155 3156
}

3157 3158 3159
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3160
	u32 rttdcs, mtqc;
3161
	u8 tcs = netdev_get_num_tc(adapter->netdev);
3162 3163 3164 3165 3166 3167 3168 3169 3170 3171

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else if (adapter->ring_feature[RING_F_RSS].indices == 4)
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3187
		else
3188 3189
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3190

3191
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3192

3193 3194 3195 3196 3197
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3198 3199 3200 3201 3202 3203 3204
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3205
/**
3206
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3207 3208 3209 3210 3211 3212
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3213 3214
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3215
	u32 i;
3216

3217 3218 3219 3220 3221 3222 3223 3224 3225
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3226
	/* Setup the HW Tx Head and Tail descriptor pointers */
3227 3228
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3229 3230
}

3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3286
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3287

3288
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3289
				   struct ixgbe_ring *rx_ring)
3290
{
3291
	struct ixgbe_hw *hw = &adapter->hw;
3292
	u32 srrctl;
3293
	u8 reg_idx = rx_ring->reg_idx;
3294

3295 3296
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3297

3298 3299 3300 3301 3302 3303
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3304

3305 3306
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3307

3308
	/* configure the packet buffer length */
3309
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3310 3311

	/* configure descriptor type */
3312
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3313

3314
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3315
}
3316

3317
/**
3318
 * ixgbe_rss_indir_tbl_entries - Return RSS indirection table entries
3319 3320 3321 3322 3323 3324
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3325
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3326 3327 3328 3329 3330 3331 3332 3333 3334 3335
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

/**
3336
 * ixgbe_store_reta - Write the RETA table to HW
3337 3338 3339 3340
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3341
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3342
{
3343
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3344
	struct ixgbe_hw *hw = &adapter->hw;
3345
	u32 reta = 0;
3346 3347
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3348

3349
	/* Fill out the redirection table as follows:
3350 3351 3352 3353
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3354 3355 3356 3357 3358 3359
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3360 3361 3362
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3363 3364 3365 3366 3367 3368
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3369
			reta = 0;
3370 3371 3372 3373
		}
	}
}

3374
/**
3375
 * ixgbe_store_vfreta - Write the RETA table to HW (x550 devices in SRIOV mode)
3376 3377 3378 3379 3380
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3381
{
3382
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3383 3384
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431
	unsigned int pf_pool = adapter->num_vfs;

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
		if ((i & 3) == 3) {
			IXGBE_WRITE_REG(hw, IXGBE_PFVFRETA(i >> 2, pf_pool),
					vfreta);
			vfreta = 0;
		}
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

	/* Program table for at least 2 queues w/ SR-IOV so that VFs can
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
		rss_i = 2;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3432 3433 3434 3435 3436 3437
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	unsigned int pf_pool = adapter->num_vfs;
	int i, j;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
3438 3439
		IXGBE_WRITE_REG(hw, IXGBE_PFVFRSSRK(i, pf_pool),
				adapter->rss_key[i]);
3440 3441 3442

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3443
		if (j == rss_i)
3444
			j = 0;
3445 3446

		adapter->rss_indir_tbl[i] = j;
3447
	}
3448 3449

	ixgbe_store_vfreta(adapter);
3450 3451 3452 3453 3454
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3455
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3456
	u32 rxcsum;
3457

3458 3459 3460 3461 3462
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3463
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3464
		if (adapter->ring_feature[RING_F_RSS].mask)
3465
			mrqc = IXGBE_MRQC_RSSEN;
3466
	} else {
3467 3468 3469 3470 3471 3472 3473 3474 3475
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
			else if (adapter->ring_feature[RING_F_RSS].indices == 4)
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3476
			else
3477 3478 3479
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3480
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3481 3482 3483 3484
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3485
		}
3486 3487
	}

3488
	/* Perform hash on these packet types */
3489 3490 3491 3492
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3493

3494
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3495
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3496
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3497
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3498

3499
	netdev_rss_key_fill(adapter->rss_key, sizeof(adapter->rss_key));
3500 3501 3502 3503 3504 3505 3506 3507 3508
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
		unsigned int pf_pool = adapter->num_vfs;

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
3509
		ixgbe_setup_vfreta(adapter);
3510 3511 3512 3513
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), vfmrqc);
	} else {
3514
		ixgbe_setup_reta(adapter);
3515 3516 3517
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
3518 3519
}

3520 3521 3522 3523 3524
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3525
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3526
				   struct ixgbe_ring *ring)
3527 3528 3529
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3530
	u8 reg_idx = ring->reg_idx;
3531

A
Alexander Duyck 已提交
3532
	if (!ring_is_rsc_enabled(ring))
3533
		return;
3534

3535
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3536 3537 3538 3539
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3540
	 * than 65536
3541
	 */
3542
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3543
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3544 3545
}

3546 3547 3548 3549 3550 3551 3552
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3553
	u8 reg_idx = ring->reg_idx;
3554

3555 3556
	if (ixgbe_removed(hw->hw_addr))
		return;
3557 3558 3559 3560 3561 3562
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3563
		usleep_range(1000, 2000);
3564 3565 3566 3567 3568 3569 3570 3571 3572
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3573 3574 3575 3576 3577 3578 3579 3580
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

3581 3582
	if (ixgbe_removed(hw->hw_addr))
		return;
3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3605 3606
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3607 3608 3609
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3610
	u32 rxdctl;
3611
	u8 reg_idx = ring->reg_idx;
3612

3613 3614
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3615
	ixgbe_disable_rx_queue(adapter, ring);
3616

3617 3618 3619 3620 3621 3622
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3623
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
3624 3625 3626 3627 3628 3629 3630 3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3645
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3646 3647
}

3648 3649 3650
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3651
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3652
	u16 pool;
3653 3654 3655

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3656 3657
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3658
		      IXGBE_PSRTYPE_L2HDR |
3659
		      IXGBE_PSRTYPE_IPV6HDR;
3660 3661 3662 3663

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3664 3665 3666 3667
	if (rss_i > 3)
		psrtype |= 2 << 29;
	else if (rss_i > 1)
		psrtype |= 1 << 29;
3668

3669 3670
	for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
3671 3672
}

3673 3674 3675 3676
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3677
	u32 gcr_ext, vmdctl;
3678
	int i;
3679 3680 3681 3682 3683

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3684 3685
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3686
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3687 3688
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3689

3690 3691
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3692 3693

	/* Enable only the PF's pool for Tx/Rx */
3694 3695 3696 3697
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3698
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
3699
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3700 3701

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3702
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3703 3704 3705 3706 3707

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3720 3721
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3722

3723
	/* Enable MAC Anti-Spoofing */
3724
	hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
3725
					  adapter->num_vfs);
3726

3727
	/* Ensure LLDP and FC is set for Ethertype Antispoofing if we will be
3728 3729
	 * calling set_ethertype_anti_spoofing for each VF in loop below
	 */
3730
	if (hw->mac.ops.set_ethertype_anti_spoofing) {
3731
		IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_LLDP),
3732 3733 3734 3735 3736 3737 3738 3739 3740
				(IXGBE_ETQF_FILTER_EN    |
				 IXGBE_ETQF_TX_ANTISPOOF |
				 IXGBE_ETH_P_LLDP));

		IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_FC),
				(IXGBE_ETQF_FILTER_EN |
				 IXGBE_ETQF_TX_ANTISPOOF |
				 ETH_P_PAUSE));
	}
3741

3742 3743 3744 3745
	/* For VFs that have spoof checking turned off */
	for (i = 0; i < adapter->num_vfs; i++) {
		if (!adapter->vfinfo[i].spoofchk_enabled)
			ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3746 3747 3748 3749

		/* enable ethertype anti spoofing if hw supports it */
		if (hw->mac.ops.set_ethertype_anti_spoofing)
			hw->mac.ops.set_ethertype_anti_spoofing(hw, true, i);
3750 3751 3752 3753

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
3754
	}
3755 3756
}

3757
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3758 3759 3760 3761
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3762 3763 3764
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3765

3766
#ifdef IXGBE_FCOE
3767 3768 3769 3770
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3771

3772
#endif /* IXGBE_FCOE */
3773 3774 3775 3776 3777

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3790

3791 3792 3793 3794
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3795
	for (i = 0; i < adapter->num_rx_queues; i++) {
3796
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3797 3798
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3799
		else
A
Alexander Duyck 已提交
3800
			clear_ring_rsc_enabled(rx_ring);
3801 3802 3803
	}
}

3804 3805 3806 3807 3808 3809 3810 3811 3812 3813 3814 3815 3816 3817 3818 3819 3820 3821 3822
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
3823 3824
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3825 3826 3827
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
		/* fall through for older HW */
3828
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3829
	case ixgbe_mac_X540:
3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3846 3847 3848 3849 3850 3851 3852 3853 3854 3855
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
3856
	u32 rxctrl, rfctl;
3857 3858

	/* disable receives while setting up the descriptors */
3859
	hw->mac.ops.disable_rx(hw);
3860 3861

	ixgbe_setup_psrtype(adapter);
3862
	ixgbe_setup_rdrxctl(adapter);
3863

3864 3865 3866 3867 3868 3869 3870
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

3871
	/* Program registers for the distribution of queues */
3872 3873
	ixgbe_setup_mrqc(adapter);

3874 3875 3876 3877 3878 3879 3880
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3881 3882
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3883

3884
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3885 3886 3887 3888 3889 3890 3891
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3892 3893
}

3894 3895
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
3896 3897 3898 3899 3900
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3901
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
3902
	set_bit(vid, adapter->active_vlans);
3903 3904

	return 0;
3905 3906
}

3907 3908
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
3909 3910 3911 3912 3913
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
3914
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
3915
	clear_bit(vid, adapter->active_vlans);
3916 3917

	return 0;
3918 3919
}

3920 3921 3922 3923 3924 3925 3926 3927
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3928 3929 3930 3931
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3932 3933
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3934 3935 3936
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3937
	case ixgbe_mac_X540:
3938 3939
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3940
		for (i = 0; i < adapter->num_rx_queues; i++) {
3941 3942 3943 3944 3945
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3957
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3958 3959
 * @adapter: driver data
 */
3960
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3961 3962
{
	struct ixgbe_hw *hw = &adapter->hw;
3963
	u32 vlnctrl;
3964 3965 3966 3967
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3968 3969
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3970 3971 3972
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3973
	case ixgbe_mac_X540:
3974 3975
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3976
		for (i = 0; i < adapter->num_rx_queues; i++) {
3977 3978 3979 3980 3981
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
3982 3983 3984 3985 3986 3987 3988 3989 3990 3991
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3992 3993
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3994
	u16 vid;
3995

3996
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
3997 3998

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3999
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
4000 4001
}

4002 4003 4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014 4015 4016 4017 4018 4019 4020 4021 4022 4023 4024
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4025
	ixgbe_restore_vf_multicasts(adapter);
4026 4027 4028 4029 4030
#endif

	return netdev_mc_count(netdev);
}

4031 4032 4033
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
4034
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4035 4036
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4037 4038 4039 4040 4041 4042 4043 4044

	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
4045 4046 4047 4048 4049 4050
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
	}
}

4051
#endif
4052 4053
static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
4054
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4055 4056 4057
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (!(mac_table->state & IXGBE_MAC_STATE_MODIFIED))
			continue;

		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
4071 4072 4073 4074 4075
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
4076
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4077
	struct ixgbe_hw *hw = &adapter->hw;
4078
	int i;
4079

4080 4081 4082
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;
4083
	}
4084

4085 4086 4087
	ixgbe_sync_mac_table(adapter);
}

4088
static int ixgbe_available_rars(struct ixgbe_adapter *adapter, u16 pool)
4089
{
4090
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4091 4092 4093
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* do not count default RAR as available */
		if (mac_table->state & IXGBE_MAC_STATE_DEFAULT)
			continue;

		/* only count unused and addresses that belong to us */
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE) {
			if (mac_table->pool != pool)
				continue;
		}

		count++;
4106
	}
4107

4108 4109 4110 4111
	return count;
}

/* this function destroys the first RAR entry */
4112
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter)
4113
{
4114
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4115 4116
	struct ixgbe_hw *hw = &adapter->hw;

4117 4118 4119 4120 4121 4122
	memcpy(&mac_table->addr, hw->mac.addr, ETH_ALEN);
	mac_table->pool = VMDQ_P(0);

	mac_table->state = IXGBE_MAC_STATE_DEFAULT | IXGBE_MAC_STATE_IN_USE;

	hw->mac.ops.set_rar(hw, 0, mac_table->addr, mac_table->pool,
4123 4124 4125
			    IXGBE_RAH_AV);
}

4126 4127
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4128
{
4129
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4130 4131 4132 4133 4134 4135
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4136 4137
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
4138
			continue;
4139 4140 4141 4142 4143 4144 4145

		ether_addr_copy(mac_table->addr, addr);
		mac_table->pool = pool;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED |
				    IXGBE_MAC_STATE_IN_USE;

4146
		ixgbe_sync_mac_table(adapter);
4147

4148 4149
		return i;
	}
4150

4151 4152 4153
	return -ENOMEM;
}

4154 4155
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4156
{
4157
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4158
	struct ixgbe_hw *hw = &adapter->hw;
4159
	int i;
4160 4161 4162 4163

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174 4175 4176 4177 4178 4179 4180 4181
	/* search table for addr, if found clear IN_USE flag and sync */
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* we can only delete an entry if it is in use */
		if (!(mac_table->state & IXGBE_MAC_STATE_IN_USE))
			continue;
		/* we only care about entries that belong to the given pool */
		if (mac_table->pool != pool)
			continue;
		/* we only care about a specific MAC address */
		if (!ether_addr_equal(addr, mac_table->addr))
			continue;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;

		ixgbe_sync_mac_table(adapter);

		return 0;
4182
	}
4183

4184 4185
	return -ENOMEM;
}
4186 4187 4188 4189 4190 4191 4192 4193 4194
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
4195
static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
4196 4197 4198 4199 4200
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4201
	if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter, vfn))
4202 4203
		return -ENOMEM;

4204
	if (!netdev_uc_empty(netdev)) {
4205 4206
		struct netdev_hw_addr *ha;
		netdev_for_each_uc_addr(ha, netdev) {
4207 4208
			ixgbe_del_mac_filter(adapter, ha->addr, vfn);
			ixgbe_add_mac_filter(adapter, ha->addr, vfn);
4209 4210 4211 4212 4213 4214
			count++;
		}
	}
	return count;
}

4215
/**
4216
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4217 4218
 * @netdev: network interface device structure
 *
4219 4220 4221 4222
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4223
 **/
4224
void ixgbe_set_rx_mode(struct net_device *netdev)
4225 4226 4227
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4228
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
4229
	u32 vlnctrl;
4230
	int count;
4231 4232 4233

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
4234
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
4235

4236
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4237
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4238 4239 4240 4241
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4242 4243
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4244
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
4245
	if (netdev->flags & IFF_PROMISC) {
4246
		hw->addr_ctrl.user_set_promisc = true;
4247
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4248
		vmolr |= IXGBE_VMOLR_MPE;
4249 4250 4251 4252
		/* Only disable hardware filter vlans in promiscuous mode
		 * if SR-IOV and VMDQ are disabled - otherwise ensure
		 * that hardware VLAN filters remain enabled.
		 */
4253 4254
		if (adapter->flags & (IXGBE_FLAG_VMDQ_ENABLED |
				      IXGBE_FLAG_SRIOV_ENABLED))
4255
			vlnctrl |= (IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
4256
	} else {
4257 4258
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4259
			vmolr |= IXGBE_VMOLR_MPE;
4260
		}
4261
		vlnctrl |= IXGBE_VLNCTRL_VFE;
4262
		hw->addr_ctrl.user_set_promisc = false;
4263 4264 4265 4266 4267 4268 4269
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4270
	count = ixgbe_write_uc_addr_list(netdev, VMDQ_P(0));
4271 4272 4273
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4274 4275
	}

4276 4277 4278 4279
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4280 4281 4282 4283 4284 4285 4286
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4287 4288 4289

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4290 4291
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4292
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4293 4294
	}

B
Ben Greear 已提交
4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

4307
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
4308
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4309

4310
	if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
4311 4312 4313
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
4314 4315
}

4316 4317 4318 4319
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4320 4321
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
		ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
4322
		napi_enable(&adapter->q_vector[q_idx]->napi);
4323
	}
4324 4325 4326 4327 4328 4329
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4330
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
4331
		napi_disable(&adapter->q_vector[q_idx]->napi);
4332
		while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
4333
			pr_info("QV %d locked\n", q_idx);
4334
			usleep_range(1000, 20000);
4335 4336
		}
	}
4337 4338
}

4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351 4352 4353
static void ixgbe_clear_vxlan_port(struct ixgbe_adapter *adapter)
{
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_VXLANCTRL, 0);
#ifdef CONFIG_IXGBE_VXLAN
		adapter->vxlan_port = 0;
#endif
		break;
	default:
		break;
	}
}

J
Jeff Kirsher 已提交
4354
#ifdef CONFIG_IXGBE_DCB
4355
/**
4356 4357 4358 4359 4360 4361 4362 4363 4364 4365
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4366
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4367

4368 4369 4370 4371 4372 4373 4374 4375 4376
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

4377
#ifdef IXGBE_FCOE
4378 4379
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4380
#endif
4381 4382 4383

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
4384 4385 4386 4387 4388
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
4389 4390 4391 4392 4393 4394 4395
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
4396
	}
4397 4398 4399

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
4400 4401
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
4402

4403 4404 4405 4406
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
4407

4408 4409
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
4410
	}
4411
}
4412 4413 4414 4415 4416
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

4417
/**
4418 4419 4420
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
4421
 * @pb: packet buffer to calculate
4422 4423 4424 4425 4426 4427 4428 4429 4430 4431 4432 4433 4434
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
4435 4436 4437 4438
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4439
#endif
4440

4441 4442 4443
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4444 4445
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468 4469 4470 4471 4472 4473 4474 4475 4476
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

4477
/**
4478 4479 4480
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
4481
 * @pb: packet buffer to calculate
4482
 */
4483
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
4484 4485 4486 4487 4488 4489 4490 4491 4492
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

4493 4494 4495 4496 4497 4498 4499 4500
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

4501 4502 4503
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4504 4505
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4506 4507 4508 4509 4510 4511 4512 4513 4514 4515 4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528 4529 4530
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4531
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
4532 4533

		/* Low water marks must not be larger than high water marks */
4534 4535
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
4536
	}
4537 4538 4539

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
4540 4541
}

4542 4543 4544
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4545 4546
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
4547 4548 4549

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4550 4551 4552
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
4553

4554
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
4555
	ixgbe_pbthresh_setup(adapter);
4556 4557
}

4558 4559 4560
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4561
	struct hlist_node *node2;
4562 4563 4564 4565 4566 4567 4568
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

4569
	hlist_for_each_entry_safe(filter, node2,
4570 4571
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
4572 4573 4574 4575 4576
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
4577 4578 4579 4580 4581
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

4582 4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598 4599 4600
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
4601
	ixgbe_write_uc_addr_list(adapter->netdev, pool);
4602 4603 4604 4605 4606 4607
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
4608
	int rss_i = adapter->num_rx_queues_per_pool;
4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643
	struct ixgbe_hw *hw = &adapter->hw;
	u16 pool = vadapter->pool;
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
		      IXGBE_PSRTYPE_L2HDR |
		      IXGBE_PSRTYPE_IPV6HDR;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (rss_i > 3)
		psrtype |= 2 << 29;
	else if (rss_i > 1)
		psrtype |= 1 << 29;

	IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	unsigned long size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;

	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
A
Alexander Duyck 已提交
4644
		struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
4645 4646 4647

		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
4648
			if (IXGBE_CB(skb)->page_released)
4649 4650 4651 4652 4653
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
			dev_kfree_skb(skb);
4654
			rx_buffer->skb = NULL;
4655
		}
A
Alexander Duyck 已提交
4656 4657 4658 4659 4660 4661 4662 4663

		if (!rx_buffer->page)
			continue;

		dma_unmap_page(dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		__free_pages(rx_buffer->page, ixgbe_rx_pg_order(rx_ring));

4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691
		rx_buffer->page = NULL;
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
				   struct ixgbe_ring *rx_ring)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
	int index = rx_ring->queue_index + vadapter->rx_base_queue;

	/* shutdown specific queue receive and wait for dma to settle */
	ixgbe_disable_rx_queue(adapter, rx_ring);
	usleep_range(10000, 20000);
	ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
	ixgbe_clean_rx_ring(rx_ring);
	rx_ring->l2_accel_priv = NULL;
}

4692 4693
static int ixgbe_fwd_ring_down(struct net_device *vdev,
			       struct ixgbe_fwd_adapter *accel)
4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730 4731 4732 4733 4734 4735 4736 4737 4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789 4790
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int txbase = accel->tx_base_queue;
	int i;

	netif_tx_stop_all_queues(vdev);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
		adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
		adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
	}


	return 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase, txbase, queues;
	int i, baseq, err = 0;

	if (!test_bit(accel->pool, &adapter->fwd_bitmask))
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
	netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   accel->pool, adapter->num_rx_pools,
		   baseq, baseq + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);

	accel->netdev = vdev;
	accel->rx_base_queue = rxbase = baseq;
	accel->tx_base_queue = txbase = baseq;

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->rx_ring[rxbase + i]->netdev = vdev;
		adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->netdev = vdev;
		adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
	}

	queues = min_t(unsigned int,
		       adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
	err = netif_set_real_num_tx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	err = netif_set_real_num_rx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	if (is_valid_ether_addr(vdev->dev_addr))
		ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);

	ixgbe_fwd_psrtype(accel);
	ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
	return err;
fwd_queue_err:
	ixgbe_fwd_ring_down(vdev, accel);
	return err;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	struct net_device *upper;
	struct list_head *iter;
	int err;

	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *dfwd = netdev_priv(upper);
			struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;

			if (dfwd->fwd_priv) {
				err = ixgbe_fwd_ring_up(upper, vadapter);
				if (err)
					continue;
			}
		}
	}
}

4791 4792
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
4793 4794
	struct ixgbe_hw *hw = &adapter->hw;

4795
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
4796
#ifdef CONFIG_IXGBE_DCB
4797
	ixgbe_configure_dcb(adapter);
4798
#endif
4799 4800 4801 4802 4803
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
4804

4805
	ixgbe_set_rx_mode(adapter->netdev);
4806 4807
	ixgbe_restore_vlan(adapter);

4808 4809 4810 4811 4812 4813 4814 4815 4816
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

4817
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4818 4819
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
4820 4821 4822 4823
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
4824
	}
4825

4826 4827 4828 4829 4830 4831 4832 4833 4834
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

4835 4836 4837 4838 4839 4840
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

4841 4842 4843 4844 4845
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
4846 4847
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
4848
	ixgbe_configure_dfwd(adapter);
4849 4850
}

4851
/**
4852 4853 4854 4855 4856
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
4857
	/*
S
Stephen Hemminger 已提交
4858
	 * We are assuming the worst case scenario here, and that
4859 4860 4861 4862 4863 4864
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
4865

4866
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
4867
	adapter->sfp_poll_time = 0;
4868 4869 4870 4871
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
4872 4873 4874 4875
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
4876
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
4877
{
J
Josh Hay 已提交
4878 4879
	u32 speed;
	bool autoneg, link_up = false;
4880
	int ret = IXGBE_ERR_LINK_SETUP;
4881 4882

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
4883
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
4884 4885

	if (ret)
4886
		return ret;
4887

J
Josh Hay 已提交
4888 4889 4890 4891
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
4892
	if (ret)
4893
		return ret;
4894

4895
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
4896
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
4897

4898 4899 4900
	return ret;
}

4901
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
4902 4903
{
	struct ixgbe_hw *hw = &adapter->hw;
4904
	u32 gpie = 0;
4905

4906
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4907 4908 4909
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
4910 4911 4912 4913 4914 4915 4916 4917 4918
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4919
		case ixgbe_mac_X540:
4920 4921
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
D
Don Skidmore 已提交
4922
		default:
4923 4924 4925 4926 4927
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
4928 4929 4930 4931
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
4932

4933 4934 4935 4936 4937
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
4950 4951
	}

4952
	/* Enable Thermal over heat sensor interrupt */
4953 4954 4955
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
4956
			gpie |= IXGBE_SDP0_GPIEN_8259X;
4957 4958 4959 4960 4961
			break;
		default:
			break;
		}
	}
4962

4963 4964
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
4965
		gpie |= IXGBE_SDP1_GPIEN(hw);
4966

4967 4968 4969 4970 4971 4972 4973 4974 4975
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
4976
	}
4977 4978 4979 4980

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

4981
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
4982 4983 4984 4985 4986 4987 4988
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
4989

4990 4991 4992 4993 4994
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

4995 4996
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
4997 4998
		hw->mac.ops.enable_tx_laser(hw);

4999 5000 5001
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

5002
	smp_mb__before_atomic();
5003
	clear_bit(__IXGBE_DOWN, &adapter->state);
5004 5005
	ixgbe_napi_enable_all(adapter);

5006 5007 5008 5009 5010 5011 5012 5013
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

5014 5015
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
5016
	ixgbe_irq_enable(adapter, true, true);
5017

5018 5019 5020 5021 5022 5023 5024
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
5025
			e_crit(drv, "Fan has stopped, replace the adapter\n");
5026 5027
	}

5028 5029
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
5030 5031
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
5032
	mod_timer(&adapter->service_timer, jiffies);
5033 5034 5035 5036 5037

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
5038 5039
}

5040 5041 5042
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5043 5044 5045
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

5046
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5047
		usleep_range(1000, 2000);
5048
	ixgbe_down(adapter);
5049 5050 5051 5052 5053 5054 5055 5056
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5057 5058 5059 5060
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5061
void ixgbe_up(struct ixgbe_adapter *adapter)
5062 5063 5064 5065
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5066
	ixgbe_up_complete(adapter);
5067 5068 5069 5070
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5071
	struct ixgbe_hw *hw = &adapter->hw;
5072
	struct net_device *netdev = adapter->netdev;
5073 5074
	int err;

5075 5076
	if (ixgbe_removed(hw->hw_addr))
		return;
5077 5078 5079 5080 5081 5082 5083 5084 5085
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5086
	err = hw->mac.ops.init_hw(hw);
5087 5088 5089
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5090
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5091 5092
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5093
		e_dev_err("master disable timed out\n");
5094
		break;
5095 5096
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5097
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5098
			   "Please be aware there may be issues associated with "
5099 5100 5101 5102
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5103
		break;
5104
	default:
5105
		e_dev_err("Hardware Error: %d\n", err);
5106
	}
5107

5108
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5109 5110
	/* do not flush user set addresses */
	ixgbe_flush_sw_mac_table(adapter);
5111
	ixgbe_mac_set_default_filter(adapter);
5112 5113 5114 5115

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5116

5117
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5118
		ixgbe_ptp_reset(adapter);
5119 5120 5121 5122 5123 5124 5125

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5126 5127 5128 5129 5130 5131
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5132
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5133 5134 5135
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
5136
	u16 i;
5137

5138 5139 5140
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
5141

5142
	/* Free all the Tx ring sk_buffs */
5143 5144
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5145
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
5146 5147
	}

5148 5149
	netdev_tx_reset_queue(txring_txq(tx_ring));

5150 5151 5152 5153 5154 5155 5156 5157 5158 5159 5160
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5161
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5162 5163
 * @adapter: board private structure
 **/
5164
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5165 5166 5167
{
	int i;

5168
	for (i = 0; i < adapter->num_rx_queues; i++)
5169
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5170 5171 5172
}

/**
5173
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5174 5175
 * @adapter: board private structure
 **/
5176
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5177 5178 5179
{
	int i;

5180
	for (i = 0; i < adapter->num_tx_queues; i++)
5181
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5182 5183
}

5184 5185
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5186
	struct hlist_node *node2;
5187 5188 5189 5190
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5191
	hlist_for_each_entry_safe(filter, node2,
5192 5193 5194 5195 5196 5197 5198 5199 5200
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

5201 5202 5203
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5204
	struct ixgbe_hw *hw = &adapter->hw;
5205 5206
	struct net_device *upper;
	struct list_head *iter;
5207
	int i;
5208 5209

	/* signal that we are down to the interrupt handler */
5210 5211
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5212 5213

	/* disable receives */
5214
	hw->mac.ops.disable_rx(hw);
5215

5216 5217 5218 5219 5220
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5221
	usleep_range(10000, 20000);
5222

5223 5224
	netif_tx_stop_all_queues(netdev);

5225
	/* call carrier off first to avoid false dev_watchdog timeouts */
5226 5227 5228
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

5229 5230 5231 5232 5233 5234 5235 5236 5237 5238 5239 5240 5241
	/* disable any upper devices */
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv) {
				netif_tx_stop_all_queues(upper);
				netif_carrier_off(upper);
				netif_tx_disable(upper);
			}
		}
	}

5242 5243 5244 5245
	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5246 5247
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
5248 5249 5250 5251
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5252
	if (adapter->num_vfs) {
5253 5254
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5255 5256 5257

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5258
			adapter->vfinfo[i].clear_to_send = false;
5259 5260 5261 5262 5263 5264

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5265 5266
	}

5267 5268
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5269
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5270
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5271
	}
5272

5273
	/* Disable the Tx DMA engine on 82599 and later MAC */
5274 5275
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5276
	case ixgbe_mac_X540:
5277 5278
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5279
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5280 5281
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5282 5283 5284 5285
		break;
	default:
		break;
	}
5286

5287 5288
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5289

5290 5291
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5292 5293
		hw->mac.ops.disable_tx_laser(hw);

5294 5295 5296 5297 5298 5299 5300 5301 5302 5303 5304 5305 5306
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5307
	ixgbe_tx_timeout_reset(adapter);
5308 5309 5310 5311 5312 5313 5314 5315 5316 5317
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
5318
static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
5319 5320 5321
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5322
	unsigned int rss, fdir;
5323
	u32 fwsm;
J
Jeff Kirsher 已提交
5324
#ifdef CONFIG_IXGBE_DCB
5325 5326 5327
	int j;
	struct tc_configuration *tc;
#endif
5328

5329 5330 5331 5332 5333 5334 5335 5336
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5337
	/* Set common capability flags and settings */
5338
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
5339
	adapter->ring_feature[RING_F_RSS].limit = rss;
5340 5341 5342
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
5343 5344
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355 5356 5357
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

5358 5359 5360 5361
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);

5362
	/* Set MAC specific capability flags and exceptions */
5363 5364
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5365 5366
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;

5367 5368
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5369

5370
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5385
		break;
D
Don Skidmore 已提交
5386
	case ixgbe_mac_X540:
5387
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
5388 5389
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5390
		break;
5391 5392 5393 5394
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_X550:
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
5395 5396 5397
#endif
#ifdef CONFIG_IXGBE_VXLAN
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
5398 5399
#endif
		break;
5400 5401
	default:
		break;
A
Alexander Duyck 已提交
5402
	}
5403

5404 5405 5406 5407 5408
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
5409 5410 5411
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
5412
#ifdef CONFIG_IXGBE_DCB
5413 5414
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
5415 5416
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5417 5418 5419 5420 5421 5422 5423 5424 5425
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

5426 5427 5428 5429 5430 5431 5432 5433 5434
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
5435 5436 5437 5438 5439 5440

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

5441 5442
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5443
	adapter->dcb_cfg.pfc_mode_enable = false;
5444
	adapter->dcb_set_bitmap = 0x00;
5445
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
5446 5447
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
5448 5449

#endif
5450 5451

	/* default flow control settings */
5452
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5453
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5454
	ixgbe_pbthresh_setup(adapter);
5455 5456
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
5457
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
5458

5459
#ifdef CONFIG_PCI_IOV
5460 5461 5462
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

5463
	/* assign number of SR-IOV VFs */
5464
	if (hw->mac.type != ixgbe_mac_82598EB) {
5465
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
5466 5467 5468 5469 5470 5471 5472
			adapter->num_vfs = 0;
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		} else {
			adapter->num_vfs = max_vfs;
		}
	}
#endif /* CONFIG_PCI_IOV */
5473

5474
	/* enable itr by default in dynamic mode */
5475 5476
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5477 5478 5479 5480 5481

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5482
	/* set default work limits */
5483
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5484

5485
	/* initialize eeprom parameters */
5486
	if (ixgbe_init_eeprom_params_generic(hw)) {
5487
		e_dev_err("EEPROM initialization failed\n");
5488 5489 5490
		return -EIO;
	}

5491 5492
	/* PF holds first pool slot */
	set_bit(0, &adapter->fwd_bitmask);
5493 5494 5495 5496 5497 5498 5499
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5500
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5501 5502 5503
 *
 * Return 0 on success, negative on failure
 **/
5504
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5505
{
5506
	struct device *dev = tx_ring->dev;
5507
	int orig_node = dev_to_node(dev);
5508
	int ring_node = -1;
5509 5510
	int size;

5511
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5512 5513

	if (tx_ring->q_vector)
5514
		ring_node = tx_ring->q_vector->numa_node;
5515

5516
	tx_ring->tx_buffer_info = vzalloc_node(size, ring_node);
5517
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5518
		tx_ring->tx_buffer_info = vzalloc(size);
5519 5520
	if (!tx_ring->tx_buffer_info)
		goto err;
5521

5522 5523
	u64_stats_init(&tx_ring->syncp);

5524
	/* round up to nearest 4K */
5525
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5526
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5527

5528
	set_dev_node(dev, ring_node);
5529 5530 5531 5532 5533 5534 5535 5536
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
5537 5538
	if (!tx_ring->desc)
		goto err;
5539

5540 5541
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5542
	return 0;
5543 5544 5545 5546

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5547
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5548
	return -ENOMEM;
5549 5550
}

5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5566
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5567 5568
		if (!err)
			continue;
5569

5570
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5571
		goto err_setup_tx;
5572 5573
	}

5574 5575 5576 5577 5578
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
5579 5580 5581
	return err;
}

5582 5583
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5584
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5585 5586 5587
 *
 * Returns 0 on success, negative on failure
 **/
5588
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5589
{
5590
	struct device *dev = rx_ring->dev;
5591
	int orig_node = dev_to_node(dev);
5592
	int ring_node = -1;
5593
	int size;
5594

5595
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5596 5597

	if (rx_ring->q_vector)
5598
		ring_node = rx_ring->q_vector->numa_node;
5599

5600
	rx_ring->rx_buffer_info = vzalloc_node(size, ring_node);
5601
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5602
		rx_ring->rx_buffer_info = vzalloc(size);
5603 5604
	if (!rx_ring->rx_buffer_info)
		goto err;
5605

5606 5607
	u64_stats_init(&rx_ring->syncp);

5608
	/* Round up to nearest 4K */
5609 5610
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5611

5612
	set_dev_node(dev, ring_node);
5613 5614 5615 5616 5617 5618 5619 5620
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
5621 5622
	if (!rx_ring->desc)
		goto err;
5623

5624 5625
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5626 5627

	return 0;
5628 5629 5630 5631
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5632
	return -ENOMEM;
5633 5634
}

5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645 5646 5647 5648 5649
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5650
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5651 5652
		if (!err)
			continue;
5653

5654
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5655
		goto err_setup_rx;
5656 5657
	}

5658 5659 5660 5661 5662
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
5663 5664 5665 5666
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
5667 5668 5669
	return err;
}

5670 5671 5672 5673 5674 5675
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5676
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5677
{
5678
	ixgbe_clean_tx_ring(tx_ring);
5679 5680 5681 5682

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5683 5684 5685 5686 5687 5688
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701 5702 5703

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5704
		if (adapter->tx_ring[i]->desc)
5705
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5706 5707 5708
}

/**
5709
 * ixgbe_free_rx_resources - Free Rx Resources
5710 5711 5712 5713
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5714
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5715
{
5716
	ixgbe_clean_rx_ring(rx_ring);
5717 5718 5719 5720

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5721 5722 5723 5724 5725 5726
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737 5738 5739 5740

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

5741 5742 5743 5744
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
5745
	for (i = 0; i < adapter->num_rx_queues; i++)
5746
		if (adapter->rx_ring[i]->desc)
5747
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5762
	/* MTU < 68 is an error and causes problems on some kernels */
5763 5764 5765 5766
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
		return -EINVAL;

	/*
5767 5768 5769
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
5770 5771 5772
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
A
Alexander Duyck 已提交
5773
	    (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
5774
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
5775

5776
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5777

5778
	/* must set new MTU before calling down or up */
5779 5780
	netdev->mtu = new_mtu;

5781 5782
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795 5796 5797 5798 5799 5800 5801

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5802
	struct ixgbe_hw *hw = &adapter->hw;
5803
	int err, queues;
5804 5805 5806 5807

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5808

5809 5810
	netif_carrier_off(netdev);

5811 5812 5813 5814 5815 5816 5817 5818 5819 5820 5821 5822
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5823
	err = ixgbe_request_irq(adapter);
5824 5825 5826
	if (err)
		goto err_req_irq;

5827
	/* Notify the stack of the actual queue counts. */
5828 5829 5830 5831 5832 5833
	if (adapter->num_rx_pools > 1)
		queues = adapter->num_rx_queues_per_pool;
	else
		queues = adapter->num_tx_queues;

	err = netif_set_real_num_tx_queues(netdev, queues);
5834 5835 5836
	if (err)
		goto err_set_queues;

5837 5838 5839 5840 5841 5842
	if (adapter->num_rx_pools > 1 &&
	    adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
		queues = IXGBE_MAX_L2A_QUEUES;
	else
		queues = adapter->num_rx_queues;
	err = netif_set_real_num_rx_queues(netdev, queues);
5843 5844 5845
	if (err)
		goto err_set_queues;

5846 5847
	ixgbe_ptp_init(adapter);

5848
	ixgbe_up_complete(adapter);
5849

5850 5851
	ixgbe_clear_vxlan_port(adapter);
#ifdef CONFIG_IXGBE_VXLAN
5852 5853
	vxlan_get_rx_port(netdev);
#endif
5854

5855 5856
	return 0;

5857 5858
err_set_queues:
	ixgbe_free_irq(adapter);
5859
err_req_irq:
5860
	ixgbe_free_all_rx_resources(adapter);
5861 5862
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
5863
err_setup_rx:
5864
	ixgbe_free_all_tx_resources(adapter);
5865
err_setup_tx:
5866 5867 5868 5869 5870
	ixgbe_reset(adapter);

	return err;
}

5871 5872 5873 5874
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

5875 5876 5877 5878 5879 5880 5881 5882 5883
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

5884 5885 5886 5887 5888 5889
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901 5902 5903 5904
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

5905 5906
	ixgbe_ptp_stop(adapter);

5907
	ixgbe_close_suspend(adapter);
5908

5909 5910
	ixgbe_fdir_filter_exit(adapter);

5911
	ixgbe_release_hw_control(adapter);
5912 5913 5914 5915

	return 0;
}

5916 5917 5918
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5919 5920
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5921 5922
	u32 err;

5923
	adapter->hw.hw_addr = adapter->io_addr;
5924 5925
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5926 5927 5928 5929 5930
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5931 5932

	err = pci_enable_device_mem(pdev);
5933
	if (err) {
5934
		e_dev_err("Cannot enable PCI device from suspend\n");
5935 5936
		return err;
	}
5937
	smp_mb__before_atomic();
5938
	clear_bit(__IXGBE_DISABLED, &adapter->state);
5939 5940
	pci_set_master(pdev);

5941
	pci_wake_from_d3(pdev, false);
5942 5943 5944

	ixgbe_reset(adapter);

5945 5946
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5947 5948 5949
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
5950
		err = ixgbe_open(netdev);
5951 5952 5953 5954 5955

	rtnl_unlock();

	if (err)
		return err;
5956 5957 5958 5959 5960 5961

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5962 5963

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5964
{
5965 5966
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5967 5968 5969
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5970 5971 5972 5973 5974 5975
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

5976
	rtnl_lock();
5977 5978
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
5979
	rtnl_unlock();
5980

5981 5982
	ixgbe_clear_interrupt_scheme(adapter);

5983 5984 5985 5986
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5987

5988
#endif
5989 5990 5991
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

5992 5993
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5994

5995 5996
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
5997 5998
			hw->mac.ops.enable_tx_laser(hw);

5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

6016 6017
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6018
		pci_wake_from_d3(pdev, false);
6019 6020
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6021
	case ixgbe_mac_X540:
6022 6023
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6024 6025 6026 6027 6028
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
6029

6030
	*enable_wake = !!wufc;
6031 6032
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
6033

6034 6035
	ixgbe_release_hw_control(adapter);

6036 6037
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6038

6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056 6057
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6058 6059 6060

	return 0;
}
6061
#endif /* CONFIG_PM */
6062 6063 6064

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6065 6066 6067 6068 6069 6070 6071 6072
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6073 6074
}

6075 6076 6077 6078 6079 6080
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6081
	struct net_device *netdev = adapter->netdev;
6082
	struct ixgbe_hw *hw = &adapter->hw;
6083
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6084 6085
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6086 6087
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6088
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6089

6090 6091 6092 6093
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6094
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6095
		u64 rsc_count = 0;
6096 6097
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6098 6099
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6100 6101 6102
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6103 6104
	}

6105 6106 6107 6108 6109
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6110
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6111 6112 6113 6114 6115 6116
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6117
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6118 6119 6120 6121 6122
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6123
	/* gather some stats to the adapter struct that are per queue */
6124 6125 6126 6127 6128 6129 6130
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6131
	adapter->restart_queue = restart_queue;
6132 6133 6134
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6135

6136
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6137 6138

	/* 8 register reads */
6139 6140 6141 6142
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6143 6144
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6145 6146
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6147 6148
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6149 6150 6151
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6152 6153
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6154 6155
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6156
		case ixgbe_mac_X540:
6157 6158
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6159 6160 6161 6162 6163
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6164
		}
6165
	}
6166 6167 6168 6169 6170 6171

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6172 6173 6174
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
		    (hw->mac.type == ixgbe_mac_X550EM_x)) {
6175 6176 6177 6178 6179 6180 6181
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6182
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6183
	/* work around hardware counting issue */
6184
	hwstats->gprc -= missed_rx;
6185

6186 6187
	ixgbe_update_xoff_received(adapter);

6188
	/* 82598 hardware only has a 32 bit counter in the high register */
6189 6190 6191 6192 6193 6194 6195
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6196
	case ixgbe_mac_X540:
6197 6198 6199
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
		/* OS2BMC stats are X540 and later */
6200 6201 6202 6203 6204
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
6205 6206 6207
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6208
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6209
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6210
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6211
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6212
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6213
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6214 6215 6216
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6217
#ifdef IXGBE_FCOE
6218 6219 6220 6221 6222 6223
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6224
		/* Add up per cpu counters for total ddp aloc fail */
6225 6226 6227 6228 6229
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
6230
			for_each_possible_cpu(cpu) {
6231 6232 6233
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
6234
			}
6235 6236
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
6237
		}
6238
#endif /* IXGBE_FCOE */
6239 6240 6241
		break;
	default:
		break;
6242
	}
6243
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
6244 6245
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
6246
	if (hw->mac.type == ixgbe_mac_82598EB)
6247 6248 6249 6250 6251 6252 6253 6254 6255
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6256
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
6257
	hwstats->lxontxc += lxon;
6258
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
6259 6260 6261
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6262 6263 6264 6265
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
6281 6282

	/* Fill out the OS statistics structure */
6283
	netdev->stats.multicast = hwstats->mprc;
6284 6285

	/* Rx Errors */
6286
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
6287
	netdev->stats.rx_dropped = 0;
6288 6289
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
6290
	netdev->stats.rx_missed_errors = total_mpc;
6291 6292 6293
}

/**
6294
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
6295
 * @adapter: pointer to the device adapter structure
6296
 **/
6297
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
6298
{
6299
	struct ixgbe_hw *hw = &adapter->hw;
6300
	int i;
6301

6302 6303 6304 6305
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6306

6307
	/* if interface is down do nothing */
6308
	if (test_bit(__IXGBE_DOWN, &adapter->state))
6309 6310 6311 6312 6313 6314 6315 6316
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

6317 6318 6319
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6320
				&(adapter->tx_ring[i]->state));
6321 6322
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
6323 6324 6325 6326 6327 6328 6329 6330
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6331
 * @adapter: pointer to the device adapter structure
6332 6333
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
6334
 * in order to make certain interrupts are occurring.  Secondly it sets the
6335
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
6336
 * determine if a hang has occurred.
6337 6338
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6339
{
6340
	struct ixgbe_hw *hw = &adapter->hw;
6341 6342
	u64 eics = 0;
	int i;
6343

6344
	/* If we're down, removing or resetting, just bail */
6345
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6346
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6347 6348
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6349

6350 6351 6352 6353 6354
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6355

6356 6357 6358 6359 6360 6361 6362 6363
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6364 6365
	} else {
		/* get one bit for every active tx/rx interrupt vector */
6366
		for (i = 0; i < adapter->num_q_vectors; i++) {
6367
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
6368
			if (qv->rx.ring || qv->tx.ring)
6369 6370
				eics |= ((u64)1 << i);
		}
6371
	}
6372

6373
	/* Cause software interrupt to ensure rings are cleaned */
6374
	ixgbe_irq_rearm_queues(adapter, eics);
6375 6376
}

6377
/**
6378
 * ixgbe_watchdog_update_link - update the link status
6379 6380
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
6381
 **/
6382
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6383 6384
{
	struct ixgbe_hw *hw = &adapter->hw;
6385 6386
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6387
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
6388

6389 6390 6391 6392 6393
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6394
	} else {
6395 6396 6397
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6398
	}
6399 6400 6401 6402

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

6403
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
6404
		hw->mac.ops.fc_enable(hw);
6405 6406
		ixgbe_set_rx_drop_en(adapter);
	}
6407 6408 6409 6410 6411 6412 6413 6414 6415 6416 6417

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6418 6419
}

6420 6421 6422 6423 6424 6425 6426 6427 6428 6429 6430 6431 6432 6433 6434 6435 6436
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

6437
/**
6438 6439
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
6440
 * @adapter: pointer to the device adapter structure
6441
 **/
6442
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6443
{
6444
	struct net_device *netdev = adapter->netdev;
6445
	struct ixgbe_hw *hw = &adapter->hw;
6446 6447
	struct net_device *upper;
	struct list_head *iter;
6448
	u32 link_speed = adapter->link_speed;
6449
	const char *speed_str;
6450
	bool flow_rx, flow_tx;
6451

6452 6453
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6454
		return;
6455

6456
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6457

6458 6459 6460 6461 6462 6463 6464 6465 6466
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
6467 6468
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6480
	}
6481

6482 6483
	adapter->last_rx_ptp_check = jiffies;

6484
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6485
		ixgbe_ptp_start_cyclecounter(adapter);
6486

6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
6505 6506 6507
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6508

6509 6510
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
6511

6512 6513 6514 6515 6516 6517 6518 6519 6520 6521 6522 6523 6524 6525 6526
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

	/* enable any upper devices */
	rtnl_lock();
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv)
				netif_tx_wake_all_queues(upper);
		}
	}
	rtnl_unlock();

6527 6528 6529
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

6530 6531
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6532 6533
}

6534
/**
6535 6536
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
6537
 * @adapter: pointer to the adapter structure
6538
 **/
A
Alexander Duyck 已提交
6539
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
6540
{
6541
	struct net_device *netdev = adapter->netdev;
6542
	struct ixgbe_hw *hw = &adapter->hw;
6543

6544 6545
	adapter->link_up = false;
	adapter->link_speed = 0;
6546

6547 6548 6549
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6550

6551 6552 6553
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6554

6555
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6556
		ixgbe_ptp_start_cyclecounter(adapter);
6557

6558 6559
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
6560 6561 6562

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6563
}
6564

6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

6590 6591 6592 6593
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605 6606 6607 6608
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

6609 6610
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
6611
 * @adapter: pointer to the device adapter structure
6612 6613 6614 6615
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
6616 6617
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
6618 6619 6620 6621 6622
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6623
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
6624
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
6625
		}
6626 6627 6628
	}
}

6629 6630 6631 6632 6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652 6653 6654 6655 6656 6657 6658 6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682 6683 6684 6685 6686 6687 6688
#ifdef CONFIG_PCI_IOV
static inline void ixgbe_issue_vf_flr(struct ixgbe_adapter *adapter,
				      struct pci_dev *vfdev)
{
	if (!pci_wait_for_pending_transaction(vfdev))
		e_dev_warn("Issuing VFLR with pending transactions\n");

	e_dev_err("Issuing VFLR for VF %s\n", pci_name(vfdev));
	pcie_capability_set_word(vfdev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);

	msleep(100);
}

static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
	struct pci_dev *vfdev;
	u32 gpc;
	int pos;
	unsigned short vf_id;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
	if (!pos)
		return;

	/* get the device ID for the VF */
	pci_read_config_word(pdev, pos + PCI_SRIOV_VF_DID, &vf_id);

	/* check status reg for all VFs owned by this PF */
	vfdev = pci_get_device(pdev->vendor, vf_id, NULL);
	while (vfdev) {
		if (vfdev->is_virtfn && (vfdev->physfn == pdev)) {
			u16 status_reg;

			pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
			if (status_reg & PCI_STATUS_REC_MASTER_ABORT)
				/* issue VFLR */
				ixgbe_issue_vf_flr(adapter, vfdev);
		}

		vfdev = pci_get_device(pdev->vendor, vf_id, vfdev);
	}
}

6689 6690 6691 6692
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

6693 6694 6695
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

6707
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
6708
}
6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

6720

6721 6722
/**
 * ixgbe_watchdog_subtask - check and bring link up
6723
 * @adapter: pointer to the device adapter structure
6724 6725 6726
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
6727
	/* if interface is down, removing or resetting, do nothing */
6728
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6729
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6730
	    test_bit(__IXGBE_RESETTING, &adapter->state))
6731 6732 6733 6734 6735 6736 6737 6738
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
6739

6740
	ixgbe_check_for_bad_vf(adapter);
6741
	ixgbe_spoof_check(adapter);
6742
	ixgbe_update_stats(adapter);
6743 6744

	ixgbe_watchdog_flush_tx(adapter);
6745
}
6746

6747
/**
6748
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
6749
 * @adapter: the ixgbe adapter structure
6750
 **/
6751
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6752 6753
{
	struct ixgbe_hw *hw = &adapter->hw;
6754
	s32 err;
6755

6756 6757 6758 6759
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
6760

M
Mark Rustad 已提交
6761 6762 6763 6764
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

6765 6766 6767
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
6768

M
Mark Rustad 已提交
6769 6770
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

6771 6772 6773
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
6774

6775 6776 6777 6778
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6779
	}
6780

6781 6782 6783
	/* exit on error */
	if (err)
		goto sfp_out;
6784

6785 6786 6787
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
6788

6789
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6790

6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
6817
	}
6818
}
6819

6820 6821
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
6822
 * @adapter: the ixgbe adapter structure
6823 6824 6825 6826
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
6827 6828
	u32 speed;
	bool autoneg = false;
6829 6830 6831 6832 6833 6834 6835 6836 6837 6838

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
6839
	speed = hw->phy.autoneg_advertised;
6840
	if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
J
Josh Hay 已提交
6841
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
6842 6843 6844 6845 6846 6847 6848 6849

		/* setup the highest link when no autoneg */
		if (!autoneg) {
			if (speed & IXGBE_LINK_SPEED_10GB_FULL)
				speed = IXGBE_LINK_SPEED_10GB_FULL;
		}
	}

6850
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
6851
		hw->mac.ops.setup_link(hw, speed, true);
6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

6867 6868 6869 6870 6871
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
6872

6873 6874 6875
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

6876
	ixgbe_service_event_schedule(adapter);
6877 6878
}

6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

6899 6900 6901 6902 6903 6904 6905
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

6906
	/* If we're already down, removing or resetting, just bail */
6907
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6908
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6909 6910 6911 6912 6913 6914 6915
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

6916
	rtnl_lock();
6917
	ixgbe_reinit_locked(adapter);
6918
	rtnl_unlock();
6919 6920
}

6921 6922 6923 6924 6925 6926 6927 6928 6929
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
6930 6931 6932 6933 6934 6935 6936 6937 6938
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
6939 6940 6941 6942 6943 6944
#ifdef CONFIG_IXGBE_VXLAN
	if (adapter->flags2 & IXGBE_FLAG2_VXLAN_REREG_NEEDED) {
		adapter->flags2 &= ~IXGBE_FLAG2_VXLAN_REREG_NEEDED;
		vxlan_get_rx_port(adapter->netdev);
	}
#endif /* CONFIG_IXGBE_VXLAN */
6945
	ixgbe_reset_subtask(adapter);
6946
	ixgbe_phy_interrupt_subtask(adapter);
6947 6948
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
6949
	ixgbe_check_overtemp_subtask(adapter);
6950
	ixgbe_watchdog_subtask(adapter);
6951
	ixgbe_fdir_reinit_subtask(adapter);
6952
	ixgbe_check_hang_subtask(adapter);
6953

6954
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
6955 6956 6957
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
6958 6959

	ixgbe_service_event_complete(adapter);
6960 6961
}

6962 6963
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
6964
		     u8 *hdr_len)
6965
{
6966
	struct sk_buff *skb = first->skb;
6967 6968
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
6969
	int err;
6970

6971 6972 6973
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

6974 6975
	if (!skb_is_gso(skb))
		return 0;
6976

6977 6978 6979
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
6980

6981 6982 6983
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

6984
	if (first->protocol == htons(ETH_P_IP)) {
6985 6986 6987 6988 6989 6990 6991 6992
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6993 6994 6995
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
6996 6997 6998 6999 7000 7001
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
7002 7003
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
7004 7005
	}

7006
	/* compute header lengths */
7007 7008 7009
	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

7010 7011 7012 7013
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

7014
	/* mss_l4len_id: use 0 as index for TSO */
7015 7016 7017 7018 7019 7020
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
7021
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7022 7023

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
7024
			  mss_l4len_idx);
7025 7026 7027 7028

	return 1;
}

7029 7030
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
7031
{
7032
	struct sk_buff *skb = first->skb;
7033 7034 7035
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
7036

7037
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7038 7039 7040
		if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
		    !(first->tx_flags & IXGBE_TX_FLAGS_CC))
			return;
7041 7042
		vlan_macip_lens = skb_network_offset(skb) <<
				  IXGBE_ADVTXD_MACLEN_SHIFT;
7043 7044
	} else {
		u8 l4_hdr = 0;
7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070
		union {
			struct iphdr *ipv4;
			struct ipv6hdr *ipv6;
			u8 *raw;
		} network_hdr;
		union {
			struct tcphdr *tcphdr;
			u8 *raw;
		} transport_hdr;

		if (skb->encapsulation) {
			network_hdr.raw = skb_inner_network_header(skb);
			transport_hdr.raw = skb_inner_transport_header(skb);
			vlan_macip_lens = skb_inner_network_offset(skb) <<
					  IXGBE_ADVTXD_MACLEN_SHIFT;
		} else {
			network_hdr.raw = skb_network_header(skb);
			transport_hdr.raw = skb_transport_header(skb);
			vlan_macip_lens = skb_network_offset(skb) <<
					  IXGBE_ADVTXD_MACLEN_SHIFT;
		}

		/* use first 4 bits to determine IP version */
		switch (network_hdr.ipv4->version) {
		case IPVERSION:
			vlan_macip_lens |= transport_hdr.raw - network_hdr.raw;
7071
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7072
			l4_hdr = network_hdr.ipv4->protocol;
7073
			break;
7074 7075 7076
		case 6:
			vlan_macip_lens |= transport_hdr.raw - network_hdr.raw;
			l4_hdr = network_hdr.ipv6->nexthdr;
7077 7078 7079 7080
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
7081 7082
					 "partial checksum but version=%d\n",
					 network_hdr.ipv4->version);
7083
			}
7084
		}
7085 7086

		switch (l4_hdr) {
7087
		case IPPROTO_TCP:
7088
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
7089
			mss_l4len_idx = (transport_hdr.tcphdr->doff * 4) <<
7090
					IXGBE_ADVTXD_L4LEN_SHIFT;
7091 7092
			break;
		case IPPROTO_SCTP:
7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
7105
				 l4_hdr);
7106
			}
7107 7108
			break;
		}
7109 7110 7111

		/* update TX checksum flag */
		first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
7112 7113
	}

7114 7115
	/* vlan_macip_lens: MACLEN, VLAN tag */
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7116

7117 7118
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
7119 7120
}

7121 7122 7123 7124 7125 7126
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7127
{
7128
	/* set type for advanced descriptor with frame checksum insertion */
7129 7130 7131
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7132

7133
	/* set HW vlan bit if vlan is present */
7134 7135
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7136

7137
	/* set segmentation enable bits for TSO/FSO */
7138 7139 7140 7141 7142 7143
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7144

7145
	/* insert frame checksum */
7146
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7147

7148 7149
	return cmd_type;
}
7150

7151 7152
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7153
{
7154
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7155

7156
	/* enable L4 checksum for TSO and TX checksum offload */
7157 7158 7159
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7160

7161
	/* enble IPv4 checksum for TSO */
7162 7163 7164
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7165

7166 7167 7168 7169
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7170 7171 7172
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7173

7174
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7175
}
7176

7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7207 7208 7209 7210 7211 7212 7213
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
7214
	struct sk_buff *skb = first->skb;
7215
	struct ixgbe_tx_buffer *tx_buffer;
7216
	union ixgbe_adv_tx_desc *tx_desc;
7217 7218 7219
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7220
	u32 tx_flags = first->tx_flags;
7221
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7222 7223
	u16 i = tx_ring->next_to_use;

7224 7225
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7226 7227 7228 7229
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7230

7231 7232
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7233
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7234 7235
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7236 7237
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7238 7239
		}
	}
7240

7241
#endif
7242
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
7243

7244
	tx_buffer = first;
7245

7246 7247 7248 7249 7250 7251 7252 7253 7254
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
7255

7256
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
7257
			tx_desc->read.cmd_type_len =
7258
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
7259

7260
			i++;
7261
			tx_desc++;
7262
			if (i == tx_ring->count) {
7263
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
7264 7265
				i = 0;
			}
7266
			tx_desc->read.olinfo_status = 0;
7267 7268 7269 7270 7271

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
7272
		}
7273

7274 7275
		if (likely(!data_len))
			break;
7276

7277
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
7278

7279 7280 7281 7282 7283 7284
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
7285
		tx_desc->read.olinfo_status = 0;
7286

7287
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
7288
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
7289
#else
E
Eric Dumazet 已提交
7290
		size = skb_frag_size(frag);
7291 7292
#endif
		data_len -= size;
7293

7294 7295
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
7296

7297 7298
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
7299

7300
	/* write last descriptor with RS and EOP bits */
7301 7302
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
7303

7304
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
7305

7306 7307
	/* set the timestamp */
	first->time_stamp = jiffies;
7308 7309

	/*
7310 7311 7312 7313 7314 7315
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
7316 7317 7318
	 */
	wmb();

7319 7320 7321
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

7322 7323 7324 7325 7326 7327
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

7328 7329 7330
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
7331 7332 7333 7334 7335 7336
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
7337
	}
7338

7339 7340
	return;
dma_error:
7341
	dev_err(tx_ring->dev, "TX DMA map failed\n");
7342 7343 7344

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
7345 7346 7347
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
7348 7349 7350 7351 7352 7353 7354
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
7355 7356
}

7357
static void ixgbe_atr(struct ixgbe_ring *ring,
7358
		      struct ixgbe_tx_buffer *first)
7359 7360 7361 7362 7363 7364 7365 7366 7367
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
7368
	struct tcphdr *th;
7369 7370 7371 7372
	struct sk_buff *skb;
#ifdef CONFIG_IXGBE_VXLAN
	u8 encap = false;
#endif /* CONFIG_IXGBE_VXLAN */
7373
	__be16 vlan_id;
7374

7375 7376 7377 7378 7379 7380
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
7381
		return;
7382

7383
	ring->atr_count++;
7384

7385
	/* snag network header to get L4 type and address */
7386 7387 7388 7389 7390
	skb = first->skb;
	hdr.network = skb_network_header(skb);
	if (skb->encapsulation) {
#ifdef CONFIG_IXGBE_VXLAN
		struct ixgbe_adapter *adapter = q_vector->adapter;
7391

7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404
		if (!adapter->vxlan_port)
			return;
		if (first->protocol != htons(ETH_P_IP) ||
		    hdr.ipv4->version != IPVERSION ||
		    hdr.ipv4->protocol != IPPROTO_UDP) {
			return;
		}
		if (ntohs(udp_hdr(skb)->dest) != adapter->vxlan_port)
			return;
		encap = true;
		hdr.network = skb_inner_network_header(skb);
		th = inner_tcp_hdr(skb);
#else
7405
		return;
7406 7407 7408 7409 7410 7411 7412 7413 7414 7415
#endif /* CONFIG_IXGBE_VXLAN */
	} else {
		/* Currently only IPv4/IPv6 with TCP is supported */
		if ((first->protocol != htons(ETH_P_IPV6) ||
		     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
		    (first->protocol != htons(ETH_P_IP) ||
		     hdr.ipv4->protocol != IPPROTO_TCP))
			return;
		th = tcp_hdr(skb);
	}
7416

7417 7418
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
7419 7420 7421 7422 7423 7424 7425 7426 7427
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

7428
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
7429 7430 7431 7432 7433 7434 7435 7436 7437 7438 7439 7440 7441 7442

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
7443
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
7444
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
7445
	else
7446
		common.port.src ^= th->dest ^ first->protocol;
7447 7448
	common.port.dst ^= th->source;

7449
	if (first->protocol == htons(ETH_P_IP)) {
7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
7463

7464 7465 7466 7467 7468
#ifdef CONFIG_IXGBE_VXLAN
	if (encap)
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;
#endif /* CONFIG_IXGBE_VXLAN */

7469
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
7470 7471
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
7472 7473
}

7474
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
7475
			      void *accel_priv, select_queue_fallback_t fallback)
7476
{
7477 7478
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
#ifdef IXGBE_FCOE
7479 7480 7481
	struct ixgbe_adapter *adapter;
	struct ixgbe_ring_feature *f;
	int txq;
7482 7483 7484 7485 7486 7487
#endif

	if (fwd_adapter)
		return skb->queue_mapping + fwd_adapter->tx_base_queue;

#ifdef IXGBE_FCOE
7488

7489 7490 7491 7492 7493
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
7494 7495
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
7496
		adapter = netdev_priv(dev);
7497

7498 7499 7500
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
	default:
7501
		return fallback(dev, skb);
7502
	}
7503

7504
	f = &adapter->ring_feature[RING_F_FCOE];
7505

7506 7507
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
7508

7509 7510
	while (txq >= f->indices)
		txq -= f->indices;
7511

7512
	return txq + f->offset;
7513
#else
7514
	return fallback(dev, skb);
7515
#endif
7516 7517
}

7518
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
7519 7520
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
7521
{
7522
	struct ixgbe_tx_buffer *first;
7523
	int tso;
7524
	u32 tx_flags = 0;
7525 7526
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
7527
	__be16 protocol = skb->protocol;
7528
	u8 hdr_len = 0;
7529

7530 7531
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
7532
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
7533 7534 7535 7536 7537 7538
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7539

7540 7541 7542 7543 7544
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

7545 7546 7547
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
7548 7549
	first->bytecount = skb->len;
	first->gso_segs = 1;
7550

7551
	/* if we have a HW VLAN tag being added default to the HW one */
7552 7553
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7554 7555
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
7556
	} else if (protocol == htons(ETH_P_8021Q)) {
7557 7558 7559 7560 7561
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

7562 7563
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
7564 7565
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
7566
	protocol = vlan_get_protocol(skb);
7567

7568 7569 7570 7571
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    adapter->ptp_clock &&
	    !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
				   &adapter->state)) {
7572 7573
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
7574 7575 7576 7577 7578

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
7579 7580
	}

7581 7582
	skb_tx_timestamp(skb);

7583 7584 7585 7586 7587 7588
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7589
		tx_flags |= IXGBE_TX_FLAGS_CC;
7590 7591

#endif
7592
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
7593
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7594 7595
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
7596
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
7597 7598
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
7599 7600
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
7601 7602

			if (skb_cow_head(skb, 0))
7603 7604 7605 7606 7607 7608
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7609
		}
7610
	}
7611

7612 7613 7614 7615
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

7616
#ifdef IXGBE_FCOE
7617
	/* setup tx offload for FCoE */
7618
	if ((protocol == htons(ETH_P_FCOE)) &&
7619
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
7620
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
7621 7622
		if (tso < 0)
			goto out_drop;
7623

7624
		goto xmit_fcoe;
7625
	}
7626

7627
#endif /* IXGBE_FCOE */
7628
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
7629
	if (tso < 0)
7630
		goto out_drop;
7631 7632
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
7633 7634 7635

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
7636
		ixgbe_atr(tx_ring, first);
7637 7638 7639 7640

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
7641
	ixgbe_tx_map(tx_ring, first, hdr_len);
7642

7643
	return NETDEV_TX_OK;
7644 7645

out_drop:
7646 7647 7648
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

7649
	return NETDEV_TX_OK;
7650 7651
}

7652 7653 7654
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
7655 7656 7657 7658
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

7659 7660 7661 7662
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
7663 7664
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
7665

7666 7667
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

7668
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7669 7670
}

7671 7672 7673 7674 7675 7676
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

7677 7678 7679 7680 7681 7682 7683 7684 7685 7686
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7687
	struct ixgbe_hw *hw = &adapter->hw;
7688 7689 7690 7691 7692 7693
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7694
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7695

7696 7697 7698
	ixgbe_mac_set_default_filter(adapter);

	return 0;
7699 7700
}

7701 7702 7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

7732 7733
	switch (cmd) {
	case SIOCSHWTSTAMP:
7734 7735 7736
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
7737 7738 7739
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
7740 7741
}

7742 7743
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
7744
 * netdev->dev_addrs
7745 7746 7747 7748 7749 7750 7751 7752
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
7753
	struct ixgbe_hw *hw = &adapter->hw;
7754

7755
	if (is_valid_ether_addr(hw->mac.san_addr)) {
7756
		rtnl_lock();
7757
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
7758
		rtnl_unlock();
7759 7760 7761

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
7762 7763 7764 7765 7766 7767
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
7768
 * netdev->dev_addrs
7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

7787 7788 7789 7790 7791 7792 7793 7794 7795
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7796
	int i;
7797

7798 7799 7800 7801
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

7802 7803 7804
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
7805 7806
}

A
Alexander Duyck 已提交
7807
#endif
E
Eric Dumazet 已提交
7808 7809 7810 7811 7812 7813
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
7814
	rcu_read_lock();
E
Eric Dumazet 已提交
7815
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
7816
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
7817 7818 7819
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
7820 7821
		if (ring) {
			do {
7822
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
7823 7824
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
7825
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
7826 7827 7828
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
7829
	}
E
Eric Dumazet 已提交
7830 7831 7832 7833 7834 7835 7836 7837

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
7838
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
7839 7840
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
7841
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
7842 7843 7844 7845
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
7846
	rcu_read_unlock();
E
Eric Dumazet 已提交
7847 7848 7849 7850 7851 7852 7853 7854 7855
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

7856
#ifdef CONFIG_IXGBE_DCB
7857 7858 7859
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

7894 7895 7896 7897 7898 7899 7900 7901 7902 7903 7904 7905 7906 7907 7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

7919
#endif /* CONFIG_IXGBE_DCB */
7920 7921
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
7922 7923 7924 7925 7926 7927 7928 7929
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
7930
	bool pools;
7931 7932

	/* Hardware supports up to 8 traffic classes */
7933 7934 7935 7936
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
7937 7938
		return -EINVAL;

7939 7940 7941 7942
	pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
	if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
		return -EBUSY;

7943
	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
7944
	 * match packet buffer alignment. Unfortunately, the
7945 7946 7947 7948 7949 7950
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
	ixgbe_clear_interrupt_scheme(adapter);

7951
#ifdef CONFIG_IXGBE_DCB
7952
	if (tc) {
7953
		netdev_set_num_tc(dev, tc);
7954 7955
		ixgbe_set_prio_tc_map(adapter);

7956 7957
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

7958 7959
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
7960
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
7961
		}
7962
	} else {
7963
		netdev_reset_tc(dev);
7964

7965 7966
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
7967 7968 7969 7970 7971 7972 7973

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

7974
	ixgbe_validate_rtr(adapter, tc);
7975 7976 7977 7978

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

7979
	if (netif_running(dev))
7980
		return ixgbe_open(dev);
7981 7982 7983

	return 0;
}
E
Eric Dumazet 已提交
7984

7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
	rtnl_unlock();
}

#endif
7996 7997 7998 7999 8000 8001 8002 8003 8004 8005
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

8006
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
8007
					    netdev_features_t features)
8008 8009 8010 8011
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
8012 8013
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
8014

8015 8016 8017
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
8018

8019
	return features;
8020 8021
}

8022
static int ixgbe_set_features(struct net_device *netdev,
8023
			      netdev_features_t features)
8024 8025
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8026
	netdev_features_t changed = netdev->features ^ features;
8027 8028 8029
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
8030 8031
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
8032
			need_reset = true;
8033 8034 8035 8036 8037 8038 8039 8040 8041 8042
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
8043 8044 8045 8046 8047 8048 8049
		}
	}

	/*
	 * Check if Flow Director n-tuple support was enabled or disabled.  If
	 * the state changed, we need to reset.
	 */
8050 8051
	switch (features & NETIF_F_NTUPLE) {
	case NETIF_F_NTUPLE:
8052
		/* turn off ATR, enable perfect filters and reset */
8053 8054 8055
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

8056 8057
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076 8077 8078 8079 8080 8081 8082 8083
		break;
	default:
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
			break;

		/* We cannot enable ATR if we have 2 or more traffic classes */
		if (netdev_get_num_tc(netdev) > 1)
			break;

		/* We cannot enable ATR if RSS is disabled */
		if (adapter->ring_feature[RING_F_RSS].limit <= 1)
			break;

		/* A sample rate of 0 indicates ATR disabled */
		if (!adapter->atr_sample_rate)
			break;

		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		break;
8084 8085
	}

8086
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
8087 8088 8089 8090
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);

B
Ben Greear 已提交
8091 8092 8093
	if (changed & NETIF_F_RXALL)
		need_reset = true;

8094
	netdev->features = features;
8095 8096 8097 8098 8099 8100 8101 8102 8103 8104

#ifdef CONFIG_IXGBE_VXLAN
	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM)
			adapter->flags2 |= IXGBE_FLAG2_VXLAN_REREG_NEEDED;
		else
			ixgbe_clear_vxlan_port(adapter);
	}
#endif /* CONFIG_IXGBE_VXLAN */

8105 8106 8107 8108 8109 8110
	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;
}

8111
#ifdef CONFIG_IXGBE_VXLAN
8112 8113 8114 8115 8116 8117 8118 8119 8120 8121 8122 8123 8124
/**
 * ixgbe_add_vxlan_port - Get notifications about VXLAN ports that come up
 * @dev: The port's netdev
 * @sa_family: Socket Family that VXLAN is notifiying us about
 * @port: New UDP port number that VXLAN started listening to
 **/
static void ixgbe_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
				 __be16 port)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 new_port = ntohs(port);

8125 8126 8127
	if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
		return;

8128 8129 8130
	if (sa_family == AF_INET6)
		return;

8131
	if (adapter->vxlan_port == new_port)
8132 8133 8134 8135
		return;

	if (adapter->vxlan_port) {
		netdev_info(dev,
8136
			    "Hit Max num of VXLAN ports, not adding port %d\n",
8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156
			    new_port);
		return;
	}

	adapter->vxlan_port = new_port;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, new_port);
}

/**
 * ixgbe_del_vxlan_port - Get notifications about VXLAN ports that go away
 * @dev: The port's netdev
 * @sa_family: Socket Family that VXLAN is notifying us about
 * @port: UDP port number that VXLAN stopped listening to
 **/
static void ixgbe_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
				 __be16 port)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	u16 new_port = ntohs(port);

8157 8158 8159
	if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
		return;

8160 8161 8162 8163 8164 8165 8166 8167 8168
	if (sa_family == AF_INET6)
		return;

	if (adapter->vxlan_port != new_port) {
		netdev_info(dev, "Port %d was not found, not deleting\n",
			    new_port);
		return;
	}

8169 8170
	ixgbe_clear_vxlan_port(adapter);
	adapter->flags2 |= IXGBE_FLAG2_VXLAN_REREG_NEEDED;
8171
}
8172
#endif /* CONFIG_IXGBE_VXLAN */
8173

8174
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
8175
			     struct net_device *dev,
8176
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
8177 8178
			     u16 flags)
{
8179
	/* guarantee we can provide a unique filter for the unicast address */
8180
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
8181 8182
		if (IXGBE_MAX_PF_MACVLANS <= netdev_uc_count(dev))
			return -ENOMEM;
J
John Fastabend 已提交
8183 8184
	}

8185
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
8186 8187
}

8188 8189 8190 8191 8192 8193 8194 8195 8196 8197
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
 * @adapter - the private structure
 * @mode - requested bridge mode
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
8198 8199 8200 8201
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

8202 8203
	switch (mode) {
	case BRIDGE_MODE_VEPA:
8204
		/* disable Tx loopback, rely on switch hairpin mode */
8205
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
8225 8226
		break;
	case BRIDGE_MODE_VEB:
8227
		/* enable Tx loopback for internal VF/PF communication */
8228 8229
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

8262
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
8263
				    struct nlmsghdr *nlh, u16 flags)
8264 8265 8266 8267 8268 8269 8270 8271 8272
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
8273 8274
	if (!br_spec)
		return -EINVAL;
8275 8276

	nla_for_each_nested(attr, br_spec, rem) {
8277
		int status;
8278 8279 8280 8281 8282
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

8283 8284 8285
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

8286
		mode = nla_get_u16(attr);
8287 8288 8289
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
8290 8291

		break;
8292 8293 8294 8295 8296 8297
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
8298
				    struct net_device *dev,
8299
				    u32 filter_mask, int nlflags)
8300 8301 8302 8303 8304 8305
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

8306
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
8307 8308
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
8309 8310
}

8311 8312 8313 8314
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
8315
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
8316
	unsigned int limit;
8317 8318
	int pool, err;

8319 8320 8321 8322 8323 8324 8325
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

8326 8327 8328 8329 8330 8331 8332
#ifdef CONFIG_RPS
	if (vdev->num_rx_queues != vdev->num_tx_queues) {
		netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
			    vdev->name);
		return ERR_PTR(-EINVAL);
	}
#endif
8333
	/* Check for hardware restriction on number of rx/tx queues */
8334
	if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346
	    vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
		netdev_info(pdev,
			    "%s: Supports RX/TX Queue counts 1,2, and 4\n",
			    pdev->name);
		return ERR_PTR(-EINVAL);
	}

	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
	      adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

8347
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
8348 8349 8350 8351 8352 8353
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

	pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
	adapter->num_rx_pools++;
	set_bit(pool, &adapter->fwd_bitmask);
8354
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
8355 8356 8357

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
8358
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
8359
	adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385

	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	if (err)
		goto fwd_add_err;
	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
	err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
	if (err)
		goto fwd_add_err;
	netif_tx_start_all_queues(vdev);
	return fwd_adapter;
fwd_add_err:
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
	clear_bit(pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
	struct ixgbe_fwd_adapter *fwd_adapter = priv;
	struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
8386
	unsigned int limit;
8387 8388 8389 8390

	clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;

8391 8392
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
8393 8394 8395 8396 8397 8398 8399 8400 8401 8402
	ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
	ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   fwd_adapter->pool, adapter->num_rx_pools,
		   fwd_adapter->rx_base_queue,
		   fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);
	kfree(fwd_adapter);
}

8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415 8416 8417
#define IXGBE_MAX_TUNNEL_HDR_LEN 80
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
	if (!skb->encapsulation)
		return features;

	if (unlikely(skb_inner_mac_header(skb) - skb_transport_header(skb) >
		     IXGBE_MAX_TUNNEL_HDR_LEN))
		return features & ~NETIF_F_ALL_CSUM;

	return features;
}

8418
static const struct net_device_ops ixgbe_netdev_ops = {
8419
	.ndo_open		= ixgbe_open,
8420
	.ndo_stop		= ixgbe_close,
8421
	.ndo_start_xmit		= ixgbe_xmit_frame,
8422
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
8423
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
8424 8425 8426 8427 8428 8429
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
8430
	.ndo_do_ioctl		= ixgbe_ioctl,
8431 8432
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
8433
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
8434
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
8435
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
H
Hiroshi Shimamoto 已提交
8436
	.ndo_set_vf_trust	= ixgbe_ndo_set_vf_trust,
8437
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
8438
	.ndo_get_stats64	= ixgbe_get_stats64,
8439
#ifdef CONFIG_IXGBE_DCB
J
John Fastabend 已提交
8440
	.ndo_setup_tc		= ixgbe_setup_tc,
8441
#endif
8442 8443 8444
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
8445
#ifdef CONFIG_NET_RX_BUSY_POLL
8446
	.ndo_busy_poll		= ixgbe_low_latency_recv,
8447
#endif
8448 8449
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
8450
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
8451
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
8452 8453
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
8454
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
8455
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
8456
#endif /* IXGBE_FCOE */
8457 8458
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
8459
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
8460 8461
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
8462 8463
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
8464
#ifdef CONFIG_IXGBE_VXLAN
8465 8466
	.ndo_add_vxlan_port	= ixgbe_add_vxlan_port,
	.ndo_del_vxlan_port	= ixgbe_del_vxlan_port,
8467
#endif /* CONFIG_IXGBE_VXLAN */
8468
	.ndo_features_check	= ixgbe_features_check,
8469 8470
};

8471 8472 8473 8474 8475 8476 8477 8478 8479 8480 8481
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
8482
	struct pci_dev *entry, *pdev = adapter->pdev;
8483 8484
	int physfns = 0;

8485 8486 8487
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
8488
	 */
8489
	if (ixgbe_pcie_from_parent(&adapter->hw))
8490
		physfns = 4;
8491 8492 8493

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
8494 8495 8496 8497 8498 8499 8500 8501 8502 8503 8504 8505 8506 8507
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
8508 8509 8510 8511 8512
	}

	return physfns;
}

8513 8514 8515 8516 8517 8518 8519 8520 8521 8522 8523 8524 8525 8526 8527 8528 8529 8530 8531 8532 8533
/**
 * ixgbe_wol_supported - Check whether device supports WoL
 * @hw: hw specific details
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			u16 subdevice_id)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
	int is_wol_supported = 0;

	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
8534
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
8535 8536 8537 8538
		case IXGBE_SUBDEV_ID_82599_560FLR:
			/* only support first port */
			if (hw->bus.func != 0)
				break;
8539
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
8540
		case IXGBE_SUBDEV_ID_82599_SFP:
8541
		case IXGBE_SUBDEV_ID_82599_RNDC:
8542
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
8543
		case IXGBE_SUBDEV_ID_82599_LOM_SFP:
8544 8545 8546 8547
			is_wol_supported = 1;
			break;
		}
		break;
8548 8549 8550 8551 8552 8553 8554 8555
	case IXGBE_DEV_ID_82599EN_SFP:
		/* Only this subdevice supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
			is_wol_supported = 1;
			break;
		}
		break;
8556 8557 8558 8559 8560 8561 8562 8563 8564
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_82599_KX4:
		is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_X540T:
8565
	case IXGBE_DEV_ID_X540T1:
8566 8567 8568 8569
	case IXGBE_DEV_ID_X550T:
	case IXGBE_DEV_ID_X550EM_X_KX4:
	case IXGBE_DEV_ID_X550EM_X_KR:
	case IXGBE_DEV_ID_X550EM_X_10G_T:
8570 8571 8572 8573 8574 8575 8576 8577 8578 8579 8580 8581
		/* check eeprom to see if enabled wol */
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0))) {
			is_wol_supported = 1;
		}
		break;
	}

	return is_wol_supported;
}

8582 8583 8584 8585 8586 8587 8588 8589 8590 8591 8592 8593 8594 8595 8596 8597 8598 8599 8600 8601 8602 8603 8604
/**
 * ixgbe_get_platform_mac_addr - Look up MAC address in Open Firmware / IDPROM
 * @adapter: Pointer to adapter struct
 */
static void ixgbe_get_platform_mac_addr(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_OF
	struct device_node *dp = pci_device_to_OF_node(adapter->pdev);
	struct ixgbe_hw *hw = &adapter->hw;
	const unsigned char *addr;

	addr = of_get_mac_address(dp);
	if (addr) {
		ether_addr_copy(hw->mac.perm_addr, addr);
		return;
	}
#endif /* CONFIG_OF */

#ifdef CONFIG_SPARC
	ether_addr_copy(hw->mac.perm_addr, idprom->id_ethaddr);
#endif /* CONFIG_SPARC */
}

8605 8606 8607 8608 8609 8610 8611 8612 8613 8614 8615
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
8616
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
8617 8618 8619 8620 8621
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
8622
	int i, err, pci_using_dac, expected_gts;
8623
	unsigned int indices = MAX_TX_QUEUES;
8624
	u8 part_str[IXGBE_PBANUM_LENGTH];
8625
	bool disable_dev = false;
8626 8627 8628
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
8629
	u32 eec;
8630

8631 8632 8633 8634 8635 8636 8637 8638 8639
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

8640
	err = pci_enable_device_mem(pdev);
8641 8642 8643
	if (err)
		return err;

8644
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
8645 8646
		pci_using_dac = 1;
	} else {
8647
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
8648
		if (err) {
8649 8650 8651
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
8652 8653 8654 8655
		}
		pci_using_dac = 0;
	}

8656
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
8657
					   IORESOURCE_MEM), ixgbe_driver_name);
8658
	if (err) {
8659 8660
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
8661 8662 8663
		goto err_pci_reg;
	}

8664
	pci_enable_pcie_error_reporting(pdev);
8665

8666
	pci_set_master(pdev);
8667
	pci_save_state(pdev);
8668

8669
	if (ii->mac == ixgbe_mac_82598EB) {
8670
#ifdef CONFIG_IXGBE_DCB
8671 8672 8673 8674
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
8675
#endif
8676
	}
8677

8678
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
8679 8680 8681 8682 8683 8684 8685 8686 8687 8688 8689 8690 8691
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
8692
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
8693

8694
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
8695
			      pci_resource_len(pdev, 0));
8696
	adapter->io_addr = hw->hw_addr;
8697 8698 8699 8700 8701
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

8702
	netdev->netdev_ops = &ixgbe_netdev_ops;
8703 8704
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
8705
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
8706 8707 8708

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
8709
	hw->mac.type  = ii->mac;
8710
	hw->mvals     = ii->mvals;
8711

8712 8713
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
8714
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
8715 8716 8717 8718
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
8719 8720 8721 8722 8723 8724
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
8725
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
8726 8727 8728 8729 8730 8731 8732
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
8733

8734
	ii->get_invariants(hw);
8735 8736 8737 8738 8739 8740

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

8741
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
8742 8743 8744
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
8745 8746
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
8747
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
8748 8749 8750 8751
		break;
	default:
		break;
	}
8752

8753 8754 8755 8756 8757 8758 8759
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
8760
			e_crit(probe, "Fan has stopped, replace the adapter\n");
8761 8762
	}

8763 8764 8765
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

8766
	/* reset_hw fills in the perm_addr as well */
8767
	hw->phy.reset_if_overtemp = true;
8768
	err = hw->mac.ops.reset_hw(hw);
8769
	hw->phy.reset_if_overtemp = false;
8770
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
8771 8772
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
8773 8774
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
8775 8776
		goto err_sw_init;
	} else if (err) {
8777
		e_dev_err("HW Init failed: %d\n", err);
8778 8779 8780
		goto err_sw_init;
	}

8781
#ifdef CONFIG_PCI_IOV
8782 8783 8784 8785 8786 8787
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
	memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
8788
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
8789
	ixgbe_enable_sriov(adapter);
8790
skip_sriov:
8791

8792
#endif
8793
	netdev->features = NETIF_F_SG |
8794
			   NETIF_F_IP_CSUM |
8795
			   NETIF_F_IPV6_CSUM |
8796 8797
			   NETIF_F_HW_VLAN_CTAG_TX |
			   NETIF_F_HW_VLAN_CTAG_RX |
8798 8799 8800
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
8801
			   NETIF_F_RXCSUM;
8802

8803
	netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD;
8804

8805 8806 8807
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
8808 8809
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
8810
		netdev->features |= NETIF_F_SCTP_CSUM;
8811 8812
		netdev->hw_features |= NETIF_F_SCTP_CSUM |
				       NETIF_F_NTUPLE;
8813 8814 8815 8816
		break;
	default:
		break;
	}
8817

B
Ben Greear 已提交
8818
	netdev->hw_features |= NETIF_F_RXALL;
8819
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
B
Ben Greear 已提交
8820

8821 8822
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
8823
	netdev->vlan_features |= NETIF_F_IP_CSUM;
8824
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
8825 8826
	netdev->vlan_features |= NETIF_F_SG;

8827 8828 8829
	netdev->hw_enc_features |= NETIF_F_SG | NETIF_F_IP_CSUM |
				   NETIF_F_IPV6_CSUM;

8830
	netdev->priv_flags |= IFF_UNICAST_FLT;
8831
	netdev->priv_flags |= IFF_SUPP_NOFCS;
8832

8833
#ifdef CONFIG_IXGBE_VXLAN
8834 8835 8836
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
8837 8838 8839
		netdev->hw_enc_features |= NETIF_F_RXCSUM |
					   NETIF_F_IP_CSUM |
					   NETIF_F_IPV6_CSUM;
8840 8841 8842 8843
		break;
	default:
		break;
	}
8844
#endif /* CONFIG_IXGBE_VXLAN */
8845

J
Jeff Kirsher 已提交
8846
#ifdef CONFIG_IXGBE_DCB
8847 8848 8849
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

8850
#ifdef IXGBE_FCOE
8851
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
8852 8853
		unsigned int fcoe_l;

8854 8855
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
8856 8857
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
8858
		}
8859

8860 8861 8862

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
8863

8864 8865 8866
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

8867 8868 8869
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
8870
	}
8871
#endif /* IXGBE_FCOE */
8872
	if (pci_using_dac) {
8873
		netdev->features |= NETIF_F_HIGHDMA;
8874 8875
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
8876

8877 8878
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
8879
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
8880 8881
		netdev->features |= NETIF_F_LRO;

8882
	/* make sure the EEPROM is good */
8883
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
8884
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
8885
		err = -EIO;
8886
		goto err_sw_init;
8887 8888
	}

8889 8890
	ixgbe_get_platform_mac_addr(adapter);

8891 8892
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

8893
	if (!is_valid_ether_addr(netdev->dev_addr)) {
8894
		e_dev_err("invalid MAC address\n");
8895
		err = -EIO;
8896
		goto err_sw_init;
8897 8898
	}

8899
	ixgbe_mac_set_default_filter(adapter);
8900

8901
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
8902
		    (unsigned long) adapter);
8903

8904 8905 8906 8907
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
8908
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
8909
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
8910
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
8911

8912 8913 8914
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
8915

8916
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
8917
	adapter->wol = 0;
8918
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
8919
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
8920
						pdev->subsystem_device);
8921
	if (hw->wol_enabled)
8922
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
8923

8924 8925
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

8926 8927 8928 8929
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

8930
	/* pick up the PCI bus settings for reporting later */
8931
	if (ixgbe_pcie_from_parent(hw))
8932
		ixgbe_get_parent_bus_info(adapter);
8933 8934
	else
		 hw->mac.ops.get_bus_info(hw);
8935

8936 8937 8938 8939 8940 8941 8942 8943 8944 8945 8946 8947
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
8948
	}
8949 8950 8951 8952

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
8953

8954
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
8955
	if (err)
8956
		strlcpy(part_str, "Unknown", sizeof(part_str));
8957 8958 8959
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
8960
			   part_str);
8961 8962 8963 8964 8965 8966
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

8967
	/* reset the hardware with the new settings */
8968 8969 8970
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
8971 8972 8973 8974 8975 8976
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
8977
	}
8978 8979 8980 8981 8982
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

8983 8984
	pci_set_drvdata(pdev, adapter);

8985 8986
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
8987 8988
		hw->mac.ops.disable_tx_laser(hw);

8989 8990 8991
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

8992
#ifdef CONFIG_IXGBE_DCA
8993
	if (dca_add_requester(&pdev->dev) == 0) {
8994 8995 8996 8997
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
8998
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
8999
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
9000 9001 9002 9003
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

9004 9005 9006
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
9007
	if (hw->mac.ops.set_fw_drv_ver)
9008 9009
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
9010

9011 9012
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
9013

9014
	e_dev_info("%s\n", ixgbe_default_device_descr);
9015

9016
#ifdef CONFIG_IXGBE_HWMON
9017 9018
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
9019
#endif /* CONFIG_IXGBE_HWMON */
9020

C
Catherine Sullivan 已提交
9021 9022
	ixgbe_dbg_adapter_init(adapter);

9023 9024
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
9025 9026 9027 9028
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

9029 9030 9031
	return 0;

err_register:
9032
	ixgbe_release_hw_control(adapter);
9033
	ixgbe_clear_interrupt_scheme(adapter);
9034
err_sw_init:
9035
	ixgbe_disable_sriov(adapter);
9036
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
9037
	iounmap(adapter->io_addr);
9038
	kfree(adapter->mac_table);
9039
err_ioremap:
9040
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9041 9042
	free_netdev(netdev);
err_alloc_etherdev:
9043 9044
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
9045 9046
err_pci_reg:
err_dma:
9047
	if (!adapter || disable_dev)
9048
		pci_disable_device(pdev);
9049 9050 9051 9052 9053 9054 9055 9056 9057 9058 9059 9060
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
9061
static void ixgbe_remove(struct pci_dev *pdev)
9062
{
9063
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9064
	struct net_device *netdev;
9065
	bool disable_dev;
9066

9067 9068 9069 9070 9071
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
9072 9073
	ixgbe_dbg_adapter_exit(adapter);

9074
	set_bit(__IXGBE_REMOVING, &adapter->state);
9075
	cancel_work_sync(&adapter->service_task);
9076

9077

9078
#ifdef CONFIG_IXGBE_DCA
9079 9080 9081
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
9082 9083
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
9084 9085 9086
	}

#endif
9087
#ifdef CONFIG_IXGBE_HWMON
9088
	ixgbe_sysfs_exit(adapter);
9089
#endif /* CONFIG_IXGBE_HWMON */
9090

9091 9092 9093
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

9094
#ifdef CONFIG_PCI_IOV
9095
	ixgbe_disable_sriov(adapter);
9096
#endif
9097 9098 9099
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

9100
	ixgbe_clear_interrupt_scheme(adapter);
9101

9102
	ixgbe_release_hw_control(adapter);
9103

9104 9105 9106 9107 9108
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
9109
	iounmap(adapter->io_addr);
9110
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
9111
				     IORESOURCE_MEM));
9112

9113
	e_dev_info("complete\n");
9114

9115
	kfree(adapter->mac_table);
9116
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9117 9118
	free_netdev(netdev);

9119
	pci_disable_pcie_error_reporting(pdev);
9120

9121
	if (disable_dev)
9122
		pci_disable_device(pdev);
9123 9124 9125 9126 9127 9128 9129 9130 9131 9132 9133
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
9134
						pci_channel_state_t state)
9135
{
9136 9137
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9138

9139
#ifdef CONFIG_PCI_IOV
9140
	struct ixgbe_hw *hw = &adapter->hw;
9141 9142 9143 9144 9145 9146 9147 9148 9149 9150
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
9151
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
9152 9153 9154 9155 9156 9157 9158 9159 9160
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

9161 9162 9163 9164 9165 9166
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
9167 9168 9169 9170 9171 9172 9173 9174 9175 9176 9177 9178 9179 9180 9181 9182 9183 9184 9185 9186 9187 9188

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
9189 9190 9191 9192 9193 9194
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
9195 9196 9197 9198 9199 9200
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
9201
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
9202 9203 9204
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
9205
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
9206 9207 9208 9209 9210 9211 9212 9213
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
9214
			ixgbe_issue_vf_flr(adapter, vfdev);
G
Greg Rose 已提交
9215 9216
			/* Free device reference count */
			pci_dev_put(vfdev);
9217 9218 9219 9220 9221 9222 9223 9224 9225 9226 9227 9228 9229 9230 9231 9232 9233
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
9234 9235 9236
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;

9237
	rtnl_lock();
9238 9239
	netif_device_detach(netdev);

9240 9241
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
9242
		return PCI_ERS_RESULT_DISCONNECT;
9243
	}
9244

9245 9246
	if (netif_running(netdev))
		ixgbe_down(adapter);
9247 9248 9249 9250

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
9251

9252
	/* Request a slot reset. */
9253 9254 9255 9256 9257 9258 9259 9260 9261 9262 9263
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
9264
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9265 9266
	pci_ers_result_t result;
	int err;
9267

9268
	if (pci_enable_device_mem(pdev)) {
9269
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
9270 9271
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
9272
		smp_mb__before_atomic();
9273
		clear_bit(__IXGBE_DISABLED, &adapter->state);
9274
		adapter->hw.hw_addr = adapter->io_addr;
9275 9276
		pci_set_master(pdev);
		pci_restore_state(pdev);
9277
		pci_save_state(pdev);
9278

9279
		pci_wake_from_d3(pdev, false);
9280

9281
		ixgbe_reset(adapter);
9282
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
9283 9284 9285 9286 9287
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
9288 9289
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
9290 9291
		/* non-fatal, continue */
	}
9292

9293
	return result;
9294 9295 9296 9297 9298 9299 9300 9301 9302 9303 9304
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
9305 9306
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9307

9308 9309 9310 9311 9312 9313 9314 9315
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
9316 9317
	if (netif_running(netdev))
		ixgbe_up(adapter);
9318 9319 9320 9321

	netif_device_attach(netdev);
}

9322
static const struct pci_error_handlers ixgbe_err_handler = {
9323 9324 9325 9326 9327 9328 9329 9330 9331
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
9332
	.remove   = ixgbe_remove,
9333 9334 9335 9336 9337
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
9338
	.sriov_configure = ixgbe_pci_sriov_configure,
9339 9340 9341 9342 9343 9344 9345 9346 9347 9348 9349 9350
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
9351
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
9352
	pr_info("%s\n", ixgbe_copyright);
9353

9354 9355 9356 9357 9358 9359
	ixgbe_wq = create_singlethread_workqueue(ixgbe_driver_name);
	if (!ixgbe_wq) {
		pr_err("%s: Failed to create workqueue\n", ixgbe_driver_name);
		return -ENOMEM;
	}

C
Catherine Sullivan 已提交
9360 9361
	ixgbe_dbg_init();

9362 9363 9364 9365 9366 9367
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
		ixgbe_dbg_exit();
		return ret;
	}

9368
#ifdef CONFIG_IXGBE_DCA
9369 9370
	dca_register_notify(&dca_notifier);
#endif
9371

9372
	return 0;
9373
}
9374

9375 9376 9377 9378 9379 9380 9381 9382 9383 9384
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
9385
#ifdef CONFIG_IXGBE_DCA
9386 9387
	dca_unregister_notify(&dca_notifier);
#endif
9388
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
9389 9390

	ixgbe_dbg_exit();
9391 9392 9393 9394
	if (ixgbe_wq) {
		destroy_workqueue(ixgbe_wq);
		ixgbe_wq = NULL;
	}
9395
}
9396

9397
#ifdef CONFIG_IXGBE_DCA
9398
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
9399
			    void *p)
9400 9401 9402 9403
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
9404
					 __ixgbe_notify_dca);
9405 9406 9407

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
9408

9409
#endif /* CONFIG_IXGBE_DCA */
9410

9411 9412 9413
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */