ixgbe_main.c 278.1 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52
#include <scsi/fc/fc_fcoe.h>
53
#include <net/udp_tunnel.h>
54 55
#include <net/pkt_cls.h>
#include <net/tc_act/tc_gact.h>
56
#include <net/tc_act/tc_mirred.h>
57
#include <net/vxlan.h>
58 59 60

#include "ixgbe.h"
#include "ixgbe_common.h"
61
#include "ixgbe_dcb_82599.h"
62
#include "ixgbe_sriov.h"
63
#include "ixgbe_model.h"
64 65

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
66
static const char ixgbe_driver_string[] =
67
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
68
#ifdef IXGBE_FCOE
69 70
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
71 72 73 74
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
M
Mark Rustad 已提交
75
#define DRV_VERSION "4.4.0-k"
S
Stephen Hemminger 已提交
76
const char ixgbe_driver_version[] = DRV_VERSION;
77
static const char ixgbe_copyright[] =
78
				"Copyright (c) 1999-2016 Intel Corporation.";
79

80 81
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

82
static const struct ixgbe_info *ixgbe_info_tbl[] = {
83 84 85 86 87
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
88
	[board_x550em_a]	= &ixgbe_x550em_a_info,
89 90 91 92 93 94 95 96 97 98
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
99
static const struct pci_device_id ixgbe_pci_tbl[] = {
100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
126
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
127
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
128
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
129
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
130
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
131
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T1), board_X550},
132 133
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
134
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
135
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
136 137
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR_L), board_x550em_a },
138
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP_N), board_x550em_a },
139 140
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII_L), board_x550em_a },
141
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_10G_T), board_x550em_a},
142
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP), board_x550em_a },
143 144 145 146 147
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

148
#ifdef CONFIG_IXGBE_DCA
149
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
150
			    void *p);
151 152 153 154 155 156 157
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

158 159 160
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
161
MODULE_PARM_DESC(max_vfs,
162
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
163 164
#endif /* CONFIG_PCI_IOV */

165 166 167 168 169
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

170 171 172 173 174
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

175 176 177 178 179
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

180 181
static struct workqueue_struct *ixgbe_wq;

182 183
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);

184 185 186 187 188 189 190 191 192 193 194 195 196 197
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

198
	if (!pci_is_pcie(parent_dev))
199 200
		return -1;

201
	pcie_capability_read_word(parent_dev, reg, value);
202 203 204
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

231 232 233 234 235 236 237 238 239 240 241 242 243
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
244
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
245 246 247 248 249 250 251 252 253
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
254
	struct ixgbe_hw *hw = &adapter->hw;
255 256 257 258 259
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

260 261 262 263 264 265 266
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

267
	/* determine whether to use the parent device */
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
289
		/* 128b/130b encoding reduces throughput by less than 2% */
290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
307
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
308 309 310 311 312 313 314 315 316 317
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

318 319 320
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
321
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
322
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
323
		queue_work(ixgbe_wq, &adapter->service_task);
324 325
}

326 327 328 329 330 331 332 333
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
334 335
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
336 337
}

338
static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356
{
	u32 value;

	/* The following check not only optimizes a bit by not
	 * performing a read on the status register when the
	 * register just read was a status register read that
	 * returned IXGBE_FAILED_READ_REG. It also blocks any
	 * potential recursion.
	 */
	if (reg == IXGBE_STATUS) {
		ixgbe_remove_adapter(hw);
		return;
	}
	value = ixgbe_read_reg(hw, IXGBE_STATUS);
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
}

357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
	u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
	if (unlikely(hw->phy.nw_mng_if_sel &
		     IXGBE_NW_MNG_IF_SEL_ENABLE_10_100M)) {
		struct ixgbe_adapter *adapter;
		int i;

		for (i = 0; i < 200; ++i) {
			value = readl(reg_addr + IXGBE_MAC_SGMII_BUSY);
			if (likely(!value))
				goto writes_completed;
			if (value == IXGBE_FAILED_READ_REG) {
				ixgbe_remove_adapter(hw);
				return IXGBE_FAILED_READ_REG;
			}
			udelay(5);
		}

		adapter = hw->back;
		e_warn(hw, "register writes incomplete %08x\n", value);
	}

writes_completed:
398 399 400 401 402 403
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
		ixgbe_check_remove(hw, reg);
	return value;
}

404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

446 447 448 449 450 451 452 453 454
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

455 456 457 458
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
459
	/* flush memory to make sure state is correct before next watchdog */
460
	smp_mb__before_atomic();
461 462 463
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
498
	{ .name = NULL }
499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
569
		pr_info("%-15s %08x\n", reginfo->name,
570 571 572 573 574 575
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
576
		pr_err("%-15s", rname);
577
		for (j = 0; j < 8; j++)
578 579
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
580 581 582 583 584 585 586 587 588 589 590 591 592 593
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
594
	struct ixgbe_tx_buffer *tx_buffer;
595 596 597 598 599 600 601 602 603 604 605 606 607 608
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
609
		pr_info("Device Name     state            "
610
			"trans_start      last_rx\n");
611 612 613
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
614
			dev_trans_start(netdev),
615
			netdev->last_rx);
616 617 618 619
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
620
	pr_info(" Register Name   Value\n");
621 622 623 624 625 626 627
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
628
		return;
629 630

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
631 632 633
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
634 635
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
636
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
637
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
638
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
639 640 641 642
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
643 644 645 646 647 648 649 650 651 652
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
653
	 * 82598 Advanced Transmit Descriptor
654 655 656
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
657
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
658 659
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
684 685 686 687
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
688 689 690
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
691 692 693 694
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
695 696

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
697
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
698
			tx_buffer = &tx_ring->tx_buffer_info[i];
699
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
700 701 702 703 704 705
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
706
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
728 729 730 731 732 733
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
734
	pr_info("Queue [NTU] [NTC]\n");
735 736
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
737 738
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
739 740 741 742
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
743
		return;
744 745 746

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

747 748 749
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
750 751 752 753 754 755 756 757
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
758
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
759 760 761
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
762 763 764
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
765 766 767 768
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
790
	 */
791

792 793
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
794 795 796
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
797 798 799
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
800
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
801 802 803
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
804 805 806 807
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
808
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
809 810 811 812
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
813
				pr_info("RWB[0x%03X]     %016llX "
814 815 816 817 818
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
819
				pr_info("R  [0x%03X]     %016llX "
820 821 822 823 824 825
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

826 827
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
828 829
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
830 831
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
832
					   ixgbe_rx_bufsz(rx_ring), true);
833 834 835 836
				}
			}

			if (i == rx_ring->next_to_use)
837
				pr_cont(" NTU\n");
838
			else if (i == rx_ring->next_to_clean)
839
				pr_cont(" NTC\n");
840
			else
841
				pr_cont("\n");
842 843 844 845 846

		}
	}
}

847 848 849 850 851 852 853
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
854
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
855 856 857 858 859 860 861 862 863
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
864
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
865
}
866

867
/**
868 869 870 871 872 873 874 875
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
876
			   u8 queue, u8 msix_vector)
877 878
{
	u32 ivar, index;
879 880 881 882 883 884 885 886 887 888 889 890 891
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
892
	case ixgbe_mac_X540:
893 894
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
895
	case ixgbe_mac_x550em_a:
896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
918 919
}

920
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
921
					  u64 qmask)
922 923 924
{
	u32 mask;

925 926
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
927 928
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
929 930
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
931
	case ixgbe_mac_X540:
932 933
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
934
	case ixgbe_mac_x550em_a:
935 936 937 938
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
939 940 941
		break;
	default:
		break;
942 943 944
	}
}

945 946
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
947
{
948 949 950
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
951
			dma_unmap_single(ring->dev,
952 953 954 955 956 957 958 959
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
960
	}
961 962 963 964
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
965 966
}

967
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
968 969 970 971
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
972
	u32 data;
973

974 975 976
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
977

978 979 980 981 982 983 984 985
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
986

987 988
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
989
		return;
990 991 992 993 994 995 996 997 998 999 1000

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
1001
	u8 tc;
1002 1003 1004 1005 1006 1007 1008 1009
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
1010
		return;
1011
	}
1012 1013 1014

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1015 1016
		u32 pxoffrxc;

1017 1018
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
1019
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
1020
			break;
1021
		default:
1022
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
1023
		}
1024 1025 1026 1027
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1028 1029 1030 1031 1032 1033
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1034
		tc = tx_ring->dcb_tc;
1035 1036
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1037 1038 1039
	}
}

1040
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1041
{
1042
	return ring->stats.packets;
1043 1044 1045 1046
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1047 1048 1049 1050 1051 1052 1053 1054
	struct ixgbe_adapter *adapter;
	struct ixgbe_hw *hw;
	u32 head, tail;

	if (ring->l2_accel_priv)
		adapter = ring->l2_accel_priv->real_adapter;
	else
		adapter = netdev_priv(ring->netdev);
1055

1056 1057 1058
	hw = &adapter->hw;
	head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1073
	clear_check_for_tx_hang(tx_ring);
1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1087
	if (tx_done_old == tx_done && tx_pending)
1088
		/* make sure it is true for two checks in a row */
1089 1090 1091 1092 1093 1094
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1095

1096
	return false;
1097 1098
}

1099 1100 1101 1102 1103 1104 1105 1106 1107
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1108
		set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
1109
		e_warn(drv, "initiating reset due to tx timeout\n");
1110 1111 1112
		ixgbe_service_event_schedule(adapter);
	}
}
1113

1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143
/**
 * ixgbe_tx_maxrate - callback to set the maximum per-queue bitrate
 **/
static int ixgbe_tx_maxrate(struct net_device *netdev,
			    int queue_index, u32 maxrate)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bcnrc_val = ixgbe_link_mbps(adapter);

	if (!maxrate)
		return 0;

	/* Calculate the rate factor values to set */
	bcnrc_val <<= IXGBE_RTTBCNRC_RF_INT_SHIFT;
	bcnrc_val /= maxrate;

	/* clear everything but the rate factor */
	bcnrc_val &= IXGBE_RTTBCNRC_RF_INT_MASK |
	IXGBE_RTTBCNRC_RF_DEC_MASK;

	/* enable the rate scheduler */
	bcnrc_val |= IXGBE_RTTBCNRC_RS_ENA;

	IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_index);
	IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);

	return 0;
}

1144 1145
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1146
 * @q_vector: structure containing interrupt and ring information
1147
 * @tx_ring: tx ring to clean
1148
 * @napi_budget: Used to determine if we are in netpoll
1149
 **/
1150
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1151
			       struct ixgbe_ring *tx_ring, int napi_budget)
1152
{
1153
	struct ixgbe_adapter *adapter = q_vector->adapter;
1154 1155
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
1156
	unsigned int total_bytes = 0, total_packets = 0;
1157
	unsigned int budget = q_vector->tx.work_limit;
1158 1159 1160 1161
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1162

1163
	tx_buffer = &tx_ring->tx_buffer_info[i];
1164
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1165
	i -= tx_ring->count;
1166

1167
	do {
1168 1169 1170 1171 1172 1173
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1174
		/* prevent any other reads prior to eop_desc */
1175
		read_barrier_depends();
1176

1177 1178 1179
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1180

1181 1182
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1183

1184 1185 1186 1187
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

1188
		/* free the skb */
1189
		napi_consume_skb(tx_buffer->skb, napi_budget);
1190

1191 1192 1193 1194 1195 1196
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1197 1198
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
1199
		dma_unmap_len_set(tx_buffer, len, 0);
1200

1201 1202
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1203 1204
			tx_buffer++;
			tx_desc++;
1205
			i++;
1206 1207
			if (unlikely(!i)) {
				i -= tx_ring->count;
1208
				tx_buffer = tx_ring->tx_buffer_info;
1209
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1210
			}
1211

1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1234

1235 1236 1237 1238 1239
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1240
	tx_ring->next_to_clean = i;
1241
	u64_stats_update_begin(&tx_ring->syncp);
1242
	tx_ring->stats.bytes += total_bytes;
1243
	tx_ring->stats.packets += total_packets;
1244
	u64_stats_update_end(&tx_ring->syncp);
1245 1246
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
1247

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1262 1263
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1264 1265 1266 1267 1268 1269 1270

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1271
		/* schedule immediate reset if we believe we hung */
1272
		ixgbe_tx_timeout_reset(adapter);
1273 1274

		/* the adapter is about to reset, no point in enabling stuff */
1275
		return true;
1276
	}
1277

1278 1279 1280
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1281
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1282
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1283
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1284 1285 1286 1287
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1288 1289 1290 1291 1292
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1293
			++tx_ring->tx_stats.restart_queue;
1294
		}
1295
	}
1296

1297
	return !!budget;
1298 1299
}

1300
#ifdef CONFIG_IXGBE_DCA
1301 1302
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1303
				int cpu)
1304
{
1305
	struct ixgbe_hw *hw = &adapter->hw;
1306
	u32 txctrl = 0;
1307
	u16 reg_offset;
1308

1309 1310 1311
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1312 1313
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1314
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1315 1316
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1317
	case ixgbe_mac_X540:
1318 1319
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1320 1321
		break;
	default:
1322 1323
		/* for unknown hardware do not write register */
		return;
1324
	}
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1336 1337
}

1338 1339
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1340
				int cpu)
1341
{
1342
	struct ixgbe_hw *hw = &adapter->hw;
1343
	u32 rxctrl = 0;
1344 1345
	u8 reg_idx = rx_ring->reg_idx;

1346 1347
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1348 1349 1350

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1351
	case ixgbe_mac_X540:
1352
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1353 1354 1355 1356
		break;
	default:
		break;
	}
1357 1358 1359 1360 1361 1362 1363

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1364
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1365 1366 1367
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1368 1369 1370 1371 1372
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1373
	struct ixgbe_ring *ring;
1374 1375
	int cpu = get_cpu();

1376 1377 1378
	if (q_vector->cpu == cpu)
		goto out_no_update;

1379
	ixgbe_for_each_ring(ring, q_vector->tx)
1380
		ixgbe_update_tx_dca(adapter, ring, cpu);
1381

1382
	ixgbe_for_each_ring(ring, q_vector->rx)
1383
		ixgbe_update_rx_dca(adapter, ring, cpu);
1384 1385 1386

	q_vector->cpu = cpu;
out_no_update:
1387 1388 1389 1390 1391 1392 1393
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1394
	/* always use CB2 mode, difference is masked in the CB driver */
1395 1396 1397 1398 1399 1400
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1401

1402
	for (i = 0; i < adapter->num_q_vectors; i++) {
1403 1404
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1405 1406 1407 1408 1409
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1410
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1411 1412
	unsigned long event = *(unsigned long *)data;

1413
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1414 1415
		return 0;

1416 1417
	switch (event) {
	case DCA_PROVIDER_ADD:
1418 1419 1420
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1421
		if (dca_add_requester(dev) == 0) {
1422
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1423 1424
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1425 1426 1427 1428 1429 1430 1431
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1432 1433
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1434 1435 1436 1437
		}
		break;
	}

1438
	return 0;
1439
}
E
Emil Tantilov 已提交
1440

1441
#endif /* CONFIG_IXGBE_DCA */
1442 1443 1444 1445 1446 1447 1448

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1449 1450
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1451 1452
				 struct sk_buff *skb)
{
1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1467 1468
}

1469
#ifdef IXGBE_FCOE
1470 1471
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1472
 * @ring: structure containing ring specific data
1473 1474 1475 1476
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1477
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1478 1479 1480 1481
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1482
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1483 1484 1485 1486 1487
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1488
#endif /* IXGBE_FCOE */
1489 1490
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1491 1492
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1493 1494
 * @skb: skb currently being received and modified
 **/
1495
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1496
				     union ixgbe_adv_rx_desc *rx_desc,
1497
				     struct sk_buff *skb)
1498
{
1499 1500 1501
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	bool encap_pkt = false;

1502
	skb_checksum_none_assert(skb);
1503

1504
	/* Rx csum disabled */
1505
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1506
		return;
1507

1508 1509
	/* check for VXLAN and Geneve packets */
	if (pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) {
1510 1511 1512 1513
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1514
	/* if IP and error */
1515 1516
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1517
		ring->rx_stats.csum_err++;
1518 1519
		return;
	}
1520

1521
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1522 1523
		return;

1524
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1525 1526 1527 1528
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1529 1530
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1531 1532
			return;

1533
		ring->rx_stats.csum_err++;
1534 1535 1536
		return;
	}

1537
	/* It must be a TCP or UDP packet with a valid checksum */
1538
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1539 1540 1541 1542 1543
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
1544
			skb->ip_summed = CHECKSUM_NONE;
1545 1546 1547 1548 1549
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1550 1551
}

1552 1553 1554 1555
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1556
	dma_addr_t dma;
1557

1558
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1559
	if (likely(page))
1560 1561
		return true;

1562
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1563 1564 1565 1566
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1567 1568
	}

1569 1570 1571 1572 1573 1574 1575 1576 1577
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1578
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1579 1580 1581 1582 1583

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1584
	bi->dma = dma;
A
Alexander Duyck 已提交
1585
	bi->page = page;
1586
	bi->page_offset = 0;
1587

1588 1589 1590
	return true;
}

1591
/**
1592
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1593 1594
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1595
 **/
1596
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1597 1598
{
	union ixgbe_adv_rx_desc *rx_desc;
1599
	struct ixgbe_rx_buffer *bi;
1600
	u16 i = rx_ring->next_to_use;
1601

1602 1603
	/* nothing to do */
	if (!cleaned_count)
1604 1605
		return;

1606
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1607 1608
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1609

1610 1611
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1612
			break;
1613

1614 1615 1616 1617 1618
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1619

1620 1621
		rx_desc++;
		bi++;
1622
		i++;
1623
		if (unlikely(!i)) {
1624
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1625 1626 1627 1628
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

A
Alexander Duyck 已提交
1629 1630
		/* clear the status bits for the next_to_use descriptor */
		rx_desc->wb.upper.status_error = 0;
1631 1632 1633

		cleaned_count--;
	} while (cleaned_count);
1634

1635 1636
	i += rx_ring->count;

1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1651 1652
}

1653 1654 1655
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1656
	u16 hdr_len = skb_headlen(skb);
1657 1658 1659 1660

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1661
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1680 1681 1682 1683 1684
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1685
 *
1686 1687 1688
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1689
 **/
1690 1691 1692
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1693
{
1694
	struct net_device *dev = rx_ring->netdev;
1695
	u32 flags = rx_ring->q_vector->adapter->flags;
1696

1697 1698 1699
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1700

1701 1702
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1703 1704
	if (unlikely(flags & IXGBE_FLAG_RX_HWTSTAMP_ENABLED))
		ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1705

1706
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1707
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1708
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1709
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1710 1711
	}

1712
	skb_record_rx_queue(skb, rx_ring->queue_index);
1713

1714
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1715 1716
}

1717 1718
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1719
{
1720
	skb_mark_napi_id(skb, &q_vector->napi);
1721
	if (ixgbe_qv_busy_polling(q_vector))
1722
		netif_receive_skb(skb);
1723
	else
1724
		napi_gro_receive(&q_vector->napi, skb);
1725
}
1726

1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1760

1761 1762 1763 1764 1765
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1766 1767
	}

1768 1769 1770 1771
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1772 1773 1774 1775 1776 1777 1778
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1809
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1883
	/* place header in linear portion of buffer */
1884 1885
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1886

1887 1888 1889 1890 1891 1892
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1893 1894 1895
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1896 1897 1898 1899 1900 1901 1902 1903 1904

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1905
 * Synchronizes page for reuse by the adapter
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
A
Alexander Duyck 已提交
1920
	*new_buff = *old_buff;
1921 1922 1923

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1924 1925
					 new_buff->page_offset,
					 ixgbe_rx_bufsz(rx_ring),
1926 1927 1928
					 DMA_FROM_DEVICE);
}

A
Alexander Duyck 已提交
1929 1930
static inline bool ixgbe_page_is_reserved(struct page *page)
{
1931
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
1932 1933
}

1934 1935 1936 1937 1938 1939 1940
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1941 1942 1943 1944 1945 1946 1947
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1948
 **/
1949
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1950
			      struct ixgbe_rx_buffer *rx_buffer,
1951 1952
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1953
{
1954 1955
	struct page *page = rx_buffer->page;
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
1956
#if (PAGE_SIZE < 8192)
1957
	unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
1958 1959 1960 1961 1962
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1963

1964 1965 1966 1967 1968
	if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

A
Alexander Duyck 已提交
1969 1970
		/* page is not reserved, we can reuse buffer as-is */
		if (likely(!ixgbe_page_is_reserved(page)))
1971 1972 1973
			return true;

		/* this page cannot be reused so discard it */
A
Alexander Duyck 已提交
1974
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1975 1976 1977
		return false;
	}

1978 1979 1980
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

1981
	/* avoid re-using remote pages */
A
Alexander Duyck 已提交
1982
	if (unlikely(ixgbe_page_is_reserved(page)))
1983 1984 1985 1986 1987
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
1988 1989 1990 1991
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;
1992 1993 1994 1995 1996 1997 1998
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;
#endif
1999

A
Alexander Duyck 已提交
2000 2001 2002
	/* Even if we own the page, we are not allowed to use atomic_set()
	 * This would break get_page_unless_zero() users.
	 */
2003
	page_ref_inc(page);
A
Alexander Duyck 已提交
2004

2005
	return true;
2006 2007
}

2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
2032 2033
		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
				     IXGBE_RX_HDR_SIZE);
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
A
Alexander Duyck 已提交
2067 2068

		rx_buffer->skb = NULL;
2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088
	}

	/* pull page into skb */
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
		/* the page has been released from the ring */
		IXGBE_CB(skb)->page_released = true;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring),
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->page = NULL;

	return skb;
2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2102
 * Returns amount of work completed
2103
 **/
2104
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2105
			       struct ixgbe_ring *rx_ring,
2106
			       const int budget)
2107
{
2108
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
2109
#ifdef IXGBE_FCOE
2110
	struct ixgbe_adapter *adapter = q_vector->adapter;
2111 2112
	int ddp_bytes;
	unsigned int mss = 0;
2113
#endif /* IXGBE_FCOE */
2114
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2115

2116
	while (likely(total_rx_packets < budget)) {
2117 2118 2119 2120 2121 2122 2123 2124 2125
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2126
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2127

2128
		if (!rx_desc->wb.upper.status_error)
2129
			break;
2130

2131
		/* This memory barrier is needed to keep us from reading
2132
		 * any other fields out of the rx_desc until we know the
2133
		 * descriptor has been written back
2134
		 */
2135
		dma_rmb();
2136

2137 2138
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
2139

2140 2141 2142
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
2143 2144

		cleaned_count++;
A
Alexander Duyck 已提交
2145

2146 2147 2148
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2149

2150 2151 2152
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2153

2154 2155 2156
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2157 2158 2159
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2160 2161
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2162
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2163
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2178 2179
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2180
				continue;
2181
			}
2182
		}
2183

2184
#endif /* IXGBE_FCOE */
2185
		ixgbe_rx_skb(q_vector, skb);
2186

2187
		/* update budget accounting */
2188
		total_rx_packets++;
2189
	}
2190

2191 2192 2193 2194
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2195 2196
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2197

2198
	return total_rx_packets;
2199 2200
}

2201
#ifdef CONFIG_NET_RX_BUSY_POLL
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218
/* must be called with local_bh_disable()d */
static int ixgbe_low_latency_recv(struct napi_struct *napi)
{
	struct ixgbe_q_vector *q_vector =
			container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int found = 0;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return LL_FLUSH_FAILED;

	if (!ixgbe_qv_lock_poll(q_vector))
		return LL_FLUSH_BUSY;

	ixgbe_for_each_ring(ring, q_vector->rx) {
		found = ixgbe_clean_rx_irq(q_vector, ring, 4);
2219
#ifdef BP_EXTENDED_STATS
2220 2221 2222 2223 2224
		if (found)
			ring->stats.cleaned += found;
		else
			ring->stats.misses++;
#endif
2225 2226 2227 2228 2229 2230 2231 2232
		if (found)
			break;
	}

	ixgbe_qv_unlock_poll(q_vector);

	return found;
}
2233
#endif	/* CONFIG_NET_RX_BUSY_POLL */
2234

2235 2236 2237 2238 2239 2240 2241 2242 2243
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2244
	struct ixgbe_q_vector *q_vector;
2245
	int v_idx;
2246
	u32 mask;
2247

2248 2249
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
J
Jacob Keller 已提交
2250
		u32 eitrsel = BIT(adapter->num_vfs - 32) - 1;
2251 2252 2253
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2254 2255
	/*
	 * Populate the IVAR table and set the ITR values to the
2256 2257
	 * corresponding register.
	 */
2258
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2259
		struct ixgbe_ring *ring;
2260
		q_vector = adapter->q_vector[v_idx];
2261

2262
		ixgbe_for_each_ring(ring, q_vector->rx)
2263 2264
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2265
		ixgbe_for_each_ring(ring, q_vector->tx)
2266 2267
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2268
		ixgbe_write_eitr(q_vector);
2269 2270
	}

2271 2272
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2273
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2274
			       v_idx);
2275 2276
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2277
	case ixgbe_mac_X540:
2278 2279
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2280
	case ixgbe_mac_x550em_a:
2281
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2282 2283 2284 2285
		break;
	default:
		break;
	}
2286 2287
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2288
	/* set up to autoclear timer, and the vectors */
2289
	mask = IXGBE_EIMS_ENABLE_MASK;
2290 2291 2292 2293
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2294
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2295 2296
}

2297 2298 2299 2300 2301 2302 2303 2304 2305
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2306 2307
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2319 2320
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2321
{
2322 2323 2324
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2325
	u64 bytes_perint;
2326
	u8 itr_setting = ring_container->itr;
2327 2328

	if (packets == 0)
2329
		return;
2330 2331

	/* simple throttlerate management
2332 2333
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
2334
	 *  20-1249MB/s bulk   (12000 ints/s)
2335 2336
	 */
	/* what was last interrupt timeslice? */
2337
	timepassed_us = q_vector->itr >> 2;
2338 2339 2340
	if (timepassed_us == 0)
		return;

2341 2342 2343 2344
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2345
		if (bytes_perint > 10)
2346
			itr_setting = low_latency;
2347 2348
		break;
	case low_latency:
2349
		if (bytes_perint > 20)
2350
			itr_setting = bulk_latency;
2351
		else if (bytes_perint <= 10)
2352
			itr_setting = lowest_latency;
2353 2354
		break;
	case bulk_latency:
2355
		if (bytes_perint <= 20)
2356
			itr_setting = low_latency;
2357 2358 2359
		break;
	}

2360 2361 2362 2363 2364 2365
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2366 2367
}

2368 2369
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2370
 * @q_vector: structure containing interrupt and ring information
2371 2372 2373 2374 2375
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2376
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2377
{
2378
	struct ixgbe_adapter *adapter = q_vector->adapter;
2379
	struct ixgbe_hw *hw = &adapter->hw;
2380
	int v_idx = q_vector->v_idx;
2381
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2382

2383 2384
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2385 2386
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2387 2388
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2389
	case ixgbe_mac_X540:
2390 2391
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2392
	case ixgbe_mac_x550em_a:
2393 2394 2395 2396 2397
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2398 2399 2400
		break;
	default:
		break;
2401 2402 2403 2404
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2405
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2406
{
2407
	u32 new_itr = q_vector->itr;
2408
	u8 current_itr;
2409

2410 2411
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2412

2413
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2414 2415 2416 2417

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2418
		new_itr = IXGBE_100K_ITR;
2419 2420
		break;
	case low_latency:
2421
		new_itr = IXGBE_20K_ITR;
2422 2423
		break;
	case bulk_latency:
2424
		new_itr = IXGBE_12K_ITR;
2425
		break;
2426 2427
	default:
		break;
2428 2429
	}

2430
	if (new_itr != q_vector->itr) {
2431
		/* do an exponential smoothing */
2432 2433
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2434

2435
		/* save the algorithm value here */
2436
		q_vector->itr = new_itr;
2437 2438

		ixgbe_write_eitr(q_vector);
2439 2440 2441
	}
}

2442
/**
2443
 * ixgbe_check_overtemp_subtask - check for over temperature
2444
 * @adapter: pointer to adapter
2445
 **/
2446
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2447 2448 2449 2450
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2451
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2452 2453
		return;

2454 2455 2456 2457 2458 2459
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2460
	switch (hw->device_id) {
2461 2462 2463 2464 2465 2466 2467 2468
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2469
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2470 2471 2472 2473
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2474
			u32 speed;
2475
			bool link_up = false;
2476

J
Josh Hay 已提交
2477
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2478

2479 2480 2481 2482 2483 2484 2485 2486 2487
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2488
	default:
2489 2490
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2491
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2492
			return;
2493
		break;
2494
	}
2495
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2496 2497

	adapter->interrupt_event = 0;
2498 2499
}

2500 2501 2502 2503 2504
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2505
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2506
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2507
		/* write to clear the interrupt */
2508
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2509 2510
	}
}
2511

2512 2513
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2514 2515
	struct ixgbe_hw *hw = &adapter->hw;

2516 2517 2518 2519 2520 2521 2522 2523 2524
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2525 2526
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2542
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2543 2544
}

2545 2546 2547 2548 2549 2550 2551 2552 2553
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
2554
	case ixgbe_mac_x550em_a:
2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2567 2568 2569
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2570
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2571

2572 2573 2574 2575 2576 2577 2578 2579
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2580
		/* Clear the interrupt */
2581
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2582 2583
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2584
			adapter->sfp_poll_time = 0;
2585 2586
			ixgbe_service_event_schedule(adapter);
		}
2587 2588
	}

2589 2590
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2591
		/* Clear the interrupt */
2592
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2593 2594 2595 2596
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2597 2598 2599
	}
}

2600 2601 2602 2603 2604 2605 2606 2607 2608
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2609
		IXGBE_WRITE_FLUSH(hw);
2610
		ixgbe_service_event_schedule(adapter);
2611 2612 2613
	}
}

2614 2615 2616 2617
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2618
	struct ixgbe_hw *hw = &adapter->hw;
2619

2620 2621
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2622
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2623 2624 2625
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2626
	case ixgbe_mac_X540:
2627 2628
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2629
	case ixgbe_mac_x550em_a:
2630
		mask = (qmask & 0xFFFFFFFF);
2631 2632
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2633
		mask = (qmask >> 32);
2634 2635 2636 2637 2638
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2639 2640 2641 2642 2643
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2644
					    u64 qmask)
2645 2646
{
	u32 mask;
2647
	struct ixgbe_hw *hw = &adapter->hw;
2648

2649 2650
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2651
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2652 2653 2654
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2655
	case ixgbe_mac_X540:
2656 2657
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2658
	case ixgbe_mac_x550em_a:
2659
		mask = (qmask & 0xFFFFFFFF);
2660 2661
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2662
		mask = (qmask >> 32);
2663 2664 2665 2666 2667
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2668 2669 2670 2671
	}
	/* skip the flush */
}

2672
/**
2673 2674
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2675
 **/
2676 2677
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2678
{
2679
	struct ixgbe_hw *hw = &adapter->hw;
2680
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2681

2682 2683 2684
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2685

2686
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2687 2688
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
2689
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
2690 2691
			break;
		case ixgbe_mac_X540:
2692 2693
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
2694
		case ixgbe_mac_x550em_a:
2695 2696 2697 2698 2699
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2700
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2701
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
2702 2703
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
2704 2705
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
2706
		/* fall through */
2707
	case ixgbe_mac_X540:
2708 2709
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2710 2711
	case ixgbe_mac_x550em_a:
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP ||
2712
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP ||
2713
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP_N)
2714
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
2715 2716
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
2717
		mask |= IXGBE_EIMS_ECC;
2718 2719 2720 2721
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2722
	}
J
Jacob Keller 已提交
2723

2724 2725 2726
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2727

2728 2729 2730 2731 2732
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2733 2734
}

2735
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2736
{
2737
	struct ixgbe_adapter *adapter = data;
2738
	struct ixgbe_hw *hw = &adapter->hw;
2739
	u32 eicr;
2740

2741 2742 2743 2744 2745 2746 2747
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2748 2749

	/* The lower 16bits of the EICR register are for the queue interrupts
2750
	 * which should be masked here in order to not accidentally clear them if
2751 2752 2753 2754 2755 2756 2757
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

2758
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2759

2760 2761
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2762

2763 2764
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2765

2766 2767
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2768
	case ixgbe_mac_X540:
2769 2770
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2771
	case ixgbe_mac_x550em_a:
2772 2773 2774 2775 2776 2777 2778
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
2779 2780
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
2781
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
2782 2783 2784
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2785 2786
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2787
			int reinit_count = 0;
2788 2789
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2790
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2791
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2792 2793 2794 2795 2796 2797 2798 2799
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2800 2801
			}
		}
2802
		ixgbe_check_sfp_event(adapter, eicr);
2803
		ixgbe_check_overtemp_event(adapter, eicr);
2804 2805 2806
		break;
	default:
		break;
2807
	}
2808

2809
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2810 2811

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2812
		ixgbe_ptp_check_pps_event(adapter);
2813

2814
	/* re-enable the original interrupt state, no lsc, no queues */
2815
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2816
		ixgbe_irq_enable(adapter, false, false);
2817

2818
	return IRQ_HANDLED;
2819
}
2820

2821
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2822
{
2823
	struct ixgbe_q_vector *q_vector = data;
2824

2825
	/* EIAM disabled interrupts (on this vector) for us */
2826

2827
	if (q_vector->rx.ring || q_vector->tx.ring)
2828
		napi_schedule_irqoff(&q_vector->napi);
2829

2830
	return IRQ_HANDLED;
2831 2832
}

2833 2834 2835 2836 2837 2838 2839
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2840
int ixgbe_poll(struct napi_struct *napi, int budget)
2841 2842 2843 2844 2845
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
2846
	int per_ring_budget, work_done = 0;
2847 2848 2849 2850 2851 2852 2853
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2854 2855 2856 2857
	ixgbe_for_each_ring(ring, q_vector->tx) {
		if (!ixgbe_clean_tx_irq(q_vector, ring, budget))
			clean_complete = false;
	}
2858

2859 2860
	/* Exit if we are called by netpoll or busy polling is active */
	if ((budget <= 0) || !ixgbe_qv_lock_napi(q_vector))
2861 2862
		return budget;

2863 2864 2865 2866 2867 2868 2869
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

2870 2871 2872 2873 2874
	ixgbe_for_each_ring(ring, q_vector->rx) {
		int cleaned = ixgbe_clean_rx_irq(q_vector, ring,
						 per_ring_budget);

		work_done += cleaned;
2875 2876
		if (cleaned >= per_ring_budget)
			clean_complete = false;
2877
	}
2878

2879
	ixgbe_qv_unlock_napi(q_vector);
2880 2881 2882 2883 2884
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
2885
	napi_complete_done(napi, work_done);
2886 2887 2888
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
J
Jacob Keller 已提交
2889
		ixgbe_irq_enable_queues(adapter, BIT_ULL(q_vector->v_idx));
2890

2891
	return min(work_done, budget - 1);
2892 2893
}

2894 2895 2896 2897 2898 2899 2900 2901 2902 2903
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2904
	int vector, err;
2905
	int ri = 0, ti = 0;
2906

2907
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2908
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2909
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2910

2911
		if (q_vector->tx.ring && q_vector->rx.ring) {
2912
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2913 2914 2915
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2916
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2917 2918
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2919
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2920
				 "%s-%s-%d", netdev->name, "tx", ti++);
2921 2922 2923
		} else {
			/* skip this unused q_vector */
			continue;
2924
		}
2925 2926
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2927
		if (err) {
2928
			e_err(probe, "request_irq failed for MSIX interrupt "
2929
			      "Error: %d\n", err);
2930
			goto free_queue_irqs;
2931
		}
2932 2933 2934 2935
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2936
					      &q_vector->affinity_mask);
2937
		}
2938 2939
	}

2940
	err = request_irq(adapter->msix_entries[vector].vector,
2941
			  ixgbe_msix_other, 0, netdev->name, adapter);
2942
	if (err) {
2943
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2944
		goto free_queue_irqs;
2945 2946 2947 2948
	}

	return 0;

2949
free_queue_irqs:
2950 2951 2952 2953 2954 2955 2956
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2957 2958
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2959 2960 2961 2962 2963 2964
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2965
 * ixgbe_intr - legacy mode Interrupt Handler
2966 2967 2968 2969 2970
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2971
	struct ixgbe_adapter *adapter = data;
2972
	struct ixgbe_hw *hw = &adapter->hw;
2973
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2974 2975
	u32 eicr;

2976
	/*
2977
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2978 2979 2980 2981
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2982
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2983
	 * therefore no explicit interrupt disable is necessary */
2984
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2985
	if (!eicr) {
2986 2987
		/*
		 * shared interrupt alert!
2988
		 * make sure interrupts are enabled because the read will
2989 2990 2991 2992 2993 2994
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2995
		return IRQ_NONE;	/* Not our interrupt */
2996
	}
2997

2998 2999
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
3000

3001 3002
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
3003
		ixgbe_check_sfp_event(adapter, eicr);
3004 3005
		/* Fall through */
	case ixgbe_mac_X540:
3006 3007
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3008
	case ixgbe_mac_x550em_a:
3009 3010
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
3011
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
3012 3013 3014
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
3015
		ixgbe_check_overtemp_event(adapter, eicr);
3016 3017 3018 3019
		break;
	default:
		break;
	}
3020

3021
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
3022
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
3023
		ixgbe_ptp_check_pps_event(adapter);
3024

3025
	/* would disable interrupts here but EIAM disabled it */
3026
	napi_schedule_irqoff(&q_vector->napi);
3027

3028 3029 3030 3031 3032 3033 3034
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

3035 3036 3037 3038 3039 3040 3041 3042 3043 3044
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
3045
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
3046 3047
{
	struct net_device *netdev = adapter->netdev;
3048
	int err;
3049

3050
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3051
		err = ixgbe_request_msix_irqs(adapter);
3052
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
3053
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
3054
				  netdev->name, adapter);
3055
	else
3056
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
3057
				  netdev->name, adapter);
3058

3059
	if (err)
3060
		e_err(probe, "request_irq failed, Error %d\n", err);
3061 3062 3063 3064 3065 3066

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
3067
	int vector;
3068

3069 3070 3071 3072
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
3073

3074 3075 3076
	if (!adapter->msix_entries)
		return;

3077 3078 3079
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3080

3081 3082 3083
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3084

3085 3086 3087 3088
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3089
	}
3090

3091
	free_irq(adapter->msix_entries[vector].vector, adapter);
3092 3093
}

3094 3095 3096 3097 3098 3099
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3100 3101
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3102
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3103 3104
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3105
	case ixgbe_mac_X540:
3106 3107
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3108
	case ixgbe_mac_x550em_a:
3109 3110
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3111
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3112 3113 3114
		break;
	default:
		break;
3115 3116 3117
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3118 3119 3120 3121 3122 3123
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3124 3125 3126 3127 3128
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3129 3130 3131 3132 3133 3134
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3135
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3136

3137
	ixgbe_write_eitr(q_vector);
3138

3139 3140
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3141

3142
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3143 3144
}

3145 3146 3147 3148 3149 3150 3151
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3152 3153
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3154 3155 3156
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3157
	int wait_loop = 10;
3158
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3159
	u8 reg_idx = ring->reg_idx;
3160

3161
	/* disable queue to avoid issues while updating state */
3162
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3163 3164
	IXGBE_WRITE_FLUSH(hw);

3165
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3166
			(tdba & DMA_BIT_MASK(32)));
3167 3168 3169 3170 3171
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3172
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3173

3174 3175
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3176 3177 3178
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3179 3180 3181 3182 3183
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3184
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
J
Jacob Keller 已提交
3185
		txdctl |= 1u << 16;	/* WTHRESH = 1 */
3186
	else
J
Jacob Keller 已提交
3187
		txdctl |= 8u << 16;	/* WTHRESH = 8 */
3188

3189 3190 3191 3192
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
J
Jacob Keller 已提交
3193
	txdctl |= (1u << 8) |	/* HTHRESH = 1 */
3194
		   32;		/* PTHRESH = 32 */
3195 3196

	/* reinitialize flowdirector state */
3197
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3198 3199 3200 3201 3202 3203
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3204

3205 3206 3207 3208 3209
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3210
			netif_set_xps_queue(ring->netdev,
3211 3212 3213 3214
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3215 3216
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3217 3218 3219 3220 3221 3222 3223 3224 3225 3226
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3227
		usleep_range(1000, 2000);
3228 3229 3230
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
3231
		hw_dbg(hw, "Could not enable Tx Queue %d\n", reg_idx);
3232 3233
}

3234 3235 3236
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3237
	u32 rttdcs, mtqc;
3238
	u8 tcs = netdev_get_num_tc(adapter->netdev);
3239 3240 3241 3242 3243 3244 3245 3246 3247 3248

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3249 3250 3251 3252 3253 3254
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3255 3256
		else if (adapter->ring_feature[RING_F_VMDQ].mask ==
			 IXGBE_82599_VMDQ_4Q_MASK)
3257 3258 3259 3260 3261 3262 3263 3264
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3265
		else
3266 3267
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3268

3269
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3270

3271 3272 3273 3274 3275
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3276 3277 3278 3279 3280 3281 3282
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3283
/**
3284
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3285 3286 3287 3288 3289 3290
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3291 3292
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3293
	u32 i;
3294

3295 3296 3297 3298 3299 3300 3301 3302 3303
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3304
	/* Setup the HW Tx Head and Tail descriptor pointers */
3305 3306
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3307 3308
}

3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3364
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3365

3366
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3367
				   struct ixgbe_ring *rx_ring)
3368
{
3369
	struct ixgbe_hw *hw = &adapter->hw;
3370
	u32 srrctl;
3371
	u8 reg_idx = rx_ring->reg_idx;
3372

3373 3374
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3375

3376 3377 3378 3379 3380 3381
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3382

3383 3384
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3385

3386
	/* configure the packet buffer length */
3387
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3388 3389

	/* configure descriptor type */
3390
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3391

3392
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3393
}
3394

3395
/**
3396
 * ixgbe_rss_indir_tbl_entries - Return RSS indirection table entries
3397 3398 3399 3400 3401 3402
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3403
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3404 3405 3406 3407 3408 3409 3410 3411 3412 3413
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

/**
3414
 * ixgbe_store_reta - Write the RETA table to HW
3415 3416 3417 3418
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3419
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3420
{
3421
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3422
	struct ixgbe_hw *hw = &adapter->hw;
3423
	u32 reta = 0;
3424 3425
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3426

3427
	/* Fill out the redirection table as follows:
3428 3429 3430 3431
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3432 3433 3434 3435 3436 3437
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3438 3439 3440
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3441 3442 3443 3444 3445 3446
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3447
			reta = 0;
3448 3449 3450 3451
		}
	}
}

3452
/**
3453
 * ixgbe_store_vfreta - Write the RETA table to HW (x550 devices in SRIOV mode)
3454 3455 3456 3457 3458
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3459
{
3460
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3461 3462
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482
	unsigned int pf_pool = adapter->num_vfs;

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
		if ((i & 3) == 3) {
			IXGBE_WRITE_REG(hw, IXGBE_PFVFRETA(i >> 2, pf_pool),
					vfreta);
			vfreta = 0;
		}
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

3483
	/* Program table for at least 4 queues w/ SR-IOV so that VFs can
3484 3485 3486
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
3487 3488
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 4))
		rss_i = 4;
3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3510 3511 3512 3513 3514 3515
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	unsigned int pf_pool = adapter->num_vfs;
	int i, j;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
3516 3517
		IXGBE_WRITE_REG(hw, IXGBE_PFVFRSSRK(i, pf_pool),
				adapter->rss_key[i]);
3518 3519 3520

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3521
		if (j == rss_i)
3522
			j = 0;
3523 3524

		adapter->rss_indir_tbl[i] = j;
3525
	}
3526 3527

	ixgbe_store_vfreta(adapter);
3528 3529 3530 3531 3532
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3533
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3534
	u32 rxcsum;
3535

3536 3537 3538 3539 3540
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3541
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3542
		if (adapter->ring_feature[RING_F_RSS].mask)
3543
			mrqc = IXGBE_MRQC_RSSEN;
3544
	} else {
3545 3546 3547 3548 3549 3550 3551
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
3552 3553
			else if (adapter->ring_feature[RING_F_VMDQ].mask ==
				 IXGBE_82599_VMDQ_4Q_MASK)
3554
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3555
			else
3556 3557 3558
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3559
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3560 3561 3562 3563
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3564
		}
3565 3566
	}

3567
	/* Perform hash on these packet types */
3568 3569 3570 3571
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3572

3573
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3574
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3575
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3576
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3577

3578
	netdev_rss_key_fill(adapter->rss_key, sizeof(adapter->rss_key));
3579 3580 3581 3582 3583 3584 3585 3586 3587
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
		unsigned int pf_pool = adapter->num_vfs;

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
3588
		ixgbe_setup_vfreta(adapter);
3589 3590 3591 3592
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), vfmrqc);
	} else {
3593
		ixgbe_setup_reta(adapter);
3594 3595 3596
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
3597 3598
}

3599 3600 3601 3602 3603
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3604
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3605
				   struct ixgbe_ring *ring)
3606 3607 3608
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3609
	u8 reg_idx = ring->reg_idx;
3610

A
Alexander Duyck 已提交
3611
	if (!ring_is_rsc_enabled(ring))
3612
		return;
3613

3614
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3615 3616 3617 3618
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3619
	 * than 65536
3620
	 */
3621
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3622
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3623 3624
}

3625 3626 3627 3628 3629 3630 3631
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3632
	u8 reg_idx = ring->reg_idx;
3633

3634 3635
	if (ixgbe_removed(hw->hw_addr))
		return;
3636 3637 3638 3639 3640 3641
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3642
		usleep_range(1000, 2000);
3643 3644 3645 3646 3647 3648 3649 3650 3651
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3652 3653 3654 3655 3656 3657 3658 3659
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

3660 3661
	if (ixgbe_removed(hw->hw_addr))
		return;
3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3684 3685
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3686 3687 3688
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3689
	u32 rxdctl;
3690
	u8 reg_idx = ring->reg_idx;
3691

3692 3693
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3694
	ixgbe_disable_rx_queue(adapter, ring);
3695

3696 3697 3698 3699
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
3700 3701 3702
	/* Force flushing of IXGBE_RDLEN to prevent MDD */
	IXGBE_WRITE_FLUSH(hw);

3703 3704
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3705
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722 3723 3724 3725 3726

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3727
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3728 3729
}

3730 3731 3732
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3733
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3734
	u16 pool;
3735 3736 3737

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3738 3739
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3740
		      IXGBE_PSRTYPE_L2HDR |
3741
		      IXGBE_PSRTYPE_IPV6HDR;
3742 3743 3744 3745

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3746
	if (rss_i > 3)
J
Jacob Keller 已提交
3747
		psrtype |= 2u << 29;
3748
	else if (rss_i > 1)
J
Jacob Keller 已提交
3749
		psrtype |= 1u << 29;
3750

3751 3752
	for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
3753 3754
}

3755 3756 3757 3758
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3759
	u32 gcr_ext, vmdctl;
3760
	int i;
3761 3762 3763 3764 3765

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3766 3767
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3768
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3769 3770
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3771

3772 3773
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3774 3775

	/* Enable only the PF's pool for Tx/Rx */
3776
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), GENMASK(31, vf_shift));
3777
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3778
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), GENMASK(31, vf_shift));
3779
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3780
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
3781
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3782 3783

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3784
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3785

3786 3787 3788
	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

3789 3790 3791 3792
	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3793 3794 3795 3796 3797 3798 3799 3800 3801 3802 3803 3804
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3805 3806
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3807
	for (i = 0; i < adapter->num_vfs; i++) {
3808 3809 3810
		/* configure spoof checking */
		ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i,
					  adapter->vfinfo[i].spoofchk_enabled);
3811 3812 3813 3814

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
3815
	}
3816 3817
}

3818
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3819 3820 3821 3822
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3823 3824 3825
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3826

3827
#ifdef IXGBE_FCOE
3828 3829 3830 3831
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3832

3833
#endif /* IXGBE_FCOE */
3834 3835 3836 3837 3838

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3851

3852 3853 3854 3855
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3856
	for (i = 0; i < adapter->num_rx_queues; i++) {
3857
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3858 3859
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3860
		else
A
Alexander Duyck 已提交
3861
			clear_ring_rsc_enabled(rx_ring);
3862 3863 3864
	}
}

3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879 3880 3881 3882 3883
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
3884 3885
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3886
	case ixgbe_mac_x550em_a:
3887 3888 3889
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
		/* fall through for older HW */
3890
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3891
	case ixgbe_mac_X540:
3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3908 3909 3910 3911 3912 3913 3914 3915 3916 3917
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
3918
	u32 rxctrl, rfctl;
3919 3920

	/* disable receives while setting up the descriptors */
3921
	hw->mac.ops.disable_rx(hw);
3922 3923

	ixgbe_setup_psrtype(adapter);
3924
	ixgbe_setup_rdrxctl(adapter);
3925

3926 3927 3928 3929 3930
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
3931 3932 3933

	/* disable NFS filtering */
	rfctl |= (IXGBE_RFCTL_NFSW_DIS | IXGBE_RFCTL_NFSR_DIS);
3934 3935
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

3936
	/* Program registers for the distribution of queues */
3937 3938
	ixgbe_setup_mrqc(adapter);

3939 3940 3941 3942 3943 3944 3945
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3946 3947
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3948

3949
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3950 3951 3952 3953 3954 3955 3956
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3957 3958
}

3959 3960
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
3961 3962 3963 3964 3965
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3966 3967 3968
	if (!vid || !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true, !!vid);

3969
	set_bit(vid, adapter->active_vlans);
3970 3971

	return 0;
3972 3973
}

3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002 4003 4004 4005 4006
static int ixgbe_find_vlvf_entry(struct ixgbe_hw *hw, u32 vlan)
{
	u32 vlvf;
	int idx;

	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the vlan id in the VLVF entries */
	for (idx = IXGBE_VLVF_ENTRIES; --idx;) {
		vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
			break;
	}

	return idx;
}

void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bits, word;
	int idx;

	idx = ixgbe_find_vlvf_entry(hw, vid);
	if (!idx)
		return;

	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	word = idx * 2 + (VMDQ_P(0) / 32);
J
Jacob Keller 已提交
4007
	bits = ~BIT(VMDQ_P(0) % 32);
4008 4009 4010 4011 4012 4013 4014 4015 4016 4017
	bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));

	/* Disable the filter so this falls into the default pool. */
	if (!bits && !IXGBE_READ_REG(hw, IXGBE_VLVFB(word ^ 1))) {
		if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
			IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VLVF(idx), 0);
	}
}

4018 4019
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
4020 4021 4022 4023 4024
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
4025
	if (vid && !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
4026 4027
		hw->mac.ops.set_vfta(hw, vid, VMDQ_P(0), false, true);

4028
	clear_bit(vid, adapter->active_vlans);
4029 4030

	return 0;
4031 4032
}

4033 4034 4035 4036 4037 4038 4039 4040
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
4041 4042 4043 4044
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4045 4046
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
4047 4048 4049
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4050
	case ixgbe_mac_X540:
4051 4052
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4053
	case ixgbe_mac_x550em_a:
4054
		for (i = 0; i < adapter->num_rx_queues; i++) {
4055 4056 4057 4058 4059
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
4071
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
4072 4073
 * @adapter: driver data
 */
4074
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
4075 4076
{
	struct ixgbe_hw *hw = &adapter->hw;
4077
	u32 vlnctrl;
4078 4079 4080 4081
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4082 4083
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
4084 4085 4086
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4087
	case ixgbe_mac_X540:
4088 4089
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4090
	case ixgbe_mac_x550em_a:
4091
		for (i = 0; i < adapter->num_rx_queues; i++) {
4092 4093 4094 4095 4096
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

4107 4108 4109 4110 4111
static void ixgbe_vlan_promisc_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4112 4113
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);

4114 4115 4116 4117 4118
	if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) {
	/* For VMDq and SR-IOV we must leave VLAN filtering enabled */
		vlnctrl |= IXGBE_VLNCTRL_VFE;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
	} else {
4119
		vlnctrl &= ~IXGBE_VLNCTRL_VFE;
4120 4121 4122 4123
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

4124 4125 4126 4127
	/* Nothing to do for 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139
	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC)
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 |= IXGBE_FLAG2_VLAN_PROMISC;

	/* Add PF to all active pools */
	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 reg_offset = IXGBE_VLVFB(i * 2 + VMDQ_P(0) / 32);
		u32 vlvfb = IXGBE_READ_REG(hw, reg_offset);

J
Jacob Keller 已提交
4140
		vlvfb |= BIT(VMDQ_P(0) % 32);
4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169
		IXGBE_WRITE_REG(hw, reg_offset, vlvfb);
	}

	/* Set all bits in the VLAN filter table array */
	for (i = hw->mac.vft_size; i--;)
		IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), ~0U);
}

#define VFTA_BLOCK_SIZE 8
static void ixgbe_scrub_vfta(struct ixgbe_adapter *adapter, u32 vfta_offset)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits;

	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern outselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf) {
			/* record VLAN ID in VFTA */
J
Jacob Keller 已提交
4170
			vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4171 4172 4173 4174 4175 4176 4177 4178

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
		word = i * 2 + VMDQ_P(0) / 32;
J
Jacob Keller 已提交
4179
		bits = ~BIT(VMDQ_P(0) % 32);
4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200
		bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));
		IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), bits);
	}

	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		IXGBE_WRITE_REG(hw, IXGBE_VFTA(vfta_offset + i), vfta[i]);
	}
}

static void ixgbe_vlan_promisc_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4201 4202 4203 4204 4205
	/* Set VLAN filtering to enabled */
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);

4206 4207
	if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) ||
	    hw->mac.type == ixgbe_mac_82598EB)
4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220
		return;

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

	for (i = 0; i < hw->mac.vft_size; i += VFTA_BLOCK_SIZE)
		ixgbe_scrub_vfta(adapter, i);
}

4221 4222
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
4223
	u16 vid = 1;
4224

4225
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
4226

4227
	for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
4228
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
4229 4230
}

4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4254
	ixgbe_restore_vf_multicasts(adapter);
4255 4256 4257 4258 4259
#endif

	return netdev_mc_count(netdev);
}

4260 4261 4262
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
4263
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4264 4265
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4266 4267 4268 4269 4270 4271 4272 4273

	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
4274 4275 4276 4277 4278 4279
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
	}
}

4280
#endif
4281 4282
static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
4283
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4284 4285 4286
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

4287 4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (!(mac_table->state & IXGBE_MAC_STATE_MODIFIED))
			continue;

		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
4300 4301 4302 4303 4304
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
4305
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4306
	struct ixgbe_hw *hw = &adapter->hw;
4307
	int i;
4308

4309 4310 4311
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;
4312
	}
4313

4314 4315 4316
	ixgbe_sync_mac_table(adapter);
}

4317
static int ixgbe_available_rars(struct ixgbe_adapter *adapter, u16 pool)
4318
{
4319
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4320 4321 4322
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

4323 4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* do not count default RAR as available */
		if (mac_table->state & IXGBE_MAC_STATE_DEFAULT)
			continue;

		/* only count unused and addresses that belong to us */
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE) {
			if (mac_table->pool != pool)
				continue;
		}

		count++;
4335
	}
4336

4337 4338 4339 4340
	return count;
}

/* this function destroys the first RAR entry */
4341
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter)
4342
{
4343
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4344 4345
	struct ixgbe_hw *hw = &adapter->hw;

4346 4347 4348 4349 4350 4351
	memcpy(&mac_table->addr, hw->mac.addr, ETH_ALEN);
	mac_table->pool = VMDQ_P(0);

	mac_table->state = IXGBE_MAC_STATE_DEFAULT | IXGBE_MAC_STATE_IN_USE;

	hw->mac.ops.set_rar(hw, 0, mac_table->addr, mac_table->pool,
4352 4353 4354
			    IXGBE_RAH_AV);
}

4355 4356
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4357
{
4358
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4359 4360 4361 4362 4363 4364
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4365 4366
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
4367
			continue;
4368 4369 4370 4371 4372 4373 4374

		ether_addr_copy(mac_table->addr, addr);
		mac_table->pool = pool;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED |
				    IXGBE_MAC_STATE_IN_USE;

4375
		ixgbe_sync_mac_table(adapter);
4376

4377 4378
		return i;
	}
4379

4380 4381 4382
	return -ENOMEM;
}

4383 4384
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4385
{
4386
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4387
	struct ixgbe_hw *hw = &adapter->hw;
4388
	int i;
4389 4390 4391 4392

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410
	/* search table for addr, if found clear IN_USE flag and sync */
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* we can only delete an entry if it is in use */
		if (!(mac_table->state & IXGBE_MAC_STATE_IN_USE))
			continue;
		/* we only care about entries that belong to the given pool */
		if (mac_table->pool != pool)
			continue;
		/* we only care about a specific MAC address */
		if (!ether_addr_equal(addr, mac_table->addr))
			continue;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;

		ixgbe_sync_mac_table(adapter);

		return 0;
4411
	}
4412

4413 4414
	return -ENOMEM;
}
4415 4416 4417 4418 4419 4420 4421 4422 4423
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
4424
static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
4425 4426 4427 4428 4429
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4430
	if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter, vfn))
4431 4432
		return -ENOMEM;

4433
	if (!netdev_uc_empty(netdev)) {
4434 4435
		struct netdev_hw_addr *ha;
		netdev_for_each_uc_addr(ha, netdev) {
4436 4437
			ixgbe_del_mac_filter(adapter, ha->addr, vfn);
			ixgbe_add_mac_filter(adapter, ha->addr, vfn);
4438 4439 4440 4441 4442 4443
			count++;
		}
	}
	return count;
}

4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462
static int ixgbe_uc_sync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int ret;

	ret = ixgbe_add_mac_filter(adapter, addr, VMDQ_P(0));

	return min_t(int, ret, 0);
}

static int ixgbe_uc_unsync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_del_mac_filter(adapter, addr, VMDQ_P(0));

	return 0;
}

4463
/**
4464
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4465 4466
 * @netdev: network interface device structure
 *
4467 4468 4469 4470
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4471
 **/
4472
void ixgbe_set_rx_mode(struct net_device *netdev)
4473 4474 4475
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4476
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
4477
	netdev_features_t features = netdev->features;
4478
	int count;
4479 4480 4481 4482

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

4483
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4484
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4485 4486 4487 4488
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4489 4490
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4491
	if (netdev->flags & IFF_PROMISC) {
4492
		hw->addr_ctrl.user_set_promisc = true;
4493
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4494
		vmolr |= IXGBE_VMOLR_MPE;
4495
		features &= ~NETIF_F_HW_VLAN_CTAG_FILTER;
4496
	} else {
4497 4498
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4499
			vmolr |= IXGBE_VMOLR_MPE;
4500
		}
4501
		hw->addr_ctrl.user_set_promisc = false;
4502 4503 4504 4505 4506 4507 4508
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4509
	if (__dev_uc_sync(netdev, ixgbe_uc_sync, ixgbe_uc_unsync)) {
4510 4511
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4512 4513
	}

4514 4515 4516 4517
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4518 4519 4520 4521 4522 4523 4524
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4525 4526 4527

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4528 4529
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4530
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4531 4532
	}

B
Ben Greear 已提交
4533
	/* This is useful for sniffing bad packets. */
4534
	if (features & NETIF_F_RXALL) {
B
Ben Greear 已提交
4535 4536 4537 4538 4539 4540 4541 4542 4543 4544
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

4545
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4546

4547
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
4548 4549 4550
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
4551 4552 4553 4554 4555

	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
		ixgbe_vlan_promisc_disable(adapter);
	else
		ixgbe_vlan_promisc_enable(adapter);
4556 4557
}

4558 4559 4560 4561
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4562 4563
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
		ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
4564
		napi_enable(&adapter->q_vector[q_idx]->napi);
4565
	}
4566 4567 4568 4569 4570 4571
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4572
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
4573
		napi_disable(&adapter->q_vector[q_idx]->napi);
4574
		while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
4575
			pr_info("QV %d locked\n", q_idx);
4576
			usleep_range(1000, 20000);
4577 4578
		}
	}
4579 4580
}

4581
static void ixgbe_clear_udp_tunnel_port(struct ixgbe_adapter *adapter, u32 mask)
4582
{
4583 4584 4585 4586 4587 4588 4589 4590 4591 4592 4593
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vxlanctrl;

	if (!(adapter->flags & (IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE |
				IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)))
		return;

	vxlanctrl = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) && ~mask;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, vxlanctrl);

	if (mask & IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK)
4594
		adapter->vxlan_port = 0;
4595 4596 4597

	if (mask & IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK)
		adapter->geneve_port = 0;
4598 4599
}

J
Jeff Kirsher 已提交
4600
#ifdef CONFIG_IXGBE_DCB
4601
/**
4602 4603 4604 4605 4606 4607 4608 4609 4610 4611
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4612
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4613

4614 4615 4616 4617 4618 4619 4620 4621 4622
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

4623
#ifdef IXGBE_FCOE
4624 4625
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4626
#endif
4627 4628 4629

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
4630 4631 4632 4633 4634
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
4635 4636 4637 4638 4639 4640 4641
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
4642
	}
4643 4644 4645

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
4646 4647
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
4648

4649 4650 4651 4652
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
4653

4654 4655
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
4656
	}
4657
}
4658 4659 4660 4661 4662
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

4663
/**
4664 4665 4666
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
4667
 * @pb: packet buffer to calculate
4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
4681 4682 4683 4684
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4685
#endif
4686

4687 4688 4689
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4690 4691
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4692
	case ixgbe_mac_x550em_a:
4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719 4720 4721 4722 4723
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

4724
/**
4725 4726 4727
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
4728
 * @pb: packet buffer to calculate
4729
 */
4730
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
4731 4732 4733 4734 4735 4736 4737 4738 4739
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

4740 4741 4742 4743 4744 4745 4746 4747
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

4748 4749 4750
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4751 4752
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4753
	case ixgbe_mac_x550em_a:
4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774 4775 4776 4777 4778
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4779
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
4780 4781

		/* Low water marks must not be larger than high water marks */
4782 4783
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
4784
	}
4785 4786 4787

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
4788 4789
}

4790 4791 4792
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4793 4794
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
4795 4796 4797

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4798 4799 4800
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
4801

4802
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
4803
	ixgbe_pbthresh_setup(adapter);
4804 4805
}

4806 4807 4808
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4809
	struct hlist_node *node2;
4810 4811 4812 4813 4814 4815 4816
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

4817
	hlist_for_each_entry_safe(filter, node2,
4818 4819
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
4820 4821 4822 4823 4824
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
4825 4826 4827 4828 4829
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845 4846 4847 4848
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
4849
	ixgbe_write_uc_addr_list(adapter->netdev, pool);
4850 4851 4852 4853 4854 4855
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
4856
	int rss_i = adapter->num_rx_queues_per_pool;
4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868
	struct ixgbe_hw *hw = &adapter->hw;
	u16 pool = vadapter->pool;
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
		      IXGBE_PSRTYPE_L2HDR |
		      IXGBE_PSRTYPE_IPV6HDR;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (rss_i > 3)
J
Jacob Keller 已提交
4869
		psrtype |= 2u << 29;
4870
	else if (rss_i > 1)
J
Jacob Keller 已提交
4871
		psrtype |= 1u << 29;
4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891

	IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	unsigned long size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;

	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
A
Alexander Duyck 已提交
4892
		struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
4893 4894 4895

		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
4896
			if (IXGBE_CB(skb)->page_released)
4897 4898 4899 4900 4901
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
			dev_kfree_skb(skb);
4902
			rx_buffer->skb = NULL;
4903
		}
A
Alexander Duyck 已提交
4904 4905 4906 4907 4908 4909 4910 4911

		if (!rx_buffer->page)
			continue;

		dma_unmap_page(dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		__free_pages(rx_buffer->page, ixgbe_rx_pg_order(rx_ring));

4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934
		rx_buffer->page = NULL;
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
				   struct ixgbe_ring *rx_ring)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
	int index = rx_ring->queue_index + vadapter->rx_base_queue;

	/* shutdown specific queue receive and wait for dma to settle */
	ixgbe_disable_rx_queue(adapter, rx_ring);
	usleep_range(10000, 20000);
J
Jacob Keller 已提交
4935
	ixgbe_irq_disable_queues(adapter, BIT_ULL(index));
4936 4937 4938 4939
	ixgbe_clean_rx_ring(rx_ring);
	rx_ring->l2_accel_priv = NULL;
}

4940 4941
static int ixgbe_fwd_ring_down(struct net_device *vdev,
			       struct ixgbe_fwd_adapter *accel)
4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int txbase = accel->tx_base_queue;
	int i;

	netif_tx_stop_all_queues(vdev);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
		adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
		adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
	}


	return 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase, txbase, queues;
	int i, baseq, err = 0;

	if (!test_bit(accel->pool, &adapter->fwd_bitmask))
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
	netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   accel->pool, adapter->num_rx_pools,
		   baseq, baseq + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);

	accel->netdev = vdev;
	accel->rx_base_queue = rxbase = baseq;
	accel->tx_base_queue = txbase = baseq;

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->rx_ring[rxbase + i]->netdev = vdev;
		adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->netdev = vdev;
		adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
	}

	queues = min_t(unsigned int,
		       adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
	err = netif_set_real_num_tx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	err = netif_set_real_num_rx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	if (is_valid_ether_addr(vdev->dev_addr))
		ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);

	ixgbe_fwd_psrtype(accel);
	ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
	return err;
fwd_queue_err:
	ixgbe_fwd_ring_down(vdev, accel);
	return err;
}

D
David Ahern 已提交
5019
static int ixgbe_upper_dev_walk(struct net_device *upper, void *data)
5020
{
D
David Ahern 已提交
5021 5022 5023
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *dfwd = netdev_priv(upper);
		struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
5024

D
David Ahern 已提交
5025 5026
		if (dfwd->fwd_priv)
			ixgbe_fwd_ring_up(upper, vadapter);
5027
	}
D
David Ahern 已提交
5028 5029 5030 5031 5032 5033 5034 5035

	return 0;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_upper_dev_walk, NULL);
5036 5037
}

5038 5039
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
5040 5041
	struct ixgbe_hw *hw = &adapter->hw;

5042
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
5043
#ifdef CONFIG_IXGBE_DCB
5044
	ixgbe_configure_dcb(adapter);
5045
#endif
5046 5047 5048 5049 5050
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
5051

5052
	ixgbe_set_rx_mode(adapter->netdev);
5053 5054
	ixgbe_restore_vlan(adapter);

5055 5056 5057 5058 5059 5060 5061 5062 5063
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

5064
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
5065 5066
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
5067 5068 5069 5070
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
5071
	}
5072

5073 5074 5075 5076 5077 5078 5079 5080 5081
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

5082 5083 5084 5085 5086 5087
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

5088 5089 5090 5091 5092
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
5093 5094
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
5095
	ixgbe_configure_dfwd(adapter);
5096 5097
}

5098
/**
5099 5100 5101 5102 5103
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
5104
	/*
S
Stephen Hemminger 已提交
5105
	 * We are assuming the worst case scenario here, and that
5106 5107 5108 5109 5110 5111
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5112

5113
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
5114
	adapter->sfp_poll_time = 0;
5115 5116 5117 5118
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
5119 5120 5121 5122
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
5123
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
5124
{
J
Josh Hay 已提交
5125 5126
	u32 speed;
	bool autoneg, link_up = false;
5127
	int ret = IXGBE_ERR_LINK_SETUP;
5128 5129

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
5130
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
5131 5132

	if (ret)
5133
		return ret;
5134

J
Josh Hay 已提交
5135 5136 5137 5138
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
5139
	if (ret)
5140
		return ret;
5141

5142
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
5143
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
5144

5145 5146 5147
	return ret;
}

5148
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
5149 5150
{
	struct ixgbe_hw *hw = &adapter->hw;
5151
	u32 gpie = 0;
5152

5153
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5154 5155 5156
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
5157 5158 5159 5160 5161 5162 5163 5164 5165
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5166
		case ixgbe_mac_X540:
5167 5168
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
5169
		case ixgbe_mac_x550em_a:
D
Don Skidmore 已提交
5170
		default:
5171 5172 5173 5174 5175
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
5176 5177 5178 5179
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
5180

5181 5182 5183 5184 5185
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
5186 5187 5188 5189 5190 5191 5192 5193 5194 5195 5196 5197

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
5198 5199
	}

5200
	/* Enable Thermal over heat sensor interrupt */
5201 5202 5203
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
5204
			gpie |= IXGBE_SDP0_GPIEN_8259X;
5205 5206 5207 5208 5209
			break;
		default:
			break;
		}
	}
5210

5211 5212
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
5213
		gpie |= IXGBE_SDP1_GPIEN(hw);
5214

5215 5216 5217 5218 5219
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
5220
	case ixgbe_mac_x550em_a:
5221 5222 5223 5224
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
5225
	}
5226 5227 5228 5229

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

5230
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
5231 5232 5233 5234 5235 5236 5237
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
5238

5239 5240 5241 5242 5243
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

5244 5245
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
5246 5247
		hw->mac.ops.enable_tx_laser(hw);

5248 5249 5250
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

5251
	smp_mb__before_atomic();
5252
	clear_bit(__IXGBE_DOWN, &adapter->state);
5253 5254
	ixgbe_napi_enable_all(adapter);

5255 5256 5257 5258 5259 5260 5261 5262
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

5263 5264
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
5265
	ixgbe_irq_enable(adapter, true, true);
5266

5267 5268 5269 5270 5271 5272 5273
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
5274
			e_crit(drv, "Fan has stopped, replace the adapter\n");
5275 5276
	}

5277 5278
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
5279 5280
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
5281
	mod_timer(&adapter->service_timer, jiffies);
5282 5283 5284 5285 5286

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
5287 5288
}

5289 5290 5291
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5292
	/* put off any impending NetWatchDogTimeout */
5293
	netif_trans_update(adapter->netdev);
5294

5295
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5296
		usleep_range(1000, 2000);
5297
	ixgbe_down(adapter);
5298 5299 5300 5301 5302 5303 5304 5305
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5306 5307 5308 5309
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5310
void ixgbe_up(struct ixgbe_adapter *adapter)
5311 5312 5313 5314
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5315
	ixgbe_up_complete(adapter);
5316 5317 5318 5319
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5320
	struct ixgbe_hw *hw = &adapter->hw;
5321
	struct net_device *netdev = adapter->netdev;
5322 5323
	int err;

5324 5325
	if (ixgbe_removed(hw->hw_addr))
		return;
5326 5327 5328 5329 5330 5331 5332 5333 5334
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5335
	err = hw->mac.ops.init_hw(hw);
5336 5337 5338
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5339
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5340 5341
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5342
		e_dev_err("master disable timed out\n");
5343
		break;
5344 5345
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5346
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5347
			   "Please be aware there may be issues associated with "
5348 5349 5350 5351
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5352
		break;
5353
	default:
5354
		e_dev_err("Hardware Error: %d\n", err);
5355
	}
5356

5357
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5358 5359

	/* flush entries out of MAC table */
5360
	ixgbe_flush_sw_mac_table(adapter);
5361 5362 5363
	__dev_uc_unsync(netdev, NULL);

	/* do not flush user set addresses */
5364
	ixgbe_mac_set_default_filter(adapter);
5365 5366 5367 5368

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5369

5370
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5371
		ixgbe_ptp_reset(adapter);
5372 5373 5374 5375 5376 5377 5378

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5379 5380 5381 5382 5383 5384
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5385
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5386 5387 5388
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
5389
	u16 i;
5390

5391 5392 5393
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
5394

5395
	/* Free all the Tx ring sk_buffs */
5396 5397
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5398
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
5399 5400
	}

5401 5402
	netdev_tx_reset_queue(txring_txq(tx_ring));

5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5414
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5415 5416
 * @adapter: board private structure
 **/
5417
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5418 5419 5420
{
	int i;

5421
	for (i = 0; i < adapter->num_rx_queues; i++)
5422
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5423 5424 5425
}

/**
5426
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5427 5428
 * @adapter: board private structure
 **/
5429
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5430 5431 5432
{
	int i;

5433
	for (i = 0; i < adapter->num_tx_queues; i++)
5434
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5435 5436
}

5437 5438
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5439
	struct hlist_node *node2;
5440 5441 5442 5443
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5444
	hlist_for_each_entry_safe(filter, node2,
5445 5446 5447 5448 5449 5450 5451 5452 5453
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

D
David Ahern 已提交
5454 5455 5456 5457 5458 5459 5460 5461 5462 5463 5464 5465 5466 5467 5468
static int ixgbe_disable_macvlan(struct net_device *upper, void *data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *vlan = netdev_priv(upper);

		if (vlan->fwd_priv) {
			netif_tx_stop_all_queues(upper);
			netif_carrier_off(upper);
			netif_tx_disable(upper);
		}
	}

	return 0;
}

5469 5470 5471
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5472
	struct ixgbe_hw *hw = &adapter->hw;
5473
	int i;
5474 5475

	/* signal that we are down to the interrupt handler */
5476 5477
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5478 5479

	/* disable receives */
5480
	hw->mac.ops.disable_rx(hw);
5481

5482 5483 5484 5485 5486
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5487
	usleep_range(10000, 20000);
5488

5489 5490
	netif_tx_stop_all_queues(netdev);

5491
	/* call carrier off first to avoid false dev_watchdog timeouts */
5492 5493 5494
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

5495
	/* disable any upper devices */
D
David Ahern 已提交
5496 5497
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_disable_macvlan, NULL);
5498

5499 5500 5501 5502
	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5503 5504
	clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5505 5506 5507 5508
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5509
	if (adapter->num_vfs) {
5510 5511
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5512 5513 5514

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5515
			adapter->vfinfo[i].clear_to_send = false;
5516 5517 5518 5519 5520 5521

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5522 5523
	}

5524 5525
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5526
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5527
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5528
	}
5529

5530
	/* Disable the Tx DMA engine on 82599 and later MAC */
5531 5532
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5533
	case ixgbe_mac_X540:
5534 5535
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5536
	case ixgbe_mac_x550em_a:
5537
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5538 5539
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5540 5541 5542 5543
		break;
	default:
		break;
	}
5544

5545 5546
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5547

5548 5549
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5550 5551
		hw->mac.ops.disable_tx_laser(hw);

5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5565
	ixgbe_tx_timeout_reset(adapter);
5566 5567
}

5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619
#ifdef CONFIG_IXGBE_DCB
static void ixgbe_init_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct tc_configuration *tc;
	int j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
	case ixgbe_mac_82599EB:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_x550em_a:
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = DEF_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = DEF_TRAFFIC_CLASS;
		break;
	}

	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.pfc_mode_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
		adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
}
#endif

5620 5621 5622 5623 5624 5625 5626 5627
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
5628 5629
static int ixgbe_sw_init(struct ixgbe_adapter *adapter,
			 const struct ixgbe_info *ii)
5630 5631 5632
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5633
	unsigned int rss, fdir;
5634
	u32 fwsm;
5635
	int i;
5636

5637 5638 5639 5640 5641 5642 5643 5644
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5645 5646 5647
	/* get_invariants needs the device IDs */
	ii->get_invariants(hw);

5648
	/* Set common capability flags and settings */
5649
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
5650
	adapter->ring_feature[RING_F_RSS].limit = rss;
5651 5652 5653
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
5654 5655
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
5656 5657 5658 5659
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
5660 5661 5662 5663
#ifdef CONFIG_IXGBE_DCB
	adapter->flags |= IXGBE_FLAG_DCB_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
#endif
5664 5665 5666 5667 5668 5669 5670 5671 5672
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

5673
	/* initialize static ixgbe jump table entries */
5674 5675 5676 5677 5678 5679 5680 5681
	adapter->jump_tables[0] = kzalloc(sizeof(*adapter->jump_tables[0]),
					  GFP_KERNEL);
	if (!adapter->jump_tables[0])
		return -ENOMEM;
	adapter->jump_tables[0]->mat = ixgbe_ipv4_fields;

	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++)
		adapter->jump_tables[i] = NULL;
5682

5683 5684 5685
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);
5686 5687
	if (!adapter->mac_table)
		return -ENOMEM;
5688

5689
	/* Set MAC specific capability flags and exceptions */
5690 5691
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5692 5693
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;

5694 5695
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5696

5697
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
5698 5699 5700 5701 5702 5703 5704 5705 5706 5707 5708 5709 5710 5711
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5712
		break;
D
Don Skidmore 已提交
5713
	case ixgbe_mac_X540:
5714
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
5715 5716
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5717
		break;
5718
	case ixgbe_mac_x550em_a:
5719 5720 5721
		adapter->flags |= IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE;
	/* fall through */
	case ixgbe_mac_X550EM_x:
5722 5723 5724 5725 5726 5727 5728 5729 5730 5731
#ifdef CONFIG_IXGBE_DCB
		adapter->flags &= ~IXGBE_FLAG_DCB_CAPABLE;
#endif
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
	/* Fall Through */
5732 5733 5734
	case ixgbe_mac_X550:
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
5735 5736
#endif
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
5737
		break;
5738 5739
	default:
		break;
A
Alexander Duyck 已提交
5740
	}
5741

5742 5743 5744 5745 5746
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
5747 5748 5749
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
5750
#ifdef CONFIG_IXGBE_DCB
5751
	ixgbe_init_dcb(adapter);
5752
#endif
5753 5754

	/* default flow control settings */
5755
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5756
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5757
	ixgbe_pbthresh_setup(adapter);
5758 5759
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
5760
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
5761

5762
#ifdef CONFIG_PCI_IOV
5763 5764 5765
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

5766
	/* assign number of SR-IOV VFs */
5767
	if (hw->mac.type != ixgbe_mac_82598EB) {
5768
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
5769 5770 5771 5772 5773 5774 5775
			adapter->num_vfs = 0;
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		} else {
			adapter->num_vfs = max_vfs;
		}
	}
#endif /* CONFIG_PCI_IOV */
5776

5777
	/* enable itr by default in dynamic mode */
5778 5779
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5780 5781 5782 5783 5784

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5785
	/* set default work limits */
5786
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5787

5788
	/* initialize eeprom parameters */
5789
	if (ixgbe_init_eeprom_params_generic(hw)) {
5790
		e_dev_err("EEPROM initialization failed\n");
5791 5792 5793
		return -EIO;
	}

5794 5795
	/* PF holds first pool slot */
	set_bit(0, &adapter->fwd_bitmask);
5796 5797 5798 5799 5800 5801 5802
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5803
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5804 5805 5806
 *
 * Return 0 on success, negative on failure
 **/
5807
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5808
{
5809
	struct device *dev = tx_ring->dev;
5810
	int orig_node = dev_to_node(dev);
5811
	int ring_node = -1;
5812 5813
	int size;

5814
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5815 5816

	if (tx_ring->q_vector)
5817
		ring_node = tx_ring->q_vector->numa_node;
5818

5819
	tx_ring->tx_buffer_info = vzalloc_node(size, ring_node);
5820
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5821
		tx_ring->tx_buffer_info = vzalloc(size);
5822 5823
	if (!tx_ring->tx_buffer_info)
		goto err;
5824

5825 5826
	u64_stats_init(&tx_ring->syncp);

5827
	/* round up to nearest 4K */
5828
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5829
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5830

5831
	set_dev_node(dev, ring_node);
5832 5833 5834 5835 5836 5837 5838 5839
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
5840 5841
	if (!tx_ring->desc)
		goto err;
5842

5843 5844
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5845
	return 0;
5846 5847 5848 5849

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5850
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5851
	return -ENOMEM;
5852 5853
}

5854 5855 5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5869
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5870 5871
		if (!err)
			continue;
5872

5873
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5874
		goto err_setup_tx;
5875 5876
	}

5877 5878 5879 5880 5881
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
5882 5883 5884
	return err;
}

5885 5886
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5887
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5888 5889 5890
 *
 * Returns 0 on success, negative on failure
 **/
5891
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5892
{
5893
	struct device *dev = rx_ring->dev;
5894
	int orig_node = dev_to_node(dev);
5895
	int ring_node = -1;
5896
	int size;
5897

5898
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5899 5900

	if (rx_ring->q_vector)
5901
		ring_node = rx_ring->q_vector->numa_node;
5902

5903
	rx_ring->rx_buffer_info = vzalloc_node(size, ring_node);
5904
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5905
		rx_ring->rx_buffer_info = vzalloc(size);
5906 5907
	if (!rx_ring->rx_buffer_info)
		goto err;
5908

5909 5910
	u64_stats_init(&rx_ring->syncp);

5911
	/* Round up to nearest 4K */
5912 5913
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5914

5915
	set_dev_node(dev, ring_node);
5916 5917 5918 5919 5920 5921 5922 5923
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
5924 5925
	if (!rx_ring->desc)
		goto err;
5926

5927 5928
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5929 5930

	return 0;
5931 5932 5933 5934
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5935
	return -ENOMEM;
5936 5937
}

5938 5939 5940 5941 5942 5943 5944 5945 5946 5947 5948 5949 5950 5951 5952
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5953
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5954 5955
		if (!err)
			continue;
5956

5957
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5958
		goto err_setup_rx;
5959 5960
	}

5961 5962 5963 5964 5965
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
5966 5967 5968 5969
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
5970 5971 5972
	return err;
}

5973 5974 5975 5976 5977 5978
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5979
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5980
{
5981
	ixgbe_clean_tx_ring(tx_ring);
5982 5983 5984 5985

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5986 5987 5988 5989 5990 5991
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005 6006

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
6007
		if (adapter->tx_ring[i]->desc)
6008
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
6009 6010 6011
}

/**
6012
 * ixgbe_free_rx_resources - Free Rx Resources
6013 6014 6015 6016
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
6017
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
6018
{
6019
	ixgbe_clean_rx_ring(rx_ring);
6020 6021 6022 6023

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

6024 6025 6026 6027 6028 6029
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
6030 6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

6044 6045 6046 6047
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
6048
	for (i = 0; i < adapter->num_rx_queues; i++)
6049
		if (adapter->rx_ring[i]->desc)
6050
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
6051 6052 6053 6054 6055 6056 6057 6058 6059 6060 6061 6062
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6063 6064

	/*
6065 6066 6067
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
6068 6069 6070
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
6071
	    (new_mtu > ETH_DATA_LEN))
6072
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
6073

6074
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
6075

6076
	/* must set new MTU before calling down or up */
6077 6078
	netdev->mtu = new_mtu;

6079 6080
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
6097
int ixgbe_open(struct net_device *netdev)
6098 6099
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6100
	struct ixgbe_hw *hw = &adapter->hw;
6101
	int err, queues;
6102 6103 6104 6105

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
6106

6107 6108
	netif_carrier_off(netdev);

6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

6121
	err = ixgbe_request_irq(adapter);
6122 6123 6124
	if (err)
		goto err_req_irq;

6125
	/* Notify the stack of the actual queue counts. */
6126 6127 6128 6129 6130 6131
	if (adapter->num_rx_pools > 1)
		queues = adapter->num_rx_queues_per_pool;
	else
		queues = adapter->num_tx_queues;

	err = netif_set_real_num_tx_queues(netdev, queues);
6132 6133 6134
	if (err)
		goto err_set_queues;

6135 6136 6137 6138 6139 6140
	if (adapter->num_rx_pools > 1 &&
	    adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
		queues = IXGBE_MAX_L2A_QUEUES;
	else
		queues = adapter->num_rx_queues;
	err = netif_set_real_num_rx_queues(netdev, queues);
6141 6142 6143
	if (err)
		goto err_set_queues;

6144 6145
	ixgbe_ptp_init(adapter);

6146
	ixgbe_up_complete(adapter);
6147

6148
	ixgbe_clear_udp_tunnel_port(adapter, IXGBE_VXLANCTRL_ALL_UDPPORT_MASK);
6149
	udp_tunnel_get_rx_info(netdev);
6150

6151 6152
	return 0;

6153 6154
err_set_queues:
	ixgbe_free_irq(adapter);
6155
err_req_irq:
6156
	ixgbe_free_all_rx_resources(adapter);
6157 6158
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
6159
err_setup_rx:
6160
	ixgbe_free_all_tx_resources(adapter);
6161
err_setup_tx:
6162 6163 6164 6165 6166
	ixgbe_reset(adapter);

	return err;
}

6167 6168 6169 6170
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

6171 6172 6173 6174 6175 6176 6177 6178 6179
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

6180 6181 6182 6183 6184 6185
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
6197
int ixgbe_close(struct net_device *netdev)
6198 6199 6200
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6201 6202
	ixgbe_ptp_stop(adapter);

6203 6204
	if (netif_device_present(netdev))
		ixgbe_close_suspend(adapter);
6205

6206 6207
	ixgbe_fdir_filter_exit(adapter);

6208
	ixgbe_release_hw_control(adapter);
6209 6210 6211 6212

	return 0;
}

6213 6214 6215
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
6216 6217
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6218 6219
	u32 err;

6220
	adapter->hw.hw_addr = adapter->io_addr;
6221 6222
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
6223 6224 6225 6226 6227
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
6228 6229

	err = pci_enable_device_mem(pdev);
6230
	if (err) {
6231
		e_dev_err("Cannot enable PCI device from suspend\n");
6232 6233
		return err;
	}
6234
	smp_mb__before_atomic();
6235
	clear_bit(__IXGBE_DISABLED, &adapter->state);
6236 6237
	pci_set_master(pdev);

6238
	pci_wake_from_d3(pdev, false);
6239 6240 6241

	ixgbe_reset(adapter);

6242 6243
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6244 6245 6246
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
6247
		err = ixgbe_open(netdev);
6248 6249


6250 6251 6252
	if (!err)
		netif_device_attach(netdev);
	rtnl_unlock();
6253

6254
	return err;
6255 6256
}
#endif /* CONFIG_PM */
6257 6258

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
6259
{
6260 6261
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6262 6263 6264
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
6265 6266 6267 6268
#ifdef CONFIG_PM
	int retval = 0;
#endif

6269
	rtnl_lock();
6270 6271
	netif_device_detach(netdev);

6272 6273
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
6274

6275
	ixgbe_clear_interrupt_scheme(adapter);
6276
	rtnl_unlock();
6277

6278 6279 6280 6281
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
6282

6283
#endif
6284 6285 6286
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

6287 6288
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
6289

6290 6291
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
6292 6293
			hw->mac.ops.enable_tx_laser(hw);

6294 6295 6296 6297 6298 6299 6300 6301 6302 6303 6304 6305 6306 6307 6308 6309 6310
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

6311 6312
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6313
		pci_wake_from_d3(pdev, false);
6314 6315
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6316
	case ixgbe_mac_X540:
6317 6318
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6319
	case ixgbe_mac_x550em_a:
6320 6321 6322 6323 6324
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
6325

6326
	*enable_wake = !!wufc;
6327 6328
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
6329

6330 6331
	ixgbe_release_hw_control(adapter);

6332 6333
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6334

6335 6336 6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6354 6355 6356

	return 0;
}
6357
#endif /* CONFIG_PM */
6358 6359 6360

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6361 6362 6363 6364 6365 6366 6367 6368
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6369 6370
}

6371 6372 6373 6374 6375 6376
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6377
	struct net_device *netdev = adapter->netdev;
6378
	struct ixgbe_hw *hw = &adapter->hw;
6379
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6380 6381
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6382 6383
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6384
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6385

6386 6387 6388 6389
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6390
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6391
		u64 rsc_count = 0;
6392 6393
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6394 6395
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6396 6397 6398
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6399 6400
	}

6401 6402 6403 6404 6405
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6406
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6407 6408 6409 6410 6411 6412
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6413
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6414 6415 6416 6417 6418
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6419
	/* gather some stats to the adapter struct that are per queue */
6420 6421 6422 6423 6424 6425 6426
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6427
	adapter->restart_queue = restart_queue;
6428 6429 6430
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6431

6432
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6433 6434

	/* 8 register reads */
6435 6436 6437 6438
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6439 6440
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6441 6442
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6443 6444
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6445 6446 6447
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6448 6449
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6450 6451
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6452
		case ixgbe_mac_X540:
6453 6454
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6455
		case ixgbe_mac_x550em_a:
6456 6457 6458 6459 6460
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6461
		}
6462
	}
6463 6464 6465 6466 6467 6468

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6469 6470
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
6471 6472
		    (hw->mac.type == ixgbe_mac_X550EM_x) ||
		    (hw->mac.type == ixgbe_mac_x550em_a)) {
6473 6474 6475 6476 6477 6478 6479
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6480
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6481
	/* work around hardware counting issue */
6482
	hwstats->gprc -= missed_rx;
6483

6484 6485
	ixgbe_update_xoff_received(adapter);

6486
	/* 82598 hardware only has a 32 bit counter in the high register */
6487 6488 6489 6490 6491 6492 6493
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6494
	case ixgbe_mac_X540:
6495 6496
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6497
	case ixgbe_mac_x550em_a:
6498
		/* OS2BMC stats are X540 and later */
6499 6500 6501 6502 6503
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
6504 6505 6506
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6507
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6508
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6509
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6510
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6511
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6512
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6513 6514 6515
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6516
#ifdef IXGBE_FCOE
6517 6518 6519 6520 6521 6522
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6523
		/* Add up per cpu counters for total ddp aloc fail */
6524 6525 6526 6527 6528
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
6529
			for_each_possible_cpu(cpu) {
6530 6531 6532
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
6533
			}
6534 6535
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
6536
		}
6537
#endif /* IXGBE_FCOE */
6538 6539 6540
		break;
	default:
		break;
6541
	}
6542
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
6543 6544
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
6545
	if (hw->mac.type == ixgbe_mac_82598EB)
6546 6547 6548 6549 6550 6551 6552 6553 6554
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6555
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
6556
	hwstats->lxontxc += lxon;
6557
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
6558 6559 6560
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6561 6562 6563 6564
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
6580 6581

	/* Fill out the OS statistics structure */
6582
	netdev->stats.multicast = hwstats->mprc;
6583 6584

	/* Rx Errors */
6585
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
6586
	netdev->stats.rx_dropped = 0;
6587 6588
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
6589
	netdev->stats.rx_missed_errors = total_mpc;
6590 6591 6592
}

/**
6593
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
6594
 * @adapter: pointer to the device adapter structure
6595
 **/
6596
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
6597
{
6598
	struct ixgbe_hw *hw = &adapter->hw;
6599
	int i;
6600

6601 6602 6603 6604
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6605

6606
	/* if interface is down do nothing */
6607
	if (test_bit(__IXGBE_DOWN, &adapter->state))
6608 6609 6610 6611 6612 6613 6614 6615
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

6616 6617 6618
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6619
				&(adapter->tx_ring[i]->state));
6620 6621
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
6622 6623 6624 6625 6626 6627 6628 6629
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6630
 * @adapter: pointer to the device adapter structure
6631 6632
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
6633
 * in order to make certain interrupts are occurring.  Secondly it sets the
6634
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
6635
 * determine if a hang has occurred.
6636 6637
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6638
{
6639
	struct ixgbe_hw *hw = &adapter->hw;
6640 6641
	u64 eics = 0;
	int i;
6642

6643
	/* If we're down, removing or resetting, just bail */
6644
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6645
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6646 6647
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6648

6649 6650 6651 6652 6653
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6654

6655 6656 6657 6658 6659 6660 6661 6662
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6663 6664
	} else {
		/* get one bit for every active tx/rx interrupt vector */
6665
		for (i = 0; i < adapter->num_q_vectors; i++) {
6666
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
6667
			if (qv->rx.ring || qv->tx.ring)
J
Jacob Keller 已提交
6668
				eics |= BIT_ULL(i);
6669
		}
6670
	}
6671

6672
	/* Cause software interrupt to ensure rings are cleaned */
6673
	ixgbe_irq_rearm_queues(adapter, eics);
6674 6675
}

6676
/**
6677
 * ixgbe_watchdog_update_link - update the link status
6678 6679
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
6680
 **/
6681
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6682 6683
{
	struct ixgbe_hw *hw = &adapter->hw;
6684 6685
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6686
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
6687

6688 6689 6690 6691 6692
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6693
	} else {
6694 6695 6696
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6697
	}
6698 6699 6700 6701

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

6702
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
6703
		hw->mac.ops.fc_enable(hw);
6704 6705
		ixgbe_set_rx_drop_en(adapter);
	}
6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6717 6718
}

6719 6720 6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731 6732 6733 6734 6735
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

D
David Ahern 已提交
6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746 6747
static int ixgbe_enable_macvlan(struct net_device *upper, void *data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *vlan = netdev_priv(upper);

		if (vlan->fwd_priv)
			netif_tx_wake_all_queues(upper);
	}

	return 0;
}

6748
/**
6749 6750
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
6751
 * @adapter: pointer to the device adapter structure
6752
 **/
6753
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6754
{
6755
	struct net_device *netdev = adapter->netdev;
6756
	struct ixgbe_hw *hw = &adapter->hw;
6757
	u32 link_speed = adapter->link_speed;
6758
	const char *speed_str;
6759
	bool flow_rx, flow_tx;
6760

6761 6762
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6763
		return;
6764

6765
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6766

6767 6768 6769 6770 6771 6772 6773 6774 6775
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
6776 6777
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6778
	case ixgbe_mac_x550em_a:
6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6790
	}
6791

6792 6793
	adapter->last_rx_ptp_check = jiffies;

6794
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6795
		ixgbe_ptp_start_cyclecounter(adapter);
6796

6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
6815 6816 6817
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6818

6819 6820
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
6821

6822 6823 6824 6825 6826
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

	/* enable any upper devices */
	rtnl_lock();
D
David Ahern 已提交
6827 6828
	netdev_walk_all_upper_dev_rcu(adapter->netdev,
				      ixgbe_enable_macvlan, NULL);
6829 6830
	rtnl_unlock();

6831 6832 6833
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

6834 6835
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6836 6837
}

6838
/**
6839 6840
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
6841
 * @adapter: pointer to the adapter structure
6842
 **/
A
Alexander Duyck 已提交
6843
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
6844
{
6845
	struct net_device *netdev = adapter->netdev;
6846
	struct ixgbe_hw *hw = &adapter->hw;
6847

6848 6849
	adapter->link_up = false;
	adapter->link_speed = 0;
6850

6851 6852 6853
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6854

6855 6856 6857
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6858

6859
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6860
		ixgbe_ptp_start_cyclecounter(adapter);
6861

6862 6863
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
6864 6865 6866

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6867
}
6868

6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

6894 6895 6896 6897
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

6898 6899 6900 6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

6913 6914
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
6915
 * @adapter: pointer to the device adapter structure
6916 6917 6918 6919
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
6920 6921
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
6922 6923 6924 6925 6926
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6927
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
6928
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
6929
		}
6930 6931 6932
	}
}

6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949
#ifdef CONFIG_PCI_IOV
static inline void ixgbe_issue_vf_flr(struct ixgbe_adapter *adapter,
				      struct pci_dev *vfdev)
{
	if (!pci_wait_for_pending_transaction(vfdev))
		e_dev_warn("Issuing VFLR with pending transactions\n");

	e_dev_err("Issuing VFLR for VF %s\n", pci_name(vfdev));
	pcie_capability_set_word(vfdev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);

	msleep(100);
}

static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
6950
	unsigned int vf;
6951 6952 6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968
	u32 gpc;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	/* check status reg for all VFs owned by this PF */
6969 6970 6971
	for (vf = 0; vf < adapter->num_vfs; ++vf) {
		struct pci_dev *vfdev = adapter->vfinfo[vf].vfdev;
		u16 status_reg;
6972

6973 6974 6975 6976 6977 6978
		if (!vfdev)
			continue;
		pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
		if (status_reg != IXGBE_FAILED_READ_CFG_WORD &&
		    status_reg & PCI_STATUS_REC_MASTER_ABORT)
			ixgbe_issue_vf_flr(adapter, vfdev);
6979 6980 6981
	}
}

6982 6983 6984 6985
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

6986 6987 6988
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

7000
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
7001
}
7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

7013

7014 7015
/**
 * ixgbe_watchdog_subtask - check and bring link up
7016
 * @adapter: pointer to the device adapter structure
7017 7018 7019
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
7020
	/* if interface is down, removing or resetting, do nothing */
7021
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7022
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7023
	    test_bit(__IXGBE_RESETTING, &adapter->state))
7024 7025 7026 7027 7028 7029 7030 7031
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
7032

7033
	ixgbe_check_for_bad_vf(adapter);
7034
	ixgbe_spoof_check(adapter);
7035
	ixgbe_update_stats(adapter);
7036 7037

	ixgbe_watchdog_flush_tx(adapter);
7038
}
7039

7040
/**
7041
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
7042
 * @adapter: the ixgbe adapter structure
7043
 **/
7044
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
7045 7046
{
	struct ixgbe_hw *hw = &adapter->hw;
7047
	s32 err;
7048

7049 7050 7051 7052
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
7053

M
Mark Rustad 已提交
7054 7055 7056 7057
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

7058 7059 7060
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
7061

M
Mark Rustad 已提交
7062 7063
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

7064 7065 7066
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
7067

7068 7069 7070 7071
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
7072
	}
7073

7074 7075 7076
	/* exit on error */
	if (err)
		goto sfp_out;
7077

7078 7079 7080
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
7081

7082
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
7083

7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
7110
	}
7111
}
7112

7113 7114
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
7115
 * @adapter: the ixgbe adapter structure
7116 7117 7118 7119
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
7120 7121
	u32 speed;
	bool autoneg = false;
7122 7123 7124 7125 7126 7127 7128 7129 7130 7131

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
7132
	speed = hw->phy.autoneg_advertised;
7133
	if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
J
Josh Hay 已提交
7134
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
7135 7136 7137 7138 7139 7140 7141 7142

		/* setup the highest link when no autoneg */
		if (!autoneg) {
			if (speed & IXGBE_LINK_SPEED_10GB_FULL)
				speed = IXGBE_LINK_SPEED_10GB_FULL;
		}
	}

7143
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
7144
		hw->mac.ops.setup_link(hw, speed, true);
7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

7160 7161 7162 7163 7164
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
7165

7166 7167 7168
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

7169
	ixgbe_service_event_schedule(adapter);
7170 7171
}

7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

7192 7193
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
7194
	if (!test_and_clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state))
7195 7196
		return;

7197
	/* If we're already down, removing or resetting, just bail */
7198
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7199
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7200 7201 7202 7203 7204 7205 7206
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

7207
	rtnl_lock();
7208
	ixgbe_reinit_locked(adapter);
7209
	rtnl_unlock();
7210 7211
}

7212 7213 7214 7215 7216 7217 7218 7219 7220
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
7221 7222 7223 7224 7225 7226 7227 7228 7229
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
7230
	if (adapter->flags2 & IXGBE_FLAG2_UDP_TUN_REREG_NEEDED) {
7231
		rtnl_lock();
7232
		adapter->flags2 &= ~IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
7233 7234
		udp_tunnel_get_rx_info(adapter->netdev);
		rtnl_unlock();
7235
	}
7236
	ixgbe_reset_subtask(adapter);
7237
	ixgbe_phy_interrupt_subtask(adapter);
7238 7239
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
7240
	ixgbe_check_overtemp_subtask(adapter);
7241
	ixgbe_watchdog_subtask(adapter);
7242
	ixgbe_fdir_reinit_subtask(adapter);
7243
	ixgbe_check_hang_subtask(adapter);
7244

7245
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
7246 7247 7248
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
7249 7250

	ixgbe_service_event_complete(adapter);
7251 7252
}

7253 7254
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
7255
		     u8 *hdr_len)
7256
{
7257
	u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
7258
	struct sk_buff *skb = first->skb;
7259 7260 7261 7262 7263 7264 7265 7266 7267 7268
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
7269
	int err;
7270

7271 7272 7273
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

7274 7275
	if (!skb_is_gso(skb))
		return 0;
7276

7277 7278 7279
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
7280

7281 7282 7283
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_checksum_start(skb);

7284 7285 7286
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

7287 7288
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
7289 7290 7291
		unsigned char *csum_start = skb_checksum_start(skb);
		unsigned char *trans_start = ip.hdr + (ip.v4->ihl * 4);

7292 7293 7294
		/* IP header will have to cancel out any data that
		 * is not a part of the outer IP header
		 */
7295 7296 7297
		ip.v4->check = csum_fold(csum_partial(trans_start,
						      csum_start - trans_start,
						      0));
7298
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7299 7300

		ip.v4->tot_len = 0;
7301 7302 7303
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
7304 7305
	} else {
		ip.v6->payload_len = 0;
7306 7307
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
7308 7309
	}

7310 7311 7312 7313 7314 7315 7316 7317 7318
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;

	/* remove payload length from inner checksum */
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
7319

7320 7321 7322 7323
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

7324
	/* mss_l4len_id: use 0 as index for TSO */
7325
	mss_l4len_idx = (*hdr_len - l4_offset) << IXGBE_ADVTXD_L4LEN_SHIFT;
7326 7327 7328
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
7329 7330
	vlan_macip_lens = l4.hdr - ip.hdr;
	vlan_macip_lens |= (ip.hdr - skb->data) << IXGBE_ADVTXD_MACLEN_SHIFT;
7331
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7332 7333

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
7334
			  mss_l4len_idx);
7335 7336 7337 7338

	return 1;
}

7339 7340 7341 7342 7343 7344 7345 7346 7347
static inline bool ixgbe_ipv6_csum_is_sctp(struct sk_buff *skb)
{
	unsigned int offset = 0;

	ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);

	return offset == skb_checksum_start_offset(skb);
}

7348 7349
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
7350
{
7351
	struct sk_buff *skb = first->skb;
7352 7353
	u32 vlan_macip_lens = 0;
	u32 type_tucmd = 0;
7354

7355
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7356 7357 7358
csum_failed:
		if (!(first->tx_flags & (IXGBE_TX_FLAGS_HW_VLAN |
					 IXGBE_TX_FLAGS_CC)))
7359
			return;
7360 7361
		goto no_csum;
	}
7362

7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373 7374 7375
	switch (skb->csum_offset) {
	case offsetof(struct tcphdr, check):
		type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
		/* fall through */
	case offsetof(struct udphdr, check):
		break;
	case offsetof(struct sctphdr, checksum):
		/* validate that this is actually an SCTP request */
		if (((first->protocol == htons(ETH_P_IP)) &&
		     (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
		    ((first->protocol == htons(ETH_P_IPV6)) &&
		     ixgbe_ipv6_csum_is_sctp(skb))) {
			type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_SCTP;
7376
			break;
7377
		}
7378 7379 7380 7381
		/* fall through */
	default:
		skb_checksum_help(skb);
		goto csum_failed;
7382 7383
	}

7384 7385 7386 7387
	/* update TX checksum flag */
	first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
	vlan_macip_lens = skb_checksum_start_offset(skb) -
			  skb_network_offset(skb);
7388
no_csum:
7389
	/* vlan_macip_lens: MACLEN, VLAN tag */
7390
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
7391
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7392

7393
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd, 0);
7394 7395
}

7396 7397 7398 7399 7400 7401
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7402
{
7403
	/* set type for advanced descriptor with frame checksum insertion */
7404 7405 7406
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7407

7408
	/* set HW vlan bit if vlan is present */
7409 7410
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7411

7412
	/* set segmentation enable bits for TSO/FSO */
7413 7414 7415 7416 7417 7418
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7419

7420
	/* insert frame checksum */
7421
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7422

7423 7424
	return cmd_type;
}
7425

7426 7427
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7428
{
7429
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7430

7431
	/* enable L4 checksum for TSO and TX checksum offload */
7432 7433 7434
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7435

7436
	/* enble IPv4 checksum for TSO */
7437 7438 7439
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7440

7441 7442 7443 7444
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7445 7446 7447
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7448

7449
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7450
}
7451

7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476 7477 7478 7479 7480 7481
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7482 7483 7484 7485 7486 7487 7488
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
7489
	struct sk_buff *skb = first->skb;
7490
	struct ixgbe_tx_buffer *tx_buffer;
7491
	union ixgbe_adv_tx_desc *tx_desc;
7492 7493 7494
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7495
	u32 tx_flags = first->tx_flags;
7496
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7497 7498
	u16 i = tx_ring->next_to_use;

7499 7500
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7501 7502 7503 7504
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7505

7506 7507
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7508
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7509 7510
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7511 7512
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7513 7514
		}
	}
7515

7516
#endif
7517
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
7518

7519
	tx_buffer = first;
7520

7521 7522 7523 7524 7525 7526 7527 7528 7529
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
7530

7531
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
7532
			tx_desc->read.cmd_type_len =
7533
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
7534

7535
			i++;
7536
			tx_desc++;
7537
			if (i == tx_ring->count) {
7538
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
7539 7540
				i = 0;
			}
7541
			tx_desc->read.olinfo_status = 0;
7542 7543 7544 7545 7546

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
7547
		}
7548

7549 7550
		if (likely(!data_len))
			break;
7551

7552
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
7553

7554 7555 7556 7557 7558 7559
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
7560
		tx_desc->read.olinfo_status = 0;
7561

7562
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
7563
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
7564
#else
E
Eric Dumazet 已提交
7565
		size = skb_frag_size(frag);
7566 7567
#endif
		data_len -= size;
7568

7569 7570
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
7571

7572 7573
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
7574

7575
	/* write last descriptor with RS and EOP bits */
7576 7577
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
7578

7579
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
7580

7581 7582
	/* set the timestamp */
	first->time_stamp = jiffies;
7583 7584

	/*
7585 7586 7587 7588 7589 7590
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
7591 7592 7593
	 */
	wmb();

7594 7595 7596
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

7597 7598 7599 7600 7601 7602
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

7603 7604 7605
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
7606 7607 7608 7609 7610 7611
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
7612
	}
7613

7614 7615
	return;
dma_error:
7616
	dev_err(tx_ring->dev, "TX DMA map failed\n");
7617 7618 7619

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
7620 7621 7622
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
7623 7624 7625 7626 7627 7628 7629
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
7630 7631
}

7632
static void ixgbe_atr(struct ixgbe_ring *ring,
7633
		      struct ixgbe_tx_buffer *first)
7634 7635 7636 7637 7638 7639 7640 7641 7642
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
7643
	struct tcphdr *th;
7644
	unsigned int hlen;
7645
	struct sk_buff *skb;
7646
	__be16 vlan_id;
7647
	int l4_proto;
7648

7649 7650 7651 7652 7653 7654
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
7655
		return;
7656

7657
	ring->atr_count++;
7658

7659 7660 7661 7662 7663
	/* currently only IPv4/IPv6 with TCP is supported */
	if ((first->protocol != htons(ETH_P_IP)) &&
	    (first->protocol != htons(ETH_P_IPV6)))
		return;

7664
	/* snag network header to get L4 type and address */
7665 7666
	skb = first->skb;
	hdr.network = skb_network_header(skb);
7667 7668
	if (unlikely(hdr.network <= skb->data))
		return;
7669 7670
	if (skb->encapsulation &&
	    first->protocol == htons(ETH_P_IP) &&
7671
	    hdr.ipv4->protocol == IPPROTO_UDP) {
7672
		struct ixgbe_adapter *adapter = q_vector->adapter;
7673

7674 7675 7676 7677
		if (unlikely(skb_tail_pointer(skb) < hdr.network +
			     VXLAN_HEADROOM))
			return;

7678 7679
		/* verify the port is recognized as VXLAN */
		if (adapter->vxlan_port &&
7680
		    udp_hdr(skb)->dest == adapter->vxlan_port)
7681
			hdr.network = skb_inner_network_header(skb);
7682 7683 7684 7685

		if (adapter->geneve_port &&
		    udp_hdr(skb)->dest == adapter->geneve_port)
			hdr.network = skb_inner_network_header(skb);
7686 7687
	}

7688 7689 7690 7691 7692 7693
	/* Make sure we have at least [minimum IPv4 header + TCP]
	 * or [IPv6 header] bytes
	 */
	if (unlikely(skb_tail_pointer(skb) < hdr.network + 40))
		return;

7694 7695 7696
	/* Currently only IPv4/IPv6 with TCP is supported */
	switch (hdr.ipv4->version) {
	case IPVERSION:
7697 7698 7699
		/* access ihl as u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;
		l4_proto = hdr.ipv4->protocol;
7700 7701
		break;
	case 6:
7702 7703 7704
		hlen = hdr.network - skb->data;
		l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
		hlen -= hdr.network - skb->data;
7705 7706 7707
		break;
	default:
		return;
7708
	}
7709

7710 7711 7712
	if (l4_proto != IPPROTO_TCP)
		return;

7713 7714 7715 7716
	if (unlikely(skb_tail_pointer(skb) < hdr.network +
		     hlen + sizeof(struct tcphdr)))
		return;

7717 7718 7719 7720
	th = (struct tcphdr *)(hdr.network + hlen);

	/* skip this packet since the socket is closing */
	if (th->fin)
7721 7722 7723 7724 7725 7726 7727 7728 7729
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

7730
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
7745
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
7746
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
7747
	else
7748
		common.port.src ^= th->dest ^ first->protocol;
7749 7750
	common.port.dst ^= th->source;

7751 7752
	switch (hdr.ipv4->version) {
	case IPVERSION:
7753 7754
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
7755 7756
		break;
	case 6:
7757 7758 7759 7760 7761 7762 7763 7764 7765
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
7766 7767 7768
		break;
	default:
		break;
7769
	}
7770

7771
	if (hdr.network != skb_network_header(skb))
7772 7773
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;

7774
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
7775 7776
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
7777 7778
}

7779
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
7780
			      void *accel_priv, select_queue_fallback_t fallback)
7781
{
7782 7783
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
#ifdef IXGBE_FCOE
7784 7785 7786
	struct ixgbe_adapter *adapter;
	struct ixgbe_ring_feature *f;
	int txq;
7787 7788 7789 7790 7791 7792
#endif

	if (fwd_adapter)
		return skb->queue_mapping + fwd_adapter->tx_base_queue;

#ifdef IXGBE_FCOE
7793

7794 7795 7796 7797 7798
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
7799 7800
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
7801
		adapter = netdev_priv(dev);
7802

7803 7804 7805
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
	default:
7806
		return fallback(dev, skb);
7807
	}
7808

7809
	f = &adapter->ring_feature[RING_F_FCOE];
7810

7811 7812
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
7813

7814 7815
	while (txq >= f->indices)
		txq -= f->indices;
7816

7817
	return txq + f->offset;
7818
#else
7819
	return fallback(dev, skb);
7820
#endif
7821 7822
}

7823
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
7824 7825
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
7826
{
7827
	struct ixgbe_tx_buffer *first;
7828
	int tso;
7829
	u32 tx_flags = 0;
7830 7831
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
7832
	__be16 protocol = skb->protocol;
7833
	u8 hdr_len = 0;
7834

7835 7836
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
7837
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
7838 7839 7840 7841 7842 7843
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7844

7845 7846 7847 7848 7849
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

7850 7851 7852
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
7853 7854
	first->bytecount = skb->len;
	first->gso_segs = 1;
7855

7856
	/* if we have a HW VLAN tag being added default to the HW one */
7857 7858
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7859 7860
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
7861
	} else if (protocol == htons(ETH_P_8021Q)) {
7862 7863 7864 7865 7866
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

7867 7868
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
7869 7870
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
7871
	protocol = vlan_get_protocol(skb);
7872

7873 7874 7875 7876
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    adapter->ptp_clock &&
	    !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
				   &adapter->state)) {
7877 7878
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
7879 7880 7881 7882 7883

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
7884 7885
	}

7886 7887
	skb_tx_timestamp(skb);

7888 7889 7890 7891 7892 7893
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7894
		tx_flags |= IXGBE_TX_FLAGS_CC;
7895 7896

#endif
7897
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
7898
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7899 7900
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
7901
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
7902 7903
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
7904 7905
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
7906 7907

			if (skb_cow_head(skb, 0))
7908 7909 7910 7911 7912 7913
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7914
		}
7915
	}
7916

7917 7918 7919 7920
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

7921
#ifdef IXGBE_FCOE
7922
	/* setup tx offload for FCoE */
7923
	if ((protocol == htons(ETH_P_FCOE)) &&
7924
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
7925
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
7926 7927
		if (tso < 0)
			goto out_drop;
7928

7929
		goto xmit_fcoe;
7930
	}
7931

7932
#endif /* IXGBE_FCOE */
7933
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
7934
	if (tso < 0)
7935
		goto out_drop;
7936 7937
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
7938 7939 7940

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
7941
		ixgbe_atr(tx_ring, first);
7942 7943 7944 7945

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
7946
	ixgbe_tx_map(tx_ring, first, hdr_len);
7947

7948
	return NETDEV_TX_OK;
7949 7950

out_drop:
7951 7952 7953
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

7954
	return NETDEV_TX_OK;
7955 7956
}

7957 7958 7959
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
7960 7961 7962 7963
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

7964 7965 7966 7967
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
7968 7969
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
7970

7971 7972
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

7973
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7974 7975
}

7976 7977 7978 7979 7980 7981
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

7982 7983 7984 7985 7986 7987 7988 7989 7990 7991
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7992
	struct ixgbe_hw *hw = &adapter->hw;
7993 7994 7995 7996 7997 7998
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7999
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
8000

8001 8002 8003
	ixgbe_mac_set_default_filter(adapter);

	return 0;
8004 8005
}

8006 8007 8008 8009 8010 8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021 8022 8023 8024 8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

8037 8038
	switch (cmd) {
	case SIOCSHWTSTAMP:
8039 8040 8041
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
8042 8043 8044
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
8045 8046
}

8047 8048
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
8049
 * netdev->dev_addrs
8050 8051 8052 8053 8054 8055 8056 8057
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
8058
	struct ixgbe_hw *hw = &adapter->hw;
8059

8060
	if (is_valid_ether_addr(hw->mac.san_addr)) {
8061
		rtnl_lock();
8062
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
8063
		rtnl_unlock();
8064 8065 8066

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
8067 8068 8069 8070 8071 8072
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
8073
 * netdev->dev_addrs
8074 8075 8076 8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

8092 8093 8094 8095 8096 8097 8098 8099 8100
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8101
	int i;
8102

8103 8104 8105 8106
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

8107 8108 8109
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8110 8111
}

A
Alexander Duyck 已提交
8112
#endif
E
Eric Dumazet 已提交
8113 8114 8115 8116 8117 8118
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
8119
	rcu_read_lock();
E
Eric Dumazet 已提交
8120
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
8121
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
8122 8123 8124
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
8125 8126
		if (ring) {
			do {
8127
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8128 8129
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8130
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8131 8132 8133
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
8134
	}
E
Eric Dumazet 已提交
8135 8136 8137 8138 8139 8140 8141 8142

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
8143
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8144 8145
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8146
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8147 8148 8149 8150
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
8151
	rcu_read_unlock();
E
Eric Dumazet 已提交
8152 8153 8154 8155 8156 8157 8158 8159 8160
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

8161
#ifdef CONFIG_IXGBE_DCB
8162 8163 8164
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

8199 8200 8201 8202 8203 8204 8205 8206 8207 8208 8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

8224
#endif /* CONFIG_IXGBE_DCB */
8225 8226
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8227 8228 8229 8230 8231 8232 8233 8234
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
8235
	bool pools;
8236 8237

	/* Hardware supports up to 8 traffic classes */
8238 8239 8240 8241
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
8242 8243
		return -EINVAL;

8244 8245 8246 8247
	pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
	if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
		return -EBUSY;

8248
	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
8249
	 * match packet buffer alignment. Unfortunately, the
8250 8251 8252 8253
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
8254 8255 8256
	else
		ixgbe_reset(adapter);

8257 8258
	ixgbe_clear_interrupt_scheme(adapter);

8259
#ifdef CONFIG_IXGBE_DCB
8260
	if (tc) {
8261
		netdev_set_num_tc(dev, tc);
8262 8263
		ixgbe_set_prio_tc_map(adapter);

8264 8265
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

8266 8267
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
8268
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
8269
		}
8270
	} else {
8271
		netdev_reset_tc(dev);
8272

8273 8274
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
8275 8276 8277 8278 8279 8280 8281

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

8282
	ixgbe_validate_rtr(adapter, tc);
8283 8284 8285 8286

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

8287
	if (netif_running(dev))
8288
		return ixgbe_open(dev);
8289 8290 8291

	return 0;
}
E
Eric Dumazet 已提交
8292

8293 8294 8295
static int ixgbe_delete_clsu32(struct ixgbe_adapter *adapter,
			       struct tc_cls_u32_offload *cls)
{
8296
	u32 hdl = cls->knode.handle;
8297
	u32 uhtid = TC_U32_USERHTID(cls->knode.handle);
8298 8299 8300 8301 8302 8303
	u32 loc = cls->knode.handle & 0xfffff;
	int err = 0, i, j;
	struct ixgbe_jump_table *jump = NULL;

	if (loc > IXGBE_MAX_HW_ENTRIES)
		return -EINVAL;
8304

8305 8306 8307
	if ((uhtid != 0x800) && (uhtid >= IXGBE_MAX_LINK_HANDLE))
		return -EINVAL;

8308 8309 8310
	/* Clear this filter in the link data it is associated with */
	if (uhtid != 0x800) {
		jump = adapter->jump_tables[uhtid];
8311 8312 8313 8314 8315
		if (!jump)
			return -EINVAL;
		if (!test_bit(loc - 1, jump->child_loc_map))
			return -EINVAL;
		clear_bit(loc - 1, jump->child_loc_map);
8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342
	}

	/* Check if the filter being deleted is a link */
	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
		jump = adapter->jump_tables[i];
		if (jump && jump->link_hdl == hdl) {
			/* Delete filters in the hardware in the child hash
			 * table associated with this link
			 */
			for (j = 0; j < IXGBE_MAX_HW_ENTRIES; j++) {
				if (!test_bit(j, jump->child_loc_map))
					continue;
				spin_lock(&adapter->fdir_perfect_lock);
				err = ixgbe_update_ethtool_fdir_entry(adapter,
								      NULL,
								      j + 1);
				spin_unlock(&adapter->fdir_perfect_lock);
				clear_bit(j, jump->child_loc_map);
			}
			/* Remove resources for this link */
			kfree(jump->input);
			kfree(jump->mask);
			kfree(jump);
			adapter->jump_tables[i] = NULL;
			return err;
		}
	}
8343

8344
	spin_lock(&adapter->fdir_perfect_lock);
8345
	err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, loc);
8346 8347 8348 8349
	spin_unlock(&adapter->fdir_perfect_lock);
	return err;
}

8350 8351 8352 8353
static int ixgbe_configure_clsu32_add_hnode(struct ixgbe_adapter *adapter,
					    __be16 protocol,
					    struct tc_cls_u32_offload *cls)
{
8354 8355 8356 8357 8358
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

8359 8360 8361 8362 8363 8364
	/* This ixgbe devices do not support hash tables at the moment
	 * so abort when given hash tables.
	 */
	if (cls->hnode.divisor > 0)
		return -EINVAL;

8365
	set_bit(uhtid - 1, &adapter->tables);
8366 8367 8368 8369 8370 8371
	return 0;
}

static int ixgbe_configure_clsu32_del_hnode(struct ixgbe_adapter *adapter,
					    struct tc_cls_u32_offload *cls)
{
8372 8373 8374 8375 8376 8377
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

	clear_bit(uhtid - 1, &adapter->tables);
8378 8379 8380
	return 0;
}

8381
#ifdef CONFIG_NET_CLS_ACT
D
David Ahern 已提交
8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404 8405 8406 8407
struct upper_walk_data {
	struct ixgbe_adapter *adapter;
	u64 action;
	int ifindex;
	u8 queue;
};

static int get_macvlan_queue(struct net_device *upper, void *_data)
{
	if (netif_is_macvlan(upper)) {
		struct macvlan_dev *dfwd = netdev_priv(upper);
		struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;
		struct upper_walk_data *data = _data;
		struct ixgbe_adapter *adapter = data->adapter;
		int ifindex = data->ifindex;

		if (vadapter && vadapter->netdev->ifindex == ifindex) {
			data->queue = adapter->rx_ring[vadapter->rx_base_queue]->reg_idx;
			data->action = data->queue;
			return 1;
		}
	}

	return 0;
}

8408 8409 8410 8411
static int handle_redirect_action(struct ixgbe_adapter *adapter, int ifindex,
				  u8 *queue, u64 *action)
{
	unsigned int num_vfs = adapter->num_vfs, vf;
D
David Ahern 已提交
8412
	struct upper_walk_data data;
8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430
	struct net_device *upper;

	/* redirect to a SRIOV VF */
	for (vf = 0; vf < num_vfs; ++vf) {
		upper = pci_get_drvdata(adapter->vfinfo[vf].vfdev);
		if (upper->ifindex == ifindex) {
			if (adapter->num_rx_pools > 1)
				*queue = vf * 2;
			else
				*queue = vf * adapter->num_rx_queues_per_pool;

			*action = vf + 1;
			*action <<= ETHTOOL_RX_FLOW_SPEC_RING_VF_OFF;
			return 0;
		}
	}

	/* redirect to a offloaded macvlan netdev */
D
David Ahern 已提交
8431 8432 8433 8434 8435 8436 8437 8438 8439 8440
	data.adapter = adapter;
	data.ifindex = ifindex;
	data.action = 0;
	data.queue = 0;
	if (netdev_walk_all_upper_dev_rcu(adapter->netdev,
					  get_macvlan_queue, &data)) {
		*action = data.action;
		*queue = data.queue;

		return 0;
8441 8442 8443 8444 8445 8446 8447 8448 8449
	}

	return -EINVAL;
}

static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	const struct tc_action *a;
8450
	LIST_HEAD(actions);
8451 8452 8453 8454 8455
	int err;

	if (tc_no_actions(exts))
		return -EINVAL;

8456 8457
	tcf_exts_to_list(exts, &actions);
	list_for_each_entry(a, &actions, list) {
8458 8459 8460 8461 8462 8463 8464 8465 8466

		/* Drop action */
		if (is_tcf_gact_shot(a)) {
			*action = IXGBE_FDIR_DROP_QUEUE;
			*queue = IXGBE_FDIR_DROP_QUEUE;
			return 0;
		}

		/* Redirect to a VF or a offloaded macvlan */
8467
		if (is_tcf_mirred_egress_redirect(a)) {
8468 8469 8470 8471 8472 8473 8474 8475 8476 8477 8478 8479 8480 8481 8482 8483 8484 8485 8486
			int ifindex = tcf_mirred_ifindex(a);

			err = handle_redirect_action(adapter, ifindex, queue,
						     action);
			if (err == 0)
				return err;
		}
	}

	return -EINVAL;
}
#else
static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	return -EINVAL;
}
#endif /* CONFIG_NET_CLS_ACT */

8487 8488 8489 8490 8491 8492 8493 8494 8495 8496 8497 8498 8499 8500 8501 8502 8503 8504 8505 8506 8507 8508 8509 8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520 8521 8522 8523 8524 8525 8526 8527 8528 8529 8530 8531 8532 8533 8534 8535
static int ixgbe_clsu32_build_input(struct ixgbe_fdir_filter *input,
				    union ixgbe_atr_input *mask,
				    struct tc_cls_u32_offload *cls,
				    struct ixgbe_mat_field *field_ptr,
				    struct ixgbe_nexthdr *nexthdr)
{
	int i, j, off;
	__be32 val, m;
	bool found_entry = false, found_jump_field = false;

	for (i = 0; i < cls->knode.sel->nkeys; i++) {
		off = cls->knode.sel->keys[i].off;
		val = cls->knode.sel->keys[i].val;
		m = cls->knode.sel->keys[i].mask;

		for (j = 0; field_ptr[j].val; j++) {
			if (field_ptr[j].off == off) {
				field_ptr[j].val(input, mask, val, m);
				input->filter.formatted.flow_type |=
					field_ptr[j].type;
				found_entry = true;
				break;
			}
		}
		if (nexthdr) {
			if (nexthdr->off == cls->knode.sel->keys[i].off &&
			    nexthdr->val == cls->knode.sel->keys[i].val &&
			    nexthdr->mask == cls->knode.sel->keys[i].mask)
				found_jump_field = true;
			else
				continue;
		}
	}

	if (nexthdr && !found_jump_field)
		return -EINVAL;

	if (!found_entry)
		return 0;

	mask->formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
				    IXGBE_ATR_L4TYPE_MASK;

	if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
		mask->formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;

	return 0;
}

8536 8537 8538 8539 8540 8541 8542
static int ixgbe_configure_clsu32(struct ixgbe_adapter *adapter,
				  __be16 protocol,
				  struct tc_cls_u32_offload *cls)
{
	u32 loc = cls->knode.handle & 0xfffff;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_mat_field *field_ptr;
8543 8544 8545 8546
	struct ixgbe_fdir_filter *input = NULL;
	union ixgbe_atr_input *mask = NULL;
	struct ixgbe_jump_table *jump = NULL;
	int i, err = -EINVAL;
8547
	u8 queue;
8548
	u32 uhtid, link_uhtid;
8549

8550 8551
	uhtid = TC_U32_USERHTID(cls->knode.handle);
	link_uhtid = TC_U32_USERHTID(cls->knode.link_handle);
8552

8553
	/* At the moment cls_u32 jumps to network layer and skips past
8554 8555 8556
	 * L2 headers. The canonical method to match L2 frames is to use
	 * negative values. However this is error prone at best but really
	 * just broken because there is no way to "know" what sort of hdr
8557
	 * is in front of the network layer. Fix cls_u32 to support L2
8558 8559 8560
	 * headers when needed.
	 */
	if (protocol != htons(ETH_P_IP))
8561
		return err;
8562 8563 8564

	if (loc >= ((1024 << adapter->fdir_pballoc) - 2)) {
		e_err(drv, "Location out of range\n");
8565
		return err;
8566 8567 8568 8569 8570 8571 8572 8573 8574
	}

	/* cls u32 is a graph starting at root node 0x800. The driver tracks
	 * links and also the fields used to advance the parser across each
	 * link (e.g. nexthdr/eat parameters from 'tc'). This way we can map
	 * the u32 graph onto the hardware parse graph denoted in ixgbe_model.h
	 * To add support for new nodes update ixgbe_model.h parse structures
	 * this function _should_ be generic try not to hardcode values here.
	 */
8575
	if (uhtid == 0x800) {
8576
		field_ptr = (adapter->jump_tables[0])->mat;
8577
	} else {
8578
		if (uhtid >= IXGBE_MAX_LINK_HANDLE)
8579 8580 8581 8582
			return err;
		if (!adapter->jump_tables[uhtid])
			return err;
		field_ptr = (adapter->jump_tables[uhtid])->mat;
8583 8584 8585
	}

	if (!field_ptr)
8586
		return err;
8587

8588 8589 8590 8591 8592
	/* At this point we know the field_ptr is valid and need to either
	 * build cls_u32 link or attach filter. Because adding a link to
	 * a handle that does not exist is invalid and the same for adding
	 * rules to handles that don't exist.
	 */
8593

8594 8595
	if (link_uhtid) {
		struct ixgbe_nexthdr *nexthdr = ixgbe_ipv4_jumps;
8596

8597 8598 8599 8600 8601 8602
		if (link_uhtid >= IXGBE_MAX_LINK_HANDLE)
			return err;

		if (!test_bit(link_uhtid - 1, &adapter->tables))
			return err;

8603 8604 8605 8606 8607 8608 8609 8610 8611 8612 8613 8614
		/* Multiple filters as links to the same hash table are not
		 * supported. To add a new filter with the same next header
		 * but different match/jump conditions, create a new hash table
		 * and link to it.
		 */
		if (adapter->jump_tables[link_uhtid] &&
		    (adapter->jump_tables[link_uhtid])->link_hdl) {
			e_err(drv, "Link filter exists for link: %x\n",
			      link_uhtid);
			return err;
		}

8615 8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631
		for (i = 0; nexthdr[i].jump; i++) {
			if (nexthdr[i].o != cls->knode.sel->offoff ||
			    nexthdr[i].s != cls->knode.sel->offshift ||
			    nexthdr[i].m != cls->knode.sel->offmask)
				return err;

			jump = kzalloc(sizeof(*jump), GFP_KERNEL);
			if (!jump)
				return -ENOMEM;
			input = kzalloc(sizeof(*input), GFP_KERNEL);
			if (!input) {
				err = -ENOMEM;
				goto free_jump;
			}
			mask = kzalloc(sizeof(*mask), GFP_KERNEL);
			if (!mask) {
				err = -ENOMEM;
8632
				goto free_input;
8633 8634 8635
			}
			jump->input = input;
			jump->mask = mask;
8636 8637
			jump->link_hdl = cls->knode.handle;

8638 8639 8640 8641 8642
			err = ixgbe_clsu32_build_input(input, mask, cls,
						       field_ptr, &nexthdr[i]);
			if (!err) {
				jump->mat = nexthdr[i].jump;
				adapter->jump_tables[link_uhtid] = jump;
8643 8644 8645
				break;
			}
		}
8646
		return 0;
8647 8648
	}

8649 8650 8651 8652 8653 8654
	input = kzalloc(sizeof(*input), GFP_KERNEL);
	if (!input)
		return -ENOMEM;
	mask = kzalloc(sizeof(*mask), GFP_KERNEL);
	if (!mask) {
		err = -ENOMEM;
8655
		goto free_input;
8656
	}
8657

8658 8659 8660 8661 8662 8663 8664
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid])) {
		if ((adapter->jump_tables[uhtid])->input)
			memcpy(input, (adapter->jump_tables[uhtid])->input,
			       sizeof(*input));
		if ((adapter->jump_tables[uhtid])->mask)
			memcpy(mask, (adapter->jump_tables[uhtid])->mask,
			       sizeof(*mask));
8665 8666 8667 8668 8669 8670 8671 8672 8673 8674 8675 8676 8677 8678

		/* Lookup in all child hash tables if this location is already
		 * filled with a filter
		 */
		for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
			struct ixgbe_jump_table *link = adapter->jump_tables[i];

			if (link && (test_bit(loc - 1, link->child_loc_map))) {
				e_err(drv, "Filter exists in location: %x\n",
				      loc);
				err = -EINVAL;
				goto err_out;
			}
		}
8679 8680 8681
	}
	err = ixgbe_clsu32_build_input(input, mask, cls, field_ptr, NULL);
	if (err)
8682 8683
		goto err_out;

8684 8685 8686
	err = parse_tc_actions(adapter, cls->knode.exts, &input->action,
			       &queue);
	if (err < 0)
8687 8688 8689 8690 8691 8692 8693
		goto err_out;

	input->sw_idx = loc;

	spin_lock(&adapter->fdir_perfect_lock);

	if (hlist_empty(&adapter->fdir_filter_list)) {
8694 8695
		memcpy(&adapter->fdir_mask, mask, sizeof(*mask));
		err = ixgbe_fdir_set_input_mask_82599(hw, mask);
8696 8697
		if (err)
			goto err_out_w_lock;
8698
	} else if (memcmp(&adapter->fdir_mask, mask, sizeof(*mask))) {
8699 8700 8701 8702
		err = -EINVAL;
		goto err_out_w_lock;
	}

8703
	ixgbe_atr_compute_perfect_hash_82599(&input->filter, mask);
8704 8705 8706 8707 8708 8709
	err = ixgbe_fdir_write_perfect_filter_82599(hw, &input->filter,
						    input->sw_idx, queue);
	if (!err)
		ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
	spin_unlock(&adapter->fdir_perfect_lock);

8710 8711
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid]))
		set_bit(loc - 1, (adapter->jump_tables[uhtid])->child_loc_map);
8712

8713
	kfree(mask);
8714 8715 8716 8717
	return err;
err_out_w_lock:
	spin_unlock(&adapter->fdir_perfect_lock);
err_out:
8718
	kfree(mask);
8719 8720
free_input:
	kfree(input);
8721 8722 8723
free_jump:
	kfree(jump);
	return err;
8724 8725
}

8726 8727
static int __ixgbe_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
			    struct tc_to_netdev *tc)
8728
{
8729 8730 8731 8732 8733 8734 8735 8736 8737 8738 8739
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
	    tc->type == TC_SETUP_CLSU32) {
		switch (tc->cls_u32->command) {
		case TC_CLSU32_NEW_KNODE:
		case TC_CLSU32_REPLACE_KNODE:
			return ixgbe_configure_clsu32(adapter,
						      proto, tc->cls_u32);
		case TC_CLSU32_DELETE_KNODE:
			return ixgbe_delete_clsu32(adapter, tc->cls_u32);
8740 8741 8742 8743 8744 8745 8746
		case TC_CLSU32_NEW_HNODE:
		case TC_CLSU32_REPLACE_HNODE:
			return ixgbe_configure_clsu32_add_hnode(adapter, proto,
								tc->cls_u32);
		case TC_CLSU32_DELETE_HNODE:
			return ixgbe_configure_clsu32_del_hnode(adapter,
								tc->cls_u32);
8747 8748 8749 8750 8751
		default:
			return -EINVAL;
		}
	}

8752
	if (tc->type != TC_SETUP_MQPRIO)
8753 8754
		return -EINVAL;

8755
	return ixgbe_setup_tc(dev, tc->tc);
8756 8757
}

8758 8759 8760 8761 8762 8763 8764 8765 8766 8767 8768
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
	rtnl_unlock();
}

#endif
8769 8770 8771 8772 8773 8774 8775 8776 8777 8778
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

8779
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
8780
					    netdev_features_t features)
8781 8782 8783 8784
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
8785 8786
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
8787

8788 8789 8790
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
8791

8792
	return features;
8793 8794
}

8795
static int ixgbe_set_features(struct net_device *netdev,
8796
			      netdev_features_t features)
8797 8798
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8799
	netdev_features_t changed = netdev->features ^ features;
8800 8801 8802
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
8803 8804
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
8805
			need_reset = true;
8806 8807 8808 8809 8810 8811 8812 8813 8814 8815
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
8816 8817 8818 8819
		}
	}

	/*
8820 8821
	 * Check if Flow Director n-tuple support or hw_tc support was
	 * enabled or disabled.  If the state changed, we need to reset.
8822
	 */
8823
	if ((features & NETIF_F_NTUPLE) || (features & NETIF_F_HW_TC)) {
8824
		/* turn off ATR, enable perfect filters and reset */
8825 8826 8827
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

8828 8829
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
8830
	} else {
8831 8832 8833 8834 8835 8836 8837
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
8838 8839 8840 8841 8842 8843 8844 8845 8846 8847
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED ||
		    /* We cannot enable ATR if we have 2 or more tcs */
		    (netdev_get_num_tc(netdev) > 1) ||
		    /* We cannot enable ATR if RSS is disabled */
		    (adapter->ring_feature[RING_F_RSS].limit <= 1) ||
		    /* A sample rate of 0 indicates ATR disabled */
		    (!adapter->atr_sample_rate))
			; /* do nothing not supported */
		else /* otherwise supported and set the flag */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
8848 8849
	}

B
Ben Greear 已提交
8850 8851 8852
	if (changed & NETIF_F_RXALL)
		need_reset = true;

8853
	netdev->features = features;
8854 8855

	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
8856 8857 8858 8859 8860 8861 8862 8863 8864 8865 8866 8867 8868 8869 8870 8871 8872
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
	}

	if ((adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
8873 8874
	}

8875 8876
	if (need_reset)
		ixgbe_do_reset(netdev);
8877 8878 8879
	else if (changed & (NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_FILTER))
		ixgbe_set_rx_mode(netdev);
8880 8881 8882 8883

	return 0;
}

8884
/**
8885
 * ixgbe_add_udp_tunnel_port - Get notifications about adding UDP tunnel ports
8886
 * @dev: The port's netdev
8887
 * @ti: Tunnel endpoint information
8888
 **/
8889 8890
static void ixgbe_add_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
8891 8892 8893
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
8894
	__be16 port = ti->port;
8895 8896
	u32 port_shift = 0;
	u32 reg;
8897

8898 8899 8900
	if (ti->sa_family != AF_INET)
		return;

8901 8902 8903 8904
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
8905

8906 8907 8908 8909 8910 8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921 8922 8923 8924 8925 8926 8927 8928 8929 8930 8931 8932
		if (adapter->vxlan_port == port)
			return;

		if (adapter->vxlan_port) {
			netdev_info(dev,
				    "VXLAN port %d set, not adding port %d\n",
				    ntohs(adapter->vxlan_port),
				    ntohs(port));
			return;
		}

		adapter->vxlan_port = port;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port == port)
			return;

		if (adapter->geneve_port) {
			netdev_info(dev,
				    "GENEVE port %d set, not adding port %d\n",
				    ntohs(adapter->geneve_port),
				    ntohs(port));
			return;
		}
8933

8934 8935 8936 8937
		port_shift = IXGBE_VXLANCTRL_GENEVE_UDPPORT_SHIFT;
		adapter->geneve_port = port;
		break;
	default:
8938 8939 8940
		return;
	}

8941 8942
	reg = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) | ntohs(port) << port_shift;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, reg);
8943 8944 8945
}

/**
8946
 * ixgbe_del_udp_tunnel_port - Get notifications about removing UDP tunnel ports
8947
 * @dev: The port's netdev
8948
 * @ti: Tunnel endpoint information
8949
 **/
8950 8951
static void ixgbe_del_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
8952 8953
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
8954
	u32 port_mask;
8955

8956 8957
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN &&
	    ti->type != UDP_TUNNEL_TYPE_GENEVE)
8958 8959
		return;

8960
	if (ti->sa_family != AF_INET)
8961 8962
		return;

8963 8964 8965 8966
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
8967

8968 8969 8970 8971 8972 8973 8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985 8986 8987 8988
		if (adapter->vxlan_port != ti->port) {
			netdev_info(dev, "VXLAN port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port != ti->port) {
			netdev_info(dev, "GENEVE port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;
		break;
	default:
8989 8990 8991
		return;
	}

8992 8993
	ixgbe_clear_udp_tunnel_port(adapter, port_mask);
	adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
8994 8995
}

8996
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
8997
			     struct net_device *dev,
8998
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
8999 9000
			     u16 flags)
{
9001
	/* guarantee we can provide a unique filter for the unicast address */
9002
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
9003 9004 9005 9006
		struct ixgbe_adapter *adapter = netdev_priv(dev);
		u16 pool = VMDQ_P(0);

		if (netdev_uc_count(dev) >= ixgbe_available_rars(adapter, pool))
9007
			return -ENOMEM;
J
John Fastabend 已提交
9008 9009
	}

9010
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
9011 9012
}

9013 9014 9015 9016 9017 9018 9019 9020 9021 9022
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
 * @adapter - the private structure
 * @mode - requested bridge mode
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
9023 9024 9025 9026
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

9027 9028
	switch (mode) {
	case BRIDGE_MODE_VEPA:
9029
		/* disable Tx loopback, rely on switch hairpin mode */
9030
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
9031 9032 9033 9034 9035 9036 9037 9038 9039 9040 9041 9042 9043 9044 9045 9046 9047 9048 9049

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
9050 9051
		break;
	case BRIDGE_MODE_VEB:
9052
		/* enable Tx loopback for internal VF/PF communication */
9053 9054
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
9055 9056 9057 9058 9059 9060 9061 9062 9063 9064 9065 9066 9067 9068 9069 9070 9071 9072 9073

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
9074 9075 9076 9077 9078 9079 9080 9081 9082 9083 9084 9085 9086
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

9087
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
9088
				    struct nlmsghdr *nlh, u16 flags)
9089 9090 9091 9092 9093 9094 9095 9096 9097
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
9098 9099
	if (!br_spec)
		return -EINVAL;
9100 9101

	nla_for_each_nested(attr, br_spec, rem) {
9102
		int status;
9103 9104 9105 9106 9107
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

9108 9109 9110
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

9111
		mode = nla_get_u16(attr);
9112 9113 9114
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
9115 9116

		break;
9117 9118 9119 9120 9121 9122
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
9123
				    struct net_device *dev,
9124
				    u32 filter_mask, int nlflags)
9125 9126 9127 9128 9129 9130
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

9131
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
9132 9133
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
9134 9135
}

9136 9137 9138 9139
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
9140
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
9141
	unsigned int limit;
9142 9143
	int pool, err;

9144 9145 9146 9147 9148 9149 9150
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

9151 9152 9153 9154 9155 9156 9157
#ifdef CONFIG_RPS
	if (vdev->num_rx_queues != vdev->num_tx_queues) {
		netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
			    vdev->name);
		return ERR_PTR(-EINVAL);
	}
#endif
9158
	/* Check for hardware restriction on number of rx/tx queues */
9159
	if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
9160 9161 9162 9163 9164 9165 9166 9167 9168 9169 9170 9171
	    vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
		netdev_info(pdev,
			    "%s: Supports RX/TX Queue counts 1,2, and 4\n",
			    pdev->name);
		return ERR_PTR(-EINVAL);
	}

	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
	      adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

9172
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
9173 9174 9175 9176 9177 9178
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

	pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
	adapter->num_rx_pools++;
	set_bit(pool, &adapter->fwd_bitmask);
9179
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
9180 9181 9182

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
9183
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9184
	adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
9185 9186 9187 9188 9189 9190 9191

	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	if (err)
		goto fwd_add_err;
	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
9192 9193 9194 9195 9196 9197 9198 9199

	if (netif_running(pdev)) {
		err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
		if (err)
			goto fwd_add_err;
		netif_tx_start_all_queues(vdev);
	}

9200 9201 9202 9203 9204 9205 9206 9207 9208 9209 9210 9211 9212 9213 9214
	return fwd_adapter;
fwd_add_err:
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
	clear_bit(pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
	struct ixgbe_fwd_adapter *fwd_adapter = priv;
	struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
9215
	unsigned int limit;
9216 9217 9218 9219

	clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;

9220 9221
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9222 9223 9224 9225 9226 9227 9228 9229 9230 9231
	ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
	ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   fwd_adapter->pool, adapter->num_rx_pools,
		   fwd_adapter->rx_base_queue,
		   fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);
	kfree(fwd_adapter);
}

9232 9233 9234
#define IXGBE_MAX_MAC_HDR_LEN		127
#define IXGBE_MAX_NETWORK_HDR_LEN	511

9235 9236 9237 9238
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
9239 9240 9241 9242 9243 9244 9245 9246 9247 9248 9249 9250 9251 9252 9253 9254 9255 9256 9257 9258 9259 9260 9261
	unsigned int network_hdr_len, mac_hdr_len;

	/* Make certain the headers can be described by a context descriptor */
	mac_hdr_len = skb_network_header(skb) - skb->data;
	if (unlikely(mac_hdr_len > IXGBE_MAX_MAC_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
	if (unlikely(network_hdr_len >  IXGBE_MAX_NETWORK_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	/* We can only support IPV4 TSO in tunnels if we can mangle the
	 * inner IP ID field, so strip TSO if MANGLEID is not supported.
	 */
	if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
		features &= ~NETIF_F_TSO;
9262 9263 9264 9265

	return features;
}

9266
static const struct net_device_ops ixgbe_netdev_ops = {
9267
	.ndo_open		= ixgbe_open,
9268
	.ndo_stop		= ixgbe_close,
9269
	.ndo_start_xmit		= ixgbe_xmit_frame,
9270
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
9271
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
9272 9273 9274 9275
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
9276
	.ndo_set_tx_maxrate	= ixgbe_tx_maxrate,
9277 9278
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
9279
	.ndo_do_ioctl		= ixgbe_ioctl,
9280 9281
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
9282
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
9283
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
9284
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
H
Hiroshi Shimamoto 已提交
9285
	.ndo_set_vf_trust	= ixgbe_ndo_set_vf_trust,
9286
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
9287
	.ndo_get_stats64	= ixgbe_get_stats64,
9288
	.ndo_setup_tc		= __ixgbe_setup_tc,
9289 9290 9291
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
9292
#ifdef CONFIG_NET_RX_BUSY_POLL
9293
	.ndo_busy_poll		= ixgbe_low_latency_recv,
9294
#endif
9295 9296
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
9297
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
9298
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
9299 9300
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
9301
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
9302
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
9303
#endif /* IXGBE_FCOE */
9304 9305
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
9306
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
9307 9308
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
9309 9310
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
9311 9312
	.ndo_udp_tunnel_add	= ixgbe_add_udp_tunnel_port,
	.ndo_udp_tunnel_del	= ixgbe_del_udp_tunnel_port,
9313
	.ndo_features_check	= ixgbe_features_check,
9314 9315
};

9316 9317 9318 9319 9320 9321 9322 9323 9324 9325 9326
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
9327
	struct pci_dev *entry, *pdev = adapter->pdev;
9328 9329
	int physfns = 0;

9330 9331 9332
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
9333
	 */
9334
	if (ixgbe_pcie_from_parent(&adapter->hw))
9335
		physfns = 4;
9336 9337 9338

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
9339 9340 9341 9342 9343 9344 9345 9346 9347 9348 9349 9350 9351 9352
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
9353 9354 9355 9356 9357
	}

	return physfns;
}

9358 9359
/**
 * ixgbe_wol_supported - Check whether device supports WoL
9360
 * @adapter: the adapter private structure
9361 9362 9363 9364 9365 9366 9367
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
9368 9369
bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			 u16 subdevice_id)
9370 9371 9372 9373
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;

9374 9375 9376 9377 9378 9379 9380 9381 9382 9383 9384 9385 9386
	/* WOL not supported on 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return false;

	/* check eeprom to see if WOL is enabled for X540 and newer */
	if (hw->mac.type >= ixgbe_mac_X540) {
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0)))
			return true;
	}

	/* WOL is determined based on device IDs for 82599 MACs */
9387 9388 9389 9390 9391
	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
9392 9393 9394
		case IXGBE_SUBDEV_ID_82599_LOM_SNAP6:
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
		case IXGBE_SUBDEV_ID_82599_SFP_2OCP:
9395 9396 9397
			/* only support first port */
			if (hw->bus.func != 0)
				break;
9398
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
9399
		case IXGBE_SUBDEV_ID_82599_SFP:
9400
		case IXGBE_SUBDEV_ID_82599_RNDC:
9401
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
9402 9403 9404
		case IXGBE_SUBDEV_ID_82599_SFP_1OCP:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM1:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM2:
9405
			return true;
9406 9407
		}
		break;
9408
	case IXGBE_DEV_ID_82599EN_SFP:
9409
		/* Only these subdevices support WOL */
9410 9411
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
9412
			return true;
9413 9414
		}
		break;
9415 9416 9417
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
9418
			return true;
9419 9420
		break;
	case IXGBE_DEV_ID_82599_KX4:
9421 9422
		return  true;
	default:
9423 9424 9425
		break;
	}

9426
	return false;
9427 9428
}

9429 9430 9431 9432 9433 9434 9435 9436 9437 9438 9439
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
9440
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
9441 9442 9443 9444 9445
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
9446
	int i, err, pci_using_dac, expected_gts;
9447
	unsigned int indices = MAX_TX_QUEUES;
9448
	u8 part_str[IXGBE_PBANUM_LENGTH];
9449
	bool disable_dev = false;
9450 9451 9452
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
9453
	u32 eec;
9454

9455 9456 9457 9458 9459 9460 9461 9462 9463
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

9464
	err = pci_enable_device_mem(pdev);
9465 9466 9467
	if (err)
		return err;

9468
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
9469 9470
		pci_using_dac = 1;
	} else {
9471
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
9472
		if (err) {
9473 9474 9475
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
9476 9477 9478 9479
		}
		pci_using_dac = 0;
	}

9480
	err = pci_request_mem_regions(pdev, ixgbe_driver_name);
9481
	if (err) {
9482 9483
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
9484 9485 9486
		goto err_pci_reg;
	}

9487
	pci_enable_pcie_error_reporting(pdev);
9488

9489
	pci_set_master(pdev);
9490
	pci_save_state(pdev);
9491

9492
	if (ii->mac == ixgbe_mac_82598EB) {
9493
#ifdef CONFIG_IXGBE_DCB
9494 9495 9496 9497
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
9498
#endif
9499
	}
9500

9501
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
9502 9503 9504 9505 9506 9507 9508 9509 9510 9511 9512 9513 9514
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
9515
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
9516

9517
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
9518
			      pci_resource_len(pdev, 0));
9519
	adapter->io_addr = hw->hw_addr;
9520 9521 9522 9523 9524
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

9525
	netdev->netdev_ops = &ixgbe_netdev_ops;
9526 9527
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
9528
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
9529 9530

	/* Setup hw api */
9531
	hw->mac.ops   = *ii->mac_ops;
9532
	hw->mac.type  = ii->mac;
9533
	hw->mvals     = ii->mvals;
9534 9535
	if (ii->link_ops)
		hw->link.ops  = *ii->link_ops;
9536

9537
	/* EEPROM */
9538
	hw->eeprom.ops = *ii->eeprom_ops;
9539
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
9540 9541 9542 9543
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
9544
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
J
Jacob Keller 已提交
9545
	if (!(eec & BIT(8)))
9546 9547 9548
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
9549
	hw->phy.ops = *ii->phy_ops;
D
Donald Skidmore 已提交
9550
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
9551 9552 9553 9554 9555 9556 9557
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
9558

9559
	/* setup the private structure */
9560
	err = ixgbe_sw_init(adapter, ii);
9561 9562 9563
	if (err)
		goto err_sw_init;

9564 9565 9566 9567
	/* Make sure the SWFW semaphore is in a valid state */
	if (hw->mac.ops.init_swfw_sync)
		hw->mac.ops.init_swfw_sync(hw);

9568
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
9569 9570 9571
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
9572 9573
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
9574
	case ixgbe_mac_x550em_a:
9575
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
9576 9577 9578 9579
		break;
	default:
		break;
	}
9580

9581 9582 9583 9584 9585 9586 9587
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
9588
			e_crit(probe, "Fan has stopped, replace the adapter\n");
9589 9590
	}

9591 9592 9593
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

9594
	/* reset_hw fills in the perm_addr as well */
9595
	hw->phy.reset_if_overtemp = true;
9596
	err = hw->mac.ops.reset_hw(hw);
9597
	hw->phy.reset_if_overtemp = false;
9598
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
9599 9600
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
9601 9602
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
9603 9604
		goto err_sw_init;
	} else if (err) {
9605
		e_dev_err("HW Init failed: %d\n", err);
9606 9607 9608
		goto err_sw_init;
	}

9609
#ifdef CONFIG_PCI_IOV
9610 9611 9612 9613 9614
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
9615
	hw->mbx.ops = ii->mbx_ops;
9616
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
9617
	ixgbe_enable_sriov(adapter);
9618
skip_sriov:
9619

9620
#endif
9621
	netdev->features = NETIF_F_SG |
9622 9623 9624
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
9625
			   NETIF_F_RXCSUM |
9626 9627 9628 9629
			   NETIF_F_HW_CSUM;

#define IXGBE_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
				    NETIF_F_GSO_GRE_CSUM | \
9630
				    NETIF_F_GSO_IPXIP4 | \
9631
				    NETIF_F_GSO_IPXIP6 | \
9632 9633 9634 9635 9636 9637
				    NETIF_F_GSO_UDP_TUNNEL | \
				    NETIF_F_GSO_UDP_TUNNEL_CSUM)

	netdev->gso_partial_features = IXGBE_GSO_PARTIAL_FEATURES;
	netdev->features |= NETIF_F_GSO_PARTIAL |
			    IXGBE_GSO_PARTIAL_FEATURES;
9638

9639
	if (hw->mac.type >= ixgbe_mac_82599EB)
9640
		netdev->features |= NETIF_F_SCTP_CRC;
9641 9642

	/* copy netdev features into list of user selectable features */
9643
	netdev->hw_features |= netdev->features |
9644
			       NETIF_F_HW_VLAN_CTAG_FILTER |
9645 9646 9647
			       NETIF_F_HW_VLAN_CTAG_RX |
			       NETIF_F_HW_VLAN_CTAG_TX |
			       NETIF_F_RXALL |
9648 9649 9650 9651
			       NETIF_F_HW_L2FW_DOFFLOAD;

	if (hw->mac.type >= ixgbe_mac_82599EB)
		netdev->hw_features |= NETIF_F_NTUPLE |
9652
				       NETIF_F_HW_TC;
9653

9654 9655 9656
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;

A
Alexander Duyck 已提交
9657 9658 9659 9660
	netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
	netdev->hw_enc_features |= netdev->vlan_features;
	netdev->mpls_features |= NETIF_F_HW_CSUM;

9661 9662 9663 9664
	/* set this bit last since it cannot be part of vlan_features */
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
			    NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_TX;
9665

9666
	netdev->priv_flags |= IFF_UNICAST_FLT;
9667
	netdev->priv_flags |= IFF_SUPP_NOFCS;
9668

9669 9670 9671 9672
	/* MTU range: 68 - 9710 */
	netdev->min_mtu = ETH_MIN_MTU;
	netdev->max_mtu = IXGBE_MAX_JUMBO_FRAME_SIZE - (ETH_HLEN + ETH_FCS_LEN);

J
Jeff Kirsher 已提交
9673
#ifdef CONFIG_IXGBE_DCB
9674 9675
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
		netdev->dcbnl_ops = &dcbnl_ops;
9676 9677
#endif

9678
#ifdef IXGBE_FCOE
9679
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
9680 9681
		unsigned int fcoe_l;

9682 9683
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
9684 9685
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
9686
		}
9687

9688 9689 9690

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
9691

9692 9693 9694
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

9695 9696 9697
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
9698
	}
9699
#endif /* IXGBE_FCOE */
9700

9701 9702
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
9703
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
9704 9705
		netdev->features |= NETIF_F_LRO;

9706
	/* make sure the EEPROM is good */
9707
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
9708
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
9709
		err = -EIO;
9710
		goto err_sw_init;
9711 9712
	}

9713 9714
	eth_platform_get_mac_address(&adapter->pdev->dev,
				     adapter->hw.mac.perm_addr);
9715

9716 9717
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

9718
	if (!is_valid_ether_addr(netdev->dev_addr)) {
9719
		e_dev_err("invalid MAC address\n");
9720
		err = -EIO;
9721
		goto err_sw_init;
9722 9723
	}

9724 9725
	/* Set hw->mac.addr to permanent MAC address */
	ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
9726
	ixgbe_mac_set_default_filter(adapter);
9727

9728
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
9729
		    (unsigned long) adapter);
9730

9731 9732 9733 9734
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
9735
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
9736
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
9737
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
9738

9739 9740 9741
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
9742

9743
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
9744
	adapter->wol = 0;
9745
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
9746
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
9747
						pdev->subsystem_device);
9748
	if (hw->wol_enabled)
9749
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
9750

9751 9752
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

9753 9754 9755 9756
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

9757
	/* pick up the PCI bus settings for reporting later */
9758
	if (ixgbe_pcie_from_parent(hw))
9759
		ixgbe_get_parent_bus_info(adapter);
9760 9761
	else
		 hw->mac.ops.get_bus_info(hw);
9762

9763 9764 9765 9766 9767 9768 9769 9770 9771 9772 9773 9774
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
9775
	}
9776 9777 9778 9779

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
9780

9781
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
9782
	if (err)
9783
		strlcpy(part_str, "Unknown", sizeof(part_str));
9784 9785 9786
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
9787
			   part_str);
9788 9789 9790 9791 9792 9793
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

9794
	/* reset the hardware with the new settings */
9795 9796 9797
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
9798 9799 9800 9801 9802 9803
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
9804
	}
9805 9806 9807 9808 9809
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

9810 9811
	pci_set_drvdata(pdev, adapter);

9812 9813
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
9814 9815
		hw->mac.ops.disable_tx_laser(hw);

9816 9817 9818
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

9819
#ifdef CONFIG_IXGBE_DCA
9820
	if (dca_add_requester(&pdev->dev) == 0) {
9821 9822 9823 9824
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
9825
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
9826
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
9827 9828 9829 9830
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

9831 9832 9833
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
9834
	if (hw->mac.ops.set_fw_drv_ver)
9835 9836 9837
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF, 0xFF,
					   sizeof(ixgbe_driver_version) - 1,
					   ixgbe_driver_version);
E
Emil Tantilov 已提交
9838

9839 9840
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
9841

9842
	e_dev_info("%s\n", ixgbe_default_device_descr);
9843

9844
#ifdef CONFIG_IXGBE_HWMON
9845 9846
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
9847
#endif /* CONFIG_IXGBE_HWMON */
9848

C
Catherine Sullivan 已提交
9849 9850
	ixgbe_dbg_adapter_init(adapter);

9851 9852
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
9853 9854 9855 9856
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

9857 9858 9859
	return 0;

err_register:
9860
	ixgbe_release_hw_control(adapter);
9861
	ixgbe_clear_interrupt_scheme(adapter);
9862
err_sw_init:
9863
	ixgbe_disable_sriov(adapter);
9864
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
9865
	iounmap(adapter->io_addr);
9866
	kfree(adapter->jump_tables[0]);
9867
	kfree(adapter->mac_table);
9868
err_ioremap:
9869
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9870 9871
	free_netdev(netdev);
err_alloc_etherdev:
9872
	pci_release_mem_regions(pdev);
9873 9874
err_pci_reg:
err_dma:
9875
	if (!adapter || disable_dev)
9876
		pci_disable_device(pdev);
9877 9878 9879 9880 9881 9882 9883 9884 9885 9886 9887 9888
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
9889
static void ixgbe_remove(struct pci_dev *pdev)
9890
{
9891
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9892
	struct net_device *netdev;
9893
	bool disable_dev;
9894
	int i;
9895

9896 9897 9898 9899 9900
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
9901 9902
	ixgbe_dbg_adapter_exit(adapter);

9903
	set_bit(__IXGBE_REMOVING, &adapter->state);
9904
	cancel_work_sync(&adapter->service_task);
9905

9906

9907
#ifdef CONFIG_IXGBE_DCA
9908 9909 9910
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
9911 9912
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
9913 9914 9915
	}

#endif
9916
#ifdef CONFIG_IXGBE_HWMON
9917
	ixgbe_sysfs_exit(adapter);
9918
#endif /* CONFIG_IXGBE_HWMON */
9919

9920 9921 9922
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

9923
#ifdef CONFIG_PCI_IOV
9924
	ixgbe_disable_sriov(adapter);
9925
#endif
9926 9927 9928
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

9929
	ixgbe_clear_interrupt_scheme(adapter);
9930

9931
	ixgbe_release_hw_control(adapter);
9932

9933 9934 9935 9936 9937
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
9938
	iounmap(adapter->io_addr);
9939
	pci_release_mem_regions(pdev);
9940

9941
	e_dev_info("complete\n");
9942

9943 9944 9945 9946 9947 9948 9949 9950
	for (i = 0; i < IXGBE_MAX_LINK_HANDLE; i++) {
		if (adapter->jump_tables[i]) {
			kfree(adapter->jump_tables[i]->input);
			kfree(adapter->jump_tables[i]->mask);
		}
		kfree(adapter->jump_tables[i]);
	}

9951
	kfree(adapter->mac_table);
9952
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9953 9954
	free_netdev(netdev);

9955
	pci_disable_pcie_error_reporting(pdev);
9956

9957
	if (disable_dev)
9958
		pci_disable_device(pdev);
9959 9960 9961 9962 9963 9964 9965 9966 9967 9968 9969
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
9970
						pci_channel_state_t state)
9971
{
9972 9973
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9974

9975
#ifdef CONFIG_PCI_IOV
9976
	struct ixgbe_hw *hw = &adapter->hw;
9977 9978 9979 9980 9981 9982 9983 9984 9985 9986
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
9987
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
9988 9989 9990 9991 9992 9993 9994 9995 9996
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

9997 9998 9999 10000 10001 10002
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
10003 10004 10005 10006 10007 10008 10009 10010 10011 10012 10013 10014 10015 10016 10017 10018 10019 10020 10021 10022 10023 10024

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
10025 10026 10027 10028 10029 10030
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
10031 10032 10033
		case ixgbe_mac_x550em_a:
			device_id = IXGBE_DEV_ID_X550EM_A_VF;
			break;
10034 10035 10036 10037 10038 10039
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
10040
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
10041 10042 10043
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
10044
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
10045 10046 10047 10048 10049 10050 10051 10052
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
10053
			ixgbe_issue_vf_flr(adapter, vfdev);
G
Greg Rose 已提交
10054 10055
			/* Free device reference count */
			pci_dev_put(vfdev);
10056 10057 10058 10059 10060 10061 10062 10063 10064 10065 10066 10067 10068 10069 10070 10071 10072
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
10073 10074 10075
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;

10076
	rtnl_lock();
10077 10078
	netif_device_detach(netdev);

10079 10080
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
10081
		return PCI_ERS_RESULT_DISCONNECT;
10082
	}
10083

10084
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10085
		ixgbe_close_suspend(adapter);
10086 10087 10088 10089

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
10090

10091
	/* Request a slot reset. */
10092 10093 10094 10095 10096 10097 10098 10099 10100 10101 10102
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
10103
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
10104 10105
	pci_ers_result_t result;
	int err;
10106

10107
	if (pci_enable_device_mem(pdev)) {
10108
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
10109 10110
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
10111
		smp_mb__before_atomic();
10112
		clear_bit(__IXGBE_DISABLED, &adapter->state);
10113
		adapter->hw.hw_addr = adapter->io_addr;
10114 10115
		pci_set_master(pdev);
		pci_restore_state(pdev);
10116
		pci_save_state(pdev);
10117

10118
		pci_wake_from_d3(pdev, false);
10119

10120
		ixgbe_reset(adapter);
10121
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
10122 10123 10124 10125 10126
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
10127 10128
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
10129 10130
		/* non-fatal, continue */
	}
10131

10132
	return result;
10133 10134 10135 10136 10137 10138 10139 10140 10141 10142 10143
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
10144 10145
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10146

10147 10148 10149 10150 10151 10152 10153 10154
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
E
Emil Tantilov 已提交
10155
	rtnl_lock();
10156
	if (netif_running(netdev))
E
Emil Tantilov 已提交
10157
		ixgbe_open(netdev);
10158 10159

	netif_device_attach(netdev);
E
Emil Tantilov 已提交
10160
	rtnl_unlock();
10161 10162
}

10163
static const struct pci_error_handlers ixgbe_err_handler = {
10164 10165 10166 10167 10168 10169 10170 10171 10172
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
10173
	.remove   = ixgbe_remove,
10174 10175 10176 10177 10178
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
10179
	.sriov_configure = ixgbe_pci_sriov_configure,
10180 10181 10182 10183 10184 10185 10186 10187 10188 10189 10190 10191
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
10192
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
10193
	pr_info("%s\n", ixgbe_copyright);
10194

10195 10196 10197 10198 10199 10200
	ixgbe_wq = create_singlethread_workqueue(ixgbe_driver_name);
	if (!ixgbe_wq) {
		pr_err("%s: Failed to create workqueue\n", ixgbe_driver_name);
		return -ENOMEM;
	}

C
Catherine Sullivan 已提交
10201 10202
	ixgbe_dbg_init();

10203 10204
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
10205
		destroy_workqueue(ixgbe_wq);
10206 10207 10208 10209
		ixgbe_dbg_exit();
		return ret;
	}

10210
#ifdef CONFIG_IXGBE_DCA
10211 10212
	dca_register_notify(&dca_notifier);
#endif
10213

10214
	return 0;
10215
}
10216

10217 10218 10219 10220 10221 10222 10223 10224 10225 10226
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
10227
#ifdef CONFIG_IXGBE_DCA
10228 10229
	dca_unregister_notify(&dca_notifier);
#endif
10230
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
10231 10232

	ixgbe_dbg_exit();
10233 10234 10235 10236
	if (ixgbe_wq) {
		destroy_workqueue(ixgbe_wq);
		ixgbe_wq = NULL;
	}
10237
}
10238

10239
#ifdef CONFIG_IXGBE_DCA
10240
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
10241
			    void *p)
10242 10243 10244 10245
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
10246
					 __ixgbe_notify_dca);
10247 10248 10249

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
10250

10251
#endif /* CONFIG_IXGBE_DCA */
10252

10253 10254 10255
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */