ixgbe_main.c 269.7 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52
#include <scsi/fc/fc_fcoe.h>
53
#include <net/vxlan.h>
54 55
#include <net/pkt_cls.h>
#include <net/tc_act/tc_gact.h>
56 57 58

#include "ixgbe.h"
#include "ixgbe_common.h"
59
#include "ixgbe_dcb_82599.h"
60
#include "ixgbe_sriov.h"
61
#include "ixgbe_model.h"
62 63

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
64
static const char ixgbe_driver_string[] =
65
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
66
#ifdef IXGBE_FCOE
67 68
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
69 70 71 72
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
M
Mark Rustad 已提交
73
#define DRV_VERSION "4.4.0-k"
S
Stephen Hemminger 已提交
74
const char ixgbe_driver_version[] = DRV_VERSION;
75
static const char ixgbe_copyright[] =
76
				"Copyright (c) 1999-2016 Intel Corporation.";
77

78 79
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

80
static const struct ixgbe_info *ixgbe_info_tbl[] = {
81 82 83 84 85
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
86
	[board_x550em_a]	= &ixgbe_x550em_a_info,
87 88 89 90 91 92 93 94 95 96
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
97
static const struct pci_device_id ixgbe_pci_tbl[] = {
98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
124
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
125
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
126
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
127
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
128
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
129
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T1), board_X550},
130 131
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
133
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
134 135
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR_L), board_x550em_a },
136
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP_N), board_x550em_a },
137 138
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII_L), board_x550em_a },
139
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP), board_x550em_a },
140 141 142 143 144
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

145
#ifdef CONFIG_IXGBE_DCA
146
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
147
			    void *p);
148 149 150 151 152 153 154
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

155 156 157
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
158
MODULE_PARM_DESC(max_vfs,
159
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
160 161
#endif /* CONFIG_PCI_IOV */

162 163 164 165 166
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

167 168 169 170 171
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

172 173 174 175 176
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

177 178
static struct workqueue_struct *ixgbe_wq;

179 180
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);

181 182 183 184 185 186 187 188 189 190 191 192 193 194
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

195
	if (!pci_is_pcie(parent_dev))
196 197
		return -1;

198
	pcie_capability_read_word(parent_dev, reg, value);
199 200 201
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

228 229 230 231 232 233 234 235 236 237 238 239 240
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
241
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
242 243 244 245 246 247 248 249 250
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
251
	struct ixgbe_hw *hw = &adapter->hw;
252 253 254 255 256
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

257 258 259 260 261 262 263
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

264
	/* determine whether to use the parent device */
265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
286
		/* 128b/130b encoding reduces throughput by less than 2% */
287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
304
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
305 306 307 308 309 310 311 312 313 314
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

315 316 317
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
318
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
319
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
320
		queue_work(ixgbe_wq, &adapter->service_task);
321 322
}

323 324 325 326 327 328 329 330
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
331 332
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
333 334
}

335
static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353
{
	u32 value;

	/* The following check not only optimizes a bit by not
	 * performing a read on the status register when the
	 * register just read was a status register read that
	 * returned IXGBE_FAILED_READ_REG. It also blocks any
	 * potential recursion.
	 */
	if (reg == IXGBE_STATUS) {
		ixgbe_remove_adapter(hw);
		return;
	}
	value = ixgbe_read_reg(hw, IXGBE_STATUS);
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
}

354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
	u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394
	if (unlikely(hw->phy.nw_mng_if_sel &
		     IXGBE_NW_MNG_IF_SEL_ENABLE_10_100M)) {
		struct ixgbe_adapter *adapter;
		int i;

		for (i = 0; i < 200; ++i) {
			value = readl(reg_addr + IXGBE_MAC_SGMII_BUSY);
			if (likely(!value))
				goto writes_completed;
			if (value == IXGBE_FAILED_READ_REG) {
				ixgbe_remove_adapter(hw);
				return IXGBE_FAILED_READ_REG;
			}
			udelay(5);
		}

		adapter = hw->back;
		e_warn(hw, "register writes incomplete %08x\n", value);
	}

writes_completed:
395 396 397 398 399 400
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
		ixgbe_check_remove(hw, reg);
	return value;
}

401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

443 444 445 446 447 448 449 450 451
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

452 453 454 455
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
456
	/* flush memory to make sure state is correct before next watchdog */
457
	smp_mb__before_atomic();
458 459 460
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
495
	{ .name = NULL }
496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
566
		pr_info("%-15s %08x\n", reginfo->name,
567 568 569 570 571 572
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
573
		pr_err("%-15s", rname);
574
		for (j = 0; j < 8; j++)
575 576
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
577 578 579 580 581 582 583 584 585 586 587 588 589 590
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
591
	struct ixgbe_tx_buffer *tx_buffer;
592 593 594 595 596 597 598 599 600 601 602 603 604 605
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
606
		pr_info("Device Name     state            "
607
			"trans_start      last_rx\n");
608 609 610 611 612
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
613 614 615 616
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
617
	pr_info(" Register Name   Value\n");
618 619 620 621 622 623 624
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
625
		return;
626 627

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
628 629 630
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
631 632
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
633
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
634
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
635
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
636 637 638 639
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
640 641 642 643 644 645 646 647 648 649
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
650
	 * 82598 Advanced Transmit Descriptor
651 652 653
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
654
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
655 656
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
681 682 683 684
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
685 686 687
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
688 689 690 691
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
692 693

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
694
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
695
			tx_buffer = &tx_ring->tx_buffer_info[i];
696
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
697 698 699 700 701 702
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
703
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
725 726 727 728 729 730
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
731
	pr_info("Queue [NTU] [NTC]\n");
732 733
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
734 735
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
736 737 738 739
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
740
		return;
741 742 743

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

744 745 746
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
747 748 749 750 751 752 753 754
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
755
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
756 757 758
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
759 760 761
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
762 763 764 765
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
787
	 */
788

789 790
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
791 792 793
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
794 795 796
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
797
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
798 799 800
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
801 802 803 804
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
805
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
806 807 808 809
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
810
				pr_info("RWB[0x%03X]     %016llX "
811 812 813 814 815
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
816
				pr_info("R  [0x%03X]     %016llX "
817 818 819 820 821 822
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

823 824
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
825 826
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
827 828
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
829
					   ixgbe_rx_bufsz(rx_ring), true);
830 831 832 833
				}
			}

			if (i == rx_ring->next_to_use)
834
				pr_cont(" NTU\n");
835
			else if (i == rx_ring->next_to_clean)
836
				pr_cont(" NTC\n");
837
			else
838
				pr_cont("\n");
839 840 841 842 843

		}
	}
}

844 845 846 847 848 849 850
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
851
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
852 853 854 855 856 857 858 859 860
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
861
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
862
}
863

864
/**
865 866 867 868 869 870 871 872
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
873
			   u8 queue, u8 msix_vector)
874 875
{
	u32 ivar, index;
876 877 878 879 880 881 882 883 884 885 886 887 888
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
889
	case ixgbe_mac_X540:
890 891
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
892
	case ixgbe_mac_x550em_a:
893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
915 916
}

917
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
918
					  u64 qmask)
919 920 921
{
	u32 mask;

922 923
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
924 925
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
926 927
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
928
	case ixgbe_mac_X540:
929 930
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
931
	case ixgbe_mac_x550em_a:
932 933 934 935
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
936 937 938
		break;
	default:
		break;
939 940 941
	}
}

942 943
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
944
{
945 946 947
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
948
			dma_unmap_single(ring->dev,
949 950 951 952 953 954 955 956
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
957
	}
958 959 960 961
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
962 963
}

964
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
965 966 967 968
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
969
	u32 data;
970

971 972 973
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
974

975 976 977 978 979 980 981 982
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
983

984 985
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
986
		return;
987 988 989 990 991 992 993 994 995 996 997

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
998
	u8 tc;
999 1000 1001 1002 1003 1004 1005 1006
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
1007
		return;
1008
	}
1009 1010 1011

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1012 1013
		u32 pxoffrxc;

1014 1015
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
1016
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
1017
			break;
1018
		default:
1019
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
1020
		}
1021 1022 1023 1024
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1025 1026 1027 1028 1029 1030
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1031
		tc = tx_ring->dcb_tc;
1032 1033
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1034 1035 1036
	}
}

1037
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1038
{
1039
	return ring->stats.packets;
1040 1041 1042 1043
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1044 1045 1046 1047 1048 1049 1050 1051
	struct ixgbe_adapter *adapter;
	struct ixgbe_hw *hw;
	u32 head, tail;

	if (ring->l2_accel_priv)
		adapter = ring->l2_accel_priv->real_adapter;
	else
		adapter = netdev_priv(ring->netdev);
1052

1053 1054 1055
	hw = &adapter->hw;
	head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1070
	clear_check_for_tx_hang(tx_ring);
1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1084
	if (tx_done_old == tx_done && tx_pending)
1085
		/* make sure it is true for two checks in a row */
1086 1087 1088 1089 1090 1091
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1092

1093
	return false;
1094 1095
}

1096 1097 1098 1099 1100 1101 1102 1103 1104 1105
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
1106
		e_warn(drv, "initiating reset due to tx timeout\n");
1107 1108 1109
		ixgbe_service_event_schedule(adapter);
	}
}
1110

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140
/**
 * ixgbe_tx_maxrate - callback to set the maximum per-queue bitrate
 **/
static int ixgbe_tx_maxrate(struct net_device *netdev,
			    int queue_index, u32 maxrate)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bcnrc_val = ixgbe_link_mbps(adapter);

	if (!maxrate)
		return 0;

	/* Calculate the rate factor values to set */
	bcnrc_val <<= IXGBE_RTTBCNRC_RF_INT_SHIFT;
	bcnrc_val /= maxrate;

	/* clear everything but the rate factor */
	bcnrc_val &= IXGBE_RTTBCNRC_RF_INT_MASK |
	IXGBE_RTTBCNRC_RF_DEC_MASK;

	/* enable the rate scheduler */
	bcnrc_val |= IXGBE_RTTBCNRC_RS_ENA;

	IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_index);
	IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);

	return 0;
}

1141 1142
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1143
 * @q_vector: structure containing interrupt and ring information
1144
 * @tx_ring: tx ring to clean
1145
 * @napi_budget: Used to determine if we are in netpoll
1146
 **/
1147
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1148
			       struct ixgbe_ring *tx_ring, int napi_budget)
1149
{
1150
	struct ixgbe_adapter *adapter = q_vector->adapter;
1151 1152
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
1153
	unsigned int total_bytes = 0, total_packets = 0;
1154
	unsigned int budget = q_vector->tx.work_limit;
1155 1156 1157 1158
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1159

1160
	tx_buffer = &tx_ring->tx_buffer_info[i];
1161
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1162
	i -= tx_ring->count;
1163

1164
	do {
1165 1166 1167 1168 1169 1170
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1171
		/* prevent any other reads prior to eop_desc */
1172
		read_barrier_depends();
1173

1174 1175 1176
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1177

1178 1179
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1180

1181 1182 1183 1184
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

1185
		/* free the skb */
1186
		napi_consume_skb(tx_buffer->skb, napi_budget);
1187

1188 1189 1190 1191 1192 1193
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1194 1195
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
1196
		dma_unmap_len_set(tx_buffer, len, 0);
1197

1198 1199
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1200 1201
			tx_buffer++;
			tx_desc++;
1202
			i++;
1203 1204
			if (unlikely(!i)) {
				i -= tx_ring->count;
1205
				tx_buffer = tx_ring->tx_buffer_info;
1206
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1207
			}
1208

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1231

1232 1233 1234 1235 1236
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1237
	tx_ring->next_to_clean = i;
1238
	u64_stats_update_begin(&tx_ring->syncp);
1239
	tx_ring->stats.bytes += total_bytes;
1240
	tx_ring->stats.packets += total_packets;
1241
	u64_stats_update_end(&tx_ring->syncp);
1242 1243
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
1244

1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1259 1260
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1261 1262 1263 1264 1265 1266 1267

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1268
		/* schedule immediate reset if we believe we hung */
1269
		ixgbe_tx_timeout_reset(adapter);
1270 1271

		/* the adapter is about to reset, no point in enabling stuff */
1272
		return true;
1273
	}
1274

1275 1276 1277
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1278
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1279
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1280
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1281 1282 1283 1284
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1285 1286 1287 1288 1289
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1290
			++tx_ring->tx_stats.restart_queue;
1291
		}
1292
	}
1293

1294
	return !!budget;
1295 1296
}

1297
#ifdef CONFIG_IXGBE_DCA
1298 1299
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1300
				int cpu)
1301
{
1302
	struct ixgbe_hw *hw = &adapter->hw;
1303
	u32 txctrl = 0;
1304
	u16 reg_offset;
1305

1306 1307 1308
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1309 1310
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1311
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1312 1313
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1314
	case ixgbe_mac_X540:
1315 1316
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1317 1318
		break;
	default:
1319 1320
		/* for unknown hardware do not write register */
		return;
1321
	}
1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1333 1334
}

1335 1336
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1337
				int cpu)
1338
{
1339
	struct ixgbe_hw *hw = &adapter->hw;
1340
	u32 rxctrl = 0;
1341 1342
	u8 reg_idx = rx_ring->reg_idx;

1343 1344
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1345 1346 1347

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1348
	case ixgbe_mac_X540:
1349
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1350 1351 1352 1353
		break;
	default:
		break;
	}
1354 1355 1356 1357 1358 1359 1360

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1361
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1362 1363 1364
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1365 1366 1367 1368 1369
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1370
	struct ixgbe_ring *ring;
1371 1372
	int cpu = get_cpu();

1373 1374 1375
	if (q_vector->cpu == cpu)
		goto out_no_update;

1376
	ixgbe_for_each_ring(ring, q_vector->tx)
1377
		ixgbe_update_tx_dca(adapter, ring, cpu);
1378

1379
	ixgbe_for_each_ring(ring, q_vector->rx)
1380
		ixgbe_update_rx_dca(adapter, ring, cpu);
1381 1382 1383

	q_vector->cpu = cpu;
out_no_update:
1384 1385 1386 1387 1388 1389 1390
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1391
	/* always use CB2 mode, difference is masked in the CB driver */
1392 1393 1394 1395 1396 1397
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1398

1399
	for (i = 0; i < adapter->num_q_vectors; i++) {
1400 1401
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1402 1403 1404 1405 1406
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1407
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1408 1409
	unsigned long event = *(unsigned long *)data;

1410
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1411 1412
		return 0;

1413 1414
	switch (event) {
	case DCA_PROVIDER_ADD:
1415 1416 1417
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1418
		if (dca_add_requester(dev) == 0) {
1419
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1420 1421
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1422 1423 1424 1425 1426 1427 1428
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1429 1430
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1431 1432 1433 1434
		}
		break;
	}

1435
	return 0;
1436
}
E
Emil Tantilov 已提交
1437

1438
#endif /* CONFIG_IXGBE_DCA */
1439 1440 1441 1442 1443 1444 1445

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1446 1447
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1448 1449
				 struct sk_buff *skb)
{
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1464 1465
}

1466
#ifdef IXGBE_FCOE
1467 1468
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1469
 * @ring: structure containing ring specific data
1470 1471 1472 1473
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1474
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1475 1476 1477 1478
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1479
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1480 1481 1482 1483 1484
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1485
#endif /* IXGBE_FCOE */
1486 1487
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1488 1489
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1490 1491
 * @skb: skb currently being received and modified
 **/
1492
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1493
				     union ixgbe_adv_rx_desc *rx_desc,
1494
				     struct sk_buff *skb)
1495
{
1496 1497 1498 1499
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	__le16 hdr_info = rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
	bool encap_pkt = false;

1500
	skb_checksum_none_assert(skb);
1501

1502
	/* Rx csum disabled */
1503
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1504
		return;
1505

1506 1507 1508 1509 1510 1511
	if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) &&
	    (hdr_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_TUNNEL >> 16))) {
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1512
	/* if IP and error */
1513 1514
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1515
		ring->rx_stats.csum_err++;
1516 1517
		return;
	}
1518

1519
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1520 1521
		return;

1522
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1523 1524 1525 1526
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1527 1528
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1529 1530
			return;

1531
		ring->rx_stats.csum_err++;
1532 1533 1534
		return;
	}

1535
	/* It must be a TCP or UDP packet with a valid checksum */
1536
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1537 1538 1539 1540 1541
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
1542
			skb->ip_summed = CHECKSUM_NONE;
1543 1544 1545 1546 1547
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1548 1549
}

1550 1551 1552 1553
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1554
	dma_addr_t dma;
1555

1556
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1557
	if (likely(page))
1558 1559
		return true;

1560
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1561 1562 1563 1564
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1565 1566
	}

1567 1568 1569 1570 1571 1572 1573 1574 1575
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1576
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1577 1578 1579 1580 1581

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1582
	bi->dma = dma;
A
Alexander Duyck 已提交
1583
	bi->page = page;
1584
	bi->page_offset = 0;
1585

1586 1587 1588
	return true;
}

1589
/**
1590
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1591 1592
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1593
 **/
1594
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1595 1596
{
	union ixgbe_adv_rx_desc *rx_desc;
1597
	struct ixgbe_rx_buffer *bi;
1598
	u16 i = rx_ring->next_to_use;
1599

1600 1601
	/* nothing to do */
	if (!cleaned_count)
1602 1603
		return;

1604
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1605 1606
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1607

1608 1609
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1610
			break;
1611

1612 1613 1614 1615 1616
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1617

1618 1619
		rx_desc++;
		bi++;
1620
		i++;
1621
		if (unlikely(!i)) {
1622
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1623 1624 1625 1626
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

A
Alexander Duyck 已提交
1627 1628
		/* clear the status bits for the next_to_use descriptor */
		rx_desc->wb.upper.status_error = 0;
1629 1630 1631

		cleaned_count--;
	} while (cleaned_count);
1632

1633 1634
	i += rx_ring->count;

1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1649 1650
}

1651 1652 1653
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1654
	u16 hdr_len = skb_headlen(skb);
1655 1656 1657 1658

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1659
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1678 1679 1680 1681 1682
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1683
 *
1684 1685 1686
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1687
 **/
1688 1689 1690
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1691
{
1692
	struct net_device *dev = rx_ring->netdev;
1693
	u32 flags = rx_ring->q_vector->adapter->flags;
1694

1695 1696 1697
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1698

1699 1700
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1701 1702
	if (unlikely(flags & IXGBE_FLAG_RX_HWTSTAMP_ENABLED))
		ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1703

1704
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1705
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1706
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1707
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1708 1709
	}

1710
	skb_record_rx_queue(skb, rx_ring->queue_index);
1711

1712
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1713 1714
}

1715 1716
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1717
{
1718
	skb_mark_napi_id(skb, &q_vector->napi);
1719
	if (ixgbe_qv_busy_polling(q_vector))
1720
		netif_receive_skb(skb);
1721
	else
1722
		napi_gro_receive(&q_vector->napi, skb);
1723
}
1724

1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1758

1759 1760 1761 1762 1763
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1764 1765
	}

1766 1767 1768 1769
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1770 1771 1772 1773 1774 1775 1776
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1807
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1881
	/* place header in linear portion of buffer */
1882 1883
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1884

1885 1886 1887 1888 1889 1890
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1891 1892 1893
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1894 1895 1896 1897 1898 1899 1900 1901 1902

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1903
 * Synchronizes page for reuse by the adapter
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
A
Alexander Duyck 已提交
1918
	*new_buff = *old_buff;
1919 1920 1921

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1922 1923
					 new_buff->page_offset,
					 ixgbe_rx_bufsz(rx_ring),
1924 1925 1926
					 DMA_FROM_DEVICE);
}

A
Alexander Duyck 已提交
1927 1928
static inline bool ixgbe_page_is_reserved(struct page *page)
{
1929
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
1930 1931
}

1932 1933 1934 1935 1936 1937 1938
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1939 1940 1941 1942 1943 1944 1945
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1946
 **/
1947
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1948
			      struct ixgbe_rx_buffer *rx_buffer,
1949 1950
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1951
{
1952 1953
	struct page *page = rx_buffer->page;
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
1954
#if (PAGE_SIZE < 8192)
1955
	unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
1956 1957 1958 1959 1960
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1961

1962 1963 1964 1965 1966
	if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

A
Alexander Duyck 已提交
1967 1968
		/* page is not reserved, we can reuse buffer as-is */
		if (likely(!ixgbe_page_is_reserved(page)))
1969 1970 1971
			return true;

		/* this page cannot be reused so discard it */
A
Alexander Duyck 已提交
1972
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1973 1974 1975
		return false;
	}

1976 1977 1978
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

1979
	/* avoid re-using remote pages */
A
Alexander Duyck 已提交
1980
	if (unlikely(ixgbe_page_is_reserved(page)))
1981 1982 1983 1984 1985
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
1986 1987 1988 1989
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;
1990 1991 1992 1993 1994 1995 1996
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;
#endif
1997

A
Alexander Duyck 已提交
1998 1999 2000
	/* Even if we own the page, we are not allowed to use atomic_set()
	 * This would break get_page_unless_zero() users.
	 */
2001
	page_ref_inc(page);
A
Alexander Duyck 已提交
2002

2003
	return true;
2004 2005
}

2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
2030 2031
		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
				     IXGBE_RX_HDR_SIZE);
2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
A
Alexander Duyck 已提交
2065 2066

		rx_buffer->skb = NULL;
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086
	}

	/* pull page into skb */
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
		/* the page has been released from the ring */
		IXGBE_CB(skb)->page_released = true;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring),
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->page = NULL;

	return skb;
2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2100
 * Returns amount of work completed
2101
 **/
2102
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2103
			       struct ixgbe_ring *rx_ring,
2104
			       const int budget)
2105
{
2106
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
2107
#ifdef IXGBE_FCOE
2108
	struct ixgbe_adapter *adapter = q_vector->adapter;
2109 2110
	int ddp_bytes;
	unsigned int mss = 0;
2111
#endif /* IXGBE_FCOE */
2112
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2113

2114
	while (likely(total_rx_packets < budget)) {
2115 2116 2117 2118 2119 2120 2121 2122 2123
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2124
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2125

2126
		if (!rx_desc->wb.upper.status_error)
2127
			break;
2128

2129
		/* This memory barrier is needed to keep us from reading
2130
		 * any other fields out of the rx_desc until we know the
2131
		 * descriptor has been written back
2132
		 */
2133
		dma_rmb();
2134

2135 2136
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
2137

2138 2139 2140
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
2141 2142

		cleaned_count++;
A
Alexander Duyck 已提交
2143

2144 2145 2146
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2147

2148 2149 2150
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2151

2152 2153 2154
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2155 2156 2157
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2158 2159
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2160
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2161
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2176 2177
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2178
				continue;
2179
			}
2180
		}
2181

2182
#endif /* IXGBE_FCOE */
2183
		ixgbe_rx_skb(q_vector, skb);
2184

2185
		/* update budget accounting */
2186
		total_rx_packets++;
2187
	}
2188

2189 2190 2191 2192
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2193 2194
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2195

2196
	return total_rx_packets;
2197 2198
}

2199
#ifdef CONFIG_NET_RX_BUSY_POLL
2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216
/* must be called with local_bh_disable()d */
static int ixgbe_low_latency_recv(struct napi_struct *napi)
{
	struct ixgbe_q_vector *q_vector =
			container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int found = 0;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return LL_FLUSH_FAILED;

	if (!ixgbe_qv_lock_poll(q_vector))
		return LL_FLUSH_BUSY;

	ixgbe_for_each_ring(ring, q_vector->rx) {
		found = ixgbe_clean_rx_irq(q_vector, ring, 4);
2217
#ifdef BP_EXTENDED_STATS
2218 2219 2220 2221 2222
		if (found)
			ring->stats.cleaned += found;
		else
			ring->stats.misses++;
#endif
2223 2224 2225 2226 2227 2228 2229 2230
		if (found)
			break;
	}

	ixgbe_qv_unlock_poll(q_vector);

	return found;
}
2231
#endif	/* CONFIG_NET_RX_BUSY_POLL */
2232

2233 2234 2235 2236 2237 2238 2239 2240 2241
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2242
	struct ixgbe_q_vector *q_vector;
2243
	int v_idx;
2244
	u32 mask;
2245

2246 2247
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
J
Jacob Keller 已提交
2248
		u32 eitrsel = BIT(adapter->num_vfs - 32) - 1;
2249 2250 2251
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2252 2253
	/*
	 * Populate the IVAR table and set the ITR values to the
2254 2255
	 * corresponding register.
	 */
2256
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2257
		struct ixgbe_ring *ring;
2258
		q_vector = adapter->q_vector[v_idx];
2259

2260
		ixgbe_for_each_ring(ring, q_vector->rx)
2261 2262
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2263
		ixgbe_for_each_ring(ring, q_vector->tx)
2264 2265
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2266
		ixgbe_write_eitr(q_vector);
2267 2268
	}

2269 2270
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2271
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2272
			       v_idx);
2273 2274
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2275
	case ixgbe_mac_X540:
2276 2277
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2278
	case ixgbe_mac_x550em_a:
2279
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2280 2281 2282 2283
		break;
	default:
		break;
	}
2284 2285
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2286
	/* set up to autoclear timer, and the vectors */
2287
	mask = IXGBE_EIMS_ENABLE_MASK;
2288 2289 2290 2291
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2292
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2293 2294
}

2295 2296 2297 2298 2299 2300 2301 2302 2303
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2304 2305
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2317 2318
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2319
{
2320 2321 2322
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2323
	u64 bytes_perint;
2324
	u8 itr_setting = ring_container->itr;
2325 2326

	if (packets == 0)
2327
		return;
2328 2329

	/* simple throttlerate management
2330 2331
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
2332
	 *  20-1249MB/s bulk   (12000 ints/s)
2333 2334
	 */
	/* what was last interrupt timeslice? */
2335
	timepassed_us = q_vector->itr >> 2;
2336 2337 2338
	if (timepassed_us == 0)
		return;

2339 2340 2341 2342
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2343
		if (bytes_perint > 10)
2344
			itr_setting = low_latency;
2345 2346
		break;
	case low_latency:
2347
		if (bytes_perint > 20)
2348
			itr_setting = bulk_latency;
2349
		else if (bytes_perint <= 10)
2350
			itr_setting = lowest_latency;
2351 2352
		break;
	case bulk_latency:
2353
		if (bytes_perint <= 20)
2354
			itr_setting = low_latency;
2355 2356 2357
		break;
	}

2358 2359 2360 2361 2362 2363
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2364 2365
}

2366 2367
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2368
 * @q_vector: structure containing interrupt and ring information
2369 2370 2371 2372 2373
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2374
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2375
{
2376
	struct ixgbe_adapter *adapter = q_vector->adapter;
2377
	struct ixgbe_hw *hw = &adapter->hw;
2378
	int v_idx = q_vector->v_idx;
2379
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2380

2381 2382
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2383 2384
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2385 2386
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2387
	case ixgbe_mac_X540:
2388 2389
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2390
	case ixgbe_mac_x550em_a:
2391 2392 2393 2394 2395
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2396 2397 2398
		break;
	default:
		break;
2399 2400 2401 2402
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2403
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2404
{
2405
	u32 new_itr = q_vector->itr;
2406
	u8 current_itr;
2407

2408 2409
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2410

2411
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2412 2413 2414 2415

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2416
		new_itr = IXGBE_100K_ITR;
2417 2418
		break;
	case low_latency:
2419
		new_itr = IXGBE_20K_ITR;
2420 2421
		break;
	case bulk_latency:
2422
		new_itr = IXGBE_12K_ITR;
2423
		break;
2424 2425
	default:
		break;
2426 2427
	}

2428
	if (new_itr != q_vector->itr) {
2429
		/* do an exponential smoothing */
2430 2431
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2432

2433
		/* save the algorithm value here */
2434
		q_vector->itr = new_itr;
2435 2436

		ixgbe_write_eitr(q_vector);
2437 2438 2439
	}
}

2440
/**
2441
 * ixgbe_check_overtemp_subtask - check for over temperature
2442
 * @adapter: pointer to adapter
2443
 **/
2444
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2445 2446 2447 2448
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2449
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2450 2451
		return;

2452 2453 2454 2455 2456 2457
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2458
	switch (hw->device_id) {
2459 2460 2461 2462 2463 2464 2465 2466
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2467
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2468 2469 2470 2471
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2472
			u32 speed;
2473
			bool link_up = false;
2474

J
Josh Hay 已提交
2475
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2476

2477 2478 2479 2480 2481 2482 2483 2484 2485
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2486
	default:
2487 2488
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2489
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2490
			return;
2491
		break;
2492
	}
2493
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2494 2495

	adapter->interrupt_event = 0;
2496 2497
}

2498 2499 2500 2501 2502
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2503
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2504
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2505
		/* write to clear the interrupt */
2506
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2507 2508
	}
}
2509

2510 2511
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2512 2513
	struct ixgbe_hw *hw = &adapter->hw;

2514 2515 2516 2517 2518 2519 2520 2521 2522
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2523 2524
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2540
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2541 2542
}

2543 2544 2545 2546 2547 2548 2549 2550 2551
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
2552
	case ixgbe_mac_x550em_a:
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2565 2566 2567
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2568
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2569

2570 2571 2572 2573 2574 2575 2576 2577
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2578
		/* Clear the interrupt */
2579
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2580 2581
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2582
			adapter->sfp_poll_time = 0;
2583 2584
			ixgbe_service_event_schedule(adapter);
		}
2585 2586
	}

2587 2588
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2589
		/* Clear the interrupt */
2590
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2591 2592 2593 2594
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2595 2596 2597
	}
}

2598 2599 2600 2601 2602 2603 2604 2605 2606
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2607
		IXGBE_WRITE_FLUSH(hw);
2608
		ixgbe_service_event_schedule(adapter);
2609 2610 2611
	}
}

2612 2613 2614 2615
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2616
	struct ixgbe_hw *hw = &adapter->hw;
2617

2618 2619
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2620
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2621 2622 2623
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2624
	case ixgbe_mac_X540:
2625 2626
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2627
	case ixgbe_mac_x550em_a:
2628
		mask = (qmask & 0xFFFFFFFF);
2629 2630
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2631
		mask = (qmask >> 32);
2632 2633 2634 2635 2636
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2637 2638 2639 2640 2641
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2642
					    u64 qmask)
2643 2644
{
	u32 mask;
2645
	struct ixgbe_hw *hw = &adapter->hw;
2646

2647 2648
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2649
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2650 2651 2652
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2653
	case ixgbe_mac_X540:
2654 2655
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2656
	case ixgbe_mac_x550em_a:
2657
		mask = (qmask & 0xFFFFFFFF);
2658 2659
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2660
		mask = (qmask >> 32);
2661 2662 2663 2664 2665
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2666 2667 2668 2669
	}
	/* skip the flush */
}

2670
/**
2671 2672
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2673
 **/
2674 2675
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2676
{
2677
	struct ixgbe_hw *hw = &adapter->hw;
2678
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2679

2680 2681 2682
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2683

2684
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2685 2686
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
2687
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
2688 2689
			break;
		case ixgbe_mac_X540:
2690 2691
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
2692
		case ixgbe_mac_x550em_a:
2693 2694 2695 2696 2697
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2698
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2699
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
2700 2701
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
2702 2703
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
2704
		/* fall through */
2705
	case ixgbe_mac_X540:
2706 2707
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2708 2709
	case ixgbe_mac_x550em_a:
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP ||
2710
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP ||
2711
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP_N)
2712
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
2713 2714
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
2715
		mask |= IXGBE_EIMS_ECC;
2716 2717 2718 2719
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2720
	}
J
Jacob Keller 已提交
2721

2722 2723 2724
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2725

2726 2727 2728 2729 2730
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2731 2732
}

2733
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2734
{
2735
	struct ixgbe_adapter *adapter = data;
2736
	struct ixgbe_hw *hw = &adapter->hw;
2737
	u32 eicr;
2738

2739 2740 2741 2742 2743 2744 2745
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2746 2747

	/* The lower 16bits of the EICR register are for the queue interrupts
2748
	 * which should be masked here in order to not accidentally clear them if
2749 2750 2751 2752 2753 2754 2755
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

2756
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2757

2758 2759
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2760

2761 2762
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2763

2764 2765
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2766
	case ixgbe_mac_X540:
2767 2768
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2769
	case ixgbe_mac_x550em_a:
2770 2771 2772 2773 2774 2775 2776
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
2777 2778 2779 2780 2781 2782
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2783 2784
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2785
			int reinit_count = 0;
2786 2787
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2788
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2789
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2790 2791 2792 2793 2794 2795 2796 2797
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2798 2799
			}
		}
2800
		ixgbe_check_sfp_event(adapter, eicr);
2801
		ixgbe_check_overtemp_event(adapter, eicr);
2802 2803 2804
		break;
	default:
		break;
2805
	}
2806

2807
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2808 2809

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2810
		ixgbe_ptp_check_pps_event(adapter);
2811

2812
	/* re-enable the original interrupt state, no lsc, no queues */
2813
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2814
		ixgbe_irq_enable(adapter, false, false);
2815

2816
	return IRQ_HANDLED;
2817
}
2818

2819
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2820
{
2821
	struct ixgbe_q_vector *q_vector = data;
2822

2823
	/* EIAM disabled interrupts (on this vector) for us */
2824

2825
	if (q_vector->rx.ring || q_vector->tx.ring)
2826
		napi_schedule_irqoff(&q_vector->napi);
2827

2828
	return IRQ_HANDLED;
2829 2830
}

2831 2832 2833 2834 2835 2836 2837
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2838
int ixgbe_poll(struct napi_struct *napi, int budget)
2839 2840 2841 2842 2843
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
2844
	int per_ring_budget, work_done = 0;
2845 2846 2847 2848 2849 2850 2851
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2852 2853 2854 2855
	ixgbe_for_each_ring(ring, q_vector->tx) {
		if (!ixgbe_clean_tx_irq(q_vector, ring, budget))
			clean_complete = false;
	}
2856

2857 2858
	/* Exit if we are called by netpoll or busy polling is active */
	if ((budget <= 0) || !ixgbe_qv_lock_napi(q_vector))
2859 2860
		return budget;

2861 2862 2863 2864 2865 2866 2867
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

2868 2869 2870 2871 2872
	ixgbe_for_each_ring(ring, q_vector->rx) {
		int cleaned = ixgbe_clean_rx_irq(q_vector, ring,
						 per_ring_budget);

		work_done += cleaned;
2873 2874
		if (cleaned >= per_ring_budget)
			clean_complete = false;
2875
	}
2876

2877
	ixgbe_qv_unlock_napi(q_vector);
2878 2879 2880 2881 2882
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
2883
	napi_complete_done(napi, work_done);
2884 2885 2886
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
J
Jacob Keller 已提交
2887
		ixgbe_irq_enable_queues(adapter, BIT_ULL(q_vector->v_idx));
2888 2889 2890 2891

	return 0;
}

2892 2893 2894 2895 2896 2897 2898 2899 2900 2901
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2902
	int vector, err;
2903
	int ri = 0, ti = 0;
2904

2905
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2906
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2907
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2908

2909
		if (q_vector->tx.ring && q_vector->rx.ring) {
2910
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2911 2912 2913
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2914
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2915 2916
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2917
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2918
				 "%s-%s-%d", netdev->name, "tx", ti++);
2919 2920 2921
		} else {
			/* skip this unused q_vector */
			continue;
2922
		}
2923 2924
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2925
		if (err) {
2926
			e_err(probe, "request_irq failed for MSIX interrupt "
2927
			      "Error: %d\n", err);
2928
			goto free_queue_irqs;
2929
		}
2930 2931 2932 2933
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2934
					      &q_vector->affinity_mask);
2935
		}
2936 2937
	}

2938
	err = request_irq(adapter->msix_entries[vector].vector,
2939
			  ixgbe_msix_other, 0, netdev->name, adapter);
2940
	if (err) {
2941
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2942
		goto free_queue_irqs;
2943 2944 2945 2946
	}

	return 0;

2947
free_queue_irqs:
2948 2949 2950 2951 2952 2953 2954
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2955 2956
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2957 2958 2959 2960 2961 2962
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2963
 * ixgbe_intr - legacy mode Interrupt Handler
2964 2965 2966 2967 2968
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2969
	struct ixgbe_adapter *adapter = data;
2970
	struct ixgbe_hw *hw = &adapter->hw;
2971
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2972 2973
	u32 eicr;

2974
	/*
2975
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2976 2977 2978 2979
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2980
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2981
	 * therefore no explicit interrupt disable is necessary */
2982
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2983
	if (!eicr) {
2984 2985
		/*
		 * shared interrupt alert!
2986
		 * make sure interrupts are enabled because the read will
2987 2988 2989 2990 2991 2992
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2993
		return IRQ_NONE;	/* Not our interrupt */
2994
	}
2995

2996 2997
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2998

2999 3000
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
3001
		ixgbe_check_sfp_event(adapter, eicr);
3002 3003
		/* Fall through */
	case ixgbe_mac_X540:
3004 3005
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3006
	case ixgbe_mac_x550em_a:
3007 3008 3009 3010 3011 3012
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
3013
		ixgbe_check_overtemp_event(adapter, eicr);
3014 3015 3016 3017
		break;
	default:
		break;
	}
3018

3019
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
3020
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
3021
		ixgbe_ptp_check_pps_event(adapter);
3022

3023
	/* would disable interrupts here but EIAM disabled it */
3024
	napi_schedule_irqoff(&q_vector->napi);
3025

3026 3027 3028 3029 3030 3031 3032
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

3033 3034 3035 3036 3037 3038 3039 3040 3041 3042
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
3043
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
3044 3045
{
	struct net_device *netdev = adapter->netdev;
3046
	int err;
3047

3048
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3049
		err = ixgbe_request_msix_irqs(adapter);
3050
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
3051
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
3052
				  netdev->name, adapter);
3053
	else
3054
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
3055
				  netdev->name, adapter);
3056

3057
	if (err)
3058
		e_err(probe, "request_irq failed, Error %d\n", err);
3059 3060 3061 3062 3063 3064

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
3065
	int vector;
3066

3067 3068 3069 3070
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
3071

3072 3073 3074
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3075

3076 3077 3078
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3079

3080 3081 3082 3083
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3084
	}
3085 3086

	free_irq(adapter->msix_entries[vector++].vector, adapter);
3087 3088
}

3089 3090 3091 3092 3093 3094
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3095 3096
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3097
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3098 3099
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3100
	case ixgbe_mac_X540:
3101 3102
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3103
	case ixgbe_mac_x550em_a:
3104 3105
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3106
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3107 3108 3109
		break;
	default:
		break;
3110 3111 3112
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3113 3114 3115 3116 3117 3118
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3119 3120 3121 3122 3123
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3124 3125 3126 3127 3128 3129
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3130
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3131

3132
	ixgbe_write_eitr(q_vector);
3133

3134 3135
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3136

3137
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3138 3139
}

3140 3141 3142 3143 3144 3145 3146
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3147 3148
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3149 3150 3151
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3152
	int wait_loop = 10;
3153
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3154
	u8 reg_idx = ring->reg_idx;
3155

3156
	/* disable queue to avoid issues while updating state */
3157
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3158 3159
	IXGBE_WRITE_FLUSH(hw);

3160
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3161
			(tdba & DMA_BIT_MASK(32)));
3162 3163 3164 3165 3166
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3167
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3168

3169 3170
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3171 3172 3173
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3174 3175 3176 3177 3178
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3179
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
J
Jacob Keller 已提交
3180
		txdctl |= 1u << 16;	/* WTHRESH = 1 */
3181
	else
J
Jacob Keller 已提交
3182
		txdctl |= 8u << 16;	/* WTHRESH = 8 */
3183

3184 3185 3186 3187
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
J
Jacob Keller 已提交
3188
	txdctl |= (1u << 8) |	/* HTHRESH = 1 */
3189
		   32;		/* PTHRESH = 32 */
3190 3191

	/* reinitialize flowdirector state */
3192
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3193 3194 3195 3196 3197 3198
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3199

3200 3201 3202 3203 3204
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3205
			netif_set_xps_queue(ring->netdev,
3206 3207 3208 3209
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3210 3211
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3212 3213 3214 3215 3216 3217 3218 3219 3220 3221
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3222
		usleep_range(1000, 2000);
3223 3224 3225 3226
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
3227 3228
}

3229 3230 3231
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3232
	u32 rttdcs, mtqc;
3233
	u8 tcs = netdev_get_num_tc(adapter->netdev);
3234 3235 3236 3237 3238 3239 3240 3241 3242 3243

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else if (adapter->ring_feature[RING_F_RSS].indices == 4)
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3259
		else
3260 3261
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3262

3263
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3264

3265 3266 3267 3268 3269
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3270 3271 3272 3273 3274 3275 3276
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3277
/**
3278
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3279 3280 3281 3282 3283 3284
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3285 3286
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3287
	u32 i;
3288

3289 3290 3291 3292 3293 3294 3295 3296 3297
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3298
	/* Setup the HW Tx Head and Tail descriptor pointers */
3299 3300
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3301 3302
}

3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3358
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3359

3360
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3361
				   struct ixgbe_ring *rx_ring)
3362
{
3363
	struct ixgbe_hw *hw = &adapter->hw;
3364
	u32 srrctl;
3365
	u8 reg_idx = rx_ring->reg_idx;
3366

3367 3368
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3369

3370 3371 3372 3373 3374 3375
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3376

3377 3378
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3379

3380
	/* configure the packet buffer length */
3381
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3382 3383

	/* configure descriptor type */
3384
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3385

3386
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3387
}
3388

3389
/**
3390
 * ixgbe_rss_indir_tbl_entries - Return RSS indirection table entries
3391 3392 3393 3394 3395 3396
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3397
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

/**
3408
 * ixgbe_store_reta - Write the RETA table to HW
3409 3410 3411 3412
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3413
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3414
{
3415
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3416
	struct ixgbe_hw *hw = &adapter->hw;
3417
	u32 reta = 0;
3418 3419
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3420

3421
	/* Fill out the redirection table as follows:
3422 3423 3424 3425
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3426 3427 3428 3429 3430 3431
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3432 3433 3434
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3435 3436 3437 3438 3439 3440
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3441
			reta = 0;
3442 3443 3444 3445
		}
	}
}

3446
/**
3447
 * ixgbe_store_vfreta - Write the RETA table to HW (x550 devices in SRIOV mode)
3448 3449 3450 3451 3452
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3453
{
3454
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3455 3456
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503
	unsigned int pf_pool = adapter->num_vfs;

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
		if ((i & 3) == 3) {
			IXGBE_WRITE_REG(hw, IXGBE_PFVFRETA(i >> 2, pf_pool),
					vfreta);
			vfreta = 0;
		}
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

	/* Program table for at least 2 queues w/ SR-IOV so that VFs can
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
		rss_i = 2;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3504 3505 3506 3507 3508 3509
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	unsigned int pf_pool = adapter->num_vfs;
	int i, j;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
3510 3511
		IXGBE_WRITE_REG(hw, IXGBE_PFVFRSSRK(i, pf_pool),
				adapter->rss_key[i]);
3512 3513 3514

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3515
		if (j == rss_i)
3516
			j = 0;
3517 3518

		adapter->rss_indir_tbl[i] = j;
3519
	}
3520 3521

	ixgbe_store_vfreta(adapter);
3522 3523 3524 3525 3526
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3527
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3528
	u32 rxcsum;
3529

3530 3531 3532 3533 3534
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3535
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3536
		if (adapter->ring_feature[RING_F_RSS].mask)
3537
			mrqc = IXGBE_MRQC_RSSEN;
3538
	} else {
3539 3540 3541 3542 3543 3544 3545 3546 3547
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
			else if (adapter->ring_feature[RING_F_RSS].indices == 4)
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3548
			else
3549 3550 3551
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3552
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3553 3554 3555 3556
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3557
		}
3558 3559
	}

3560
	/* Perform hash on these packet types */
3561 3562 3563 3564
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3565

3566
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3567
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3568
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3569
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3570

3571
	netdev_rss_key_fill(adapter->rss_key, sizeof(adapter->rss_key));
3572 3573 3574 3575 3576 3577 3578 3579 3580
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
		unsigned int pf_pool = adapter->num_vfs;

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
3581
		ixgbe_setup_vfreta(adapter);
3582 3583 3584 3585
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), vfmrqc);
	} else {
3586
		ixgbe_setup_reta(adapter);
3587 3588 3589
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
3590 3591
}

3592 3593 3594 3595 3596
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3597
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3598
				   struct ixgbe_ring *ring)
3599 3600 3601
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3602
	u8 reg_idx = ring->reg_idx;
3603

A
Alexander Duyck 已提交
3604
	if (!ring_is_rsc_enabled(ring))
3605
		return;
3606

3607
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3608 3609 3610 3611
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3612
	 * than 65536
3613
	 */
3614
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3615
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3616 3617
}

3618 3619 3620 3621 3622 3623 3624
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3625
	u8 reg_idx = ring->reg_idx;
3626

3627 3628
	if (ixgbe_removed(hw->hw_addr))
		return;
3629 3630 3631 3632 3633 3634
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3635
		usleep_range(1000, 2000);
3636 3637 3638 3639 3640 3641 3642 3643 3644
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3645 3646 3647 3648 3649 3650 3651 3652
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

3653 3654
	if (ixgbe_removed(hw->hw_addr))
		return;
3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3677 3678
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3679 3680 3681
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3682
	u32 rxdctl;
3683
	u8 reg_idx = ring->reg_idx;
3684

3685 3686
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3687
	ixgbe_disable_rx_queue(adapter, ring);
3688

3689 3690 3691 3692
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
3693 3694 3695
	/* Force flushing of IXGBE_RDLEN to prevent MDD */
	IXGBE_WRITE_FLUSH(hw);

3696 3697
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3698
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3720
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3721 3722
}

3723 3724 3725
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3726
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3727
	u16 pool;
3728 3729 3730

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3731 3732
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3733
		      IXGBE_PSRTYPE_L2HDR |
3734
		      IXGBE_PSRTYPE_IPV6HDR;
3735 3736 3737 3738

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3739
	if (rss_i > 3)
J
Jacob Keller 已提交
3740
		psrtype |= 2u << 29;
3741
	else if (rss_i > 1)
J
Jacob Keller 已提交
3742
		psrtype |= 1u << 29;
3743

3744 3745
	for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
3746 3747
}

3748 3749 3750 3751
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3752
	u32 gcr_ext, vmdctl;
3753
	int i;
3754 3755 3756 3757 3758

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3759 3760
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3761
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3762 3763
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3764

3765 3766
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3767 3768

	/* Enable only the PF's pool for Tx/Rx */
3769
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), GENMASK(vf_shift, 31));
3770
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3771
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), GENMASK(vf_shift, 31));
3772
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3773
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
3774
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3775 3776

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3777
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3778

3779 3780 3781
	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

3782 3783 3784 3785
	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3786 3787 3788 3789 3790 3791 3792 3793 3794 3795 3796 3797
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3798 3799
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3800
	for (i = 0; i < adapter->num_vfs; i++) {
3801 3802 3803
		/* configure spoof checking */
		ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i,
					  adapter->vfinfo[i].spoofchk_enabled);
3804 3805 3806 3807

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
3808
	}
3809 3810
}

3811
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3812 3813 3814 3815
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3816 3817 3818
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3819

3820
#ifdef IXGBE_FCOE
3821 3822 3823 3824
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3825

3826
#endif /* IXGBE_FCOE */
3827 3828 3829 3830 3831

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3844

3845 3846 3847 3848
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3849
	for (i = 0; i < adapter->num_rx_queues; i++) {
3850
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3851 3852
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3853
		else
A
Alexander Duyck 已提交
3854
			clear_ring_rsc_enabled(rx_ring);
3855 3856 3857
	}
}

3858 3859 3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
3877 3878
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3879
	case ixgbe_mac_x550em_a:
3880 3881 3882
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
		/* fall through for older HW */
3883
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3884
	case ixgbe_mac_X540:
3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3901 3902 3903 3904 3905 3906 3907 3908 3909 3910
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
3911
	u32 rxctrl, rfctl;
3912 3913

	/* disable receives while setting up the descriptors */
3914
	hw->mac.ops.disable_rx(hw);
3915 3916

	ixgbe_setup_psrtype(adapter);
3917
	ixgbe_setup_rdrxctl(adapter);
3918

3919 3920 3921 3922 3923 3924 3925
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

3926
	/* Program registers for the distribution of queues */
3927 3928
	ixgbe_setup_mrqc(adapter);

3929 3930 3931 3932 3933 3934 3935
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3936 3937
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3938

3939
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3940 3941 3942 3943 3944 3945 3946
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3947 3948
}

3949 3950
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
3951 3952 3953 3954 3955
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3956 3957 3958
	if (!vid || !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true, !!vid);

3959
	set_bit(vid, adapter->active_vlans);
3960 3961

	return 0;
3962 3963
}

3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996
static int ixgbe_find_vlvf_entry(struct ixgbe_hw *hw, u32 vlan)
{
	u32 vlvf;
	int idx;

	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the vlan id in the VLVF entries */
	for (idx = IXGBE_VLVF_ENTRIES; --idx;) {
		vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
			break;
	}

	return idx;
}

void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bits, word;
	int idx;

	idx = ixgbe_find_vlvf_entry(hw, vid);
	if (!idx)
		return;

	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	word = idx * 2 + (VMDQ_P(0) / 32);
J
Jacob Keller 已提交
3997
	bits = ~BIT(VMDQ_P(0) % 32);
3998 3999 4000 4001 4002 4003 4004 4005 4006 4007
	bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));

	/* Disable the filter so this falls into the default pool. */
	if (!bits && !IXGBE_READ_REG(hw, IXGBE_VLVFB(word ^ 1))) {
		if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
			IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VLVF(idx), 0);
	}
}

4008 4009
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
4010 4011 4012 4013 4014
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
4015
	if (vid && !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
4016 4017
		hw->mac.ops.set_vfta(hw, vid, VMDQ_P(0), false, true);

4018
	clear_bit(vid, adapter->active_vlans);
4019 4020

	return 0;
4021 4022
}

4023 4024 4025 4026 4027 4028 4029 4030
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
4031 4032 4033 4034
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4035 4036
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
4037 4038 4039
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4040
	case ixgbe_mac_X540:
4041 4042
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4043
	case ixgbe_mac_x550em_a:
4044
		for (i = 0; i < adapter->num_rx_queues; i++) {
4045 4046 4047 4048 4049
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
4061
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
4062 4063
 * @adapter: driver data
 */
4064
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
4065 4066
{
	struct ixgbe_hw *hw = &adapter->hw;
4067
	u32 vlnctrl;
4068 4069 4070 4071
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4072 4073
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
4074 4075 4076
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4077
	case ixgbe_mac_X540:
4078 4079
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4080
	case ixgbe_mac_x550em_a:
4081
		for (i = 0; i < adapter->num_rx_queues; i++) {
4082 4083 4084 4085 4086
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4087 4088 4089 4090 4091 4092 4093 4094 4095 4096
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

4097 4098 4099 4100 4101 4102 4103 4104 4105 4106
static void ixgbe_vlan_promisc_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4107
	case ixgbe_mac_x550em_a:
4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131
	default:
		if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED)
			break;
		/* fall through */
	case ixgbe_mac_82598EB:
		/* legacy case, we can just disable VLAN filtering */
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC)
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 |= IXGBE_FLAG2_VLAN_PROMISC;

	/* Add PF to all active pools */
	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 reg_offset = IXGBE_VLVFB(i * 2 + VMDQ_P(0) / 32);
		u32 vlvfb = IXGBE_READ_REG(hw, reg_offset);

J
Jacob Keller 已提交
4132
		vlvfb |= BIT(VMDQ_P(0) % 32);
4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161
		IXGBE_WRITE_REG(hw, reg_offset, vlvfb);
	}

	/* Set all bits in the VLAN filter table array */
	for (i = hw->mac.vft_size; i--;)
		IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), ~0U);
}

#define VFTA_BLOCK_SIZE 8
static void ixgbe_scrub_vfta(struct ixgbe_adapter *adapter, u32 vfta_offset)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits;

	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern outselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf) {
			/* record VLAN ID in VFTA */
J
Jacob Keller 已提交
4162
			vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4163 4164 4165 4166 4167 4168 4169 4170

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
		word = i * 2 + VMDQ_P(0) / 32;
J
Jacob Keller 已提交
4171
		bits = ~BIT(VMDQ_P(0) % 32);
4172 4173 4174 4175 4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197
		bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));
		IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), bits);
	}

	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		IXGBE_WRITE_REG(hw, IXGBE_VFTA(vfta_offset + i), vfta[i]);
	}
}

static void ixgbe_vlan_promisc_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4198
	case ixgbe_mac_x550em_a:
4199 4200 4201 4202 4203 4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216 4217 4218 4219 4220 4221
	default:
		if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED)
			break;
		/* fall through */
	case ixgbe_mac_82598EB:
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
		vlnctrl |= IXGBE_VLNCTRL_VFE;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

	for (i = 0; i < hw->mac.vft_size; i += VFTA_BLOCK_SIZE)
		ixgbe_scrub_vfta(adapter, i);
}

4222 4223
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
4224
	u16 vid = 1;
4225

4226
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
4227

4228
	for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
4229
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
4230 4231
}

4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4255
	ixgbe_restore_vf_multicasts(adapter);
4256 4257 4258 4259 4260
#endif

	return netdev_mc_count(netdev);
}

4261 4262 4263
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
4264
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4265 4266
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4267 4268 4269 4270 4271 4272 4273 4274

	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
4275 4276 4277 4278 4279 4280
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
	}
}

4281
#endif
4282 4283
static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
4284
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4285 4286 4287
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

4288 4289 4290 4291 4292 4293 4294 4295 4296 4297 4298 4299 4300
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (!(mac_table->state & IXGBE_MAC_STATE_MODIFIED))
			continue;

		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
4301 4302 4303 4304 4305
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
4306
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4307
	struct ixgbe_hw *hw = &adapter->hw;
4308
	int i;
4309

4310 4311 4312
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;
4313
	}
4314

4315 4316 4317
	ixgbe_sync_mac_table(adapter);
}

4318
static int ixgbe_available_rars(struct ixgbe_adapter *adapter, u16 pool)
4319
{
4320
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4321 4322 4323
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

4324 4325 4326 4327 4328 4329 4330 4331 4332 4333 4334 4335
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* do not count default RAR as available */
		if (mac_table->state & IXGBE_MAC_STATE_DEFAULT)
			continue;

		/* only count unused and addresses that belong to us */
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE) {
			if (mac_table->pool != pool)
				continue;
		}

		count++;
4336
	}
4337

4338 4339 4340 4341
	return count;
}

/* this function destroys the first RAR entry */
4342
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter)
4343
{
4344
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4345 4346
	struct ixgbe_hw *hw = &adapter->hw;

4347 4348 4349 4350 4351 4352
	memcpy(&mac_table->addr, hw->mac.addr, ETH_ALEN);
	mac_table->pool = VMDQ_P(0);

	mac_table->state = IXGBE_MAC_STATE_DEFAULT | IXGBE_MAC_STATE_IN_USE;

	hw->mac.ops.set_rar(hw, 0, mac_table->addr, mac_table->pool,
4353 4354 4355
			    IXGBE_RAH_AV);
}

4356 4357
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4358
{
4359
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4360 4361 4362 4363 4364 4365
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4366 4367
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
4368
			continue;
4369 4370 4371 4372 4373 4374 4375

		ether_addr_copy(mac_table->addr, addr);
		mac_table->pool = pool;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED |
				    IXGBE_MAC_STATE_IN_USE;

4376
		ixgbe_sync_mac_table(adapter);
4377

4378 4379
		return i;
	}
4380

4381 4382 4383
	return -ENOMEM;
}

4384 4385
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4386
{
4387
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4388
	struct ixgbe_hw *hw = &adapter->hw;
4389
	int i;
4390 4391 4392 4393

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411
	/* search table for addr, if found clear IN_USE flag and sync */
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* we can only delete an entry if it is in use */
		if (!(mac_table->state & IXGBE_MAC_STATE_IN_USE))
			continue;
		/* we only care about entries that belong to the given pool */
		if (mac_table->pool != pool)
			continue;
		/* we only care about a specific MAC address */
		if (!ether_addr_equal(addr, mac_table->addr))
			continue;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;

		ixgbe_sync_mac_table(adapter);

		return 0;
4412
	}
4413

4414 4415
	return -ENOMEM;
}
4416 4417 4418 4419 4420 4421 4422 4423 4424
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
4425
static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
4426 4427 4428 4429 4430
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4431
	if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter, vfn))
4432 4433
		return -ENOMEM;

4434
	if (!netdev_uc_empty(netdev)) {
4435 4436
		struct netdev_hw_addr *ha;
		netdev_for_each_uc_addr(ha, netdev) {
4437 4438
			ixgbe_del_mac_filter(adapter, ha->addr, vfn);
			ixgbe_add_mac_filter(adapter, ha->addr, vfn);
4439 4440 4441 4442 4443 4444
			count++;
		}
	}
	return count;
}

4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460 4461 4462 4463
static int ixgbe_uc_sync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int ret;

	ret = ixgbe_add_mac_filter(adapter, addr, VMDQ_P(0));

	return min_t(int, ret, 0);
}

static int ixgbe_uc_unsync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_del_mac_filter(adapter, addr, VMDQ_P(0));

	return 0;
}

4464
/**
4465
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4466 4467
 * @netdev: network interface device structure
 *
4468 4469 4470 4471
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4472
 **/
4473
void ixgbe_set_rx_mode(struct net_device *netdev)
4474 4475 4476
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4477
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
4478
	netdev_features_t features = netdev->features;
4479
	int count;
4480 4481 4482 4483

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

4484
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4485
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4486 4487 4488 4489
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4490 4491
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4492
	if (netdev->flags & IFF_PROMISC) {
4493
		hw->addr_ctrl.user_set_promisc = true;
4494
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4495
		vmolr |= IXGBE_VMOLR_MPE;
4496
		features &= ~NETIF_F_HW_VLAN_CTAG_FILTER;
4497
	} else {
4498 4499
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4500
			vmolr |= IXGBE_VMOLR_MPE;
4501
		}
4502
		hw->addr_ctrl.user_set_promisc = false;
4503 4504 4505 4506 4507 4508 4509
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4510
	if (__dev_uc_sync(netdev, ixgbe_uc_sync, ixgbe_uc_unsync)) {
4511 4512
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4513 4514
	}

4515 4516 4517 4518
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4519 4520 4521 4522 4523 4524 4525
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4526 4527 4528

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4529 4530
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4531
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4532 4533
	}

B
Ben Greear 已提交
4534
	/* This is useful for sniffing bad packets. */
4535
	if (features & NETIF_F_RXALL) {
B
Ben Greear 已提交
4536 4537 4538 4539 4540 4541 4542 4543 4544 4545
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

4546
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4547

4548
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
4549 4550 4551
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
4552 4553 4554 4555 4556

	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
		ixgbe_vlan_promisc_disable(adapter);
	else
		ixgbe_vlan_promisc_enable(adapter);
4557 4558
}

4559 4560 4561 4562
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4563 4564
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
		ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
4565
		napi_enable(&adapter->q_vector[q_idx]->napi);
4566
	}
4567 4568 4569 4570 4571 4572
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4573
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
4574
		napi_disable(&adapter->q_vector[q_idx]->napi);
4575
		while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
4576
			pr_info("QV %d locked\n", q_idx);
4577
			usleep_range(1000, 20000);
4578 4579
		}
	}
4580 4581
}

4582 4583 4584 4585 4586
static void ixgbe_clear_vxlan_port(struct ixgbe_adapter *adapter)
{
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4587
	case ixgbe_mac_x550em_a:
4588 4589 4590 4591 4592 4593 4594 4595
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_VXLANCTRL, 0);
		adapter->vxlan_port = 0;
		break;
	default:
		break;
	}
}

J
Jeff Kirsher 已提交
4596
#ifdef CONFIG_IXGBE_DCB
4597
/**
4598 4599 4600 4601 4602 4603 4604 4605 4606 4607
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4608
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4609

4610 4611 4612 4613 4614 4615 4616 4617 4618
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

4619
#ifdef IXGBE_FCOE
4620 4621
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4622
#endif
4623 4624 4625

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
4626 4627 4628 4629 4630
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
4631 4632 4633 4634 4635 4636 4637
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
4638
	}
4639 4640 4641

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
4642 4643
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
4644

4645 4646 4647 4648
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
4649

4650 4651
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
4652
	}
4653
}
4654 4655 4656 4657 4658
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

4659
/**
4660 4661 4662
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
4663
 * @pb: packet buffer to calculate
4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
4677 4678 4679 4680
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4681
#endif
4682

4683 4684 4685
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4686 4687
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4688
	case ixgbe_mac_x550em_a:
4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

4720
/**
4721 4722 4723
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
4724
 * @pb: packet buffer to calculate
4725
 */
4726
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
4727 4728 4729 4730 4731 4732 4733 4734 4735
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

4736 4737 4738 4739 4740 4741 4742 4743
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

4744 4745 4746
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4747 4748
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4749
	case ixgbe_mac_x550em_a:
4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4775
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
4776 4777

		/* Low water marks must not be larger than high water marks */
4778 4779
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
4780
	}
4781 4782 4783

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
4784 4785
}

4786 4787 4788
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4789 4790
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
4791 4792 4793

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4794 4795 4796
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
4797

4798
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
4799
	ixgbe_pbthresh_setup(adapter);
4800 4801
}

4802 4803 4804
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4805
	struct hlist_node *node2;
4806 4807 4808 4809 4810 4811 4812
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

4813
	hlist_for_each_entry_safe(filter, node2,
4814 4815
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
4816 4817 4818 4819 4820
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
4821 4822 4823 4824 4825
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
4845
	ixgbe_write_uc_addr_list(adapter->netdev, pool);
4846 4847 4848 4849 4850 4851
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
4852
	int rss_i = adapter->num_rx_queues_per_pool;
4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864
	struct ixgbe_hw *hw = &adapter->hw;
	u16 pool = vadapter->pool;
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
		      IXGBE_PSRTYPE_L2HDR |
		      IXGBE_PSRTYPE_IPV6HDR;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (rss_i > 3)
J
Jacob Keller 已提交
4865
		psrtype |= 2u << 29;
4866
	else if (rss_i > 1)
J
Jacob Keller 已提交
4867
		psrtype |= 1u << 29;
4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887

	IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	unsigned long size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;

	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
A
Alexander Duyck 已提交
4888
		struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
4889 4890 4891

		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
4892
			if (IXGBE_CB(skb)->page_released)
4893 4894 4895 4896 4897
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
			dev_kfree_skb(skb);
4898
			rx_buffer->skb = NULL;
4899
		}
A
Alexander Duyck 已提交
4900 4901 4902 4903 4904 4905 4906 4907

		if (!rx_buffer->page)
			continue;

		dma_unmap_page(dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		__free_pages(rx_buffer->page, ixgbe_rx_pg_order(rx_ring));

4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930
		rx_buffer->page = NULL;
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
				   struct ixgbe_ring *rx_ring)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
	int index = rx_ring->queue_index + vadapter->rx_base_queue;

	/* shutdown specific queue receive and wait for dma to settle */
	ixgbe_disable_rx_queue(adapter, rx_ring);
	usleep_range(10000, 20000);
J
Jacob Keller 已提交
4931
	ixgbe_irq_disable_queues(adapter, BIT_ULL(index));
4932 4933 4934 4935
	ixgbe_clean_rx_ring(rx_ring);
	rx_ring->l2_accel_priv = NULL;
}

4936 4937
static int ixgbe_fwd_ring_down(struct net_device *vdev,
			       struct ixgbe_fwd_adapter *accel)
4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int txbase = accel->tx_base_queue;
	int i;

	netif_tx_stop_all_queues(vdev);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
		adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
		adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
	}


	return 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase, txbase, queues;
	int i, baseq, err = 0;

	if (!test_bit(accel->pool, &adapter->fwd_bitmask))
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
	netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   accel->pool, adapter->num_rx_pools,
		   baseq, baseq + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);

	accel->netdev = vdev;
	accel->rx_base_queue = rxbase = baseq;
	accel->tx_base_queue = txbase = baseq;

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->rx_ring[rxbase + i]->netdev = vdev;
		adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->netdev = vdev;
		adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
	}

	queues = min_t(unsigned int,
		       adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
	err = netif_set_real_num_tx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	err = netif_set_real_num_rx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	if (is_valid_ether_addr(vdev->dev_addr))
		ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);

	ixgbe_fwd_psrtype(accel);
	ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
	return err;
fwd_queue_err:
	ixgbe_fwd_ring_down(vdev, accel);
	return err;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	struct net_device *upper;
	struct list_head *iter;
	int err;

	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *dfwd = netdev_priv(upper);
			struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;

			if (dfwd->fwd_priv) {
				err = ixgbe_fwd_ring_up(upper, vadapter);
				if (err)
					continue;
			}
		}
	}
}

5035 5036
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
5037 5038
	struct ixgbe_hw *hw = &adapter->hw;

5039
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
5040
#ifdef CONFIG_IXGBE_DCB
5041
	ixgbe_configure_dcb(adapter);
5042
#endif
5043 5044 5045 5046 5047
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
5048

5049
	ixgbe_set_rx_mode(adapter->netdev);
5050 5051
	ixgbe_restore_vlan(adapter);

5052 5053 5054 5055 5056 5057 5058 5059 5060
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

5061
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
5062 5063
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
5064 5065 5066 5067
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
5068
	}
5069

5070 5071 5072 5073 5074 5075 5076 5077 5078
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

5079 5080 5081 5082 5083 5084
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

5085 5086 5087 5088 5089
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
5090 5091
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
5092
	ixgbe_configure_dfwd(adapter);
5093 5094
}

5095
/**
5096 5097 5098 5099 5100
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
5101
	/*
S
Stephen Hemminger 已提交
5102
	 * We are assuming the worst case scenario here, and that
5103 5104 5105 5106 5107 5108
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5109

5110
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
5111
	adapter->sfp_poll_time = 0;
5112 5113 5114 5115
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
5116 5117 5118 5119
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
5120
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
5121
{
J
Josh Hay 已提交
5122 5123
	u32 speed;
	bool autoneg, link_up = false;
5124
	int ret = IXGBE_ERR_LINK_SETUP;
5125 5126

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
5127
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
5128 5129

	if (ret)
5130
		return ret;
5131

J
Josh Hay 已提交
5132 5133 5134 5135
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
5136
	if (ret)
5137
		return ret;
5138

5139
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
5140
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
5141

5142 5143 5144
	return ret;
}

5145
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
5146 5147
{
	struct ixgbe_hw *hw = &adapter->hw;
5148
	u32 gpie = 0;
5149

5150
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5151 5152 5153
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
5154 5155 5156 5157 5158 5159 5160 5161 5162
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5163
		case ixgbe_mac_X540:
5164 5165
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
5166
		case ixgbe_mac_x550em_a:
D
Don Skidmore 已提交
5167
		default:
5168 5169 5170 5171 5172
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
5173 5174 5175 5176
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
5177

5178 5179 5180 5181 5182
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
5195 5196
	}

5197
	/* Enable Thermal over heat sensor interrupt */
5198 5199 5200
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
5201
			gpie |= IXGBE_SDP0_GPIEN_8259X;
5202 5203 5204 5205 5206
			break;
		default:
			break;
		}
	}
5207

5208 5209
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
5210
		gpie |= IXGBE_SDP1_GPIEN(hw);
5211

5212 5213 5214 5215 5216
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
5217
	case ixgbe_mac_x550em_a:
5218 5219 5220 5221
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
5222
	}
5223 5224 5225 5226

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

5227
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
5228 5229 5230 5231 5232 5233 5234
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
5235

5236 5237 5238 5239 5240
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

5241 5242
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
5243 5244
		hw->mac.ops.enable_tx_laser(hw);

5245 5246 5247
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

5248
	smp_mb__before_atomic();
5249
	clear_bit(__IXGBE_DOWN, &adapter->state);
5250 5251
	ixgbe_napi_enable_all(adapter);

5252 5253 5254 5255 5256 5257 5258 5259
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

5260 5261
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
5262
	ixgbe_irq_enable(adapter, true, true);
5263

5264 5265 5266 5267 5268 5269 5270
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
5271
			e_crit(drv, "Fan has stopped, replace the adapter\n");
5272 5273
	}

5274 5275
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
5276 5277
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
5278
	mod_timer(&adapter->service_timer, jiffies);
5279 5280 5281 5282 5283

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
5284 5285
}

5286 5287 5288
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5289 5290 5291
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

5292
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5293
		usleep_range(1000, 2000);
5294
	ixgbe_down(adapter);
5295 5296 5297 5298 5299 5300 5301 5302
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5303 5304 5305 5306
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5307
void ixgbe_up(struct ixgbe_adapter *adapter)
5308 5309 5310 5311
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5312
	ixgbe_up_complete(adapter);
5313 5314 5315 5316
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5317
	struct ixgbe_hw *hw = &adapter->hw;
5318
	struct net_device *netdev = adapter->netdev;
5319 5320
	int err;

5321 5322
	if (ixgbe_removed(hw->hw_addr))
		return;
5323 5324 5325 5326 5327 5328 5329 5330 5331
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5332
	err = hw->mac.ops.init_hw(hw);
5333 5334 5335
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5336
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5337 5338
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5339
		e_dev_err("master disable timed out\n");
5340
		break;
5341 5342
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5343
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5344
			   "Please be aware there may be issues associated with "
5345 5346 5347 5348
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5349
		break;
5350
	default:
5351
		e_dev_err("Hardware Error: %d\n", err);
5352
	}
5353

5354
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5355 5356

	/* flush entries out of MAC table */
5357
	ixgbe_flush_sw_mac_table(adapter);
5358 5359 5360
	__dev_uc_unsync(netdev, NULL);

	/* do not flush user set addresses */
5361
	ixgbe_mac_set_default_filter(adapter);
5362 5363 5364 5365

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5366

5367
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5368
		ixgbe_ptp_reset(adapter);
5369 5370 5371 5372 5373 5374 5375

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5376 5377 5378 5379 5380 5381
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5382
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5383 5384 5385
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
5386
	u16 i;
5387

5388 5389 5390
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
5391

5392
	/* Free all the Tx ring sk_buffs */
5393 5394
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5395
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
5396 5397
	}

5398 5399
	netdev_tx_reset_queue(txring_txq(tx_ring));

5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5411
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5412 5413
 * @adapter: board private structure
 **/
5414
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5415 5416 5417
{
	int i;

5418
	for (i = 0; i < adapter->num_rx_queues; i++)
5419
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5420 5421 5422
}

/**
5423
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5424 5425
 * @adapter: board private structure
 **/
5426
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5427 5428 5429
{
	int i;

5430
	for (i = 0; i < adapter->num_tx_queues; i++)
5431
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5432 5433
}

5434 5435
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5436
	struct hlist_node *node2;
5437 5438 5439 5440
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5441
	hlist_for_each_entry_safe(filter, node2,
5442 5443 5444 5445 5446 5447 5448 5449 5450
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

5451 5452 5453
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5454
	struct ixgbe_hw *hw = &adapter->hw;
5455 5456
	struct net_device *upper;
	struct list_head *iter;
5457
	int i;
5458 5459

	/* signal that we are down to the interrupt handler */
5460 5461
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5462 5463

	/* disable receives */
5464
	hw->mac.ops.disable_rx(hw);
5465

5466 5467 5468 5469 5470
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5471
	usleep_range(10000, 20000);
5472

5473 5474
	netif_tx_stop_all_queues(netdev);

5475
	/* call carrier off first to avoid false dev_watchdog timeouts */
5476 5477 5478
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491
	/* disable any upper devices */
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv) {
				netif_tx_stop_all_queues(upper);
				netif_carrier_off(upper);
				netif_tx_disable(upper);
			}
		}
	}

5492 5493 5494 5495
	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5496 5497
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
5498 5499 5500 5501
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5502
	if (adapter->num_vfs) {
5503 5504
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5505 5506 5507

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5508
			adapter->vfinfo[i].clear_to_send = false;
5509 5510 5511 5512 5513 5514

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5515 5516
	}

5517 5518
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5519
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5520
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5521
	}
5522

5523
	/* Disable the Tx DMA engine on 82599 and later MAC */
5524 5525
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5526
	case ixgbe_mac_X540:
5527 5528
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5529
	case ixgbe_mac_x550em_a:
5530
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5531 5532
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5533 5534 5535 5536
		break;
	default:
		break;
	}
5537

5538 5539
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5540

5541 5542
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5543 5544
		hw->mac.ops.disable_tx_laser(hw);

5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5558
	ixgbe_tx_timeout_reset(adapter);
5559 5560 5561 5562 5563 5564 5565 5566 5567 5568
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
5569
static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
5570 5571 5572
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5573
	unsigned int rss, fdir;
5574
	u32 fwsm;
5575
	u16 device_caps;
J
Jeff Kirsher 已提交
5576
#ifdef CONFIG_IXGBE_DCB
5577 5578 5579
	int j;
	struct tc_configuration *tc;
#endif
5580

5581 5582 5583 5584 5585 5586 5587 5588
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5589
	/* Set common capability flags and settings */
5590
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
5591
	adapter->ring_feature[RING_F_RSS].limit = rss;
5592 5593 5594
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
5595 5596
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

5610 5611 5612
	/* initialize static ixgbe jump table entries */
	adapter->jump_tables[0] = ixgbe_ipv4_fields;

5613 5614 5615
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);
5616 5617
	if (!adapter->mac_table)
		return -ENOMEM;
5618

5619
	/* Set MAC specific capability flags and exceptions */
5620 5621
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5622 5623
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;

5624 5625
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5626

5627
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
5628 5629 5630 5631 5632 5633 5634 5635 5636 5637 5638 5639 5640 5641
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5642
		break;
D
Don Skidmore 已提交
5643
	case ixgbe_mac_X540:
5644
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
5645 5646
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5647
		break;
5648
	case ixgbe_mac_X550EM_x:
5649
	case ixgbe_mac_x550em_a:
5650 5651 5652
	case ixgbe_mac_X550:
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
5653 5654 5655
#endif
#ifdef CONFIG_IXGBE_VXLAN
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
5656 5657
#endif
		break;
5658 5659
	default:
		break;
A
Alexander Duyck 已提交
5660
	}
5661

5662 5663 5664 5665 5666
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
5667 5668 5669
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
5670
#ifdef CONFIG_IXGBE_DCB
5671 5672
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
5673 5674
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5675
	case ixgbe_mac_x550em_a:
5676 5677 5678 5679 5680 5681 5682 5683 5684
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

5685 5686 5687 5688 5689 5690 5691 5692 5693
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
5694 5695 5696 5697 5698 5699

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

5700 5701
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5702
	adapter->dcb_cfg.pfc_mode_enable = false;
5703
	adapter->dcb_set_bitmap = 0x00;
5704
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
5705 5706
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
5707 5708

#endif
5709 5710

	/* default flow control settings */
5711
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5712
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5713
	ixgbe_pbthresh_setup(adapter);
5714 5715
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
5716
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
5717

5718
#ifdef CONFIG_PCI_IOV
5719 5720 5721
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

5722
	/* assign number of SR-IOV VFs */
5723
	if (hw->mac.type != ixgbe_mac_82598EB) {
5724
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
5725 5726 5727 5728 5729 5730 5731
			adapter->num_vfs = 0;
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		} else {
			adapter->num_vfs = max_vfs;
		}
	}
#endif /* CONFIG_PCI_IOV */
5732

5733
	/* enable itr by default in dynamic mode */
5734 5735
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5736 5737 5738 5739 5740

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5741 5742 5743 5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756
	/* Cache bit indicating need for crosstalk fix */
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_x550em_a:
		hw->mac.ops.get_device_caps(hw, &device_caps);
		if (device_caps & IXGBE_DEVICE_CAPS_NO_CROSSTALK_WR)
			adapter->need_crosstalk_fix = false;
		else
			adapter->need_crosstalk_fix = true;
		break;
	default:
		adapter->need_crosstalk_fix = false;
		break;
	}

5757
	/* set default work limits */
5758
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5759

5760
	/* initialize eeprom parameters */
5761
	if (ixgbe_init_eeprom_params_generic(hw)) {
5762
		e_dev_err("EEPROM initialization failed\n");
5763 5764 5765
		return -EIO;
	}

5766 5767
	/* PF holds first pool slot */
	set_bit(0, &adapter->fwd_bitmask);
5768 5769 5770 5771 5772 5773 5774
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5775
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5776 5777 5778
 *
 * Return 0 on success, negative on failure
 **/
5779
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5780
{
5781
	struct device *dev = tx_ring->dev;
5782
	int orig_node = dev_to_node(dev);
5783
	int ring_node = -1;
5784 5785
	int size;

5786
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5787 5788

	if (tx_ring->q_vector)
5789
		ring_node = tx_ring->q_vector->numa_node;
5790

5791
	tx_ring->tx_buffer_info = vzalloc_node(size, ring_node);
5792
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5793
		tx_ring->tx_buffer_info = vzalloc(size);
5794 5795
	if (!tx_ring->tx_buffer_info)
		goto err;
5796

5797 5798
	u64_stats_init(&tx_ring->syncp);

5799
	/* round up to nearest 4K */
5800
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5801
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5802

5803
	set_dev_node(dev, ring_node);
5804 5805 5806 5807 5808 5809 5810 5811
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
5812 5813
	if (!tx_ring->desc)
		goto err;
5814

5815 5816
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5817
	return 0;
5818 5819 5820 5821

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5822
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5823
	return -ENOMEM;
5824 5825
}

5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838 5839 5840
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5841
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5842 5843
		if (!err)
			continue;
5844

5845
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5846
		goto err_setup_tx;
5847 5848
	}

5849 5850 5851 5852 5853
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
5854 5855 5856
	return err;
}

5857 5858
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5859
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5860 5861 5862
 *
 * Returns 0 on success, negative on failure
 **/
5863
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5864
{
5865
	struct device *dev = rx_ring->dev;
5866
	int orig_node = dev_to_node(dev);
5867
	int ring_node = -1;
5868
	int size;
5869

5870
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5871 5872

	if (rx_ring->q_vector)
5873
		ring_node = rx_ring->q_vector->numa_node;
5874

5875
	rx_ring->rx_buffer_info = vzalloc_node(size, ring_node);
5876
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5877
		rx_ring->rx_buffer_info = vzalloc(size);
5878 5879
	if (!rx_ring->rx_buffer_info)
		goto err;
5880

5881 5882
	u64_stats_init(&rx_ring->syncp);

5883
	/* Round up to nearest 4K */
5884 5885
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5886

5887
	set_dev_node(dev, ring_node);
5888 5889 5890 5891 5892 5893 5894 5895
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
5896 5897
	if (!rx_ring->desc)
		goto err;
5898

5899 5900
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5901 5902

	return 0;
5903 5904 5905 5906
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5907
	return -ENOMEM;
5908 5909
}

5910 5911 5912 5913 5914 5915 5916 5917 5918 5919 5920 5921 5922 5923 5924
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5925
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5926 5927
		if (!err)
			continue;
5928

5929
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5930
		goto err_setup_rx;
5931 5932
	}

5933 5934 5935 5936 5937
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
5938 5939 5940 5941
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
5942 5943 5944
	return err;
}

5945 5946 5947 5948 5949 5950
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5951
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5952
{
5953
	ixgbe_clean_tx_ring(tx_ring);
5954 5955 5956 5957

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5958 5959 5960 5961 5962 5963
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976 5977 5978

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5979
		if (adapter->tx_ring[i]->desc)
5980
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5981 5982 5983
}

/**
5984
 * ixgbe_free_rx_resources - Free Rx Resources
5985 5986 5987 5988
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5989
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5990
{
5991
	ixgbe_clean_rx_ring(rx_ring);
5992 5993 5994 5995

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5996 5997 5998 5999 6000 6001
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
6002 6003 6004 6005 6006 6007 6008 6009 6010 6011 6012 6013 6014 6015

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

6016 6017 6018 6019
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
6020
	for (i = 0; i < adapter->num_rx_queues; i++)
6021
		if (adapter->rx_ring[i]->desc)
6022
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
6023 6024 6025 6026 6027 6028 6029 6030 6031 6032 6033 6034 6035 6036
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

6037
	/* MTU < 68 is an error and causes problems on some kernels */
6038 6039 6040 6041
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
		return -EINVAL;

	/*
6042 6043 6044
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
6045 6046 6047
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
A
Alexander Duyck 已提交
6048
	    (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
6049
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
6050

6051
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
6052

6053
	/* must set new MTU before calling down or up */
6054 6055
	netdev->mtu = new_mtu;

6056 6057
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
6058 6059 6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
6074
int ixgbe_open(struct net_device *netdev)
6075 6076
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6077
	struct ixgbe_hw *hw = &adapter->hw;
6078
	int err, queues;
6079 6080 6081 6082

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
6083

6084 6085
	netif_carrier_off(netdev);

6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

6098
	err = ixgbe_request_irq(adapter);
6099 6100 6101
	if (err)
		goto err_req_irq;

6102
	/* Notify the stack of the actual queue counts. */
6103 6104 6105 6106 6107 6108
	if (adapter->num_rx_pools > 1)
		queues = adapter->num_rx_queues_per_pool;
	else
		queues = adapter->num_tx_queues;

	err = netif_set_real_num_tx_queues(netdev, queues);
6109 6110 6111
	if (err)
		goto err_set_queues;

6112 6113 6114 6115 6116 6117
	if (adapter->num_rx_pools > 1 &&
	    adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
		queues = IXGBE_MAX_L2A_QUEUES;
	else
		queues = adapter->num_rx_queues;
	err = netif_set_real_num_rx_queues(netdev, queues);
6118 6119 6120
	if (err)
		goto err_set_queues;

6121 6122
	ixgbe_ptp_init(adapter);

6123
	ixgbe_up_complete(adapter);
6124

6125 6126
	ixgbe_clear_vxlan_port(adapter);
#ifdef CONFIG_IXGBE_VXLAN
6127 6128
	vxlan_get_rx_port(netdev);
#endif
6129

6130 6131
	return 0;

6132 6133
err_set_queues:
	ixgbe_free_irq(adapter);
6134
err_req_irq:
6135
	ixgbe_free_all_rx_resources(adapter);
6136 6137
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
6138
err_setup_rx:
6139
	ixgbe_free_all_tx_resources(adapter);
6140
err_setup_tx:
6141 6142 6143 6144 6145
	ixgbe_reset(adapter);

	return err;
}

6146 6147 6148 6149
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

6150 6151 6152 6153 6154 6155 6156 6157 6158
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

6159 6160 6161 6162 6163 6164
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

6165 6166 6167 6168 6169 6170 6171 6172 6173 6174 6175
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
6176
int ixgbe_close(struct net_device *netdev)
6177 6178 6179
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6180 6181
	ixgbe_ptp_stop(adapter);

6182
	ixgbe_close_suspend(adapter);
6183

6184 6185
	ixgbe_fdir_filter_exit(adapter);

6186
	ixgbe_release_hw_control(adapter);
6187 6188 6189 6190

	return 0;
}

6191 6192 6193
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
6194 6195
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6196 6197
	u32 err;

6198
	adapter->hw.hw_addr = adapter->io_addr;
6199 6200
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
6201 6202 6203 6204 6205
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
6206 6207

	err = pci_enable_device_mem(pdev);
6208
	if (err) {
6209
		e_dev_err("Cannot enable PCI device from suspend\n");
6210 6211
		return err;
	}
6212
	smp_mb__before_atomic();
6213
	clear_bit(__IXGBE_DISABLED, &adapter->state);
6214 6215
	pci_set_master(pdev);

6216
	pci_wake_from_d3(pdev, false);
6217 6218 6219

	ixgbe_reset(adapter);

6220 6221
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6222 6223 6224
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
6225
		err = ixgbe_open(netdev);
6226 6227 6228 6229 6230

	rtnl_unlock();

	if (err)
		return err;
6231 6232 6233 6234 6235 6236

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
6237 6238

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
6239
{
6240 6241
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6242 6243 6244
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
6245 6246 6247 6248 6249 6250
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

6251
	rtnl_lock();
6252 6253
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
6254
	rtnl_unlock();
6255

6256 6257
	ixgbe_clear_interrupt_scheme(adapter);

6258 6259 6260 6261
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
6262

6263
#endif
6264 6265 6266
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

6267 6268
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
6269

6270 6271
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
6272 6273
			hw->mac.ops.enable_tx_laser(hw);

6274 6275 6276 6277 6278 6279 6280 6281 6282 6283 6284 6285 6286 6287 6288 6289 6290
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

6291 6292
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6293
		pci_wake_from_d3(pdev, false);
6294 6295
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6296
	case ixgbe_mac_X540:
6297 6298
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6299
	case ixgbe_mac_x550em_a:
6300 6301 6302 6303 6304
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
6305

6306
	*enable_wake = !!wufc;
6307 6308
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
6309

6310 6311
	ixgbe_release_hw_control(adapter);

6312 6313
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6314

6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6334 6335 6336

	return 0;
}
6337
#endif /* CONFIG_PM */
6338 6339 6340

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6341 6342 6343 6344 6345 6346 6347 6348
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6349 6350
}

6351 6352 6353 6354 6355 6356
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6357
	struct net_device *netdev = adapter->netdev;
6358
	struct ixgbe_hw *hw = &adapter->hw;
6359
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6360 6361
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6362 6363
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6364
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6365

6366 6367 6368 6369
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6370
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6371
		u64 rsc_count = 0;
6372 6373
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6374 6375
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6376 6377 6378
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6379 6380
	}

6381 6382 6383 6384 6385
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6386
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6387 6388 6389 6390 6391 6392
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6393
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6394 6395 6396 6397 6398
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6399
	/* gather some stats to the adapter struct that are per queue */
6400 6401 6402 6403 6404 6405 6406
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6407
	adapter->restart_queue = restart_queue;
6408 6409 6410
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6411

6412
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6413 6414

	/* 8 register reads */
6415 6416 6417 6418
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6419 6420
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6421 6422
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6423 6424
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6425 6426 6427
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6428 6429
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6430 6431
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6432
		case ixgbe_mac_X540:
6433 6434
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6435
		case ixgbe_mac_x550em_a:
6436 6437 6438 6439 6440
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6441
		}
6442
	}
6443 6444 6445 6446 6447 6448

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6449 6450
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
6451 6452
		    (hw->mac.type == ixgbe_mac_X550EM_x) ||
		    (hw->mac.type == ixgbe_mac_x550em_a)) {
6453 6454 6455 6456 6457 6458 6459
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6460
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6461
	/* work around hardware counting issue */
6462
	hwstats->gprc -= missed_rx;
6463

6464 6465
	ixgbe_update_xoff_received(adapter);

6466
	/* 82598 hardware only has a 32 bit counter in the high register */
6467 6468 6469 6470 6471 6472 6473
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6474
	case ixgbe_mac_X540:
6475 6476
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6477
	case ixgbe_mac_x550em_a:
6478
		/* OS2BMC stats are X540 and later */
6479 6480 6481 6482 6483
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
6484 6485 6486
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6487
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6488
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6489
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6490
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6491
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6492
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6493 6494 6495
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6496
#ifdef IXGBE_FCOE
6497 6498 6499 6500 6501 6502
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6503
		/* Add up per cpu counters for total ddp aloc fail */
6504 6505 6506 6507 6508
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
6509
			for_each_possible_cpu(cpu) {
6510 6511 6512
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
6513
			}
6514 6515
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
6516
		}
6517
#endif /* IXGBE_FCOE */
6518 6519 6520
		break;
	default:
		break;
6521
	}
6522
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
6523 6524
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
6525
	if (hw->mac.type == ixgbe_mac_82598EB)
6526 6527 6528 6529 6530 6531 6532 6533 6534
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6535
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
6536
	hwstats->lxontxc += lxon;
6537
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
6538 6539 6540
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6541 6542 6543 6544
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
6560 6561

	/* Fill out the OS statistics structure */
6562
	netdev->stats.multicast = hwstats->mprc;
6563 6564

	/* Rx Errors */
6565
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
6566
	netdev->stats.rx_dropped = 0;
6567 6568
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
6569
	netdev->stats.rx_missed_errors = total_mpc;
6570 6571 6572
}

/**
6573
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
6574
 * @adapter: pointer to the device adapter structure
6575
 **/
6576
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
6577
{
6578
	struct ixgbe_hw *hw = &adapter->hw;
6579
	int i;
6580

6581 6582 6583 6584
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6585

6586
	/* if interface is down do nothing */
6587
	if (test_bit(__IXGBE_DOWN, &adapter->state))
6588 6589 6590 6591 6592 6593 6594 6595
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

6596 6597 6598
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6599
				&(adapter->tx_ring[i]->state));
6600 6601
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
6602 6603 6604 6605 6606 6607 6608 6609
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6610
 * @adapter: pointer to the device adapter structure
6611 6612
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
6613
 * in order to make certain interrupts are occurring.  Secondly it sets the
6614
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
6615
 * determine if a hang has occurred.
6616 6617
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6618
{
6619
	struct ixgbe_hw *hw = &adapter->hw;
6620 6621
	u64 eics = 0;
	int i;
6622

6623
	/* If we're down, removing or resetting, just bail */
6624
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6625
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6626 6627
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6628

6629 6630 6631 6632 6633
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6634

6635 6636 6637 6638 6639 6640 6641 6642
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6643 6644
	} else {
		/* get one bit for every active tx/rx interrupt vector */
6645
		for (i = 0; i < adapter->num_q_vectors; i++) {
6646
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
6647
			if (qv->rx.ring || qv->tx.ring)
J
Jacob Keller 已提交
6648
				eics |= BIT_ULL(i);
6649
		}
6650
	}
6651

6652
	/* Cause software interrupt to ensure rings are cleaned */
6653
	ixgbe_irq_rearm_queues(adapter, eics);
6654 6655
}

6656
/**
6657
 * ixgbe_watchdog_update_link - update the link status
6658 6659
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
6660
 **/
6661
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6662 6663
{
	struct ixgbe_hw *hw = &adapter->hw;
6664 6665
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6666
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
6667

6668 6669 6670 6671 6672
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6673
	} else {
6674 6675 6676
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6677
	}
6678

6679 6680 6681 6682 6683 6684 6685 6686 6687 6688 6689 6690
	/* If Crosstalk fix enabled do the sanity check of making sure
	 * the SFP+ cage is empty.
	 */
	if (adapter->need_crosstalk_fix) {
		u32 sfp_cage_full;

		sfp_cage_full = IXGBE_READ_REG(hw, IXGBE_ESDP) &
				IXGBE_ESDP_SDP2;
		if (ixgbe_is_sfp(hw) && link_up && !sfp_cage_full)
			link_up = false;
	}

6691 6692 6693
	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

6694
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
6695
		hw->mac.ops.fc_enable(hw);
6696 6697
		ixgbe_set_rx_drop_en(adapter);
	}
6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6709 6710
}

6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725 6726 6727
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

6728
/**
6729 6730
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
6731
 * @adapter: pointer to the device adapter structure
6732
 **/
6733
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6734
{
6735
	struct net_device *netdev = adapter->netdev;
6736
	struct ixgbe_hw *hw = &adapter->hw;
6737 6738
	struct net_device *upper;
	struct list_head *iter;
6739
	u32 link_speed = adapter->link_speed;
6740
	const char *speed_str;
6741
	bool flow_rx, flow_tx;
6742

6743 6744
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6745
		return;
6746

6747
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6748

6749 6750 6751 6752 6753 6754 6755 6756 6757
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
6758 6759
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6760
	case ixgbe_mac_x550em_a:
6761 6762 6763 6764 6765 6766 6767 6768 6769 6770 6771
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6772
	}
6773

6774 6775
	adapter->last_rx_ptp_check = jiffies;

6776
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6777
		ixgbe_ptp_start_cyclecounter(adapter);
6778

6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794 6795 6796
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
6797 6798 6799
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6800

6801 6802
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
6803

6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

	/* enable any upper devices */
	rtnl_lock();
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv)
				netif_tx_wake_all_queues(upper);
		}
	}
	rtnl_unlock();

6819 6820 6821
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

6822 6823
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6824 6825
}

6826
/**
6827 6828
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
6829
 * @adapter: pointer to the adapter structure
6830
 **/
A
Alexander Duyck 已提交
6831
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
6832
{
6833
	struct net_device *netdev = adapter->netdev;
6834
	struct ixgbe_hw *hw = &adapter->hw;
6835

6836 6837
	adapter->link_up = false;
	adapter->link_speed = 0;
6838

6839 6840 6841
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6842

6843 6844 6845
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6846

6847
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6848
		ixgbe_ptp_start_cyclecounter(adapter);
6849

6850 6851
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
6852 6853 6854

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6855
}
6856

6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879 6880 6881
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

6882 6883 6884 6885
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898 6899 6900
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

6901 6902
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
6903
 * @adapter: pointer to the device adapter structure
6904 6905 6906 6907
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
6908 6909
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
6910 6911 6912 6913 6914
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6915
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
6916
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
6917
		}
6918 6919 6920
	}
}

6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937
#ifdef CONFIG_PCI_IOV
static inline void ixgbe_issue_vf_flr(struct ixgbe_adapter *adapter,
				      struct pci_dev *vfdev)
{
	if (!pci_wait_for_pending_transaction(vfdev))
		e_dev_warn("Issuing VFLR with pending transactions\n");

	e_dev_err("Issuing VFLR for VF %s\n", pci_name(vfdev));
	pcie_capability_set_word(vfdev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);

	msleep(100);
}

static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
6938
	unsigned int vf;
6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954 6955 6956
	u32 gpc;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	/* check status reg for all VFs owned by this PF */
6957 6958 6959
	for (vf = 0; vf < adapter->num_vfs; ++vf) {
		struct pci_dev *vfdev = adapter->vfinfo[vf].vfdev;
		u16 status_reg;
6960

6961 6962 6963 6964 6965 6966
		if (!vfdev)
			continue;
		pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
		if (status_reg != IXGBE_FAILED_READ_CFG_WORD &&
		    status_reg & PCI_STATUS_REC_MASTER_ABORT)
			ixgbe_issue_vf_flr(adapter, vfdev);
6967 6968 6969
	}
}

6970 6971 6972 6973
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

6974 6975 6976
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

6988
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
6989
}
6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

7001

7002 7003
/**
 * ixgbe_watchdog_subtask - check and bring link up
7004
 * @adapter: pointer to the device adapter structure
7005 7006 7007
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
7008
	/* if interface is down, removing or resetting, do nothing */
7009
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7010
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7011
	    test_bit(__IXGBE_RESETTING, &adapter->state))
7012 7013 7014 7015 7016 7017 7018 7019
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
7020

7021
	ixgbe_check_for_bad_vf(adapter);
7022
	ixgbe_spoof_check(adapter);
7023
	ixgbe_update_stats(adapter);
7024 7025

	ixgbe_watchdog_flush_tx(adapter);
7026
}
7027

7028
/**
7029
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
7030
 * @adapter: the ixgbe adapter structure
7031
 **/
7032
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
7033 7034
{
	struct ixgbe_hw *hw = &adapter->hw;
7035
	s32 err;
7036

7037 7038 7039 7040 7041 7042 7043 7044 7045 7046
	/* If crosstalk fix enabled verify the SFP+ cage is full */
	if (adapter->need_crosstalk_fix) {
		u32 sfp_cage_full;

		sfp_cage_full = IXGBE_READ_REG(hw, IXGBE_ESDP) &
				IXGBE_ESDP_SDP2;
		if (!sfp_cage_full)
			return;
	}

7047 7048 7049 7050
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
7051

M
Mark Rustad 已提交
7052 7053 7054 7055
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

7056 7057 7058
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
7059

M
Mark Rustad 已提交
7060 7061
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

7062 7063 7064
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
7065

7066 7067 7068 7069
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
7070
	}
7071

7072 7073 7074
	/* exit on error */
	if (err)
		goto sfp_out;
7075

7076 7077 7078
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
7079

7080
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
7081

7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
7108
	}
7109
}
7110

7111 7112
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
7113
 * @adapter: the ixgbe adapter structure
7114 7115 7116 7117
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
7118 7119
	u32 speed;
	bool autoneg = false;
7120 7121 7122 7123 7124 7125 7126 7127 7128 7129

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
7130
	speed = hw->phy.autoneg_advertised;
7131
	if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
J
Josh Hay 已提交
7132
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
7133 7134 7135 7136 7137 7138 7139 7140

		/* setup the highest link when no autoneg */
		if (!autoneg) {
			if (speed & IXGBE_LINK_SPEED_10GB_FULL)
				speed = IXGBE_LINK_SPEED_10GB_FULL;
		}
	}

7141
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
7142
		hw->mac.ops.setup_link(hw, speed, true);
7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

7158 7159 7160 7161 7162
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
7163

7164 7165 7166
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

7167
	ixgbe_service_event_schedule(adapter);
7168 7169
}

7170 7171 7172 7173 7174 7175 7176 7177 7178 7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

7190 7191 7192 7193 7194 7195 7196
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

7197
	/* If we're already down, removing or resetting, just bail */
7198
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7199
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7200 7201 7202 7203 7204 7205 7206
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

7207
	rtnl_lock();
7208
	ixgbe_reinit_locked(adapter);
7209
	rtnl_unlock();
7210 7211
}

7212 7213 7214 7215 7216 7217 7218 7219 7220
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
7221 7222 7223 7224 7225 7226 7227 7228 7229
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
7230
#ifdef CONFIG_IXGBE_VXLAN
7231
	rtnl_lock();
7232 7233 7234 7235
	if (adapter->flags2 & IXGBE_FLAG2_VXLAN_REREG_NEEDED) {
		adapter->flags2 &= ~IXGBE_FLAG2_VXLAN_REREG_NEEDED;
		vxlan_get_rx_port(adapter->netdev);
	}
7236
	rtnl_unlock();
7237
#endif /* CONFIG_IXGBE_VXLAN */
7238
	ixgbe_reset_subtask(adapter);
7239
	ixgbe_phy_interrupt_subtask(adapter);
7240 7241
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
7242
	ixgbe_check_overtemp_subtask(adapter);
7243
	ixgbe_watchdog_subtask(adapter);
7244
	ixgbe_fdir_reinit_subtask(adapter);
7245
	ixgbe_check_hang_subtask(adapter);
7246

7247
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
7248 7249 7250
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
7251 7252

	ixgbe_service_event_complete(adapter);
7253 7254
}

7255 7256
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
7257
		     u8 *hdr_len)
7258
{
7259
	u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
7260
	struct sk_buff *skb = first->skb;
7261 7262 7263 7264 7265 7266 7267 7268 7269 7270
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
7271
	int err;
7272

7273 7274 7275
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

7276 7277
	if (!skb_is_gso(skb))
		return 0;
7278

7279 7280 7281
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
7282

7283 7284 7285
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_checksum_start(skb);

7286 7287 7288
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

7289 7290 7291 7292 7293 7294 7295
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
		/* IP header will have to cancel out any data that
		 * is not a part of the outer IP header
		 */
		ip.v4->check = csum_fold(csum_add(lco_csum(skb),
						  csum_unfold(l4.tcp->check)));
7296
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7297 7298

		ip.v4->tot_len = 0;
7299 7300 7301
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
7302 7303
	} else {
		ip.v6->payload_len = 0;
7304 7305
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
7306 7307
	}

7308 7309 7310 7311 7312 7313 7314 7315 7316
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;

	/* remove payload length from inner checksum */
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
7317

7318 7319 7320 7321
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

7322
	/* mss_l4len_id: use 0 as index for TSO */
7323
	mss_l4len_idx = (*hdr_len - l4_offset) << IXGBE_ADVTXD_L4LEN_SHIFT;
7324 7325 7326
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
7327 7328
	vlan_macip_lens = l4.hdr - ip.hdr;
	vlan_macip_lens |= (ip.hdr - skb->data) << IXGBE_ADVTXD_MACLEN_SHIFT;
7329
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7330 7331

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
7332
			  mss_l4len_idx);
7333 7334 7335 7336

	return 1;
}

7337 7338 7339 7340 7341 7342 7343 7344 7345
static inline bool ixgbe_ipv6_csum_is_sctp(struct sk_buff *skb)
{
	unsigned int offset = 0;

	ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);

	return offset == skb_checksum_start_offset(skb);
}

7346 7347
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
7348
{
7349
	struct sk_buff *skb = first->skb;
7350 7351
	u32 vlan_macip_lens = 0;
	u32 type_tucmd = 0;
7352

7353
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7354 7355 7356
csum_failed:
		if (!(first->tx_flags & (IXGBE_TX_FLAGS_HW_VLAN |
					 IXGBE_TX_FLAGS_CC)))
7357
			return;
7358 7359
		goto no_csum;
	}
7360

7361 7362 7363 7364 7365 7366 7367 7368 7369 7370 7371 7372 7373
	switch (skb->csum_offset) {
	case offsetof(struct tcphdr, check):
		type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
		/* fall through */
	case offsetof(struct udphdr, check):
		break;
	case offsetof(struct sctphdr, checksum):
		/* validate that this is actually an SCTP request */
		if (((first->protocol == htons(ETH_P_IP)) &&
		     (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
		    ((first->protocol == htons(ETH_P_IPV6)) &&
		     ixgbe_ipv6_csum_is_sctp(skb))) {
			type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_SCTP;
7374
			break;
7375
		}
7376 7377 7378 7379
		/* fall through */
	default:
		skb_checksum_help(skb);
		goto csum_failed;
7380 7381
	}

7382 7383 7384 7385
	/* update TX checksum flag */
	first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
	vlan_macip_lens = skb_checksum_start_offset(skb) -
			  skb_network_offset(skb);
7386
no_csum:
7387
	/* vlan_macip_lens: MACLEN, VLAN tag */
7388
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
7389
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7390

7391
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd, 0);
7392 7393
}

7394 7395 7396 7397 7398 7399
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7400
{
7401
	/* set type for advanced descriptor with frame checksum insertion */
7402 7403 7404
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7405

7406
	/* set HW vlan bit if vlan is present */
7407 7408
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7409

7410
	/* set segmentation enable bits for TSO/FSO */
7411 7412 7413 7414 7415 7416
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7417

7418
	/* insert frame checksum */
7419
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7420

7421 7422
	return cmd_type;
}
7423

7424 7425
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7426
{
7427
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7428

7429
	/* enable L4 checksum for TSO and TX checksum offload */
7430 7431 7432
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7433

7434
	/* enble IPv4 checksum for TSO */
7435 7436 7437
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7438

7439 7440 7441 7442
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7443 7444 7445
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7446

7447
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7448
}
7449

7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466 7467 7468 7469 7470 7471 7472 7473 7474 7475 7476 7477 7478 7479
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7480 7481 7482 7483 7484 7485 7486
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
7487
	struct sk_buff *skb = first->skb;
7488
	struct ixgbe_tx_buffer *tx_buffer;
7489
	union ixgbe_adv_tx_desc *tx_desc;
7490 7491 7492
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7493
	u32 tx_flags = first->tx_flags;
7494
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7495 7496
	u16 i = tx_ring->next_to_use;

7497 7498
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7499 7500 7501 7502
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7503

7504 7505
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7506
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7507 7508
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7509 7510
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7511 7512
		}
	}
7513

7514
#endif
7515
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
7516

7517
	tx_buffer = first;
7518

7519 7520 7521 7522 7523 7524 7525 7526 7527
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
7528

7529
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
7530
			tx_desc->read.cmd_type_len =
7531
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
7532

7533
			i++;
7534
			tx_desc++;
7535
			if (i == tx_ring->count) {
7536
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
7537 7538
				i = 0;
			}
7539
			tx_desc->read.olinfo_status = 0;
7540 7541 7542 7543 7544

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
7545
		}
7546

7547 7548
		if (likely(!data_len))
			break;
7549

7550
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
7551

7552 7553 7554 7555 7556 7557
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
7558
		tx_desc->read.olinfo_status = 0;
7559

7560
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
7561
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
7562
#else
E
Eric Dumazet 已提交
7563
		size = skb_frag_size(frag);
7564 7565
#endif
		data_len -= size;
7566

7567 7568
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
7569

7570 7571
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
7572

7573
	/* write last descriptor with RS and EOP bits */
7574 7575
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
7576

7577
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
7578

7579 7580
	/* set the timestamp */
	first->time_stamp = jiffies;
7581 7582

	/*
7583 7584 7585 7586 7587 7588
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
7589 7590 7591
	 */
	wmb();

7592 7593 7594
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

7595 7596 7597 7598 7599 7600
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

7601 7602 7603
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
7604 7605 7606 7607 7608 7609
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
7610
	}
7611

7612 7613
	return;
dma_error:
7614
	dev_err(tx_ring->dev, "TX DMA map failed\n");
7615 7616 7617

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
7618 7619 7620
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
7621 7622 7623 7624 7625 7626 7627
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
7628 7629
}

7630
static void ixgbe_atr(struct ixgbe_ring *ring,
7631
		      struct ixgbe_tx_buffer *first)
7632 7633 7634 7635 7636 7637 7638 7639 7640
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
7641
	struct tcphdr *th;
7642
	unsigned int hlen;
7643
	struct sk_buff *skb;
7644
	__be16 vlan_id;
7645
	int l4_proto;
7646

7647 7648 7649 7650 7651 7652
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
7653
		return;
7654

7655
	ring->atr_count++;
7656

7657 7658 7659 7660 7661
	/* currently only IPv4/IPv6 with TCP is supported */
	if ((first->protocol != htons(ETH_P_IP)) &&
	    (first->protocol != htons(ETH_P_IPV6)))
		return;

7662
	/* snag network header to get L4 type and address */
7663 7664 7665
	skb = first->skb;
	hdr.network = skb_network_header(skb);
#ifdef CONFIG_IXGBE_VXLAN
7666 7667 7668
	if (skb->encapsulation &&
	    first->protocol == htons(ETH_P_IP) &&
	    hdr.ipv4->protocol != IPPROTO_UDP) {
7669
		struct ixgbe_adapter *adapter = q_vector->adapter;
7670

7671 7672
		/* verify the port is recognized as VXLAN */
		if (adapter->vxlan_port &&
7673
		    udp_hdr(skb)->dest == adapter->vxlan_port)
7674
			hdr.network = skb_inner_network_header(skb);
7675
	}
7676
#endif /* CONFIG_IXGBE_VXLAN */
7677 7678 7679 7680

	/* Currently only IPv4/IPv6 with TCP is supported */
	switch (hdr.ipv4->version) {
	case IPVERSION:
7681 7682 7683
		/* access ihl as u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;
		l4_proto = hdr.ipv4->protocol;
7684 7685
		break;
	case 6:
7686 7687 7688
		hlen = hdr.network - skb->data;
		l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
		hlen -= hdr.network - skb->data;
7689 7690 7691
		break;
	default:
		return;
7692
	}
7693

7694 7695 7696 7697 7698 7699 7700
	if (l4_proto != IPPROTO_TCP)
		return;

	th = (struct tcphdr *)(hdr.network + hlen);

	/* skip this packet since the socket is closing */
	if (th->fin)
7701 7702 7703 7704 7705 7706 7707 7708 7709
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

7710
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
7711 7712 7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
7725
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
7726
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
7727
	else
7728
		common.port.src ^= th->dest ^ first->protocol;
7729 7730
	common.port.dst ^= th->source;

7731 7732
	switch (hdr.ipv4->version) {
	case IPVERSION:
7733 7734
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
7735 7736
		break;
	case 6:
7737 7738 7739 7740 7741 7742 7743 7744 7745
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
7746 7747 7748
		break;
	default:
		break;
7749
	}
7750

7751
	if (hdr.network != skb_network_header(skb))
7752 7753
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;

7754
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
7755 7756
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
7757 7758
}

7759
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
7760
			      void *accel_priv, select_queue_fallback_t fallback)
7761
{
7762 7763
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
#ifdef IXGBE_FCOE
7764 7765 7766
	struct ixgbe_adapter *adapter;
	struct ixgbe_ring_feature *f;
	int txq;
7767 7768 7769 7770 7771 7772
#endif

	if (fwd_adapter)
		return skb->queue_mapping + fwd_adapter->tx_base_queue;

#ifdef IXGBE_FCOE
7773

7774 7775 7776 7777 7778
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
7779 7780
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
7781
		adapter = netdev_priv(dev);
7782

7783 7784 7785
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
	default:
7786
		return fallback(dev, skb);
7787
	}
7788

7789
	f = &adapter->ring_feature[RING_F_FCOE];
7790

7791 7792
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
7793

7794 7795
	while (txq >= f->indices)
		txq -= f->indices;
7796

7797
	return txq + f->offset;
7798
#else
7799
	return fallback(dev, skb);
7800
#endif
7801 7802
}

7803
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
7804 7805
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
7806
{
7807
	struct ixgbe_tx_buffer *first;
7808
	int tso;
7809
	u32 tx_flags = 0;
7810 7811
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
7812
	__be16 protocol = skb->protocol;
7813
	u8 hdr_len = 0;
7814

7815 7816
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
7817
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
7818 7819 7820 7821 7822 7823
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7824

7825 7826 7827 7828 7829
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

7830 7831 7832
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
7833 7834
	first->bytecount = skb->len;
	first->gso_segs = 1;
7835

7836
	/* if we have a HW VLAN tag being added default to the HW one */
7837 7838
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7839 7840
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
7841
	} else if (protocol == htons(ETH_P_8021Q)) {
7842 7843 7844 7845 7846
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

7847 7848
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
7849 7850
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
7851
	protocol = vlan_get_protocol(skb);
7852

7853 7854 7855 7856
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    adapter->ptp_clock &&
	    !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
				   &adapter->state)) {
7857 7858
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
7859 7860 7861 7862 7863

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
7864 7865
	}

7866 7867
	skb_tx_timestamp(skb);

7868 7869 7870 7871 7872 7873
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7874
		tx_flags |= IXGBE_TX_FLAGS_CC;
7875 7876

#endif
7877
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
7878
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7879 7880
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
7881
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
7882 7883
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
7884 7885
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
7886 7887

			if (skb_cow_head(skb, 0))
7888 7889 7890 7891 7892 7893
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7894
		}
7895
	}
7896

7897 7898 7899 7900
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

7901
#ifdef IXGBE_FCOE
7902
	/* setup tx offload for FCoE */
7903
	if ((protocol == htons(ETH_P_FCOE)) &&
7904
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
7905
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
7906 7907
		if (tso < 0)
			goto out_drop;
7908

7909
		goto xmit_fcoe;
7910
	}
7911

7912
#endif /* IXGBE_FCOE */
7913
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
7914
	if (tso < 0)
7915
		goto out_drop;
7916 7917
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
7918 7919 7920

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
7921
		ixgbe_atr(tx_ring, first);
7922 7923 7924 7925

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
7926
	ixgbe_tx_map(tx_ring, first, hdr_len);
7927

7928
	return NETDEV_TX_OK;
7929 7930

out_drop:
7931 7932 7933
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

7934
	return NETDEV_TX_OK;
7935 7936
}

7937 7938 7939
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
7940 7941 7942 7943
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

7944 7945 7946 7947
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
7948 7949
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
7950

7951 7952
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

7953
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7954 7955
}

7956 7957 7958 7959 7960 7961
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

7962 7963 7964 7965 7966 7967 7968 7969 7970 7971
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7972
	struct ixgbe_hw *hw = &adapter->hw;
7973 7974 7975 7976 7977 7978
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7979
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7980

7981 7982 7983
	ixgbe_mac_set_default_filter(adapter);

	return 0;
7984 7985
}

7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007 8008 8009 8010 8011 8012 8013 8014 8015 8016
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

8017 8018
	switch (cmd) {
	case SIOCSHWTSTAMP:
8019 8020 8021
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
8022 8023 8024
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
8025 8026
}

8027 8028
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
8029
 * netdev->dev_addrs
8030 8031 8032 8033 8034 8035 8036 8037
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
8038
	struct ixgbe_hw *hw = &adapter->hw;
8039

8040
	if (is_valid_ether_addr(hw->mac.san_addr)) {
8041
		rtnl_lock();
8042
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
8043
		rtnl_unlock();
8044 8045 8046

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
8047 8048 8049 8050 8051 8052
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
8053
 * netdev->dev_addrs
8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

8072 8073 8074 8075 8076 8077 8078 8079 8080
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8081
	int i;
8082

8083 8084 8085 8086
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

8087 8088 8089
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8090 8091
}

A
Alexander Duyck 已提交
8092
#endif
E
Eric Dumazet 已提交
8093 8094 8095 8096 8097 8098
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
8099
	rcu_read_lock();
E
Eric Dumazet 已提交
8100
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
8101
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
8102 8103 8104
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
8105 8106
		if (ring) {
			do {
8107
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8108 8109
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8110
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8111 8112 8113
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
8114
	}
E
Eric Dumazet 已提交
8115 8116 8117 8118 8119 8120 8121 8122

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
8123
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8124 8125
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8126
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8127 8128 8129 8130
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
8131
	rcu_read_unlock();
E
Eric Dumazet 已提交
8132 8133 8134 8135 8136 8137 8138 8139 8140
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

8141
#ifdef CONFIG_IXGBE_DCB
8142 8143 8144
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

8204
#endif /* CONFIG_IXGBE_DCB */
8205 8206
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8207 8208 8209 8210 8211 8212 8213 8214
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
8215
	bool pools;
8216 8217

	/* Hardware supports up to 8 traffic classes */
8218 8219 8220 8221
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
8222 8223
		return -EINVAL;

8224 8225 8226 8227
	pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
	if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
		return -EBUSY;

8228
	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
8229
	 * match packet buffer alignment. Unfortunately, the
8230 8231 8232 8233
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
8234 8235 8236
	else
		ixgbe_reset(adapter);

8237 8238
	ixgbe_clear_interrupt_scheme(adapter);

8239
#ifdef CONFIG_IXGBE_DCB
8240
	if (tc) {
8241
		netdev_set_num_tc(dev, tc);
8242 8243
		ixgbe_set_prio_tc_map(adapter);

8244 8245
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

8246 8247
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
8248
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
8249
		}
8250
	} else {
8251
		netdev_reset_tc(dev);
8252

8253 8254
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
8255 8256 8257 8258 8259 8260 8261

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

8262
	ixgbe_validate_rtr(adapter, tc);
8263 8264 8265 8266

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

8267
	if (netif_running(dev))
8268
		return ixgbe_open(dev);
8269 8270 8271

	return 0;
}
E
Eric Dumazet 已提交
8272

8273 8274 8275
static int ixgbe_delete_clsu32(struct ixgbe_adapter *adapter,
			       struct tc_cls_u32_offload *cls)
{
8276 8277
	u32 uhtid = TC_U32_USERHTID(cls->knode.handle);
	u32 loc;
8278 8279
	int err;

8280 8281 8282 8283 8284
	if ((uhtid != 0x800) && (uhtid >= IXGBE_MAX_LINK_HANDLE))
		return -EINVAL;

	loc = cls->knode.handle & 0xfffff;

8285
	spin_lock(&adapter->fdir_perfect_lock);
8286
	err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, loc);
8287 8288 8289 8290
	spin_unlock(&adapter->fdir_perfect_lock);
	return err;
}

8291 8292 8293 8294
static int ixgbe_configure_clsu32_add_hnode(struct ixgbe_adapter *adapter,
					    __be16 protocol,
					    struct tc_cls_u32_offload *cls)
{
8295 8296 8297 8298 8299
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

8300 8301 8302 8303 8304 8305
	/* This ixgbe devices do not support hash tables at the moment
	 * so abort when given hash tables.
	 */
	if (cls->hnode.divisor > 0)
		return -EINVAL;

8306
	set_bit(uhtid - 1, &adapter->tables);
8307 8308 8309 8310 8311 8312
	return 0;
}

static int ixgbe_configure_clsu32_del_hnode(struct ixgbe_adapter *adapter,
					    struct tc_cls_u32_offload *cls)
{
8313 8314 8315 8316 8317 8318
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

	clear_bit(uhtid - 1, &adapter->tables);
8319 8320 8321
	return 0;
}

8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335
static int ixgbe_configure_clsu32(struct ixgbe_adapter *adapter,
				  __be16 protocol,
				  struct tc_cls_u32_offload *cls)
{
	u32 loc = cls->knode.handle & 0xfffff;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_mat_field *field_ptr;
	struct ixgbe_fdir_filter *input;
	union ixgbe_atr_input mask;
#ifdef CONFIG_NET_CLS_ACT
	const struct tc_action *a;
#endif
	int i, err = 0;
	u8 queue;
8336
	u32 uhtid, link_uhtid;
8337 8338

	memset(&mask, 0, sizeof(union ixgbe_atr_input));
8339 8340
	uhtid = TC_U32_USERHTID(cls->knode.handle);
	link_uhtid = TC_U32_USERHTID(cls->knode.link_handle);
8341

8342
	/* At the moment cls_u32 jumps to network layer and skips past
8343 8344 8345
	 * L2 headers. The canonical method to match L2 frames is to use
	 * negative values. However this is error prone at best but really
	 * just broken because there is no way to "know" what sort of hdr
8346
	 * is in front of the network layer. Fix cls_u32 to support L2
8347 8348 8349 8350 8351
	 * headers when needed.
	 */
	if (protocol != htons(ETH_P_IP))
		return -EINVAL;

8352
	if (link_uhtid) {
8353 8354
		struct ixgbe_nexthdr *nexthdr = ixgbe_ipv4_jumps;

8355 8356 8357 8358
		if (link_uhtid >= IXGBE_MAX_LINK_HANDLE)
			return -EINVAL;

		if (!test_bit(link_uhtid - 1, &adapter->tables))
8359 8360
			return -EINVAL;

8361
		for (i = 0; nexthdr[i].jump; i++) {
8362 8363 8364
			if (nexthdr[i].o != cls->knode.sel->offoff ||
			    nexthdr[i].s != cls->knode.sel->offshift ||
			    nexthdr[i].m != cls->knode.sel->offmask ||
8365 8366 8367 8368
			    /* do not support multiple key jumps its just mad */
			    cls->knode.sel->nkeys > 1)
				return -EINVAL;

8369 8370 8371 8372 8373 8374 8375
			if (nexthdr[i].off == cls->knode.sel->keys[0].off &&
			    nexthdr[i].val == cls->knode.sel->keys[0].val &&
			    nexthdr[i].mask == cls->knode.sel->keys[0].mask) {
				adapter->jump_tables[link_uhtid] =
								nexthdr[i].jump;
				break;
			}
8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391
		}
		return 0;
	}

	if (loc >= ((1024 << adapter->fdir_pballoc) - 2)) {
		e_err(drv, "Location out of range\n");
		return -EINVAL;
	}

	/* cls u32 is a graph starting at root node 0x800. The driver tracks
	 * links and also the fields used to advance the parser across each
	 * link (e.g. nexthdr/eat parameters from 'tc'). This way we can map
	 * the u32 graph onto the hardware parse graph denoted in ixgbe_model.h
	 * To add support for new nodes update ixgbe_model.h parse structures
	 * this function _should_ be generic try not to hardcode values here.
	 */
8392
	if (uhtid == 0x800) {
8393 8394
		field_ptr = adapter->jump_tables[0];
	} else {
8395
		if (uhtid >= IXGBE_MAX_LINK_HANDLE)
8396 8397
			return -EINVAL;

8398
		field_ptr = adapter->jump_tables[uhtid];
8399 8400 8401 8402 8403 8404 8405 8406 8407 8408 8409 8410 8411 8412 8413 8414 8415
	}

	if (!field_ptr)
		return -EINVAL;

	input = kzalloc(sizeof(*input), GFP_KERNEL);
	if (!input)
		return -ENOMEM;

	for (i = 0; i < cls->knode.sel->nkeys; i++) {
		int off = cls->knode.sel->keys[i].off;
		__be32 val = cls->knode.sel->keys[i].val;
		__be32 m = cls->knode.sel->keys[i].mask;
		bool found_entry = false;
		int j;

		for (j = 0; field_ptr[j].val; j++) {
8416
			if (field_ptr[j].off == off) {
8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475
				field_ptr[j].val(input, &mask, val, m);
				input->filter.formatted.flow_type |=
					field_ptr[j].type;
				found_entry = true;
				break;
			}
		}

		if (!found_entry)
			goto err_out;
	}

	mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
				   IXGBE_ATR_L4TYPE_MASK;

	if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
		mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;

#ifdef CONFIG_NET_CLS_ACT
	if (list_empty(&cls->knode.exts->actions))
		goto err_out;

	list_for_each_entry(a, &cls->knode.exts->actions, list) {
		if (!is_tcf_gact_shot(a))
			goto err_out;
	}
#endif

	input->action = IXGBE_FDIR_DROP_QUEUE;
	queue = IXGBE_FDIR_DROP_QUEUE;
	input->sw_idx = loc;

	spin_lock(&adapter->fdir_perfect_lock);

	if (hlist_empty(&adapter->fdir_filter_list)) {
		memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
		err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
		if (err)
			goto err_out_w_lock;
	} else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
		err = -EINVAL;
		goto err_out_w_lock;
	}

	ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
	err = ixgbe_fdir_write_perfect_filter_82599(hw, &input->filter,
						    input->sw_idx, queue);
	if (!err)
		ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
	spin_unlock(&adapter->fdir_perfect_lock);

	return err;
err_out_w_lock:
	spin_unlock(&adapter->fdir_perfect_lock);
err_out:
	kfree(input);
	return -EINVAL;
}

8476 8477
static int __ixgbe_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
			    struct tc_to_netdev *tc)
8478
{
8479 8480 8481 8482 8483 8484 8485 8486 8487 8488 8489
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
	    tc->type == TC_SETUP_CLSU32) {
		switch (tc->cls_u32->command) {
		case TC_CLSU32_NEW_KNODE:
		case TC_CLSU32_REPLACE_KNODE:
			return ixgbe_configure_clsu32(adapter,
						      proto, tc->cls_u32);
		case TC_CLSU32_DELETE_KNODE:
			return ixgbe_delete_clsu32(adapter, tc->cls_u32);
8490 8491 8492 8493 8494 8495 8496
		case TC_CLSU32_NEW_HNODE:
		case TC_CLSU32_REPLACE_HNODE:
			return ixgbe_configure_clsu32_add_hnode(adapter, proto,
								tc->cls_u32);
		case TC_CLSU32_DELETE_HNODE:
			return ixgbe_configure_clsu32_del_hnode(adapter,
								tc->cls_u32);
8497 8498 8499 8500 8501
		default:
			return -EINVAL;
		}
	}

8502
	if (tc->type != TC_SETUP_MQPRIO)
8503 8504
		return -EINVAL;

8505
	return ixgbe_setup_tc(dev, tc->tc);
8506 8507
}

8508 8509 8510 8511 8512 8513 8514 8515 8516 8517 8518
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
	rtnl_unlock();
}

#endif
8519 8520 8521 8522 8523 8524 8525 8526 8527 8528
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

8529
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
8530
					    netdev_features_t features)
8531 8532 8533 8534
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
8535 8536
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
8537

8538 8539 8540
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
8541

8542
	return features;
8543 8544
}

8545
static int ixgbe_set_features(struct net_device *netdev,
8546
			      netdev_features_t features)
8547 8548
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8549
	netdev_features_t changed = netdev->features ^ features;
8550 8551 8552
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
8553 8554
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
8555
			need_reset = true;
8556 8557 8558 8559 8560 8561 8562 8563 8564 8565
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
8566 8567 8568 8569
		}
	}

	/*
8570 8571
	 * Check if Flow Director n-tuple support or hw_tc support was
	 * enabled or disabled.  If the state changed, we need to reset.
8572
	 */
8573
	if ((features & NETIF_F_NTUPLE) || (features & NETIF_F_HW_TC)) {
8574
		/* turn off ATR, enable perfect filters and reset */
8575 8576 8577
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

8578 8579
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
8580
	} else {
8581 8582 8583 8584 8585 8586 8587
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
8588 8589 8590 8591 8592 8593 8594 8595 8596 8597
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED ||
		    /* We cannot enable ATR if we have 2 or more tcs */
		    (netdev_get_num_tc(netdev) > 1) ||
		    /* We cannot enable ATR if RSS is disabled */
		    (adapter->ring_feature[RING_F_RSS].limit <= 1) ||
		    /* A sample rate of 0 indicates ATR disabled */
		    (!adapter->atr_sample_rate))
			; /* do nothing not supported */
		else /* otherwise supported and set the flag */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
8598 8599
	}

B
Ben Greear 已提交
8600 8601 8602
	if (changed & NETIF_F_RXALL)
		need_reset = true;

8603
	netdev->features = features;
8604 8605 8606 8607 8608 8609 8610 8611 8612 8613

#ifdef CONFIG_IXGBE_VXLAN
	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM)
			adapter->flags2 |= IXGBE_FLAG2_VXLAN_REREG_NEEDED;
		else
			ixgbe_clear_vxlan_port(adapter);
	}
#endif /* CONFIG_IXGBE_VXLAN */

8614 8615
	if (need_reset)
		ixgbe_do_reset(netdev);
8616 8617 8618
	else if (changed & (NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_FILTER))
		ixgbe_set_rx_mode(netdev);
8619 8620 8621 8622

	return 0;
}

8623
#ifdef CONFIG_IXGBE_VXLAN
8624 8625 8626 8627 8628 8629 8630 8631 8632 8633 8634 8635
/**
 * ixgbe_add_vxlan_port - Get notifications about VXLAN ports that come up
 * @dev: The port's netdev
 * @sa_family: Socket Family that VXLAN is notifiying us about
 * @port: New UDP port number that VXLAN started listening to
 **/
static void ixgbe_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
				 __be16 port)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

8636 8637 8638
	if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
		return;

8639 8640 8641
	if (sa_family == AF_INET6)
		return;

8642
	if (adapter->vxlan_port == port)
8643 8644 8645 8646
		return;

	if (adapter->vxlan_port) {
		netdev_info(dev,
8647
			    "Hit Max num of VXLAN ports, not adding port %d\n",
8648
			    ntohs(port));
8649 8650 8651
		return;
	}

8652 8653
	adapter->vxlan_port = port;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, ntohs(port));
8654 8655 8656 8657 8658 8659 8660 8661 8662 8663 8664 8665 8666
}

/**
 * ixgbe_del_vxlan_port - Get notifications about VXLAN ports that go away
 * @dev: The port's netdev
 * @sa_family: Socket Family that VXLAN is notifying us about
 * @port: UDP port number that VXLAN stopped listening to
 **/
static void ixgbe_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
				 __be16 port)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

8667 8668 8669
	if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
		return;

8670 8671 8672
	if (sa_family == AF_INET6)
		return;

8673
	if (adapter->vxlan_port != port) {
8674
		netdev_info(dev, "Port %d was not found, not deleting\n",
8675
			    ntohs(port));
8676 8677 8678
		return;
	}

8679 8680
	ixgbe_clear_vxlan_port(adapter);
	adapter->flags2 |= IXGBE_FLAG2_VXLAN_REREG_NEEDED;
8681
}
8682
#endif /* CONFIG_IXGBE_VXLAN */
8683

8684
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
8685
			     struct net_device *dev,
8686
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
8687 8688
			     u16 flags)
{
8689
	/* guarantee we can provide a unique filter for the unicast address */
8690
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
8691 8692 8693 8694
		struct ixgbe_adapter *adapter = netdev_priv(dev);
		u16 pool = VMDQ_P(0);

		if (netdev_uc_count(dev) >= ixgbe_available_rars(adapter, pool))
8695
			return -ENOMEM;
J
John Fastabend 已提交
8696 8697
	}

8698
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
8699 8700
}

8701 8702 8703 8704 8705 8706 8707 8708 8709 8710
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
 * @adapter - the private structure
 * @mode - requested bridge mode
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
8711 8712 8713 8714
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

8715 8716
	switch (mode) {
	case BRIDGE_MODE_VEPA:
8717
		/* disable Tx loopback, rely on switch hairpin mode */
8718
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
8719 8720 8721 8722 8723 8724 8725 8726 8727 8728 8729 8730 8731 8732 8733 8734 8735 8736 8737

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
8738 8739
		break;
	case BRIDGE_MODE_VEB:
8740
		/* enable Tx loopback for internal VF/PF communication */
8741 8742
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
8743 8744 8745 8746 8747 8748 8749 8750 8751 8752 8753 8754 8755 8756 8757 8758 8759 8760 8761

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
8762 8763 8764 8765 8766 8767 8768 8769 8770 8771 8772 8773 8774
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

8775
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
8776
				    struct nlmsghdr *nlh, u16 flags)
8777 8778 8779 8780 8781 8782 8783 8784 8785
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
8786 8787
	if (!br_spec)
		return -EINVAL;
8788 8789

	nla_for_each_nested(attr, br_spec, rem) {
8790
		int status;
8791 8792 8793 8794 8795
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

8796 8797 8798
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

8799
		mode = nla_get_u16(attr);
8800 8801 8802
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
8803 8804

		break;
8805 8806 8807 8808 8809 8810
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
8811
				    struct net_device *dev,
8812
				    u32 filter_mask, int nlflags)
8813 8814 8815 8816 8817 8818
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

8819
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
8820 8821
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
8822 8823
}

8824 8825 8826 8827
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
8828
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
8829
	unsigned int limit;
8830 8831
	int pool, err;

8832 8833 8834 8835 8836 8837 8838
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

8839 8840 8841 8842 8843 8844 8845
#ifdef CONFIG_RPS
	if (vdev->num_rx_queues != vdev->num_tx_queues) {
		netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
			    vdev->name);
		return ERR_PTR(-EINVAL);
	}
#endif
8846
	/* Check for hardware restriction on number of rx/tx queues */
8847
	if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
8848 8849 8850 8851 8852 8853 8854 8855 8856 8857 8858 8859
	    vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
		netdev_info(pdev,
			    "%s: Supports RX/TX Queue counts 1,2, and 4\n",
			    pdev->name);
		return ERR_PTR(-EINVAL);
	}

	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
	      adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

8860
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
8861 8862 8863 8864 8865 8866
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

	pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
	adapter->num_rx_pools++;
	set_bit(pool, &adapter->fwd_bitmask);
8867
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
8868 8869 8870

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
8871
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
8872
	adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
8873 8874 8875 8876 8877 8878 8879 8880 8881 8882 8883 8884 8885 8886 8887 8888 8889 8890 8891 8892 8893 8894 8895 8896 8897 8898

	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	if (err)
		goto fwd_add_err;
	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
	err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
	if (err)
		goto fwd_add_err;
	netif_tx_start_all_queues(vdev);
	return fwd_adapter;
fwd_add_err:
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
	clear_bit(pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
	struct ixgbe_fwd_adapter *fwd_adapter = priv;
	struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
8899
	unsigned int limit;
8900 8901 8902 8903

	clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;

8904 8905
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
8906 8907 8908 8909 8910 8911 8912 8913 8914 8915
	ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
	ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   fwd_adapter->pool, adapter->num_rx_pools,
		   fwd_adapter->rx_base_queue,
		   fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);
	kfree(fwd_adapter);
}

8916 8917 8918
#define IXGBE_MAX_MAC_HDR_LEN		127
#define IXGBE_MAX_NETWORK_HDR_LEN	511

8919 8920 8921 8922
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
8923 8924 8925 8926 8927 8928 8929 8930 8931 8932 8933 8934 8935 8936 8937 8938 8939 8940 8941 8942 8943 8944 8945
	unsigned int network_hdr_len, mac_hdr_len;

	/* Make certain the headers can be described by a context descriptor */
	mac_hdr_len = skb_network_header(skb) - skb->data;
	if (unlikely(mac_hdr_len > IXGBE_MAX_MAC_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
	if (unlikely(network_hdr_len >  IXGBE_MAX_NETWORK_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	/* We can only support IPV4 TSO in tunnels if we can mangle the
	 * inner IP ID field, so strip TSO if MANGLEID is not supported.
	 */
	if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
		features &= ~NETIF_F_TSO;
8946 8947 8948 8949

	return features;
}

8950
static const struct net_device_ops ixgbe_netdev_ops = {
8951
	.ndo_open		= ixgbe_open,
8952
	.ndo_stop		= ixgbe_close,
8953
	.ndo_start_xmit		= ixgbe_xmit_frame,
8954
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
8955
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
8956 8957 8958 8959
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
8960
	.ndo_set_tx_maxrate	= ixgbe_tx_maxrate,
8961 8962
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
8963
	.ndo_do_ioctl		= ixgbe_ioctl,
8964 8965
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
8966
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
8967
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
8968
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
H
Hiroshi Shimamoto 已提交
8969
	.ndo_set_vf_trust	= ixgbe_ndo_set_vf_trust,
8970
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
8971
	.ndo_get_stats64	= ixgbe_get_stats64,
8972
	.ndo_setup_tc		= __ixgbe_setup_tc,
8973 8974 8975
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
8976
#ifdef CONFIG_NET_RX_BUSY_POLL
8977
	.ndo_busy_poll		= ixgbe_low_latency_recv,
8978
#endif
8979 8980
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
8981
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
8982
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
8983 8984
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
8985
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
8986
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
8987
#endif /* IXGBE_FCOE */
8988 8989
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
8990
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
8991 8992
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
8993 8994
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
8995
#ifdef CONFIG_IXGBE_VXLAN
8996 8997
	.ndo_add_vxlan_port	= ixgbe_add_vxlan_port,
	.ndo_del_vxlan_port	= ixgbe_del_vxlan_port,
8998
#endif /* CONFIG_IXGBE_VXLAN */
8999
	.ndo_features_check	= ixgbe_features_check,
9000 9001
};

9002 9003 9004 9005 9006 9007 9008 9009 9010 9011 9012
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
9013
	struct pci_dev *entry, *pdev = adapter->pdev;
9014 9015
	int physfns = 0;

9016 9017 9018
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
9019
	 */
9020
	if (ixgbe_pcie_from_parent(&adapter->hw))
9021
		physfns = 4;
9022 9023 9024

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
9025 9026 9027 9028 9029 9030 9031 9032 9033 9034 9035 9036 9037 9038
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
9039 9040 9041 9042 9043
	}

	return physfns;
}

9044 9045 9046 9047 9048 9049 9050 9051 9052 9053 9054 9055 9056 9057 9058 9059 9060 9061 9062 9063 9064
/**
 * ixgbe_wol_supported - Check whether device supports WoL
 * @hw: hw specific details
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			u16 subdevice_id)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
	int is_wol_supported = 0;

	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
9065
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
9066 9067 9068 9069
		case IXGBE_SUBDEV_ID_82599_560FLR:
			/* only support first port */
			if (hw->bus.func != 0)
				break;
9070
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
9071
		case IXGBE_SUBDEV_ID_82599_SFP:
9072
		case IXGBE_SUBDEV_ID_82599_RNDC:
9073
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
9074
		case IXGBE_SUBDEV_ID_82599_LOM_SFP:
9075 9076 9077 9078
			is_wol_supported = 1;
			break;
		}
		break;
9079 9080 9081 9082 9083 9084 9085 9086
	case IXGBE_DEV_ID_82599EN_SFP:
		/* Only this subdevice supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
			is_wol_supported = 1;
			break;
		}
		break;
9087 9088 9089 9090 9091 9092 9093 9094 9095
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_82599_KX4:
		is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_X540T:
9096
	case IXGBE_DEV_ID_X540T1:
9097
	case IXGBE_DEV_ID_X550T:
9098
	case IXGBE_DEV_ID_X550T1:
9099 9100 9101
	case IXGBE_DEV_ID_X550EM_X_KX4:
	case IXGBE_DEV_ID_X550EM_X_KR:
	case IXGBE_DEV_ID_X550EM_X_10G_T:
9102 9103 9104 9105 9106 9107 9108 9109 9110 9111 9112 9113
		/* check eeprom to see if enabled wol */
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0))) {
			is_wol_supported = 1;
		}
		break;
	}

	return is_wol_supported;
}

9114 9115 9116 9117 9118 9119 9120 9121 9122 9123 9124
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
9125
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
9126 9127 9128 9129 9130
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
9131
	int i, err, pci_using_dac, expected_gts;
9132
	unsigned int indices = MAX_TX_QUEUES;
9133
	u8 part_str[IXGBE_PBANUM_LENGTH];
9134
	bool disable_dev = false;
9135 9136 9137
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
9138
	u32 eec;
9139

9140 9141 9142 9143 9144 9145 9146 9147 9148
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

9149
	err = pci_enable_device_mem(pdev);
9150 9151 9152
	if (err)
		return err;

9153
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
9154 9155
		pci_using_dac = 1;
	} else {
9156
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
9157
		if (err) {
9158 9159 9160
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
9161 9162 9163 9164
		}
		pci_using_dac = 0;
	}

9165
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
9166
					   IORESOURCE_MEM), ixgbe_driver_name);
9167
	if (err) {
9168 9169
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
9170 9171 9172
		goto err_pci_reg;
	}

9173
	pci_enable_pcie_error_reporting(pdev);
9174

9175
	pci_set_master(pdev);
9176
	pci_save_state(pdev);
9177

9178
	if (ii->mac == ixgbe_mac_82598EB) {
9179
#ifdef CONFIG_IXGBE_DCB
9180 9181 9182 9183
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
9184
#endif
9185
	}
9186

9187
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
9188 9189 9190 9191 9192 9193 9194 9195 9196 9197 9198 9199 9200
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
9201
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
9202

9203
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
9204
			      pci_resource_len(pdev, 0));
9205
	adapter->io_addr = hw->hw_addr;
9206 9207 9208 9209 9210
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

9211
	netdev->netdev_ops = &ixgbe_netdev_ops;
9212 9213
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
9214
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
9215 9216

	/* Setup hw api */
9217
	hw->mac.ops   = *ii->mac_ops;
9218
	hw->mac.type  = ii->mac;
9219
	hw->mvals     = ii->mvals;
9220

9221
	/* EEPROM */
9222
	hw->eeprom.ops = *ii->eeprom_ops;
9223
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
9224 9225 9226 9227
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
9228
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
J
Jacob Keller 已提交
9229
	if (!(eec & BIT(8)))
9230 9231 9232
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
9233
	hw->phy.ops = *ii->phy_ops;
D
Donald Skidmore 已提交
9234
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
9235 9236 9237 9238 9239 9240 9241
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
9242

9243
	ii->get_invariants(hw);
9244 9245 9246 9247 9248 9249

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

9250 9251 9252 9253
	/* Make sure the SWFW semaphore is in a valid state */
	if (hw->mac.ops.init_swfw_sync)
		hw->mac.ops.init_swfw_sync(hw);

9254
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
9255 9256 9257
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
9258 9259
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
9260
	case ixgbe_mac_x550em_a:
9261
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
9262 9263 9264 9265
		break;
	default:
		break;
	}
9266

9267 9268 9269 9270 9271 9272 9273
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
9274
			e_crit(probe, "Fan has stopped, replace the adapter\n");
9275 9276
	}

9277 9278 9279
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

9280
	/* reset_hw fills in the perm_addr as well */
9281
	hw->phy.reset_if_overtemp = true;
9282
	err = hw->mac.ops.reset_hw(hw);
9283
	hw->phy.reset_if_overtemp = false;
9284
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
9285 9286
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
9287 9288
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
9289 9290
		goto err_sw_init;
	} else if (err) {
9291
		e_dev_err("HW Init failed: %d\n", err);
9292 9293 9294
		goto err_sw_init;
	}

9295
#ifdef CONFIG_PCI_IOV
9296 9297 9298 9299 9300
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
9301
	hw->mbx.ops = ii->mbx_ops;
9302
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
9303
	ixgbe_enable_sriov(adapter);
9304
skip_sriov:
9305

9306
#endif
9307
	netdev->features = NETIF_F_SG |
9308 9309 9310
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
9311
			   NETIF_F_RXCSUM |
9312 9313 9314 9315 9316 9317 9318 9319 9320 9321 9322 9323
			   NETIF_F_HW_CSUM;

#define IXGBE_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
				    NETIF_F_GSO_GRE_CSUM | \
				    NETIF_F_GSO_IPIP | \
				    NETIF_F_GSO_SIT | \
				    NETIF_F_GSO_UDP_TUNNEL | \
				    NETIF_F_GSO_UDP_TUNNEL_CSUM)

	netdev->gso_partial_features = IXGBE_GSO_PARTIAL_FEATURES;
	netdev->features |= NETIF_F_GSO_PARTIAL |
			    IXGBE_GSO_PARTIAL_FEATURES;
9324

9325
	if (hw->mac.type >= ixgbe_mac_82599EB)
9326
		netdev->features |= NETIF_F_SCTP_CRC;
9327 9328

	/* copy netdev features into list of user selectable features */
9329 9330 9331 9332
	netdev->hw_features |= netdev->features |
			       NETIF_F_HW_VLAN_CTAG_RX |
			       NETIF_F_HW_VLAN_CTAG_TX |
			       NETIF_F_RXALL |
9333 9334 9335 9336
			       NETIF_F_HW_L2FW_DOFFLOAD;

	if (hw->mac.type >= ixgbe_mac_82599EB)
		netdev->hw_features |= NETIF_F_NTUPLE |
9337
				       NETIF_F_HW_TC;
9338

9339 9340 9341 9342 9343 9344 9345
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;

	/* set this bit last since it cannot be part of vlan_features */
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
			    NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_TX;
9346

9347 9348
	netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
	netdev->hw_enc_features |= netdev->vlan_features;
9349
	netdev->mpls_features |= NETIF_F_HW_CSUM;
9350

9351
	netdev->priv_flags |= IFF_UNICAST_FLT;
9352
	netdev->priv_flags |= IFF_SUPP_NOFCS;
9353

J
Jeff Kirsher 已提交
9354
#ifdef CONFIG_IXGBE_DCB
9355 9356 9357
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

9358
#ifdef IXGBE_FCOE
9359
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
9360 9361
		unsigned int fcoe_l;

9362 9363
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
9364 9365
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
9366
		}
9367

9368 9369 9370

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
9371

9372 9373 9374
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

9375 9376 9377
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
9378
	}
9379
#endif /* IXGBE_FCOE */
9380

9381 9382
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
9383
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
9384 9385
		netdev->features |= NETIF_F_LRO;

9386
	/* make sure the EEPROM is good */
9387
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
9388
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
9389
		err = -EIO;
9390
		goto err_sw_init;
9391 9392
	}

9393 9394
	eth_platform_get_mac_address(&adapter->pdev->dev,
				     adapter->hw.mac.perm_addr);
9395

9396 9397
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

9398
	if (!is_valid_ether_addr(netdev->dev_addr)) {
9399
		e_dev_err("invalid MAC address\n");
9400
		err = -EIO;
9401
		goto err_sw_init;
9402 9403
	}

9404 9405
	/* Set hw->mac.addr to permanent MAC address */
	ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
9406
	ixgbe_mac_set_default_filter(adapter);
9407

9408
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
9409
		    (unsigned long) adapter);
9410

9411 9412 9413 9414
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
9415
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
9416
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
9417
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
9418

9419 9420 9421
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
9422

9423
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
9424
	adapter->wol = 0;
9425
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
9426
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
9427
						pdev->subsystem_device);
9428
	if (hw->wol_enabled)
9429
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
9430

9431 9432
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

9433 9434 9435 9436
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

9437
	/* pick up the PCI bus settings for reporting later */
9438
	if (ixgbe_pcie_from_parent(hw))
9439
		ixgbe_get_parent_bus_info(adapter);
9440 9441
	else
		 hw->mac.ops.get_bus_info(hw);
9442

9443 9444 9445 9446 9447 9448 9449 9450 9451 9452 9453 9454
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
9455
	}
9456 9457 9458 9459

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
9460

9461
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
9462
	if (err)
9463
		strlcpy(part_str, "Unknown", sizeof(part_str));
9464 9465 9466
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
9467
			   part_str);
9468 9469 9470 9471 9472 9473
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

9474
	/* reset the hardware with the new settings */
9475 9476 9477
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
9478 9479 9480 9481 9482 9483
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
9484
	}
9485 9486 9487 9488 9489
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

9490 9491
	pci_set_drvdata(pdev, adapter);

9492 9493
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
9494 9495
		hw->mac.ops.disable_tx_laser(hw);

9496 9497 9498
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

9499
#ifdef CONFIG_IXGBE_DCA
9500
	if (dca_add_requester(&pdev->dev) == 0) {
9501 9502 9503 9504
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
9505
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
9506
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
9507 9508 9509 9510
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

9511 9512 9513
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
9514
	if (hw->mac.ops.set_fw_drv_ver)
9515 9516
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
9517

9518 9519
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
9520

9521
	e_dev_info("%s\n", ixgbe_default_device_descr);
9522

9523
#ifdef CONFIG_IXGBE_HWMON
9524 9525
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
9526
#endif /* CONFIG_IXGBE_HWMON */
9527

C
Catherine Sullivan 已提交
9528 9529
	ixgbe_dbg_adapter_init(adapter);

9530 9531
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
9532 9533 9534 9535
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

9536 9537 9538
	return 0;

err_register:
9539
	ixgbe_release_hw_control(adapter);
9540
	ixgbe_clear_interrupt_scheme(adapter);
9541
err_sw_init:
9542
	ixgbe_disable_sriov(adapter);
9543
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
9544
	iounmap(adapter->io_addr);
9545
	kfree(adapter->mac_table);
9546
err_ioremap:
9547
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9548 9549
	free_netdev(netdev);
err_alloc_etherdev:
9550 9551
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
9552 9553
err_pci_reg:
err_dma:
9554
	if (!adapter || disable_dev)
9555
		pci_disable_device(pdev);
9556 9557 9558 9559 9560 9561 9562 9563 9564 9565 9566 9567
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
9568
static void ixgbe_remove(struct pci_dev *pdev)
9569
{
9570
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9571
	struct net_device *netdev;
9572
	bool disable_dev;
9573

9574 9575 9576 9577 9578
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
9579 9580
	ixgbe_dbg_adapter_exit(adapter);

9581
	set_bit(__IXGBE_REMOVING, &adapter->state);
9582
	cancel_work_sync(&adapter->service_task);
9583

9584

9585
#ifdef CONFIG_IXGBE_DCA
9586 9587 9588
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
9589 9590
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
9591 9592 9593
	}

#endif
9594
#ifdef CONFIG_IXGBE_HWMON
9595
	ixgbe_sysfs_exit(adapter);
9596
#endif /* CONFIG_IXGBE_HWMON */
9597

9598 9599 9600
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

9601
#ifdef CONFIG_PCI_IOV
9602
	ixgbe_disable_sriov(adapter);
9603
#endif
9604 9605 9606
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

9607
	ixgbe_clear_interrupt_scheme(adapter);
9608

9609
	ixgbe_release_hw_control(adapter);
9610

9611 9612 9613 9614 9615
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
9616
	iounmap(adapter->io_addr);
9617
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
9618
				     IORESOURCE_MEM));
9619

9620
	e_dev_info("complete\n");
9621

9622
	kfree(adapter->mac_table);
9623
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9624 9625
	free_netdev(netdev);

9626
	pci_disable_pcie_error_reporting(pdev);
9627

9628
	if (disable_dev)
9629
		pci_disable_device(pdev);
9630 9631 9632 9633 9634 9635 9636 9637 9638 9639 9640
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
9641
						pci_channel_state_t state)
9642
{
9643 9644
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9645

9646
#ifdef CONFIG_PCI_IOV
9647
	struct ixgbe_hw *hw = &adapter->hw;
9648 9649 9650 9651 9652 9653 9654 9655 9656 9657
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
9658
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
9659 9660 9661 9662 9663 9664 9665 9666 9667
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

9668 9669 9670 9671 9672 9673
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
9674 9675 9676 9677 9678 9679 9680 9681 9682 9683 9684 9685 9686 9687 9688 9689 9690 9691 9692 9693 9694 9695

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
9696 9697 9698 9699 9700 9701
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
9702 9703 9704
		case ixgbe_mac_x550em_a:
			device_id = IXGBE_DEV_ID_X550EM_A_VF;
			break;
9705 9706 9707 9708 9709 9710
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
9711
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
9712 9713 9714
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
9715
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
9716 9717 9718 9719 9720 9721 9722 9723
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
9724
			ixgbe_issue_vf_flr(adapter, vfdev);
G
Greg Rose 已提交
9725 9726
			/* Free device reference count */
			pci_dev_put(vfdev);
9727 9728 9729 9730 9731 9732 9733 9734 9735 9736 9737 9738 9739 9740 9741 9742 9743
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
9744 9745 9746
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;

9747
	rtnl_lock();
9748 9749
	netif_device_detach(netdev);

9750 9751
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
9752
		return PCI_ERS_RESULT_DISCONNECT;
9753
	}
9754

9755 9756
	if (netif_running(netdev))
		ixgbe_down(adapter);
9757 9758 9759 9760

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
9761

9762
	/* Request a slot reset. */
9763 9764 9765 9766 9767 9768 9769 9770 9771 9772 9773
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
9774
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9775 9776
	pci_ers_result_t result;
	int err;
9777

9778
	if (pci_enable_device_mem(pdev)) {
9779
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
9780 9781
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
9782
		smp_mb__before_atomic();
9783
		clear_bit(__IXGBE_DISABLED, &adapter->state);
9784
		adapter->hw.hw_addr = adapter->io_addr;
9785 9786
		pci_set_master(pdev);
		pci_restore_state(pdev);
9787
		pci_save_state(pdev);
9788

9789
		pci_wake_from_d3(pdev, false);
9790

9791
		ixgbe_reset(adapter);
9792
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
9793 9794 9795 9796 9797
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
9798 9799
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
9800 9801
		/* non-fatal, continue */
	}
9802

9803
	return result;
9804 9805 9806 9807 9808 9809 9810 9811 9812 9813 9814
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
9815 9816
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9817

9818 9819 9820 9821 9822 9823 9824 9825
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
9826 9827
	if (netif_running(netdev))
		ixgbe_up(adapter);
9828 9829 9830 9831

	netif_device_attach(netdev);
}

9832
static const struct pci_error_handlers ixgbe_err_handler = {
9833 9834 9835 9836 9837 9838 9839 9840 9841
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
9842
	.remove   = ixgbe_remove,
9843 9844 9845 9846 9847
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
9848
	.sriov_configure = ixgbe_pci_sriov_configure,
9849 9850 9851 9852 9853 9854 9855 9856 9857 9858 9859 9860
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
9861
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
9862
	pr_info("%s\n", ixgbe_copyright);
9863

9864 9865 9866 9867 9868 9869
	ixgbe_wq = create_singlethread_workqueue(ixgbe_driver_name);
	if (!ixgbe_wq) {
		pr_err("%s: Failed to create workqueue\n", ixgbe_driver_name);
		return -ENOMEM;
	}

C
Catherine Sullivan 已提交
9870 9871
	ixgbe_dbg_init();

9872 9873 9874 9875 9876 9877
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
		ixgbe_dbg_exit();
		return ret;
	}

9878
#ifdef CONFIG_IXGBE_DCA
9879 9880
	dca_register_notify(&dca_notifier);
#endif
9881

9882
	return 0;
9883
}
9884

9885 9886 9887 9888 9889 9890 9891 9892 9893 9894
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
9895
#ifdef CONFIG_IXGBE_DCA
9896 9897
	dca_unregister_notify(&dca_notifier);
#endif
9898
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
9899 9900

	ixgbe_dbg_exit();
9901 9902 9903 9904
	if (ixgbe_wq) {
		destroy_workqueue(ixgbe_wq);
		ixgbe_wq = NULL;
	}
9905
}
9906

9907
#ifdef CONFIG_IXGBE_DCA
9908
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
9909
			    void *p)
9910 9911 9912 9913
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
9914
					 __ixgbe_notify_dca);
9915 9916 9917

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
9918

9919
#endif /* CONFIG_IXGBE_DCA */
9920

9921 9922 9923
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */