ixgbe_main.c 213.2 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2011 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
35
#include <linux/interrupt.h>
36 37
#include <linux/ip.h>
#include <linux/tcp.h>
38
#include <linux/sctp.h>
39
#include <linux/pkt_sched.h>
40
#include <linux/ipv6.h>
41
#include <linux/slab.h>
42 43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
45
#include <linux/if.h>
46
#include <linux/if_vlan.h>
47
#include <linux/prefetch.h>
48
#include <scsi/fc/fc_fcoe.h>
49 50 51

#include "ixgbe.h"
#include "ixgbe_common.h"
52
#include "ixgbe_dcb_82599.h"
53
#include "ixgbe_sriov.h"
54 55

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
56
static const char ixgbe_driver_string[] =
57
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
58
#define MAJ 3
59
#define MIN 4
D
Don Skidmore 已提交
60
#define BUILD 8
61
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
62
	__stringify(BUILD) "-k"
S
Stephen Hemminger 已提交
63
const char ixgbe_driver_version[] = DRV_VERSION;
64 65
static const char ixgbe_copyright[] =
				"Copyright (c) 1999-2011 Intel Corporation.";
66 67

static const struct ixgbe_info *ixgbe_info_tbl[] = {
68
	[board_82598] = &ixgbe_82598_info,
69
	[board_82599] = &ixgbe_82599_info,
70
	[board_X540] = &ixgbe_X540_info,
71 72 73 74 75 76 77 78 79 80
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
81
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
108 109 110 111 112
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

113
#ifdef CONFIG_IXGBE_DCA
114
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
115
			    void *p);
116 117 118 119 120 121 122
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

123 124 125
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
126 127
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
128 129
#endif /* CONFIG_PCI_IOV */

130 131 132 133 134 135 136
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

	/* flush memory to make sure state is correct before next watchog */
	smp_mb__before_clear_bit();
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
258
		pr_info("%-15s %08x\n", reginfo->name,
259 260 261 262 263 264
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
265
		pr_err("%-15s", rname);
266
		for (j = 0; j < 8; j++)
267 268
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
298
		pr_info("Device Name     state            "
299
			"trans_start      last_rx\n");
300 301 302 303 304
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
305 306 307 308
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
309
	pr_info(" Register Name   Value\n");
310 311 312 313 314 315 316 317 318 319
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
320
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
321 322 323 324
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
325
		pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
352 353 354 355
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
356 357 358 359
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
360
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
361 362
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
363
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
364
				" %04X  %p %016llX %p", i,
365 366 367 368 369 370 371 372 373
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
374
				pr_cont(" NTC/U\n");
375
			else if (i == tx_ring->next_to_use)
376
				pr_cont(" NTU\n");
377
			else if (i == tx_ring->next_to_clean)
378
				pr_cont(" NTC\n");
379
			else
380
				pr_cont("\n");
381 382 383 384 385 386 387 388 389 390 391 392 393

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
394
	pr_info("Queue [NTU] [NTC]\n");
395 396
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
397 398
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
429 430 431 432
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
433 434
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
435
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
436 437 438 439 440
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
441
			rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
442 443 444 445
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
446
				pr_info("RWB[0x%03X]     %016llX "
447 448 449 450 451
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
452
				pr_info("R  [0x%03X]     %016llX "
453 454 455 456 457 458 459 460 461 462 463 464 465
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
466
						< IXGBE_RXBUFFER_2K)
467 468 469 470 471 472 473 474 475 476 477
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
478
				pr_cont(" NTU\n");
479
			else if (i == rx_ring->next_to_clean)
480
				pr_cont(" NTC\n");
481
			else
482
				pr_cont("\n");
483 484 485 486 487 488 489 490

		}
	}

exit:
	return;
}

491 492 493 494 495 496 497
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
498
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
499 500 501 502 503 504 505 506 507
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
508
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
509
}
510

511 512 513 514 515 516 517 518 519
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
520
			   u8 queue, u8 msix_vector)
521 522
{
	u32 ivar, index;
523 524 525 526 527 528 529 530 531 532 533 534 535
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
536
	case ixgbe_mac_X540:
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
559 560
}

561
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
562
					  u64 qmask)
563 564 565
{
	u32 mask;

566 567
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
568 569
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
570 571
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
572
	case ixgbe_mac_X540:
573 574 575 576
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
577 578 579
		break;
	default:
		break;
580 581 582
	}
}

583 584
static inline void ixgbe_unmap_tx_resource(struct ixgbe_ring *ring,
					   struct ixgbe_tx_buffer *tx_buffer)
585
{
586 587 588 589 590 591
	if (tx_buffer->dma) {
		if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_MAPPED_AS_PAGE)
			dma_unmap_page(ring->dev,
			               tx_buffer->dma,
			               tx_buffer->length,
			               DMA_TO_DEVICE);
592
		else
593 594 595 596
			dma_unmap_single(ring->dev,
			                 tx_buffer->dma,
			                 tx_buffer->length,
			                 DMA_TO_DEVICE);
597
	}
598 599 600 601 602 603 604 605
	tx_buffer->dma = 0;
}

void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
				      struct ixgbe_tx_buffer *tx_buffer_info)
{
	ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
	if (tx_buffer_info->skb)
606
		dev_kfree_skb_any(tx_buffer_info->skb);
607
	tx_buffer_info->skb = NULL;
608 609 610
	/* tx_buffer_info must be completely set up in the transmit path */
}

611 612 613 614 615 616 617 618 619 620 621 622 623
static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 data = 0;
	u32 xoff[8] = {0};
	int i;

	if ((hw->fc.current_mode == ixgbe_fc_full) ||
	    (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
624 625
			break;
		default:
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		}
		hwstats->lxoffrxc += data;

		/* refill credits (no tx hang) if we received xoff */
		if (!data)
			return;

		for (i = 0; i < adapter->num_tx_queues; i++)
			clear_bit(__IXGBE_HANG_CHECK_ARMED,
				  &adapter->tx_ring[i]->state);
		return;
	} else if (!(adapter->dcb_cfg.pfc_mode_enable))
		return;

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
646
			break;
647 648
		default:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
649
		}
650 651 652 653 654 655
		hwstats->pxoffrxc[i] += xoff[i];
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
656
		u8 tc = tx_ring->dcb_tc;
657 658 659

		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
660 661 662
	}
}

663
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
664
{
665 666 667 668 669 670
	return ring->tx_stats.completed;
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
671 672
	struct ixgbe_hw *hw = &adapter->hw;

673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
690
	clear_check_for_tx_hang(tx_ring);
691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
713 714
	}

715
	return ret;
716 717
}

718 719 720 721 722 723 724 725 726 727 728 729 730
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
		ixgbe_service_event_schedule(adapter);
	}
}
731

732 733
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
734
 * @q_vector: structure containing interrupt and ring information
735
 * @tx_ring: tx ring to clean
736
 **/
737
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
738
			       struct ixgbe_ring *tx_ring)
739
{
740
	struct ixgbe_adapter *adapter = q_vector->adapter;
741 742
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
743
	unsigned int total_bytes = 0, total_packets = 0;
744
	unsigned int budget = q_vector->tx.work_limit;
745
	u16 i = tx_ring->next_to_clean;
746

747 748
	tx_buffer = &tx_ring->tx_buffer_info[i];
	tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
749

750
	for (; budget; budget--) {
751 752 753 754 755 756 757 758 759
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
760

761 762 763 764 765
		/* count the packet as being completed */
		tx_ring->tx_stats.completed++;

		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
766

767 768 769 770 771
		/* prevent any other reads prior to eop_desc being verified */
		rmb();

		do {
			ixgbe_unmap_tx_resource(tx_ring, tx_buffer);
772
			tx_desc->wb.status = 0;
773 774 775 776 777 778 779 780
			if (likely(tx_desc == eop_desc)) {
				eop_desc = NULL;
				dev_kfree_skb_any(tx_buffer->skb);
				tx_buffer->skb = NULL;

				total_bytes += tx_buffer->bytecount;
				total_packets += tx_buffer->gso_segs;
			}
781

782 783
			tx_buffer++;
			tx_desc++;
784
			i++;
785
			if (unlikely(i == tx_ring->count)) {
786
				i = 0;
787

788 789
				tx_buffer = tx_ring->tx_buffer_info;
				tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
790
			}
791

792
		} while (eop_desc);
793 794
	}

795
	tx_ring->next_to_clean = i;
796
	u64_stats_update_begin(&tx_ring->syncp);
797
	tx_ring->stats.bytes += total_bytes;
798
	tx_ring->stats.packets += total_packets;
799
	u64_stats_update_end(&tx_ring->syncp);
800 801
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
802

803 804 805
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
806
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
807 808 809 810 811 812 813 814 815 816 817
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
818 819
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
820 821 822 823 824 825 826

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

827
		/* schedule immediate reset if we believe we hung */
828
		ixgbe_tx_timeout_reset(adapter);
829 830

		/* the adapter is about to reset, no point in enabling stuff */
831
		return true;
832
	}
833

834
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
835
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
836
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
837 838 839 840
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
841
		if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
842
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
843
			netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
844
			++tx_ring->tx_stats.restart_queue;
845
		}
846
	}
847

848
	return !!budget;
849 850
}

851
#ifdef CONFIG_IXGBE_DCA
852
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
853 854
				struct ixgbe_ring *rx_ring,
				int cpu)
855
{
856
	struct ixgbe_hw *hw = &adapter->hw;
857
	u32 rxctrl;
858 859 860 861 862 863
	u8 reg_idx = rx_ring->reg_idx;

	rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
864
		rxctrl |= dca3_get_tag(rx_ring->dev, cpu);
865 866
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
867
	case ixgbe_mac_X540:
868
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
869
		rxctrl |= (dca3_get_tag(rx_ring->dev, cpu) <<
870 871 872 873
			   IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
		break;
	default:
		break;
874
	}
875 876 877 878
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
	rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
879 880 881
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
882 883
				struct ixgbe_ring *tx_ring,
				int cpu)
884
{
885
	struct ixgbe_hw *hw = &adapter->hw;
886
	u32 txctrl;
887 888 889 890 891 892
	u8 reg_idx = tx_ring->reg_idx;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
893
		txctrl |= dca3_get_tag(tx_ring->dev, cpu);
894 895 896 897
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
898
	case ixgbe_mac_X540:
899 900
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
901
		txctrl |= (dca3_get_tag(tx_ring->dev, cpu) <<
902 903 904 905 906 907 908 909 910 911 912 913
			   IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
		break;
	default:
		break;
	}
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
914
	struct ixgbe_ring *ring;
915 916
	int cpu = get_cpu();

917 918 919
	if (q_vector->cpu == cpu)
		goto out_no_update;

920 921
	for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
		ixgbe_update_tx_dca(adapter, ring, cpu);
922

923 924
	for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
		ixgbe_update_rx_dca(adapter, ring, cpu);
925 926 927

	q_vector->cpu = cpu;
out_no_update:
928 929 930 931 932
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
933
	int num_q_vectors;
934 935 936 937 938
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

939 940 941
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

942 943 944 945 946 947 948 949
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	else
		num_q_vectors = 1;

	for (i = 0; i < num_q_vectors; i++) {
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
950 951 952 953 954
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
955
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
956 957
	unsigned long event = *(unsigned long *)data;

958
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
959 960
		return 0;

961 962
	switch (event) {
	case DCA_PROVIDER_ADD:
963 964 965
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
966
		if (dca_add_requester(dev) == 0) {
967
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
968 969 970 971 972 973 974 975 976 977 978 979 980
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

981
	return 0;
982
}
983
#endif /* CONFIG_IXGBE_DCA */
E
Emil Tantilov 已提交
984 985 986 987 988 989 990

static inline void ixgbe_rx_hash(union ixgbe_adv_rx_desc *rx_desc,
				 struct sk_buff *skb)
{
	skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
}

991 992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
 * @adapter: address of board private structure
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

	return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1009 1010 1011 1012
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
1013 1014 1015
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
1016
 **/
H
Herbert Xu 已提交
1017
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
1018 1019 1020
			      struct sk_buff *skb, u8 status,
			      struct ixgbe_ring *ring,
			      union ixgbe_adv_rx_desc *rx_desc)
1021
{
H
Herbert Xu 已提交
1022 1023
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
1024 1025
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
1026

1027 1028 1029 1030 1031 1032 1033
	if (is_vlan && (tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, tag);

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(napi, skb);
	else
		netif_rx(skb);
1034 1035
}

1036 1037 1038 1039 1040
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
1041
 * @status_err: status error value of last descriptor in packet
1042
 **/
1043
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
1044
				     union ixgbe_adv_rx_desc *rx_desc,
1045 1046
				     struct sk_buff *skb,
				     u32 status_err)
1047
{
1048
	skb->ip_summed = CHECKSUM_NONE;
1049

1050 1051
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
1052
		return;
1053 1054 1055 1056

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
1057 1058 1059
		adapter->hw_csum_rx_error++;
		return;
	}
1060 1061 1062 1063 1064

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
1065 1066 1067 1068 1069 1070 1071 1072 1073 1074
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

1075 1076 1077 1078
		adapter->hw_csum_rx_error++;
		return;
	}

1079
	/* It must be a TCP or UDP packet with a valid checksum */
1080
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1081 1082
}

1083
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1084 1085 1086 1087 1088 1089 1090 1091
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1092
	writel(val, rx_ring->tail);
1093 1094
}

1095 1096
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1097 1098
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1099
 **/
1100
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1101 1102
{
	union ixgbe_adv_rx_desc *rx_desc;
1103
	struct ixgbe_rx_buffer *bi;
1104 1105
	struct sk_buff *skb;
	u16 i = rx_ring->next_to_use;
1106

1107 1108 1109 1110
	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev)
		return;

1111
	while (cleaned_count--) {
1112
		rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1113 1114
		bi = &rx_ring->rx_buffer_info[i];
		skb = bi->skb;
1115

1116
		if (!skb) {
1117
			skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1118
							rx_ring->rx_buf_len);
1119
			if (!skb) {
1120
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1121 1122
				goto no_buffers;
			}
1123 1124
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
1125
			bi->skb = skb;
1126
		}
1127

1128
		if (!bi->dma) {
1129
			bi->dma = dma_map_single(rx_ring->dev,
1130
						 skb->data,
1131
						 rx_ring->rx_buf_len,
1132
						 DMA_FROM_DEVICE);
1133
			if (dma_mapping_error(rx_ring->dev, bi->dma)) {
1134
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1135 1136 1137
				bi->dma = 0;
				goto no_buffers;
			}
1138
		}
1139

A
Alexander Duyck 已提交
1140
		if (ring_is_ps_enabled(rx_ring)) {
1141
			if (!bi->page) {
1142
				bi->page = netdev_alloc_page(rx_ring->netdev);
1143
				if (!bi->page) {
1144
					rx_ring->rx_stats.alloc_rx_page_failed++;
1145 1146 1147 1148 1149 1150 1151
					goto no_buffers;
				}
			}

			if (!bi->page_dma) {
				/* use a half page if we're re-using */
				bi->page_offset ^= PAGE_SIZE / 2;
1152
				bi->page_dma = dma_map_page(rx_ring->dev,
1153 1154 1155 1156
							    bi->page,
							    bi->page_offset,
							    PAGE_SIZE / 2,
							    DMA_FROM_DEVICE);
1157
				if (dma_mapping_error(rx_ring->dev,
1158
						      bi->page_dma)) {
1159
					rx_ring->rx_stats.alloc_rx_page_failed++;
1160 1161 1162 1163 1164 1165 1166
					bi->page_dma = 0;
					goto no_buffers;
				}
			}

			/* Refresh the desc even if buffer_addrs didn't change
			 * because each write-back erases this info. */
1167 1168
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1169
		} else {
1170
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1171
			rx_desc->read.hdr_addr = 0;
1172 1173 1174 1175 1176 1177
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
	}
1178

1179 1180 1181
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
1182
		ixgbe_release_rx_desc(rx_ring, i);
1183 1184 1185
	}
}

1186
static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
1187
{
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
	/* HW will not DMA in data larger than the given buffer, even if it
	 * parses the (NFS, of course) header to be larger.  In that case, it
	 * fills the header buffer and spills the rest into the page.
	 */
	u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
	u16 hlen = (hdr_info &  IXGBE_RXDADV_HDRBUFLEN_MASK) >>
		    IXGBE_RXDADV_HDRBUFLEN_SHIFT;
	if (hlen > IXGBE_RX_HDR_SIZE)
		hlen = IXGBE_RX_HDR_SIZE;
	return hlen;
1198 1199
}

A
Alexander Duyck 已提交
1200 1201 1202 1203 1204 1205 1206 1207
/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1208
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
A
Alexander Duyck 已提交
1209 1210
{
	unsigned int frag_list_size = 0;
1211
	unsigned int skb_cnt = 1;
A
Alexander Duyck 已提交
1212 1213 1214 1215 1216 1217

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1218
		skb_cnt++;
A
Alexander Duyck 已提交
1219 1220 1221 1222 1223 1224 1225
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
1226 1227
	IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;

A
Alexander Duyck 已提交
1228 1229 1230
	return skb;
}

1231 1232 1233 1234 1235
static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
{
	return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
		IXGBE_RXDADV_RSCCNT_MASK);
}
1236

1237
static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1238
			       struct ixgbe_ring *rx_ring,
1239
			       int budget)
1240
{
H
Herbert Xu 已提交
1241
	struct ixgbe_adapter *adapter = q_vector->adapter;
1242 1243 1244
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
1245
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1246
	const int current_node = numa_node_id();
1247 1248 1249
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1250 1251 1252
	u32 staterr;
	u16 i;
	u16 cleaned_count = 0;
1253
	bool pkt_is_rsc = false;
1254 1255

	i = rx_ring->next_to_clean;
1256
	rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1257 1258 1259
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);

	while (staterr & IXGBE_RXD_STAT_DD) {
1260
		u32 upper_len = 0;
1261

1262
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1263

1264 1265
		rx_buffer_info = &rx_ring->rx_buffer_info[i];

1266 1267
		skb = rx_buffer_info->skb;
		rx_buffer_info->skb = NULL;
1268
		prefetch(skb->data);
1269

1270
		if (ring_is_rsc_enabled(rx_ring))
1271
			pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
1272

1273 1274
		/* linear means we are building an skb from multiple pages */
		if (!skb_is_nonlinear(skb)) {
1275
			u16 hlen;
1276
			if (pkt_is_rsc &&
1277 1278
			    !(staterr & IXGBE_RXD_STAT_EOP) &&
			    !skb->prev) {
1279 1280 1281 1282 1283 1284 1285
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1286
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1287
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1288
			} else {
1289
				dma_unmap_single(rx_ring->dev,
1290 1291 1292
						 rx_buffer_info->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
1293
			}
J
Jesse Brandeburg 已提交
1294
			rx_buffer_info->dma = 0;
1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306

			if (ring_is_ps_enabled(rx_ring)) {
				hlen = ixgbe_get_hlen(rx_desc);
				upper_len = le16_to_cpu(rx_desc->wb.upper.length);
			} else {
				hlen = le16_to_cpu(rx_desc->wb.upper.length);
			}

			skb_put(skb, hlen);
		} else {
			/* assume packet split since header is unmapped */
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1307 1308 1309
		}

		if (upper_len) {
1310 1311 1312 1313
			dma_unmap_page(rx_ring->dev,
				       rx_buffer_info->page_dma,
				       PAGE_SIZE / 2,
				       DMA_FROM_DEVICE);
1314 1315
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1316 1317 1318
					   rx_buffer_info->page,
					   rx_buffer_info->page_offset,
					   upper_len);
1319

1320 1321
			if ((page_count(rx_buffer_info->page) == 1) &&
			    (page_to_nid(rx_buffer_info->page) == current_node))
1322
				get_page(rx_buffer_info->page);
1323 1324
			else
				rx_buffer_info->page = NULL;
1325 1326 1327 1328 1329 1330 1331 1332 1333 1334

			skb->len += upper_len;
			skb->data_len += upper_len;
			skb->truesize += upper_len;
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

1335
		next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
1336 1337
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1338

1339
		if (pkt_is_rsc) {
A
Alexander Duyck 已提交
1340 1341 1342 1343 1344 1345 1346
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1347
		if (!(staterr & IXGBE_RXD_STAT_EOP)) {
A
Alexander Duyck 已提交
1348
			if (ring_is_ps_enabled(rx_ring)) {
A
Alexander Duyck 已提交
1349 1350 1351 1352 1353 1354 1355 1356
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
1357
			rx_ring->rx_stats.non_eop_descs++;
1358 1359 1360
			goto next_desc;
		}

1361 1362 1363 1364 1365 1366 1367 1368 1369
		if (skb->prev) {
			skb = ixgbe_transform_rsc_queue(skb);
			/* if we got here without RSC the packet is invalid */
			if (!pkt_is_rsc) {
				__pskb_trim(skb, 0);
				rx_buffer_info->skb = skb;
				goto next_desc;
			}
		}
1370 1371 1372 1373 1374 1375 1376 1377 1378 1379

		if (ring_is_rsc_enabled(rx_ring)) {
			if (IXGBE_RSC_CB(skb)->delay_unmap) {
				dma_unmap_single(rx_ring->dev,
						 IXGBE_RSC_CB(skb)->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
				IXGBE_RSC_CB(skb)->dma = 0;
				IXGBE_RSC_CB(skb)->delay_unmap = false;
			}
1380 1381
		}
		if (pkt_is_rsc) {
1382 1383
			if (ring_is_ps_enabled(rx_ring))
				rx_ring->rx_stats.rsc_count +=
1384
					skb_shinfo(skb)->nr_frags;
1385
			else
1386 1387
				rx_ring->rx_stats.rsc_count +=
					IXGBE_RSC_CB(skb)->skb_cnt;
1388 1389 1390 1391
			rx_ring->rx_stats.rsc_flush++;
		}

		/* ERR_MASK will only have valid bits if EOP set */
1392 1393
		if (unlikely(staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK)) {
			dev_kfree_skb_any(skb);
1394 1395 1396
			goto next_desc;
		}

1397
		ixgbe_rx_checksum(adapter, rx_desc, skb, staterr);
E
Emil Tantilov 已提交
1398 1399
		if (adapter->netdev->features & NETIF_F_RXHASH)
			ixgbe_rx_hash(rx_desc, skb);
1400 1401 1402 1403 1404

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1405
		skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1406 1407
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1408 1409 1410
		if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb,
						   staterr);
1411 1412
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
1413
				goto next_desc;
1414
			}
1415
		}
1416
#endif /* IXGBE_FCOE */
1417
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1418

1419
		budget--;
1420 1421 1422
next_desc:
		rx_desc->wb.upper.status_error = 0;

1423
		if (!budget)
1424 1425
			break;

1426 1427
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1428
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1429 1430 1431 1432 1433 1434
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1435 1436
	}

1437
	rx_ring->next_to_clean = i;
1438
	cleaned_count = ixgbe_desc_unused(rx_ring);
1439 1440

	if (cleaned_count)
1441
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1442

1443 1444 1445 1446 1447
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

1448
		mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
1449 1450 1451 1452 1453 1454 1455 1456 1457
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1458 1459 1460 1461
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1462 1463
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
1464 1465

	return !!budget;
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1477
	struct ixgbe_q_vector *q_vector;
1478
	int q_vectors, v_idx;
1479
	u32 mask;
1480

1481
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1482

1483 1484 1485 1486 1487 1488
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

1489 1490
	/*
	 * Populate the IVAR table and set the ITR values to the
1491 1492 1493
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1494
		struct ixgbe_ring *ring;
1495
		q_vector = adapter->q_vector[v_idx];
1496

1497 1498 1499 1500 1501 1502
		for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

		for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515
		if (q_vector->tx.ring && !q_vector->rx.ring) {
			/* tx only vector */
			if (adapter->tx_itr_setting == 1)
				q_vector->itr = IXGBE_10K_ITR;
			else
				q_vector->itr = adapter->tx_itr_setting;
		} else {
			/* rx or rx/tx vector */
			if (adapter->rx_itr_setting == 1)
				q_vector->itr = IXGBE_20K_ITR;
			else
				q_vector->itr = adapter->rx_itr_setting;
		}
1516

1517
		ixgbe_write_eitr(q_vector);
1518 1519
	}

1520 1521
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1522
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1523
			       v_idx);
1524 1525
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1526
	case ixgbe_mac_X540:
1527
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1528 1529 1530 1531
		break;
	default:
		break;
	}
1532 1533
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1534
	/* set up to autoclear timer, and the vectors */
1535
	mask = IXGBE_EIMS_ENABLE_MASK;
1536 1537 1538 1539
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

1540
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1541 1542
}

1543 1544 1545 1546 1547 1548 1549 1550 1551
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1552 1553
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
1565 1566
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
1567 1568
{
	u64 bytes_perint;
1569 1570 1571 1572 1573
	struct ixgbe_adapter *adapter = q_vector->adapter;
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
	u8 itr_setting = ring_container->itr;
1574 1575

	if (packets == 0)
1576
		return;
1577 1578 1579 1580 1581 1582 1583

	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
1584
	timepassed_us = q_vector->itr >> 2;
1585 1586 1587 1588 1589
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
1590
			itr_setting = low_latency;
1591 1592 1593
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
1594
			itr_setting = bulk_latency;
1595
		else if (bytes_perint <= adapter->eitr_low)
1596
			itr_setting = lowest_latency;
1597 1598 1599
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
1600
			itr_setting = low_latency;
1601 1602 1603
		break;
	}

1604 1605 1606 1607 1608 1609
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
1610 1611
}

1612 1613
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1614
 * @q_vector: structure containing interrupt and ring information
1615 1616 1617 1618 1619
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1620
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1621
{
1622
	struct ixgbe_adapter *adapter = q_vector->adapter;
1623
	struct ixgbe_hw *hw = &adapter->hw;
1624
	int v_idx = q_vector->v_idx;
1625
	u32 itr_reg = q_vector->itr;
1626

1627 1628
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1629 1630
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
1631 1632
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1633
	case ixgbe_mac_X540:
1634 1635 1636 1637 1638
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
1639 1640 1641
		break;
	default:
		break;
1642 1643 1644 1645
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1646
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
1647
{
1648
	u32 new_itr = q_vector->itr;
1649
	u8 current_itr;
1650

1651 1652
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
1653

1654
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
1655 1656 1657 1658

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
1659
		new_itr = IXGBE_100K_ITR;
1660 1661
		break;
	case low_latency:
1662
		new_itr = IXGBE_20K_ITR;
1663 1664
		break;
	case bulk_latency:
1665
		new_itr = IXGBE_8K_ITR;
1666
		break;
1667 1668
	default:
		break;
1669 1670
	}

1671
	if (new_itr != q_vector->itr) {
1672
		/* do an exponential smoothing */
1673 1674
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
1675

1676
		/* save the algorithm value here */
1677
		q_vector->itr = new_itr & IXGBE_MAX_EITR;
1678 1679

		ixgbe_write_eitr(q_vector);
1680 1681 1682
	}
}

1683
/**
1684 1685
 * ixgbe_check_overtemp_subtask - check for over tempurature
 * @adapter: pointer to adapter
1686
 **/
1687
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
1688 1689 1690 1691
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1692
	if (test_bit(__IXGBE_DOWN, &adapter->state))
1693 1694
		return;

1695 1696 1697 1698 1699 1700
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

1701
	switch (hw->device_id) {
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
		if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
			u32 autoneg;
			bool link_up = false;
1717 1718 1719

			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

1720 1721 1722 1723 1724 1725 1726 1727 1728
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
1729 1730
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
1731
			return;
1732
		break;
1733
	}
1734 1735 1736 1737
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
1738 1739

	adapter->interrupt_event = 0;
1740 1741
}

1742 1743 1744 1745 1746 1747
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1748
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1749 1750 1751 1752
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1753

1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
		if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
}

1787 1788 1789 1790
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

1791 1792 1793
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1794 1795 1796 1797
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
			ixgbe_service_event_schedule(adapter);
		}
1798 1799
	}

1800 1801 1802
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1803 1804 1805 1806
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
1807 1808 1809
	}
}

1810 1811 1812 1813 1814 1815 1816 1817 1818
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1819
		IXGBE_WRITE_FLUSH(hw);
1820
		ixgbe_service_event_schedule(adapter);
1821 1822 1823
	}
}

1824 1825 1826 1827
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
1828
	struct ixgbe_hw *hw = &adapter->hw;
1829

1830 1831
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1832
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1833 1834 1835
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1836
	case ixgbe_mac_X540:
1837
		mask = (qmask & 0xFFFFFFFF);
1838 1839
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
1840
		mask = (qmask >> 32);
1841 1842 1843 1844 1845
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
1846 1847 1848 1849 1850
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
1851
					    u64 qmask)
1852 1853
{
	u32 mask;
1854
	struct ixgbe_hw *hw = &adapter->hw;
1855

1856 1857
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1858
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1859 1860 1861
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1862
	case ixgbe_mac_X540:
1863
		mask = (qmask & 0xFFFFFFFF);
1864 1865
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
1866
		mask = (qmask >> 32);
1867 1868 1869 1870 1871
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
1872 1873 1874 1875
	}
	/* skip the flush */
}

1876
/**
1877 1878
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
1879
 **/
1880 1881
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
1882
{
1883
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
1884

1885 1886 1887
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
1888

1889
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
1890 1891 1892 1893 1894 1895 1896 1897 1898 1899
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			mask |= IXGBE_EIMS_GPI_SDP0;
			break;
		case ixgbe_mac_X540:
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
1900 1901 1902 1903 1904 1905
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
1906 1907
	case ixgbe_mac_X540:
		mask |= IXGBE_EIMS_ECC;
1908 1909 1910 1911
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
1912
	}
1913 1914 1915
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
1916

1917 1918 1919 1920 1921
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
1922 1923
}

1924
static irqreturn_t ixgbe_msix_other(int irq, void *data)
1925
{
1926
	struct ixgbe_adapter *adapter = data;
1927
	struct ixgbe_hw *hw = &adapter->hw;
1928
	u32 eicr;
1929

1930 1931 1932 1933 1934 1935 1936 1937
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1938

1939 1940
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1941

1942 1943
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
1944

1945 1946
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1947
	case ixgbe_mac_X540:
1948 1949 1950
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC Err, please "
			       "reboot\n");
1951 1952
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
1953
			int reinit_count = 0;
1954 1955
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
1956
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
1957
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1958 1959 1960 1961 1962 1963 1964 1965
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
1966 1967
			}
		}
1968
		ixgbe_check_sfp_event(adapter, eicr);
1969
		ixgbe_check_overtemp_event(adapter, eicr);
1970 1971 1972
		break;
	default:
		break;
1973
	}
1974

1975
	ixgbe_check_fan_failure(adapter, eicr);
1976

1977
	/* re-enable the original interrupt state, no lsc, no queues */
1978
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
1979
		ixgbe_irq_enable(adapter, false, false);
1980

1981
	return IRQ_HANDLED;
1982
}
1983

1984
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
1985
{
1986
	struct ixgbe_q_vector *q_vector = data;
1987

1988
	/* EIAM disabled interrupts (on this vector) for us */
1989

1990 1991
	if (q_vector->rx.ring || q_vector->tx.ring)
		napi_schedule(&q_vector->napi);
1992

1993
	return IRQ_HANDLED;
1994 1995
}

1996
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
1997
				     int r_idx)
1998
{
1999
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2000
	struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
2001

2002
	rx_ring->q_vector = q_vector;
2003 2004 2005
	rx_ring->next = q_vector->rx.ring;
	q_vector->rx.ring = rx_ring;
	q_vector->rx.count++;
2006 2007 2008
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2009
				     int t_idx)
2010
{
2011
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2012
	struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
2013

2014
	tx_ring->q_vector = q_vector;
2015 2016 2017
	tx_ring->next = q_vector->tx.ring;
	q_vector->tx.ring = tx_ring;
	q_vector->tx.count++;
2018
	q_vector->tx.work_limit = a->tx_work_limit;
2019 2020
}

2021
/**
2022 2023
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
2024
 *
2025 2026 2027 2028 2029
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2030
 **/
2031
static void ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
2032
{
2033 2034 2035
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	int rxr_remaining = adapter->num_rx_queues, rxr_idx = 0;
	int txr_remaining = adapter->num_tx_queues, txr_idx = 0;
2036 2037
	int v_start = 0;

2038
	/* only one q_vector if MSI-X is disabled. */
2039
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
2040
		q_vectors = 1;
2041

2042
	/*
2043 2044 2045 2046
	 * If we don't have enough vectors for a 1-to-1 mapping, we'll have to
	 * group them so there are multiple queues per vector.
	 *
	 * Re-adjusting *qpv takes care of the remainder.
2047
	 */
2048 2049 2050
	for (; v_start < q_vectors && rxr_remaining; v_start++) {
		int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_start);
		for (; rqpv; rqpv--, rxr_idx++, rxr_remaining--)
2051 2052
			map_vector_to_rxq(adapter, v_start, rxr_idx);
	}
2053

2054
	/*
2055 2056
	 * If there are not enough q_vectors for each ring to have it's own
	 * vector then we must pair up Rx/Tx on a each vector
2057
	 */
2058 2059 2060 2061 2062 2063 2064
	if ((v_start + txr_remaining) > q_vectors)
		v_start = 0;

	for (; v_start < q_vectors && txr_remaining; v_start++) {
		int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_start);
		for (; tqpv; tqpv--, txr_idx++, txr_remaining--)
			map_vector_to_txq(adapter, v_start, txr_idx);
2065
	}
2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2078 2079
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	int vector, err;
2080
	int ri = 0, ti = 0;
2081 2082

	for (vector = 0; vector < q_vectors; vector++) {
2083
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2084
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2085

2086
		if (q_vector->tx.ring && q_vector->rx.ring) {
2087
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2088 2089 2090
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2091
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2092 2093
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2094
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2095
				 "%s-%s-%d", netdev->name, "tx", ti++);
2096 2097 2098
		} else {
			/* skip this unused q_vector */
			continue;
2099
		}
2100 2101
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2102
		if (err) {
2103
			e_err(probe, "request_irq failed for MSIX interrupt "
2104
			      "Error: %d\n", err);
2105
			goto free_queue_irqs;
2106
		}
2107 2108 2109 2110 2111 2112
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
					      q_vector->affinity_mask);
		}
2113 2114
	}

2115
	err = request_irq(adapter->msix_entries[vector].vector,
2116
			  ixgbe_msix_other, 0, netdev->name, adapter);
2117
	if (err) {
2118
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2119
		goto free_queue_irqs;
2120 2121 2122 2123
	}

	return 0;

2124
free_queue_irqs:
2125 2126 2127 2128 2129 2130 2131
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2132 2133
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2134 2135 2136 2137 2138 2139
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2140
 * ixgbe_intr - legacy mode Interrupt Handler
2141 2142 2143 2144 2145
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2146
	struct ixgbe_adapter *adapter = data;
2147
	struct ixgbe_hw *hw = &adapter->hw;
2148
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2149 2150
	u32 eicr;

2151
	/*
2152
	 * Workaround for silicon errata on 82598.  Mask the interrupts
2153 2154 2155 2156
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2157 2158 2159
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2160
	if (!eicr) {
2161 2162
		/*
		 * shared interrupt alert!
2163
		 * make sure interrupts are enabled because the read will
2164 2165 2166 2167 2168 2169
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2170
		return IRQ_NONE;	/* Not our interrupt */
2171
	}
2172

2173 2174
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2175

2176 2177
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2178
	case ixgbe_mac_X540:
2179
		ixgbe_check_sfp_event(adapter, eicr);
2180
		ixgbe_check_overtemp_event(adapter, eicr);
2181 2182 2183 2184
		break;
	default:
		break;
	}
2185

2186 2187
	ixgbe_check_fan_failure(adapter, eicr);

2188
	if (napi_schedule_prep(&(q_vector->napi))) {
2189
		/* would disable interrupts here but EIAM disabled it */
2190
		__napi_schedule(&(q_vector->napi));
2191 2192
	}

2193 2194 2195 2196 2197 2198 2199 2200
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2201 2202 2203
	return IRQ_HANDLED;
}

2204 2205
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	int i;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (i = 0; i < adapter->num_rx_queues; i++) {
		adapter->rx_ring[i]->q_vector = NULL;
		adapter->rx_ring[i]->next = NULL;
	}
	for (i = 0; i < adapter->num_tx_queues; i++) {
		adapter->tx_ring[i]->q_vector = NULL;
		adapter->tx_ring[i]->next = NULL;
	}
2221 2222

	for (i = 0; i < q_vectors; i++) {
2223
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2224 2225
		memset(&q_vector->rx, 0, sizeof(struct ixgbe_ring_container));
		memset(&q_vector->tx, 0, sizeof(struct ixgbe_ring_container));
2226 2227 2228
	}
}

2229 2230 2231 2232 2233 2234 2235
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2236
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2237 2238
{
	struct net_device *netdev = adapter->netdev;
2239
	int err;
2240

2241 2242 2243 2244
	/* map all of the rings to the q_vectors */
	ixgbe_map_rings_to_vectors(adapter);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2245
		err = ixgbe_request_msix_irqs(adapter);
2246
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2247
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2248
				  netdev->name, adapter);
2249
	else
2250
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2251
				  netdev->name, adapter);
2252

2253
	if (err) {
2254
		e_err(probe, "request_irq failed, Error %d\n", err);
2255

2256 2257 2258 2259
		/* place q_vectors and rings back into a known good state */
		ixgbe_reset_q_vectors(adapter);
	}

2260 2261 2262 2263 2264 2265
	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2266
		int i, q_vectors;
2267

2268 2269
		q_vectors = adapter->num_msix_vectors;
		i = q_vectors - 1;
2270
		free_irq(adapter->msix_entries[i].vector, adapter);
2271
		i--;
2272

2273
		for (; i >= 0; i--) {
2274
			/* free only the irqs that were actually requested */
2275 2276
			if (!adapter->q_vector[i]->rx.ring &&
			    !adapter->q_vector[i]->tx.ring)
2277 2278
				continue;

2279 2280 2281 2282
			/* clear the affinity_mask in the IRQ descriptor */
			irq_set_affinity_hint(adapter->msix_entries[i].vector,
					      NULL);

2283
			free_irq(adapter->msix_entries[i].vector,
2284
				 adapter->q_vector[i]);
2285 2286
		}
	} else {
2287
		free_irq(adapter->pdev->irq, adapter);
2288
	}
2289 2290 2291

	/* clear q_vector state information */
	ixgbe_reset_q_vectors(adapter);
2292 2293
}

2294 2295 2296 2297 2298 2299
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2300 2301
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2302
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2303 2304
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2305
	case ixgbe_mac_X540:
2306 2307
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2308
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2309 2310 2311
		break;
	default:
		break;
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2323 2324 2325 2326 2327 2328
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
2329
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2330

2331 2332 2333 2334 2335 2336 2337
	/* rx/tx vector */
	if (adapter->rx_itr_setting == 1)
		q_vector->itr = IXGBE_20K_ITR;
	else
		q_vector->itr = adapter->rx_itr_setting;

	ixgbe_write_eitr(q_vector);
2338

2339 2340
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2341

2342
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2343 2344
}

2345 2346 2347 2348 2349 2350 2351
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2352 2353
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2354 2355 2356
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2357
	int wait_loop = 10;
2358
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
2359
	u8 reg_idx = ring->reg_idx;
2360

2361
	/* disable queue to avoid issues while updating state */
2362
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
2363 2364
	IXGBE_WRITE_FLUSH(hw);

2365
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2366
			(tdba & DMA_BIT_MASK(32)));
2367 2368 2369 2370 2371
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2372
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2373

2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
	 * higher than 1 when ITR is 0 as it could cause false TX hangs
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
	if (!adapter->tx_itr_setting || !adapter->rx_itr_setting)
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

	/* PTHRESH=32 is needed to avoid a Tx hang with DFP enabled. */
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
2390 2391

	/* reinitialize flowdirector state */
2392 2393 2394 2395 2396 2397 2398 2399
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    adapter->atr_sample_rate) {
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2400

2401 2402
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2403 2404 2405 2406 2407 2408 2409 2410 2411 2412
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
2413
		usleep_range(1000, 2000);
2414 2415 2416 2417
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2418 2419
}

2420 2421 2422 2423
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
2424
	u32 reg;
2425
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
2436
	switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2437 2438 2439 2440
	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;
2441 2442 2443 2444 2445 2446 2447
	default:
		if (!tcs)
			reg = IXGBE_MTQC_64Q_1PB;
		else if (tcs <= 4)
			reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else
			reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2448

2449
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2450

2451 2452 2453 2454 2455 2456
		/* Enable Security TX Buffer IFG for multiple pb */
		if (tcs) {
			reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
			reg |= IXGBE_SECTX_DCB;
			IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
		}
2457 2458 2459 2460 2461 2462 2463 2464
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2465
/**
2466
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2467 2468 2469 2470 2471 2472
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2473 2474
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2475
	u32 i;
2476

2477 2478 2479 2480 2481 2482 2483 2484 2485
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2486
	/* Setup the HW Tx Head and Tail descriptor pointers */
2487 2488
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2489 2490
}

2491
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2492

2493
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2494
				   struct ixgbe_ring *rx_ring)
2495 2496
{
	u32 srrctl;
2497
	u8 reg_idx = rx_ring->reg_idx;
2498

2499 2500 2501 2502
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB: {
		struct ixgbe_ring_feature *feature = adapter->ring_feature;
		const int mask = feature[RING_F_RSS].mask;
2503
		reg_idx = reg_idx & mask;
2504
	}
2505 2506
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2507
	case ixgbe_mac_X540:
2508 2509 2510 2511
	default:
		break;
	}

2512
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
2513 2514 2515

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2516 2517
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2518

2519 2520 2521
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

A
Alexander Duyck 已提交
2522
	if (ring_is_ps_enabled(rx_ring)) {
2523 2524 2525 2526 2527
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2528 2529
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2530 2531
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2532 2533
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2534

2535
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
2536
}
2537

2538
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2539
{
2540 2541
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2542 2543
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2544 2545 2546
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2547
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2548 2549 2550 2551
	int maxq = adapter->ring_feature[RING_F_RSS].indices;

	if (tcs)
		maxq = min(maxq, adapter->num_tx_queues / tcs);
2552

2553 2554 2555 2556 2557 2558
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
2559
		if (j == maxq)
2560 2561 2562 2563 2564 2565 2566
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2567

2568 2569 2570 2571 2572
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

2573 2574
	if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
	    (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
2575
		mrqc = IXGBE_MRQC_RSSEN;
2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594
	} else {
		int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
					     | IXGBE_FLAG_SRIOV_ENABLED);

		switch (mask) {
		case (IXGBE_FLAG_RSS_ENABLED):
			if (!tcs)
				mrqc = IXGBE_MRQC_RSSEN;
			else if (tcs <= 4)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
			break;
		case (IXGBE_FLAG_SRIOV_ENABLED):
			mrqc = IXGBE_MRQC_VMDQEN;
			break;
		default:
			break;
		}
2595 2596
	}

2597 2598 2599 2600 2601 2602 2603
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2604 2605
}

2606 2607 2608 2609 2610
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
2611
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2612
				   struct ixgbe_ring *ring)
2613 2614 2615
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2616
	int rx_buf_len;
2617
	u8 reg_idx = ring->reg_idx;
2618

A
Alexander Duyck 已提交
2619
	if (!ring_is_rsc_enabled(ring))
2620
		return;
2621

2622 2623
	rx_buf_len = ring->rx_buf_len;
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2624 2625 2626 2627 2628 2629
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
A
Alexander Duyck 已提交
2630
	if (ring_is_ps_enabled(ring)) {
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
2641
		if (rx_buf_len < IXGBE_RXBUFFER_4K)
2642
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2643
		else if (rx_buf_len < IXGBE_RXBUFFER_8K)
2644 2645 2646 2647
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
2648
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2649 2650
}

2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
2685
	u8 reg_idx = ring->reg_idx;
2686 2687 2688 2689 2690 2691 2692

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
2693
		usleep_range(1000, 2000);
2694 2695 2696 2697 2698 2699 2700 2701 2702
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

2733 2734
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2735 2736 2737
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
2738
	u32 rxdctl;
2739
	u8 reg_idx = ring->reg_idx;
2740

2741 2742
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2743
	ixgbe_disable_rx_queue(adapter, ring);
2744

2745 2746 2747 2748 2749 2750
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
2751
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
2752 2753 2754 2755

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

2756 2757 2758 2759 2760 2761 2762 2763
	/* If operating in IOV mode set RLPML for X540 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    hw->mac.type == ixgbe_mac_X540) {
		rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
		rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
			    ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
	}

2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780
	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
2781
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
2782 2783
}

2784 2785 2786 2787 2788 2789 2790
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
2791 2792
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
2793
		      IXGBE_PSRTYPE_L2HDR |
2794
		      IXGBE_PSRTYPE_IPV6HDR;
2795 2796 2797 2798 2799 2800 2801 2802 2803 2804 2805 2806

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
	reg_offset = (adapter->num_vfs > 32) ? 1 : 0;

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2847
	/* Enable MAC Anti-Spoofing */
G
Greg Rose 已提交
2848 2849 2850
	hw->mac.ops.set_mac_anti_spoofing(hw,
					  (adapter->antispoofing_enabled =
					   (adapter->num_vfs != 0)),
2851
					  adapter->num_vfs);
2852 2853
}

2854
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
2855 2856 2857 2858
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
2859
	int rx_buf_len;
2860 2861 2862
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
2863

2864
	/* Decide whether to use packet split mode or not */
2865 2866 2867
	/* On by default */
	adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;

2868
	/* Do not use packet split if we're in SR-IOV Mode */
2869 2870 2871 2872 2873 2874
	if (adapter->num_vfs)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;

	/* Disable packet split due to 82599 erratum #45 */
	if (hw->mac.type == ixgbe_mac_82599EB)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
2875

2876
#ifdef IXGBE_FCOE
2877 2878 2879 2880
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2881

2882 2883 2884 2885 2886 2887 2888 2889 2890
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914
	/* MHADD will allow an extra 4 bytes past for vlan tagged frames */
	max_frame += VLAN_HLEN;

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
		rx_buf_len = IXGBE_RX_HDR_SIZE;
	} else {
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
		    (netdev->mtu <= ETH_DATA_LEN))
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
		/*
		 * Make best use of allocation by using all but 1K of a
		 * power of 2 allocation that will be used for skb->head.
		 */
		else if (max_frame <= IXGBE_RXBUFFER_3K)
			rx_buf_len = IXGBE_RXBUFFER_3K;
		else if (max_frame <= IXGBE_RXBUFFER_7K)
			rx_buf_len = IXGBE_RXBUFFER_7K;
		else if (max_frame <= IXGBE_RXBUFFER_15K)
			rx_buf_len = IXGBE_RXBUFFER_15K;
		else
			rx_buf_len = IXGBE_MAX_RXBUFFER;
	}

2915 2916 2917 2918
	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2919

2920 2921 2922 2923
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
2924
	for (i = 0; i < adapter->num_rx_queues; i++) {
2925
		rx_ring = adapter->rx_ring[i];
2926
		rx_ring->rx_buf_len = rx_buf_len;
2927

2928
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
A
Alexander Duyck 已提交
2929 2930 2931 2932 2933 2934
			set_ring_ps_enabled(rx_ring);
		else
			clear_ring_ps_enabled(rx_ring);

		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
2935
		else
A
Alexander Duyck 已提交
2936
			clear_ring_rsc_enabled(rx_ring);
2937

2938
#ifdef IXGBE_FCOE
2939
		if (netdev->features & NETIF_F_FCOE_MTU) {
2940 2941
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
2942
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
A
Alexander Duyck 已提交
2943
				clear_ring_ps_enabled(rx_ring);
2944 2945
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
2946
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
A
Alexander Duyck 已提交
2947 2948 2949 2950
			} else if (!ring_is_rsc_enabled(rx_ring) &&
				   !ring_is_ps_enabled(rx_ring)) {
				rx_ring->rx_buf_len =
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
2951
			}
2952 2953
		}
#endif /* IXGBE_FCOE */
2954 2955 2956
	}
}

2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2977
	case ixgbe_mac_X540:
2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3011
	ixgbe_setup_rdrxctl(adapter);
3012

3013
	/* Program registers for the distribution of queues */
3014 3015
	ixgbe_setup_mrqc(adapter);

3016 3017
	ixgbe_set_uta(adapter);

3018 3019 3020 3021 3022 3023 3024
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3025 3026
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3027

3028 3029 3030 3031 3032 3033 3034
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3035 3036
}

3037 3038 3039 3040
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3041
	int pool_ndx = adapter->num_vfs;
3042 3043

	/* add VID to filter table */
3044
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3045
	set_bit(vid, adapter->active_vlans);
3046 3047 3048 3049 3050 3051
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3052
	int pool_ndx = adapter->num_vfs;
3053 3054

	/* remove VID from filter table */
3055
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3056
	clear_bit(vid, adapter->active_vlans);
3057 3058
}

3059 3060 3061 3062 3063 3064 3065
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3096 3097 3098 3099
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3100 3101
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3102 3103 3104
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3105
	case ixgbe_mac_X540:
3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3119
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3120 3121
 * @adapter: driver data
 */
3122
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3123 3124
{
	struct ixgbe_hw *hw = &adapter->hw;
3125
	u32 vlnctrl;
3126 3127 3128 3129
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3130 3131
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3132 3133 3134
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3135
	case ixgbe_mac_X540:
3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3148 3149
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3150
	u16 vid;
3151

3152 3153 3154 3155
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3156 3157
}

3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
G
Greg Rose 已提交
3172
	unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3200
/**
3201
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3202 3203
 * @netdev: network interface device structure
 *
3204 3205 3206 3207
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3208
 **/
3209
void ixgbe_set_rx_mode(struct net_device *netdev)
3210 3211 3212
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3213 3214
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3215 3216 3217 3218 3219

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3220 3221 3222 3223 3224
	/* set all bits that we expect to always be set */
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3225 3226 3227
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3228
	if (netdev->flags & IFF_PROMISC) {
3229
		hw->addr_ctrl.user_set_promisc = true;
3230
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3231
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3232 3233
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3234
	} else {
3235 3236
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3237 3238 3239 3240
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3241
			 * then we should just turn on promiscuous mode so
3242 3243 3244 3245
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3246
		}
3247
		ixgbe_vlan_filter_enable(adapter);
3248
		hw->addr_ctrl.user_set_promisc = false;
3249 3250 3251
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
L
Lucas De Marchi 已提交
3252
		 * unicast promiscuous mode
3253 3254 3255 3256 3257 3258
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3259 3260
	}

3261
	if (adapter->num_vfs) {
3262
		ixgbe_restore_vf_multicasts(adapter);
3263 3264 3265 3266 3267 3268 3269
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3270 3271 3272 3273 3274

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3275 3276
}

3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3288
		q_vector = adapter->q_vector[q_idx];
3289
		napi_enable(&q_vector->napi);
3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3304
		q_vector = adapter->q_vector[q_idx];
3305 3306 3307 3308
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3309
#ifdef CONFIG_IXGBE_DCB
3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3321
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3322

3323 3324 3325 3326 3327 3328 3329 3330 3331
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3332 3333

	/* Enable VLAN tag insert/strip */
3334
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3335

3336
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3337 3338

	/* reconfigure the hardware */
3339
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
3340
#ifdef IXGBE_FCOE
3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351
		if (adapter->netdev->features & NETIF_F_FCOE_MTU)
			max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
#endif
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
	} else {
		struct net_device *dev = adapter->netdev;

3352 3353 3354 3355 3356 3357 3358 3359 3360 3361 3362 3363
		if (adapter->ixgbe_ieee_ets) {
			struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
			int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

			ixgbe_dcb_hw_ets(&adapter->hw, ets, max_frame);
		}

		if (adapter->ixgbe_ieee_pfc) {
			struct ieee_pfc *pfc = adapter->ixgbe_ieee_pfc;

			ixgbe_dcb_hw_pfc_config(&adapter->hw, pfc->pfc_en);
		}
3364
	}
3365 3366 3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
		int i;
		u32 reg = 0;

		for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
			u8 msb = 0;
			u8 cnt = adapter->netdev->tc_to_txq[i].count;

			while (cnt >>= 1)
				msb++;

			reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
		}
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
	}
3382
}
3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

/*
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
 * @pb - packet buffer to calculate
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if (dev->features & NETIF_F_FCOE_MTU) {
		int fcoe_pb = 0;
3408

3409 3410 3411 3412 3413 3414 3415
#ifdef CONFIG_IXGBE_DCB
		fcoe_pb = netdev_get_prio_tc_map(dev, adapter->fcoe.up);

#endif
		if (fcoe_pb == pb && tc < IXGBE_FCOE_JUMBO_FRAME_SIZE)
			tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
	}
3416
#endif
3417

3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

/*
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
 * @pb - packet buffer to calculate
 */
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	hw->fc.low_water = ixgbe_lpbthresh(adapter);

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);

		/* Low water marks must not be larger than high water marks */
		if (hw->fc.low_water > hw->fc.high_water[i])
			hw->fc.low_water = 0;
	}
}

3505 3506 3507
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3508 3509
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
3510 3511 3512

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3513 3514 3515
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
3516

3517
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
3518
	ixgbe_pbthresh_setup(adapter);
3519 3520
}

3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
3535 3536 3537 3538 3539
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
3540 3541 3542 3543 3544
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

3545 3546
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
3547
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
3548
#ifdef CONFIG_IXGBE_DCB
3549
	ixgbe_configure_dcb(adapter);
3550
#endif
3551

3552
	ixgbe_set_rx_mode(adapter->netdev);
3553 3554
	ixgbe_restore_vlan(adapter);

3555 3556 3557 3558 3559
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3560
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3561 3562
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
3563 3564 3565 3566
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
3567
	}
3568

3569
	ixgbe_configure_virtualization(adapter);
3570

3571 3572 3573 3574
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3575 3576 3577 3578 3579 3580 3581
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3582 3583 3584 3585
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3586
		return true;
3587 3588 3589
	case ixgbe_phy_nl:
		if (hw->mac.type == ixgbe_mac_82598EB)
			return true;
3590 3591 3592 3593 3594
	default:
		return false;
	}
}

3595
/**
3596 3597 3598 3599 3600
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
3601 3602 3603 3604 3605 3606 3607 3608
	/*
	 * We are assuming the worst case scenerio here, and that
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
3609

3610
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
3611 3612 3613 3614
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3615 3616 3617 3618
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3619
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3620 3621
{
	u32 autoneg;
3622
	bool negotiation, link_up = false;
3623 3624 3625 3626 3627 3628 3629 3630
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

3631 3632
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
3633 3634
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3635 3636 3637
	if (ret)
		goto link_cfg_out;

3638 3639
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3640 3641 3642 3643
link_cfg_out:
	return ret;
}

3644
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3645 3646
{
	struct ixgbe_hw *hw = &adapter->hw;
3647
	u32 gpie = 0;
3648

3649
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3650 3651 3652
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3653 3654 3655 3656 3657 3658 3659 3660 3661
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3662 3663
		case ixgbe_mac_X540:
		default:
3664 3665 3666 3667 3668
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3669 3670 3671 3672
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3673

3674 3675 3676 3677 3678 3679
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3680 3681
	}

3682
	/* Enable Thermal over heat sensor interrupt */
3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			gpie |= IXGBE_SDP0_GPIEN;
			break;
		case ixgbe_mac_X540:
			gpie |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
	}
3695

3696 3697
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3698 3699
		gpie |= IXGBE_SDP1_GPIEN;

3700
	if (hw->mac.type == ixgbe_mac_82599EB) {
3701 3702
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3703
	}
3704 3705 3706 3707

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

3708
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
3709 3710 3711 3712 3713 3714 3715
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3716

3717 3718 3719 3720 3721
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3722 3723 3724
	/* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
3725
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
3726
	      (hw->mac.type == ixgbe_mac_82599EB))))
3727 3728
		hw->mac.ops.enable_tx_laser(hw);

3729
	clear_bit(__IXGBE_DOWN, &adapter->state);
3730 3731
	ixgbe_napi_enable_all(adapter);

3732 3733 3734 3735 3736 3737 3738 3739
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

3740 3741
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3742
	ixgbe_irq_enable(adapter, true, true);
3743

3744 3745 3746 3747 3748 3749 3750
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3751
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3752 3753
	}

3754
	/* enable transmits */
3755
	netif_tx_start_all_queues(adapter->netdev);
3756

3757 3758
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3759 3760
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3761
	mod_timer(&adapter->service_timer, jiffies);
3762 3763 3764 3765 3766

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3767 3768
}

3769 3770 3771
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
3772 3773 3774
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

3775
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3776
		usleep_range(1000, 2000);
3777
	ixgbe_down(adapter);
3778 3779 3780 3781 3782 3783 3784 3785
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3786 3787 3788 3789
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3790
void ixgbe_up(struct ixgbe_adapter *adapter)
3791 3792 3793 3794
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

3795
	ixgbe_up_complete(adapter);
3796 3797 3798 3799
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3800
	struct ixgbe_hw *hw = &adapter->hw;
3801 3802
	int err;

3803 3804 3805 3806 3807 3808 3809 3810 3811
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

3812
	err = hw->mac.ops.init_hw(hw);
3813 3814 3815
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
3816
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
3817 3818
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3819
		e_dev_err("master disable timed out\n");
3820
		break;
3821 3822
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
3823 3824 3825 3826 3827 3828
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
3829
		break;
3830
	default:
3831
		e_dev_err("Hardware Error: %d\n", err);
3832
	}
3833

3834 3835
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

3836
	/* reprogram the RAR[0] in case user changed it. */
3837 3838
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
3839 3840 3841 3842 3843 3844
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
3845
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
3846
{
3847
	struct device *dev = rx_ring->dev;
3848
	unsigned long size;
3849
	u16 i;
3850

3851 3852 3853
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
3854

3855
	/* Free all the Rx ring sk_buffs */
3856 3857 3858 3859 3860
	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
3861
			dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
3862
					 rx_ring->rx_buf_len,
3863
					 DMA_FROM_DEVICE);
3864 3865 3866
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
3867
			struct sk_buff *skb = rx_buffer_info->skb;
3868
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
3869 3870
			do {
				struct sk_buff *this = skb;
3871
				if (IXGBE_RSC_CB(this)->delay_unmap) {
3872
					dma_unmap_single(dev,
3873
							 IXGBE_RSC_CB(this)->dma,
3874
							 rx_ring->rx_buf_len,
3875
							 DMA_FROM_DEVICE);
3876
					IXGBE_RSC_CB(this)->dma = 0;
3877
					IXGBE_RSC_CB(skb)->delay_unmap = false;
3878
				}
A
Alexander Duyck 已提交
3879 3880 3881
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
3882 3883 3884
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
3885
		if (rx_buffer_info->page_dma) {
3886
			dma_unmap_page(dev, rx_buffer_info->page_dma,
3887
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
3888 3889
			rx_buffer_info->page_dma = 0;
		}
3890 3891
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
3892
		rx_buffer_info->page_offset = 0;
3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
3909
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
3910 3911 3912
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
3913
	u16 i;
3914

3915 3916 3917
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
3918

3919
	/* Free all the Tx ring sk_buffs */
3920 3921
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
3922
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
3936
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3937 3938
 * @adapter: board private structure
 **/
3939
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3940 3941 3942
{
	int i;

3943
	for (i = 0; i < adapter->num_rx_queues; i++)
3944
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
3945 3946 3947
}

/**
3948
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3949 3950
 * @adapter: board private structure
 **/
3951
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3952 3953 3954
{
	int i;

3955
	for (i = 0; i < adapter->num_tx_queues; i++)
3956
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
3957 3958
}

3959 3960 3961 3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

3976 3977 3978
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3979
	struct ixgbe_hw *hw = &adapter->hw;
3980
	u32 rxctrl;
3981
	int i;
3982 3983 3984 3985 3986

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

	/* disable receives */
3987 3988
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3989

3990 3991 3992 3993 3994
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

3995
	usleep_range(10000, 20000);
3996

3997 3998
	netif_tx_stop_all_queues(netdev);

3999
	/* call carrier off first to avoid false dev_watchdog timeouts */
4000 4001 4002 4003 4004 4005 4006
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4007 4008
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
4009 4010 4011 4012
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

4013
	if (adapter->num_vfs) {
4014 4015
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4016 4017 4018 4019 4020 4021 4022 4023 4024 4025

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4026 4027
	}

4028 4029
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4030
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4031
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
4032
	}
4033 4034

	/* Disable the Tx DMA engine on 82599 and X540 */
4035 4036
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4037
	case ixgbe_mac_X540:
4038
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4039 4040
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4041 4042 4043 4044
		break;
	default:
		break;
	}
4045

4046 4047
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4048 4049 4050 4051

	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
4052
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
4053 4054 4055
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

4056 4057 4058
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4059
#ifdef CONFIG_IXGBE_DCA
4060
	/* since we reset the hardware DCA settings were cleared */
4061
	ixgbe_setup_dca(adapter);
4062
#endif
4063 4064 4065
}

/**
4066 4067 4068 4069 4070
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
4071
 **/
4072
static int ixgbe_poll(struct napi_struct *napi, int budget)
4073
{
4074
	struct ixgbe_q_vector *q_vector =
4075
				container_of(napi, struct ixgbe_q_vector, napi);
4076
	struct ixgbe_adapter *adapter = q_vector->adapter;
4077 4078 4079
	struct ixgbe_ring *ring;
	int per_ring_budget;
	bool clean_complete = true;
4080

4081
#ifdef CONFIG_IXGBE_DCA
4082 4083
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
4084 4085
#endif

4086 4087
	for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
4088

4089 4090 4091 4092 4093 4094
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;
4095

4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111
	for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
		clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
						     per_ring_budget);

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
	napi_complete(napi);
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
4123
	ixgbe_tx_timeout_reset(adapter);
4124 4125
}

4126 4127 4128 4129 4130 4131 4132 4133
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
4134 4135 4136
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
4137
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
4138 4139

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4140 4141 4142
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
4143 4144 4145
		ret = true;
	} else {
		ret = false;
4146 4147
	}

4148 4149 4150
	return ret;
}

4151 4152 4153 4154 4155 4156 4157 4158 4159 4160
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4161
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4162 4163 4164 4165 4166 4167 4168 4169
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
4170 4171
	if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
	    (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
4172 4173 4174 4175 4176 4177 4178 4179 4180
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	}
	return ret;
}

4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

4196 4197 4198
	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;

4199
	f->indices = min((int)num_online_cpus(), f->indices);
4200

4201 4202
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
4203

4204 4205
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		e_info(probe, "FCoE enabled with RSS\n");
4206
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
4207 4208 4209
			ixgbe_set_fdir_queues(adapter);
		else
			ixgbe_set_rss_queues(adapter);
4210
	}
4211

4212 4213 4214 4215
	/* adding FCoE rx rings to the end */
	f->mask = adapter->num_rx_queues;
	adapter->num_rx_queues += f->indices;
	adapter->num_tx_queues += f->indices;
4216

4217 4218 4219 4220
	return true;
}
#endif /* IXGBE_FCOE */

4221 4222 4223
/* Artificial max queue cap per traffic class in DCB mode */
#define DCB_QUEUE_CAP 8

4224 4225 4226
#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
{
4227 4228 4229
	int per_tc_q, q, i, offset = 0;
	struct net_device *dev = adapter->netdev;
	int tcs = netdev_get_num_tc(dev);
4230

4231 4232
	if (!tcs)
		return false;
4233

4234 4235 4236
	/* Map queue offset and counts onto allocated tx queues */
	per_tc_q = min(dev->num_tx_queues / tcs, (unsigned int)DCB_QUEUE_CAP);
	q = min((int)num_online_cpus(), per_tc_q);
4237 4238

	for (i = 0; i < tcs; i++) {
4239 4240 4241
		netdev_set_prio_tc_map(dev, i, i);
		netdev_set_tc_queue(dev, i, q, offset);
		offset += q;
4242 4243
	}

4244 4245
	adapter->num_tx_queues = q * tcs;
	adapter->num_rx_queues = q * tcs;
4246 4247

#ifdef IXGBE_FCOE
4248 4249 4250 4251
	/* FCoE enabled queues require special configuration indexed
	 * by feature specific indices and mask. Here we map FCoE
	 * indices onto the DCB queue pairs allowing FCoE to own
	 * configuration later.
4252
	 */
4253 4254 4255 4256 4257 4258 4259 4260 4261
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
		int tc;
		struct ixgbe_ring_feature *f =
					&adapter->ring_feature[RING_F_FCOE];

		tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
		f->indices = dev->tc_to_txq[tc].count;
		f->mask = dev->tc_to_txq[tc].offset;
	}
4262 4263
#endif

4264
	return true;
4265
}
4266
#endif
4267

4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4281
/*
L
Lucas De Marchi 已提交
4282
 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
4283 4284 4285 4286 4287 4288 4289 4290 4291
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4292
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4293
{
4294 4295 4296 4297 4298 4299 4300
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4301
		goto done;
4302

4303 4304
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4305
		goto done;
4306 4307

#endif
4308 4309 4310 4311 4312
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4313 4314 4315
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4316
	if (ixgbe_set_rss_queues(adapter))
4317 4318 4319 4320 4321 4322 4323
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4324
	/* Notify the stack of the (possibly) reduced queue counts. */
4325
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4326 4327
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4328 4329
}

4330
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4331
				       int vectors)
4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4350
				      vectors);
4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4364 4365
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4366 4367 4368 4369 4370
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4371 4372 4373 4374 4375 4376
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4377
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4378 4379 4380 4381
	}
}

/**
4382
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4383 4384
 * @adapter: board private structure to initialize
 *
4385 4386
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4387
 **/
4388
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4389
{
4390 4391
	int i;

4392 4393
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		return false;
4394

4395 4396 4397 4398 4399 4400
	for (i = 0; i < adapter->num_rx_queues; i++)
		adapter->rx_ring[i]->reg_idx = i;
	for (i = 0; i < adapter->num_tx_queues; i++)
		adapter->tx_ring[i]->reg_idx = i;

	return true;
4401 4402 4403
}

#ifdef CONFIG_IXGBE_DCB
4404 4405

/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
J
John Fastabend 已提交
4406 4407
static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
				    unsigned int *tx, unsigned int *rx)
4408 4409 4410 4411 4412 4413 4414 4415 4416 4417
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	u8 num_tcs = netdev_get_num_tc(dev);

	*tx = 0;
	*rx = 0;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4418 4419
		*tx = tc << 2;
		*rx = tc << 3;
4420 4421 4422
		break;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
4423
		if (num_tcs > 4) {
4424 4425 4426 4427 4428 4429 4430 4431 4432 4433
			if (tc < 3) {
				*tx = tc << 5;
				*rx = tc << 4;
			} else if (tc <  5) {
				*tx = ((tc + 2) << 4);
				*rx = tc << 4;
			} else if (tc < num_tcs) {
				*tx = ((tc + 8) << 3);
				*rx = tc << 4;
			}
4434
		} else {
4435 4436 4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
			*rx =  tc << 5;
			switch (tc) {
			case 0:
				*tx =  0;
				break;
			case 1:
				*tx = 64;
				break;
			case 2:
				*tx = 96;
				break;
			case 3:
				*tx = 112;
				break;
			default:
				break;
			}
		}
		break;
	default:
		break;
	}
}

4459 4460 4461 4462 4463 4464 4465 4466 4467
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
4468 4469 4470
	struct net_device *dev = adapter->netdev;
	int i, j, k;
	u8 num_tcs = netdev_get_num_tc(dev);
4471

4472
	if (!num_tcs)
4473
		return false;
4474

4475 4476 4477 4478 4479 4480 4481 4482 4483 4484
	for (i = 0, k = 0; i < num_tcs; i++) {
		unsigned int tx_s, rx_s;
		u16 count = dev->tc_to_txq[i].count;

		ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
		for (j = 0; j < count; j++, k++) {
			adapter->tx_ring[k]->reg_idx = tx_s + j;
			adapter->rx_ring[k]->reg_idx = rx_s + j;
			adapter->tx_ring[k]->dcb_tc = i;
			adapter->rx_ring[k]->dcb_tc = i;
4485 4486
		}
	}
4487 4488

	return true;
4489 4490 4491
}
#endif

4492 4493 4494 4495 4496 4497 4498
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4499
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4500 4501 4502 4503
{
	int i;
	bool ret = false;

4504 4505
	if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
	    (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
4506
		for (i = 0; i < adapter->num_rx_queues; i++)
4507
			adapter->rx_ring[i]->reg_idx = i;
4508
		for (i = 0; i < adapter->num_tx_queues; i++)
4509
			adapter->tx_ring[i]->reg_idx = i;
4510 4511 4512 4513 4514 4515
		ret = true;
	}

	return ret;
}

4516 4517 4518 4519 4520 4521 4522 4523 4524 4525 4526
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4527 4528 4529 4530 4531
	int i;
	u8 fcoe_rx_i = 0, fcoe_tx_i = 0;

	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;
4532

4533
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4534
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
4535 4536 4537
			ixgbe_cache_ring_fdir(adapter);
		else
			ixgbe_cache_ring_rss(adapter);
4538

4539 4540
		fcoe_rx_i = f->mask;
		fcoe_tx_i = f->mask;
4541
	}
4542 4543 4544 4545 4546
	for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
		adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
		adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
	}
	return true;
4547 4548 4549
}

#endif /* IXGBE_FCOE */
4550 4551 4552 4553 4554 4555 4556 4557 4558 4559
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4560 4561
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4562 4563 4564 4565 4566 4567
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4568 4569 4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4582 4583
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4584

4585 4586 4587
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4588 4589 4590 4591 4592
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;
#endif

4593 4594 4595 4596
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;
#endif /* IXGBE_FCOE */
4597

4598 4599 4600
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4601 4602
	if (ixgbe_cache_ring_rss(adapter))
		return;
4603 4604
}

4605 4606 4607 4608 4609
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4610 4611
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4612
 **/
4613
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4614
{
4615
	int rx = 0, tx = 0, nid = adapter->node;
4616

4617 4618 4619 4620 4621 4622 4623
	if (nid < 0 || !node_online(nid))
		nid = first_online_node;

	for (; tx < adapter->num_tx_queues; tx++) {
		struct ixgbe_ring *ring;

		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4624
		if (!ring)
4625
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4626
		if (!ring)
4627
			goto err_allocation;
4628
		ring->count = adapter->tx_ring_count;
4629 4630
		ring->queue_index = tx;
		ring->numa_node = nid;
4631
		ring->dev = &adapter->pdev->dev;
4632
		ring->netdev = adapter->netdev;
4633

4634
		adapter->tx_ring[tx] = ring;
4635
	}
4636

4637 4638
	for (; rx < adapter->num_rx_queues; rx++) {
		struct ixgbe_ring *ring;
4639

4640
		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4641
		if (!ring)
4642
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4643
		if (!ring)
4644 4645 4646 4647
			goto err_allocation;
		ring->count = adapter->rx_ring_count;
		ring->queue_index = rx;
		ring->numa_node = nid;
4648
		ring->dev = &adapter->pdev->dev;
4649
		ring->netdev = adapter->netdev;
4650

4651
		adapter->rx_ring[rx] = ring;
4652 4653 4654 4655 4656 4657
	}

	ixgbe_cache_ring_register(adapter);

	return 0;

4658 4659 4660 4661 4662 4663
err_allocation:
	while (tx)
		kfree(adapter->tx_ring[--tx]);

	while (rx)
		kfree(adapter->rx_ring[--rx]);
4664 4665 4666 4667 4668 4669 4670 4671 4672 4673
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4674
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4675
{
4676
	struct ixgbe_hw *hw = &adapter->hw;
4677 4678 4679 4680 4681 4682 4683
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4684
	 * (roughly) the same number of vectors as there are CPU's.
4685 4686
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4687
		       (int)num_online_cpus()) + NON_Q_VECTORS;
4688 4689 4690

	/*
	 * At the same time, hardware can only support a maximum of
4691 4692 4693 4694
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4695
	 */
4696
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4697 4698 4699 4700

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4701
					sizeof(struct msix_entry), GFP_KERNEL);
4702 4703 4704
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4705

4706
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4707

4708 4709 4710
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4711

4712 4713
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4714
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4715
		e_err(probe,
4716
		      "ATR is not supported while multiple "
4717 4718
		      "queues are disabled.  Disabling Flow Director\n");
	}
4719 4720
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->atr_sample_rate = 0;
4721 4722 4723
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4724 4725 4726
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4727 4728 4729 4730 4731

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4732 4733 4734
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4735 4736 4737 4738 4739 4740 4741 4742
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4743 4744 4745 4746 4747 4748 4749 4750 4751
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
4752
	int v_idx, num_q_vectors;
4753 4754
	struct ixgbe_q_vector *q_vector;

4755
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4756
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4757
	else
4758 4759
		num_q_vectors = 1;

4760
	for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
4761
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
4762
					GFP_KERNEL, adapter->node);
4763 4764
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
4765
					   GFP_KERNEL);
4766 4767
		if (!q_vector)
			goto err_out;
4768

4769
		q_vector->adapter = adapter;
4770 4771
		q_vector->v_idx = v_idx;

4772 4773 4774 4775
		/* Allocate the affinity_hint cpumask, configure the mask */
		if (!alloc_cpumask_var(&q_vector->affinity_mask, GFP_KERNEL))
			goto err_out;
		cpumask_set_cpu(v_idx, q_vector->affinity_mask);
4776 4777 4778
		netif_napi_add(adapter->netdev, &q_vector->napi,
			       ixgbe_poll, 64);
		adapter->q_vector[v_idx] = q_vector;
4779 4780 4781 4782 4783
	}

	return 0;

err_out:
4784 4785 4786
	while (v_idx) {
		v_idx--;
		q_vector = adapter->q_vector[v_idx];
4787
		netif_napi_del(&q_vector->napi);
4788
		free_cpumask_var(q_vector->affinity_mask);
4789
		kfree(q_vector);
4790
		adapter->q_vector[v_idx] = NULL;
4791 4792 4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
4805
	int v_idx, num_q_vectors;
4806

4807
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4808
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4809
	else
4810 4811
		num_q_vectors = 1;

4812 4813 4814
	for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
		adapter->q_vector[v_idx] = NULL;
4815
		netif_napi_del(&q_vector->napi);
4816
		free_cpumask_var(q_vector->affinity_mask);
4817 4818 4819 4820
		kfree(q_vector);
	}
}

4821
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
4844
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
4845 4846 4847 4848
{
	int err;

	/* Number of supported queues */
4849 4850 4851
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4852 4853 4854

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
4855
		e_dev_err("Unable to setup interrupt capabilities\n");
4856
		goto err_set_interrupt;
4857 4858
	}

4859 4860
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
4861
		e_dev_err("Unable to allocate memory for queue vectors\n");
4862 4863 4864 4865 4866
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
4867
		e_dev_err("Unable to allocate memory for queues\n");
4868 4869 4870
		goto err_alloc_queues;
	}

4871
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
4872 4873
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
4874 4875 4876

	set_bit(__IXGBE_DOWN, &adapter->state);

4877
	return 0;
4878

4879 4880 4881 4882
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
4883
err_set_interrupt:
4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895
	return err;
}

/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
4896 4897 4898 4899 4900 4901 4902
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
4903 4904 4905 4906 4907
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		/* ixgbe_get_stats64() might access this ring, we must wait
		 * a grace period before freeing it.
		 */
4908
		kfree_rcu(ring, rcu);
4909 4910
		adapter->rx_ring[i] = NULL;
	}
4911

4912 4913 4914
	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;

4915 4916
	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4931
	unsigned int rss;
J
Jeff Kirsher 已提交
4932
#ifdef CONFIG_IXGBE_DCB
4933 4934 4935
	int j;
	struct tc_configuration *tc;
#endif
4936

4937 4938 4939 4940 4941 4942 4943 4944
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4945 4946 4947 4948
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
4949 4950
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4951 4952
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4953
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
4954
		break;
D
Don Skidmore 已提交
4955
	case ixgbe_mac_X540:
4956 4957
		adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
	case ixgbe_mac_82599EB:
4958
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
4959 4960
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
4961 4962
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4963 4964 4965
		/* Flow Director hash filters enabled */
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->atr_sample_rate = 20;
4966
		adapter->ring_feature[RING_F_FDIR].indices =
4967
							 IXGBE_MAX_FDIR_INDICES;
4968
		adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4969
#ifdef IXGBE_FCOE
4970 4971 4972
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
4973
#ifdef CONFIG_IXGBE_DCB
4974
		/* Default traffic class to use for FCoE */
4975
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4976
#endif
4977
#endif /* IXGBE_FCOE */
4978 4979 4980
		break;
	default:
		break;
A
Alexander Duyck 已提交
4981
	}
4982

4983 4984 4985
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
4986
#ifdef CONFIG_IXGBE_DCB
4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
4998
	adapter->dcb_cfg.pfc_mode_enable = false;
4999
	adapter->dcb_set_bitmap = 0x00;
5000
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
5001
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
5002
			   MAX_TRAFFIC_CLASS);
5003 5004

#endif
5005 5006

	/* default flow control settings */
5007
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5008
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5009 5010 5011
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
5012
	ixgbe_pbthresh_setup(adapter);
5013 5014
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
5015
	hw->fc.disable_fc_autoneg = false;
5016

5017
	/* enable itr by default in dynamic mode */
5018 5019
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5020 5021 5022 5023 5024 5025 5026 5027 5028

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5029
	/* set default work limits */
5030
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5031

5032
	/* initialize eeprom parameters */
5033
	if (ixgbe_init_eeprom_params_generic(hw)) {
5034
		e_dev_err("EEPROM initialization failed\n");
5035 5036 5037
		return -EIO;
	}

5038
	/* enable rx csum by default */
5039 5040
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

5041 5042 5043
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

5044 5045 5046 5047 5048 5049 5050
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5051
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5052 5053 5054
 *
 * Return 0 on success, negative on failure
 **/
5055
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5056
{
5057
	struct device *dev = tx_ring->dev;
5058 5059
	int size;

5060
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
E
Eric Dumazet 已提交
5061
	tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
5062
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5063
		tx_ring->tx_buffer_info = vzalloc(size);
5064 5065
	if (!tx_ring->tx_buffer_info)
		goto err;
5066 5067

	/* round up to nearest 4K */
5068
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5069
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5070

5071
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5072
					   &tx_ring->dma, GFP_KERNEL);
5073 5074
	if (!tx_ring->desc)
		goto err;
5075

5076 5077
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5078
	return 0;
5079 5080 5081 5082

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5083
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5084
	return -ENOMEM;
5085 5086
}

5087 5088 5089 5090 5091 5092 5093 5094 5095 5096 5097 5098 5099 5100 5101
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5102
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5103 5104
		if (!err)
			continue;
5105
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5106 5107 5108 5109 5110 5111
		break;
	}

	return err;
}

5112 5113
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5114
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5115 5116 5117
 *
 * Returns 0 on success, negative on failure
 **/
5118
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5119
{
5120
	struct device *dev = rx_ring->dev;
5121
	int size;
5122

5123
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
E
Eric Dumazet 已提交
5124
	rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
5125
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5126
		rx_ring->rx_buffer_info = vzalloc(size);
5127 5128
	if (!rx_ring->rx_buffer_info)
		goto err;
5129 5130

	/* Round up to nearest 4K */
5131 5132
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5133

5134
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5135
					   &rx_ring->dma, GFP_KERNEL);
5136

5137 5138
	if (!rx_ring->desc)
		goto err;
5139

5140 5141
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5142 5143

	return 0;
5144 5145 5146 5147
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5148
	return -ENOMEM;
5149 5150
}

5151 5152 5153 5154 5155 5156 5157 5158 5159 5160 5161 5162 5163 5164 5165
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5166
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5167 5168
		if (!err)
			continue;
5169
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5170 5171 5172 5173 5174 5175
		break;
	}

	return err;
}

5176 5177 5178 5179 5180 5181
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5182
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5183
{
5184
	ixgbe_clean_tx_ring(tx_ring);
5185 5186 5187 5188

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5189 5190 5191 5192 5193 5194
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5195 5196 5197 5198 5199 5200 5201 5202 5203 5204 5205 5206 5207 5208 5209

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5210
		if (adapter->tx_ring[i]->desc)
5211
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5212 5213 5214
}

/**
5215
 * ixgbe_free_rx_resources - Free Rx Resources
5216 5217 5218 5219
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5220
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5221
{
5222
	ixgbe_clean_rx_ring(rx_ring);
5223 5224 5225 5226

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5227 5228 5229 5230 5231 5232
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5233 5234 5235 5236 5237 5238 5239 5240 5241 5242 5243 5244 5245 5246 5247

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5248
		if (adapter->rx_ring[i]->desc)
5249
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5250 5251 5252 5253 5254 5255 5256 5257 5258 5259 5260 5261
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5262
	struct ixgbe_hw *hw = &adapter->hw;
5263 5264
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5265
	/* MTU < 68 is an error and causes problems on some kernels */
5266 5267 5268 5269 5270 5271 5272 5273
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
	    hw->mac.type != ixgbe_mac_X540) {
		if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
			return -EINVAL;
	} else {
		if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
			return -EINVAL;
	}
5274

5275
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5276
	/* must set new MTU before calling down or up */
5277 5278
	netdev->mtu = new_mtu;

5279 5280
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5281 5282 5283 5284 5285 5286 5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298 5299 5300

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5301 5302 5303 5304

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5305

5306 5307
	netif_carrier_off(netdev);

5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5320
	err = ixgbe_request_irq(adapter);
5321 5322 5323
	if (err)
		goto err_req_irq;

5324
	ixgbe_up_complete(adapter);
5325 5326 5327 5328 5329

	return 0;

err_req_irq:
err_setup_rx:
5330
	ixgbe_free_all_rx_resources(adapter);
5331
err_setup_tx:
5332
	ixgbe_free_all_tx_resources(adapter);
5333 5334 5335 5336 5337 5338 5339 5340 5341 5342 5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353 5354 5355
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

5356 5357
	ixgbe_fdir_filter_exit(adapter);

5358 5359 5360
	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5361
	ixgbe_release_hw_control(adapter);
5362 5363 5364 5365

	return 0;
}

5366 5367 5368
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5369 5370
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5371 5372 5373 5374
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5375 5376 5377 5378 5379
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5380 5381

	err = pci_enable_device_mem(pdev);
5382
	if (err) {
5383
		e_dev_err("Cannot enable PCI device from suspend\n");
5384 5385 5386 5387
		return err;
	}
	pci_set_master(pdev);

5388
	pci_wake_from_d3(pdev, false);
5389 5390 5391

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5392
		e_dev_err("Cannot initialize interrupts for device\n");
5393 5394 5395 5396 5397
		return err;
	}

	ixgbe_reset(adapter);

5398 5399
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5400
	if (netif_running(netdev)) {
5401
		err = ixgbe_open(netdev);
5402 5403 5404 5405 5406 5407 5408 5409 5410
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5411 5412

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5413
{
5414 5415
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5416 5417 5418
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5419 5420 5421 5422 5423 5424 5425 5426 5427 5428 5429 5430 5431
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

5432
	ixgbe_clear_interrupt_scheme(adapter);
5433 5434 5435 5436
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);
#endif
5437

5438 5439 5440 5441
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5442

5443
#endif
5444 5445
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5446

5447 5448 5449 5450 5451 5452 5453 5454 5455 5456 5457 5458 5459 5460 5461 5462 5463
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5464 5465
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5466
		pci_wake_from_d3(pdev, false);
5467 5468
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5469
	case ixgbe_mac_X540:
5470 5471 5472 5473 5474
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5475

5476 5477
	*enable_wake = !!wufc;

5478 5479 5480 5481
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5482 5483 5484 5485 5486 5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499 5500
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5501 5502 5503

	return 0;
}
5504
#endif /* CONFIG_PM */
5505 5506 5507

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5508 5509 5510 5511 5512 5513 5514 5515
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5516 5517
}

5518 5519 5520 5521 5522 5523
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5524
	struct net_device *netdev = adapter->netdev;
5525
	struct ixgbe_hw *hw = &adapter->hw;
5526
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5527 5528
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5529 5530 5531
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
	u64 bytes = 0, packets = 0;
5532

5533 5534 5535 5536
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5537
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5538
		u64 rsc_count = 0;
5539
		u64 rsc_flush = 0;
5540 5541
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5542
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5543
		for (i = 0; i < adapter->num_rx_queues; i++) {
5544 5545
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5546 5547 5548
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5549 5550
	}

5551 5552 5553 5554 5555 5556 5557 5558 5559 5560 5561 5562 5563 5564 5565 5566
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5567
	/* gather some stats to the adapter struct that are per queue */
5568 5569 5570 5571 5572 5573 5574
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5575
	adapter->restart_queue = restart_queue;
5576 5577 5578
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5579

5580
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5581 5582

	/* 8 register reads */
5583 5584 5585 5586
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5587 5588
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5589 5590
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5591 5592
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5593 5594 5595
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5596 5597
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5598 5599
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5600
		case ixgbe_mac_X540:
5601 5602 5603 5604 5605
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5606
		}
5607
	}
5608 5609 5610 5611 5612 5613 5614 5615 5616 5617 5618 5619 5620 5621

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
		    (hw->mac.type == ixgbe_mac_X540)) {
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

5622
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5623
	/* work around hardware counting issue */
5624
	hwstats->gprc -= missed_rx;
5625

5626 5627
	ixgbe_update_xoff_received(adapter);

5628
	/* 82598 hardware only has a 32 bit counter in the high register */
5629 5630 5631 5632 5633 5634 5635
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
5636
	case ixgbe_mac_X540:
5637 5638 5639 5640 5641 5642
		/* OS2BMC stats are X540 only*/
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
5643
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5644
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5645
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5646
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5647
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5648
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5649 5650 5651
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5652
#ifdef IXGBE_FCOE
5653 5654 5655 5656 5657 5658
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5659
#endif /* IXGBE_FCOE */
5660 5661 5662
		break;
	default:
		break;
5663
	}
5664
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5665 5666
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5667
	if (hw->mac.type == ixgbe_mac_82598EB)
5668 5669 5670 5671 5672 5673 5674 5675 5676
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5677
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5678
	hwstats->lxontxc += lxon;
5679
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5680 5681 5682
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5683 5684 5685 5686
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700 5701
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5702 5703

	/* Fill out the OS statistics structure */
5704
	netdev->stats.multicast = hwstats->mprc;
5705 5706

	/* Rx Errors */
5707
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5708
	netdev->stats.rx_dropped = 0;
5709 5710
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5711
	netdev->stats.rx_missed_errors = total_mpc;
5712 5713 5714
}

/**
5715 5716
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
 * @adapter - pointer to the device adapter structure
5717
 **/
5718
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
5719
{
5720
	struct ixgbe_hw *hw = &adapter->hw;
5721
	int i;
5722

5723 5724 5725 5726
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5727

5728
	/* if interface is down do nothing */
5729
	if (test_bit(__IXGBE_DOWN, &adapter->state))
5730 5731 5732 5733 5734 5735 5736 5737
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

5738 5739 5740
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
5741
			        &(adapter->tx_ring[i]->state));
5742 5743
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
5744 5745 5746 5747 5748 5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
 * @adapter - pointer to the device adapter structure
 *
 * This function serves two purposes.  First it strobes the interrupt lines
 * in order to make certain interrupts are occuring.  Secondly it sets the
 * bits needed to check for TX hangs.  As a result we should immediately
 * determine if a hang has occured.
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5760
{
5761
	struct ixgbe_hw *hw = &adapter->hw;
5762 5763
	u64 eics = 0;
	int i;
5764

5765 5766 5767 5768
	/* If we're down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
5769

5770 5771 5772 5773 5774
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
5775

5776 5777 5778 5779 5780 5781 5782 5783
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5784 5785 5786 5787
	} else {
		/* get one bit for every active tx/rx interrupt vector */
		for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
5788
			if (qv->rx.ring || qv->tx.ring)
5789 5790
				eics |= ((u64)1 << i);
		}
5791
	}
5792

5793
	/* Cause software interrupt to ensure rings are cleaned */
5794 5795
	ixgbe_irq_rearm_queues(adapter, eics);

5796 5797
}

5798
/**
5799 5800 5801
 * ixgbe_watchdog_update_link - update the link status
 * @adapter - pointer to the device adapter structure
 * @link_speed - pointer to a u32 to store the link_speed
5802
 **/
5803
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
5804 5805
{
	struct ixgbe_hw *hw = &adapter->hw;
5806 5807
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
5808
	int i;
5809

5810 5811 5812 5813 5814
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5815
	} else {
5816 5817 5818
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
5819
	}
5820 5821 5822 5823 5824 5825 5826 5827 5828 5829 5830 5831 5832 5833 5834 5835 5836 5837 5838
	if (link_up) {
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
				hw->mac.ops.fc_enable(hw, i);
		} else {
			hw->mac.ops.fc_enable(hw, 0);
		}
	}

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
5839 5840 5841
}

/**
5842 5843 5844
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
 * @adapter - pointer to the device adapter structure
5845
 **/
5846
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5847
{
5848
	struct net_device *netdev = adapter->netdev;
5849
	struct ixgbe_hw *hw = &adapter->hw;
5850 5851
	u32 link_speed = adapter->link_speed;
	bool flow_rx, flow_tx;
5852

5853 5854
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
5855
		return;
5856

5857
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5858

5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874 5875 5876 5877 5878
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
5879
	}
5880 5881 5882 5883 5884 5885 5886 5887 5888 5889 5890
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
	       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
	       "10 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
	       "1 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
	       "100 Mbps" :
	       "unknown speed"))),
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
5891

5892 5893
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
5894 5895
}

5896
/**
5897 5898 5899
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
 * @adapter - pointer to the adapter structure
5900
 **/
5901
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
5902
{
5903
	struct net_device *netdev = adapter->netdev;
5904
	struct ixgbe_hw *hw = &adapter->hw;
5905

5906 5907
	adapter->link_up = false;
	adapter->link_speed = 0;
5908

5909 5910 5911
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
5912

5913 5914 5915
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5916

5917 5918 5919
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
}
5920

5921 5922 5923 5924 5925 5926
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
5927
	int i;
5928
	int some_tx_pending = 0;
5929

5930
	if (!netif_carrier_ok(adapter->netdev)) {
5931
		for (i = 0; i < adapter->num_tx_queues; i++) {
5932
			struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5933 5934 5935 5936 5937 5938 5939 5940 5941 5942 5943 5944
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
5945
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
5946
		}
5947 5948 5949
	}
}

5950 5951 5952 5953 5954 5955 5956 5957 5958 5959 5960 5961 5962 5963 5964 5965 5966 5967 5968 5969
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

	/* Do not perform spoof check for 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

	e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
}

5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980 5981 5982 5983 5984 5985
/**
 * ixgbe_watchdog_subtask - check and bring link up
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
5986

5987
	ixgbe_spoof_check(adapter);
5988
	ixgbe_update_stats(adapter);
5989 5990

	ixgbe_watchdog_flush_tx(adapter);
5991
}
5992

5993
/**
5994 5995
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
 * @adapter - the ixgbe adapter structure
5996
 **/
5997
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5998 5999
{
	struct ixgbe_hw *hw = &adapter->hw;
6000
	s32 err;
6001

6002 6003 6004 6005
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
6006

6007 6008 6009
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
6010

6011 6012 6013
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
6014

6015 6016 6017 6018
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6019
	}
6020

6021 6022 6023
	/* exit on error */
	if (err)
		goto sfp_out;
6024

6025 6026 6027
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
6028

6029
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6030

6031 6032 6033 6034 6035 6036 6037 6038 6039 6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051 6052 6053 6054 6055 6056
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
6057
	}
6058
}
6059

6060 6061 6062 6063 6064 6065 6066 6067 6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
 * @adapter - the ixgbe adapter structure
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
	bool negotiation;

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
	hw->mac.autotry_restart = false;
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;

	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

	ixgbe_service_event_schedule(adapter);
}

6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126 6127 6128 6129 6130
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

	ixgbe_reinit_locked(adapter);
}

6131 6132 6133 6134 6135 6136 6137 6138 6139 6140
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);

6141
	ixgbe_reset_subtask(adapter);
6142 6143
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
6144
	ixgbe_check_overtemp_subtask(adapter);
6145
	ixgbe_watchdog_subtask(adapter);
6146
	ixgbe_fdir_reinit_subtask(adapter);
6147
	ixgbe_check_hang_subtask(adapter);
6148 6149

	ixgbe_service_event_complete(adapter);
6150 6151
}

6152 6153
void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
		       u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
6154 6155
{
	struct ixgbe_adv_tx_context_desc *context_desc;
6156
	u16 i = tx_ring->next_to_use;
6157

6158
	context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6159

6160 6161
	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6162

6163 6164
	/* set bits to identify this as an advanced context descriptor */
	type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6165

6166 6167 6168 6169 6170
	context_desc->vlan_macip_lens	= cpu_to_le32(vlan_macip_lens);
	context_desc->seqnum_seed	= cpu_to_le32(fcoe_sof_eof);
	context_desc->type_tucmd_mlhl	= cpu_to_le32(type_tucmd);
	context_desc->mss_l4len_idx	= cpu_to_le32(mss_l4len_idx);
}
6171

6172 6173 6174 6175 6176 6177
static int ixgbe_tso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
		     u32 tx_flags, __be16 protocol, u8 *hdr_len)
{
	int err;
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
6178

6179 6180
	if (!skb_is_gso(skb))
		return 0;
6181

6182 6183 6184 6185
	if (skb_header_cloned(skb)) {
		err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
		if (err)
			return err;
6186 6187
	}

6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

	if (protocol == __constant_htons(ETH_P_IP)) {
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
	}

	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

	/* mss_l4len_id: use 1 as index for TSO */
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
	mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
	vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
	                  mss_l4len_idx);

	return 1;
}

static bool ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
6230
{
6231 6232 6233
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
6234

6235
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
6236 6237
	    if (!(tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
		!(tx_flags & IXGBE_TX_FLAGS_TXSW))
6238 6239 6240 6241 6242 6243 6244 6245
			return false;
	} else {
		u8 l4_hdr = 0;
		switch (protocol) {
		case __constant_htons(ETH_P_IP):
			vlan_macip_lens |= skb_network_header_len(skb);
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
			l4_hdr = ip_hdr(skb)->protocol;
6246
			break;
6247 6248 6249 6250 6251 6252 6253 6254 6255 6256
		case __constant_htons(ETH_P_IPV6):
			vlan_macip_lens |= skb_network_header_len(skb);
			l4_hdr = ipv6_hdr(skb)->nexthdr;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but proto=%x!\n",
				 skb->protocol);
			}
6257 6258
			break;
		}
6259 6260

		switch (l4_hdr) {
6261
		case IPPROTO_TCP:
6262 6263 6264
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			mss_l4len_idx = tcp_hdrlen(skb) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
6265 6266
			break;
		case IPPROTO_SCTP:
6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
				 skb->protocol);
			}
6281 6282 6283 6284
			break;
		}
	}

6285 6286
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
	vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6287

6288 6289
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
6290

6291
	return (skb->ip_summed == CHECKSUM_PARTIAL);
6292 6293
}

6294
static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6295
{
6296 6297 6298 6299
	/* set type for advanced descriptor with frame checksum insertion */
	__le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
				      IXGBE_ADVTXD_DCMD_IFCS |
				      IXGBE_ADVTXD_DCMD_DEXT);
6300

6301
	/* set HW vlan bit if vlan is present */
6302
	if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
6303
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6304

6305 6306 6307 6308 6309 6310 6311
	/* set segmentation enable bits for TSO/FSO */
#ifdef IXGBE_FCOE
	if ((tx_flags & IXGBE_TX_FLAGS_TSO) || (tx_flags & IXGBE_TX_FLAGS_FSO))
#else
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
#endif
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6312

6313 6314
	return cmd_type;
}
6315

6316 6317 6318 6319
static __le32 ixgbe_tx_olinfo_status(u32 tx_flags, unsigned int paylen)
{
	__le32 olinfo_status =
		cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6320

6321 6322 6323 6324 6325 6326
	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM |
					    (1 << IXGBE_ADVTXD_IDX_SHIFT));
		/* enble IPv4 checksum for TSO */
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6327 6328
	}

6329 6330 6331
	/* enable L4 checksum for TSO and TX checksum offload */
	if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6332

6333 6334 6335 6336 6337
#ifdef IXGBE_FCOE
	/* use index 1 context for FCOE/FSO */
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC |
					    (1 << IXGBE_ADVTXD_IDX_SHIFT));
6338

6339
#endif
6340 6341 6342 6343 6344 6345 6346
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
	if (tx_flags & IXGBE_TX_FLAGS_TXSW)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);

6347 6348
	return olinfo_status;
}
6349

6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360 6361 6362 6363 6364 6365 6366 6367 6368 6369 6370 6371 6372 6373 6374 6375 6376 6377 6378 6379
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct sk_buff *skb,
			 struct ixgbe_tx_buffer *first,
			 u32 tx_flags,
			 const u8 hdr_len)
{
	struct device *dev = tx_ring->dev;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	dma_addr_t dma;
	__le32 cmd_type, olinfo_status;
	struct skb_frag_struct *frag;
	unsigned int f = 0;
	unsigned int data_len = skb->data_len;
	unsigned int size = skb_headlen(skb);
	u32 offset = 0;
	u32 paylen = skb->len - hdr_len;
	u16 i = tx_ring->next_to_use;
	u16 gso_segs;

#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		if (data_len >= sizeof(struct fcoe_crc_eof)) {
			data_len -= sizeof(struct fcoe_crc_eof);
		} else {
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
6380 6381
		}
	}
6382

6383 6384 6385 6386
#endif
	dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
	if (dma_mapping_error(dev, dma))
		goto dma_error;
6387

6388 6389
	cmd_type = ixgbe_tx_cmd_type(tx_flags);
	olinfo_status = ixgbe_tx_olinfo_status(tx_flags, paylen);
6390

6391
	tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6392

6393 6394 6395 6396 6397 6398
	for (;;) {
		while (size > IXGBE_MAX_DATA_PER_TXD) {
			tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
			tx_desc->read.cmd_type_len =
				cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
			tx_desc->read.olinfo_status = olinfo_status;
6399

6400 6401
			offset += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;
6402

6403 6404 6405 6406 6407 6408 6409
			tx_desc++;
			i++;
			if (i == tx_ring->count) {
				tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
				i = 0;
			}
		}
6410 6411

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6412 6413 6414
		tx_buffer_info->length = offset + size;
		tx_buffer_info->tx_flags = tx_flags;
		tx_buffer_info->dma = dma;
6415

6416 6417 6418
		tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
		tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
		tx_desc->read.olinfo_status = olinfo_status;
6419

6420 6421
		if (!data_len)
			break;
6422

6423 6424 6425 6426 6427 6428 6429 6430
		frag = &skb_shinfo(skb)->frags[f];
#ifdef IXGBE_FCOE
		size = min_t(unsigned int, data_len, frag->size);
#else
		size = frag->size;
#endif
		data_len -= size;
		f++;
6431

6432 6433
		offset = 0;
		tx_flags |= IXGBE_TX_FLAGS_MAPPED_AS_PAGE;
6434

6435
		dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE);
6436 6437
		if (dma_mapping_error(dev, dma))
			goto dma_error;
6438

6439 6440 6441 6442 6443 6444 6445
		tx_desc++;
		i++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
			i = 0;
		}
	}
6446

6447
	tx_desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD);
6448

6449 6450 6451
	i++;
	if (i == tx_ring->count)
		i = 0;
6452

6453
	tx_ring->next_to_use = i;
6454

6455 6456 6457 6458 6459 6460 6461 6462 6463 6464
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
		gso_segs = skb_shinfo(skb)->gso_segs;
#ifdef IXGBE_FCOE
	/* adjust for FCoE Sequence Offload */
	else if (tx_flags & IXGBE_TX_FLAGS_FSO)
		gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
					skb_shinfo(skb)->gso_size);
#endif /* IXGBE_FCOE */
	else
		gso_segs = 1;
6465

6466 6467 6468 6469
	/* multiply data chunks by size of headers */
	tx_buffer_info->bytecount = paylen + (gso_segs * hdr_len);
	tx_buffer_info->gso_segs = gso_segs;
	tx_buffer_info->skb = skb;
6470

6471 6472
	/* set the timestamp */
	first->time_stamp = jiffies;
6473 6474 6475 6476 6477 6478 6479 6480 6481

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

6482 6483 6484 6485
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

	/* notify HW of packet */
6486
	writel(i, tx_ring->tail);
6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505

	return;
dma_error:
	dev_err(dev, "TX DMA map failed\n");

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
		if (tx_buffer_info == first)
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	dev_kfree_skb_any(skb);

	tx_ring->next_to_use = i;
6506 6507
}

6508 6509 6510 6511 6512 6513 6514 6515 6516 6517 6518
static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
		      u32 tx_flags, __be16 protocol)
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6519
	struct tcphdr *th;
6520
	__be16 vlan_id;
6521

6522 6523 6524 6525 6526 6527
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6528
		return;
6529

6530
	ring->atr_count++;
6531

6532 6533 6534 6535 6536 6537 6538 6539 6540
	/* snag network header to get L4 type and address */
	hdr.network = skb_network_header(skb);

	/* Currently only IPv4/IPv6 with TCP is supported */
	if ((protocol != __constant_htons(ETH_P_IPV6) ||
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
	    (protocol != __constant_htons(ETH_P_IP) ||
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6541 6542

	th = tcp_hdr(skb);
6543

6544 6545
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

	vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
6570
	if (tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588 6589
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
		common.port.src ^= th->dest ^ protocol;
	common.port.dst ^= th->source;

	if (protocol == __constant_htons(ETH_P_IP)) {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6590 6591

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6592 6593
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6594 6595
}

6596
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6597
{
6598
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6599 6600 6601 6602 6603 6604 6605
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
6606
	if (likely(ixgbe_desc_unused(tx_ring) < size))
6607 6608 6609
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6610
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6611
	++tx_ring->tx_stats.restart_queue;
6612 6613 6614
	return 0;
}

6615
static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6616
{
6617
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
6618
		return 0;
6619
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6620 6621
}

6622 6623 6624
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6625 6626
	int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					       smp_processor_id();
6627
#ifdef IXGBE_FCOE
6628
	__be16 protocol = vlan_get_protocol(skb);
6629

6630 6631 6632 6633 6634 6635
	if (((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
		txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
		txq += adapter->ring_feature[RING_F_FCOE].mask;
		return txq;
6636 6637 6638
	}
#endif

K
Krishna Kumar 已提交
6639 6640 6641
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6642
		return txq;
K
Krishna Kumar 已提交
6643
	}
6644

6645 6646 6647
	return skb_tx_hash(dev, skb);
}

6648
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6649 6650
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6651
{
6652
	struct ixgbe_tx_buffer *first;
6653
	int tso;
6654
	u32 tx_flags = 0;
6655 6656 6657 6658
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	unsigned short f;
#endif
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
6659
	__be16 protocol = skb->protocol;
6660
	u8 hdr_len = 0;
6661

6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
	 *       + 1 desc for skb_head_len/IXGBE_MAX_DATA_PER_TXD,
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
#else
	count += skb_shinfo(skb)->nr_frags;
#endif
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

6680 6681 6682 6683 6684
#ifdef CONFIG_PCI_IOV
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		tx_flags |= IXGBE_TX_FLAGS_TXSW;

#endif
6685
	/* if we have a HW VLAN tag being added default to the HW one */
6686
	if (vlan_tx_tag_present(skb)) {
6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701
		tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
	} else if (protocol == __constant_htons(ETH_P_8021Q)) {
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

		protocol = vhdr->h_vlan_encapsulated_proto;
		tx_flags |= ntohs(vhdr->h_vlan_TCI) << IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}

	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
6702 6703
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
6704 6705 6706 6707 6708 6709 6710 6711 6712 6713 6714 6715 6716
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
		tx_flags |= tx_ring->dcb_tc <<
			    IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
			if (skb_header_cloned(skb) &&
			    pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6717
		}
6718
	}
6719

6720
	/* record the location of the first descriptor for this packet */
6721
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6722

6723
#ifdef IXGBE_FCOE
6724 6725 6726
	/* setup tx offload for FCoE */
	if ((protocol == __constant_htons(ETH_P_FCOE)) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6727 6728 6729 6730
		tso = ixgbe_fso(tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0)
			goto out_drop;
		else if (tso)
6731 6732 6733 6734
			tx_flags |= IXGBE_TX_FLAGS_FSO |
				    IXGBE_TX_FLAGS_FCOE;
		else
			tx_flags |= IXGBE_TX_FLAGS_FCOE;
6735

6736
		goto xmit_fcoe;
6737
	}
6738

6739 6740 6741 6742
#endif /* IXGBE_FCOE */
	/* setup IPv4/IPv6 offloads */
	if (protocol == __constant_htons(ETH_P_IP))
		tx_flags |= IXGBE_TX_FLAGS_IPV4;
6743

6744 6745
	tso = ixgbe_tso(tx_ring, skb, tx_flags, protocol, &hdr_len);
	if (tso < 0)
6746
		goto out_drop;
6747 6748 6749 6750 6751 6752 6753 6754 6755 6756 6757 6758
	else if (tso)
		tx_flags |= IXGBE_TX_FLAGS_TSO;
	else if (ixgbe_tx_csum(tx_ring, skb, tx_flags, protocol))
		tx_flags |= IXGBE_TX_FLAGS_CSUM;

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
		ixgbe_atr(tx_ring, skb, tx_flags, protocol);

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
6759 6760 6761
	ixgbe_tx_map(tx_ring, skb, first, tx_flags, hdr_len);

	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6762 6763

	return NETDEV_TX_OK;
6764 6765 6766 6767

out_drop:
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
6768 6769
}

6770 6771 6772 6773 6774 6775
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
6776
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6777 6778
}

6779 6780 6781 6782 6783 6784 6785 6786 6787 6788
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6789
	struct ixgbe_hw *hw = &adapter->hw;
6790 6791 6792 6793 6794 6795
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6796
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6797

6798 6799
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
6800 6801 6802 6803

	return 0;
}

6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816 6817 6818 6819 6820 6821 6822 6823 6824 6825 6826 6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

6838 6839
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6840
 * netdev->dev_addrs
6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6861
 * netdev->dev_addrs
6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6880 6881 6882 6883 6884 6885 6886 6887 6888
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6889
	int i;
6890

6891 6892 6893 6894
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

6895
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
6896 6897 6898 6899
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6900
			ixgbe_msix_clean_rings(0, q_vector);
6901 6902 6903 6904
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
6905 6906 6907 6908
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
6909 6910 6911 6912 6913 6914
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
6915
	rcu_read_lock();
E
Eric Dumazet 已提交
6916
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
6917
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
6918 6919 6920
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
6921 6922 6923 6924 6925 6926 6927 6928 6929
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
6930
	}
E
Eric Dumazet 已提交
6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
6947
	rcu_read_unlock();
E
Eric Dumazet 已提交
6948 6949 6950 6951 6952 6953 6954 6955 6956
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003 7004
/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * #adapter: pointer to ixgbe_adapter
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}


/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
 * classes.
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

7005 7006 7007 7008 7009
	/* Multiple traffic classes requires multiple queues */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		e_err(drv, "Enable failed, needs MSI-X\n");
		return -EINVAL;
	}
7010 7011 7012 7013 7014 7015 7016 7017 7018 7019 7020 7021 7022 7023

	/* Hardware supports up to 8 traffic classes */
	if (tc > MAX_TRAFFIC_CLASS ||
	    (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
		return -EINVAL;

	/* Hardware has to reinitialize queues and interrupts to
	 * match packet buffer alignment. Unfortunantly, the
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
	ixgbe_clear_interrupt_scheme(adapter);

7024
	if (tc) {
7025
		netdev_set_num_tc(dev, tc);
7026 7027 7028 7029 7030 7031 7032 7033
		adapter->last_lfc_mode = adapter->hw.fc.current_mode;

		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;

		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
	} else {
7034 7035
		netdev_reset_tc(dev);

7036 7037 7038 7039 7040 7041 7042 7043 7044
		adapter->hw.fc.requested_mode = adapter->last_lfc_mode;

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

7045 7046 7047 7048 7049 7050 7051
	ixgbe_init_interrupt_scheme(adapter);
	ixgbe_validate_rtr(adapter, tc);
	if (netif_running(dev))
		ixgbe_open(dev);

	return 0;
}
E
Eric Dumazet 已提交
7052

7053 7054 7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121 7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

static u32 ixgbe_fix_features(struct net_device *netdev, u32 data)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

#ifdef CONFIG_DCB
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		data &= ~NETIF_F_HW_VLAN_RX;
#endif

	/* return error if RXHASH is being enabled when RSS is not supported */
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		data &= ~NETIF_F_RXHASH;

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
	if (!(data & NETIF_F_RXCSUM))
		data &= ~NETIF_F_LRO;

	/* Turn off LRO if not RSC capable or invalid ITR settings */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
		data &= ~NETIF_F_LRO;
	} else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
		   (adapter->rx_itr_setting != 1 &&
		    adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
		data &= ~NETIF_F_LRO;
		e_info(probe, "rx-usecs set too low, not enabling RSC\n");
	}

	return data;
}

static int ixgbe_set_features(struct net_device *netdev, u32 data)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	bool need_reset = false;

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
	if (!(data & NETIF_F_RXCSUM))
		adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
	else
		adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

	/* Make sure RSC matches LRO, reset if change */
	if (!!(data & NETIF_F_LRO) !=
	     !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_X540:
		case ixgbe_mac_82599EB:
			need_reset = true;
			break;
		default:
			break;
		}
	}

	/*
	 * Check if Flow Director n-tuple support was enabled or disabled.  If
	 * the state changed, we need to reset.
	 */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
		/* turn off ATR, enable perfect filters and reset */
		if (data & NETIF_F_NTUPLE) {
			adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
			adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
			need_reset = true;
		}
	} else if (!(data & NETIF_F_NTUPLE)) {
		/* turn off Flow Director, set ATR and reset */
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
		if ((adapter->flags &  IXGBE_FLAG_RSS_ENABLED) &&
		    !(adapter->flags &  IXGBE_FLAG_DCB_ENABLED))
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		need_reset = true;
	}

	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;

}

7145
static const struct net_device_ops ixgbe_netdev_ops = {
7146
	.ndo_open		= ixgbe_open,
7147
	.ndo_stop		= ixgbe_close,
7148
	.ndo_start_xmit		= ixgbe_xmit_frame,
7149
	.ndo_select_queue	= ixgbe_select_queue,
7150
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
7151 7152 7153 7154 7155 7156
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
7157
	.ndo_do_ioctl		= ixgbe_ioctl,
7158 7159 7160 7161
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
7162
	.ndo_get_stats64	= ixgbe_get_stats64,
J
John Fastabend 已提交
7163
	.ndo_setup_tc		= ixgbe_setup_tc,
7164 7165 7166
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
7167 7168
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
7169
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
7170
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
7171 7172
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
7173
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
7174
#endif /* IXGBE_FCOE */
7175 7176
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
7177 7178
};

7179 7180 7181 7182 7183 7184
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;

G
Greg Rose 已提交
7185
	if (hw->mac.type == ixgbe_mac_82598EB)
7186 7187 7188 7189 7190 7191 7192 7193
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
G
Greg Rose 已提交
7194
	ixgbe_enable_sriov(adapter, ii);
7195 7196 7197
#endif /* CONFIG_PCI_IOV */
}

7198 7199 7200 7201 7202 7203 7204 7205 7206 7207 7208 7209
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
7210
				 const struct pci_device_id *ent)
7211 7212 7213 7214 7215 7216 7217
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
7218
	u8 part_str[IXGBE_PBANUM_LENGTH];
7219
	unsigned int indices = num_possible_cpus();
7220 7221 7222
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7223
	u32 eec;
E
Emil Tantilov 已提交
7224
	u16 wol_cap;
7225

7226 7227 7228 7229 7230 7231 7232 7233 7234
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7235
	err = pci_enable_device_mem(pdev);
7236 7237 7238
	if (err)
		return err;

7239 7240
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7241 7242
		pci_using_dac = 1;
	} else {
7243
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7244
		if (err) {
7245 7246
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7247
			if (err) {
7248 7249
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7250 7251 7252 7253 7254 7255
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7256
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7257
					   IORESOURCE_MEM), ixgbe_driver_name);
7258
	if (err) {
7259 7260
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7261 7262 7263
		goto err_pci_reg;
	}

7264
	pci_enable_pcie_error_reporting(pdev);
7265

7266
	pci_set_master(pdev);
7267
	pci_save_state(pdev);
7268

7269 7270 7271 7272
#ifdef CONFIG_IXGBE_DCB
	indices *= MAX_TRAFFIC_CLASS;
#endif

7273 7274 7275 7276 7277
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

7278
#ifdef IXGBE_FCOE
7279 7280 7281 7282
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7283 7284 7285 7286 7287 7288 7289 7290
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7291
	pci_set_drvdata(pdev, adapter);
7292 7293 7294 7295 7296 7297 7298

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

7299
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7300
			      pci_resource_len(pdev, 0));
7301 7302 7303 7304 7305 7306 7307 7308 7309 7310
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

7311
	netdev->netdev_ops = &ixgbe_netdev_ops;
7312 7313
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7314
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7315 7316 7317 7318 7319

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7320
	hw->mac.type  = ii->mac;
7321

7322 7323 7324 7325 7326 7327 7328 7329 7330
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7331
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7332 7333 7334 7335 7336 7337 7338
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7339

7340
	ii->get_invariants(hw);
7341 7342 7343 7344 7345 7346

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7347
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7348 7349 7350
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7351
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7352 7353 7354 7355
		break;
	default:
		break;
	}
7356

7357 7358 7359 7360 7361 7362 7363
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7364
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7365 7366
	}

7367
	/* reset_hw fills in the perm_addr as well */
7368
	hw->phy.reset_if_overtemp = true;
7369
	err = hw->mac.ops.reset_hw(hw);
7370
	hw->phy.reset_if_overtemp = false;
7371 7372 7373 7374
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7375
		e_dev_err("failed to load because an unsupported SFP+ "
7376 7377 7378
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7379 7380
		goto err_sw_init;
	} else if (err) {
7381
		e_dev_err("HW Init failed: %d\n", err);
7382 7383 7384
		goto err_sw_init;
	}

7385 7386
	ixgbe_probe_vf(adapter, ii);

7387
	netdev->features = NETIF_F_SG |
7388
			   NETIF_F_IP_CSUM |
7389
			   NETIF_F_IPV6_CSUM |
7390 7391
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
7392 7393 7394 7395 7396
			   NETIF_F_HW_VLAN_FILTER |
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
			   NETIF_F_RXCSUM;
7397

7398
	netdev->hw_features = netdev->features;
7399

7400 7401 7402
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7403
		netdev->features |= NETIF_F_SCTP_CSUM;
7404 7405
		netdev->hw_features |= NETIF_F_SCTP_CSUM |
				       NETIF_F_NTUPLE;
7406 7407 7408 7409
		break;
	default:
		break;
	}
7410

7411 7412
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7413
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7414
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7415 7416
	netdev->vlan_features |= NETIF_F_SG;

7417 7418
	netdev->priv_flags |= IFF_UNICAST_FLT;

7419 7420 7421
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
7422

J
Jeff Kirsher 已提交
7423
#ifdef CONFIG_IXGBE_DCB
7424 7425 7426
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7427
#ifdef IXGBE_FCOE
7428
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7429 7430
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7431 7432
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7433 7434
		}
	}
7435 7436 7437 7438 7439
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
7440
#endif /* IXGBE_FCOE */
7441
	if (pci_using_dac) {
7442
		netdev->features |= NETIF_F_HIGHDMA;
7443 7444
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7445

7446 7447
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
7448
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7449 7450
		netdev->features |= NETIF_F_LRO;

7451
	/* make sure the EEPROM is good */
7452
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7453
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7454 7455 7456 7457 7458 7459 7460
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7461
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7462
		e_dev_err("invalid MAC address\n");
7463 7464 7465 7466
		err = -EIO;
		goto err_eeprom;
	}

7467 7468 7469
	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
7470
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
7471
	      (hw->mac.type == ixgbe_mac_82599EB))))
7472 7473
		hw->mac.ops.disable_tx_laser(hw);

7474 7475
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
	            (unsigned long) adapter);
7476

7477 7478
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
7479

7480 7481 7482
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7483

7484 7485
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
		netdev->hw_features &= ~NETIF_F_RXHASH;
E
Emil Tantilov 已提交
7486
		netdev->features &= ~NETIF_F_RXHASH;
7487
	}
E
Emil Tantilov 已提交
7488

E
Emil Tantilov 已提交
7489 7490
	/* WOL not supported for all but the following */
	adapter->wol = 0;
7491
	switch (pdev->device) {
7492 7493 7494
	case IXGBE_DEV_ID_82599_SFP:
		/* Only this subdevice supports WOL */
		if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
7495
			adapter->wol = IXGBE_WUFC_MAG;
7496
		break;
7497 7498
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
7499
		if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7500
			adapter->wol = IXGBE_WUFC_MAG;
7501
		break;
7502
	case IXGBE_DEV_ID_82599_KX4:
7503
		adapter->wol = IXGBE_WUFC_MAG;
7504
		break;
E
Emil Tantilov 已提交
7505 7506 7507 7508 7509 7510 7511 7512 7513
	case IXGBE_DEV_ID_X540T:
		/* Check eeprom to see if it is enabled */
		hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
		wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;

		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0)))
			adapter->wol = IXGBE_WUFC_MAG;
7514 7515 7516 7517
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7518 7519 7520
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7521
	/* print bus type/speed/width info */
7522
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7523 7524
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
7525 7526 7527 7528 7529 7530
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7531 7532 7533

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7534
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7535
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7536
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7537
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7538
		           part_str);
7539
	else
7540 7541
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7542

7543
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7544 7545 7546 7547
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7548 7549
	}

7550 7551 7552
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);

7553
	/* reset the hardware with the new settings */
7554
	err = hw->mac.ops.start_hw(hw);
7555

7556 7557
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7558 7559 7560 7561 7562 7563
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7564
	}
7565 7566 7567 7568 7569
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7570 7571 7572
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7573
#ifdef CONFIG_IXGBE_DCA
7574
	if (dca_add_requester(&pdev->dev) == 0) {
7575 7576 7577 7578
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7579
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7580
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7581 7582 7583 7584
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

E
Emil Tantilov 已提交
7585 7586
	/* Inform firmware of driver version */
	if (hw->mac.ops.set_fw_drv_ver)
7587 7588
		hw->mac.ops.set_fw_drv_ver(hw, MAJ, MIN, BUILD,
					   FW_CEM_UNUSED_VER);
E
Emil Tantilov 已提交
7589

7590 7591
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7592

7593
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
7594 7595 7596 7597
	cards_found++;
	return 0;

err_register:
7598
	ixgbe_release_hw_control(adapter);
7599
	ixgbe_clear_interrupt_scheme(adapter);
7600 7601
err_sw_init:
err_eeprom:
7602 7603
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
7604
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7605 7606 7607 7608
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7609 7610
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
7628 7629
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7630 7631

	set_bit(__IXGBE_DOWN, &adapter->state);
7632
	cancel_work_sync(&adapter->service_task);
7633

7634
#ifdef CONFIG_IXGBE_DCA
7635 7636 7637 7638 7639 7640 7641
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7642 7643 7644 7645 7646
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7647 7648 7649 7650

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7651 7652
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7653

G
Greg Rose 已提交
7654 7655 7656 7657 7658 7659 7660
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		if (!(ixgbe_check_vf_assignment(adapter)))
			ixgbe_disable_sriov(adapter);
		else
			e_dev_warn("Unloading driver while VFs are assigned "
				   "- VFs will not be deallocated\n");
	}
7661

7662
	ixgbe_clear_interrupt_scheme(adapter);
7663

7664
	ixgbe_release_hw_control(adapter);
7665 7666

	iounmap(adapter->hw.hw_addr);
7667
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7668
				     IORESOURCE_MEM));
7669

7670
	e_dev_info("complete\n");
7671

7672 7673
	free_netdev(netdev);

7674
	pci_disable_pcie_error_reporting(pdev);
7675

7676 7677 7678 7679 7680 7681 7682 7683 7684 7685 7686 7687
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7688
						pci_channel_state_t state)
7689
{
7690 7691
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7692 7693 7694

	netif_device_detach(netdev);

7695 7696 7697
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7698 7699 7700 7701
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7702
	/* Request a slot reset. */
7703 7704 7705 7706 7707 7708 7709 7710 7711 7712 7713
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7714
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7715 7716
	pci_ers_result_t result;
	int err;
7717

7718
	if (pci_enable_device_mem(pdev)) {
7719
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7720 7721 7722 7723
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7724
		pci_save_state(pdev);
7725

7726
		pci_wake_from_d3(pdev, false);
7727

7728
		ixgbe_reset(adapter);
7729
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7730 7731 7732 7733 7734
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7735 7736
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7737 7738
		/* non-fatal, continue */
	}
7739

7740
	return result;
7741 7742 7743 7744 7745 7746 7747 7748 7749 7750 7751
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7752 7753
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7754

7755 7756
	if (netif_running(netdev))
		ixgbe_up(adapter);
7757 7758 7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775 7776 7777 7778 7779 7780 7781 7782 7783 7784 7785 7786 7787 7788

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
7789
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
7790
	pr_info("%s\n", ixgbe_copyright);
7791

7792
#ifdef CONFIG_IXGBE_DCA
7793 7794
	dca_register_notify(&dca_notifier);
#endif
7795

7796 7797 7798
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
7799

7800 7801 7802 7803 7804 7805 7806 7807 7808 7809
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
7810
#ifdef CONFIG_IXGBE_DCA
7811 7812
	dca_unregister_notify(&dca_notifier);
#endif
7813
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
7814
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
7815
}
7816

7817
#ifdef CONFIG_IXGBE_DCA
7818
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
7819
			    void *p)
7820 7821 7822 7823
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
7824
					 __ixgbe_notify_dca);
7825 7826 7827

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
7828

7829
#endif /* CONFIG_IXGBE_DCA */
7830

7831 7832 7833
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */