ixgbe_main.c 266.3 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2015 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52
#include <scsi/fc/fc_fcoe.h>
53
#include <net/vxlan.h>
54 55
#include <net/pkt_cls.h>
#include <net/tc_act/tc_gact.h>
56

57 58 59 60 61 62 63 64 65
#ifdef CONFIG_OF
#include <linux/of_net.h>
#endif

#ifdef CONFIG_SPARC
#include <asm/idprom.h>
#include <asm/prom.h>
#endif

66 67
#include "ixgbe.h"
#include "ixgbe_common.h"
68
#include "ixgbe_dcb_82599.h"
69
#include "ixgbe_sriov.h"
70
#include "ixgbe_model.h"
71 72

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
73
static const char ixgbe_driver_string[] =
74
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
75
#ifdef IXGBE_FCOE
76 77
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
78 79 80 81
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
M
Mark Rustad 已提交
82
#define DRV_VERSION "4.2.1-k"
S
Stephen Hemminger 已提交
83
const char ixgbe_driver_version[] = DRV_VERSION;
84
static const char ixgbe_copyright[] =
85
				"Copyright (c) 1999-2015 Intel Corporation.";
86

87 88
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

89
static const struct ixgbe_info *ixgbe_info_tbl[] = {
90 91 92 93 94
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
95 96 97 98 99 100 101 102 103 104
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
105
static const struct pci_device_id ixgbe_pci_tbl[] = {
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
133
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
134
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
135
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
136 137 138
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
139
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
140
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
141 142 143 144 145
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

146
#ifdef CONFIG_IXGBE_DCA
147
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
148
			    void *p);
149 150 151 152 153 154 155
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

156 157 158
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
159
MODULE_PARM_DESC(max_vfs,
160
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
161 162
#endif /* CONFIG_PCI_IOV */

163 164 165 166 167
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

168 169 170 171 172
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

173 174 175 176 177
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

178 179
static struct workqueue_struct *ixgbe_wq;

180 181
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);

182 183 184 185 186 187 188 189 190 191 192 193 194 195
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

196
	if (!pci_is_pcie(parent_dev))
197 198
		return -1;

199
	pcie_capability_read_word(parent_dev, reg, value);
200 201 202
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

229 230 231 232 233 234 235 236 237 238 239 240 241
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
242
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
243 244 245 246 247 248 249 250 251
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
252
	struct ixgbe_hw *hw = &adapter->hw;
253 254 255 256 257
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

258 259 260 261 262 263 264
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

265
	/* determine whether to use the parent device */
266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
287
		/* 128b/130b encoding reduces throughput by less than 2% */
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
305
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
306 307 308 309 310 311 312 313 314 315
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

316 317 318
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
319
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
320
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
321
		queue_work(ixgbe_wq, &adapter->service_task);
322 323
}

324 325 326 327 328 329 330 331
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
332 333
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
334 335
}

336
static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354
{
	u32 value;

	/* The following check not only optimizes a bit by not
	 * performing a read on the status register when the
	 * register just read was a status register read that
	 * returned IXGBE_FAILED_READ_REG. It also blocks any
	 * potential recursion.
	 */
	if (reg == IXGBE_STATUS) {
		ixgbe_remove_adapter(hw);
		return;
	}
	value = ixgbe_read_reg(hw, IXGBE_STATUS);
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
}

355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
	u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
		ixgbe_check_remove(hw, reg);
	return value;
}

381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

423 424 425 426 427 428 429 430 431
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

432 433 434 435
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
436
	/* flush memory to make sure state is correct before next watchdog */
437
	smp_mb__before_atomic();
438 439 440
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
475
	{ .name = NULL }
476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
546
		pr_info("%-15s %08x\n", reginfo->name,
547 548 549 550 551 552
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
553
		pr_err("%-15s", rname);
554
		for (j = 0; j < 8; j++)
555 556
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
557 558 559 560 561 562 563 564 565 566 567 568 569 570
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
571
	struct ixgbe_tx_buffer *tx_buffer;
572 573 574 575 576 577 578 579 580 581 582 583 584 585
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
586
		pr_info("Device Name     state            "
587
			"trans_start      last_rx\n");
588 589 590 591 592
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
593 594 595 596
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
597
	pr_info(" Register Name   Value\n");
598 599 600 601 602 603 604
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
605
		return;
606 607

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
608 609 610
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
611 612
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
613
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
614
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
615
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
616 617 618 619
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
620 621 622 623 624 625 626 627 628 629
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
630
	 * 82598 Advanced Transmit Descriptor
631 632 633
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
634
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
635 636
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
661 662 663 664
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
665 666 667
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
668 669 670 671
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
672 673

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
674
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
675
			tx_buffer = &tx_ring->tx_buffer_info[i];
676
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
677 678 679 680 681 682
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
683
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
705 706 707 708 709 710
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
711
	pr_info("Queue [NTU] [NTC]\n");
712 713
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
714 715
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
716 717 718 719
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
720
		return;
721 722 723

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

724 725 726
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
727 728 729 730 731 732 733 734
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
735
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
736 737 738
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
739 740 741
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
742 743 744 745
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
767
	 */
768

769 770
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
771 772 773
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
774 775 776
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
777
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
778 779 780
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
781 782 783 784
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
785
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
786 787 788 789
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
790
				pr_info("RWB[0x%03X]     %016llX "
791 792 793 794 795
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
796
				pr_info("R  [0x%03X]     %016llX "
797 798 799 800 801 802
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

803 804
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
805 806
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
807 808
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
809
					   ixgbe_rx_bufsz(rx_ring), true);
810 811 812 813
				}
			}

			if (i == rx_ring->next_to_use)
814
				pr_cont(" NTU\n");
815
			else if (i == rx_ring->next_to_clean)
816
				pr_cont(" NTC\n");
817
			else
818
				pr_cont("\n");
819 820 821 822 823

		}
	}
}

824 825 826 827 828 829 830
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
831
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
832 833 834 835 836 837 838 839 840
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
841
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
842
}
843

844
/**
845 846 847 848 849 850 851 852
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
853
			   u8 queue, u8 msix_vector)
854 855
{
	u32 ivar, index;
856 857 858 859 860 861 862 863 864 865 866 867 868
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
869
	case ixgbe_mac_X540:
870 871
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
894 895
}

896
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
897
					  u64 qmask)
898 899 900
{
	u32 mask;

901 902
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
903 904
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
905 906
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
907
	case ixgbe_mac_X540:
908 909
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
910 911 912 913
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
914 915 916
		break;
	default:
		break;
917 918 919
	}
}

920 921
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
922
{
923 924 925
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
926
			dma_unmap_single(ring->dev,
927 928 929 930 931 932 933 934
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
935
	}
936 937 938 939
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
940 941
}

942
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
943 944 945 946
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
947
	u32 data;
948

949 950 951
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
952

953 954 955 956 957 958 959 960
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
961

962 963
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
964
		return;
965 966 967 968 969 970 971 972 973 974 975

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
976
	u8 tc;
977 978 979 980 981 982 983 984
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
985
		return;
986
	}
987 988 989

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
990 991
		u32 pxoffrxc;

992 993
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
994
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
995
			break;
996
		default:
997
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
998
		}
999 1000 1001 1002
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1003 1004 1005 1006 1007 1008
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1009
		tc = tx_ring->dcb_tc;
1010 1011
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1012 1013 1014
	}
}

1015
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1016
{
1017
	return ring->stats.packets;
1018 1019 1020 1021
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1022 1023 1024 1025 1026 1027 1028 1029
	struct ixgbe_adapter *adapter;
	struct ixgbe_hw *hw;
	u32 head, tail;

	if (ring->l2_accel_priv)
		adapter = ring->l2_accel_priv->real_adapter;
	else
		adapter = netdev_priv(ring->netdev);
1030

1031 1032 1033
	hw = &adapter->hw;
	head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1048
	clear_check_for_tx_hang(tx_ring);
1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1062
	if (tx_done_old == tx_done && tx_pending)
1063
		/* make sure it is true for two checks in a row */
1064 1065 1066 1067 1068 1069
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1070

1071
	return false;
1072 1073
}

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
1084
		e_warn(drv, "initiating reset due to tx timeout\n");
1085 1086 1087
		ixgbe_service_event_schedule(adapter);
	}
}
1088

1089 1090
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1091
 * @q_vector: structure containing interrupt and ring information
1092
 * @tx_ring: tx ring to clean
1093
 **/
1094
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1095
			       struct ixgbe_ring *tx_ring, int napi_budget)
1096
{
1097
	struct ixgbe_adapter *adapter = q_vector->adapter;
1098 1099
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
1100
	unsigned int total_bytes = 0, total_packets = 0;
1101
	unsigned int budget = q_vector->tx.work_limit;
1102 1103 1104 1105
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1106

1107
	tx_buffer = &tx_ring->tx_buffer_info[i];
1108
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1109
	i -= tx_ring->count;
1110

1111
	do {
1112 1113 1114 1115 1116 1117
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1118
		/* prevent any other reads prior to eop_desc */
1119
		read_barrier_depends();
1120

1121 1122 1123
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1124

1125 1126
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1127

1128 1129 1130 1131
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

1132
		/* free the skb */
1133
		napi_consume_skb(tx_buffer->skb, napi_budget);
1134

1135 1136 1137 1138 1139 1140
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1141 1142
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
1143
		dma_unmap_len_set(tx_buffer, len, 0);
1144

1145 1146
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1147 1148
			tx_buffer++;
			tx_desc++;
1149
			i++;
1150 1151
			if (unlikely(!i)) {
				i -= tx_ring->count;
1152
				tx_buffer = tx_ring->tx_buffer_info;
1153
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1154
			}
1155

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1178

1179 1180 1181 1182 1183
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1184
	tx_ring->next_to_clean = i;
1185
	u64_stats_update_begin(&tx_ring->syncp);
1186
	tx_ring->stats.bytes += total_bytes;
1187
	tx_ring->stats.packets += total_packets;
1188
	u64_stats_update_end(&tx_ring->syncp);
1189 1190
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
1191

1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1206 1207
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1208 1209 1210 1211 1212 1213 1214

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1215
		/* schedule immediate reset if we believe we hung */
1216
		ixgbe_tx_timeout_reset(adapter);
1217 1218

		/* the adapter is about to reset, no point in enabling stuff */
1219
		return true;
1220
	}
1221

1222 1223 1224
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1225
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1226
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1227
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1228 1229 1230 1231
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1232 1233 1234 1235 1236
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1237
			++tx_ring->tx_stats.restart_queue;
1238
		}
1239
	}
1240

1241
	return !!budget;
1242 1243
}

1244
#ifdef CONFIG_IXGBE_DCA
1245 1246
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1247
				int cpu)
1248
{
1249
	struct ixgbe_hw *hw = &adapter->hw;
1250
	u32 txctrl = 0;
1251
	u16 reg_offset;
1252

1253 1254 1255
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1256 1257
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1258
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1259 1260
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1261
	case ixgbe_mac_X540:
1262 1263
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1264 1265
		break;
	default:
1266 1267
		/* for unknown hardware do not write register */
		return;
1268
	}
1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1280 1281
}

1282 1283
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1284
				int cpu)
1285
{
1286
	struct ixgbe_hw *hw = &adapter->hw;
1287
	u32 rxctrl = 0;
1288 1289
	u8 reg_idx = rx_ring->reg_idx;

1290 1291
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1292 1293 1294

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1295
	case ixgbe_mac_X540:
1296
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1297 1298 1299 1300
		break;
	default:
		break;
	}
1301 1302 1303 1304 1305 1306 1307

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1308
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1309 1310 1311
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1312 1313 1314 1315 1316
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1317
	struct ixgbe_ring *ring;
1318 1319
	int cpu = get_cpu();

1320 1321 1322
	if (q_vector->cpu == cpu)
		goto out_no_update;

1323
	ixgbe_for_each_ring(ring, q_vector->tx)
1324
		ixgbe_update_tx_dca(adapter, ring, cpu);
1325

1326
	ixgbe_for_each_ring(ring, q_vector->rx)
1327
		ixgbe_update_rx_dca(adapter, ring, cpu);
1328 1329 1330

	q_vector->cpu = cpu;
out_no_update:
1331 1332 1333 1334 1335 1336 1337
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1338
	/* always use CB2 mode, difference is masked in the CB driver */
1339 1340 1341 1342 1343 1344
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1345

1346
	for (i = 0; i < adapter->num_q_vectors; i++) {
1347 1348
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1349 1350 1351 1352 1353
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1354
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1355 1356
	unsigned long event = *(unsigned long *)data;

1357
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1358 1359
		return 0;

1360 1361
	switch (event) {
	case DCA_PROVIDER_ADD:
1362 1363 1364
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1365
		if (dca_add_requester(dev) == 0) {
1366
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1367 1368
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1369 1370 1371 1372 1373 1374 1375
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1376 1377
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1378 1379 1380 1381
		}
		break;
	}

1382
	return 0;
1383
}
E
Emil Tantilov 已提交
1384

1385
#endif /* CONFIG_IXGBE_DCA */
1386 1387 1388 1389 1390 1391 1392

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1393 1394
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1395 1396
				 struct sk_buff *skb)
{
1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1411 1412
}

1413
#ifdef IXGBE_FCOE
1414 1415
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1416
 * @ring: structure containing ring specific data
1417 1418 1419 1420
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1421
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1422 1423 1424 1425
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1426
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1427 1428 1429 1430 1431
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1432
#endif /* IXGBE_FCOE */
1433 1434
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1435 1436
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1437 1438
 * @skb: skb currently being received and modified
 **/
1439
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1440
				     union ixgbe_adv_rx_desc *rx_desc,
1441
				     struct sk_buff *skb)
1442
{
1443 1444 1445 1446
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	__le16 hdr_info = rx_desc->wb.lower.lo_dword.hs_rss.hdr_info;
	bool encap_pkt = false;

1447
	skb_checksum_none_assert(skb);
1448

1449
	/* Rx csum disabled */
1450
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1451
		return;
1452

1453 1454 1455 1456 1457 1458
	if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) &&
	    (hdr_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_TUNNEL >> 16))) {
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1459
	/* if IP and error */
1460 1461
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1462
		ring->rx_stats.csum_err++;
1463 1464
		return;
	}
1465

1466
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1467 1468
		return;

1469
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1470 1471 1472 1473
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1474 1475
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1476 1477
			return;

1478
		ring->rx_stats.csum_err++;
1479 1480 1481
		return;
	}

1482
	/* It must be a TCP or UDP packet with a valid checksum */
1483
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1484 1485 1486 1487 1488
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
1489
			skb->ip_summed = CHECKSUM_NONE;
1490 1491 1492 1493 1494
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1495 1496
}

1497 1498 1499 1500
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1501
	dma_addr_t dma;
1502

1503
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1504
	if (likely(page))
1505 1506
		return true;

1507
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1508 1509 1510 1511
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1512 1513
	}

1514 1515 1516 1517 1518 1519 1520 1521 1522
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1523
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1524 1525 1526 1527 1528

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1529
	bi->dma = dma;
A
Alexander Duyck 已提交
1530
	bi->page = page;
1531
	bi->page_offset = 0;
1532

1533 1534 1535
	return true;
}

1536
/**
1537
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1538 1539
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1540
 **/
1541
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1542 1543
{
	union ixgbe_adv_rx_desc *rx_desc;
1544
	struct ixgbe_rx_buffer *bi;
1545
	u16 i = rx_ring->next_to_use;
1546

1547 1548
	/* nothing to do */
	if (!cleaned_count)
1549 1550
		return;

1551
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1552 1553
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1554

1555 1556
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1557
			break;
1558

1559 1560 1561 1562 1563
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1564

1565 1566
		rx_desc++;
		bi++;
1567
		i++;
1568
		if (unlikely(!i)) {
1569
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1570 1571 1572 1573
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

A
Alexander Duyck 已提交
1574 1575
		/* clear the status bits for the next_to_use descriptor */
		rx_desc->wb.upper.status_error = 0;
1576 1577 1578

		cleaned_count--;
	} while (cleaned_count);
1579

1580 1581
	i += rx_ring->count;

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1596 1597
}

1598 1599 1600
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1601
	u16 hdr_len = skb_headlen(skb);
1602 1603 1604 1605

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1606
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1625 1626 1627 1628 1629
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1630
 *
1631 1632 1633
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1634
 **/
1635 1636 1637
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1638
{
1639
	struct net_device *dev = rx_ring->netdev;
1640
	u32 flags = rx_ring->q_vector->adapter->flags;
1641

1642 1643 1644
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1645

1646 1647
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1648 1649
	if (unlikely(flags & IXGBE_FLAG_RX_HWTSTAMP_ENABLED))
		ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1650

1651
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1652
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1653
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1654
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1655 1656
	}

1657
	skb_record_rx_queue(skb, rx_ring->queue_index);
1658

1659
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1660 1661
}

1662 1663
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1664
{
1665
	skb_mark_napi_id(skb, &q_vector->napi);
1666
	if (ixgbe_qv_busy_polling(q_vector))
1667
		netif_receive_skb(skb);
1668
	else
1669
		napi_gro_receive(&q_vector->napi, skb);
1670
}
1671

1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1695 1696 1697 1698 1699 1700 1701 1702 1703 1704
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1705

1706 1707 1708 1709 1710
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1711 1712
	}

1713 1714 1715 1716
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1717 1718 1719 1720 1721 1722 1723
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1754
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1828
	/* place header in linear portion of buffer */
1829 1830
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1831

1832 1833 1834 1835 1836 1837
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1838 1839 1840
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1841 1842 1843 1844 1845 1846 1847 1848 1849

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1850
 * Synchronizes page for reuse by the adapter
1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
A
Alexander Duyck 已提交
1865
	*new_buff = *old_buff;
1866 1867 1868

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1869 1870
					 new_buff->page_offset,
					 ixgbe_rx_bufsz(rx_ring),
1871 1872 1873
					 DMA_FROM_DEVICE);
}

A
Alexander Duyck 已提交
1874 1875
static inline bool ixgbe_page_is_reserved(struct page *page)
{
1876
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
1877 1878
}

1879 1880 1881 1882 1883 1884 1885
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1886 1887 1888 1889 1890 1891 1892
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1893
 **/
1894
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1895
			      struct ixgbe_rx_buffer *rx_buffer,
1896 1897
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1898
{
1899 1900
	struct page *page = rx_buffer->page;
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
1901
#if (PAGE_SIZE < 8192)
1902
	unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
1903 1904 1905 1906 1907
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1908

1909 1910 1911 1912 1913
	if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

A
Alexander Duyck 已提交
1914 1915
		/* page is not reserved, we can reuse buffer as-is */
		if (likely(!ixgbe_page_is_reserved(page)))
1916 1917 1918
			return true;

		/* this page cannot be reused so discard it */
A
Alexander Duyck 已提交
1919
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1920 1921 1922
		return false;
	}

1923 1924 1925
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

1926
	/* avoid re-using remote pages */
A
Alexander Duyck 已提交
1927
	if (unlikely(ixgbe_page_is_reserved(page)))
1928 1929 1930 1931 1932
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
1933 1934 1935 1936
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;
1937 1938 1939 1940 1941 1942 1943
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;
#endif
1944

A
Alexander Duyck 已提交
1945 1946 1947 1948 1949
	/* Even if we own the page, we are not allowed to use atomic_set()
	 * This would break get_page_unless_zero() users.
	 */
	atomic_inc(&page->_count);

1950
	return true;
1951 1952
}

1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
1977 1978
		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
				     IXGBE_RX_HDR_SIZE);
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
A
Alexander Duyck 已提交
2012 2013

		rx_buffer->skb = NULL;
2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
	}

	/* pull page into skb */
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
		/* the page has been released from the ring */
		IXGBE_CB(skb)->page_released = true;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring),
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->page = NULL;

	return skb;
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2047
 * Returns amount of work completed
2048
 **/
2049
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2050
			       struct ixgbe_ring *rx_ring,
2051
			       const int budget)
2052
{
2053
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
2054
#ifdef IXGBE_FCOE
2055
	struct ixgbe_adapter *adapter = q_vector->adapter;
2056 2057
	int ddp_bytes;
	unsigned int mss = 0;
2058
#endif /* IXGBE_FCOE */
2059
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2060

2061
	while (likely(total_rx_packets < budget)) {
2062 2063 2064 2065 2066 2067 2068 2069 2070
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2071
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2072

2073
		if (!rx_desc->wb.upper.status_error)
2074
			break;
2075

2076
		/* This memory barrier is needed to keep us from reading
2077
		 * any other fields out of the rx_desc until we know the
2078
		 * descriptor has been written back
2079
		 */
2080
		dma_rmb();
2081

2082 2083
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
2084

2085 2086 2087
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
2088 2089

		cleaned_count++;
A
Alexander Duyck 已提交
2090

2091 2092 2093
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2094

2095 2096 2097
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2098

2099 2100 2101
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2102 2103 2104
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2105 2106
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2107
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2108
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2123 2124
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2125
				continue;
2126
			}
2127
		}
2128

2129
#endif /* IXGBE_FCOE */
2130
		ixgbe_rx_skb(q_vector, skb);
2131

2132
		/* update budget accounting */
2133
		total_rx_packets++;
2134
	}
2135

2136 2137 2138 2139
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2140 2141
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2142

2143
	return total_rx_packets;
2144 2145
}

2146
#ifdef CONFIG_NET_RX_BUSY_POLL
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163
/* must be called with local_bh_disable()d */
static int ixgbe_low_latency_recv(struct napi_struct *napi)
{
	struct ixgbe_q_vector *q_vector =
			container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int found = 0;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return LL_FLUSH_FAILED;

	if (!ixgbe_qv_lock_poll(q_vector))
		return LL_FLUSH_BUSY;

	ixgbe_for_each_ring(ring, q_vector->rx) {
		found = ixgbe_clean_rx_irq(q_vector, ring, 4);
2164
#ifdef BP_EXTENDED_STATS
2165 2166 2167 2168 2169
		if (found)
			ring->stats.cleaned += found;
		else
			ring->stats.misses++;
#endif
2170 2171 2172 2173 2174 2175 2176 2177
		if (found)
			break;
	}

	ixgbe_qv_unlock_poll(q_vector);

	return found;
}
2178
#endif	/* CONFIG_NET_RX_BUSY_POLL */
2179

2180 2181 2182 2183 2184 2185 2186 2187 2188
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2189
	struct ixgbe_q_vector *q_vector;
2190
	int v_idx;
2191
	u32 mask;
2192

2193 2194 2195 2196 2197 2198
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2199 2200
	/*
	 * Populate the IVAR table and set the ITR values to the
2201 2202
	 * corresponding register.
	 */
2203
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2204
		struct ixgbe_ring *ring;
2205
		q_vector = adapter->q_vector[v_idx];
2206

2207
		ixgbe_for_each_ring(ring, q_vector->rx)
2208 2209
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2210
		ixgbe_for_each_ring(ring, q_vector->tx)
2211 2212
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2213
		ixgbe_write_eitr(q_vector);
2214 2215
	}

2216 2217
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2218
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2219
			       v_idx);
2220 2221
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2222
	case ixgbe_mac_X540:
2223 2224
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2225
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2226 2227 2228 2229
		break;
	default:
		break;
	}
2230 2231
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2232
	/* set up to autoclear timer, and the vectors */
2233
	mask = IXGBE_EIMS_ENABLE_MASK;
2234 2235 2236 2237
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2238
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2239 2240
}

2241 2242 2243 2244 2245 2246 2247 2248 2249
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2250 2251
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2263 2264
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2265
{
2266 2267 2268
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2269
	u64 bytes_perint;
2270
	u8 itr_setting = ring_container->itr;
2271 2272

	if (packets == 0)
2273
		return;
2274 2275

	/* simple throttlerate management
2276 2277
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
2278
	 *  20-1249MB/s bulk   (12000 ints/s)
2279 2280
	 */
	/* what was last interrupt timeslice? */
2281
	timepassed_us = q_vector->itr >> 2;
2282 2283 2284
	if (timepassed_us == 0)
		return;

2285 2286 2287 2288
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2289
		if (bytes_perint > 10)
2290
			itr_setting = low_latency;
2291 2292
		break;
	case low_latency:
2293
		if (bytes_perint > 20)
2294
			itr_setting = bulk_latency;
2295
		else if (bytes_perint <= 10)
2296
			itr_setting = lowest_latency;
2297 2298
		break;
	case bulk_latency:
2299
		if (bytes_perint <= 20)
2300
			itr_setting = low_latency;
2301 2302 2303
		break;
	}

2304 2305 2306 2307 2308 2309
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2310 2311
}

2312 2313
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2314
 * @q_vector: structure containing interrupt and ring information
2315 2316 2317 2318 2319
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2320
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2321
{
2322
	struct ixgbe_adapter *adapter = q_vector->adapter;
2323
	struct ixgbe_hw *hw = &adapter->hw;
2324
	int v_idx = q_vector->v_idx;
2325
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2326

2327 2328
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2329 2330
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2331 2332
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2333
	case ixgbe_mac_X540:
2334 2335
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2336 2337 2338 2339 2340
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2341 2342 2343
		break;
	default:
		break;
2344 2345 2346 2347
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2348
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2349
{
2350
	u32 new_itr = q_vector->itr;
2351
	u8 current_itr;
2352

2353 2354
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2355

2356
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2357 2358 2359 2360

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2361
		new_itr = IXGBE_100K_ITR;
2362 2363
		break;
	case low_latency:
2364
		new_itr = IXGBE_20K_ITR;
2365 2366
		break;
	case bulk_latency:
2367
		new_itr = IXGBE_12K_ITR;
2368
		break;
2369 2370
	default:
		break;
2371 2372
	}

2373
	if (new_itr != q_vector->itr) {
2374
		/* do an exponential smoothing */
2375 2376
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2377

2378
		/* save the algorithm value here */
2379
		q_vector->itr = new_itr;
2380 2381

		ixgbe_write_eitr(q_vector);
2382 2383 2384
	}
}

2385
/**
2386
 * ixgbe_check_overtemp_subtask - check for over temperature
2387
 * @adapter: pointer to adapter
2388
 **/
2389
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2390 2391 2392 2393
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2394
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2395 2396
		return;

2397 2398 2399 2400 2401 2402
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2403
	switch (hw->device_id) {
2404 2405 2406 2407 2408 2409 2410 2411
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2412
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2413 2414 2415 2416
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2417
			u32 speed;
2418
			bool link_up = false;
2419

J
Josh Hay 已提交
2420
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2421

2422 2423 2424 2425 2426 2427 2428 2429 2430
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2431
	default:
2432 2433
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2434
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2435
			return;
2436
		break;
2437
	}
2438
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2439 2440

	adapter->interrupt_event = 0;
2441 2442
}

2443 2444 2445 2446 2447
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2448
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2449
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2450
		/* write to clear the interrupt */
2451
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2452 2453
	}
}
2454

2455 2456
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2457 2458
	struct ixgbe_hw *hw = &adapter->hw;

2459 2460 2461 2462 2463 2464 2465 2466 2467
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2468 2469
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2485
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2486 2487
}

2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2509 2510 2511
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2512
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2513

2514 2515 2516 2517 2518 2519 2520 2521
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2522
		/* Clear the interrupt */
2523
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2524 2525
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2526
			adapter->sfp_poll_time = 0;
2527 2528
			ixgbe_service_event_schedule(adapter);
		}
2529 2530
	}

2531 2532
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2533
		/* Clear the interrupt */
2534
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2535 2536 2537 2538
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2539 2540 2541
	}
}

2542 2543 2544 2545 2546 2547 2548 2549 2550
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2551
		IXGBE_WRITE_FLUSH(hw);
2552
		ixgbe_service_event_schedule(adapter);
2553 2554 2555
	}
}

2556 2557 2558 2559
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2560
	struct ixgbe_hw *hw = &adapter->hw;
2561

2562 2563
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2564
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2565 2566 2567
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2568
	case ixgbe_mac_X540:
2569 2570
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2571
		mask = (qmask & 0xFFFFFFFF);
2572 2573
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2574
		mask = (qmask >> 32);
2575 2576 2577 2578 2579
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2580 2581 2582 2583 2584
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2585
					    u64 qmask)
2586 2587
{
	u32 mask;
2588
	struct ixgbe_hw *hw = &adapter->hw;
2589

2590 2591
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2592
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2593 2594 2595
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2596
	case ixgbe_mac_X540:
2597 2598
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2599
		mask = (qmask & 0xFFFFFFFF);
2600 2601
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2602
		mask = (qmask >> 32);
2603 2604 2605 2606 2607
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2608 2609 2610 2611
	}
	/* skip the flush */
}

2612
/**
2613 2614
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2615
 **/
2616 2617
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2618
{
2619
	struct ixgbe_hw *hw = &adapter->hw;
2620
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2621

2622 2623 2624
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2625

2626
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2627 2628
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
2629
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
2630 2631
			break;
		case ixgbe_mac_X540:
2632 2633
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
2634 2635 2636 2637 2638
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2639
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2640
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
2641 2642
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
2643 2644
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
2645
		/* fall through */
2646
	case ixgbe_mac_X540:
2647 2648
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2649 2650
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP)
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
2651 2652
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
2653
		mask |= IXGBE_EIMS_ECC;
2654 2655 2656 2657
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2658
	}
J
Jacob Keller 已提交
2659

2660 2661 2662
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2663

2664 2665 2666 2667 2668
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2669 2670
}

2671
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2672
{
2673
	struct ixgbe_adapter *adapter = data;
2674
	struct ixgbe_hw *hw = &adapter->hw;
2675
	u32 eicr;
2676

2677 2678 2679 2680 2681 2682 2683
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2684 2685

	/* The lower 16bits of the EICR register are for the queue interrupts
2686
	 * which should be masked here in order to not accidentally clear them if
2687 2688 2689 2690 2691 2692 2693
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

2694
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2695

2696 2697
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2698

2699 2700
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2701

2702 2703
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2704
	case ixgbe_mac_X540:
2705 2706
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2707 2708 2709 2710 2711 2712 2713
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
2714 2715 2716 2717 2718 2719
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2720 2721
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2722
			int reinit_count = 0;
2723 2724
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2725
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2726
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2727 2728 2729 2730 2731 2732 2733 2734
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2735 2736
			}
		}
2737
		ixgbe_check_sfp_event(adapter, eicr);
2738
		ixgbe_check_overtemp_event(adapter, eicr);
2739 2740 2741
		break;
	default:
		break;
2742
	}
2743

2744
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2745 2746

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2747
		ixgbe_ptp_check_pps_event(adapter);
2748

2749
	/* re-enable the original interrupt state, no lsc, no queues */
2750
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2751
		ixgbe_irq_enable(adapter, false, false);
2752

2753
	return IRQ_HANDLED;
2754
}
2755

2756
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2757
{
2758
	struct ixgbe_q_vector *q_vector = data;
2759

2760
	/* EIAM disabled interrupts (on this vector) for us */
2761

2762
	if (q_vector->rx.ring || q_vector->tx.ring)
2763
		napi_schedule_irqoff(&q_vector->napi);
2764

2765
	return IRQ_HANDLED;
2766 2767
}

2768 2769 2770 2771 2772 2773 2774
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2775
int ixgbe_poll(struct napi_struct *napi, int budget)
2776 2777 2778 2779 2780
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
2781
	int per_ring_budget, work_done = 0;
2782 2783 2784 2785 2786 2787 2788 2789
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

	ixgbe_for_each_ring(ring, q_vector->tx)
2790
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring, budget);
2791

2792 2793
	/* Exit if we are called by netpoll or busy polling is active */
	if ((budget <= 0) || !ixgbe_qv_lock_napi(q_vector))
2794 2795
		return budget;

2796 2797 2798 2799 2800 2801 2802
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

2803 2804 2805 2806 2807 2808 2809
	ixgbe_for_each_ring(ring, q_vector->rx) {
		int cleaned = ixgbe_clean_rx_irq(q_vector, ring,
						 per_ring_budget);

		work_done += cleaned;
		clean_complete &= (cleaned < per_ring_budget);
	}
2810

2811
	ixgbe_qv_unlock_napi(q_vector);
2812 2813 2814 2815 2816
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
2817
	napi_complete_done(napi, work_done);
2818 2819 2820 2821 2822 2823 2824 2825
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
}

2826 2827 2828 2829 2830 2831 2832 2833 2834 2835
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2836
	int vector, err;
2837
	int ri = 0, ti = 0;
2838

2839
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2840
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2841
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2842

2843
		if (q_vector->tx.ring && q_vector->rx.ring) {
2844
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2845 2846 2847
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2848
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2849 2850
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2851
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2852
				 "%s-%s-%d", netdev->name, "tx", ti++);
2853 2854 2855
		} else {
			/* skip this unused q_vector */
			continue;
2856
		}
2857 2858
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2859
		if (err) {
2860
			e_err(probe, "request_irq failed for MSIX interrupt "
2861
			      "Error: %d\n", err);
2862
			goto free_queue_irqs;
2863
		}
2864 2865 2866 2867
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2868
					      &q_vector->affinity_mask);
2869
		}
2870 2871
	}

2872
	err = request_irq(adapter->msix_entries[vector].vector,
2873
			  ixgbe_msix_other, 0, netdev->name, adapter);
2874
	if (err) {
2875
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2876
		goto free_queue_irqs;
2877 2878 2879 2880
	}

	return 0;

2881
free_queue_irqs:
2882 2883 2884 2885 2886 2887 2888
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2889 2890
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2891 2892 2893 2894 2895 2896
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2897
 * ixgbe_intr - legacy mode Interrupt Handler
2898 2899 2900 2901 2902
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2903
	struct ixgbe_adapter *adapter = data;
2904
	struct ixgbe_hw *hw = &adapter->hw;
2905
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2906 2907
	u32 eicr;

2908
	/*
2909
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2910 2911 2912 2913
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2914
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2915
	 * therefore no explicit interrupt disable is necessary */
2916
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2917
	if (!eicr) {
2918 2919
		/*
		 * shared interrupt alert!
2920
		 * make sure interrupts are enabled because the read will
2921 2922 2923 2924 2925 2926
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2927
		return IRQ_NONE;	/* Not our interrupt */
2928
	}
2929

2930 2931
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2932

2933 2934
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2935
		ixgbe_check_sfp_event(adapter, eicr);
2936 2937
		/* Fall through */
	case ixgbe_mac_X540:
2938 2939
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2940 2941 2942 2943 2944 2945
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2946
		ixgbe_check_overtemp_event(adapter, eicr);
2947 2948 2949 2950
		break;
	default:
		break;
	}
2951

2952
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2953
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2954
		ixgbe_ptp_check_pps_event(adapter);
2955

2956
	/* would disable interrupts here but EIAM disabled it */
2957
	napi_schedule_irqoff(&q_vector->napi);
2958

2959 2960 2961 2962 2963 2964 2965
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2966 2967 2968 2969 2970 2971 2972 2973 2974 2975
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2976
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2977 2978
{
	struct net_device *netdev = adapter->netdev;
2979
	int err;
2980

2981
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2982
		err = ixgbe_request_msix_irqs(adapter);
2983
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2984
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2985
				  netdev->name, adapter);
2986
	else
2987
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2988
				  netdev->name, adapter);
2989

2990
	if (err)
2991
		e_err(probe, "request_irq failed, Error %d\n", err);
2992 2993 2994 2995 2996 2997

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
2998
	int vector;
2999

3000 3001 3002 3003
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
3004

3005 3006 3007
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3008

3009 3010 3011
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3012

3013 3014 3015 3016
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3017
	}
3018 3019

	free_irq(adapter->msix_entries[vector++].vector, adapter);
3020 3021
}

3022 3023 3024 3025 3026 3027
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3028 3029
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3030
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3031 3032
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3033
	case ixgbe_mac_X540:
3034 3035
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3036 3037
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3038
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3039 3040 3041
		break;
	default:
		break;
3042 3043 3044
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3045 3046 3047 3048 3049 3050
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3051 3052 3053 3054 3055
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3056 3057 3058 3059 3060 3061
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3062
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3063

3064
	ixgbe_write_eitr(q_vector);
3065

3066 3067
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3068

3069
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3070 3071
}

3072 3073 3074 3075 3076 3077 3078
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3079 3080
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3081 3082 3083
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3084
	int wait_loop = 10;
3085
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3086
	u8 reg_idx = ring->reg_idx;
3087

3088
	/* disable queue to avoid issues while updating state */
3089
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3090 3091
	IXGBE_WRITE_FLUSH(hw);

3092
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3093
			(tdba & DMA_BIT_MASK(32)));
3094 3095 3096 3097 3098
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3099
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3100

3101 3102
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3103 3104 3105
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3106 3107 3108 3109 3110
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3111
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
3112 3113 3114 3115
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

3116 3117 3118 3119
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
3120 3121
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
3122 3123

	/* reinitialize flowdirector state */
3124
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3125 3126 3127 3128 3129 3130
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3131

3132 3133 3134 3135 3136
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3137
			netif_set_xps_queue(ring->netdev,
3138 3139 3140 3141
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3142 3143
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3144 3145 3146 3147 3148 3149 3150 3151 3152 3153
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3154
		usleep_range(1000, 2000);
3155 3156 3157 3158
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
3159 3160
}

3161 3162 3163
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3164
	u32 rttdcs, mtqc;
3165
	u8 tcs = netdev_get_num_tc(adapter->netdev);
3166 3167 3168 3169 3170 3171 3172 3173 3174 3175

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188 3189 3190
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else if (adapter->ring_feature[RING_F_RSS].indices == 4)
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3191
		else
3192 3193
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3194

3195
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3196

3197 3198 3199 3200 3201
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3202 3203 3204 3205 3206 3207 3208
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3209
/**
3210
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3211 3212 3213 3214 3215 3216
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3217 3218
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3219
	u32 i;
3220

3221 3222 3223 3224 3225 3226 3227 3228 3229
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3230
	/* Setup the HW Tx Head and Tail descriptor pointers */
3231 3232
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3233 3234
}

3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3290
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3291

3292
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3293
				   struct ixgbe_ring *rx_ring)
3294
{
3295
	struct ixgbe_hw *hw = &adapter->hw;
3296
	u32 srrctl;
3297
	u8 reg_idx = rx_ring->reg_idx;
3298

3299 3300
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3301

3302 3303 3304 3305 3306 3307
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3308

3309 3310
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3311

3312
	/* configure the packet buffer length */
3313
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3314 3315

	/* configure descriptor type */
3316
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3317

3318
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3319
}
3320

3321
/**
3322
 * ixgbe_rss_indir_tbl_entries - Return RSS indirection table entries
3323 3324 3325 3326 3327 3328
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3329
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3330 3331 3332 3333 3334 3335 3336 3337 3338 3339
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

/**
3340
 * ixgbe_store_reta - Write the RETA table to HW
3341 3342 3343 3344
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3345
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3346
{
3347
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3348
	struct ixgbe_hw *hw = &adapter->hw;
3349
	u32 reta = 0;
3350 3351
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3352

3353
	/* Fill out the redirection table as follows:
3354 3355 3356 3357
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3358 3359 3360 3361 3362 3363
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3364 3365 3366
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3367 3368 3369 3370 3371 3372
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3373
			reta = 0;
3374 3375 3376 3377
		}
	}
}

3378
/**
3379
 * ixgbe_store_vfreta - Write the RETA table to HW (x550 devices in SRIOV mode)
3380 3381 3382 3383 3384
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3385
{
3386
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3387 3388
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435
	unsigned int pf_pool = adapter->num_vfs;

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
		if ((i & 3) == 3) {
			IXGBE_WRITE_REG(hw, IXGBE_PFVFRETA(i >> 2, pf_pool),
					vfreta);
			vfreta = 0;
		}
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

	/* Program table for at least 2 queues w/ SR-IOV so that VFs can
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
		rss_i = 2;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3436 3437 3438 3439 3440 3441
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	unsigned int pf_pool = adapter->num_vfs;
	int i, j;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
3442 3443
		IXGBE_WRITE_REG(hw, IXGBE_PFVFRSSRK(i, pf_pool),
				adapter->rss_key[i]);
3444 3445 3446

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3447
		if (j == rss_i)
3448
			j = 0;
3449 3450

		adapter->rss_indir_tbl[i] = j;
3451
	}
3452 3453

	ixgbe_store_vfreta(adapter);
3454 3455 3456 3457 3458
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3459
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3460
	u32 rxcsum;
3461

3462 3463 3464 3465 3466
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3467
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3468
		if (adapter->ring_feature[RING_F_RSS].mask)
3469
			mrqc = IXGBE_MRQC_RSSEN;
3470
	} else {
3471 3472 3473 3474 3475 3476 3477 3478 3479
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
			else if (adapter->ring_feature[RING_F_RSS].indices == 4)
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3480
			else
3481 3482 3483
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3484
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3485 3486 3487 3488
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3489
		}
3490 3491
	}

3492
	/* Perform hash on these packet types */
3493 3494 3495 3496
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3497

3498
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3499
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3500
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3501
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3502

3503
	netdev_rss_key_fill(adapter->rss_key, sizeof(adapter->rss_key));
3504 3505 3506 3507 3508 3509 3510 3511 3512
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
		unsigned int pf_pool = adapter->num_vfs;

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
3513
		ixgbe_setup_vfreta(adapter);
3514 3515 3516 3517
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), vfmrqc);
	} else {
3518
		ixgbe_setup_reta(adapter);
3519 3520 3521
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
3522 3523
}

3524 3525 3526 3527 3528
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3529
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3530
				   struct ixgbe_ring *ring)
3531 3532 3533
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3534
	u8 reg_idx = ring->reg_idx;
3535

A
Alexander Duyck 已提交
3536
	if (!ring_is_rsc_enabled(ring))
3537
		return;
3538

3539
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3540 3541 3542 3543
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3544
	 * than 65536
3545
	 */
3546
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3547
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3548 3549
}

3550 3551 3552 3553 3554 3555 3556
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3557
	u8 reg_idx = ring->reg_idx;
3558

3559 3560
	if (ixgbe_removed(hw->hw_addr))
		return;
3561 3562 3563 3564 3565 3566
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3567
		usleep_range(1000, 2000);
3568 3569 3570 3571 3572 3573 3574 3575 3576
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3577 3578 3579 3580 3581 3582 3583 3584
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

3585 3586
	if (ixgbe_removed(hw->hw_addr))
		return;
3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3609 3610
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3611 3612 3613
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3614
	u32 rxdctl;
3615
	u8 reg_idx = ring->reg_idx;
3616

3617 3618
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3619
	ixgbe_disable_rx_queue(adapter, ring);
3620

3621 3622 3623 3624
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
3625 3626 3627
	/* Force flushing of IXGBE_RDLEN to prevent MDD */
	IXGBE_WRITE_FLUSH(hw);

3628 3629
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3630
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
3631 3632 3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644 3645 3646 3647 3648 3649 3650 3651

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3652
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3653 3654
}

3655 3656 3657
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3658
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3659
	u16 pool;
3660 3661 3662

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3663 3664
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3665
		      IXGBE_PSRTYPE_L2HDR |
3666
		      IXGBE_PSRTYPE_IPV6HDR;
3667 3668 3669 3670

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3671 3672 3673 3674
	if (rss_i > 3)
		psrtype |= 2 << 29;
	else if (rss_i > 1)
		psrtype |= 1 << 29;
3675

3676 3677
	for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
3678 3679
}

3680 3681 3682 3683
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3684
	u32 gcr_ext, vmdctl;
3685
	int i;
3686 3687 3688 3689 3690

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3691 3692
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3693
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3694 3695
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3696

3697 3698
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3699 3700

	/* Enable only the PF's pool for Tx/Rx */
3701 3702 3703 3704
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3705
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
3706
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3707 3708

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3709
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3710

3711 3712 3713
	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

3714 3715 3716 3717
	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3718 3719 3720 3721 3722 3723 3724 3725 3726 3727 3728 3729
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3730 3731
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3732

3733
	/* Enable MAC Anti-Spoofing */
3734
	hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
3735
					  adapter->num_vfs);
3736

3737
	/* Ensure LLDP and FC is set for Ethertype Antispoofing if we will be
3738 3739
	 * calling set_ethertype_anti_spoofing for each VF in loop below
	 */
3740
	if (hw->mac.ops.set_ethertype_anti_spoofing) {
3741
		IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_LLDP),
3742 3743 3744 3745 3746 3747 3748 3749 3750
				(IXGBE_ETQF_FILTER_EN    |
				 IXGBE_ETQF_TX_ANTISPOOF |
				 IXGBE_ETH_P_LLDP));

		IXGBE_WRITE_REG(hw, IXGBE_ETQF(IXGBE_ETQF_FILTER_FC),
				(IXGBE_ETQF_FILTER_EN |
				 IXGBE_ETQF_TX_ANTISPOOF |
				 ETH_P_PAUSE));
	}
3751

3752 3753 3754 3755
	/* For VFs that have spoof checking turned off */
	for (i = 0; i < adapter->num_vfs; i++) {
		if (!adapter->vfinfo[i].spoofchk_enabled)
			ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3756 3757 3758 3759

		/* enable ethertype anti spoofing if hw supports it */
		if (hw->mac.ops.set_ethertype_anti_spoofing)
			hw->mac.ops.set_ethertype_anti_spoofing(hw, true, i);
3760 3761 3762 3763

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
3764
	}
3765 3766
}

3767
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3768 3769 3770 3771
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3772 3773 3774
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3775

3776
#ifdef IXGBE_FCOE
3777 3778 3779 3780
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3781

3782
#endif /* IXGBE_FCOE */
3783 3784 3785 3786 3787

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3788 3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3800

3801 3802 3803 3804
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3805
	for (i = 0; i < adapter->num_rx_queues; i++) {
3806
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3807 3808
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3809
		else
A
Alexander Duyck 已提交
3810
			clear_ring_rsc_enabled(rx_ring);
3811 3812 3813
	}
}

3814 3815 3816 3817 3818 3819 3820 3821 3822 3823 3824 3825 3826 3827 3828 3829 3830 3831 3832
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
3833 3834
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3835 3836 3837
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
		/* fall through for older HW */
3838
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3839
	case ixgbe_mac_X540:
3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854 3855
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3856 3857 3858 3859 3860 3861 3862 3863 3864 3865
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
3866
	u32 rxctrl, rfctl;
3867 3868

	/* disable receives while setting up the descriptors */
3869
	hw->mac.ops.disable_rx(hw);
3870 3871

	ixgbe_setup_psrtype(adapter);
3872
	ixgbe_setup_rdrxctl(adapter);
3873

3874 3875 3876 3877 3878 3879 3880
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

3881
	/* Program registers for the distribution of queues */
3882 3883
	ixgbe_setup_mrqc(adapter);

3884 3885 3886 3887 3888 3889 3890
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3891 3892
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3893

3894
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3895 3896 3897 3898 3899 3900 3901
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3902 3903
}

3904 3905
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
3906 3907 3908 3909 3910
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3911
	hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true, true);
3912
	set_bit(vid, adapter->active_vlans);
3913 3914

	return 0;
3915 3916
}

3917 3918 3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938 3939 3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960
static int ixgbe_find_vlvf_entry(struct ixgbe_hw *hw, u32 vlan)
{
	u32 vlvf;
	int idx;

	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the vlan id in the VLVF entries */
	for (idx = IXGBE_VLVF_ENTRIES; --idx;) {
		vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
			break;
	}

	return idx;
}

void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bits, word;
	int idx;

	idx = ixgbe_find_vlvf_entry(hw, vid);
	if (!idx)
		return;

	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	word = idx * 2 + (VMDQ_P(0) / 32);
	bits = ~(1 << (VMDQ_P(0)) % 32);
	bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));

	/* Disable the filter so this falls into the default pool. */
	if (!bits && !IXGBE_READ_REG(hw, IXGBE_VLVFB(word ^ 1))) {
		if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
			IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VLVF(idx), 0);
	}
}

3961 3962
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
3963 3964 3965 3966 3967
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
3968 3969 3970 3971 3972
	if (adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC)
		ixgbe_update_pf_promisc_vlvf(adapter, vid);
	else
		hw->mac.ops.set_vfta(hw, vid, VMDQ_P(0), false, true);

3973
	clear_bit(vid, adapter->active_vlans);
3974 3975

	return 0;
3976 3977
}

3978 3979 3980 3981 3982 3983 3984 3985
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3986 3987 3988 3989
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3990 3991
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3992 3993 3994
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3995
	case ixgbe_mac_X540:
3996 3997
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3998
		for (i = 0; i < adapter->num_rx_queues; i++) {
3999 4000 4001 4002 4003
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4004 4005 4006 4007 4008 4009 4010 4011 4012 4013 4014
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
4015
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
4016 4017
 * @adapter: driver data
 */
4018
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
4019 4020
{
	struct ixgbe_hw *hw = &adapter->hw;
4021
	u32 vlnctrl;
4022 4023 4024 4025
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4026 4027
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
4028 4029 4030
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4031
	case ixgbe_mac_X540:
4032 4033
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4034
		for (i = 0; i < adapter->num_rx_queues; i++) {
4035 4036 4037 4038 4039
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4040 4041 4042 4043 4044 4045 4046 4047 4048 4049
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

4050 4051 4052 4053 4054 4055 4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066 4067 4068 4069 4070 4071 4072 4073 4074 4075 4076 4077 4078 4079 4080 4081 4082 4083 4084 4085 4086 4087 4088 4089 4090 4091 4092 4093 4094 4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114 4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135 4136 4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172
static void ixgbe_vlan_promisc_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
	default:
		if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED)
			break;
		/* fall through */
	case ixgbe_mac_82598EB:
		/* legacy case, we can just disable VLAN filtering */
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC)
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 |= IXGBE_FLAG2_VLAN_PROMISC;

	/* Add PF to all active pools */
	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 reg_offset = IXGBE_VLVFB(i * 2 + VMDQ_P(0) / 32);
		u32 vlvfb = IXGBE_READ_REG(hw, reg_offset);

		vlvfb |= 1 << (VMDQ_P(0) % 32);
		IXGBE_WRITE_REG(hw, reg_offset, vlvfb);
	}

	/* Set all bits in the VLAN filter table array */
	for (i = hw->mac.vft_size; i--;)
		IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), ~0U);
}

#define VFTA_BLOCK_SIZE 8
static void ixgbe_scrub_vfta(struct ixgbe_adapter *adapter, u32 vfta_offset)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits;

	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern outselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf) {
			/* record VLAN ID in VFTA */
			vfta[(vid - vid_start) / 32] |= 1 << (vid % 32);

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
		word = i * 2 + VMDQ_P(0) / 32;
		bits = ~(1 << (VMDQ_P(0) % 32));
		bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));
		IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), bits);
	}

	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		IXGBE_WRITE_REG(hw, IXGBE_VFTA(vfta_offset + i), vfta[i]);
	}
}

static void ixgbe_vlan_promisc_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
	default:
		if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED)
			break;
		/* fall through */
	case ixgbe_mac_82598EB:
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
		vlnctrl |= IXGBE_VLNCTRL_VFE;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

	for (i = 0; i < hw->mac.vft_size; i += VFTA_BLOCK_SIZE)
		ixgbe_scrub_vfta(adapter, i);
}

4173 4174
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
4175
	u16 vid;
4176

4177
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
4178 4179

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
4180
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
4181 4182
}

4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198 4199 4200 4201 4202 4203 4204 4205
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4206
	ixgbe_restore_vf_multicasts(adapter);
4207 4208 4209 4210 4211
#endif

	return netdev_mc_count(netdev);
}

4212 4213 4214
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
4215
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4216 4217
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4218 4219 4220 4221 4222 4223 4224 4225

	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
4226 4227 4228 4229 4230 4231
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
	}
}

4232
#endif
4233 4234
static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
4235
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4236 4237 4238
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (!(mac_table->state & IXGBE_MAC_STATE_MODIFIED))
			continue;

		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
4252 4253 4254 4255 4256
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
4257
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4258
	struct ixgbe_hw *hw = &adapter->hw;
4259
	int i;
4260

4261 4262 4263
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;
4264
	}
4265

4266 4267 4268
	ixgbe_sync_mac_table(adapter);
}

4269
static int ixgbe_available_rars(struct ixgbe_adapter *adapter, u16 pool)
4270
{
4271
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4272 4273 4274
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

4275 4276 4277 4278 4279 4280 4281 4282 4283 4284 4285 4286
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* do not count default RAR as available */
		if (mac_table->state & IXGBE_MAC_STATE_DEFAULT)
			continue;

		/* only count unused and addresses that belong to us */
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE) {
			if (mac_table->pool != pool)
				continue;
		}

		count++;
4287
	}
4288

4289 4290 4291 4292
	return count;
}

/* this function destroys the first RAR entry */
4293
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter)
4294
{
4295
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4296 4297
	struct ixgbe_hw *hw = &adapter->hw;

4298 4299 4300 4301 4302 4303
	memcpy(&mac_table->addr, hw->mac.addr, ETH_ALEN);
	mac_table->pool = VMDQ_P(0);

	mac_table->state = IXGBE_MAC_STATE_DEFAULT | IXGBE_MAC_STATE_IN_USE;

	hw->mac.ops.set_rar(hw, 0, mac_table->addr, mac_table->pool,
4304 4305 4306
			    IXGBE_RAH_AV);
}

4307 4308
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4309
{
4310
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4311 4312 4313 4314 4315 4316
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4317 4318
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
4319
			continue;
4320 4321 4322 4323 4324 4325 4326

		ether_addr_copy(mac_table->addr, addr);
		mac_table->pool = pool;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED |
				    IXGBE_MAC_STATE_IN_USE;

4327
		ixgbe_sync_mac_table(adapter);
4328

4329 4330
		return i;
	}
4331

4332 4333 4334
	return -ENOMEM;
}

4335 4336
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4337
{
4338
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4339
	struct ixgbe_hw *hw = &adapter->hw;
4340
	int i;
4341 4342 4343 4344

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4345 4346 4347 4348 4349 4350 4351 4352 4353 4354 4355 4356 4357 4358 4359 4360 4361 4362
	/* search table for addr, if found clear IN_USE flag and sync */
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* we can only delete an entry if it is in use */
		if (!(mac_table->state & IXGBE_MAC_STATE_IN_USE))
			continue;
		/* we only care about entries that belong to the given pool */
		if (mac_table->pool != pool)
			continue;
		/* we only care about a specific MAC address */
		if (!ether_addr_equal(addr, mac_table->addr))
			continue;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;

		ixgbe_sync_mac_table(adapter);

		return 0;
4363
	}
4364

4365 4366
	return -ENOMEM;
}
4367 4368 4369 4370 4371 4372 4373 4374 4375
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
4376
static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
4377 4378 4379 4380 4381
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4382
	if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter, vfn))
4383 4384
		return -ENOMEM;

4385
	if (!netdev_uc_empty(netdev)) {
4386 4387
		struct netdev_hw_addr *ha;
		netdev_for_each_uc_addr(ha, netdev) {
4388 4389
			ixgbe_del_mac_filter(adapter, ha->addr, vfn);
			ixgbe_add_mac_filter(adapter, ha->addr, vfn);
4390 4391 4392 4393 4394 4395
			count++;
		}
	}
	return count;
}

4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411 4412 4413 4414
static int ixgbe_uc_sync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int ret;

	ret = ixgbe_add_mac_filter(adapter, addr, VMDQ_P(0));

	return min_t(int, ret, 0);
}

static int ixgbe_uc_unsync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_del_mac_filter(adapter, addr, VMDQ_P(0));

	return 0;
}

4415
/**
4416
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4417 4418
 * @netdev: network interface device structure
 *
4419 4420 4421 4422
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4423
 **/
4424
void ixgbe_set_rx_mode(struct net_device *netdev)
4425 4426 4427
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4428 4429
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
4430 4431 4432 4433

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

4434
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4435
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4436 4437 4438 4439
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4440 4441
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4442
	if (netdev->flags & IFF_PROMISC) {
4443
		hw->addr_ctrl.user_set_promisc = true;
4444
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4445
		vmolr |= IXGBE_VMOLR_MPE;
4446
		ixgbe_vlan_promisc_enable(adapter);
4447
	} else {
4448 4449
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4450
			vmolr |= IXGBE_VMOLR_MPE;
4451
		}
4452
		hw->addr_ctrl.user_set_promisc = false;
4453
		ixgbe_vlan_promisc_disable(adapter);
4454 4455 4456 4457 4458 4459 4460
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4461
	if (__dev_uc_sync(netdev, ixgbe_uc_sync, ixgbe_uc_unsync)) {
4462 4463
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4464 4465
	}

4466 4467 4468 4469
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4470 4471 4472 4473 4474 4475 4476
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4477 4478 4479

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4480 4481
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4482
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4483 4484
	}

B
Ben Greear 已提交
4485 4486 4487 4488 4489 4490 4491 4492 4493 4494 4495 4496
	/* This is useful for sniffing bad packets. */
	if (adapter->netdev->features & NETIF_F_RXALL) {
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

4497
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4498

4499
	if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
4500 4501 4502
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
4503 4504
}

4505 4506 4507 4508
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4509 4510
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
		ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
4511
		napi_enable(&adapter->q_vector[q_idx]->napi);
4512
	}
4513 4514 4515 4516 4517 4518
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4519
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
4520
		napi_disable(&adapter->q_vector[q_idx]->napi);
4521
		while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
4522
			pr_info("QV %d locked\n", q_idx);
4523
			usleep_range(1000, 20000);
4524 4525
		}
	}
4526 4527
}

4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542
static void ixgbe_clear_vxlan_port(struct ixgbe_adapter *adapter)
{
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_VXLANCTRL, 0);
#ifdef CONFIG_IXGBE_VXLAN
		adapter->vxlan_port = 0;
#endif
		break;
	default:
		break;
	}
}

J
Jeff Kirsher 已提交
4543
#ifdef CONFIG_IXGBE_DCB
4544
/**
4545 4546 4547 4548 4549 4550 4551 4552 4553 4554
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4555
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4556

4557 4558 4559 4560 4561 4562 4563 4564 4565
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

4566
#ifdef IXGBE_FCOE
4567 4568
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4569
#endif
4570 4571 4572

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
4573 4574 4575 4576 4577
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
4578 4579 4580 4581 4582 4583 4584
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
4585
	}
4586 4587 4588

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
4589 4590
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
4591

4592 4593 4594 4595
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
4596

4597 4598
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
4599
	}
4600
}
4601 4602 4603 4604 4605
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

4606
/**
4607 4608 4609
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
4610
 * @pb: packet buffer to calculate
4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
4624 4625 4626 4627
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4628
#endif
4629

4630 4631 4632
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4633 4634
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4635 4636 4637 4638 4639 4640 4641 4642 4643 4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

4666
/**
4667 4668 4669
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
4670
 * @pb: packet buffer to calculate
4671
 */
4672
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
4673 4674 4675 4676 4677 4678 4679 4680 4681
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

4682 4683 4684 4685 4686 4687 4688 4689
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

4690 4691 4692
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4693 4694
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4720
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
4721 4722

		/* Low water marks must not be larger than high water marks */
4723 4724
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
4725
	}
4726 4727 4728

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
4729 4730
}

4731 4732 4733
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4734 4735
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
4736 4737 4738

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4739 4740 4741
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
4742

4743
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
4744
	ixgbe_pbthresh_setup(adapter);
4745 4746
}

4747 4748 4749
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4750
	struct hlist_node *node2;
4751 4752 4753 4754 4755 4756 4757
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

4758
	hlist_for_each_entry_safe(filter, node2,
4759 4760
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
4761 4762 4763 4764 4765
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
4766 4767 4768 4769 4770
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

4771 4772 4773 4774 4775 4776 4777 4778 4779 4780 4781 4782 4783 4784 4785 4786 4787 4788 4789
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
4790
	ixgbe_write_uc_addr_list(adapter->netdev, pool);
4791 4792 4793 4794 4795 4796
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
4797
	int rss_i = adapter->num_rx_queues_per_pool;
4798 4799 4800 4801 4802 4803 4804 4805 4806 4807 4808 4809 4810 4811 4812 4813 4814 4815 4816 4817 4818 4819 4820 4821 4822 4823 4824 4825 4826 4827 4828 4829 4830 4831 4832
	struct ixgbe_hw *hw = &adapter->hw;
	u16 pool = vadapter->pool;
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
		      IXGBE_PSRTYPE_L2HDR |
		      IXGBE_PSRTYPE_IPV6HDR;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (rss_i > 3)
		psrtype |= 2 << 29;
	else if (rss_i > 1)
		psrtype |= 1 << 29;

	IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	unsigned long size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;

	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
A
Alexander Duyck 已提交
4833
		struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
4834 4835 4836

		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
4837
			if (IXGBE_CB(skb)->page_released)
4838 4839 4840 4841 4842
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
			dev_kfree_skb(skb);
4843
			rx_buffer->skb = NULL;
4844
		}
A
Alexander Duyck 已提交
4845 4846 4847 4848 4849 4850 4851 4852

		if (!rx_buffer->page)
			continue;

		dma_unmap_page(dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		__free_pages(rx_buffer->page, ixgbe_rx_pg_order(rx_ring));

4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864 4865 4866 4867 4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880
		rx_buffer->page = NULL;
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
				   struct ixgbe_ring *rx_ring)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
	int index = rx_ring->queue_index + vadapter->rx_base_queue;

	/* shutdown specific queue receive and wait for dma to settle */
	ixgbe_disable_rx_queue(adapter, rx_ring);
	usleep_range(10000, 20000);
	ixgbe_irq_disable_queues(adapter, ((u64)1 << index));
	ixgbe_clean_rx_ring(rx_ring);
	rx_ring->l2_accel_priv = NULL;
}

4881 4882
static int ixgbe_fwd_ring_down(struct net_device *vdev,
			       struct ixgbe_fwd_adapter *accel)
4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932 4933 4934 4935 4936 4937 4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int txbase = accel->tx_base_queue;
	int i;

	netif_tx_stop_all_queues(vdev);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
		adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
		adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
	}


	return 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase, txbase, queues;
	int i, baseq, err = 0;

	if (!test_bit(accel->pool, &adapter->fwd_bitmask))
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
	netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   accel->pool, adapter->num_rx_pools,
		   baseq, baseq + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);

	accel->netdev = vdev;
	accel->rx_base_queue = rxbase = baseq;
	accel->tx_base_queue = txbase = baseq;

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->rx_ring[rxbase + i]->netdev = vdev;
		adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->netdev = vdev;
		adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
	}

	queues = min_t(unsigned int,
		       adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
	err = netif_set_real_num_tx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	err = netif_set_real_num_rx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	if (is_valid_ether_addr(vdev->dev_addr))
		ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);

	ixgbe_fwd_psrtype(accel);
	ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
	return err;
fwd_queue_err:
	ixgbe_fwd_ring_down(vdev, accel);
	return err;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	struct net_device *upper;
	struct list_head *iter;
	int err;

	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *dfwd = netdev_priv(upper);
			struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;

			if (dfwd->fwd_priv) {
				err = ixgbe_fwd_ring_up(upper, vadapter);
				if (err)
					continue;
			}
		}
	}
}

4980 4981
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
4982 4983
	struct ixgbe_hw *hw = &adapter->hw;

4984
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
4985
#ifdef CONFIG_IXGBE_DCB
4986
	ixgbe_configure_dcb(adapter);
4987
#endif
4988 4989 4990 4991 4992
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
4993

4994
	ixgbe_set_rx_mode(adapter->netdev);
4995 4996
	ixgbe_restore_vlan(adapter);

4997 4998 4999 5000 5001 5002 5003 5004 5005
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

5006
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
5007 5008
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
5009 5010 5011 5012
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
5013
	}
5014

5015 5016 5017 5018 5019 5020 5021 5022 5023
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

5024 5025 5026 5027 5028 5029
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

5030 5031 5032 5033 5034
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
5035 5036
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
5037
	ixgbe_configure_dfwd(adapter);
5038 5039
}

5040
/**
5041 5042 5043 5044 5045
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
5046
	/*
S
Stephen Hemminger 已提交
5047
	 * We are assuming the worst case scenario here, and that
5048 5049 5050 5051 5052 5053
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5054

5055
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
5056
	adapter->sfp_poll_time = 0;
5057 5058 5059 5060
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
5061 5062 5063 5064
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
5065
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
5066
{
J
Josh Hay 已提交
5067 5068
	u32 speed;
	bool autoneg, link_up = false;
5069
	int ret = IXGBE_ERR_LINK_SETUP;
5070 5071

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
5072
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
5073 5074

	if (ret)
5075
		return ret;
5076

J
Josh Hay 已提交
5077 5078 5079 5080
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
5081
	if (ret)
5082
		return ret;
5083

5084
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
5085
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
5086

5087 5088 5089
	return ret;
}

5090
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
5091 5092
{
	struct ixgbe_hw *hw = &adapter->hw;
5093
	u32 gpie = 0;
5094

5095
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5096 5097 5098
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
5099 5100 5101 5102 5103 5104 5105 5106 5107
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5108
		case ixgbe_mac_X540:
5109 5110
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
D
Don Skidmore 已提交
5111
		default:
5112 5113 5114 5115 5116
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
5117 5118 5119 5120
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
5121

5122 5123 5124 5125 5126
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
5127 5128 5129 5130 5131 5132 5133 5134 5135 5136 5137 5138

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
5139 5140
	}

5141
	/* Enable Thermal over heat sensor interrupt */
5142 5143 5144
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
5145
			gpie |= IXGBE_SDP0_GPIEN_8259X;
5146 5147 5148 5149 5150
			break;
		default:
			break;
		}
	}
5151

5152 5153
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
5154
		gpie |= IXGBE_SDP1_GPIEN(hw);
5155

5156 5157 5158 5159 5160 5161 5162 5163 5164
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
5165
	}
5166 5167 5168 5169

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

5170
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
5171 5172 5173 5174 5175 5176 5177
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
5178

5179 5180 5181 5182 5183
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

5184 5185
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
5186 5187
		hw->mac.ops.enable_tx_laser(hw);

5188 5189 5190
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

5191
	smp_mb__before_atomic();
5192
	clear_bit(__IXGBE_DOWN, &adapter->state);
5193 5194
	ixgbe_napi_enable_all(adapter);

5195 5196 5197 5198 5199 5200 5201 5202
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

5203 5204
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
5205
	ixgbe_irq_enable(adapter, true, true);
5206

5207 5208 5209 5210 5211 5212 5213
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
5214
			e_crit(drv, "Fan has stopped, replace the adapter\n");
5215 5216
	}

5217 5218
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
5219 5220
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
5221
	mod_timer(&adapter->service_timer, jiffies);
5222 5223 5224 5225 5226

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
5227 5228
}

5229 5230 5231
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5232 5233 5234
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

5235
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5236
		usleep_range(1000, 2000);
5237
	ixgbe_down(adapter);
5238 5239 5240 5241 5242 5243 5244 5245
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5246 5247 5248 5249
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5250
void ixgbe_up(struct ixgbe_adapter *adapter)
5251 5252 5253 5254
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5255
	ixgbe_up_complete(adapter);
5256 5257 5258 5259
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5260
	struct ixgbe_hw *hw = &adapter->hw;
5261
	struct net_device *netdev = adapter->netdev;
5262 5263
	int err;

5264 5265
	if (ixgbe_removed(hw->hw_addr))
		return;
5266 5267 5268 5269 5270 5271 5272 5273 5274
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5275
	err = hw->mac.ops.init_hw(hw);
5276 5277 5278
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5279
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5280 5281
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5282
		e_dev_err("master disable timed out\n");
5283
		break;
5284 5285
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5286
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5287
			   "Please be aware there may be issues associated with "
5288 5289 5290 5291
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5292
		break;
5293
	default:
5294
		e_dev_err("Hardware Error: %d\n", err);
5295
	}
5296

5297
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5298 5299

	/* flush entries out of MAC table */
5300
	ixgbe_flush_sw_mac_table(adapter);
5301 5302 5303
	__dev_uc_unsync(netdev, NULL);

	/* do not flush user set addresses */
5304
	ixgbe_mac_set_default_filter(adapter);
5305 5306 5307 5308

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5309

5310
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5311
		ixgbe_ptp_reset(adapter);
5312 5313 5314 5315 5316 5317 5318

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5319 5320 5321 5322 5323 5324
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5325
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5326 5327 5328
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
5329
	u16 i;
5330

5331 5332 5333
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
5334

5335
	/* Free all the Tx ring sk_buffs */
5336 5337
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5338
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
5339 5340
	}

5341 5342
	netdev_tx_reset_queue(txring_txq(tx_ring));

5343 5344 5345 5346 5347 5348 5349 5350 5351 5352 5353
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5354
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5355 5356
 * @adapter: board private structure
 **/
5357
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5358 5359 5360
{
	int i;

5361
	for (i = 0; i < adapter->num_rx_queues; i++)
5362
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5363 5364 5365
}

/**
5366
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5367 5368
 * @adapter: board private structure
 **/
5369
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5370 5371 5372
{
	int i;

5373
	for (i = 0; i < adapter->num_tx_queues; i++)
5374
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5375 5376
}

5377 5378
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5379
	struct hlist_node *node2;
5380 5381 5382 5383
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5384
	hlist_for_each_entry_safe(filter, node2,
5385 5386 5387 5388 5389 5390 5391 5392 5393
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

5394 5395 5396
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5397
	struct ixgbe_hw *hw = &adapter->hw;
5398 5399
	struct net_device *upper;
	struct list_head *iter;
5400
	int i;
5401 5402

	/* signal that we are down to the interrupt handler */
5403 5404
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5405 5406

	/* disable receives */
5407
	hw->mac.ops.disable_rx(hw);
5408

5409 5410 5411 5412 5413
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5414
	usleep_range(10000, 20000);
5415

5416 5417
	netif_tx_stop_all_queues(netdev);

5418
	/* call carrier off first to avoid false dev_watchdog timeouts */
5419 5420 5421
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

5422 5423 5424 5425 5426 5427 5428 5429 5430 5431 5432 5433 5434
	/* disable any upper devices */
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv) {
				netif_tx_stop_all_queues(upper);
				netif_carrier_off(upper);
				netif_tx_disable(upper);
			}
		}
	}

5435 5436 5437 5438
	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5439 5440
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
5441 5442 5443 5444
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5445
	if (adapter->num_vfs) {
5446 5447
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5448 5449 5450

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5451
			adapter->vfinfo[i].clear_to_send = false;
5452 5453 5454 5455 5456 5457

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5458 5459
	}

5460 5461
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5462
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5463
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5464
	}
5465

5466
	/* Disable the Tx DMA engine on 82599 and later MAC */
5467 5468
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5469
	case ixgbe_mac_X540:
5470 5471
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5472
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5473 5474
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5475 5476 5477 5478
		break;
	default:
		break;
	}
5479

5480 5481
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5482

5483 5484
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5485 5486
		hw->mac.ops.disable_tx_laser(hw);

5487 5488 5489 5490 5491 5492 5493 5494 5495 5496 5497 5498 5499
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5500
	ixgbe_tx_timeout_reset(adapter);
5501 5502 5503 5504 5505 5506 5507 5508 5509 5510
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
5511
static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
5512 5513 5514
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5515
	unsigned int rss, fdir;
5516
	u32 fwsm;
J
Jeff Kirsher 已提交
5517
#ifdef CONFIG_IXGBE_DCB
5518 5519 5520
	int j;
	struct tc_configuration *tc;
#endif
5521

5522 5523 5524 5525 5526 5527 5528 5529
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5530
	/* Set common capability flags and settings */
5531
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
5532
	adapter->ring_feature[RING_F_RSS].limit = rss;
5533 5534 5535
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
5536 5537
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
5538 5539 5540 5541 5542 5543 5544 5545 5546 5547 5548 5549 5550
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

5551 5552 5553
	/* initialize static ixgbe jump table entries */
	adapter->jump_tables[0] = ixgbe_ipv4_fields;

5554 5555 5556
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);
5557 5558
	if (!adapter->mac_table)
		return -ENOMEM;
5559

5560
	/* Set MAC specific capability flags and exceptions */
5561 5562
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5563 5564
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;

5565 5566
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5567

5568
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5583
		break;
D
Don Skidmore 已提交
5584
	case ixgbe_mac_X540:
5585
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
5586 5587
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5588
		break;
5589 5590 5591 5592
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_X550:
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
5593 5594 5595
#endif
#ifdef CONFIG_IXGBE_VXLAN
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
5596 5597
#endif
		break;
5598 5599
	default:
		break;
A
Alexander Duyck 已提交
5600
	}
5601

5602 5603 5604 5605 5606
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
5607 5608 5609
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
5610
#ifdef CONFIG_IXGBE_DCB
5611 5612
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
5613 5614
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5615 5616 5617 5618 5619 5620 5621 5622 5623
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

5624 5625 5626 5627 5628 5629 5630 5631 5632
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
5633 5634 5635 5636 5637 5638

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

5639 5640
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5641
	adapter->dcb_cfg.pfc_mode_enable = false;
5642
	adapter->dcb_set_bitmap = 0x00;
5643
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
5644 5645
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
5646 5647

#endif
5648 5649

	/* default flow control settings */
5650
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5651
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5652
	ixgbe_pbthresh_setup(adapter);
5653 5654
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
5655
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
5656

5657
#ifdef CONFIG_PCI_IOV
5658 5659 5660
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

5661
	/* assign number of SR-IOV VFs */
5662
	if (hw->mac.type != ixgbe_mac_82598EB) {
5663
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
5664 5665 5666 5667 5668 5669 5670
			adapter->num_vfs = 0;
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		} else {
			adapter->num_vfs = max_vfs;
		}
	}
#endif /* CONFIG_PCI_IOV */
5671

5672
	/* enable itr by default in dynamic mode */
5673 5674
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5675 5676 5677 5678 5679

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5680
	/* set default work limits */
5681
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5682

5683
	/* initialize eeprom parameters */
5684
	if (ixgbe_init_eeprom_params_generic(hw)) {
5685
		e_dev_err("EEPROM initialization failed\n");
5686 5687 5688
		return -EIO;
	}

5689 5690
	/* PF holds first pool slot */
	set_bit(0, &adapter->fwd_bitmask);
5691 5692 5693 5694 5695 5696 5697
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5698
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5699 5700 5701
 *
 * Return 0 on success, negative on failure
 **/
5702
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5703
{
5704
	struct device *dev = tx_ring->dev;
5705
	int orig_node = dev_to_node(dev);
5706
	int ring_node = -1;
5707 5708
	int size;

5709
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5710 5711

	if (tx_ring->q_vector)
5712
		ring_node = tx_ring->q_vector->numa_node;
5713

5714
	tx_ring->tx_buffer_info = vzalloc_node(size, ring_node);
5715
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5716
		tx_ring->tx_buffer_info = vzalloc(size);
5717 5718
	if (!tx_ring->tx_buffer_info)
		goto err;
5719

5720 5721
	u64_stats_init(&tx_ring->syncp);

5722
	/* round up to nearest 4K */
5723
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5724
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5725

5726
	set_dev_node(dev, ring_node);
5727 5728 5729 5730 5731 5732 5733 5734
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
5735 5736
	if (!tx_ring->desc)
		goto err;
5737

5738 5739
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5740
	return 0;
5741 5742 5743 5744

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5745
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5746
	return -ENOMEM;
5747 5748
}

5749 5750 5751 5752 5753 5754 5755 5756 5757 5758 5759 5760 5761 5762 5763
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5764
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5765 5766
		if (!err)
			continue;
5767

5768
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5769
		goto err_setup_tx;
5770 5771
	}

5772 5773 5774 5775 5776
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
5777 5778 5779
	return err;
}

5780 5781
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5782
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5783 5784 5785
 *
 * Returns 0 on success, negative on failure
 **/
5786
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5787
{
5788
	struct device *dev = rx_ring->dev;
5789
	int orig_node = dev_to_node(dev);
5790
	int ring_node = -1;
5791
	int size;
5792

5793
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5794 5795

	if (rx_ring->q_vector)
5796
		ring_node = rx_ring->q_vector->numa_node;
5797

5798
	rx_ring->rx_buffer_info = vzalloc_node(size, ring_node);
5799
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5800
		rx_ring->rx_buffer_info = vzalloc(size);
5801 5802
	if (!rx_ring->rx_buffer_info)
		goto err;
5803

5804 5805
	u64_stats_init(&rx_ring->syncp);

5806
	/* Round up to nearest 4K */
5807 5808
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5809

5810
	set_dev_node(dev, ring_node);
5811 5812 5813 5814 5815 5816 5817 5818
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
5819 5820
	if (!rx_ring->desc)
		goto err;
5821

5822 5823
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5824 5825

	return 0;
5826 5827 5828 5829
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5830
	return -ENOMEM;
5831 5832
}

5833 5834 5835 5836 5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5848
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5849 5850
		if (!err)
			continue;
5851

5852
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5853
		goto err_setup_rx;
5854 5855
	}

5856 5857 5858 5859 5860
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
5861 5862 5863 5864
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
5865 5866 5867
	return err;
}

5868 5869 5870 5871 5872 5873
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5874
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5875
{
5876
	ixgbe_clean_tx_ring(tx_ring);
5877 5878 5879 5880

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5881 5882 5883 5884 5885 5886
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5887 5888 5889 5890 5891 5892 5893 5894 5895 5896 5897 5898 5899 5900 5901

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5902
		if (adapter->tx_ring[i]->desc)
5903
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5904 5905 5906
}

/**
5907
 * ixgbe_free_rx_resources - Free Rx Resources
5908 5909 5910 5911
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5912
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5913
{
5914
	ixgbe_clean_rx_ring(rx_ring);
5915 5916 5917 5918

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5919 5920 5921 5922 5923 5924
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5925 5926 5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

5939 5940 5941 5942
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
5943
	for (i = 0; i < adapter->num_rx_queues; i++)
5944
		if (adapter->rx_ring[i]->desc)
5945
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5946 5947 5948 5949 5950 5951 5952 5953 5954 5955 5956 5957 5958 5959
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5960
	/* MTU < 68 is an error and causes problems on some kernels */
5961 5962 5963 5964
	if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
		return -EINVAL;

	/*
5965 5966 5967
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
5968 5969 5970
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
A
Alexander Duyck 已提交
5971
	    (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
5972
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
5973

5974
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5975

5976
	/* must set new MTU before calling down or up */
5977 5978
	netdev->mtu = new_mtu;

5979 5980
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6000
	struct ixgbe_hw *hw = &adapter->hw;
6001
	int err, queues;
6002 6003 6004 6005

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
6006

6007 6008
	netif_carrier_off(netdev);

6009 6010 6011 6012 6013 6014 6015 6016 6017 6018 6019 6020
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

6021
	err = ixgbe_request_irq(adapter);
6022 6023 6024
	if (err)
		goto err_req_irq;

6025
	/* Notify the stack of the actual queue counts. */
6026 6027 6028 6029 6030 6031
	if (adapter->num_rx_pools > 1)
		queues = adapter->num_rx_queues_per_pool;
	else
		queues = adapter->num_tx_queues;

	err = netif_set_real_num_tx_queues(netdev, queues);
6032 6033 6034
	if (err)
		goto err_set_queues;

6035 6036 6037 6038 6039 6040
	if (adapter->num_rx_pools > 1 &&
	    adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
		queues = IXGBE_MAX_L2A_QUEUES;
	else
		queues = adapter->num_rx_queues;
	err = netif_set_real_num_rx_queues(netdev, queues);
6041 6042 6043
	if (err)
		goto err_set_queues;

6044 6045
	ixgbe_ptp_init(adapter);

6046
	ixgbe_up_complete(adapter);
6047

6048 6049
	ixgbe_clear_vxlan_port(adapter);
#ifdef CONFIG_IXGBE_VXLAN
6050 6051
	vxlan_get_rx_port(netdev);
#endif
6052

6053 6054
	return 0;

6055 6056
err_set_queues:
	ixgbe_free_irq(adapter);
6057
err_req_irq:
6058
	ixgbe_free_all_rx_resources(adapter);
6059 6060
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
6061
err_setup_rx:
6062
	ixgbe_free_all_tx_resources(adapter);
6063
err_setup_tx:
6064 6065 6066 6067 6068
	ixgbe_reset(adapter);

	return err;
}

6069 6070 6071 6072
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

6073 6074 6075 6076 6077 6078 6079 6080 6081
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

6082 6083 6084 6085 6086 6087
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

6088 6089 6090 6091 6092 6093 6094 6095 6096 6097 6098 6099 6100 6101 6102
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6103 6104
	ixgbe_ptp_stop(adapter);

6105
	ixgbe_close_suspend(adapter);
6106

6107 6108
	ixgbe_fdir_filter_exit(adapter);

6109
	ixgbe_release_hw_control(adapter);
6110 6111 6112 6113

	return 0;
}

6114 6115 6116
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
6117 6118
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6119 6120
	u32 err;

6121
	adapter->hw.hw_addr = adapter->io_addr;
6122 6123
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
6124 6125 6126 6127 6128
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
6129 6130

	err = pci_enable_device_mem(pdev);
6131
	if (err) {
6132
		e_dev_err("Cannot enable PCI device from suspend\n");
6133 6134
		return err;
	}
6135
	smp_mb__before_atomic();
6136
	clear_bit(__IXGBE_DISABLED, &adapter->state);
6137 6138
	pci_set_master(pdev);

6139
	pci_wake_from_d3(pdev, false);
6140 6141 6142

	ixgbe_reset(adapter);

6143 6144
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6145 6146 6147
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
6148
		err = ixgbe_open(netdev);
6149 6150 6151 6152 6153

	rtnl_unlock();

	if (err)
		return err;
6154 6155 6156 6157 6158 6159

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
6160 6161

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
6162
{
6163 6164
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6165 6166 6167
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
6168 6169 6170 6171 6172 6173
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

6174
	rtnl_lock();
6175 6176
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
6177
	rtnl_unlock();
6178

6179 6180
	ixgbe_clear_interrupt_scheme(adapter);

6181 6182 6183 6184
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
6185

6186
#endif
6187 6188 6189
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

6190 6191
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
6192

6193 6194
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
6195 6196
			hw->mac.ops.enable_tx_laser(hw);

6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208 6209 6210 6211 6212 6213
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

6214 6215
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6216
		pci_wake_from_d3(pdev, false);
6217 6218
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6219
	case ixgbe_mac_X540:
6220 6221
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6222 6223 6224 6225 6226
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
6227

6228
	*enable_wake = !!wufc;
6229 6230
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
6231

6232 6233
	ixgbe_release_hw_control(adapter);

6234 6235
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6236

6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249 6250 6251 6252 6253 6254 6255
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6256 6257 6258

	return 0;
}
6259
#endif /* CONFIG_PM */
6260 6261 6262

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6263 6264 6265 6266 6267 6268 6269 6270
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6271 6272
}

6273 6274 6275 6276 6277 6278
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6279
	struct net_device *netdev = adapter->netdev;
6280
	struct ixgbe_hw *hw = &adapter->hw;
6281
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6282 6283
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6284 6285
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6286
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6287

6288 6289 6290 6291
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6292
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6293
		u64 rsc_count = 0;
6294 6295
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6296 6297
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6298 6299 6300
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6301 6302
	}

6303 6304 6305 6306 6307
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6308
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6309 6310 6311 6312 6313 6314
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6315
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6316 6317 6318 6319 6320
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6321
	/* gather some stats to the adapter struct that are per queue */
6322 6323 6324 6325 6326 6327 6328
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6329
	adapter->restart_queue = restart_queue;
6330 6331 6332
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6333

6334
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6335 6336

	/* 8 register reads */
6337 6338 6339 6340
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6341 6342
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6343 6344
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6345 6346
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6347 6348 6349
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6350 6351
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6352 6353
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6354
		case ixgbe_mac_X540:
6355 6356
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6357 6358 6359 6360 6361
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6362
		}
6363
	}
6364 6365 6366 6367 6368 6369

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6370 6371 6372
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
		    (hw->mac.type == ixgbe_mac_X550EM_x)) {
6373 6374 6375 6376 6377 6378 6379
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6380
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6381
	/* work around hardware counting issue */
6382
	hwstats->gprc -= missed_rx;
6383

6384 6385
	ixgbe_update_xoff_received(adapter);

6386
	/* 82598 hardware only has a 32 bit counter in the high register */
6387 6388 6389 6390 6391 6392 6393
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6394
	case ixgbe_mac_X540:
6395 6396 6397
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
		/* OS2BMC stats are X540 and later */
6398 6399 6400 6401 6402
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
6403 6404 6405
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6406
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6407
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6408
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6409
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6410
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6411
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6412 6413 6414
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6415
#ifdef IXGBE_FCOE
6416 6417 6418 6419 6420 6421
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6422
		/* Add up per cpu counters for total ddp aloc fail */
6423 6424 6425 6426 6427
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
6428
			for_each_possible_cpu(cpu) {
6429 6430 6431
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
6432
			}
6433 6434
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
6435
		}
6436
#endif /* IXGBE_FCOE */
6437 6438 6439
		break;
	default:
		break;
6440
	}
6441
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
6442 6443
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
6444
	if (hw->mac.type == ixgbe_mac_82598EB)
6445 6446 6447 6448 6449 6450 6451 6452 6453
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6454
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
6455
	hwstats->lxontxc += lxon;
6456
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
6457 6458 6459
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6460 6461 6462 6463
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
6479 6480

	/* Fill out the OS statistics structure */
6481
	netdev->stats.multicast = hwstats->mprc;
6482 6483

	/* Rx Errors */
6484
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
6485
	netdev->stats.rx_dropped = 0;
6486 6487
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
6488
	netdev->stats.rx_missed_errors = total_mpc;
6489 6490 6491
}

/**
6492
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
6493
 * @adapter: pointer to the device adapter structure
6494
 **/
6495
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
6496
{
6497
	struct ixgbe_hw *hw = &adapter->hw;
6498
	int i;
6499

6500 6501 6502 6503
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6504

6505
	/* if interface is down do nothing */
6506
	if (test_bit(__IXGBE_DOWN, &adapter->state))
6507 6508 6509 6510 6511 6512 6513 6514
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

6515 6516 6517
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6518
				&(adapter->tx_ring[i]->state));
6519 6520
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
6521 6522 6523 6524 6525 6526 6527 6528
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6529
 * @adapter: pointer to the device adapter structure
6530 6531
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
6532
 * in order to make certain interrupts are occurring.  Secondly it sets the
6533
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
6534
 * determine if a hang has occurred.
6535 6536
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6537
{
6538
	struct ixgbe_hw *hw = &adapter->hw;
6539 6540
	u64 eics = 0;
	int i;
6541

6542
	/* If we're down, removing or resetting, just bail */
6543
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6544
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6545 6546
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6547

6548 6549 6550 6551 6552
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6553

6554 6555 6556 6557 6558 6559 6560 6561
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6562 6563
	} else {
		/* get one bit for every active tx/rx interrupt vector */
6564
		for (i = 0; i < adapter->num_q_vectors; i++) {
6565
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
6566
			if (qv->rx.ring || qv->tx.ring)
6567 6568
				eics |= ((u64)1 << i);
		}
6569
	}
6570

6571
	/* Cause software interrupt to ensure rings are cleaned */
6572
	ixgbe_irq_rearm_queues(adapter, eics);
6573 6574
}

6575
/**
6576
 * ixgbe_watchdog_update_link - update the link status
6577 6578
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
6579
 **/
6580
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6581 6582
{
	struct ixgbe_hw *hw = &adapter->hw;
6583 6584
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6585
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
6586

6587 6588 6589 6590 6591
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6592
	} else {
6593 6594 6595
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6596
	}
6597 6598 6599 6600

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

6601
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
6602
		hw->mac.ops.fc_enable(hw);
6603 6604
		ixgbe_set_rx_drop_en(adapter);
	}
6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6616 6617
}

6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631 6632 6633 6634
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

6635
/**
6636 6637
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
6638
 * @adapter: pointer to the device adapter structure
6639
 **/
6640
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6641
{
6642
	struct net_device *netdev = adapter->netdev;
6643
	struct ixgbe_hw *hw = &adapter->hw;
6644 6645
	struct net_device *upper;
	struct list_head *iter;
6646
	u32 link_speed = adapter->link_speed;
6647
	const char *speed_str;
6648
	bool flow_rx, flow_tx;
6649

6650 6651
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6652
		return;
6653

6654
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6655

6656 6657 6658 6659 6660 6661 6662 6663 6664
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
6665 6666
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6678
	}
6679

6680 6681
	adapter->last_rx_ptp_check = jiffies;

6682
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6683
		ixgbe_ptp_start_cyclecounter(adapter);
6684

6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
6703 6704 6705
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6706

6707 6708
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
6709

6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

	/* enable any upper devices */
	rtnl_lock();
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv)
				netif_tx_wake_all_queues(upper);
		}
	}
	rtnl_unlock();

6725 6726 6727
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

6728 6729
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6730 6731
}

6732
/**
6733 6734
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
6735
 * @adapter: pointer to the adapter structure
6736
 **/
A
Alexander Duyck 已提交
6737
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
6738
{
6739
	struct net_device *netdev = adapter->netdev;
6740
	struct ixgbe_hw *hw = &adapter->hw;
6741

6742 6743
	adapter->link_up = false;
	adapter->link_speed = 0;
6744

6745 6746 6747
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6748

6749 6750 6751
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6752

6753
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6754
		ixgbe_ptp_start_cyclecounter(adapter);
6755

6756 6757
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
6758 6759 6760

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6761
}
6762

6763 6764 6765 6766 6767 6768 6769 6770 6771 6772 6773 6774 6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

6788 6789 6790 6791
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

6807 6808
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
6809
 * @adapter: pointer to the device adapter structure
6810 6811 6812 6813
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
6814 6815
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
6816 6817 6818 6819 6820
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6821
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
6822
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
6823
		}
6824 6825 6826
	}
}

6827 6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843
#ifdef CONFIG_PCI_IOV
static inline void ixgbe_issue_vf_flr(struct ixgbe_adapter *adapter,
				      struct pci_dev *vfdev)
{
	if (!pci_wait_for_pending_transaction(vfdev))
		e_dev_warn("Issuing VFLR with pending transactions\n");

	e_dev_err("Issuing VFLR for VF %s\n", pci_name(vfdev));
	pcie_capability_set_word(vfdev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);

	msleep(100);
}

static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
6844
	unsigned int vf;
6845 6846 6847 6848 6849 6850 6851 6852 6853 6854 6855 6856 6857 6858 6859 6860 6861 6862
	u32 gpc;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	/* check status reg for all VFs owned by this PF */
6863 6864 6865
	for (vf = 0; vf < adapter->num_vfs; ++vf) {
		struct pci_dev *vfdev = adapter->vfinfo[vf].vfdev;
		u16 status_reg;
6866

6867 6868 6869 6870 6871 6872
		if (!vfdev)
			continue;
		pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
		if (status_reg != IXGBE_FAILED_READ_CFG_WORD &&
		    status_reg & PCI_STATUS_REC_MASTER_ABORT)
			ixgbe_issue_vf_flr(adapter, vfdev);
6873 6874 6875
	}
}

6876 6877 6878 6879
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

6880 6881 6882
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

6894
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
6895
}
6896 6897 6898 6899 6900 6901 6902 6903 6904 6905 6906
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

6907

6908 6909
/**
 * ixgbe_watchdog_subtask - check and bring link up
6910
 * @adapter: pointer to the device adapter structure
6911 6912 6913
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
6914
	/* if interface is down, removing or resetting, do nothing */
6915
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6916
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6917
	    test_bit(__IXGBE_RESETTING, &adapter->state))
6918 6919 6920 6921 6922 6923 6924 6925
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
6926

6927
	ixgbe_check_for_bad_vf(adapter);
6928
	ixgbe_spoof_check(adapter);
6929
	ixgbe_update_stats(adapter);
6930 6931

	ixgbe_watchdog_flush_tx(adapter);
6932
}
6933

6934
/**
6935
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
6936
 * @adapter: the ixgbe adapter structure
6937
 **/
6938
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6939 6940
{
	struct ixgbe_hw *hw = &adapter->hw;
6941
	s32 err;
6942

6943 6944 6945 6946
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
6947

M
Mark Rustad 已提交
6948 6949 6950 6951
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

6952 6953 6954
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
6955

M
Mark Rustad 已提交
6956 6957
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

6958 6959 6960
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
6961

6962 6963 6964 6965
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6966
	}
6967

6968 6969 6970
	/* exit on error */
	if (err)
		goto sfp_out;
6971

6972 6973 6974
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
6975

6976
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6977

6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998 6999 7000 7001 7002 7003
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
7004
	}
7005
}
7006

7007 7008
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
7009
 * @adapter: the ixgbe adapter structure
7010 7011 7012 7013
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
7014 7015
	u32 speed;
	bool autoneg = false;
7016 7017 7018 7019 7020 7021 7022 7023 7024 7025

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
7026
	speed = hw->phy.autoneg_advertised;
7027
	if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
J
Josh Hay 已提交
7028
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
7029 7030 7031 7032 7033 7034 7035 7036

		/* setup the highest link when no autoneg */
		if (!autoneg) {
			if (speed & IXGBE_LINK_SPEED_10GB_FULL)
				speed = IXGBE_LINK_SPEED_10GB_FULL;
		}
	}

7037
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
7038
		hw->mac.ops.setup_link(hw, speed, true);
7039 7040 7041 7042 7043 7044 7045 7046 7047 7048 7049 7050 7051 7052 7053

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

7054 7055 7056 7057 7058
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
7059

7060 7061 7062
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

7063
	ixgbe_service_event_schedule(adapter);
7064 7065
}

7066 7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

7086 7087 7088 7089 7090 7091 7092
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

7093
	/* If we're already down, removing or resetting, just bail */
7094
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7095
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7096 7097 7098 7099 7100 7101 7102
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

7103
	rtnl_lock();
7104
	ixgbe_reinit_locked(adapter);
7105
	rtnl_unlock();
7106 7107
}

7108 7109 7110 7111 7112 7113 7114 7115 7116
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
7117 7118 7119 7120 7121 7122 7123 7124 7125
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
7126 7127 7128 7129 7130 7131
#ifdef CONFIG_IXGBE_VXLAN
	if (adapter->flags2 & IXGBE_FLAG2_VXLAN_REREG_NEEDED) {
		adapter->flags2 &= ~IXGBE_FLAG2_VXLAN_REREG_NEEDED;
		vxlan_get_rx_port(adapter->netdev);
	}
#endif /* CONFIG_IXGBE_VXLAN */
7132
	ixgbe_reset_subtask(adapter);
7133
	ixgbe_phy_interrupt_subtask(adapter);
7134 7135
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
7136
	ixgbe_check_overtemp_subtask(adapter);
7137
	ixgbe_watchdog_subtask(adapter);
7138
	ixgbe_fdir_reinit_subtask(adapter);
7139
	ixgbe_check_hang_subtask(adapter);
7140

7141
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
7142 7143 7144
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
7145 7146

	ixgbe_service_event_complete(adapter);
7147 7148
}

7149 7150
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
7151
		     u8 *hdr_len)
7152
{
7153
	struct sk_buff *skb = first->skb;
7154 7155
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
7156
	int err;
7157

7158 7159 7160
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

7161 7162
	if (!skb_is_gso(skb))
		return 0;
7163

7164 7165 7166
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
7167

7168 7169 7170
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

7171
	if (first->protocol == htons(ETH_P_IP)) {
7172 7173 7174 7175 7176 7177 7178 7179
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7180 7181 7182
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
7183 7184 7185 7186 7187 7188
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
7189 7190
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
7191 7192
	}

7193
	/* compute header lengths */
7194 7195 7196
	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

7197 7198 7199 7200
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

7201
	/* mss_l4len_id: use 0 as index for TSO */
7202 7203 7204 7205 7206 7207
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
7208
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7209 7210

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
7211
			  mss_l4len_idx);
7212 7213 7214 7215

	return 1;
}

7216 7217
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
7218
{
7219
	struct sk_buff *skb = first->skb;
7220 7221 7222
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
7223

7224
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7225 7226 7227
		if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
		    !(first->tx_flags & IXGBE_TX_FLAGS_CC))
			return;
7228 7229
		vlan_macip_lens = skb_network_offset(skb) <<
				  IXGBE_ADVTXD_MACLEN_SHIFT;
7230 7231
	} else {
		u8 l4_hdr = 0;
7232 7233 7234 7235 7236 7237 7238 7239 7240
		union {
			struct iphdr *ipv4;
			struct ipv6hdr *ipv6;
			u8 *raw;
		} network_hdr;
		union {
			struct tcphdr *tcphdr;
			u8 *raw;
		} transport_hdr;
7241
		__be16 frag_off;
7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258

		if (skb->encapsulation) {
			network_hdr.raw = skb_inner_network_header(skb);
			transport_hdr.raw = skb_inner_transport_header(skb);
			vlan_macip_lens = skb_inner_network_offset(skb) <<
					  IXGBE_ADVTXD_MACLEN_SHIFT;
		} else {
			network_hdr.raw = skb_network_header(skb);
			transport_hdr.raw = skb_transport_header(skb);
			vlan_macip_lens = skb_network_offset(skb) <<
					  IXGBE_ADVTXD_MACLEN_SHIFT;
		}

		/* use first 4 bits to determine IP version */
		switch (network_hdr.ipv4->version) {
		case IPVERSION:
			vlan_macip_lens |= transport_hdr.raw - network_hdr.raw;
7259
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7260
			l4_hdr = network_hdr.ipv4->protocol;
7261
			break;
7262 7263 7264
		case 6:
			vlan_macip_lens |= transport_hdr.raw - network_hdr.raw;
			l4_hdr = network_hdr.ipv6->nexthdr;
7265 7266 7267 7268 7269 7270 7271 7272
			if (likely((transport_hdr.raw - network_hdr.raw) ==
				   sizeof(struct ipv6hdr)))
				break;
			ipv6_skip_exthdr(skb, network_hdr.raw - skb->data +
					      sizeof(struct ipv6hdr),
					 &l4_hdr, &frag_off);
			if (unlikely(frag_off))
				l4_hdr = NEXTHDR_FRAGMENT;
7273 7274
			break;
		default:
7275
			break;
7276
		}
7277 7278

		switch (l4_hdr) {
7279
		case IPPROTO_TCP:
7280
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
7281
			mss_l4len_idx = (transport_hdr.tcphdr->doff * 4) <<
7282
					IXGBE_ADVTXD_L4LEN_SHIFT;
7283 7284
			break;
		case IPPROTO_SCTP:
7285 7286 7287 7288 7289 7290 7291 7292 7293 7294 7295
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
7296 7297
					 "partial checksum, version=%d, l4 proto=%x\n",
					 network_hdr.ipv4->version, l4_hdr);
7298
			}
7299 7300
			skb_checksum_help(skb);
			goto no_csum;
7301
		}
7302 7303 7304

		/* update TX checksum flag */
		first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
7305 7306
	}

7307
no_csum:
7308 7309
	/* vlan_macip_lens: MACLEN, VLAN tag */
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7310

7311 7312
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
7313 7314
}

7315 7316 7317 7318 7319 7320
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7321
{
7322
	/* set type for advanced descriptor with frame checksum insertion */
7323 7324 7325
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7326

7327
	/* set HW vlan bit if vlan is present */
7328 7329
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7330

7331
	/* set segmentation enable bits for TSO/FSO */
7332 7333 7334 7335 7336 7337
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7338

7339
	/* insert frame checksum */
7340
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7341

7342 7343
	return cmd_type;
}
7344

7345 7346
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7347
{
7348
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7349

7350
	/* enable L4 checksum for TSO and TX checksum offload */
7351 7352 7353
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7354

7355
	/* enble IPv4 checksum for TSO */
7356 7357 7358
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7359

7360 7361 7362 7363
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7364 7365 7366
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7367

7368
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7369
}
7370

7371 7372 7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387 7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7401 7402 7403 7404 7405 7406 7407
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
7408
	struct sk_buff *skb = first->skb;
7409
	struct ixgbe_tx_buffer *tx_buffer;
7410
	union ixgbe_adv_tx_desc *tx_desc;
7411 7412 7413
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7414
	u32 tx_flags = first->tx_flags;
7415
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7416 7417
	u16 i = tx_ring->next_to_use;

7418 7419
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7420 7421 7422 7423
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7424

7425 7426
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7427
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7428 7429
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7430 7431
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7432 7433
		}
	}
7434

7435
#endif
7436
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
7437

7438
	tx_buffer = first;
7439

7440 7441 7442 7443 7444 7445 7446 7447 7448
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
7449

7450
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
7451
			tx_desc->read.cmd_type_len =
7452
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
7453

7454
			i++;
7455
			tx_desc++;
7456
			if (i == tx_ring->count) {
7457
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
7458 7459
				i = 0;
			}
7460
			tx_desc->read.olinfo_status = 0;
7461 7462 7463 7464 7465

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
7466
		}
7467

7468 7469
		if (likely(!data_len))
			break;
7470

7471
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
7472

7473 7474 7475 7476 7477 7478
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
7479
		tx_desc->read.olinfo_status = 0;
7480

7481
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
7482
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
7483
#else
E
Eric Dumazet 已提交
7484
		size = skb_frag_size(frag);
7485 7486
#endif
		data_len -= size;
7487

7488 7489
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
7490

7491 7492
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
7493

7494
	/* write last descriptor with RS and EOP bits */
7495 7496
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
7497

7498
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
7499

7500 7501
	/* set the timestamp */
	first->time_stamp = jiffies;
7502 7503

	/*
7504 7505 7506 7507 7508 7509
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
7510 7511 7512
	 */
	wmb();

7513 7514 7515
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

7516 7517 7518 7519 7520 7521
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

7522 7523 7524
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
7525 7526 7527 7528 7529 7530
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
7531
	}
7532

7533 7534
	return;
dma_error:
7535
	dev_err(tx_ring->dev, "TX DMA map failed\n");
7536 7537 7538

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
7539 7540 7541
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
7542 7543 7544 7545 7546 7547 7548
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
7549 7550
}

7551
static void ixgbe_atr(struct ixgbe_ring *ring,
7552
		      struct ixgbe_tx_buffer *first)
7553 7554 7555 7556 7557 7558 7559 7560 7561
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
7562
	struct tcphdr *th;
7563 7564 7565 7566
	struct sk_buff *skb;
#ifdef CONFIG_IXGBE_VXLAN
	u8 encap = false;
#endif /* CONFIG_IXGBE_VXLAN */
7567
	__be16 vlan_id;
7568

7569 7570 7571 7572 7573 7574
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
7575
		return;
7576

7577
	ring->atr_count++;
7578

7579
	/* snag network header to get L4 type and address */
7580 7581
	skb = first->skb;
	hdr.network = skb_network_header(skb);
7582 7583 7584
	if (!skb->encapsulation) {
		th = tcp_hdr(skb);
	} else {
7585 7586
#ifdef CONFIG_IXGBE_VXLAN
		struct ixgbe_adapter *adapter = q_vector->adapter;
7587

7588 7589 7590 7591 7592 7593 7594 7595 7596 7597 7598 7599 7600
		if (!adapter->vxlan_port)
			return;
		if (first->protocol != htons(ETH_P_IP) ||
		    hdr.ipv4->version != IPVERSION ||
		    hdr.ipv4->protocol != IPPROTO_UDP) {
			return;
		}
		if (ntohs(udp_hdr(skb)->dest) != adapter->vxlan_port)
			return;
		encap = true;
		hdr.network = skb_inner_network_header(skb);
		th = inner_tcp_hdr(skb);
#else
7601
		return;
7602
#endif /* CONFIG_IXGBE_VXLAN */
7603 7604 7605 7606 7607 7608
	}

	/* Currently only IPv4/IPv6 with TCP is supported */
	switch (hdr.ipv4->version) {
	case IPVERSION:
		if (hdr.ipv4->protocol != IPPROTO_TCP)
7609
			return;
7610 7611 7612 7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630
		break;
	case 6:
		if (likely((unsigned char *)th - hdr.network ==
			   sizeof(struct ipv6hdr))) {
			if (hdr.ipv6->nexthdr != IPPROTO_TCP)
				return;
		} else {
			__be16 frag_off;
			u8 l4_hdr;

			ipv6_skip_exthdr(skb, hdr.network - skb->data +
					      sizeof(struct ipv6hdr),
					 &l4_hdr, &frag_off);
			if (unlikely(frag_off))
				return;
			if (l4_hdr != IPPROTO_TCP)
				return;
		}
		break;
	default:
		return;
7631
	}
7632

7633 7634
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
7635 7636 7637 7638 7639 7640 7641 7642 7643
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

7644
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
7645 7646 7647 7648 7649 7650 7651 7652 7653 7654 7655 7656 7657 7658

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
7659
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
7660
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
7661
	else
7662
		common.port.src ^= th->dest ^ first->protocol;
7663 7664
	common.port.dst ^= th->source;

7665 7666
	switch (hdr.ipv4->version) {
	case IPVERSION:
7667 7668
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
7669 7670
		break;
	case 6:
7671 7672 7673 7674 7675 7676 7677 7678 7679
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
7680 7681 7682
		break;
	default:
		break;
7683
	}
7684

7685 7686 7687 7688 7689
#ifdef CONFIG_IXGBE_VXLAN
	if (encap)
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;
#endif /* CONFIG_IXGBE_VXLAN */

7690
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
7691 7692
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
7693 7694
}

7695
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
7696
			      void *accel_priv, select_queue_fallback_t fallback)
7697
{
7698 7699
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
#ifdef IXGBE_FCOE
7700 7701 7702
	struct ixgbe_adapter *adapter;
	struct ixgbe_ring_feature *f;
	int txq;
7703 7704 7705 7706 7707 7708
#endif

	if (fwd_adapter)
		return skb->queue_mapping + fwd_adapter->tx_base_queue;

#ifdef IXGBE_FCOE
7709

7710 7711 7712 7713 7714
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
7715 7716
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
7717
		adapter = netdev_priv(dev);
7718

7719 7720 7721
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
	default:
7722
		return fallback(dev, skb);
7723
	}
7724

7725
	f = &adapter->ring_feature[RING_F_FCOE];
7726

7727 7728
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
7729

7730 7731
	while (txq >= f->indices)
		txq -= f->indices;
7732

7733
	return txq + f->offset;
7734
#else
7735
	return fallback(dev, skb);
7736
#endif
7737 7738
}

7739
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
7740 7741
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
7742
{
7743
	struct ixgbe_tx_buffer *first;
7744
	int tso;
7745
	u32 tx_flags = 0;
7746 7747
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
7748
	__be16 protocol = skb->protocol;
7749
	u8 hdr_len = 0;
7750

7751 7752
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
7753
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
7754 7755 7756 7757 7758 7759
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7760

7761 7762 7763 7764 7765
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

7766 7767 7768
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
7769 7770
	first->bytecount = skb->len;
	first->gso_segs = 1;
7771

7772
	/* if we have a HW VLAN tag being added default to the HW one */
7773 7774
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7775 7776
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
7777
	} else if (protocol == htons(ETH_P_8021Q)) {
7778 7779 7780 7781 7782
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

7783 7784
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
7785 7786
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
7787
	protocol = vlan_get_protocol(skb);
7788

7789 7790 7791 7792
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    adapter->ptp_clock &&
	    !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
				   &adapter->state)) {
7793 7794
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
7795 7796 7797 7798 7799

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
7800 7801
	}

7802 7803
	skb_tx_timestamp(skb);

7804 7805 7806 7807 7808 7809
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7810
		tx_flags |= IXGBE_TX_FLAGS_CC;
7811 7812

#endif
7813
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
7814
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7815 7816
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
7817
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
7818 7819
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
7820 7821
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
7822 7823

			if (skb_cow_head(skb, 0))
7824 7825 7826 7827 7828 7829
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7830
		}
7831
	}
7832

7833 7834 7835 7836
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

7837
#ifdef IXGBE_FCOE
7838
	/* setup tx offload for FCoE */
7839
	if ((protocol == htons(ETH_P_FCOE)) &&
7840
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
7841
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
7842 7843
		if (tso < 0)
			goto out_drop;
7844

7845
		goto xmit_fcoe;
7846
	}
7847

7848
#endif /* IXGBE_FCOE */
7849
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
7850
	if (tso < 0)
7851
		goto out_drop;
7852 7853
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
7854 7855 7856

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
7857
		ixgbe_atr(tx_ring, first);
7858 7859 7860 7861

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
7862
	ixgbe_tx_map(tx_ring, first, hdr_len);
7863

7864
	return NETDEV_TX_OK;
7865 7866

out_drop:
7867 7868 7869
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

7870
	return NETDEV_TX_OK;
7871 7872
}

7873 7874 7875
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
7876 7877 7878 7879
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

7880 7881 7882 7883
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
7884 7885
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
7886

7887 7888
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

7889
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7890 7891
}

7892 7893 7894 7895 7896 7897
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

7898 7899 7900 7901 7902 7903 7904 7905 7906 7907
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7908
	struct ixgbe_hw *hw = &adapter->hw;
7909 7910 7911 7912 7913 7914
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7915
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7916

7917 7918 7919
	ixgbe_mac_set_default_filter(adapter);

	return 0;
7920 7921
}

7922 7923 7924 7925 7926 7927 7928 7929 7930 7931 7932 7933 7934 7935 7936 7937 7938 7939 7940 7941 7942 7943 7944 7945 7946 7947 7948 7949 7950 7951 7952
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

7953 7954
	switch (cmd) {
	case SIOCSHWTSTAMP:
7955 7956 7957
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
7958 7959 7960
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
7961 7962
}

7963 7964
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
7965
 * netdev->dev_addrs
7966 7967 7968 7969 7970 7971 7972 7973
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
7974
	struct ixgbe_hw *hw = &adapter->hw;
7975

7976
	if (is_valid_ether_addr(hw->mac.san_addr)) {
7977
		rtnl_lock();
7978
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
7979
		rtnl_unlock();
7980 7981 7982

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
7983 7984 7985 7986 7987 7988
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
7989
 * netdev->dev_addrs
7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002 8003 8004 8005 8006 8007
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

8008 8009 8010 8011 8012 8013 8014 8015 8016
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8017
	int i;
8018

8019 8020 8021 8022
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

8023 8024 8025
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8026 8027
}

A
Alexander Duyck 已提交
8028
#endif
E
Eric Dumazet 已提交
8029 8030 8031 8032 8033 8034
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
8035
	rcu_read_lock();
E
Eric Dumazet 已提交
8036
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
8037
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
8038 8039 8040
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
8041 8042
		if (ring) {
			do {
8043
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8044 8045
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8046
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8047 8048 8049
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
8050
	}
E
Eric Dumazet 已提交
8051 8052 8053 8054 8055 8056 8057 8058

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
8059
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8060 8061
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8062
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8063 8064 8065 8066
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
8067
	rcu_read_unlock();
E
Eric Dumazet 已提交
8068 8069 8070 8071 8072 8073 8074 8075 8076
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

8077
#ifdef CONFIG_IXGBE_DCB
8078 8079 8080
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100 8101 8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

8115 8116 8117 8118 8119 8120 8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

8140
#endif /* CONFIG_IXGBE_DCB */
8141 8142
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8143 8144 8145 8146 8147 8148 8149 8150
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
8151
	bool pools;
8152 8153

	/* Hardware supports up to 8 traffic classes */
8154 8155 8156 8157
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
8158 8159
		return -EINVAL;

8160 8161 8162 8163
	pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
	if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
		return -EBUSY;

8164
	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
8165
	 * match packet buffer alignment. Unfortunately, the
8166 8167 8168 8169
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
8170 8171 8172
	else
		ixgbe_reset(adapter);

8173 8174
	ixgbe_clear_interrupt_scheme(adapter);

8175
#ifdef CONFIG_IXGBE_DCB
8176
	if (tc) {
8177
		netdev_set_num_tc(dev, tc);
8178 8179
		ixgbe_set_prio_tc_map(adapter);

8180 8181
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

8182 8183
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
8184
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
8185
		}
8186
	} else {
8187
		netdev_reset_tc(dev);
8188

8189 8190
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
8191 8192 8193 8194 8195 8196 8197

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

8198
	ixgbe_validate_rtr(adapter, tc);
8199 8200 8201 8202

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

8203
	if (netif_running(dev))
8204
		return ixgbe_open(dev);
8205 8206 8207

	return 0;
}
E
Eric Dumazet 已提交
8208

8209 8210 8211 8212 8213 8214 8215 8216 8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232 8233 8234 8235 8236 8237 8238 8239 8240 8241 8242 8243 8244 8245 8246 8247 8248 8249 8250 8251 8252 8253 8254 8255 8256 8257 8258 8259 8260 8261 8262 8263 8264 8265 8266 8267 8268 8269 8270 8271 8272 8273 8274 8275 8276 8277 8278 8279 8280 8281 8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340 8341 8342 8343 8344 8345 8346 8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371
static int ixgbe_delete_clsu32(struct ixgbe_adapter *adapter,
			       struct tc_cls_u32_offload *cls)
{
	int err;

	spin_lock(&adapter->fdir_perfect_lock);
	err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, cls->knode.handle);
	spin_unlock(&adapter->fdir_perfect_lock);
	return err;
}

static int ixgbe_configure_clsu32(struct ixgbe_adapter *adapter,
				  __be16 protocol,
				  struct tc_cls_u32_offload *cls)
{
	u32 loc = cls->knode.handle & 0xfffff;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_mat_field *field_ptr;
	struct ixgbe_fdir_filter *input;
	union ixgbe_atr_input mask;
#ifdef CONFIG_NET_CLS_ACT
	const struct tc_action *a;
#endif
	int i, err = 0;
	u8 queue;
	u32 handle;

	memset(&mask, 0, sizeof(union ixgbe_atr_input));
	handle = cls->knode.handle;

	/* At the moment cls_u32 jumps to transport layer and skips past
	 * L2 headers. The canonical method to match L2 frames is to use
	 * negative values. However this is error prone at best but really
	 * just broken because there is no way to "know" what sort of hdr
	 * is in front of the transport layer. Fix cls_u32 to support L2
	 * headers when needed.
	 */
	if (protocol != htons(ETH_P_IP))
		return -EINVAL;

	if (cls->knode.link_handle ||
	    cls->knode.link_handle >= IXGBE_MAX_LINK_HANDLE) {
		struct ixgbe_nexthdr *nexthdr = ixgbe_ipv4_jumps;
		u32 uhtid = TC_U32_USERHTID(cls->knode.link_handle);

		for (i = 0; nexthdr[i].jump; i++) {
			if (nexthdr->o != cls->knode.sel->offoff ||
			    nexthdr->s != cls->knode.sel->offshift ||
			    nexthdr->m != cls->knode.sel->offmask ||
			    /* do not support multiple key jumps its just mad */
			    cls->knode.sel->nkeys > 1)
				return -EINVAL;

			if (nexthdr->off != cls->knode.sel->keys[0].off ||
			    nexthdr->val != cls->knode.sel->keys[0].val ||
			    nexthdr->mask != cls->knode.sel->keys[0].mask)
				return -EINVAL;

			if (uhtid >= IXGBE_MAX_LINK_HANDLE)
				return -EINVAL;

			adapter->jump_tables[uhtid] = nexthdr->jump;
		}
		return 0;
	}

	if (loc >= ((1024 << adapter->fdir_pballoc) - 2)) {
		e_err(drv, "Location out of range\n");
		return -EINVAL;
	}

	/* cls u32 is a graph starting at root node 0x800. The driver tracks
	 * links and also the fields used to advance the parser across each
	 * link (e.g. nexthdr/eat parameters from 'tc'). This way we can map
	 * the u32 graph onto the hardware parse graph denoted in ixgbe_model.h
	 * To add support for new nodes update ixgbe_model.h parse structures
	 * this function _should_ be generic try not to hardcode values here.
	 */
	if (TC_U32_USERHTID(handle) == 0x800) {
		field_ptr = adapter->jump_tables[0];
	} else {
		if (TC_U32_USERHTID(handle) >= ARRAY_SIZE(adapter->jump_tables))
			return -EINVAL;

		field_ptr = adapter->jump_tables[TC_U32_USERHTID(handle)];
	}

	if (!field_ptr)
		return -EINVAL;

	input = kzalloc(sizeof(*input), GFP_KERNEL);
	if (!input)
		return -ENOMEM;

	for (i = 0; i < cls->knode.sel->nkeys; i++) {
		int off = cls->knode.sel->keys[i].off;
		__be32 val = cls->knode.sel->keys[i].val;
		__be32 m = cls->knode.sel->keys[i].mask;
		bool found_entry = false;
		int j;

		for (j = 0; field_ptr[j].val; j++) {
			if (field_ptr[j].off == off &&
			    field_ptr[j].mask == m) {
				field_ptr[j].val(input, &mask, val, m);
				input->filter.formatted.flow_type |=
					field_ptr[j].type;
				found_entry = true;
				break;
			}
		}

		if (!found_entry)
			goto err_out;
	}

	mask.formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
				   IXGBE_ATR_L4TYPE_MASK;

	if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
		mask.formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;

#ifdef CONFIG_NET_CLS_ACT
	if (list_empty(&cls->knode.exts->actions))
		goto err_out;

	list_for_each_entry(a, &cls->knode.exts->actions, list) {
		if (!is_tcf_gact_shot(a))
			goto err_out;
	}
#endif

	input->action = IXGBE_FDIR_DROP_QUEUE;
	queue = IXGBE_FDIR_DROP_QUEUE;
	input->sw_idx = loc;

	spin_lock(&adapter->fdir_perfect_lock);

	if (hlist_empty(&adapter->fdir_filter_list)) {
		memcpy(&adapter->fdir_mask, &mask, sizeof(mask));
		err = ixgbe_fdir_set_input_mask_82599(hw, &mask);
		if (err)
			goto err_out_w_lock;
	} else if (memcmp(&adapter->fdir_mask, &mask, sizeof(mask))) {
		err = -EINVAL;
		goto err_out_w_lock;
	}

	ixgbe_atr_compute_perfect_hash_82599(&input->filter, &mask);
	err = ixgbe_fdir_write_perfect_filter_82599(hw, &input->filter,
						    input->sw_idx, queue);
	if (!err)
		ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
	spin_unlock(&adapter->fdir_perfect_lock);

	return err;
err_out_w_lock:
	spin_unlock(&adapter->fdir_perfect_lock);
err_out:
	kfree(input);
	return -EINVAL;
}

8372 8373
int __ixgbe_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
		     struct tc_to_netdev *tc)
8374
{
8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
	    tc->type == TC_SETUP_CLSU32) {
		if (!(dev->features & NETIF_F_HW_TC))
			return -EINVAL;

		switch (tc->cls_u32->command) {
		case TC_CLSU32_NEW_KNODE:
		case TC_CLSU32_REPLACE_KNODE:
			return ixgbe_configure_clsu32(adapter,
						      proto, tc->cls_u32);
		case TC_CLSU32_DELETE_KNODE:
			return ixgbe_delete_clsu32(adapter, tc->cls_u32);
		default:
			return -EINVAL;
		}
	}

8394
	if (handle != TC_H_ROOT || tc->type != TC_SETUP_MQPRIO)
8395 8396
		return -EINVAL;

8397
	return ixgbe_setup_tc(dev, tc->tc);
8398 8399
}

8400 8401 8402 8403 8404 8405 8406 8407 8408 8409 8410
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
	rtnl_unlock();
}

#endif
8411 8412 8413 8414 8415 8416 8417 8418 8419 8420
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

8421
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
8422
					    netdev_features_t features)
8423 8424 8425 8426
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
8427 8428
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
8429

8430 8431 8432
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
8433

8434
	return features;
8435 8436
}

8437
static int ixgbe_set_features(struct net_device *netdev,
8438
			      netdev_features_t features)
8439 8440
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8441
	netdev_features_t changed = netdev->features ^ features;
8442 8443 8444
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
8445 8446
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
8447
			need_reset = true;
8448 8449 8450 8451 8452 8453 8454 8455 8456 8457
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
8458 8459 8460 8461
		}
	}

	/*
8462 8463
	 * Check if Flow Director n-tuple support or hw_tc support was
	 * enabled or disabled.  If the state changed, we need to reset.
8464
	 */
8465
	if ((features & NETIF_F_NTUPLE) || (features & NETIF_F_HW_TC)) {
8466
		/* turn off ATR, enable perfect filters and reset */
8467 8468 8469
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

8470 8471
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
8472
	} else {
8473 8474 8475 8476 8477 8478 8479
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
8480 8481 8482 8483 8484 8485 8486 8487 8488 8489
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED ||
		    /* We cannot enable ATR if we have 2 or more tcs */
		    (netdev_get_num_tc(netdev) > 1) ||
		    /* We cannot enable ATR if RSS is disabled */
		    (adapter->ring_feature[RING_F_RSS].limit <= 1) ||
		    /* A sample rate of 0 indicates ATR disabled */
		    (!adapter->atr_sample_rate))
			; /* do nothing not supported */
		else /* otherwise supported and set the flag */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
8490 8491
	}

8492
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
8493 8494 8495 8496
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);

B
Ben Greear 已提交
8497 8498 8499
	if (changed & NETIF_F_RXALL)
		need_reset = true;

8500
	netdev->features = features;
8501 8502 8503 8504 8505 8506 8507 8508 8509 8510

#ifdef CONFIG_IXGBE_VXLAN
	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM)
			adapter->flags2 |= IXGBE_FLAG2_VXLAN_REREG_NEEDED;
		else
			ixgbe_clear_vxlan_port(adapter);
	}
#endif /* CONFIG_IXGBE_VXLAN */

8511 8512 8513 8514 8515 8516
	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;
}

8517
#ifdef CONFIG_IXGBE_VXLAN
8518 8519 8520 8521 8522 8523 8524 8525 8526 8527 8528 8529 8530
/**
 * ixgbe_add_vxlan_port - Get notifications about VXLAN ports that come up
 * @dev: The port's netdev
 * @sa_family: Socket Family that VXLAN is notifiying us about
 * @port: New UDP port number that VXLAN started listening to
 **/
static void ixgbe_add_vxlan_port(struct net_device *dev, sa_family_t sa_family,
				 __be16 port)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 new_port = ntohs(port);

8531 8532 8533
	if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
		return;

8534 8535 8536
	if (sa_family == AF_INET6)
		return;

8537
	if (adapter->vxlan_port == new_port)
8538 8539 8540 8541
		return;

	if (adapter->vxlan_port) {
		netdev_info(dev,
8542
			    "Hit Max num of VXLAN ports, not adding port %d\n",
8543 8544 8545 8546 8547 8548 8549 8550 8551 8552 8553 8554 8555 8556 8557 8558 8559 8560 8561 8562
			    new_port);
		return;
	}

	adapter->vxlan_port = new_port;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, new_port);
}

/**
 * ixgbe_del_vxlan_port - Get notifications about VXLAN ports that go away
 * @dev: The port's netdev
 * @sa_family: Socket Family that VXLAN is notifying us about
 * @port: UDP port number that VXLAN stopped listening to
 **/
static void ixgbe_del_vxlan_port(struct net_device *dev, sa_family_t sa_family,
				 __be16 port)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	u16 new_port = ntohs(port);

8563 8564 8565
	if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
		return;

8566 8567 8568 8569 8570 8571 8572 8573 8574
	if (sa_family == AF_INET6)
		return;

	if (adapter->vxlan_port != new_port) {
		netdev_info(dev, "Port %d was not found, not deleting\n",
			    new_port);
		return;
	}

8575 8576
	ixgbe_clear_vxlan_port(adapter);
	adapter->flags2 |= IXGBE_FLAG2_VXLAN_REREG_NEEDED;
8577
}
8578
#endif /* CONFIG_IXGBE_VXLAN */
8579

8580
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
8581
			     struct net_device *dev,
8582
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
8583 8584
			     u16 flags)
{
8585
	/* guarantee we can provide a unique filter for the unicast address */
8586
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
8587 8588 8589 8590
		struct ixgbe_adapter *adapter = netdev_priv(dev);
		u16 pool = VMDQ_P(0);

		if (netdev_uc_count(dev) >= ixgbe_available_rars(adapter, pool))
8591
			return -ENOMEM;
J
John Fastabend 已提交
8592 8593
	}

8594
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
8595 8596
}

8597 8598 8599 8600 8601 8602 8603 8604 8605 8606
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
 * @adapter - the private structure
 * @mode - requested bridge mode
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
8607 8608 8609 8610
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

8611 8612
	switch (mode) {
	case BRIDGE_MODE_VEPA:
8613
		/* disable Tx loopback, rely on switch hairpin mode */
8614
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
8615 8616 8617 8618 8619 8620 8621 8622 8623 8624 8625 8626 8627 8628 8629 8630 8631 8632 8633

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
8634 8635
		break;
	case BRIDGE_MODE_VEB:
8636
		/* enable Tx loopback for internal VF/PF communication */
8637 8638
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
8639 8640 8641 8642 8643 8644 8645 8646 8647 8648 8649 8650 8651 8652 8653 8654 8655 8656 8657

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
8658 8659 8660 8661 8662 8663 8664 8665 8666 8667 8668 8669 8670
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

8671
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
8672
				    struct nlmsghdr *nlh, u16 flags)
8673 8674 8675 8676 8677 8678 8679 8680 8681
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
8682 8683
	if (!br_spec)
		return -EINVAL;
8684 8685

	nla_for_each_nested(attr, br_spec, rem) {
8686
		int status;
8687 8688 8689 8690 8691
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

8692 8693 8694
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

8695
		mode = nla_get_u16(attr);
8696 8697 8698
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
8699 8700

		break;
8701 8702 8703 8704 8705 8706
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
8707
				    struct net_device *dev,
8708
				    u32 filter_mask, int nlflags)
8709 8710 8711 8712 8713 8714
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

8715
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
8716 8717
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
8718 8719
}

8720 8721 8722 8723
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
8724
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
8725
	unsigned int limit;
8726 8727
	int pool, err;

8728 8729 8730 8731 8732 8733 8734
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

8735 8736 8737 8738 8739 8740 8741
#ifdef CONFIG_RPS
	if (vdev->num_rx_queues != vdev->num_tx_queues) {
		netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
			    vdev->name);
		return ERR_PTR(-EINVAL);
	}
#endif
8742
	/* Check for hardware restriction on number of rx/tx queues */
8743
	if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
8744 8745 8746 8747 8748 8749 8750 8751 8752 8753 8754 8755
	    vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
		netdev_info(pdev,
			    "%s: Supports RX/TX Queue counts 1,2, and 4\n",
			    pdev->name);
		return ERR_PTR(-EINVAL);
	}

	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
	      adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

8756
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
8757 8758 8759 8760 8761 8762
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

	pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
	adapter->num_rx_pools++;
	set_bit(pool, &adapter->fwd_bitmask);
8763
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
8764 8765 8766

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
8767
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
8768
	adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
8769 8770 8771 8772 8773 8774 8775 8776 8777 8778 8779 8780 8781 8782 8783 8784 8785 8786 8787 8788 8789 8790 8791 8792 8793 8794

	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	if (err)
		goto fwd_add_err;
	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
	err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
	if (err)
		goto fwd_add_err;
	netif_tx_start_all_queues(vdev);
	return fwd_adapter;
fwd_add_err:
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
	clear_bit(pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
	struct ixgbe_fwd_adapter *fwd_adapter = priv;
	struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
8795
	unsigned int limit;
8796 8797 8798 8799

	clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;

8800 8801
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
8802 8803 8804 8805 8806 8807 8808 8809 8810 8811
	ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
	ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   fwd_adapter->pool, adapter->num_rx_pools,
		   fwd_adapter->rx_base_queue,
		   fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);
	kfree(fwd_adapter);
}

8812 8813 8814 8815 8816 8817 8818 8819 8820 8821
#define IXGBE_MAX_TUNNEL_HDR_LEN 80
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
	if (!skb->encapsulation)
		return features;

	if (unlikely(skb_inner_mac_header(skb) - skb_transport_header(skb) >
		     IXGBE_MAX_TUNNEL_HDR_LEN))
8822
		return features & ~NETIF_F_CSUM_MASK;
8823 8824 8825 8826

	return features;
}

8827
static const struct net_device_ops ixgbe_netdev_ops = {
8828
	.ndo_open		= ixgbe_open,
8829
	.ndo_stop		= ixgbe_close,
8830
	.ndo_start_xmit		= ixgbe_xmit_frame,
8831
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
8832
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
8833 8834 8835 8836 8837 8838
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
8839
	.ndo_do_ioctl		= ixgbe_ioctl,
8840 8841
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
8842
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
8843
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
8844
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
H
Hiroshi Shimamoto 已提交
8845
	.ndo_set_vf_trust	= ixgbe_ndo_set_vf_trust,
8846
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
8847
	.ndo_get_stats64	= ixgbe_get_stats64,
8848
	.ndo_setup_tc		= __ixgbe_setup_tc,
8849 8850 8851
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
8852
#ifdef CONFIG_NET_RX_BUSY_POLL
8853
	.ndo_busy_poll		= ixgbe_low_latency_recv,
8854
#endif
8855 8856
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
8857
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
8858
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
8859 8860
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
8861
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
8862
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
8863
#endif /* IXGBE_FCOE */
8864 8865
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
8866
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
8867 8868
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
8869 8870
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
8871
#ifdef CONFIG_IXGBE_VXLAN
8872 8873
	.ndo_add_vxlan_port	= ixgbe_add_vxlan_port,
	.ndo_del_vxlan_port	= ixgbe_del_vxlan_port,
8874
#endif /* CONFIG_IXGBE_VXLAN */
8875
	.ndo_features_check	= ixgbe_features_check,
8876 8877
};

8878 8879 8880 8881 8882 8883 8884 8885 8886 8887 8888
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
8889
	struct pci_dev *entry, *pdev = adapter->pdev;
8890 8891
	int physfns = 0;

8892 8893 8894
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
8895
	 */
8896
	if (ixgbe_pcie_from_parent(&adapter->hw))
8897
		physfns = 4;
8898 8899 8900

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
8901 8902 8903 8904 8905 8906 8907 8908 8909 8910 8911 8912 8913 8914
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
8915 8916 8917 8918 8919
	}

	return physfns;
}

8920 8921 8922 8923 8924 8925 8926 8927 8928 8929 8930 8931 8932 8933 8934 8935 8936 8937 8938 8939 8940
/**
 * ixgbe_wol_supported - Check whether device supports WoL
 * @hw: hw specific details
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			u16 subdevice_id)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
	int is_wol_supported = 0;

	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
8941
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
8942 8943 8944 8945
		case IXGBE_SUBDEV_ID_82599_560FLR:
			/* only support first port */
			if (hw->bus.func != 0)
				break;
8946
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
8947
		case IXGBE_SUBDEV_ID_82599_SFP:
8948
		case IXGBE_SUBDEV_ID_82599_RNDC:
8949
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
8950
		case IXGBE_SUBDEV_ID_82599_LOM_SFP:
8951 8952 8953 8954
			is_wol_supported = 1;
			break;
		}
		break;
8955 8956 8957 8958 8959 8960 8961 8962
	case IXGBE_DEV_ID_82599EN_SFP:
		/* Only this subdevice supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
			is_wol_supported = 1;
			break;
		}
		break;
8963 8964 8965 8966 8967 8968 8969 8970 8971
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
			is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_82599_KX4:
		is_wol_supported = 1;
		break;
	case IXGBE_DEV_ID_X540T:
8972
	case IXGBE_DEV_ID_X540T1:
8973 8974 8975 8976
	case IXGBE_DEV_ID_X550T:
	case IXGBE_DEV_ID_X550EM_X_KX4:
	case IXGBE_DEV_ID_X550EM_X_KR:
	case IXGBE_DEV_ID_X550EM_X_10G_T:
8977 8978 8979 8980 8981 8982 8983 8984 8985 8986 8987 8988
		/* check eeprom to see if enabled wol */
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0))) {
			is_wol_supported = 1;
		}
		break;
	}

	return is_wol_supported;
}

8989 8990 8991 8992 8993 8994 8995 8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007 9008 9009 9010 9011
/**
 * ixgbe_get_platform_mac_addr - Look up MAC address in Open Firmware / IDPROM
 * @adapter: Pointer to adapter struct
 */
static void ixgbe_get_platform_mac_addr(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_OF
	struct device_node *dp = pci_device_to_OF_node(adapter->pdev);
	struct ixgbe_hw *hw = &adapter->hw;
	const unsigned char *addr;

	addr = of_get_mac_address(dp);
	if (addr) {
		ether_addr_copy(hw->mac.perm_addr, addr);
		return;
	}
#endif /* CONFIG_OF */

#ifdef CONFIG_SPARC
	ether_addr_copy(hw->mac.perm_addr, idprom->id_ethaddr);
#endif /* CONFIG_SPARC */
}

9012 9013 9014 9015 9016 9017 9018 9019 9020 9021 9022
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
9023
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
9024 9025 9026 9027 9028
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
9029
	int i, err, pci_using_dac, expected_gts;
9030
	unsigned int indices = MAX_TX_QUEUES;
9031
	u8 part_str[IXGBE_PBANUM_LENGTH];
9032
	bool disable_dev = false;
9033 9034 9035
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
9036
	u32 eec;
9037

9038 9039 9040 9041 9042 9043 9044 9045 9046
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

9047
	err = pci_enable_device_mem(pdev);
9048 9049 9050
	if (err)
		return err;

9051
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
9052 9053
		pci_using_dac = 1;
	} else {
9054
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
9055
		if (err) {
9056 9057 9058
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
9059 9060 9061 9062
		}
		pci_using_dac = 0;
	}

9063
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
9064
					   IORESOURCE_MEM), ixgbe_driver_name);
9065
	if (err) {
9066 9067
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
9068 9069 9070
		goto err_pci_reg;
	}

9071
	pci_enable_pcie_error_reporting(pdev);
9072

9073
	pci_set_master(pdev);
9074
	pci_save_state(pdev);
9075

9076
	if (ii->mac == ixgbe_mac_82598EB) {
9077
#ifdef CONFIG_IXGBE_DCB
9078 9079 9080 9081
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
9082
#endif
9083
	}
9084

9085
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
9086 9087 9088 9089 9090 9091 9092 9093 9094 9095 9096 9097 9098
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
9099
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
9100

9101
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
9102
			      pci_resource_len(pdev, 0));
9103
	adapter->io_addr = hw->hw_addr;
9104 9105 9106 9107 9108
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

9109
	netdev->netdev_ops = &ixgbe_netdev_ops;
9110 9111
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
9112
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
9113 9114 9115

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
9116
	hw->mac.type  = ii->mac;
9117
	hw->mvals     = ii->mvals;
9118

9119 9120
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
9121
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
9122 9123 9124 9125
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
9126 9127 9128 9129 9130 9131
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
9132
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
9133 9134 9135 9136 9137 9138 9139
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
9140

9141
	ii->get_invariants(hw);
9142 9143 9144 9145 9146 9147

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

9148
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
9149 9150 9151
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
9152 9153
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
9154
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
9155 9156 9157 9158
		break;
	default:
		break;
	}
9159

9160 9161 9162 9163 9164 9165 9166
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
9167
			e_crit(probe, "Fan has stopped, replace the adapter\n");
9168 9169
	}

9170 9171 9172
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

9173
	/* reset_hw fills in the perm_addr as well */
9174
	hw->phy.reset_if_overtemp = true;
9175
	err = hw->mac.ops.reset_hw(hw);
9176
	hw->phy.reset_if_overtemp = false;
9177
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
9178 9179
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
9180 9181
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
9182 9183
		goto err_sw_init;
	} else if (err) {
9184
		e_dev_err("HW Init failed: %d\n", err);
9185 9186 9187
		goto err_sw_init;
	}

9188
#ifdef CONFIG_PCI_IOV
9189 9190 9191 9192 9193 9194
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
	memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
9195
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
9196
	ixgbe_enable_sriov(adapter);
9197
skip_sriov:
9198

9199
#endif
9200
	netdev->features = NETIF_F_SG |
9201
			   NETIF_F_IP_CSUM |
9202
			   NETIF_F_IPV6_CSUM |
9203 9204
			   NETIF_F_HW_VLAN_CTAG_TX |
			   NETIF_F_HW_VLAN_CTAG_RX |
9205 9206 9207
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
9208
			   NETIF_F_RXCSUM;
9209

9210
	netdev->hw_features = netdev->features | NETIF_F_HW_L2FW_DOFFLOAD;
9211

9212 9213 9214
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
9215 9216
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
9217 9218
		netdev->features |= NETIF_F_SCTP_CRC;
		netdev->hw_features |= NETIF_F_SCTP_CRC |
9219 9220
				       NETIF_F_NTUPLE |
				       NETIF_F_HW_TC;
9221 9222 9223 9224
		break;
	default:
		break;
	}
9225

B
Ben Greear 已提交
9226
	netdev->hw_features |= NETIF_F_RXALL;
9227
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
B
Ben Greear 已提交
9228

9229 9230
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
9231
	netdev->vlan_features |= NETIF_F_IP_CSUM;
9232
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
9233 9234
	netdev->vlan_features |= NETIF_F_SG;

9235
	netdev->hw_enc_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
9236

9237
	netdev->priv_flags |= IFF_UNICAST_FLT;
9238
	netdev->priv_flags |= IFF_SUPP_NOFCS;
9239

9240
#ifdef CONFIG_IXGBE_VXLAN
9241 9242 9243
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
9244
		netdev->hw_enc_features |= NETIF_F_RXCSUM;
9245 9246 9247 9248
		break;
	default:
		break;
	}
9249
#endif /* CONFIG_IXGBE_VXLAN */
9250

J
Jeff Kirsher 已提交
9251
#ifdef CONFIG_IXGBE_DCB
9252 9253 9254
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

9255
#ifdef IXGBE_FCOE
9256
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
9257 9258
		unsigned int fcoe_l;

9259 9260
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
9261 9262
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
9263
		}
9264

9265 9266 9267

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
9268

9269 9270 9271
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

9272 9273 9274
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
9275
	}
9276
#endif /* IXGBE_FCOE */
9277
	if (pci_using_dac) {
9278
		netdev->features |= NETIF_F_HIGHDMA;
9279 9280
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
9281

9282 9283
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
9284
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
9285 9286
		netdev->features |= NETIF_F_LRO;

9287
	/* make sure the EEPROM is good */
9288
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
9289
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
9290
		err = -EIO;
9291
		goto err_sw_init;
9292 9293
	}

9294 9295
	ixgbe_get_platform_mac_addr(adapter);

9296 9297
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

9298
	if (!is_valid_ether_addr(netdev->dev_addr)) {
9299
		e_dev_err("invalid MAC address\n");
9300
		err = -EIO;
9301
		goto err_sw_init;
9302 9303
	}

9304
	ixgbe_mac_set_default_filter(adapter);
9305

9306
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
9307
		    (unsigned long) adapter);
9308

9309 9310 9311 9312
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
9313
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
9314
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
9315
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
9316

9317 9318 9319
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
9320

9321
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
9322
	adapter->wol = 0;
9323
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
9324
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
9325
						pdev->subsystem_device);
9326
	if (hw->wol_enabled)
9327
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
9328

9329 9330
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

9331 9332 9333 9334
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

9335
	/* pick up the PCI bus settings for reporting later */
9336
	if (ixgbe_pcie_from_parent(hw))
9337
		ixgbe_get_parent_bus_info(adapter);
9338 9339
	else
		 hw->mac.ops.get_bus_info(hw);
9340

9341 9342 9343 9344 9345 9346 9347 9348 9349 9350 9351 9352
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
9353
	}
9354 9355 9356 9357

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
9358

9359
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
9360
	if (err)
9361
		strlcpy(part_str, "Unknown", sizeof(part_str));
9362 9363 9364
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
9365
			   part_str);
9366 9367 9368 9369 9370 9371
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

9372
	/* reset the hardware with the new settings */
9373 9374 9375
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
9376 9377 9378 9379 9380 9381
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
9382
	}
9383 9384 9385 9386 9387
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

9388 9389
	pci_set_drvdata(pdev, adapter);

9390 9391
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
9392 9393
		hw->mac.ops.disable_tx_laser(hw);

9394 9395 9396
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

9397
#ifdef CONFIG_IXGBE_DCA
9398
	if (dca_add_requester(&pdev->dev) == 0) {
9399 9400 9401 9402
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
9403
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
9404
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
9405 9406 9407 9408
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

9409 9410 9411
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
9412
	if (hw->mac.ops.set_fw_drv_ver)
9413 9414
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
9415

9416 9417
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
9418

9419
	e_dev_info("%s\n", ixgbe_default_device_descr);
9420

9421
#ifdef CONFIG_IXGBE_HWMON
9422 9423
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
9424
#endif /* CONFIG_IXGBE_HWMON */
9425

C
Catherine Sullivan 已提交
9426 9427
	ixgbe_dbg_adapter_init(adapter);

9428 9429
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
9430 9431 9432 9433
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

9434 9435 9436
	return 0;

err_register:
9437
	ixgbe_release_hw_control(adapter);
9438
	ixgbe_clear_interrupt_scheme(adapter);
9439
err_sw_init:
9440
	ixgbe_disable_sriov(adapter);
9441
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
9442
	iounmap(adapter->io_addr);
9443
	kfree(adapter->mac_table);
9444
err_ioremap:
9445
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9446 9447
	free_netdev(netdev);
err_alloc_etherdev:
9448 9449
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
9450 9451
err_pci_reg:
err_dma:
9452
	if (!adapter || disable_dev)
9453
		pci_disable_device(pdev);
9454 9455 9456 9457 9458 9459 9460 9461 9462 9463 9464 9465
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
9466
static void ixgbe_remove(struct pci_dev *pdev)
9467
{
9468
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9469
	struct net_device *netdev;
9470
	bool disable_dev;
9471

9472 9473 9474 9475 9476
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
9477 9478
	ixgbe_dbg_adapter_exit(adapter);

9479
	set_bit(__IXGBE_REMOVING, &adapter->state);
9480
	cancel_work_sync(&adapter->service_task);
9481

9482

9483
#ifdef CONFIG_IXGBE_DCA
9484 9485 9486
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
9487 9488
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
9489 9490 9491
	}

#endif
9492
#ifdef CONFIG_IXGBE_HWMON
9493
	ixgbe_sysfs_exit(adapter);
9494
#endif /* CONFIG_IXGBE_HWMON */
9495

9496 9497 9498
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

9499
#ifdef CONFIG_PCI_IOV
9500
	ixgbe_disable_sriov(adapter);
9501
#endif
9502 9503 9504
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

9505
	ixgbe_clear_interrupt_scheme(adapter);
9506

9507
	ixgbe_release_hw_control(adapter);
9508

9509 9510 9511 9512 9513
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
9514
	iounmap(adapter->io_addr);
9515
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
9516
				     IORESOURCE_MEM));
9517

9518
	e_dev_info("complete\n");
9519

9520
	kfree(adapter->mac_table);
9521
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9522 9523
	free_netdev(netdev);

9524
	pci_disable_pcie_error_reporting(pdev);
9525

9526
	if (disable_dev)
9527
		pci_disable_device(pdev);
9528 9529 9530 9531 9532 9533 9534 9535 9536 9537 9538
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
9539
						pci_channel_state_t state)
9540
{
9541 9542
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9543

9544
#ifdef CONFIG_PCI_IOV
9545
	struct ixgbe_hw *hw = &adapter->hw;
9546 9547 9548 9549 9550 9551 9552 9553 9554 9555
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
9556
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
9557 9558 9559 9560 9561 9562 9563 9564 9565
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

9566 9567 9568 9569 9570 9571
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
9572 9573 9574 9575 9576 9577 9578 9579 9580 9581 9582 9583 9584 9585 9586 9587 9588 9589 9590 9591 9592 9593

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
9594 9595 9596 9597 9598 9599
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
9600 9601 9602 9603 9604 9605
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
9606
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
9607 9608 9609
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
9610
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
9611 9612 9613 9614 9615 9616 9617 9618
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
9619
			ixgbe_issue_vf_flr(adapter, vfdev);
G
Greg Rose 已提交
9620 9621
			/* Free device reference count */
			pci_dev_put(vfdev);
9622 9623 9624 9625 9626 9627 9628 9629 9630 9631 9632 9633 9634 9635 9636 9637 9638
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
9639 9640 9641
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;

9642
	rtnl_lock();
9643 9644
	netif_device_detach(netdev);

9645 9646
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
9647
		return PCI_ERS_RESULT_DISCONNECT;
9648
	}
9649

9650 9651
	if (netif_running(netdev))
		ixgbe_down(adapter);
9652 9653 9654 9655

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
9656

9657
	/* Request a slot reset. */
9658 9659 9660 9661 9662 9663 9664 9665 9666 9667 9668
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
9669
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9670 9671
	pci_ers_result_t result;
	int err;
9672

9673
	if (pci_enable_device_mem(pdev)) {
9674
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
9675 9676
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
9677
		smp_mb__before_atomic();
9678
		clear_bit(__IXGBE_DISABLED, &adapter->state);
9679
		adapter->hw.hw_addr = adapter->io_addr;
9680 9681
		pci_set_master(pdev);
		pci_restore_state(pdev);
9682
		pci_save_state(pdev);
9683

9684
		pci_wake_from_d3(pdev, false);
9685

9686
		ixgbe_reset(adapter);
9687
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
9688 9689 9690 9691 9692
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
9693 9694
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
9695 9696
		/* non-fatal, continue */
	}
9697

9698
	return result;
9699 9700 9701 9702 9703 9704 9705 9706 9707 9708 9709
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
9710 9711
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9712

9713 9714 9715 9716 9717 9718 9719 9720
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
9721 9722
	if (netif_running(netdev))
		ixgbe_up(adapter);
9723 9724 9725 9726

	netif_device_attach(netdev);
}

9727
static const struct pci_error_handlers ixgbe_err_handler = {
9728 9729 9730 9731 9732 9733 9734 9735 9736
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
9737
	.remove   = ixgbe_remove,
9738 9739 9740 9741 9742
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
9743
	.sriov_configure = ixgbe_pci_sriov_configure,
9744 9745 9746 9747 9748 9749 9750 9751 9752 9753 9754 9755
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
9756
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
9757
	pr_info("%s\n", ixgbe_copyright);
9758

9759 9760 9761 9762 9763 9764
	ixgbe_wq = create_singlethread_workqueue(ixgbe_driver_name);
	if (!ixgbe_wq) {
		pr_err("%s: Failed to create workqueue\n", ixgbe_driver_name);
		return -ENOMEM;
	}

C
Catherine Sullivan 已提交
9765 9766
	ixgbe_dbg_init();

9767 9768 9769 9770 9771 9772
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
		ixgbe_dbg_exit();
		return ret;
	}

9773
#ifdef CONFIG_IXGBE_DCA
9774 9775
	dca_register_notify(&dca_notifier);
#endif
9776

9777
	return 0;
9778
}
9779

9780 9781 9782 9783 9784 9785 9786 9787 9788 9789
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
9790
#ifdef CONFIG_IXGBE_DCA
9791 9792
	dca_unregister_notify(&dca_notifier);
#endif
9793
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
9794 9795

	ixgbe_dbg_exit();
9796 9797 9798 9799
	if (ixgbe_wq) {
		destroy_workqueue(ixgbe_wq);
		ixgbe_wq = NULL;
	}
9800
}
9801

9802
#ifdef CONFIG_IXGBE_DCA
9803
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
9804
			    void *p)
9805 9806 9807 9808
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
9809
					 __ixgbe_notify_dca);
9810 9811 9812

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
9813

9814
#endif /* CONFIG_IXGBE_DCA */
9815

9816 9817 9818
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */