ixgbe_main.c 219.2 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2011 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
35
#include <linux/interrupt.h>
36 37
#include <linux/ip.h>
#include <linux/tcp.h>
38
#include <linux/sctp.h>
39
#include <linux/pkt_sched.h>
40
#include <linux/ipv6.h>
41
#include <linux/slab.h>
42 43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
#include <linux/ethtool.h>
45
#include <linux/if.h>
46
#include <linux/if_vlan.h>
47
#include <linux/prefetch.h>
48
#include <scsi/fc/fc_fcoe.h>
49 50 51

#include "ixgbe.h"
#include "ixgbe_common.h"
52
#include "ixgbe_dcb_82599.h"
53
#include "ixgbe_sriov.h"
54 55

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
56
static const char ixgbe_driver_string[] =
57
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
58
#define MAJ 3
D
Don Skidmore 已提交
59 60
#define MIN 6
#define BUILD 7
61
#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
62
	__stringify(BUILD) "-k"
S
Stephen Hemminger 已提交
63
const char ixgbe_driver_version[] = DRV_VERSION;
64 65
static const char ixgbe_copyright[] =
				"Copyright (c) 1999-2011 Intel Corporation.";
66 67

static const struct ixgbe_info *ixgbe_info_tbl[] = {
68
	[board_82598] = &ixgbe_82598_info,
69
	[board_82599] = &ixgbe_82599_info,
70
	[board_X540] = &ixgbe_X540_info,
71 72 73 74 75 76 77 78 79 80
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
81
static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
108
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
109 110 111 112 113
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

114
#ifdef CONFIG_IXGBE_DCA
115
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
116
			    void *p);
117 118 119 120 121 122 123
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

124 125 126
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
127 128
MODULE_PARM_DESC(max_vfs,
		 "Maximum number of virtual functions to allocate per physical function");
129 130
#endif /* CONFIG_PCI_IOV */

131 132 133 134 135 136 137
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

#define DEFAULT_DEBUG_LEVEL_SHIFT 3

138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
		schedule_work(&adapter->service_task);
}

static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

	/* flush memory to make sure state is correct before next watchog */
	smp_mb__before_clear_bit();
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
	{}
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
259
		pr_info("%-15s %08x\n", reginfo->name,
260 261 262 263 264 265
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
266
		pr_err("%-15s", rname);
267
		for (j = 0; j < 8; j++)
268 269
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
299
		pr_info("Device Name     state            "
300
			"trans_start      last_rx\n");
301 302 303 304 305
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
			netdev->trans_start,
			netdev->last_rx);
306 307 308 309
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
310
	pr_info(" Register Name   Value\n");
311 312 313 314 315 316 317 318 319 320
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
		goto exit;

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
321
	pr_info("Queue [NTU] [NTC] [bi(ntc)->dma  ] leng ntw timestamp\n");
322 323 324 325
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
		tx_buffer_info =
			&tx_ring->tx_buffer_info[tx_ring->next_to_clean];
326
		pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
			   (u64)tx_buffer_info->dma,
			   tx_buffer_info->length,
			   tx_buffer_info->next_to_watch,
			   (u64)tx_buffer_info->time_stamp);
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
	 * Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |  PAYLEN  | PORTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
353 354 355 356
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("T [desc]     [address 63:0  ] "
357 358 359 360
			"[PlPOIdStDDt Ln] [bi->dma       ] "
			"leng  ntw timestamp        bi->skb\n");

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
361
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
362 363
			tx_buffer_info = &tx_ring->tx_buffer_info[i];
			u0 = (struct my_u0 *)tx_desc;
364
			pr_info("T [0x%03X]    %016llX %016llX %016llX"
365
				" %04X  %p %016llX %p", i,
366 367 368 369 370 371 372 373 374
				le64_to_cpu(u0->a),
				le64_to_cpu(u0->b),
				(u64)tx_buffer_info->dma,
				tx_buffer_info->length,
				tx_buffer_info->next_to_watch,
				(u64)tx_buffer_info->time_stamp,
				tx_buffer_info->skb);
			if (i == tx_ring->next_to_use &&
				i == tx_ring->next_to_clean)
375
				pr_cont(" NTC/U\n");
376
			else if (i == tx_ring->next_to_use)
377
				pr_cont(" NTU\n");
378
			else if (i == tx_ring->next_to_clean)
379
				pr_cont(" NTC\n");
380
			else
381
				pr_cont("\n");
382 383 384 385 386 387 388 389 390 391 392 393 394

			if (netif_msg_pktdata(adapter) &&
				tx_buffer_info->dma != 0)
				print_hex_dump(KERN_INFO, "",
					DUMP_PREFIX_ADDRESS, 16, 1,
					phys_to_virt(tx_buffer_info->dma),
					tx_buffer_info->length, true);
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
395
	pr_info("Queue [NTU] [NTC]\n");
396 397
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
398 399
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
		goto exit;

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

	/* Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
	 * 0 | Packet     IP     |SPH| HDR_LEN   | RSV|Packet|  RSS |
	 *   | Checksum   Ident  |   |           |    | Type | Type |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
	 */
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
430 431 432 433
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
		pr_info("R  [desc]      [ PktBuf     A0] "
434 435
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb] "
			"<-- Adv Rx Read format\n");
436
		pr_info("RWB[desc]      [PcsmIpSHl PtRs] "
437 438 439 440 441
			"[vl er S cks ln] ---------------- [bi->skb] "
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
442
			rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
443 444 445 446
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
447
				pr_info("RWB[0x%03X]     %016llX "
448 449 450 451 452
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
453
				pr_info("R  [0x%03X]     %016llX "
454 455 456 457 458 459 460 461 462 463 464 465 466
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

				if (netif_msg_pktdata(adapter)) {
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
					   phys_to_virt(rx_buffer_info->dma),
					   rx_ring->rx_buf_len, true);

					if (rx_ring->rx_buf_len
467
						< IXGBE_RXBUFFER_2K)
468 469 470 471 472 473 474 475 476 477 478
						print_hex_dump(KERN_INFO, "",
						  DUMP_PREFIX_ADDRESS, 16, 1,
						  phys_to_virt(
						    rx_buffer_info->page_dma +
						    rx_buffer_info->page_offset
						  ),
						  PAGE_SIZE/2, true);
				}
			}

			if (i == rx_ring->next_to_use)
479
				pr_cont(" NTU\n");
480
			else if (i == rx_ring->next_to_clean)
481
				pr_cont(" NTC\n");
482
			else
483
				pr_cont("\n");
484 485 486 487 488 489 490 491

		}
	}

exit:
	return;
}

492 493 494 495 496 497 498
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
499
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
500 501 502 503 504 505 506 507 508
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
509
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
510
}
511

512 513 514 515 516 517 518 519 520
/*
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
521
			   u8 queue, u8 msix_vector)
522 523
{
	u32 ivar, index;
524 525 526 527 528 529 530 531 532 533 534 535 536
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
537
	case ixgbe_mac_X540:
538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
560 561
}

562
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
563
					  u64 qmask)
564 565 566
{
	u32 mask;

567 568
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
569 570
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
571 572
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
573
	case ixgbe_mac_X540:
574 575 576 577
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
578 579 580
		break;
	default:
		break;
581 582 583
	}
}

584 585
static inline void ixgbe_unmap_tx_resource(struct ixgbe_ring *ring,
					   struct ixgbe_tx_buffer *tx_buffer)
586
{
587 588 589 590 591 592
	if (tx_buffer->dma) {
		if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_MAPPED_AS_PAGE)
			dma_unmap_page(ring->dev,
			               tx_buffer->dma,
			               tx_buffer->length,
			               DMA_TO_DEVICE);
593
		else
594 595 596 597
			dma_unmap_single(ring->dev,
			                 tx_buffer->dma,
			                 tx_buffer->length,
			                 DMA_TO_DEVICE);
598
	}
599 600 601 602 603 604 605 606
	tx_buffer->dma = 0;
}

void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
				      struct ixgbe_tx_buffer *tx_buffer_info)
{
	ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
	if (tx_buffer_info->skb)
607
		dev_kfree_skb_any(tx_buffer_info->skb);
608
	tx_buffer_info->skb = NULL;
609 610 611
	/* tx_buffer_info must be completely set up in the transmit path */
}

612 613 614 615 616 617 618 619 620 621 622 623 624
static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 data = 0;
	u32 xoff[8] = {0};
	int i;

	if ((hw->fc.current_mode == ixgbe_fc_full) ||
	    (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
625 626
			break;
		default:
627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
			data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
		}
		hwstats->lxoffrxc += data;

		/* refill credits (no tx hang) if we received xoff */
		if (!data)
			return;

		for (i = 0; i < adapter->num_tx_queues; i++)
			clear_bit(__IXGBE_HANG_CHECK_ARMED,
				  &adapter->tx_ring[i]->state);
		return;
	} else if (!(adapter->dcb_cfg.pfc_mode_enable))
		return;

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
647
			break;
648 649
		default:
			xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
650
		}
651 652 653 654 655 656
		hwstats->pxoffrxc[i] += xoff[i];
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
657
		u8 tc = tx_ring->dcb_tc;
658 659 660

		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
661 662 663
	}
}

664
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
665
{
666 667 668 669 670 671
	return ring->tx_stats.completed;
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
	struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
672 673
	struct ixgbe_hw *hw = &adapter->hw;

674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690
	u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
	bool ret = false;

A
Alexander Duyck 已提交
691
	clear_check_for_tx_hang(tx_ring);
692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
	if ((tx_done_old == tx_done) && tx_pending) {
		/* make sure it is true for two checks in a row */
		ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
				       &tx_ring->state);
	} else {
		/* update completed stats and continue */
		tx_ring->tx_stats.tx_done_old = tx_done;
		/* reset the countdown */
		clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
714 715
	}

716
	return ret;
717 718
}

719 720 721 722 723 724 725 726 727 728 729 730 731
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
		ixgbe_service_event_schedule(adapter);
	}
}
732

733 734
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
735
 * @q_vector: structure containing interrupt and ring information
736
 * @tx_ring: tx ring to clean
737
 **/
738
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
739
			       struct ixgbe_ring *tx_ring)
740
{
741
	struct ixgbe_adapter *adapter = q_vector->adapter;
742 743
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
744
	unsigned int total_bytes = 0, total_packets = 0;
745
	unsigned int budget = q_vector->tx.work_limit;
746
	u16 i = tx_ring->next_to_clean;
747

748 749
	tx_buffer = &tx_ring->tx_buffer_info[i];
	tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
750

751
	for (; budget; budget--) {
752 753 754 755 756 757 758 759 760
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
761

762 763 764 765 766
		/* count the packet as being completed */
		tx_ring->tx_stats.completed++;

		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
767

768 769 770 771 772
		/* prevent any other reads prior to eop_desc being verified */
		rmb();

		do {
			ixgbe_unmap_tx_resource(tx_ring, tx_buffer);
773
			tx_desc->wb.status = 0;
774 775 776 777 778 779 780 781
			if (likely(tx_desc == eop_desc)) {
				eop_desc = NULL;
				dev_kfree_skb_any(tx_buffer->skb);
				tx_buffer->skb = NULL;

				total_bytes += tx_buffer->bytecount;
				total_packets += tx_buffer->gso_segs;
			}
782

783 784
			tx_buffer++;
			tx_desc++;
785
			i++;
786
			if (unlikely(i == tx_ring->count)) {
787
				i = 0;
788

789 790
				tx_buffer = tx_ring->tx_buffer_info;
				tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
791
			}
792

793
		} while (eop_desc);
794 795
	}

796
	tx_ring->next_to_clean = i;
797
	u64_stats_update_begin(&tx_ring->syncp);
798
	tx_ring->stats.bytes += total_bytes;
799
	tx_ring->stats.packets += total_packets;
800
	u64_stats_update_end(&tx_ring->syncp);
801 802
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
803

804 805 806
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
807
		tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
808 809 810 811 812 813 814 815 816 817 818
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
819 820
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
821 822 823 824 825 826 827

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

828
		/* schedule immediate reset if we believe we hung */
829
		ixgbe_tx_timeout_reset(adapter);
830 831

		/* the adapter is about to reset, no point in enabling stuff */
832
		return true;
833
	}
834

835
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
836
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
837
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
838 839 840 841
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
842
		if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
843
		    !test_bit(__IXGBE_DOWN, &adapter->state)) {
844
			netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
845
			++tx_ring->tx_stats.restart_queue;
846
		}
847
	}
848

849
	return !!budget;
850 851
}

852
#ifdef CONFIG_IXGBE_DCA
853
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
854 855
				struct ixgbe_ring *rx_ring,
				int cpu)
856
{
857
	struct ixgbe_hw *hw = &adapter->hw;
858
	u32 rxctrl;
859 860 861 862 863 864
	u8 reg_idx = rx_ring->reg_idx;

	rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
865
		rxctrl |= dca3_get_tag(rx_ring->dev, cpu);
866 867
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
868
	case ixgbe_mac_X540:
869
		rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
870
		rxctrl |= (dca3_get_tag(rx_ring->dev, cpu) <<
871 872 873 874
			   IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
		break;
	default:
		break;
875
	}
876 877 878 879
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
	rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
	rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
880 881 882
}

static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
883 884
				struct ixgbe_ring *tx_ring,
				int cpu)
885
{
886
	struct ixgbe_hw *hw = &adapter->hw;
887
	u32 txctrl;
888 889 890 891 892 893
	u8 reg_idx = tx_ring->reg_idx;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
894
		txctrl |= dca3_get_tag(tx_ring->dev, cpu);
895 896 897 898
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
899
	case ixgbe_mac_X540:
900 901
		txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
		txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
902
		txctrl |= (dca3_get_tag(tx_ring->dev, cpu) <<
903 904 905 906 907 908 909 910 911 912 913 914
			   IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
		txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
		IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
		break;
	default:
		break;
	}
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
915
	struct ixgbe_ring *ring;
916 917
	int cpu = get_cpu();

918 919 920
	if (q_vector->cpu == cpu)
		goto out_no_update;

921 922
	for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
		ixgbe_update_tx_dca(adapter, ring, cpu);
923

924 925
	for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
		ixgbe_update_rx_dca(adapter, ring, cpu);
926 927 928

	q_vector->cpu = cpu;
out_no_update:
929 930 931 932 933
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
934
	int num_q_vectors;
935 936 937 938 939
	int i;

	if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
		return;

940 941 942
	/* always use CB2 mode, difference is masked in the CB driver */
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);

943 944 945 946 947 948 949 950
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	else
		num_q_vectors = 1;

	for (i = 0; i < num_q_vectors; i++) {
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
951 952 953 954 955
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
956
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
957 958
	unsigned long event = *(unsigned long *)data;

959
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
960 961
		return 0;

962 963
	switch (event) {
	case DCA_PROVIDER_ADD:
964 965 966
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
967
		if (dca_add_requester(dev) == 0) {
968
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
969 970 971 972 973 974 975 976 977 978 979 980 981
			ixgbe_setup_dca(adapter);
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
		}
		break;
	}

982
	return 0;
983
}
984
#endif /* CONFIG_IXGBE_DCA */
E
Emil Tantilov 已提交
985 986 987 988 989 990 991

static inline void ixgbe_rx_hash(union ixgbe_adv_rx_desc *rx_desc,
				 struct sk_buff *skb)
{
	skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
}

992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
 * @adapter: address of board private structure
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

	return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1010 1011 1012 1013
/**
 * ixgbe_receive_skb - Send a completed packet up the stack
 * @adapter: board private structure
 * @skb: packet to send up
1014 1015 1016
 * @status: hardware indication of status of receive
 * @rx_ring: rx descriptor ring (for a specific queue) to setup
 * @rx_desc: rx descriptor
1017
 **/
H
Herbert Xu 已提交
1018
static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
1019 1020 1021
			      struct sk_buff *skb, u8 status,
			      struct ixgbe_ring *ring,
			      union ixgbe_adv_rx_desc *rx_desc)
1022
{
H
Herbert Xu 已提交
1023 1024
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct napi_struct *napi = &q_vector->napi;
1025 1026
	bool is_vlan = (status & IXGBE_RXD_STAT_VP);
	u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
1027

1028 1029 1030 1031 1032 1033 1034
	if (is_vlan && (tag & VLAN_VID_MASK))
		__vlan_hwaccel_put_tag(skb, tag);

	if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
		napi_gro_receive(napi, skb);
	else
		netif_rx(skb);
1035 1036
}

1037 1038 1039 1040 1041
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
 * @adapter: address of board private structure
 * @status_err: hardware indication of status of receive
 * @skb: skb currently being received and modified
1042
 * @status_err: status error value of last descriptor in packet
1043
 **/
1044
static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
1045
				     union ixgbe_adv_rx_desc *rx_desc,
1046 1047
				     struct sk_buff *skb,
				     u32 status_err)
1048
{
1049
	skb->ip_summed = CHECKSUM_NONE;
1050

1051 1052
	/* Rx csum disabled */
	if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
1053
		return;
1054 1055 1056 1057

	/* if IP and error */
	if ((status_err & IXGBE_RXD_STAT_IPCS) &&
	    (status_err & IXGBE_RXDADV_ERR_IPE)) {
1058 1059 1060
		adapter->hw_csum_rx_error++;
		return;
	}
1061 1062 1063 1064 1065

	if (!(status_err & IXGBE_RXD_STAT_L4CS))
		return;

	if (status_err & IXGBE_RXDADV_ERR_TCPE) {
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075
		u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
		if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
		    (adapter->hw.mac.type == ixgbe_mac_82599EB))
			return;

1076 1077 1078 1079
		adapter->hw_csum_rx_error++;
		return;
	}

1080
	/* It must be a TCP or UDP packet with a valid checksum */
1081
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1082 1083
}

1084
static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
1085 1086 1087 1088 1089 1090 1091 1092
{
	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();
1093
	writel(val, rx_ring->tail);
1094 1095
}

1096 1097
/**
 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
1098 1099
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1100
 **/
1101
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1102 1103
{
	union ixgbe_adv_rx_desc *rx_desc;
1104
	struct ixgbe_rx_buffer *bi;
1105 1106
	struct sk_buff *skb;
	u16 i = rx_ring->next_to_use;
1107

1108 1109 1110 1111
	/* do nothing if no valid netdev defined */
	if (!rx_ring->netdev)
		return;

1112
	while (cleaned_count--) {
1113
		rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1114 1115
		bi = &rx_ring->rx_buffer_info[i];
		skb = bi->skb;
1116

1117
		if (!skb) {
1118
			skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1119
							rx_ring->rx_buf_len);
1120
			if (!skb) {
1121
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1122 1123
				goto no_buffers;
			}
1124 1125
			/* initialize queue mapping */
			skb_record_rx_queue(skb, rx_ring->queue_index);
1126
			bi->skb = skb;
1127
		}
1128

1129
		if (!bi->dma) {
1130
			bi->dma = dma_map_single(rx_ring->dev,
1131
						 skb->data,
1132
						 rx_ring->rx_buf_len,
1133
						 DMA_FROM_DEVICE);
1134
			if (dma_mapping_error(rx_ring->dev, bi->dma)) {
1135
				rx_ring->rx_stats.alloc_rx_buff_failed++;
1136 1137 1138
				bi->dma = 0;
				goto no_buffers;
			}
1139
		}
1140

A
Alexander Duyck 已提交
1141
		if (ring_is_ps_enabled(rx_ring)) {
1142
			if (!bi->page) {
1143
				bi->page = alloc_page(GFP_ATOMIC | __GFP_COLD);
1144
				if (!bi->page) {
1145
					rx_ring->rx_stats.alloc_rx_page_failed++;
1146 1147 1148 1149 1150 1151 1152
					goto no_buffers;
				}
			}

			if (!bi->page_dma) {
				/* use a half page if we're re-using */
				bi->page_offset ^= PAGE_SIZE / 2;
1153
				bi->page_dma = dma_map_page(rx_ring->dev,
1154 1155 1156 1157
							    bi->page,
							    bi->page_offset,
							    PAGE_SIZE / 2,
							    DMA_FROM_DEVICE);
1158
				if (dma_mapping_error(rx_ring->dev,
1159
						      bi->page_dma)) {
1160
					rx_ring->rx_stats.alloc_rx_page_failed++;
1161 1162 1163 1164 1165 1166 1167
					bi->page_dma = 0;
					goto no_buffers;
				}
			}

			/* Refresh the desc even if buffer_addrs didn't change
			 * because each write-back erases this info. */
1168 1169
			rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
			rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1170
		} else {
1171
			rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1172
			rx_desc->read.hdr_addr = 0;
1173 1174 1175 1176 1177 1178
		}

		i++;
		if (i == rx_ring->count)
			i = 0;
	}
1179

1180 1181 1182
no_buffers:
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;
1183
		ixgbe_release_rx_desc(rx_ring, i);
1184 1185 1186
	}
}

1187
static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
1188
{
1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	/* HW will not DMA in data larger than the given buffer, even if it
	 * parses the (NFS, of course) header to be larger.  In that case, it
	 * fills the header buffer and spills the rest into the page.
	 */
	u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
	u16 hlen = (hdr_info &  IXGBE_RXDADV_HDRBUFLEN_MASK) >>
		    IXGBE_RXDADV_HDRBUFLEN_SHIFT;
	if (hlen > IXGBE_RX_HDR_SIZE)
		hlen = IXGBE_RX_HDR_SIZE;
	return hlen;
1199 1200
}

A
Alexander Duyck 已提交
1201 1202 1203 1204 1205 1206 1207 1208
/**
 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
 * @skb: pointer to the last skb in the rsc queue
 *
 * This function changes a queue full of hw rsc buffers into a completed
 * packet.  It uses the ->prev pointers to find the first packet and then
 * turns it into the frag list owner.
 **/
1209
static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
A
Alexander Duyck 已提交
1210 1211
{
	unsigned int frag_list_size = 0;
1212
	unsigned int skb_cnt = 1;
A
Alexander Duyck 已提交
1213 1214 1215 1216 1217 1218

	while (skb->prev) {
		struct sk_buff *prev = skb->prev;
		frag_list_size += skb->len;
		skb->prev = NULL;
		skb = prev;
1219
		skb_cnt++;
A
Alexander Duyck 已提交
1220 1221 1222 1223 1224 1225 1226
	}

	skb_shinfo(skb)->frag_list = skb->next;
	skb->next = NULL;
	skb->len += frag_list_size;
	skb->data_len += frag_list_size;
	skb->truesize += frag_list_size;
1227 1228
	IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;

A
Alexander Duyck 已提交
1229 1230 1231
	return skb;
}

1232 1233 1234 1235 1236
static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
{
	return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
		IXGBE_RXDADV_RSCCNT_MASK);
}
1237

1238
static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
1239
			       struct ixgbe_ring *rx_ring,
1240
			       int budget)
1241
{
H
Herbert Xu 已提交
1242
	struct ixgbe_adapter *adapter = q_vector->adapter;
1243 1244 1245
	union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
	struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
	struct sk_buff *skb;
1246
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1247
	const int current_node = numa_node_id();
1248 1249 1250
#ifdef IXGBE_FCOE
	int ddp_bytes = 0;
#endif /* IXGBE_FCOE */
1251 1252 1253
	u32 staterr;
	u16 i;
	u16 cleaned_count = 0;
1254
	bool pkt_is_rsc = false;
1255 1256

	i = rx_ring->next_to_clean;
1257
	rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
1258 1259 1260
	staterr = le32_to_cpu(rx_desc->wb.upper.status_error);

	while (staterr & IXGBE_RXD_STAT_DD) {
1261
		u32 upper_len = 0;
1262

1263
		rmb(); /* read descriptor and rx_buffer_info after status DD */
1264

1265 1266
		rx_buffer_info = &rx_ring->rx_buffer_info[i];

1267 1268
		skb = rx_buffer_info->skb;
		rx_buffer_info->skb = NULL;
1269
		prefetch(skb->data);
1270

1271
		if (ring_is_rsc_enabled(rx_ring))
1272
			pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
1273

1274 1275
		/* linear means we are building an skb from multiple pages */
		if (!skb_is_nonlinear(skb)) {
1276
			u16 hlen;
1277
			if (pkt_is_rsc &&
1278 1279
			    !(staterr & IXGBE_RXD_STAT_EOP) &&
			    !skb->prev) {
1280 1281 1282 1283 1284 1285 1286
				/*
				 * When HWRSC is enabled, delay unmapping
				 * of the first packet. It carries the
				 * header information, HW may still
				 * access the header after the writeback.
				 * Only unmap it when EOP is reached
				 */
1287
				IXGBE_RSC_CB(skb)->delay_unmap = true;
1288
				IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
1289
			} else {
1290
				dma_unmap_single(rx_ring->dev,
1291 1292 1293
						 rx_buffer_info->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
1294
			}
J
Jesse Brandeburg 已提交
1295
			rx_buffer_info->dma = 0;
1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307

			if (ring_is_ps_enabled(rx_ring)) {
				hlen = ixgbe_get_hlen(rx_desc);
				upper_len = le16_to_cpu(rx_desc->wb.upper.length);
			} else {
				hlen = le16_to_cpu(rx_desc->wb.upper.length);
			}

			skb_put(skb, hlen);
		} else {
			/* assume packet split since header is unmapped */
			upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1308 1309 1310
		}

		if (upper_len) {
1311 1312 1313 1314
			dma_unmap_page(rx_ring->dev,
				       rx_buffer_info->page_dma,
				       PAGE_SIZE / 2,
				       DMA_FROM_DEVICE);
1315 1316
			rx_buffer_info->page_dma = 0;
			skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1317 1318 1319
					   rx_buffer_info->page,
					   rx_buffer_info->page_offset,
					   upper_len);
1320

1321 1322
			if ((page_count(rx_buffer_info->page) == 1) &&
			    (page_to_nid(rx_buffer_info->page) == current_node))
1323
				get_page(rx_buffer_info->page);
1324 1325
			else
				rx_buffer_info->page = NULL;
1326 1327 1328

			skb->len += upper_len;
			skb->data_len += upper_len;
1329
			skb->truesize += PAGE_SIZE / 2;
1330 1331 1332 1333 1334 1335
		}

		i++;
		if (i == rx_ring->count)
			i = 0;

1336
		next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
1337 1338
		prefetch(next_rxd);
		cleaned_count++;
A
Alexander Duyck 已提交
1339

1340
		if (pkt_is_rsc) {
A
Alexander Duyck 已提交
1341 1342 1343 1344 1345 1346 1347
			u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
				     IXGBE_RXDADV_NEXTP_SHIFT;
			next_buffer = &rx_ring->rx_buffer_info[nextp];
		} else {
			next_buffer = &rx_ring->rx_buffer_info[i];
		}

1348
		if (!(staterr & IXGBE_RXD_STAT_EOP)) {
A
Alexander Duyck 已提交
1349
			if (ring_is_ps_enabled(rx_ring)) {
A
Alexander Duyck 已提交
1350 1351 1352 1353 1354 1355 1356 1357
				rx_buffer_info->skb = next_buffer->skb;
				rx_buffer_info->dma = next_buffer->dma;
				next_buffer->skb = skb;
				next_buffer->dma = 0;
			} else {
				skb->next = next_buffer->skb;
				skb->next->prev = skb;
			}
1358
			rx_ring->rx_stats.non_eop_descs++;
1359 1360 1361
			goto next_desc;
		}

1362 1363 1364 1365 1366 1367 1368 1369 1370
		if (skb->prev) {
			skb = ixgbe_transform_rsc_queue(skb);
			/* if we got here without RSC the packet is invalid */
			if (!pkt_is_rsc) {
				__pskb_trim(skb, 0);
				rx_buffer_info->skb = skb;
				goto next_desc;
			}
		}
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380

		if (ring_is_rsc_enabled(rx_ring)) {
			if (IXGBE_RSC_CB(skb)->delay_unmap) {
				dma_unmap_single(rx_ring->dev,
						 IXGBE_RSC_CB(skb)->dma,
						 rx_ring->rx_buf_len,
						 DMA_FROM_DEVICE);
				IXGBE_RSC_CB(skb)->dma = 0;
				IXGBE_RSC_CB(skb)->delay_unmap = false;
			}
1381 1382
		}
		if (pkt_is_rsc) {
1383 1384
			if (ring_is_ps_enabled(rx_ring))
				rx_ring->rx_stats.rsc_count +=
1385
					skb_shinfo(skb)->nr_frags;
1386
			else
1387 1388
				rx_ring->rx_stats.rsc_count +=
					IXGBE_RSC_CB(skb)->skb_cnt;
1389 1390 1391 1392
			rx_ring->rx_stats.rsc_flush++;
		}

		/* ERR_MASK will only have valid bits if EOP set */
1393 1394
		if (unlikely(staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK)) {
			dev_kfree_skb_any(skb);
1395 1396 1397
			goto next_desc;
		}

1398
		ixgbe_rx_checksum(adapter, rx_desc, skb, staterr);
E
Emil Tantilov 已提交
1399 1400
		if (adapter->netdev->features & NETIF_F_RXHASH)
			ixgbe_rx_hash(rx_desc, skb);
1401 1402 1403 1404 1405

		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;
		total_rx_packets++;

1406
		skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1407 1408
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
1409 1410 1411
		if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb,
						   staterr);
1412 1413
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
1414
				goto next_desc;
1415
			}
1416
		}
1417
#endif /* IXGBE_FCOE */
1418
		ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
1419

1420
		budget--;
1421 1422 1423
next_desc:
		rx_desc->wb.upper.status_error = 0;

1424
		if (!budget)
1425 1426
			break;

1427 1428
		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1429
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1430 1431 1432 1433 1434 1435
			cleaned_count = 0;
		}

		/* use prefetched values */
		rx_desc = next_rxd;
		staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
1436 1437
	}

1438
	rx_ring->next_to_clean = i;
1439
	cleaned_count = ixgbe_desc_unused(rx_ring);
1440 1441

	if (cleaned_count)
1442
		ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1443

1444 1445 1446 1447 1448
#ifdef IXGBE_FCOE
	/* include DDPed FCoE data */
	if (ddp_bytes > 0) {
		unsigned int mss;

1449
		mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
1450 1451 1452 1453 1454 1455 1456 1457 1458
			sizeof(struct fc_frame_header) -
			sizeof(struct fcoe_crc_eof);
		if (mss > 512)
			mss &= ~511;
		total_rx_bytes += ddp_bytes;
		total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
	}
#endif /* IXGBE_FCOE */

1459 1460 1461 1462
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
1463 1464
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
1465 1466

	return !!budget;
1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
}

/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
1478
	struct ixgbe_q_vector *q_vector;
1479
	int q_vectors, v_idx;
1480
	u32 mask;
1481

1482
	q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1483

1484 1485 1486 1487 1488 1489
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
		u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

1490 1491
	/*
	 * Populate the IVAR table and set the ITR values to the
1492 1493 1494
	 * corresponding register.
	 */
	for (v_idx = 0; v_idx < q_vectors; v_idx++) {
1495
		struct ixgbe_ring *ring;
1496
		q_vector = adapter->q_vector[v_idx];
1497

1498 1499 1500 1501 1502 1503
		for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

		for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
		if (q_vector->tx.ring && !q_vector->rx.ring) {
			/* tx only vector */
			if (adapter->tx_itr_setting == 1)
				q_vector->itr = IXGBE_10K_ITR;
			else
				q_vector->itr = adapter->tx_itr_setting;
		} else {
			/* rx or rx/tx vector */
			if (adapter->rx_itr_setting == 1)
				q_vector->itr = IXGBE_20K_ITR;
			else
				q_vector->itr = adapter->rx_itr_setting;
		}
1517

1518
		ixgbe_write_eitr(q_vector);
1519 1520
	}

1521 1522
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1523
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
1524
			       v_idx);
1525 1526
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1527
	case ixgbe_mac_X540:
1528
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
1529 1530 1531 1532
		break;
	default:
		break;
	}
1533 1534
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

1535
	/* set up to autoclear timer, and the vectors */
1536
	mask = IXGBE_EIMS_ENABLE_MASK;
1537 1538 1539 1540
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

1541
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
1542 1543
}

1544 1545 1546 1547 1548 1549 1550 1551 1552
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1553 1554
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
1566 1567
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
1568 1569
{
	u64 bytes_perint;
1570 1571 1572 1573 1574
	struct ixgbe_adapter *adapter = q_vector->adapter;
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
	u8 itr_setting = ring_container->itr;
1575 1576

	if (packets == 0)
1577
		return;
1578 1579 1580 1581 1582 1583 1584

	/* simple throttlerate management
	 *    0-20MB/s lowest (100000 ints/s)
	 *   20-100MB/s low   (20000 ints/s)
	 *  100-1249MB/s bulk (8000 ints/s)
	 */
	/* what was last interrupt timeslice? */
1585
	timepassed_us = q_vector->itr >> 2;
1586 1587 1588 1589 1590
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
		if (bytes_perint > adapter->eitr_low)
1591
			itr_setting = low_latency;
1592 1593 1594
		break;
	case low_latency:
		if (bytes_perint > adapter->eitr_high)
1595
			itr_setting = bulk_latency;
1596
		else if (bytes_perint <= adapter->eitr_low)
1597
			itr_setting = lowest_latency;
1598 1599 1600
		break;
	case bulk_latency:
		if (bytes_perint <= adapter->eitr_high)
1601
			itr_setting = low_latency;
1602 1603 1604
		break;
	}

1605 1606 1607 1608 1609 1610
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
1611 1612
}

1613 1614
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
1615
 * @q_vector: structure containing interrupt and ring information
1616 1617 1618 1619 1620
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
1621
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
1622
{
1623
	struct ixgbe_adapter *adapter = q_vector->adapter;
1624
	struct ixgbe_hw *hw = &adapter->hw;
1625
	int v_idx = q_vector->v_idx;
1626
	u32 itr_reg = q_vector->itr;
1627

1628 1629
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
1630 1631
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
1632 1633
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1634
	case ixgbe_mac_X540:
1635 1636 1637 1638 1639
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
1640 1641 1642
		break;
	default:
		break;
1643 1644 1645 1646
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

1647
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
1648
{
1649
	u32 new_itr = q_vector->itr;
1650
	u8 current_itr;
1651

1652 1653
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
1654

1655
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
1656 1657 1658 1659

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
1660
		new_itr = IXGBE_100K_ITR;
1661 1662
		break;
	case low_latency:
1663
		new_itr = IXGBE_20K_ITR;
1664 1665
		break;
	case bulk_latency:
1666
		new_itr = IXGBE_8K_ITR;
1667
		break;
1668 1669
	default:
		break;
1670 1671
	}

1672
	if (new_itr != q_vector->itr) {
1673
		/* do an exponential smoothing */
1674 1675
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
1676

1677
		/* save the algorithm value here */
1678
		q_vector->itr = new_itr & IXGBE_MAX_EITR;
1679 1680

		ixgbe_write_eitr(q_vector);
1681 1682 1683
	}
}

1684
/**
1685 1686
 * ixgbe_check_overtemp_subtask - check for over tempurature
 * @adapter: pointer to adapter
1687
 **/
1688
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
1689 1690 1691 1692
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

1693
	if (test_bit(__IXGBE_DOWN, &adapter->state))
1694 1695
		return;

1696 1697 1698 1699 1700 1701
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

1702
	switch (hw->device_id) {
1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
		if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
			u32 autoneg;
			bool link_up = false;
1718 1719 1720

			hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

1721 1722 1723 1724 1725 1726 1727 1728 1729
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
1730 1731
	default:
		if (!(eicr & IXGBE_EICR_GPI_SDP0))
1732
			return;
1733
		break;
1734
	}
1735 1736 1737 1738
	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
1739 1740

	adapter->interrupt_event = 0;
1741 1742
}

1743 1744 1745 1746 1747 1748
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
	    (eicr & IXGBE_EICR_GPI_SDP1)) {
1749
		e_crit(probe, "Fan has stopped, replace the adapter\n");
1750 1751 1752 1753
		/* write to clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
	}
}
1754

1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
		if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

	e_crit(drv,
	       "Network adapter has been stopped because it has over heated. "
	       "Restart the computer. If the problem persists, "
	       "power off the system and replace the adapter\n");
}

1788 1789 1790 1791
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

1792 1793 1794
	if (eicr & IXGBE_EICR_GPI_SDP2) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1795 1796 1797 1798
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
			ixgbe_service_event_schedule(adapter);
		}
1799 1800
	}

1801 1802 1803
	if (eicr & IXGBE_EICR_GPI_SDP1) {
		/* Clear the interrupt */
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1804 1805 1806 1807
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
1808 1809 1810
	}
}

1811 1812 1813 1814 1815 1816 1817 1818 1819
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
1820
		IXGBE_WRITE_FLUSH(hw);
1821
		ixgbe_service_event_schedule(adapter);
1822 1823 1824
	}
}

1825 1826 1827 1828
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
1829
	struct ixgbe_hw *hw = &adapter->hw;
1830

1831 1832
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1833
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1834 1835 1836
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1837
	case ixgbe_mac_X540:
1838
		mask = (qmask & 0xFFFFFFFF);
1839 1840
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
1841
		mask = (qmask >> 32);
1842 1843 1844 1845 1846
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
1847 1848 1849 1850 1851
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
1852
					    u64 qmask)
1853 1854
{
	u32 mask;
1855
	struct ixgbe_hw *hw = &adapter->hw;
1856

1857 1858
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1859
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
1860 1861 1862
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1863
	case ixgbe_mac_X540:
1864
		mask = (qmask & 0xFFFFFFFF);
1865 1866
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
1867
		mask = (qmask >> 32);
1868 1869 1870 1871 1872
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
1873 1874 1875 1876
	}
	/* skip the flush */
}

1877
/**
1878 1879
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
1880
 **/
1881 1882
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
1883
{
1884
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
1885

1886 1887 1888
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
1889

1890
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
1891 1892 1893 1894 1895 1896 1897 1898 1899 1900
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			mask |= IXGBE_EIMS_GPI_SDP0;
			break;
		case ixgbe_mac_X540:
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
1901 1902 1903 1904 1905 1906
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
		mask |= IXGBE_EIMS_GPI_SDP1;
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		mask |= IXGBE_EIMS_GPI_SDP1;
		mask |= IXGBE_EIMS_GPI_SDP2;
1907 1908
	case ixgbe_mac_X540:
		mask |= IXGBE_EIMS_ECC;
1909 1910 1911 1912
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
1913
	}
1914 1915 1916
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
1917

1918 1919 1920 1921 1922
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
1923 1924
}

1925
static irqreturn_t ixgbe_msix_other(int irq, void *data)
1926
{
1927
	struct ixgbe_adapter *adapter = data;
1928
	struct ixgbe_hw *hw = &adapter->hw;
1929
	u32 eicr;
1930

1931 1932 1933 1934 1935 1936 1937 1938
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
1939

1940 1941
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
1942

1943 1944
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
1945

1946 1947
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1948
	case ixgbe_mac_X540:
1949 1950 1951
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC Err, please "
			       "reboot\n");
1952 1953
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
1954
			int reinit_count = 0;
1955 1956
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
1957
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
1958
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1959 1960 1961 1962 1963 1964 1965 1966
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
1967 1968
			}
		}
1969
		ixgbe_check_sfp_event(adapter, eicr);
1970
		ixgbe_check_overtemp_event(adapter, eicr);
1971 1972 1973
		break;
	default:
		break;
1974
	}
1975

1976
	ixgbe_check_fan_failure(adapter, eicr);
1977

1978
	/* re-enable the original interrupt state, no lsc, no queues */
1979
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
1980
		ixgbe_irq_enable(adapter, false, false);
1981

1982
	return IRQ_HANDLED;
1983
}
1984

1985
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
1986
{
1987
	struct ixgbe_q_vector *q_vector = data;
1988

1989
	/* EIAM disabled interrupts (on this vector) for us */
1990

1991 1992
	if (q_vector->rx.ring || q_vector->tx.ring)
		napi_schedule(&q_vector->napi);
1993

1994
	return IRQ_HANDLED;
1995 1996
}

1997
static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
1998
				     int r_idx)
1999
{
2000
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2001
	struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
2002

2003
	rx_ring->q_vector = q_vector;
2004 2005 2006
	rx_ring->next = q_vector->rx.ring;
	q_vector->rx.ring = rx_ring;
	q_vector->rx.count++;
2007 2008 2009
}

static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
2010
				     int t_idx)
2011
{
2012
	struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
2013
	struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
2014

2015
	tx_ring->q_vector = q_vector;
2016 2017 2018
	tx_ring->next = q_vector->tx.ring;
	q_vector->tx.ring = tx_ring;
	q_vector->tx.count++;
2019
	q_vector->tx.work_limit = a->tx_work_limit;
2020 2021
}

2022
/**
2023 2024
 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
 * @adapter: board private structure to initialize
2025
 *
2026 2027 2028 2029 2030
 * This function maps descriptor rings to the queue-specific vectors
 * we were allotted through the MSI-X enabling code.  Ideally, we'd have
 * one vector per ring/queue, but on a constrained vector budget, we
 * group the rings as "efficiently" as possible.  You would add new
 * mapping configurations in here.
2031
 **/
2032
static void ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
2033
{
2034 2035 2036
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	int rxr_remaining = adapter->num_rx_queues, rxr_idx = 0;
	int txr_remaining = adapter->num_tx_queues, txr_idx = 0;
2037 2038
	int v_start = 0;

2039
	/* only one q_vector if MSI-X is disabled. */
2040
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
2041
		q_vectors = 1;
2042

2043
	/*
2044 2045 2046 2047
	 * If we don't have enough vectors for a 1-to-1 mapping, we'll have to
	 * group them so there are multiple queues per vector.
	 *
	 * Re-adjusting *qpv takes care of the remainder.
2048
	 */
2049 2050 2051
	for (; v_start < q_vectors && rxr_remaining; v_start++) {
		int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_start);
		for (; rqpv; rqpv--, rxr_idx++, rxr_remaining--)
2052 2053
			map_vector_to_rxq(adapter, v_start, rxr_idx);
	}
2054

2055
	/*
2056 2057
	 * If there are not enough q_vectors for each ring to have it's own
	 * vector then we must pair up Rx/Tx on a each vector
2058
	 */
2059 2060 2061 2062 2063 2064 2065
	if ((v_start + txr_remaining) > q_vectors)
		v_start = 0;

	for (; v_start < q_vectors && txr_remaining; v_start++) {
		int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_start);
		for (; tqpv; tqpv--, txr_idx++, txr_remaining--)
			map_vector_to_txq(adapter, v_start, txr_idx);
2066
	}
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078
}

/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2079 2080
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	int vector, err;
2081
	int ri = 0, ti = 0;
2082 2083

	for (vector = 0; vector < q_vectors; vector++) {
2084
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2085
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2086

2087
		if (q_vector->tx.ring && q_vector->rx.ring) {
2088
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2089 2090 2091
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2092
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2093 2094
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2095
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2096
				 "%s-%s-%d", netdev->name, "tx", ti++);
2097 2098 2099
		} else {
			/* skip this unused q_vector */
			continue;
2100
		}
2101 2102
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2103
		if (err) {
2104
			e_err(probe, "request_irq failed for MSIX interrupt "
2105
			      "Error: %d\n", err);
2106
			goto free_queue_irqs;
2107
		}
2108 2109 2110 2111 2112 2113
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
					      q_vector->affinity_mask);
		}
2114 2115
	}

2116
	err = request_irq(adapter->msix_entries[vector].vector,
2117
			  ixgbe_msix_other, 0, netdev->name, adapter);
2118
	if (err) {
2119
		e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
2120
		goto free_queue_irqs;
2121 2122 2123 2124
	}

	return 0;

2125
free_queue_irqs:
2126 2127 2128 2129 2130 2131 2132
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2133 2134
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2135 2136 2137 2138 2139 2140
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2141
 * ixgbe_intr - legacy mode Interrupt Handler
2142 2143 2144 2145 2146
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2147
	struct ixgbe_adapter *adapter = data;
2148
	struct ixgbe_hw *hw = &adapter->hw;
2149
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2150 2151
	u32 eicr;

2152
	/*
2153
	 * Workaround for silicon errata on 82598.  Mask the interrupts
2154 2155 2156 2157
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2158 2159 2160
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
	 * therefore no explict interrupt disable is necessary */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2161
	if (!eicr) {
2162 2163
		/*
		 * shared interrupt alert!
2164
		 * make sure interrupts are enabled because the read will
2165 2166 2167 2168 2169 2170
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2171
		return IRQ_NONE;	/* Not our interrupt */
2172
	}
2173

2174 2175
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2176

2177 2178
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
2179
		ixgbe_check_sfp_event(adapter, eicr);
2180 2181 2182 2183 2184
		/* Fall through */
	case ixgbe_mac_X540:
		if (eicr & IXGBE_EICR_ECC)
			e_info(link, "Received unrecoverable ECC err, please "
				     "reboot\n");
2185
		ixgbe_check_overtemp_event(adapter, eicr);
2186 2187 2188 2189
		break;
	default:
		break;
	}
2190

2191 2192
	ixgbe_check_fan_failure(adapter, eicr);

2193
	if (napi_schedule_prep(&(q_vector->napi))) {
2194
		/* would disable interrupts here but EIAM disabled it */
2195
		__napi_schedule(&(q_vector->napi));
2196 2197
	}

2198 2199 2200 2201 2202 2203 2204 2205
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */

	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

2206 2207 2208
	return IRQ_HANDLED;
}

2209 2210
static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
{
2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
	int i;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (i = 0; i < adapter->num_rx_queues; i++) {
		adapter->rx_ring[i]->q_vector = NULL;
		adapter->rx_ring[i]->next = NULL;
	}
	for (i = 0; i < adapter->num_tx_queues; i++) {
		adapter->tx_ring[i]->q_vector = NULL;
		adapter->tx_ring[i]->next = NULL;
	}
2226 2227

	for (i = 0; i < q_vectors; i++) {
2228
		struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
2229 2230
		memset(&q_vector->rx, 0, sizeof(struct ixgbe_ring_container));
		memset(&q_vector->tx, 0, sizeof(struct ixgbe_ring_container));
2231 2232 2233
	}
}

2234 2235 2236 2237 2238 2239 2240
/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
2241
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
2242 2243
{
	struct net_device *netdev = adapter->netdev;
2244
	int err;
2245

2246 2247 2248 2249
	/* map all of the rings to the q_vectors */
	ixgbe_map_rings_to_vectors(adapter);

	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
2250
		err = ixgbe_request_msix_irqs(adapter);
2251
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
2252
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
2253
				  netdev->name, adapter);
2254
	else
2255
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
2256
				  netdev->name, adapter);
2257

2258
	if (err) {
2259
		e_err(probe, "request_irq failed, Error %d\n", err);
2260

2261 2262 2263 2264
		/* place q_vectors and rings back into a known good state */
		ixgbe_reset_q_vectors(adapter);
	}

2265 2266 2267 2268 2269 2270
	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2271
		int i, q_vectors;
2272

2273 2274
		q_vectors = adapter->num_msix_vectors;
		i = q_vectors - 1;
2275
		free_irq(adapter->msix_entries[i].vector, adapter);
2276
		i--;
2277

2278
		for (; i >= 0; i--) {
2279
			/* free only the irqs that were actually requested */
2280 2281
			if (!adapter->q_vector[i]->rx.ring &&
			    !adapter->q_vector[i]->tx.ring)
2282 2283
				continue;

2284 2285 2286 2287
			/* clear the affinity_mask in the IRQ descriptor */
			irq_set_affinity_hint(adapter->msix_entries[i].vector,
					      NULL);

2288
			free_irq(adapter->msix_entries[i].vector,
2289
				 adapter->q_vector[i]);
2290 2291
		}
	} else {
2292
		free_irq(adapter->pdev->irq, adapter);
2293
	}
2294 2295 2296

	/* clear q_vector state information */
	ixgbe_reset_q_vectors(adapter);
2297 2298
}

2299 2300 2301 2302 2303 2304
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
2305 2306
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2307
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
2308 2309
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2310
	case ixgbe_mac_X540:
2311 2312
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
2313
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
2314 2315 2316
		break;
	default:
		break;
2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int i;
		for (i = 0; i < adapter->num_msix_vectors; i++)
			synchronize_irq(adapter->msix_entries[i].vector);
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

2328 2329 2330 2331 2332 2333
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
2334
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2335

2336 2337 2338 2339 2340 2341 2342
	/* rx/tx vector */
	if (adapter->rx_itr_setting == 1)
		q_vector->itr = IXGBE_20K_ITR;
	else
		q_vector->itr = adapter->rx_itr_setting;

	ixgbe_write_eitr(q_vector);
2343

2344 2345
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
2346

2347
	e_info(hw, "Legacy interrupt IVAR setup done\n");
2348 2349
}

2350 2351 2352 2353 2354 2355 2356
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
2357 2358
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2359 2360 2361
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
2362
	int wait_loop = 10;
2363
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
2364
	u8 reg_idx = ring->reg_idx;
2365

2366
	/* disable queue to avoid issues while updating state */
2367
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
2368 2369
	IXGBE_WRITE_FLUSH(hw);

2370
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
2371
			(tdba & DMA_BIT_MASK(32)));
2372 2373 2374 2375 2376
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
2377
	ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
2378

2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
	 * higher than 1 when ITR is 0 as it could cause false TX hangs
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
	if (!adapter->tx_itr_setting || !adapter->rx_itr_setting)
		txdctl |= (1 << 16);	/* WTHRESH = 1 */
	else
		txdctl |= (8 << 16);	/* WTHRESH = 8 */

	/* PTHRESH=32 is needed to avoid a Tx hang with DFP enabled. */
	txdctl |= (1 << 8) |	/* HTHRESH = 1 */
		   32;		/* PTHRESH = 32 */
2395 2396

	/* reinitialize flowdirector state */
2397 2398 2399 2400 2401 2402 2403 2404
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    adapter->atr_sample_rate) {
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
2405

2406 2407
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
2418
		usleep_range(1000, 2000);
2419 2420 2421 2422
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
		e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
2423 2424
}

2425 2426 2427 2428
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rttdcs;
2429
	u32 reg;
2430
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2431 2432 2433 2434 2435 2436 2437 2438 2439 2440

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
2441
	switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2442 2443 2444 2445
	case (IXGBE_FLAG_SRIOV_ENABLED):
		IXGBE_WRITE_REG(hw, IXGBE_MTQC,
				(IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
		break;
2446 2447 2448 2449 2450 2451 2452
	default:
		if (!tcs)
			reg = IXGBE_MTQC_64Q_1PB;
		else if (tcs <= 4)
			reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
		else
			reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2453

2454
		IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2455

2456 2457 2458 2459 2460 2461
		/* Enable Security TX Buffer IFG for multiple pb */
		if (tcs) {
			reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
			reg |= IXGBE_SECTX_DCB;
			IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
		}
2462 2463 2464 2465 2466 2467 2468 2469
		break;
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

2470
/**
2471
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
2472 2473 2474 2475 2476 2477
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
2478 2479
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
2480
	u32 i;
2481

2482 2483 2484 2485 2486 2487 2488 2489 2490
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

2491
	/* Setup the HW Tx Head and Tail descriptor pointers */
2492 2493
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
2494 2495
}

2496
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
2497

2498
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
2499
				   struct ixgbe_ring *rx_ring)
2500 2501
{
	u32 srrctl;
2502
	u8 reg_idx = rx_ring->reg_idx;
2503

2504 2505 2506 2507
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB: {
		struct ixgbe_ring_feature *feature = adapter->ring_feature;
		const int mask = feature[RING_F_RSS].mask;
2508
		reg_idx = reg_idx & mask;
2509
	}
2510 2511
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2512
	case ixgbe_mac_X540:
2513 2514 2515 2516
	default:
		break;
	}

2517
	srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
2518 2519 2520

	srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
	srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
2521 2522
	if (adapter->num_vfs)
		srrctl |= IXGBE_SRRCTL_DROP_EN;
2523

2524 2525 2526
	srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
		  IXGBE_SRRCTL_BSIZEHDR_MASK;

A
Alexander Duyck 已提交
2527
	if (ring_is_ps_enabled(rx_ring)) {
2528 2529 2530 2531 2532
#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
		srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#else
		srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
#endif
2533 2534
		srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
	} else {
2535 2536
		srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
			  IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2537 2538
		srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
	}
2539

2540
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
2541
}
2542

2543
static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
2544
{
2545 2546
	struct ixgbe_hw *hw = &adapter->hw;
	static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
2547 2548
			  0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
			  0x6A3E67EA, 0x14364D17, 0x3BED200D};
2549 2550 2551
	u32 mrqc = 0, reta = 0;
	u32 rxcsum;
	int i, j;
2552
	u8 tcs = netdev_get_num_tc(adapter->netdev);
2553 2554 2555 2556
	int maxq = adapter->ring_feature[RING_F_RSS].indices;

	if (tcs)
		maxq = min(maxq, adapter->num_tx_queues / tcs);
2557

2558 2559 2560 2561 2562 2563
	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);

	/* Fill out redirection table */
	for (i = 0, j = 0; i < 128; i++, j++) {
2564
		if (j == maxq)
2565 2566 2567 2568 2569 2570 2571
			j = 0;
		/* reta = 4-byte sliding window of
		 * 0x00..(indices-1)(indices-1)00..etc. */
		reta = (reta << 8) | (j * 0x11);
		if ((i & 3) == 3)
			IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
	}
2572

2573 2574 2575 2576 2577
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

2578 2579
	if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
	    (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
2580
		mrqc = IXGBE_MRQC_RSSEN;
2581 2582 2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599
	} else {
		int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
					     | IXGBE_FLAG_SRIOV_ENABLED);

		switch (mask) {
		case (IXGBE_FLAG_RSS_ENABLED):
			if (!tcs)
				mrqc = IXGBE_MRQC_RSSEN;
			else if (tcs <= 4)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
			break;
		case (IXGBE_FLAG_SRIOV_ENABLED):
			mrqc = IXGBE_MRQC_VMDQEN;
			break;
		default:
			break;
		}
2600 2601
	}

2602 2603 2604 2605 2606 2607 2608
	/* Perform hash on these packet types */
	mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
	      | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
	      | IXGBE_MRQC_RSS_FIELD_IPV6
	      | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;

	IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
2609 2610
}

2611 2612 2613 2614 2615
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
2616
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
2617
				   struct ixgbe_ring *ring)
2618 2619 2620
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
2621
	int rx_buf_len;
2622
	u8 reg_idx = ring->reg_idx;
2623

A
Alexander Duyck 已提交
2624
	if (!ring_is_rsc_enabled(ring))
2625
		return;
2626

2627 2628
	rx_buf_len = ring->rx_buf_len;
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2629 2630 2631 2632 2633 2634
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
	 * than 65535
	 */
A
Alexander Duyck 已提交
2635
	if (ring_is_ps_enabled(ring)) {
2636 2637 2638 2639 2640 2641 2642 2643 2644 2645
#if (MAX_SKB_FRAGS > 16)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
#elif (MAX_SKB_FRAGS > 8)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
#elif (MAX_SKB_FRAGS > 4)
		rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
#else
		rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
#endif
	} else {
2646
		if (rx_buf_len < IXGBE_RXBUFFER_4K)
2647
			rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2648
		else if (rx_buf_len < IXGBE_RXBUFFER_8K)
2649 2650 2651 2652
			rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
		else
			rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
	}
2653
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2654 2655
}

2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
/**
 *  ixgbe_set_uta - Set unicast filter table address
 *  @adapter: board private structure
 *
 *  The unicast table address is a register array of 32-bit registers.
 *  The table is meant to be used in a way similar to how the MTA is used
 *  however due to certain limitations in the hardware it is necessary to
 *  set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
 *  enable bit to allow vlan tag stripping when promiscuous mode is enabled
 **/
static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	/* The UTA table only exists on 82599 hardware and newer */
	if (hw->mac.type < ixgbe_mac_82599EB)
		return;

	/* we only need to do this if VMDq is enabled */
	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	for (i = 0; i < 128; i++)
		IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
}

#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
2690
	u8 reg_idx = ring->reg_idx;
2691 2692 2693 2694 2695 2696 2697

	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
2698
		usleep_range(1000, 2000);
2699 2700 2701 2702 2703 2704 2705 2706 2707
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

2738 2739
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
2740 2741 2742
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
2743
	u32 rxdctl;
2744
	u8 reg_idx = ring->reg_idx;
2745

2746 2747
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2748
	ixgbe_disable_rx_queue(adapter, ring);
2749

2750 2751 2752 2753 2754 2755
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
2756
	ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
2757 2758 2759 2760

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

2761 2762 2763 2764 2765 2766 2767 2768
	/* If operating in IOV mode set RLPML for X540 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    hw->mac.type == ixgbe_mac_X540) {
		rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
		rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
			    ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
	}

2769 2770 2771 2772 2773 2774 2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785
	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
2786
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
2787 2788
}

2789 2790 2791 2792 2793 2794 2795
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int p;

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
2796 2797
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
2798
		      IXGBE_PSRTYPE_L2HDR |
2799
		      IXGBE_PSRTYPE_IPV6HDR;
2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
		psrtype |= (adapter->num_rx_queues_per_pool << 29);

	for (p = 0; p < adapter->num_rx_pools; p++)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
				psrtype);
}

2812 2813 2814 2815 2816 2817 2818
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 gcr_ext;
	u32 vt_reg_bits;
	u32 reg_offset, vf_shift;
	u32 vmdctl;
2819
	int i;
2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845 2846 2847 2848 2849 2850 2851 2852

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
	vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
	vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);

	vf_shift = adapter->num_vfs % 32;
	reg_offset = (adapter->num_vfs > 32) ? 1 : 0;

	/* Enable only the PF's pool for Tx/Rx */
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
	hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);

	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
	gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
	gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
	gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

	/* enable Tx loopback for VF/PF communication */
	IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2853
	/* Enable MAC Anti-Spoofing */
G
Greg Rose 已提交
2854
	hw->mac.ops.set_mac_anti_spoofing(hw,
2855
					   (adapter->num_vfs != 0),
2856
					  adapter->num_vfs);
2857 2858 2859 2860 2861
	/* For VFs that have spoof checking turned off */
	for (i = 0; i < adapter->num_vfs; i++) {
		if (!adapter->vfinfo[i].spoofchk_enabled)
			ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
	}
2862 2863
}

2864
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
2865 2866 2867 2868
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
2869
	int rx_buf_len;
2870 2871 2872
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
2873

2874
	/* Decide whether to use packet split mode or not */
2875 2876 2877
	/* On by default */
	adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;

2878
	/* Do not use packet split if we're in SR-IOV Mode */
2879 2880 2881 2882 2883 2884
	if (adapter->num_vfs)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;

	/* Disable packet split due to 82599 erratum #45 */
	if (hw->mac.type == ixgbe_mac_82599EB)
		adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
2885

2886
#ifdef IXGBE_FCOE
2887 2888 2889 2890
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2891

2892 2893 2894 2895 2896 2897 2898 2899 2900
#endif /* IXGBE_FCOE */
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

2901 2902 2903 2904 2905 2906 2907 2908 2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924
	/* MHADD will allow an extra 4 bytes past for vlan tagged frames */
	max_frame += VLAN_HLEN;

	/* Set the RX buffer length according to the mode */
	if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
		rx_buf_len = IXGBE_RX_HDR_SIZE;
	} else {
		if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
		    (netdev->mtu <= ETH_DATA_LEN))
			rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
		/*
		 * Make best use of allocation by using all but 1K of a
		 * power of 2 allocation that will be used for skb->head.
		 */
		else if (max_frame <= IXGBE_RXBUFFER_3K)
			rx_buf_len = IXGBE_RXBUFFER_3K;
		else if (max_frame <= IXGBE_RXBUFFER_7K)
			rx_buf_len = IXGBE_RXBUFFER_7K;
		else if (max_frame <= IXGBE_RXBUFFER_15K)
			rx_buf_len = IXGBE_RXBUFFER_15K;
		else
			rx_buf_len = IXGBE_MAX_RXBUFFER;
	}

2925 2926 2927 2928
	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2929

2930 2931 2932 2933
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
2934
	for (i = 0; i < adapter->num_rx_queues; i++) {
2935
		rx_ring = adapter->rx_ring[i];
2936
		rx_ring->rx_buf_len = rx_buf_len;
2937

2938
		if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
A
Alexander Duyck 已提交
2939 2940 2941 2942 2943 2944
			set_ring_ps_enabled(rx_ring);
		else
			clear_ring_ps_enabled(rx_ring);

		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
2945
		else
A
Alexander Duyck 已提交
2946
			clear_ring_rsc_enabled(rx_ring);
2947

2948
#ifdef IXGBE_FCOE
2949
		if (netdev->features & NETIF_F_FCOE_MTU) {
2950 2951
			struct ixgbe_ring_feature *f;
			f = &adapter->ring_feature[RING_F_FCOE];
2952
			if ((i >= f->mask) && (i < f->mask + f->indices)) {
A
Alexander Duyck 已提交
2953
				clear_ring_ps_enabled(rx_ring);
2954 2955
				if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
					rx_ring->rx_buf_len =
2956
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
A
Alexander Duyck 已提交
2957 2958 2959 2960
			} else if (!ring_is_rsc_enabled(rx_ring) &&
				   !ring_is_ps_enabled(rx_ring)) {
				rx_ring->rx_buf_len =
						IXGBE_FCOE_JUMBO_FRAME_SIZE;
2961
			}
2962 2963
		}
#endif /* IXGBE_FCOE */
2964 2965 2966
	}
}

2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2987
	case ixgbe_mac_X540:
2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
	u32 rxctrl;

	/* disable receives while setting up the descriptors */
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);

	ixgbe_setup_psrtype(adapter);
3021
	ixgbe_setup_rdrxctl(adapter);
3022

3023
	/* Program registers for the distribution of queues */
3024 3025
	ixgbe_setup_mrqc(adapter);

3026 3027
	ixgbe_set_uta(adapter);

3028 3029 3030 3031 3032 3033 3034
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3035 3036
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3037

3038 3039 3040 3041 3042 3043 3044
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3045 3046
}

3047 3048 3049 3050
static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3051
	int pool_ndx = adapter->num_vfs;
3052 3053

	/* add VID to filter table */
3054
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
3055
	set_bit(vid, adapter->active_vlans);
3056 3057 3058 3059 3060 3061
}

static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3062
	int pool_ndx = adapter->num_vfs;
3063 3064

	/* remove VID from filter table */
3065
	hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
3066
	clear_bit(vid, adapter->active_vlans);
3067 3068
}

3069 3070 3071 3072 3073 3074 3075
/**
 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
 * @adapter: driver data
 */
static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;

	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
}

/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
3106 3107 3108 3109
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3110 3111
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
3112 3113 3114
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3115
	case ixgbe_mac_X540:
3116 3117 3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
3129
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
3130 3131
 * @adapter: driver data
 */
3132
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
3133 3134
{
	struct ixgbe_hw *hw = &adapter->hw;
3135
	u32 vlnctrl;
3136 3137 3138 3139
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
3140 3141
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
3142 3143 3144
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3145
	case ixgbe_mac_X540:
3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157
		for (i = 0; i < adapter->num_rx_queues; i++) {
			j = adapter->rx_ring[i]->reg_idx;
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

3158 3159
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
3160
	u16 vid;
3161

3162 3163 3164 3165
	ixgbe_vlan_rx_add_vid(adapter->netdev, 0);

	for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
		ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
3166 3167
}

3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
static int ixgbe_write_uc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int vfn = adapter->num_vfs;
G
Greg Rose 已提交
3182
	unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
3183 3184 3185 3186 3187 3188 3189 3190 3191 3192 3193 3194 3195 3196 3197 3198 3199 3200 3201 3202 3203 3204 3205 3206 3207 3208 3209
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
	if (netdev_uc_count(netdev) > rar_entries)
		return -ENOMEM;

	if (!netdev_uc_empty(netdev) && rar_entries) {
		struct netdev_hw_addr *ha;
		/* return error if we do not support writing to RAR table */
		if (!hw->mac.ops.set_rar)
			return -ENOMEM;

		netdev_for_each_uc_addr(ha, netdev) {
			if (!rar_entries)
				break;
			hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
					    vfn, IXGBE_RAH_AV);
			count++;
		}
	}
	/* write the addresses in reverse order to avoid write combining */
	for (; rar_entries > 0 ; rar_entries--)
		hw->mac.ops.clear_rar(hw, rar_entries);

	return count;
}

3210
/**
3211
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
3212 3213
 * @netdev: network interface device structure
 *
3214 3215 3216 3217
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
3218
 **/
3219
void ixgbe_set_rx_mode(struct net_device *netdev)
3220 3221 3222
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
3223 3224
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
	int count;
3225 3226 3227 3228 3229

	/* Check for Promiscuous and All Multicast modes */

	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

3230 3231 3232 3233 3234
	/* set all bits that we expect to always be set */
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

3235 3236 3237
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);

3238
	if (netdev->flags & IFF_PROMISC) {
3239
		hw->addr_ctrl.user_set_promisc = true;
3240
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3241
		vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
3242 3243
		/* don't hardware filter vlans in promisc mode */
		ixgbe_vlan_filter_disable(adapter);
3244
	} else {
3245 3246
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
3247 3248 3249 3250
			vmolr |= IXGBE_VMOLR_MPE;
		} else {
			/*
			 * Write addresses to the MTA, if the attempt fails
L
Lucas De Marchi 已提交
3251
			 * then we should just turn on promiscuous mode so
3252 3253 3254 3255
			 * that we can at least receive multicast traffic
			 */
			hw->mac.ops.update_mc_addr_list(hw, netdev);
			vmolr |= IXGBE_VMOLR_ROMPE;
3256
		}
3257
		ixgbe_vlan_filter_enable(adapter);
3258
		hw->addr_ctrl.user_set_promisc = false;
3259 3260 3261
		/*
		 * Write addresses to available RAR registers, if there is not
		 * sufficient space to store all the addresses then enable
L
Lucas De Marchi 已提交
3262
		 * unicast promiscuous mode
3263 3264 3265 3266 3267 3268
		 */
		count = ixgbe_write_uc_addr_list(netdev);
		if (count < 0) {
			fctrl |= IXGBE_FCTRL_UPE;
			vmolr |= IXGBE_VMOLR_ROPE;
		}
3269 3270
	}

3271
	if (adapter->num_vfs) {
3272
		ixgbe_restore_vf_multicasts(adapter);
3273 3274 3275 3276 3277 3278 3279
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
	}

	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
3280 3281 3282 3283 3284

	if (netdev->features & NETIF_F_HW_VLAN_RX)
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
3285 3286
}

3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3298
		q_vector = adapter->q_vector[q_idx];
3299
		napi_enable(&q_vector->napi);
3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313
	}
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;
	struct ixgbe_q_vector *q_vector;
	int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;

	/* legacy and MSI only use one vector */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
		q_vectors = 1;

	for (q_idx = 0; q_idx < q_vectors; q_idx++) {
3314
		q_vector = adapter->q_vector[q_idx];
3315 3316 3317 3318
		napi_disable(&q_vector->napi);
	}
}

J
Jeff Kirsher 已提交
3319
#ifdef CONFIG_IXGBE_DCB
3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330
/*
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3331
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3332

3333 3334 3335 3336 3337 3338 3339 3340 3341
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

3342 3343

	/* Enable VLAN tag insert/strip */
3344
	adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
3345

3346
	hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
3347

3348
#ifdef IXGBE_FCOE
3349 3350
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3351
#endif
3352 3353 3354

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
3355 3356 3357 3358 3359
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3360 3361 3362 3363 3364 3365 3366
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
3367
	}
3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
		int i;
		u32 reg = 0;

		for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
			u8 msb = 0;
			u8 cnt = adapter->netdev->tc_to_txq[i].count;

			while (cnt >>= 1)
				msb++;

			reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
		}
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
	}
3385
}
3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

/*
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
 * @pb - packet buffer to calculate
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if (dev->features & NETIF_F_FCOE_MTU) {
		int fcoe_pb = 0;
3411

3412 3413 3414 3415 3416 3417 3418
#ifdef CONFIG_IXGBE_DCB
		fcoe_pb = netdev_get_prio_tc_map(dev, adapter->fcoe.up);

#endif
		if (fcoe_pb == pb && tc < IXGBE_FCOE_JUMBO_FRAME_SIZE)
			tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
	}
3419
#endif
3420

3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

/*
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
 * @pb - packet buffer to calculate
 */
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	hw->fc.low_water = ixgbe_lpbthresh(adapter);

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);

		/* Low water marks must not be larger than high water marks */
		if (hw->fc.low_water > hw->fc.high_water[i])
			hw->fc.low_water = 0;
	}
}

3508 3509 3510
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3511 3512
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
3513 3514 3515

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3516 3517 3518
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
3519

3520
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
3521
	ixgbe_pbthresh_setup(adapter);
3522 3523
}

3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
3538 3539 3540 3541 3542
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
3543 3544 3545 3546 3547
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

3548 3549
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
3550
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
3551
#ifdef CONFIG_IXGBE_DCB
3552
	ixgbe_configure_dcb(adapter);
3553
#endif
3554

3555
	ixgbe_set_rx_mode(adapter->netdev);
3556 3557
	ixgbe_restore_vlan(adapter);

3558 3559 3560 3561 3562
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
3563
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3564 3565
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
3566 3567 3568 3569
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
3570
	}
3571

3572
	ixgbe_configure_virtualization(adapter);
3573

3574 3575 3576 3577
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
}

3578 3579 3580 3581 3582 3583 3584
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->phy.type) {
	case ixgbe_phy_sfp_avago:
	case ixgbe_phy_sfp_ftl:
	case ixgbe_phy_sfp_intel:
	case ixgbe_phy_sfp_unknown:
3585 3586 3587 3588
	case ixgbe_phy_sfp_passive_tyco:
	case ixgbe_phy_sfp_passive_unknown:
	case ixgbe_phy_sfp_active_unknown:
	case ixgbe_phy_sfp_ftl_active:
3589
		return true;
3590 3591 3592
	case ixgbe_phy_nl:
		if (hw->mac.type == ixgbe_mac_82598EB)
			return true;
3593 3594 3595 3596 3597
	default:
		return false;
	}
}

3598
/**
3599 3600 3601 3602 3603
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
3604 3605 3606 3607 3608 3609 3610 3611
	/*
	 * We are assuming the worst case scenerio here, and that
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
3612

3613
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
3614 3615 3616 3617
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
3618 3619 3620 3621
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
3622
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
3623 3624
{
	u32 autoneg;
3625
	bool negotiation, link_up = false;
3626 3627 3628 3629 3630 3631 3632 3633
	u32 ret = IXGBE_ERR_LINK_SETUP;

	if (hw->mac.ops.check_link)
		ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);

	if (ret)
		goto link_cfg_out;

3634 3635
	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
3636 3637
		ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
							&negotiation);
3638 3639 3640
	if (ret)
		goto link_cfg_out;

3641 3642
	if (hw->mac.ops.setup_link)
		ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
3643 3644 3645 3646
link_cfg_out:
	return ret;
}

3647
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
3648 3649
{
	struct ixgbe_hw *hw = &adapter->hw;
3650
	u32 gpie = 0;
3651

3652
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3653 3654 3655
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
3656 3657 3658 3659 3660 3661 3662 3663 3664
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3665 3666
		case ixgbe_mac_X540:
		default:
3667 3668 3669 3670 3671
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
3672 3673 3674 3675
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
3676

3677 3678 3679 3680 3681 3682
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
		gpie |= IXGBE_GPIE_VTMODE_64;
3683 3684
	}

3685
	/* Enable Thermal over heat sensor interrupt */
3686 3687 3688 3689 3690 3691 3692 3693 3694 3695 3696 3697
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			gpie |= IXGBE_SDP0_GPIEN;
			break;
		case ixgbe_mac_X540:
			gpie |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
	}
3698

3699 3700
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
3701 3702
		gpie |= IXGBE_SDP1_GPIEN;

3703
	if (hw->mac.type == ixgbe_mac_82599EB) {
3704 3705
		gpie |= IXGBE_SDP1_GPIEN;
		gpie |= IXGBE_SDP2_GPIEN;
3706
	}
3707 3708 3709 3710

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

3711
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
3712 3713 3714 3715 3716 3717 3718
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
3719

3720 3721 3722 3723 3724
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

3725 3726 3727
	/* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
3728
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
3729
	      (hw->mac.type == ixgbe_mac_82599EB))))
3730 3731
		hw->mac.ops.enable_tx_laser(hw);

3732
	clear_bit(__IXGBE_DOWN, &adapter->state);
3733 3734
	ixgbe_napi_enable_all(adapter);

3735 3736 3737 3738 3739 3740 3741 3742
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

3743 3744
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
3745
	ixgbe_irq_enable(adapter, true, true);
3746

3747 3748 3749 3750 3751 3752 3753
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
3754
			e_crit(drv, "Fan has stopped, replace the adapter\n");
3755 3756
	}

3757
	/* enable transmits */
3758
	netif_tx_start_all_queues(adapter->netdev);
3759

3760 3761
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
3762 3763
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
3764
	mod_timer(&adapter->service_timer, jiffies);
3765 3766 3767 3768 3769

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3770 3771
}

3772 3773 3774
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
3775 3776 3777
	/* put off any impending NetWatchDogTimeout */
	adapter->netdev->trans_start = jiffies;

3778
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
3779
		usleep_range(1000, 2000);
3780
	ixgbe_down(adapter);
3781 3782 3783 3784 3785 3786 3787 3788
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
3789 3790 3791 3792
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

3793
void ixgbe_up(struct ixgbe_adapter *adapter)
3794 3795 3796 3797
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

3798
	ixgbe_up_complete(adapter);
3799 3800 3801 3802
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
3803
	struct ixgbe_hw *hw = &adapter->hw;
3804 3805
	int err;

3806 3807 3808 3809 3810 3811 3812 3813 3814
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

3815
	err = hw->mac.ops.init_hw(hw);
3816 3817 3818
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
3819
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
3820 3821
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
3822
		e_dev_err("master disable timed out\n");
3823
		break;
3824 3825
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
3826 3827 3828 3829 3830 3831
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issuesassociated with "
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
3832
		break;
3833
	default:
3834
		e_dev_err("Hardware Error: %d\n", err);
3835
	}
3836

3837 3838
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

3839
	/* reprogram the RAR[0] in case user changed it. */
3840 3841
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
3842 3843 3844 3845 3846 3847
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
3848
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
3849
{
3850
	struct device *dev = rx_ring->dev;
3851
	unsigned long size;
3852
	u16 i;
3853

3854 3855 3856
	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;
3857

3858
	/* Free all the Rx ring sk_buffs */
3859 3860 3861 3862 3863
	for (i = 0; i < rx_ring->count; i++) {
		struct ixgbe_rx_buffer *rx_buffer_info;

		rx_buffer_info = &rx_ring->rx_buffer_info[i];
		if (rx_buffer_info->dma) {
3864
			dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
3865
					 rx_ring->rx_buf_len,
3866
					 DMA_FROM_DEVICE);
3867 3868 3869
			rx_buffer_info->dma = 0;
		}
		if (rx_buffer_info->skb) {
A
Alexander Duyck 已提交
3870
			struct sk_buff *skb = rx_buffer_info->skb;
3871
			rx_buffer_info->skb = NULL;
A
Alexander Duyck 已提交
3872 3873
			do {
				struct sk_buff *this = skb;
3874
				if (IXGBE_RSC_CB(this)->delay_unmap) {
3875
					dma_unmap_single(dev,
3876
							 IXGBE_RSC_CB(this)->dma,
3877
							 rx_ring->rx_buf_len,
3878
							 DMA_FROM_DEVICE);
3879
					IXGBE_RSC_CB(this)->dma = 0;
3880
					IXGBE_RSC_CB(skb)->delay_unmap = false;
3881
				}
A
Alexander Duyck 已提交
3882 3883 3884
				skb = skb->prev;
				dev_kfree_skb(this);
			} while (skb);
3885 3886 3887
		}
		if (!rx_buffer_info->page)
			continue;
J
Jesse Brandeburg 已提交
3888
		if (rx_buffer_info->page_dma) {
3889
			dma_unmap_page(dev, rx_buffer_info->page_dma,
3890
				       PAGE_SIZE / 2, DMA_FROM_DEVICE);
J
Jesse Brandeburg 已提交
3891 3892
			rx_buffer_info->page_dma = 0;
		}
3893 3894
		put_page(rx_buffer_info->page);
		rx_buffer_info->page = NULL;
3895
		rx_buffer_info->page_offset = 0;
3896 3897 3898 3899 3900 3901 3902 3903 3904 3905 3906 3907 3908 3909 3910 3911
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
3912
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
3913 3914 3915
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
3916
	u16 i;
3917

3918 3919 3920
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
3921

3922
	/* Free all the Tx ring sk_buffs */
3923 3924
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
3925
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
3926 3927 3928 3929 3930 3931 3932 3933 3934 3935 3936 3937 3938
	}

	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
3939
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3940 3941
 * @adapter: board private structure
 **/
3942
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3943 3944 3945
{
	int i;

3946
	for (i = 0; i < adapter->num_rx_queues; i++)
3947
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
3948 3949 3950
}

/**
3951
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3952 3953
 * @adapter: board private structure
 **/
3954
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3955 3956 3957
{
	int i;

3958
	for (i = 0; i < adapter->num_tx_queues; i++)
3959
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
3960 3961
}

3962 3963 3964 3965 3966 3967 3968 3969 3970 3971 3972 3973 3974 3975 3976 3977 3978
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
	struct hlist_node *node, *node2;
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	hlist_for_each_entry_safe(filter, node, node2,
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

3979 3980 3981
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
3982
	struct ixgbe_hw *hw = &adapter->hw;
3983
	u32 rxctrl;
3984
	int i;
3985 3986 3987 3988 3989

	/* signal that we are down to the interrupt handler */
	set_bit(__IXGBE_DOWN, &adapter->state);

	/* disable receives */
3990 3991
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
	IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3992

3993 3994 3995 3996 3997
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

3998
	usleep_range(10000, 20000);
3999

4000 4001
	netif_tx_stop_all_queues(netdev);

4002
	/* call carrier off first to avoid false dev_watchdog timeouts */
4003 4004 4005 4006 4007 4008 4009
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

4010 4011
	adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
			     IXGBE_FLAG2_RESET_REQUESTED);
4012 4013 4014 4015
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

4016
	if (adapter->num_vfs) {
4017 4018
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4019 4020 4021 4022 4023 4024 4025 4026 4027 4028

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
			adapter->vfinfo[i].clear_to_send = 0;

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
4029 4030
	}

4031 4032
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
4033
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4034
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
4035
	}
4036 4037

	/* Disable the Tx DMA engine on 82599 and X540 */
4038 4039
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4040
	case ixgbe_mac_X540:
4041
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
4042 4043
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
4044 4045 4046 4047
		break;
	default:
		break;
	}
4048

4049 4050
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
4051 4052 4053 4054

	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
4055
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
4056 4057 4058
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

4059 4060 4061
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);

4062
#ifdef CONFIG_IXGBE_DCA
4063
	/* since we reset the hardware DCA settings were cleared */
4064
	ixgbe_setup_dca(adapter);
4065
#endif
4066 4067 4068
}

/**
4069 4070 4071 4072 4073
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
4074
 **/
4075
static int ixgbe_poll(struct napi_struct *napi, int budget)
4076
{
4077
	struct ixgbe_q_vector *q_vector =
4078
				container_of(napi, struct ixgbe_q_vector, napi);
4079
	struct ixgbe_adapter *adapter = q_vector->adapter;
4080 4081 4082
	struct ixgbe_ring *ring;
	int per_ring_budget;
	bool clean_complete = true;
4083

4084
#ifdef CONFIG_IXGBE_DCA
4085 4086
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
4087 4088
#endif

4089 4090
	for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
		clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
4091

4092 4093 4094 4095 4096 4097
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;
4098

4099 4100 4101 4102 4103 4104 4105 4106 4107 4108 4109 4110 4111 4112 4113 4114
	for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
		clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
						     per_ring_budget);

	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
	napi_complete(napi);
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));

	return 0;
4115 4116 4117 4118 4119 4120 4121 4122 4123 4124 4125
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
4126
	ixgbe_tx_timeout_reset(adapter);
4127 4128
}

4129 4130 4131 4132 4133 4134 4135 4136
/**
 * ixgbe_set_rss_queues: Allocate queues for RSS
 * @adapter: board private structure to initialize
 *
 * This is our "base" multiqueue mode.  RSS (Receive Side Scaling) will try
 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
 *
 **/
4137 4138 4139
static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
{
	bool ret = false;
4140
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
4141 4142

	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4143 4144 4145
		f->mask = 0xF;
		adapter->num_rx_queues = f->indices;
		adapter->num_tx_queues = f->indices;
4146 4147 4148
		ret = true;
	} else {
		ret = false;
4149 4150
	}

4151 4152 4153
	return ret;
}

4154 4155 4156 4157 4158 4159 4160 4161 4162 4163
/**
 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
 * @adapter: board private structure to initialize
 *
 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
 * to the original CPU that initiated the Tx session.  This runs in addition
 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
 * Rx load across CPUs using RSS.
 *
 **/
4164
static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
4165 4166 4167 4168 4169 4170 4171 4172
{
	bool ret = false;
	struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];

	f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
	f_fdir->mask = 0;

	/* Flow Director must have RSS enabled */
4173 4174
	if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
	    (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
4175 4176 4177 4178 4179 4180 4181 4182 4183
		adapter->num_tx_queues = f_fdir->indices;
		adapter->num_rx_queues = f_fdir->indices;
		ret = true;
	} else {
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	}
	return ret;
}

4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196 4197 4198
#ifdef IXGBE_FCOE
/**
 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
 * @adapter: board private structure to initialize
 *
 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
 * rx queues out of the max number of rx queues, instead, it is used as the
 * index of the first rx queue used by FCoE.
 *
 **/
static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];

4199 4200 4201
	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;

4202
	f->indices = min((int)num_online_cpus(), f->indices);
4203

4204 4205
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
4206

4207 4208
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
		e_info(probe, "FCoE enabled with RSS\n");
4209
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
4210 4211 4212
			ixgbe_set_fdir_queues(adapter);
		else
			ixgbe_set_rss_queues(adapter);
4213
	}
4214

4215 4216 4217 4218
	/* adding FCoE rx rings to the end */
	f->mask = adapter->num_rx_queues;
	adapter->num_rx_queues += f->indices;
	adapter->num_tx_queues += f->indices;
4219

4220 4221 4222 4223
	return true;
}
#endif /* IXGBE_FCOE */

4224 4225 4226
/* Artificial max queue cap per traffic class in DCB mode */
#define DCB_QUEUE_CAP 8

4227 4228 4229
#ifdef CONFIG_IXGBE_DCB
static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
{
4230 4231 4232
	int per_tc_q, q, i, offset = 0;
	struct net_device *dev = adapter->netdev;
	int tcs = netdev_get_num_tc(dev);
4233

4234 4235
	if (!tcs)
		return false;
4236

4237 4238 4239
	/* Map queue offset and counts onto allocated tx queues */
	per_tc_q = min(dev->num_tx_queues / tcs, (unsigned int)DCB_QUEUE_CAP);
	q = min((int)num_online_cpus(), per_tc_q);
4240 4241

	for (i = 0; i < tcs; i++) {
4242 4243
		netdev_set_tc_queue(dev, i, q, offset);
		offset += q;
4244 4245
	}

4246 4247
	adapter->num_tx_queues = q * tcs;
	adapter->num_rx_queues = q * tcs;
4248 4249

#ifdef IXGBE_FCOE
4250 4251 4252 4253
	/* FCoE enabled queues require special configuration indexed
	 * by feature specific indices and mask. Here we map FCoE
	 * indices onto the DCB queue pairs allowing FCoE to own
	 * configuration later.
4254
	 */
4255 4256 4257 4258 4259 4260 4261 4262 4263
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
		int tc;
		struct ixgbe_ring_feature *f =
					&adapter->ring_feature[RING_F_FCOE];

		tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
		f->indices = dev->tc_to_txq[tc].count;
		f->mask = dev->tc_to_txq[tc].offset;
	}
4264 4265
#endif

4266
	return true;
4267
}
4268
#endif
4269

4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282
/**
 * ixgbe_set_sriov_queues: Allocate queues for IOV use
 * @adapter: board private structure to initialize
 *
 * IOV doesn't actually use anything, so just NAK the
 * request for now and let the other queue routines
 * figure out what to do.
 */
static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
{
	return false;
}

4283
/*
L
Lucas De Marchi 已提交
4284
 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
4285 4286 4287 4288 4289 4290 4291 4292 4293
 * @adapter: board private structure to initialize
 *
 * This is the top level queue allocation routine.  The order here is very
 * important, starting with the "most" number of features turned on at once,
 * and ending with the smallest set of features.  This way large combinations
 * can be allocated if they're turned on, and smaller combinations are the
 * fallthrough conditions.
 *
 **/
4294
static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
4295
{
4296 4297 4298 4299 4300 4301 4302
	/* Start with base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;
	adapter->num_rx_pools = adapter->num_rx_queues;
	adapter->num_rx_queues_per_pool = 1;

	if (ixgbe_set_sriov_queues(adapter))
4303
		goto done;
4304

4305 4306
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_set_dcb_queues(adapter))
4307
		goto done;
4308 4309

#endif
4310 4311 4312 4313 4314
#ifdef IXGBE_FCOE
	if (ixgbe_set_fcoe_queues(adapter))
		goto done;

#endif /* IXGBE_FCOE */
4315 4316 4317
	if (ixgbe_set_fdir_queues(adapter))
		goto done;

4318
	if (ixgbe_set_rss_queues(adapter))
4319 4320 4321 4322 4323 4324 4325
		goto done;

	/* fallback to base case */
	adapter->num_rx_queues = 1;
	adapter->num_tx_queues = 1;

done:
4326
	/* Notify the stack of the (possibly) reduced queue counts. */
4327
	netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
4328 4329
	return netif_set_real_num_rx_queues(adapter->netdev,
					    adapter->num_rx_queues);
4330 4331
}

4332
static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
4333
				       int vectors)
4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345 4346 4347 4348 4349 4350 4351
{
	int err, vector_threshold;

	/* We'll want at least 3 (vector_threshold):
	 * 1) TxQ[0] Cleanup
	 * 2) RxQ[0] Cleanup
	 * 3) Other (Link Status Change, etc.)
	 * 4) TCP Timer (optional)
	 */
	vector_threshold = MIN_MSIX_COUNT;

	/* The more we get, the more we will assign to Tx/Rx Cleanup
	 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
	 * Right now, we simply care about how many we'll get; we'll
	 * set them up later while requesting irq's.
	 */
	while (vectors >= vector_threshold) {
		err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
4352
				      vectors);
4353 4354 4355 4356 4357 4358 4359 4360 4361 4362 4363 4364 4365
		if (!err) /* Success in acquiring all requested vectors. */
			break;
		else if (err < 0)
			vectors = 0; /* Nasty failure, quit now */
		else /* err == number of vectors we should try again with */
			vectors = err;
	}

	if (vectors < vector_threshold) {
		/* Can't allocate enough MSI-X interrupts?  Oh well.
		 * This just means we'll go with either a single MSI
		 * vector or fall back to legacy interrupts.
		 */
4366 4367
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI-X interrupts\n");
4368 4369 4370 4371 4372
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else {
		adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
4373 4374 4375 4376 4377 4378
		/*
		 * Adjust for only the vectors we'll use, which is minimum
		 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
		 * vectors we were allocated.
		 */
		adapter->num_msix_vectors = min(vectors,
4379
				   adapter->max_msix_q_vectors + NON_Q_VECTORS);
4380 4381 4382 4383
	}
}

/**
4384
 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
4385 4386
 * @adapter: board private structure to initialize
 *
4387 4388
 * Cache the descriptor ring offsets for RSS to the assigned rings.
 *
4389
 **/
4390
static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
4391
{
4392 4393
	int i;

4394 4395
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		return false;
4396

4397 4398 4399 4400 4401 4402
	for (i = 0; i < adapter->num_rx_queues; i++)
		adapter->rx_ring[i]->reg_idx = i;
	for (i = 0; i < adapter->num_tx_queues; i++)
		adapter->tx_ring[i]->reg_idx = i;

	return true;
4403 4404 4405
}

#ifdef CONFIG_IXGBE_DCB
4406 4407

/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
J
John Fastabend 已提交
4408 4409
static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
				    unsigned int *tx, unsigned int *rx)
4410 4411 4412 4413 4414 4415 4416 4417 4418 4419
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	u8 num_tcs = netdev_get_num_tc(dev);

	*tx = 0;
	*rx = 0;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4420 4421
		*tx = tc << 2;
		*rx = tc << 3;
4422 4423 4424
		break;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
4425
		if (num_tcs > 4) {
4426 4427 4428 4429 4430 4431 4432 4433 4434 4435
			if (tc < 3) {
				*tx = tc << 5;
				*rx = tc << 4;
			} else if (tc <  5) {
				*tx = ((tc + 2) << 4);
				*rx = tc << 4;
			} else if (tc < num_tcs) {
				*tx = ((tc + 8) << 3);
				*rx = tc << 4;
			}
4436
		} else {
4437 4438 4439 4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458 4459 4460
			*rx =  tc << 5;
			switch (tc) {
			case 0:
				*tx =  0;
				break;
			case 1:
				*tx = 64;
				break;
			case 2:
				*tx = 96;
				break;
			case 3:
				*tx = 112;
				break;
			default:
				break;
			}
		}
		break;
	default:
		break;
	}
}

4461 4462 4463 4464 4465 4466 4467 4468 4469
/**
 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for DCB to the assigned rings.
 *
 **/
static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
{
4470 4471 4472
	struct net_device *dev = adapter->netdev;
	int i, j, k;
	u8 num_tcs = netdev_get_num_tc(dev);
4473

4474
	if (!num_tcs)
4475
		return false;
4476

4477 4478 4479 4480 4481 4482 4483 4484 4485 4486
	for (i = 0, k = 0; i < num_tcs; i++) {
		unsigned int tx_s, rx_s;
		u16 count = dev->tc_to_txq[i].count;

		ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
		for (j = 0; j < count; j++, k++) {
			adapter->tx_ring[k]->reg_idx = tx_s + j;
			adapter->rx_ring[k]->reg_idx = rx_s + j;
			adapter->tx_ring[k]->dcb_tc = i;
			adapter->rx_ring[k]->dcb_tc = i;
4487 4488
		}
	}
4489 4490

	return true;
4491 4492 4493
}
#endif

4494 4495 4496 4497 4498 4499 4500
/**
 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
 *
 **/
4501
static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
4502 4503 4504 4505
{
	int i;
	bool ret = false;

4506 4507
	if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
	    (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
4508
		for (i = 0; i < adapter->num_rx_queues; i++)
4509
			adapter->rx_ring[i]->reg_idx = i;
4510
		for (i = 0; i < adapter->num_tx_queues; i++)
4511
			adapter->tx_ring[i]->reg_idx = i;
4512 4513 4514 4515 4516 4517
		ret = true;
	}

	return ret;
}

4518 4519 4520 4521 4522 4523 4524 4525 4526 4527 4528
#ifdef IXGBE_FCOE
/**
 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
 * @adapter: board private structure to initialize
 *
 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
 *
 */
static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
{
	struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4529 4530 4531 4532 4533
	int i;
	u8 fcoe_rx_i = 0, fcoe_tx_i = 0;

	if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
		return false;
4534

4535
	if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4536
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
4537 4538 4539
			ixgbe_cache_ring_fdir(adapter);
		else
			ixgbe_cache_ring_rss(adapter);
4540

4541 4542
		fcoe_rx_i = f->mask;
		fcoe_tx_i = f->mask;
4543
	}
4544 4545 4546 4547 4548
	for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
		adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
		adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
	}
	return true;
4549 4550 4551
}

#endif /* IXGBE_FCOE */
4552 4553 4554 4555 4556 4557 4558 4559 4560 4561
/**
 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
 * @adapter: board private structure to initialize
 *
 * SR-IOV doesn't use any descriptor rings but changes the default if
 * no other mapping is used.
 *
 */
static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
{
4562 4563
	adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
	adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
4564 4565 4566 4567 4568 4569
	if (adapter->num_vfs)
		return true;
	else
		return false;
}

4570 4571 4572 4573 4574 4575 4576 4577 4578 4579 4580 4581 4582 4583
/**
 * ixgbe_cache_ring_register - Descriptor ring to register mapping
 * @adapter: board private structure to initialize
 *
 * Once we know the feature-set enabled for the device, we'll cache
 * the register offset the descriptor ring is assigned to.
 *
 * Note, the order the various feature calls is important.  It must start with
 * the "most" features enabled at the same time, then trickle down to the
 * least amount of features turned on at once.
 **/
static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
{
	/* start with default case */
4584 4585
	adapter->rx_ring[0]->reg_idx = 0;
	adapter->tx_ring[0]->reg_idx = 0;
4586

4587 4588 4589
	if (ixgbe_cache_ring_sriov(adapter))
		return;

4590 4591 4592 4593 4594
#ifdef CONFIG_IXGBE_DCB
	if (ixgbe_cache_ring_dcb(adapter))
		return;
#endif

4595 4596 4597 4598
#ifdef IXGBE_FCOE
	if (ixgbe_cache_ring_fcoe(adapter))
		return;
#endif /* IXGBE_FCOE */
4599

4600 4601 4602
	if (ixgbe_cache_ring_fdir(adapter))
		return;

4603 4604
	if (ixgbe_cache_ring_rss(adapter))
		return;
4605 4606
}

4607 4608 4609 4610 4611
/**
 * ixgbe_alloc_queues - Allocate memory for all rings
 * @adapter: board private structure to initialize
 *
 * We allocate one ring per queue at run-time since we don't know the
4612 4613
 * number of queues at compile-time.  The polling_netdev array is
 * intended for Multiqueue, but should work fine with a single queue.
4614
 **/
4615
static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
4616
{
4617
	int rx = 0, tx = 0, nid = adapter->node;
4618

4619 4620 4621 4622 4623 4624 4625
	if (nid < 0 || !node_online(nid))
		nid = first_online_node;

	for (; tx < adapter->num_tx_queues; tx++) {
		struct ixgbe_ring *ring;

		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4626
		if (!ring)
4627
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4628
		if (!ring)
4629
			goto err_allocation;
4630
		ring->count = adapter->tx_ring_count;
4631 4632
		ring->queue_index = tx;
		ring->numa_node = nid;
4633
		ring->dev = &adapter->pdev->dev;
4634
		ring->netdev = adapter->netdev;
4635

4636
		adapter->tx_ring[tx] = ring;
4637
	}
4638

4639 4640
	for (; rx < adapter->num_rx_queues; rx++) {
		struct ixgbe_ring *ring;
4641

4642
		ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
4643
		if (!ring)
4644
			ring = kzalloc(sizeof(*ring), GFP_KERNEL);
4645
		if (!ring)
4646 4647 4648 4649
			goto err_allocation;
		ring->count = adapter->rx_ring_count;
		ring->queue_index = rx;
		ring->numa_node = nid;
4650
		ring->dev = &adapter->pdev->dev;
4651
		ring->netdev = adapter->netdev;
4652

4653
		adapter->rx_ring[rx] = ring;
4654 4655 4656 4657 4658 4659
	}

	ixgbe_cache_ring_register(adapter);

	return 0;

4660 4661 4662 4663 4664 4665
err_allocation:
	while (tx)
		kfree(adapter->tx_ring[--tx]);

	while (rx)
		kfree(adapter->rx_ring[--rx]);
4666 4667 4668 4669 4670 4671 4672 4673 4674 4675
	return -ENOMEM;
}

/**
 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
 * @adapter: board private structure to initialize
 *
 * Attempt to configure the interrupts using the best available
 * capabilities of the hardware and the kernel.
 **/
A
Al Viro 已提交
4676
static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
4677
{
4678
	struct ixgbe_hw *hw = &adapter->hw;
4679 4680 4681 4682 4683 4684 4685
	int err = 0;
	int vector, v_budget;

	/*
	 * It's easy to be greedy for MSI-X vectors, but it really
	 * doesn't do us much good if we have a lot more vectors
	 * than CPU's.  So let's be conservative and only ask for
4686
	 * (roughly) the same number of vectors as there are CPU's.
4687 4688
	 */
	v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
4689
		       (int)num_online_cpus()) + NON_Q_VECTORS;
4690 4691 4692

	/*
	 * At the same time, hardware can only support a maximum of
4693 4694 4695 4696
	 * hw.mac->max_msix_vectors vectors.  With features
	 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
	 * descriptor queues supported by our device.  Thus, we cap it off in
	 * those rare cases where the cpu count also exceeds our vector limit.
4697
	 */
4698
	v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
4699 4700 4701 4702

	/* A failure in MSI-X entry allocation isn't fatal, but it does
	 * mean we disable MSI-X capabilities of the adapter. */
	adapter->msix_entries = kcalloc(v_budget,
4703
					sizeof(struct msix_entry), GFP_KERNEL);
4704 4705 4706
	if (adapter->msix_entries) {
		for (vector = 0; vector < v_budget; vector++)
			adapter->msix_entries[vector].entry = vector;
4707

4708
		ixgbe_acquire_msix_vectors(adapter, v_budget);
4709

4710 4711 4712
		if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
			goto out;
	}
4713

4714 4715
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
	adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
4716
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
4717
		e_err(probe,
4718
		      "ATR is not supported while multiple "
4719 4720
		      "queues are disabled.  Disabling Flow Director\n");
	}
4721 4722
	adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
	adapter->atr_sample_rate = 0;
4723 4724 4725
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);

4726 4727 4728
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4729 4730 4731 4732 4733

	err = pci_enable_msi(adapter->pdev);
	if (!err) {
		adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
	} else {
4734 4735 4736
		netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
			     "Unable to allocate MSI interrupt, "
			     "falling back to legacy.  Error: %d\n", err);
4737 4738 4739 4740 4741 4742 4743 4744
		/* reset err */
		err = 0;
	}

out:
	return err;
}

4745 4746 4747 4748 4749 4750 4751 4752 4753
/**
 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * We allocate one q_vector per queue interrupt.  If allocation fails we
 * return -ENOMEM.
 **/
static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
{
4754
	int v_idx, num_q_vectors;
4755 4756
	struct ixgbe_q_vector *q_vector;

4757
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4758
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4759
	else
4760 4761
		num_q_vectors = 1;

4762
	for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
4763
		q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
4764
					GFP_KERNEL, adapter->node);
4765 4766
		if (!q_vector)
			q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
4767
					   GFP_KERNEL);
4768 4769
		if (!q_vector)
			goto err_out;
4770

4771
		q_vector->adapter = adapter;
4772 4773
		q_vector->v_idx = v_idx;

4774 4775 4776 4777
		/* Allocate the affinity_hint cpumask, configure the mask */
		if (!alloc_cpumask_var(&q_vector->affinity_mask, GFP_KERNEL))
			goto err_out;
		cpumask_set_cpu(v_idx, q_vector->affinity_mask);
4778 4779 4780
		netif_napi_add(adapter->netdev, &q_vector->napi,
			       ixgbe_poll, 64);
		adapter->q_vector[v_idx] = q_vector;
4781 4782 4783 4784 4785
	}

	return 0;

err_out:
4786 4787 4788
	while (v_idx) {
		v_idx--;
		q_vector = adapter->q_vector[v_idx];
4789
		netif_napi_del(&q_vector->napi);
4790
		free_cpumask_var(q_vector->affinity_mask);
4791
		kfree(q_vector);
4792
		adapter->q_vector[v_idx] = NULL;
4793 4794 4795 4796 4797 4798 4799 4800 4801 4802 4803 4804 4805 4806
	}
	return -ENOMEM;
}

/**
 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
 * @adapter: board private structure to initialize
 *
 * This function frees the memory allocated to the q_vectors.  In addition if
 * NAPI is enabled it will delete any references to the NAPI struct prior
 * to freeing the q_vector.
 **/
static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
{
4807
	int v_idx, num_q_vectors;
4808

4809
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4810
		num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
4811
	else
4812 4813
		num_q_vectors = 1;

4814 4815 4816
	for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
		adapter->q_vector[v_idx] = NULL;
4817
		netif_napi_del(&q_vector->napi);
4818
		free_cpumask_var(q_vector->affinity_mask);
4819 4820 4821 4822
		kfree(q_vector);
	}
}

4823
static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
4824 4825 4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844 4845
{
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
		pci_disable_msix(adapter->pdev);
		kfree(adapter->msix_entries);
		adapter->msix_entries = NULL;
	} else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
		pci_disable_msi(adapter->pdev);
	}
}

/**
 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
 * @adapter: board private structure to initialize
 *
 * We determine which interrupt scheme to use based on...
 * - Kernel support (MSI, MSI-X)
 *   - which can be user-defined (via MODULE_PARAM)
 * - Hardware queue count (num_*_queues)
 *   - defined by miscellaneous hardware support/features (RSS, etc.)
 **/
4846
int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
4847 4848 4849 4850
{
	int err;

	/* Number of supported queues */
4851 4852 4853
	err = ixgbe_set_num_queues(adapter);
	if (err)
		return err;
4854 4855 4856

	err = ixgbe_set_interrupt_capability(adapter);
	if (err) {
4857
		e_dev_err("Unable to setup interrupt capabilities\n");
4858
		goto err_set_interrupt;
4859 4860
	}

4861 4862
	err = ixgbe_alloc_q_vectors(adapter);
	if (err) {
4863
		e_dev_err("Unable to allocate memory for queue vectors\n");
4864 4865 4866 4867 4868
		goto err_alloc_q_vectors;
	}

	err = ixgbe_alloc_queues(adapter);
	if (err) {
4869
		e_dev_err("Unable to allocate memory for queues\n");
4870 4871 4872
		goto err_alloc_queues;
	}

4873
	e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
4874 4875
		   (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
		   adapter->num_rx_queues, adapter->num_tx_queues);
4876 4877 4878

	set_bit(__IXGBE_DOWN, &adapter->state);

4879
	return 0;
4880

4881 4882 4883 4884
err_alloc_queues:
	ixgbe_free_q_vectors(adapter);
err_alloc_q_vectors:
	ixgbe_reset_interrupt_capability(adapter);
4885
err_set_interrupt:
4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897
	return err;
}

/**
 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
 * @adapter: board private structure to clear interrupt scheme on
 *
 * We go through and clear interrupt specific resources and reset the structure
 * to pre-load conditions
 **/
void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
{
4898 4899 4900 4901 4902 4903 4904
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		kfree(adapter->tx_ring[i]);
		adapter->tx_ring[i] = NULL;
	}
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
4905 4906 4907 4908 4909
		struct ixgbe_ring *ring = adapter->rx_ring[i];

		/* ixgbe_get_stats64() might access this ring, we must wait
		 * a grace period before freeing it.
		 */
4910
		kfree_rcu(ring, rcu);
4911 4912
		adapter->rx_ring[i] = NULL;
	}
4913

4914 4915 4916
	adapter->num_tx_queues = 0;
	adapter->num_rx_queues = 0;

4917 4918
	ixgbe_free_q_vectors(adapter);
	ixgbe_reset_interrupt_capability(adapter);
4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930 4931 4932
}

/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
4933
	unsigned int rss;
J
Jeff Kirsher 已提交
4934
#ifdef CONFIG_IXGBE_DCB
4935 4936 4937
	int j;
	struct tc_configuration *tc;
#endif
4938

4939 4940 4941 4942 4943 4944 4945 4946
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

4947 4948 4949 4950
	/* Set capability flags */
	rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
	adapter->ring_feature[RING_F_RSS].indices = rss;
	adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
4951 4952
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4953 4954
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
4955
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
4956
		break;
D
Don Skidmore 已提交
4957
	case ixgbe_mac_X540:
4958 4959
		adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
	case ixgbe_mac_82599EB:
4960
		adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
4961 4962
		adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
		adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
4963 4964
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4965 4966 4967
		/* Flow Director hash filters enabled */
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->atr_sample_rate = 20;
4968
		adapter->ring_feature[RING_F_FDIR].indices =
4969
							 IXGBE_MAX_FDIR_INDICES;
4970
		adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4971
#ifdef IXGBE_FCOE
4972 4973 4974
		adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
		adapter->ring_feature[RING_F_FCOE].indices = 0;
4975
#ifdef CONFIG_IXGBE_DCB
4976
		/* Default traffic class to use for FCoE */
4977
		adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4978
#endif
4979
#endif /* IXGBE_FCOE */
4980 4981 4982
		break;
	default:
		break;
A
Alexander Duyck 已提交
4983
	}
4984

4985 4986 4987
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
4988
#ifdef CONFIG_IXGBE_DCB
4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	}

5000 5001 5002 5003 5004 5005 5006 5007 5008
	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}
5009 5010 5011 5012 5013 5014

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

5015 5016
	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5017
	adapter->dcb_cfg.pfc_mode_enable = false;
5018
	adapter->dcb_set_bitmap = 0x00;
5019
	adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
5020
	ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
5021
			   MAX_TRAFFIC_CLASS);
5022 5023

#endif
5024 5025

	/* default flow control settings */
5026
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5027
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5028 5029 5030
#ifdef CONFIG_DCB
	adapter->last_lfc_mode = hw->fc.current_mode;
#endif
5031
	ixgbe_pbthresh_setup(adapter);
5032 5033
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
D
Don Skidmore 已提交
5034
	hw->fc.disable_fc_autoneg = false;
5035

5036
	/* enable itr by default in dynamic mode */
5037 5038
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5039 5040 5041 5042 5043 5044 5045 5046 5047

	/* set defaults for eitr in MegaBytes */
	adapter->eitr_low = 10;
	adapter->eitr_high = 20;

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5048
	/* set default work limits */
5049
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5050

5051
	/* initialize eeprom parameters */
5052
	if (ixgbe_init_eeprom_params_generic(hw)) {
5053
		e_dev_err("EEPROM initialization failed\n");
5054 5055 5056
		return -EIO;
	}

5057
	/* enable rx csum by default */
5058 5059
	adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

5060 5061 5062
	/* get assigned NUMA node */
	adapter->node = dev_to_node(&pdev->dev);

5063 5064 5065 5066 5067 5068 5069
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5070
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5071 5072 5073
 *
 * Return 0 on success, negative on failure
 **/
5074
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5075
{
5076
	struct device *dev = tx_ring->dev;
5077 5078
	int size;

5079
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
E
Eric Dumazet 已提交
5080
	tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
5081
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5082
		tx_ring->tx_buffer_info = vzalloc(size);
5083 5084
	if (!tx_ring->tx_buffer_info)
		goto err;
5085 5086

	/* round up to nearest 4K */
5087
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5088
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5089

5090
	tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
5091
					   &tx_ring->dma, GFP_KERNEL);
5092 5093
	if (!tx_ring->desc)
		goto err;
5094

5095 5096
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5097
	return 0;
5098 5099 5100 5101

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5102
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5103
	return -ENOMEM;
5104 5105
}

5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119 5120
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5121
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5122 5123
		if (!err)
			continue;
5124
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5125 5126 5127 5128 5129 5130
		break;
	}

	return err;
}

5131 5132
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5133
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5134 5135 5136
 *
 * Returns 0 on success, negative on failure
 **/
5137
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5138
{
5139
	struct device *dev = rx_ring->dev;
5140
	int size;
5141

5142
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
E
Eric Dumazet 已提交
5143
	rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
5144
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5145
		rx_ring->rx_buffer_info = vzalloc(size);
5146 5147
	if (!rx_ring->rx_buffer_info)
		goto err;
5148 5149

	/* Round up to nearest 4K */
5150 5151
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5152

5153
	rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
5154
					   &rx_ring->dma, GFP_KERNEL);
5155

5156 5157
	if (!rx_ring->desc)
		goto err;
5158

5159 5160
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5161 5162

	return 0;
5163 5164 5165 5166
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5167
	return -ENOMEM;
5168 5169
}

5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181 5182 5183 5184
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5185
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5186 5187
		if (!err)
			continue;
5188
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5189 5190 5191 5192 5193 5194
		break;
	}

	return err;
}

5195 5196 5197 5198 5199 5200
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5201
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5202
{
5203
	ixgbe_clean_tx_ring(tx_ring);
5204 5205 5206 5207

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5208 5209 5210 5211 5212 5213
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5214 5215 5216 5217 5218 5219 5220 5221 5222 5223 5224 5225 5226 5227 5228

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5229
		if (adapter->tx_ring[i]->desc)
5230
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5231 5232 5233
}

/**
5234
 * ixgbe_free_rx_resources - Free Rx Resources
5235 5236 5237 5238
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
5239
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
5240
{
5241
	ixgbe_clean_rx_ring(rx_ring);
5242 5243 5244 5245

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

5246 5247 5248 5249 5250 5251
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264 5265 5266

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_rx_queues; i++)
5267
		if (adapter->rx_ring[i]->desc)
5268
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
5269 5270 5271 5272 5273 5274 5275 5276 5277 5278 5279 5280
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
5281
	struct ixgbe_hw *hw = &adapter->hw;
5282 5283
	int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;

5284
	/* MTU < 68 is an error and causes problems on some kernels */
5285 5286 5287 5288 5289 5290 5291 5292
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
	    hw->mac.type != ixgbe_mac_X540) {
		if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
			return -EINVAL;
	} else {
		if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
			return -EINVAL;
	}
5293

5294
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
5295
	/* must set new MTU before calling down or up */
5296 5297
	netdev->mtu = new_mtu;

5298 5299
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
5300 5301 5302 5303 5304 5305 5306 5307 5308 5309 5310 5311 5312 5313 5314 5315 5316 5317 5318 5319

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
static int ixgbe_open(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int err;
5320 5321 5322 5323

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
5324

5325 5326
	netif_carrier_off(netdev);

5327 5328 5329 5330 5331 5332 5333 5334 5335 5336 5337 5338
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

5339
	err = ixgbe_request_irq(adapter);
5340 5341 5342
	if (err)
		goto err_req_irq;

5343
	ixgbe_up_complete(adapter);
5344 5345 5346 5347 5348

	return 0;

err_req_irq:
err_setup_rx:
5349
	ixgbe_free_all_rx_resources(adapter);
5350
err_setup_tx:
5351
	ixgbe_free_all_tx_resources(adapter);
5352 5353 5354 5355 5356 5357 5358 5359 5360 5361 5362 5363 5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374
	ixgbe_reset(adapter);

	return err;
}

/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
static int ixgbe_close(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_down(adapter);
	ixgbe_free_irq(adapter);

5375 5376
	ixgbe_fdir_filter_exit(adapter);

5377 5378 5379
	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);

5380
	ixgbe_release_hw_control(adapter);
5381 5382 5383 5384

	return 0;
}

5385 5386 5387
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
5388 5389
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5390 5391 5392 5393
	u32 err;

	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
5394 5395 5396 5397 5398
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
5399 5400

	err = pci_enable_device_mem(pdev);
5401
	if (err) {
5402
		e_dev_err("Cannot enable PCI device from suspend\n");
5403 5404 5405 5406
		return err;
	}
	pci_set_master(pdev);

5407
	pci_wake_from_d3(pdev, false);
5408 5409 5410

	err = ixgbe_init_interrupt_scheme(adapter);
	if (err) {
5411
		e_dev_err("Cannot initialize interrupts for device\n");
5412 5413 5414 5415 5416
		return err;
	}

	ixgbe_reset(adapter);

5417 5418
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

5419
	if (netif_running(netdev)) {
5420
		err = ixgbe_open(netdev);
5421 5422 5423 5424 5425 5426 5427 5428 5429
		if (err)
			return err;
	}

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
5430 5431

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
5432
{
5433 5434
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
5435 5436 5437
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
5438 5439 5440 5441 5442 5443 5444 5445 5446 5447 5448 5449 5450
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

	if (netif_running(netdev)) {
		ixgbe_down(adapter);
		ixgbe_free_irq(adapter);
		ixgbe_free_all_tx_resources(adapter);
		ixgbe_free_all_rx_resources(adapter);
	}

5451
	ixgbe_clear_interrupt_scheme(adapter);
5452 5453 5454 5455
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);
#endif
5456

5457 5458 5459 5460
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
5461

5462
#endif
5463 5464
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
5465

5466 5467 5468 5469 5470 5471 5472 5473 5474 5475 5476 5477 5478 5479 5480 5481 5482
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

5483 5484
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5485
		pci_wake_from_d3(pdev, false);
5486 5487
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5488
	case ixgbe_mac_X540:
5489 5490 5491 5492 5493
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
5494

5495 5496
	*enable_wake = !!wufc;

5497 5498 5499 5500
	ixgbe_release_hw_control(adapter);

	pci_disable_device(pdev);

5501 5502 5503 5504 5505 5506 5507 5508 5509 5510 5511 5512 5513 5514 5515 5516 5517 5518 5519
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5520 5521 5522

	return 0;
}
5523
#endif /* CONFIG_PM */
5524 5525 5526

static void ixgbe_shutdown(struct pci_dev *pdev)
{
5527 5528 5529 5530 5531 5532 5533 5534
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
5535 5536
}

5537 5538 5539 5540 5541 5542
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
5543
	struct net_device *netdev = adapter->netdev;
5544
	struct ixgbe_hw *hw = &adapter->hw;
5545
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
5546 5547
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
5548 5549 5550
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
	u64 bytes = 0, packets = 0;
5551 5552 5553 5554 5555
#ifdef IXGBE_FCOE
	struct ixgbe_fcoe *fcoe = &adapter->fcoe;
	unsigned int cpu;
	u64 fcoe_noddp_counts_sum = 0, fcoe_noddp_ext_buff_counts_sum = 0;
#endif /* IXGBE_FCOE */
5556

5557 5558 5559 5560
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

5561
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
5562
		u64 rsc_count = 0;
5563
		u64 rsc_flush = 0;
5564 5565
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
5566
				IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
5567
		for (i = 0; i < adapter->num_rx_queues; i++) {
5568 5569
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
5570 5571 5572
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
5573 5574
	}

5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
5591
	/* gather some stats to the adapter struct that are per queue */
5592 5593 5594 5595 5596 5597 5598
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
5599
	adapter->restart_queue = restart_queue;
5600 5601 5602
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
5603

5604
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
5605 5606

	/* 8 register reads */
5607 5608 5609 5610
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
5611 5612
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
5613 5614
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
5615 5616
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
5617 5618 5619
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
5620 5621
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
5622 5623
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5624
		case ixgbe_mac_X540:
5625 5626 5627 5628 5629
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
5630
		}
5631
	}
5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
		    (hw->mac.type == ixgbe_mac_X540)) {
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

5646
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
5647
	/* work around hardware counting issue */
5648
	hwstats->gprc -= missed_rx;
5649

5650 5651
	ixgbe_update_xoff_received(adapter);

5652
	/* 82598 hardware only has a 32 bit counter in the high register */
5653 5654 5655 5656 5657 5658 5659
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
5660
	case ixgbe_mac_X540:
5661 5662 5663 5664 5665 5666
		/* OS2BMC stats are X540 only*/
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
5667
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
5668
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
5669
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
5670
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
5671
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
5672
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
5673 5674 5675
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
5676
#ifdef IXGBE_FCOE
5677 5678 5679 5680 5681 5682
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
5683 5684 5685 5686 5687 5688 5689 5690 5691 5692 5693 5694
		/* Add up per cpu counters for total ddp aloc fail */
		if (fcoe->pcpu_noddp && fcoe->pcpu_noddp_ext_buff) {
			for_each_possible_cpu(cpu) {
				fcoe_noddp_counts_sum +=
					*per_cpu_ptr(fcoe->pcpu_noddp, cpu);
				fcoe_noddp_ext_buff_counts_sum +=
					*per_cpu_ptr(fcoe->
						pcpu_noddp_ext_buff, cpu);
			}
		}
		hwstats->fcoe_noddp = fcoe_noddp_counts_sum;
		hwstats->fcoe_noddp_ext_buff = fcoe_noddp_ext_buff_counts_sum;
5695
#endif /* IXGBE_FCOE */
5696 5697 5698
		break;
	default:
		break;
5699
	}
5700
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
5701 5702
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
5703
	if (hw->mac.type == ixgbe_mac_82598EB)
5704 5705 5706 5707 5708 5709 5710 5711 5712
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
5713
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
5714
	hwstats->lxontxc += lxon;
5715
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
5716 5717 5718
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
5719 5720 5721 5722
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
5723 5724 5725 5726 5727 5728 5729 5730 5731 5732 5733 5734 5735 5736 5737
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
5738 5739

	/* Fill out the OS statistics structure */
5740
	netdev->stats.multicast = hwstats->mprc;
5741 5742

	/* Rx Errors */
5743
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
5744
	netdev->stats.rx_dropped = 0;
5745 5746
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
5747
	netdev->stats.rx_missed_errors = total_mpc;
5748 5749 5750
}

/**
5751 5752
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
 * @adapter - pointer to the device adapter structure
5753
 **/
5754
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
5755
{
5756
	struct ixgbe_hw *hw = &adapter->hw;
5757
	int i;
5758

5759 5760 5761 5762
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5763

5764
	/* if interface is down do nothing */
5765
	if (test_bit(__IXGBE_DOWN, &adapter->state))
5766 5767 5768 5769 5770 5771 5772 5773
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

5774 5775 5776
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
5777
			        &(adapter->tx_ring[i]->state));
5778 5779
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
5780 5781 5782 5783 5784 5785 5786 5787 5788 5789 5790 5791 5792 5793 5794 5795
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
 * @adapter - pointer to the device adapter structure
 *
 * This function serves two purposes.  First it strobes the interrupt lines
 * in order to make certain interrupts are occuring.  Secondly it sets the
 * bits needed to check for TX hangs.  As a result we should immediately
 * determine if a hang has occured.
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5796
{
5797
	struct ixgbe_hw *hw = &adapter->hw;
5798 5799
	u64 eics = 0;
	int i;
5800

5801 5802 5803 5804
	/* If we're down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
5805

5806 5807 5808 5809 5810
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
5811

5812 5813 5814 5815 5816 5817 5818 5819
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
5820 5821 5822 5823
	} else {
		/* get one bit for every active tx/rx interrupt vector */
		for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
5824
			if (qv->rx.ring || qv->tx.ring)
5825 5826
				eics |= ((u64)1 << i);
		}
5827
	}
5828

5829
	/* Cause software interrupt to ensure rings are cleaned */
5830 5831
	ixgbe_irq_rearm_queues(adapter, eics);

5832 5833
}

5834
/**
5835 5836 5837
 * ixgbe_watchdog_update_link - update the link status
 * @adapter - pointer to the device adapter structure
 * @link_speed - pointer to a u32 to store the link_speed
5838
 **/
5839
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
5840 5841
{
	struct ixgbe_hw *hw = &adapter->hw;
5842 5843
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
5844
	int i;
5845

5846 5847 5848 5849 5850
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
5851
	} else {
5852 5853 5854
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
5855
	}
5856 5857 5858 5859 5860 5861 5862 5863 5864 5865 5866 5867 5868 5869 5870 5871 5872 5873 5874
	if (link_up) {
		if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
			for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
				hw->mac.ops.fc_enable(hw, i);
		} else {
			hw->mac.ops.fc_enable(hw, 0);
		}
	}

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
5875 5876 5877
}

/**
5878 5879 5880
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
 * @adapter - pointer to the device adapter structure
5881
 **/
5882
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5883
{
5884
	struct net_device *netdev = adapter->netdev;
5885
	struct ixgbe_hw *hw = &adapter->hw;
5886 5887
	u32 link_speed = adapter->link_speed;
	bool flow_rx, flow_tx;
5888

5889 5890
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
5891
		return;
5892

5893
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5894

5895 5896 5897 5898 5899 5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
5915
	}
5916 5917 5918 5919 5920 5921 5922 5923 5924 5925 5926
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
	       (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
	       "10 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
	       "1 Gbps" :
	       (link_speed == IXGBE_LINK_SPEED_100_FULL ?
	       "100 Mbps" :
	       "unknown speed"))),
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
5927

5928 5929
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
5930 5931
}

5932
/**
5933 5934 5935
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
 * @adapter - pointer to the adapter structure
5936
 **/
5937
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
5938
{
5939
	struct net_device *netdev = adapter->netdev;
5940
	struct ixgbe_hw *hw = &adapter->hw;
5941

5942 5943
	adapter->link_up = false;
	adapter->link_speed = 0;
5944

5945 5946 5947
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
5948

5949 5950 5951
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5952

5953 5954 5955
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
}
5956

5957 5958 5959 5960 5961 5962
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
5963
	int i;
5964
	int some_tx_pending = 0;
5965

5966
	if (!netif_carrier_ok(adapter->netdev)) {
5967
		for (i = 0; i < adapter->num_tx_queues; i++) {
5968
			struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5969 5970 5971 5972 5973 5974 5975 5976 5977 5978 5979 5980
			if (tx_ring->next_to_use != tx_ring->next_to_clean) {
				some_tx_pending = 1;
				break;
			}
		}

		if (some_tx_pending) {
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
5981
			adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
5982
		}
5983 5984 5985
	}
}

5986 5987 5988 5989 5990 5991 5992 5993 5994 5995 5996 5997 5998 5999 6000 6001 6002 6003 6004 6005
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

	/* Do not perform spoof check for 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

	e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
}

6006 6007 6008 6009 6010 6011 6012
/**
 * ixgbe_watchdog_subtask - check and bring link up
 * @adapter - pointer to the device adapter structure
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
	/* if interface is down do nothing */
6013 6014
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
6015 6016 6017 6018 6019 6020 6021 6022
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
6023

6024
	ixgbe_spoof_check(adapter);
6025
	ixgbe_update_stats(adapter);
6026 6027

	ixgbe_watchdog_flush_tx(adapter);
6028
}
6029

6030
/**
6031 6032
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
 * @adapter - the ixgbe adapter structure
6033
 **/
6034
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
6035 6036
{
	struct ixgbe_hw *hw = &adapter->hw;
6037
	s32 err;
6038

6039 6040 6041 6042
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
6043

6044 6045 6046
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
6047

6048 6049 6050
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
6051

6052 6053 6054 6055
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
6056
	}
6057

6058 6059 6060
	/* exit on error */
	if (err)
		goto sfp_out;
6061

6062 6063 6064
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
6065

6066
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
6067

6068 6069 6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085 6086 6087 6088 6089 6090 6091 6092 6093
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
6094
	}
6095
}
6096

6097 6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109 6110 6111 6112 6113 6114 6115 6116 6117 6118 6119 6120 6121 6122 6123 6124 6125 6126
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
 * @adapter - the ixgbe adapter structure
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 autoneg;
	bool negotiation;

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

	autoneg = hw->phy.autoneg_advertised;
	if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
		hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
	if (hw->mac.ops.setup_link)
		hw->mac.ops.setup_link(hw, autoneg, negotiation, true);

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

6127 6128 6129 6130 6131 6132 6133 6134 6135 6136 6137 6138 6139 6140 6141 6142 6143 6144 6145 6146 6147 6148 6149 6150 6151 6152 6153 6154 6155 6156 6157 6158 6159 6160 6161 6162 6163 6164 6165 6166 6167 6168 6169 6170 6171
#ifdef CONFIG_PCI_IOV
static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	int vf;
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	u32 gpc;
	u32 ciaa, ciad;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/*
	 * Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	for (vf = 0; vf < adapter->num_vfs; vf++) {
		ciaa = (vf << 16) | 0x80000000;
		/* 32 bit read so align, we really want status at offset 6 */
		ciaa |= PCI_COMMAND;
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
		ciaa &= 0x7FFFFFFF;
		/* disable debug mode asap after reading data */
		IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		/* Get the upper 16 bits which will be the PCI status reg */
		ciad >>= 16;
		if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
			netdev_err(netdev, "VF %d Hung DMA\n", vf);
			/* Issue VFLR */
			ciaa = (vf << 16) | 0x80000000;
			ciaa |= 0xA8;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
			ciad = 0x00008000;  /* VFLR */
			IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
			ciaa &= 0x7FFFFFFF;
			IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
		}
	}
}

#endif
6172 6173 6174 6175 6176 6177 6178 6179
/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;
6180
	bool ready = true;
6181

6182 6183 6184 6185 6186 6187 6188 6189 6190 6191 6192 6193 6194 6195 6196 6197 6198 6199 6200 6201 6202 6203 6204 6205 6206 6207 6208
#ifdef CONFIG_PCI_IOV
	ready = false;

	/*
	 * don't bother with SR-IOV VF DMA hang check if there are
	 * no VFs or the link is down
	 */
	if (!adapter->num_vfs ||
	    (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)) {
		ready = true;
		goto normal_timer_service;
	}

	/* If we have VFs allocated then we must check for DMA hangs */
	ixgbe_check_for_bad_vf(adapter);
	next_event_offset = HZ / 50;
	adapter->timer_event_accumulator++;

	if (adapter->timer_event_accumulator >= 100) {
		ready = true;
		adapter->timer_event_accumulator = 0;
	}

	goto schedule_event;

normal_timer_service:
#endif
6209 6210 6211 6212 6213 6214
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;

6215 6216 6217
#ifdef CONFIG_PCI_IOV
schedule_event:
#endif
6218 6219 6220
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

6221 6222
	if (ready)
		ixgbe_service_event_schedule(adapter);
6223 6224
}

6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
	if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;

	/* If we're already down or resetting, just bail */
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

	ixgbe_reinit_locked(adapter);
}

6244 6245 6246 6247 6248 6249 6250 6251 6252 6253
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);

6254
	ixgbe_reset_subtask(adapter);
6255 6256
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
6257
	ixgbe_check_overtemp_subtask(adapter);
6258
	ixgbe_watchdog_subtask(adapter);
6259
	ixgbe_fdir_reinit_subtask(adapter);
6260
	ixgbe_check_hang_subtask(adapter);
6261 6262

	ixgbe_service_event_complete(adapter);
6263 6264
}

6265 6266
void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
		       u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
6267 6268
{
	struct ixgbe_adv_tx_context_desc *context_desc;
6269
	u16 i = tx_ring->next_to_use;
6270

6271
	context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6272

6273 6274
	i++;
	tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6275

6276 6277
	/* set bits to identify this as an advanced context descriptor */
	type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6278

6279 6280 6281 6282 6283
	context_desc->vlan_macip_lens	= cpu_to_le32(vlan_macip_lens);
	context_desc->seqnum_seed	= cpu_to_le32(fcoe_sof_eof);
	context_desc->type_tucmd_mlhl	= cpu_to_le32(type_tucmd);
	context_desc->mss_l4len_idx	= cpu_to_le32(mss_l4len_idx);
}
6284

6285 6286 6287 6288 6289 6290
static int ixgbe_tso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
		     u32 tx_flags, __be16 protocol, u8 *hdr_len)
{
	int err;
	u32 vlan_macip_lens, type_tucmd;
	u32 mss_l4len_idx, l4len;
6291

6292 6293
	if (!skb_is_gso(skb))
		return 0;
6294

6295 6296 6297 6298
	if (skb_header_cloned(skb)) {
		err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
		if (err)
			return err;
6299 6300
	}

6301 6302 6303 6304 6305 6306 6307 6308 6309 6310 6311 6312 6313 6314 6315 6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

	if (protocol == __constant_htons(ETH_P_IP)) {
		struct iphdr *iph = ip_hdr(skb);
		iph->tot_len = 0;
		iph->check = 0;
		tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
							 iph->daddr, 0,
							 IPPROTO_TCP,
							 0);
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
	} else if (skb_is_gso_v6(skb)) {
		ipv6_hdr(skb)->payload_len = 0;
		tcp_hdr(skb)->check =
		    ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
				     &ipv6_hdr(skb)->daddr,
				     0, IPPROTO_TCP, 0);
	}

	l4len = tcp_hdrlen(skb);
	*hdr_len = skb_transport_offset(skb) + l4len;

	/* mss_l4len_id: use 1 as index for TSO */
	mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
	mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
	vlan_macip_lens = skb_network_header_len(skb);
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
	vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
	                  mss_l4len_idx);

	return 1;
}

static bool ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct sk_buff *skb, u32 tx_flags,
			  __be16 protocol)
6343
{
6344 6345 6346
	u32 vlan_macip_lens = 0;
	u32 mss_l4len_idx = 0;
	u32 type_tucmd = 0;
6347

6348
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
6349 6350
	    if (!(tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
		!(tx_flags & IXGBE_TX_FLAGS_TXSW))
6351 6352 6353 6354 6355 6356 6357 6358
			return false;
	} else {
		u8 l4_hdr = 0;
		switch (protocol) {
		case __constant_htons(ETH_P_IP):
			vlan_macip_lens |= skb_network_header_len(skb);
			type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
			l4_hdr = ip_hdr(skb)->protocol;
6359
			break;
6360 6361 6362 6363 6364 6365 6366 6367 6368 6369
		case __constant_htons(ETH_P_IPV6):
			vlan_macip_lens |= skb_network_header_len(skb);
			l4_hdr = ipv6_hdr(skb)->nexthdr;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but proto=%x!\n",
				 skb->protocol);
			}
6370 6371
			break;
		}
6372 6373

		switch (l4_hdr) {
6374
		case IPPROTO_TCP:
6375 6376 6377
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
			mss_l4len_idx = tcp_hdrlen(skb) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
6378 6379
			break;
		case IPPROTO_SCTP:
6380 6381 6382 6383 6384 6385 6386 6387 6388 6389 6390 6391 6392 6393
			type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
			mss_l4len_idx = sizeof(struct sctphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		case IPPROTO_UDP:
			mss_l4len_idx = sizeof(struct udphdr) <<
					IXGBE_ADVTXD_L4LEN_SHIFT;
			break;
		default:
			if (unlikely(net_ratelimit())) {
				dev_warn(tx_ring->dev,
				 "partial checksum but l4 proto=%x!\n",
				 skb->protocol);
			}
6394 6395 6396 6397
			break;
		}
	}

6398 6399
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
	vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6400

6401 6402
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
			  type_tucmd, mss_l4len_idx);
6403

6404
	return (skb->ip_summed == CHECKSUM_PARTIAL);
6405 6406
}

6407
static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6408
{
6409 6410 6411 6412
	/* set type for advanced descriptor with frame checksum insertion */
	__le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
				      IXGBE_ADVTXD_DCMD_IFCS |
				      IXGBE_ADVTXD_DCMD_DEXT);
6413

6414
	/* set HW vlan bit if vlan is present */
6415
	if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
6416
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6417

6418 6419 6420 6421 6422 6423 6424
	/* set segmentation enable bits for TSO/FSO */
#ifdef IXGBE_FCOE
	if ((tx_flags & IXGBE_TX_FLAGS_TSO) || (tx_flags & IXGBE_TX_FLAGS_FSO))
#else
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
#endif
		cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6425

6426 6427
	return cmd_type;
}
6428

6429 6430 6431 6432
static __le32 ixgbe_tx_olinfo_status(u32 tx_flags, unsigned int paylen)
{
	__le32 olinfo_status =
		cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6433

6434 6435 6436 6437 6438 6439
	if (tx_flags & IXGBE_TX_FLAGS_TSO) {
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM |
					    (1 << IXGBE_ADVTXD_IDX_SHIFT));
		/* enble IPv4 checksum for TSO */
		if (tx_flags & IXGBE_TX_FLAGS_IPV4)
			olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6440 6441
	}

6442 6443 6444
	/* enable L4 checksum for TSO and TX checksum offload */
	if (tx_flags & IXGBE_TX_FLAGS_CSUM)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6445

6446 6447 6448 6449 6450
#ifdef IXGBE_FCOE
	/* use index 1 context for FCOE/FSO */
	if (tx_flags & IXGBE_TX_FLAGS_FCOE)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC |
					    (1 << IXGBE_ADVTXD_IDX_SHIFT));
6451

6452
#endif
6453 6454 6455 6456 6457 6458 6459
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
	if (tx_flags & IXGBE_TX_FLAGS_TXSW)
		olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);

6460 6461
	return olinfo_status;
}
6462

6463 6464 6465 6466 6467 6468 6469 6470 6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct sk_buff *skb,
			 struct ixgbe_tx_buffer *first,
			 u32 tx_flags,
			 const u8 hdr_len)
{
	struct device *dev = tx_ring->dev;
	struct ixgbe_tx_buffer *tx_buffer_info;
	union ixgbe_adv_tx_desc *tx_desc;
	dma_addr_t dma;
	__le32 cmd_type, olinfo_status;
	struct skb_frag_struct *frag;
	unsigned int f = 0;
	unsigned int data_len = skb->data_len;
	unsigned int size = skb_headlen(skb);
	u32 offset = 0;
	u32 paylen = skb->len - hdr_len;
	u16 i = tx_ring->next_to_use;
	u16 gso_segs;

#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
		if (data_len >= sizeof(struct fcoe_crc_eof)) {
			data_len -= sizeof(struct fcoe_crc_eof);
		} else {
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
6493 6494
		}
	}
6495

6496 6497 6498 6499
#endif
	dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
	if (dma_mapping_error(dev, dma))
		goto dma_error;
6500

6501 6502
	cmd_type = ixgbe_tx_cmd_type(tx_flags);
	olinfo_status = ixgbe_tx_olinfo_status(tx_flags, paylen);
6503

6504
	tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6505

6506 6507 6508 6509 6510 6511
	for (;;) {
		while (size > IXGBE_MAX_DATA_PER_TXD) {
			tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
			tx_desc->read.cmd_type_len =
				cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
			tx_desc->read.olinfo_status = olinfo_status;
6512

6513 6514
			offset += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;
6515

6516 6517 6518 6519 6520 6521 6522
			tx_desc++;
			i++;
			if (i == tx_ring->count) {
				tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
				i = 0;
			}
		}
6523 6524

		tx_buffer_info = &tx_ring->tx_buffer_info[i];
6525 6526 6527
		tx_buffer_info->length = offset + size;
		tx_buffer_info->tx_flags = tx_flags;
		tx_buffer_info->dma = dma;
6528

6529 6530 6531
		tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
		tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
		tx_desc->read.olinfo_status = olinfo_status;
6532

6533 6534
		if (!data_len)
			break;
6535

6536 6537
		frag = &skb_shinfo(skb)->frags[f];
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
6538
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
6539
#else
E
Eric Dumazet 已提交
6540
		size = skb_frag_size(frag);
6541 6542 6543
#endif
		data_len -= size;
		f++;
6544

6545 6546
		offset = 0;
		tx_flags |= IXGBE_TX_FLAGS_MAPPED_AS_PAGE;
6547

6548
		dma = skb_frag_dma_map(dev, frag, 0, size, DMA_TO_DEVICE);
6549 6550
		if (dma_mapping_error(dev, dma))
			goto dma_error;
6551

6552 6553 6554 6555 6556 6557 6558
		tx_desc++;
		i++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
			i = 0;
		}
	}
6559

6560
	tx_desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD);
6561

6562 6563 6564
	i++;
	if (i == tx_ring->count)
		i = 0;
6565

6566
	tx_ring->next_to_use = i;
6567

6568 6569 6570 6571 6572 6573 6574 6575 6576 6577
	if (tx_flags & IXGBE_TX_FLAGS_TSO)
		gso_segs = skb_shinfo(skb)->gso_segs;
#ifdef IXGBE_FCOE
	/* adjust for FCoE Sequence Offload */
	else if (tx_flags & IXGBE_TX_FLAGS_FSO)
		gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
					skb_shinfo(skb)->gso_size);
#endif /* IXGBE_FCOE */
	else
		gso_segs = 1;
6578

6579 6580 6581 6582
	/* multiply data chunks by size of headers */
	tx_buffer_info->bytecount = paylen + (gso_segs * hdr_len);
	tx_buffer_info->gso_segs = gso_segs;
	tx_buffer_info->skb = skb;
6583

6584 6585
	/* set the timestamp */
	first->time_stamp = jiffies;
6586 6587 6588 6589 6590 6591 6592 6593 6594

	/*
	 * Force memory writes to complete before letting h/w
	 * know there are new descriptors to fetch.  (Only
	 * applicable for weak-ordered memory model archs,
	 * such as IA-64).
	 */
	wmb();

6595 6596 6597 6598
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

	/* notify HW of packet */
6599
	writel(i, tx_ring->tail);
6600 6601 6602 6603 6604 6605 6606 6607 6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618

	return;
dma_error:
	dev_err(dev, "TX DMA map failed\n");

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
		if (tx_buffer_info == first)
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	dev_kfree_skb_any(skb);

	tx_ring->next_to_use = i;
6619 6620
}

6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631
static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
		      u32 tx_flags, __be16 protocol)
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
6632
	struct tcphdr *th;
6633
	__be16 vlan_id;
6634

6635 6636 6637 6638 6639 6640
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
6641
		return;
6642

6643
	ring->atr_count++;
6644

6645 6646 6647 6648 6649 6650 6651 6652 6653
	/* snag network header to get L4 type and address */
	hdr.network = skb_network_header(skb);

	/* Currently only IPv4/IPv6 with TCP is supported */
	if ((protocol != __constant_htons(ETH_P_IPV6) ||
	     hdr.ipv6->nexthdr != IPPROTO_TCP) &&
	    (protocol != __constant_htons(ETH_P_IP) ||
	     hdr.ipv4->protocol != IPPROTO_TCP))
		return;
6654 6655

	th = tcp_hdr(skb);
6656

6657 6658
	/* skip this packet since it is invalid or the socket is closing */
	if (!th || th->fin)
6659 6660 6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672 6673 6674 6675 6676 6677 6678 6679 6680 6681 6682
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

	vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
6683
	if (tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
6684 6685 6686 6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702
		common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
	else
		common.port.src ^= th->dest ^ protocol;
	common.port.dst ^= th->source;

	if (protocol == __constant_htons(ETH_P_IP)) {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
	} else {
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
	}
6703 6704

	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
6705 6706
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
6707 6708
}

6709
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6710
{
6711
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
6712 6713 6714 6715 6716 6717 6718
	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it. */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available. */
6719
	if (likely(ixgbe_desc_unused(tx_ring) < size))
6720 6721 6722
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
6723
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
6724
	++tx_ring->tx_stats.restart_queue;
6725 6726 6727
	return 0;
}

6728
static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
6729
{
6730
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
6731
		return 0;
6732
	return __ixgbe_maybe_stop_tx(tx_ring, size);
6733 6734
}

6735 6736 6737
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
6738 6739
	int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					       smp_processor_id();
6740
#ifdef IXGBE_FCOE
6741
	__be16 protocol = vlan_get_protocol(skb);
6742

6743 6744 6745 6746 6747 6748
	if (((protocol == htons(ETH_P_FCOE)) ||
	    (protocol == htons(ETH_P_FIP))) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
		txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
		txq += adapter->ring_feature[RING_F_FCOE].mask;
		return txq;
6749 6750 6751
	}
#endif

K
Krishna Kumar 已提交
6752 6753 6754
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
		while (unlikely(txq >= dev->real_num_tx_queues))
			txq -= dev->real_num_tx_queues;
6755
		return txq;
K
Krishna Kumar 已提交
6756
	}
6757

6758 6759 6760
	return skb_tx_hash(dev, skb);
}

6761
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
6762 6763
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
6764
{
6765
	struct ixgbe_tx_buffer *first;
6766
	int tso;
6767
	u32 tx_flags = 0;
6768 6769 6770 6771
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	unsigned short f;
#endif
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
6772
	__be16 protocol = skb->protocol;
6773
	u8 hdr_len = 0;
6774

6775 6776 6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
	 *       + 1 desc for skb_head_len/IXGBE_MAX_DATA_PER_TXD,
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
#else
	count += skb_shinfo(skb)->nr_frags;
#endif
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

6793 6794 6795 6796 6797
#ifdef CONFIG_PCI_IOV
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		tx_flags |= IXGBE_TX_FLAGS_TXSW;

#endif
6798
	/* if we have a HW VLAN tag being added default to the HW one */
6799
	if (vlan_tx_tag_present(skb)) {
6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813
		tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
	} else if (protocol == __constant_htons(ETH_P_8021Q)) {
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

		protocol = vhdr->h_vlan_encapsulated_proto;
		tx_flags |= ntohs(vhdr->h_vlan_TCI) << IXGBE_TX_FLAGS_VLAN_SHIFT;
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}

6814
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
6815
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
6816 6817
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
6818
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6819 6820
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
6821 6822 6823 6824 6825 6826 6827 6828 6829 6830
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
			if (skb_header_cloned(skb) &&
			    pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6831
		}
6832
	}
6833

6834
	/* record the location of the first descriptor for this packet */
6835
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6836

6837
#ifdef IXGBE_FCOE
6838 6839 6840
	/* setup tx offload for FCoE */
	if ((protocol == __constant_htons(ETH_P_FCOE)) &&
	    (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6841 6842 6843 6844
		tso = ixgbe_fso(tx_ring, skb, tx_flags, &hdr_len);
		if (tso < 0)
			goto out_drop;
		else if (tso)
6845 6846 6847 6848
			tx_flags |= IXGBE_TX_FLAGS_FSO |
				    IXGBE_TX_FLAGS_FCOE;
		else
			tx_flags |= IXGBE_TX_FLAGS_FCOE;
6849

6850
		goto xmit_fcoe;
6851
	}
6852

6853 6854 6855 6856
#endif /* IXGBE_FCOE */
	/* setup IPv4/IPv6 offloads */
	if (protocol == __constant_htons(ETH_P_IP))
		tx_flags |= IXGBE_TX_FLAGS_IPV4;
6857

6858 6859
	tso = ixgbe_tso(tx_ring, skb, tx_flags, protocol, &hdr_len);
	if (tso < 0)
6860
		goto out_drop;
6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872
	else if (tso)
		tx_flags |= IXGBE_TX_FLAGS_TSO;
	else if (ixgbe_tx_csum(tx_ring, skb, tx_flags, protocol))
		tx_flags |= IXGBE_TX_FLAGS_CSUM;

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
		ixgbe_atr(tx_ring, skb, tx_flags, protocol);

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
6873 6874 6875
	ixgbe_tx_map(tx_ring, skb, first, tx_flags, hdr_len);

	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
6876 6877

	return NETDEV_TX_OK;
6878 6879 6880 6881

out_drop:
	dev_kfree_skb_any(skb);
	return NETDEV_TX_OK;
6882 6883
}

6884 6885 6886 6887 6888 6889
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

	tx_ring = adapter->tx_ring[skb->queue_mapping];
6890
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6891 6892
}

6893 6894 6895 6896 6897 6898 6899 6900 6901 6902
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6903
	struct ixgbe_hw *hw = &adapter->hw;
6904 6905 6906 6907 6908 6909
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6910
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6911

6912 6913
	hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
			    IXGBE_RAH_AV);
6914 6915 6916 6917

	return 0;
}

6918 6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
}

6952 6953
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6954
 * netdev->dev_addrs
6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6975
 * netdev->dev_addrs
6976 6977 6978 6979 6980 6981 6982 6983 6984 6985 6986 6987 6988 6989 6990 6991 6992 6993
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

6994 6995 6996 6997 6998 6999 7000 7001 7002
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7003
	int i;
7004

7005 7006 7007 7008
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

7009
	adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
7010 7011 7012 7013
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
		int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
		for (i = 0; i < num_q_vectors; i++) {
			struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
7014
			ixgbe_msix_clean_rings(0, q_vector);
7015 7016 7017 7018
		}
	} else {
		ixgbe_intr(adapter->pdev->irq, netdev);
	}
7019 7020 7021 7022
	adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
}
#endif

E
Eric Dumazet 已提交
7023 7024 7025 7026 7027 7028
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
7029
	rcu_read_lock();
E
Eric Dumazet 已提交
7030
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
7031
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
7032 7033 7034
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
7035 7036 7037 7038 7039 7040 7041 7042 7043
		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
7044
	}
E
Eric Dumazet 已提交
7045 7046 7047 7048 7049 7050 7051 7052 7053 7054 7055 7056 7057 7058 7059 7060

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
				start = u64_stats_fetch_begin_bh(&ring->syncp);
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
			} while (u64_stats_fetch_retry_bh(&ring->syncp, start));
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
7061
	rcu_read_unlock();
E
Eric Dumazet 已提交
7062 7063 7064 7065 7066 7067 7068 7069 7070
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103 7104 7105 7106 7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118
/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * #adapter: pointer to ixgbe_adapter
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}


/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
 * classes.
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;

7119 7120 7121 7122 7123
	/* Multiple traffic classes requires multiple queues */
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		e_err(drv, "Enable failed, needs MSI-X\n");
		return -EINVAL;
	}
7124 7125

	/* Hardware supports up to 8 traffic classes */
7126
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137
	    (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
		return -EINVAL;

	/* Hardware has to reinitialize queues and interrupts to
	 * match packet buffer alignment. Unfortunantly, the
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
	ixgbe_clear_interrupt_scheme(adapter);

7138
	if (tc) {
7139
		netdev_set_num_tc(dev, tc);
7140 7141 7142 7143 7144 7145 7146 7147
		adapter->last_lfc_mode = adapter->hw.fc.current_mode;

		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;

		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
	} else {
7148 7149
		netdev_reset_tc(dev);

7150 7151 7152 7153 7154 7155 7156 7157 7158
		adapter->hw.fc.requested_mode = adapter->last_lfc_mode;

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
		adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

7159 7160 7161 7162 7163 7164 7165
	ixgbe_init_interrupt_scheme(adapter);
	ixgbe_validate_rtr(adapter, tc);
	if (netif_running(dev))
		ixgbe_open(dev);

	return 0;
}
E
Eric Dumazet 已提交
7166

7167 7168 7169 7170 7171 7172 7173 7174 7175 7176
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

7177 7178
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
	netdev_features_t data)
7179 7180 7181 7182 7183 7184 7185 7186 7187 7188 7189 7190 7191 7192 7193 7194 7195 7196 7197 7198 7199 7200 7201 7202 7203 7204 7205 7206 7207
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

#ifdef CONFIG_DCB
	if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
		data &= ~NETIF_F_HW_VLAN_RX;
#endif

	/* return error if RXHASH is being enabled when RSS is not supported */
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
		data &= ~NETIF_F_RXHASH;

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
	if (!(data & NETIF_F_RXCSUM))
		data &= ~NETIF_F_LRO;

	/* Turn off LRO if not RSC capable or invalid ITR settings */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
		data &= ~NETIF_F_LRO;
	} else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
		   (adapter->rx_itr_setting != 1 &&
		    adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
		data &= ~NETIF_F_LRO;
		e_info(probe, "rx-usecs set too low, not enabling RSC\n");
	}

	return data;
}

7208 7209
static int ixgbe_set_features(struct net_device *netdev,
	netdev_features_t data)
7210 7211 7212 7213 7214 7215 7216 7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251 7252 7253 7254 7255 7256 7257 7258 7259 7260
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	bool need_reset = false;

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
	if (!(data & NETIF_F_RXCSUM))
		adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
	else
		adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;

	/* Make sure RSC matches LRO, reset if change */
	if (!!(data & NETIF_F_LRO) !=
	     !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_X540:
		case ixgbe_mac_82599EB:
			need_reset = true;
			break;
		default:
			break;
		}
	}

	/*
	 * Check if Flow Director n-tuple support was enabled or disabled.  If
	 * the state changed, we need to reset.
	 */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
		/* turn off ATR, enable perfect filters and reset */
		if (data & NETIF_F_NTUPLE) {
			adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
			adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
			need_reset = true;
		}
	} else if (!(data & NETIF_F_NTUPLE)) {
		/* turn off Flow Director, set ATR and reset */
		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
		if ((adapter->flags &  IXGBE_FLAG_RSS_ENABLED) &&
		    !(adapter->flags &  IXGBE_FLAG_DCB_ENABLED))
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
		need_reset = true;
	}

	if (need_reset)
		ixgbe_do_reset(netdev);

	return 0;

}

7261
static const struct net_device_ops ixgbe_netdev_ops = {
7262
	.ndo_open		= ixgbe_open,
7263
	.ndo_stop		= ixgbe_close,
7264
	.ndo_start_xmit		= ixgbe_xmit_frame,
7265
	.ndo_select_queue	= ixgbe_select_queue,
7266
	.ndo_set_rx_mode        = ixgbe_set_rx_mode,
7267 7268 7269 7270 7271 7272
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
7273
	.ndo_do_ioctl		= ixgbe_ioctl,
7274 7275 7276
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
	.ndo_set_vf_tx_rate	= ixgbe_ndo_set_vf_bw,
7277
	.ndo_set_vf_spoofchk    = ixgbe_ndo_set_vf_spoofchk,
7278
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
7279
	.ndo_get_stats64	= ixgbe_get_stats64,
J
John Fastabend 已提交
7280
	.ndo_setup_tc		= ixgbe_setup_tc,
7281 7282 7283
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
7284 7285
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
7286
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
7287
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
7288 7289
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
7290
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
7291
#endif /* IXGBE_FCOE */
7292 7293
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
7294 7295
};

7296 7297 7298 7299 7300 7301
static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
			   const struct ixgbe_info *ii)
{
#ifdef CONFIG_PCI_IOV
	struct ixgbe_hw *hw = &adapter->hw;

G
Greg Rose 已提交
7302
	if (hw->mac.type == ixgbe_mac_82598EB)
7303 7304 7305 7306 7307 7308 7309 7310
		return;

	/* The 82599 supports up to 64 VFs per physical function
	 * but this implementation limits allocation to 63 so that
	 * basic networking resources are still available to the
	 * physical function
	 */
	adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
G
Greg Rose 已提交
7311
	ixgbe_enable_sriov(adapter, ii);
7312 7313 7314
#endif /* CONFIG_PCI_IOV */
}

7315 7316 7317 7318 7319 7320 7321 7322 7323 7324 7325 7326
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
static int __devinit ixgbe_probe(struct pci_dev *pdev,
7327
				 const struct pci_device_id *ent)
7328 7329 7330 7331 7332 7333 7334
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
	static int cards_found;
	int i, err, pci_using_dac;
7335
	u8 part_str[IXGBE_PBANUM_LENGTH];
7336
	unsigned int indices = num_possible_cpus();
7337 7338 7339
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
7340
	u32 eec;
E
Emil Tantilov 已提交
7341
	u16 wol_cap;
7342

7343 7344 7345 7346 7347 7348 7349 7350 7351
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

7352
	err = pci_enable_device_mem(pdev);
7353 7354 7355
	if (err)
		return err;

7356 7357
	if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
	    !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
7358 7359
		pci_using_dac = 1;
	} else {
7360
		err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
7361
		if (err) {
7362 7363
			err = dma_set_coherent_mask(&pdev->dev,
						    DMA_BIT_MASK(32));
7364
			if (err) {
7365 7366
				dev_err(&pdev->dev,
					"No usable DMA configuration, aborting\n");
7367 7368 7369 7370 7371 7372
				goto err_dma;
			}
		}
		pci_using_dac = 0;
	}

7373
	err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
7374
					   IORESOURCE_MEM), ixgbe_driver_name);
7375
	if (err) {
7376 7377
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
7378 7379 7380
		goto err_pci_reg;
	}

7381
	pci_enable_pcie_error_reporting(pdev);
7382

7383
	pci_set_master(pdev);
7384
	pci_save_state(pdev);
7385

7386 7387 7388 7389
#ifdef CONFIG_IXGBE_DCB
	indices *= MAX_TRAFFIC_CLASS;
#endif

7390 7391 7392 7393 7394
	if (ii->mac == ixgbe_mac_82598EB)
		indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
	else
		indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);

7395
#ifdef IXGBE_FCOE
7396 7397 7398 7399
	indices += min_t(unsigned int, num_possible_cpus(),
			 IXGBE_MAX_FCOE_INDICES);
#endif
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
7400 7401 7402 7403 7404 7405 7406 7407
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);
7408
	pci_set_drvdata(pdev, adapter);
7409 7410 7411 7412 7413 7414 7415

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
	adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;

7416
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
7417
			      pci_resource_len(pdev, 0));
7418 7419 7420 7421 7422 7423 7424 7425 7426 7427
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

	for (i = 1; i <= 5; i++) {
		if (pci_resource_len(pdev, i) == 0)
			continue;
	}

7428
	netdev->netdev_ops = &ixgbe_netdev_ops;
7429 7430
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
7431
	strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
7432 7433 7434 7435 7436

	adapter->bd_number = cards_found;

	/* Setup hw api */
	memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
7437
	hw->mac.type  = ii->mac;
7438

7439 7440 7441 7442 7443 7444 7445 7446 7447
	/* EEPROM */
	memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
	eec = IXGBE_READ_REG(hw, IXGBE_EEC);
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
	if (!(eec & (1 << 8)))
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
	memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
D
Donald Skidmore 已提交
7448
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
7449 7450 7451 7452 7453 7454 7455
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
7456

7457
	ii->get_invariants(hw);
7458 7459 7460 7461 7462 7463

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

7464
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
7465 7466 7467
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7468
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
7469 7470 7471 7472
		break;
	default:
		break;
	}
7473

7474 7475 7476 7477 7478 7479 7480
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
7481
			e_crit(probe, "Fan has stopped, replace the adapter\n");
7482 7483
	}

7484
	/* reset_hw fills in the perm_addr as well */
7485
	hw->phy.reset_if_overtemp = true;
7486
	err = hw->mac.ops.reset_hw(hw);
7487
	hw->phy.reset_if_overtemp = false;
7488 7489 7490 7491
	if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
	    hw->mac.type == ixgbe_mac_82598EB) {
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
7492
		e_dev_err("failed to load because an unsupported SFP+ "
7493 7494 7495
			  "module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported "
			  "module.\n");
7496 7497
		goto err_sw_init;
	} else if (err) {
7498
		e_dev_err("HW Init failed: %d\n", err);
7499 7500 7501
		goto err_sw_init;
	}

7502 7503
	ixgbe_probe_vf(adapter, ii);

7504
	netdev->features = NETIF_F_SG |
7505
			   NETIF_F_IP_CSUM |
7506
			   NETIF_F_IPV6_CSUM |
7507 7508
			   NETIF_F_HW_VLAN_TX |
			   NETIF_F_HW_VLAN_RX |
7509 7510 7511 7512 7513
			   NETIF_F_HW_VLAN_FILTER |
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
			   NETIF_F_RXCSUM;
7514

7515
	netdev->hw_features = netdev->features;
7516

7517 7518 7519
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
7520
		netdev->features |= NETIF_F_SCTP_CSUM;
7521 7522
		netdev->hw_features |= NETIF_F_SCTP_CSUM |
				       NETIF_F_NTUPLE;
7523 7524 7525 7526
		break;
	default:
		break;
	}
7527

7528 7529
	netdev->vlan_features |= NETIF_F_TSO;
	netdev->vlan_features |= NETIF_F_TSO6;
7530
	netdev->vlan_features |= NETIF_F_IP_CSUM;
7531
	netdev->vlan_features |= NETIF_F_IPV6_CSUM;
7532 7533
	netdev->vlan_features |= NETIF_F_SG;

7534 7535
	netdev->priv_flags |= IFF_UNICAST_FLT;

7536 7537 7538
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
				    IXGBE_FLAG_DCB_ENABLED);
7539

J
Jeff Kirsher 已提交
7540
#ifdef CONFIG_IXGBE_DCB
7541 7542 7543
	netdev->dcbnl_ops = &dcbnl_ops;
#endif

7544
#ifdef IXGBE_FCOE
7545
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7546 7547
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
7548 7549
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
7550 7551
		}
	}
7552 7553 7554 7555 7556
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
		netdev->vlan_features |= NETIF_F_FCOE_CRC;
		netdev->vlan_features |= NETIF_F_FSO;
		netdev->vlan_features |= NETIF_F_FCOE_MTU;
	}
7557
#endif /* IXGBE_FCOE */
7558
	if (pci_using_dac) {
7559
		netdev->features |= NETIF_F_HIGHDMA;
7560 7561
		netdev->vlan_features |= NETIF_F_HIGHDMA;
	}
7562

7563 7564
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
7565
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
7566 7567
		netdev->features |= NETIF_F_LRO;

7568
	/* make sure the EEPROM is good */
7569
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
7570
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
7571 7572 7573 7574 7575 7576 7577
		err = -EIO;
		goto err_eeprom;
	}

	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
	memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);

7578
	if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
7579
		e_dev_err("invalid MAC address\n");
7580 7581 7582 7583
		err = -EIO;
		goto err_eeprom;
	}

7584 7585
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
	            (unsigned long) adapter);
7586

7587 7588
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
7589

7590 7591 7592
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
7593

7594 7595
	if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
		netdev->hw_features &= ~NETIF_F_RXHASH;
E
Emil Tantilov 已提交
7596
		netdev->features &= ~NETIF_F_RXHASH;
7597
	}
E
Emil Tantilov 已提交
7598

E
Emil Tantilov 已提交
7599 7600
	/* WOL not supported for all but the following */
	adapter->wol = 0;
7601
	switch (pdev->device) {
7602 7603 7604
	case IXGBE_DEV_ID_82599_SFP:
		/* Only this subdevice supports WOL */
		if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
7605
			adapter->wol = IXGBE_WUFC_MAG;
7606
		break;
7607 7608
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
7609
		if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7610
			adapter->wol = IXGBE_WUFC_MAG;
7611
		break;
7612
	case IXGBE_DEV_ID_82599_KX4:
7613
		adapter->wol = IXGBE_WUFC_MAG;
7614
		break;
E
Emil Tantilov 已提交
7615 7616 7617 7618 7619 7620 7621 7622 7623
	case IXGBE_DEV_ID_X540T:
		/* Check eeprom to see if it is enabled */
		hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
		wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;

		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0)))
			adapter->wol = IXGBE_WUFC_MAG;
7624 7625 7626 7627
		break;
	}
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

7628 7629 7630 7631
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

7632 7633 7634
	/* pick up the PCI bus settings for reporting later */
	hw->mac.ops.get_bus_info(hw);

7635
	/* print bus type/speed/width info */
7636
	e_dev_info("(PCI Express:%s:%s) %pM\n",
7637 7638
		   (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
		    hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
7639 7640 7641 7642 7643 7644
		    "Unknown"),
		   (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
		    hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
		    hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
		    "Unknown"),
		   netdev->dev_addr);
7645 7646 7647

	err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
	if (err)
7648
		strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
7649
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
7650
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
7651
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
7652
		           part_str);
7653
	else
7654 7655
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);
7656

7657
	if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
7658 7659 7660 7661
		e_dev_warn("PCI-Express bandwidth available for this card is "
			   "not sufficient for optimal performance.\n");
		e_dev_warn("For optimal performance a x8 PCI-Express slot "
			   "is required.\n");
7662 7663
	}

7664
	/* reset the hardware with the new settings */
7665
	err = hw->mac.ops.start_hw(hw);
7666

7667 7668
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
7669 7670 7671 7672 7673 7674
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
7675
	}
7676 7677 7678 7679 7680
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

7681 7682 7683 7684 7685 7686 7687
	/* power down the optics for multispeed fiber and 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser &&
	    ((hw->phy.multispeed_fiber) ||
	     ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
	      (hw->mac.type == ixgbe_mac_82599EB))))
		hw->mac.ops.disable_tx_laser(hw);

7688 7689 7690
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

7691
#ifdef CONFIG_IXGBE_DCA
7692
	if (dca_add_requester(&pdev->dev) == 0) {
7693 7694 7695 7696
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
7697
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
7698
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
7699 7700 7701 7702
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

7703 7704 7705
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
7706
	if (hw->mac.ops.set_fw_drv_ver)
7707 7708
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
7709

7710 7711
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
7712

7713
	e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
7714 7715 7716 7717
	cards_found++;
	return 0;

err_register:
7718
	ixgbe_release_hw_control(adapter);
7719
	ixgbe_clear_interrupt_scheme(adapter);
7720 7721
err_sw_init:
err_eeprom:
7722 7723
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		ixgbe_disable_sriov(adapter);
7724
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
7725 7726 7727 7728
	iounmap(hw->hw_addr);
err_ioremap:
	free_netdev(netdev);
err_alloc_etherdev:
7729 7730
	pci_release_selected_regions(pdev,
				     pci_select_bars(pdev, IORESOURCE_MEM));
7731 7732 7733 7734 7735 7736 7737 7738 7739 7740 7741 7742 7743 7744 7745 7746 7747
err_pci_reg:
err_dma:
	pci_disable_device(pdev);
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
static void __devexit ixgbe_remove(struct pci_dev *pdev)
{
7748 7749
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7750 7751

	set_bit(__IXGBE_DOWN, &adapter->state);
7752
	cancel_work_sync(&adapter->service_task);
7753

7754
#ifdef CONFIG_IXGBE_DCA
7755 7756 7757 7758 7759 7760 7761
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
	}

#endif
7762 7763 7764 7765 7766
#ifdef IXGBE_FCOE
	if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
		ixgbe_cleanup_fcoe(adapter);

#endif /* IXGBE_FCOE */
7767 7768 7769 7770

	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

D
Donald Skidmore 已提交
7771 7772
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);
7773

G
Greg Rose 已提交
7774 7775 7776 7777 7778 7779 7780
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		if (!(ixgbe_check_vf_assignment(adapter)))
			ixgbe_disable_sriov(adapter);
		else
			e_dev_warn("Unloading driver while VFs are assigned "
				   "- VFs will not be deallocated\n");
	}
7781

7782
	ixgbe_clear_interrupt_scheme(adapter);
7783

7784
	ixgbe_release_hw_control(adapter);
7785 7786

	iounmap(adapter->hw.hw_addr);
7787
	pci_release_selected_regions(pdev, pci_select_bars(pdev,
7788
				     IORESOURCE_MEM));
7789

7790
	e_dev_info("complete\n");
7791

7792 7793
	free_netdev(netdev);

7794
	pci_disable_pcie_error_reporting(pdev);
7795

7796 7797 7798 7799 7800 7801 7802 7803 7804 7805 7806 7807
	pci_disable_device(pdev);
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
7808
						pci_channel_state_t state)
7809
{
7810 7811
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7812

7813 7814 7815 7816 7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836 7837 7838 7839 7840 7841 7842 7843 7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858 7859 7860 7861 7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873 7874 7875 7876 7877 7878 7879 7880 7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897
#ifdef CONFIG_PCI_IOV
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
	while (bdev && (bdev->pcie_type != PCI_EXP_TYPE_ROOT_PORT))
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
	pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
		vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID, device_id, NULL);
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
			vfdev = pci_get_device(IXGBE_INTEL_VENDOR_ID,
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
			e_dev_err("Issuing VFLR to VF %d\n", vf);
			pci_write_config_dword(vfdev, 0xA8, 0x00008000);
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
7898 7899
	netif_device_detach(netdev);

7900 7901 7902
	if (state == pci_channel_io_perm_failure)
		return PCI_ERS_RESULT_DISCONNECT;

7903 7904 7905 7906
	if (netif_running(netdev))
		ixgbe_down(adapter);
	pci_disable_device(pdev);

7907
	/* Request a slot reset. */
7908 7909 7910 7911 7912 7913 7914 7915 7916 7917 7918
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
7919
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7920 7921
	pci_ers_result_t result;
	int err;
7922

7923
	if (pci_enable_device_mem(pdev)) {
7924
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
7925 7926 7927 7928
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
		pci_set_master(pdev);
		pci_restore_state(pdev);
7929
		pci_save_state(pdev);
7930

7931
		pci_wake_from_d3(pdev, false);
7932

7933
		ixgbe_reset(adapter);
7934
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
7935 7936 7937 7938 7939
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
7940 7941
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
7942 7943
		/* non-fatal, continue */
	}
7944

7945
	return result;
7946 7947 7948 7949 7950 7951 7952 7953 7954 7955 7956
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
7957 7958
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
7959

7960 7961 7962 7963 7964 7965 7966 7967
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
7968 7969
	if (netif_running(netdev))
		ixgbe_up(adapter);
7970 7971 7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001

	netif_device_attach(netdev);
}

static struct pci_error_handlers ixgbe_err_handler = {
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
	.remove   = __devexit_p(ixgbe_remove),
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
8002
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
8003
	pr_info("%s\n", ixgbe_copyright);
8004

8005
#ifdef CONFIG_IXGBE_DCA
8006 8007
	dca_register_notify(&dca_notifier);
#endif
8008

8009 8010 8011
	ret = pci_register_driver(&ixgbe_driver);
	return ret;
}
8012

8013 8014 8015 8016 8017 8018 8019 8020 8021 8022
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
8023
#ifdef CONFIG_IXGBE_DCA
8024 8025
	dca_unregister_notify(&dca_notifier);
#endif
8026
	pci_unregister_driver(&ixgbe_driver);
E
Eric Dumazet 已提交
8027
	rcu_barrier(); /* Wait for completion of call_rcu()'s */
8028
}
8029

8030
#ifdef CONFIG_IXGBE_DCA
8031
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
8032
			    void *p)
8033 8034 8035 8036
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
8037
					 __ixgbe_notify_dca);
8038 8039 8040

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
8041

8042
#endif /* CONFIG_IXGBE_DCA */
8043

8044 8045 8046
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */