ixgbe_main.c 276.6 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel 10 Gigabit PCI Express Linux driver
4
  Copyright(c) 1999 - 2016 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
23
  Linux NICS <linux.nics@intel.com>
24 25 26 27 28 29 30 31 32 33 34 35
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/

#include <linux/types.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/netdevice.h>
#include <linux/vmalloc.h>
#include <linux/string.h>
#include <linux/in.h>
36
#include <linux/interrupt.h>
37 38
#include <linux/ip.h>
#include <linux/tcp.h>
39
#include <linux/sctp.h>
40
#include <linux/pkt_sched.h>
41
#include <linux/ipv6.h>
42
#include <linux/slab.h>
43 44
#include <net/checksum.h>
#include <net/ip6_checksum.h>
45
#include <linux/etherdevice.h>
46
#include <linux/ethtool.h>
47
#include <linux/if.h>
48
#include <linux/if_vlan.h>
49
#include <linux/if_macvlan.h>
50
#include <linux/if_bridge.h>
51
#include <linux/prefetch.h>
52
#include <scsi/fc/fc_fcoe.h>
53
#include <net/udp_tunnel.h>
54 55
#include <net/pkt_cls.h>
#include <net/tc_act/tc_gact.h>
56
#include <net/tc_act/tc_mirred.h>
57 58 59

#include "ixgbe.h"
#include "ixgbe_common.h"
60
#include "ixgbe_dcb_82599.h"
61
#include "ixgbe_sriov.h"
62
#include "ixgbe_model.h"
63 64

char ixgbe_driver_name[] = "ixgbe";
S
Stephen Hemminger 已提交
65
static const char ixgbe_driver_string[] =
66
			      "Intel(R) 10 Gigabit PCI Express Network Driver";
67
#ifdef IXGBE_FCOE
68 69
char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
70 71 72 73
#else
static char ixgbe_default_device_descr[] =
			      "Intel(R) 10 Gigabit Network Connection";
#endif
M
Mark Rustad 已提交
74
#define DRV_VERSION "4.4.0-k"
S
Stephen Hemminger 已提交
75
const char ixgbe_driver_version[] = DRV_VERSION;
76
static const char ixgbe_copyright[] =
77
				"Copyright (c) 1999-2016 Intel Corporation.";
78

79 80
static const char ixgbe_overheat_msg[] = "Network adapter has been stopped because it has over heated. Restart the computer. If the problem persists, power off the system and replace the adapter";

81
static const struct ixgbe_info *ixgbe_info_tbl[] = {
82 83 84 85 86
	[board_82598]		= &ixgbe_82598_info,
	[board_82599]		= &ixgbe_82599_info,
	[board_X540]		= &ixgbe_X540_info,
	[board_X550]		= &ixgbe_X550_info,
	[board_X550EM_x]	= &ixgbe_X550EM_x_info,
87
	[board_x550em_a]	= &ixgbe_x550em_a_info,
88 89 90 91 92 93 94 95 96 97
};

/* ixgbe_pci_tbl - PCI Device ID Table
 *
 * Wildcard entries (PCI_ANY_ID) should come last
 * Last entry must be all 0s
 *
 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
 *   Class, Class Mask, private data (not used) }
 */
98
static const struct pci_device_id ixgbe_pci_tbl[] = {
99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
125
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_QSFP_SF_QP), board_82599 },
126
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
127
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
128
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
129
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T), board_X550},
130
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550T1), board_X550},
131 132
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KX4), board_X550EM_x},
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_KR), board_X550EM_x},
133
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_10G_T), board_X550EM_x},
134
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_X_SFP), board_X550EM_x},
135 136
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_KR_L), board_x550em_a },
137
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP_N), board_x550em_a },
138 139
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII), board_x550em_a },
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SGMII_L), board_x550em_a },
140
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_10G_T), board_x550em_a},
141
	{PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X550EM_A_SFP), board_x550em_a },
142 143 144 145 146
	/* required last entry */
	{0, }
};
MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);

147
#ifdef CONFIG_IXGBE_DCA
148
static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
149
			    void *p);
150 151 152 153 154 155 156
static struct notifier_block dca_notifier = {
	.notifier_call = ixgbe_notify_dca,
	.next          = NULL,
	.priority      = 0
};
#endif

157 158 159
#ifdef CONFIG_PCI_IOV
static unsigned int max_vfs;
module_param(max_vfs, uint, 0);
160
MODULE_PARM_DESC(max_vfs,
161
		 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63. (Deprecated)");
162 163
#endif /* CONFIG_PCI_IOV */

164 165 166 167 168
static unsigned int allow_unsupported_sfp;
module_param(allow_unsupported_sfp, uint, 0);
MODULE_PARM_DESC(allow_unsupported_sfp,
		 "Allow unsupported and untested SFP+ modules on 82599-based adapters");

169 170 171 172 173
#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
static int debug = -1;
module_param(debug, int, 0);
MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");

174 175 176 177 178
MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
MODULE_LICENSE("GPL");
MODULE_VERSION(DRV_VERSION);

179 180
static struct workqueue_struct *ixgbe_wq;

181 182
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev);

183 184 185 186 187 188 189 190 191 192 193 194 195 196
static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
					  u32 reg, u16 *value)
{
	struct pci_dev *parent_dev;
	struct pci_bus *parent_bus;

	parent_bus = adapter->pdev->bus->parent;
	if (!parent_bus)
		return -1;

	parent_dev = parent_bus->self;
	if (!parent_dev)
		return -1;

197
	if (!pci_is_pcie(parent_dev))
198 199
		return -1;

200
	pcie_capability_read_word(parent_dev, reg, value);
201 202 203
	if (*value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(&adapter->hw, parent_dev))
		return -1;
204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229
	return 0;
}

static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 link_status = 0;
	int err;

	hw->bus.type = ixgbe_bus_type_pci_express;

	/* Get the negotiated link width and speed from PCI config space of the
	 * parent, as this device is behind a switch
	 */
	err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);

	/* assume caller will handle error case */
	if (err)
		return err;

	hw->bus.width = ixgbe_convert_bus_width(link_status);
	hw->bus.speed = ixgbe_convert_bus_speed(link_status);

	return 0;
}

230 231 232 233 234 235 236 237 238 239 240 241 242
/**
 * ixgbe_check_from_parent - Determine whether PCIe info should come from parent
 * @hw: hw specific details
 *
 * This function is used by probe to determine whether a device's PCI-Express
 * bandwidth details should be gathered from the parent bus instead of from the
 * device. Used to ensure that various locations all have the correct device ID
 * checks.
 */
static inline bool ixgbe_pcie_from_parent(struct ixgbe_hw *hw)
{
	switch (hw->device_id) {
	case IXGBE_DEV_ID_82599_SFP_SF_QP:
243
	case IXGBE_DEV_ID_82599_QSFP_SF_QP:
244 245 246 247 248 249 250 251 252
		return true;
	default:
		return false;
	}
}

static void ixgbe_check_minimum_link(struct ixgbe_adapter *adapter,
				     int expected_gts)
{
253
	struct ixgbe_hw *hw = &adapter->hw;
254 255 256 257 258
	int max_gts = 0;
	enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
	enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
	struct pci_dev *pdev;

259 260 261 262 263 264 265
	/* Some devices are not connected over PCIe and thus do not negotiate
	 * speed. These devices do not have valid bus info, and thus any report
	 * we generate may not be correct.
	 */
	if (hw->bus.type == ixgbe_bus_type_internal)
		return;

266
	/* determine whether to use the parent device */
267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
	if (ixgbe_pcie_from_parent(&adapter->hw))
		pdev = adapter->pdev->bus->parent->self;
	else
		pdev = adapter->pdev;

	if (pcie_get_minimum_link(pdev, &speed, &width) ||
	    speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	switch (speed) {
	case PCIE_SPEED_2_5GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 2 * width;
		break;
	case PCIE_SPEED_5_0GT:
		/* 8b/10b encoding reduces max throughput by 20% */
		max_gts = 4 * width;
		break;
	case PCIE_SPEED_8_0GT:
288
		/* 128b/130b encoding reduces throughput by less than 2% */
289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305
		max_gts = 8 * width;
		break;
	default:
		e_dev_warn("Unable to determine PCI Express bandwidth.\n");
		return;
	}

	e_dev_info("PCI Express bandwidth of %dGT/s available\n",
		   max_gts);
	e_dev_info("(Speed:%s, Width: x%d, Encoding Loss:%s)\n",
		   (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
		    speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
		    speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
		    "Unknown"),
		   width,
		   (speed == PCIE_SPEED_2_5GT ? "20%" :
		    speed == PCIE_SPEED_5_0GT ? "20%" :
306
		    speed == PCIE_SPEED_8_0GT ? "<2%" :
307 308 309 310 311 312 313 314 315 316
		    "Unknown"));

	if (max_gts < expected_gts) {
		e_dev_warn("This is not sufficient for optimal performance of this card.\n");
		e_dev_warn("For optimal performance, at least %dGT/s of bandwidth is required.\n",
			expected_gts);
		e_dev_warn("A slot with more lanes and/or higher speed is suggested.\n");
	}
}

317 318 319
static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
{
	if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
320
	    !test_bit(__IXGBE_REMOVING, &adapter->state) &&
321
	    !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
322
		queue_work(ixgbe_wq, &adapter->service_task);
323 324
}

325 326 327 328 329 330 331 332
static void ixgbe_remove_adapter(struct ixgbe_hw *hw)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (!hw->hw_addr)
		return;
	hw->hw_addr = NULL;
	e_dev_err("Adapter removed\n");
333 334
	if (test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		ixgbe_service_event_schedule(adapter);
335 336
}

337
static void ixgbe_check_remove(struct ixgbe_hw *hw, u32 reg)
338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355
{
	u32 value;

	/* The following check not only optimizes a bit by not
	 * performing a read on the status register when the
	 * register just read was a status register read that
	 * returned IXGBE_FAILED_READ_REG. It also blocks any
	 * potential recursion.
	 */
	if (reg == IXGBE_STATUS) {
		ixgbe_remove_adapter(hw);
		return;
	}
	value = ixgbe_read_reg(hw, IXGBE_STATUS);
	if (value == IXGBE_FAILED_READ_REG)
		ixgbe_remove_adapter(hw);
}

356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
/**
 * ixgbe_read_reg - Read from device register
 * @hw: hw specific details
 * @reg: offset of register to read
 *
 * Returns : value read or IXGBE_FAILED_READ_REG if removed
 *
 * This function is used to read device registers. It checks for device
 * removal by confirming any read that returns all ones by checking the
 * status register value for all ones. This function avoids reading from
 * the hardware if a removal was previously detected in which case it
 * returns IXGBE_FAILED_READ_REG (all ones).
 */
u32 ixgbe_read_reg(struct ixgbe_hw *hw, u32 reg)
{
	u8 __iomem *reg_addr = ACCESS_ONCE(hw->hw_addr);
	u32 value;

	if (ixgbe_removed(reg_addr))
		return IXGBE_FAILED_READ_REG;
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396
	if (unlikely(hw->phy.nw_mng_if_sel &
		     IXGBE_NW_MNG_IF_SEL_ENABLE_10_100M)) {
		struct ixgbe_adapter *adapter;
		int i;

		for (i = 0; i < 200; ++i) {
			value = readl(reg_addr + IXGBE_MAC_SGMII_BUSY);
			if (likely(!value))
				goto writes_completed;
			if (value == IXGBE_FAILED_READ_REG) {
				ixgbe_remove_adapter(hw);
				return IXGBE_FAILED_READ_REG;
			}
			udelay(5);
		}

		adapter = hw->back;
		e_warn(hw, "register writes incomplete %08x\n", value);
	}

writes_completed:
397 398 399 400 401 402
	value = readl(reg_addr + reg);
	if (unlikely(value == IXGBE_FAILED_READ_REG))
		ixgbe_check_remove(hw, reg);
	return value;
}

403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444
static bool ixgbe_check_cfg_remove(struct ixgbe_hw *hw, struct pci_dev *pdev)
{
	u16 value;

	pci_read_config_word(pdev, PCI_VENDOR_ID, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD) {
		ixgbe_remove_adapter(hw);
		return true;
	}
	return false;
}

u16 ixgbe_read_pci_cfg_word(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u16 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_WORD;
	pci_read_config_word(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_WORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_WORD;
	return value;
}

#ifdef CONFIG_PCI_IOV
static u32 ixgbe_read_pci_cfg_dword(struct ixgbe_hw *hw, u32 reg)
{
	struct ixgbe_adapter *adapter = hw->back;
	u32 value;

	if (ixgbe_removed(hw->hw_addr))
		return IXGBE_FAILED_READ_CFG_DWORD;
	pci_read_config_dword(adapter->pdev, reg, &value);
	if (value == IXGBE_FAILED_READ_CFG_DWORD &&
	    ixgbe_check_cfg_remove(hw, adapter->pdev))
		return IXGBE_FAILED_READ_CFG_DWORD;
	return value;
}
#endif /* CONFIG_PCI_IOV */

445 446 447 448 449 450 451 452 453
void ixgbe_write_pci_cfg_word(struct ixgbe_hw *hw, u32 reg, u16 value)
{
	struct ixgbe_adapter *adapter = hw->back;

	if (ixgbe_removed(hw->hw_addr))
		return;
	pci_write_config_word(adapter->pdev, reg, value);
}

454 455 456 457
static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
{
	BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));

S
Stephen Hemminger 已提交
458
	/* flush memory to make sure state is correct before next watchdog */
459
	smp_mb__before_atomic();
460 461 462
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
}

463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496
struct ixgbe_reg_info {
	u32 ofs;
	char *name;
};

static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {

	/* General Registers */
	{IXGBE_CTRL, "CTRL"},
	{IXGBE_STATUS, "STATUS"},
	{IXGBE_CTRL_EXT, "CTRL_EXT"},

	/* Interrupt Registers */
	{IXGBE_EICR, "EICR"},

	/* RX Registers */
	{IXGBE_SRRCTL(0), "SRRCTL"},
	{IXGBE_DCA_RXCTRL(0), "DRXCTL"},
	{IXGBE_RDLEN(0), "RDLEN"},
	{IXGBE_RDH(0), "RDH"},
	{IXGBE_RDT(0), "RDT"},
	{IXGBE_RXDCTL(0), "RXDCTL"},
	{IXGBE_RDBAL(0), "RDBAL"},
	{IXGBE_RDBAH(0), "RDBAH"},

	/* TX Registers */
	{IXGBE_TDBAL(0), "TDBAL"},
	{IXGBE_TDBAH(0), "TDBAH"},
	{IXGBE_TDLEN(0), "TDLEN"},
	{IXGBE_TDH(0), "TDH"},
	{IXGBE_TDT(0), "TDT"},
	{IXGBE_TXDCTL(0), "TXDCTL"},

	/* List Terminator */
497
	{ .name = NULL }
498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567
};


/*
 * ixgbe_regdump - register printout routine
 */
static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
{
	int i = 0, j = 0;
	char rname[16];
	u32 regs[64];

	switch (reginfo->ofs) {
	case IXGBE_SRRCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
		break;
	case IXGBE_DCA_RXCTRL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
		break;
	case IXGBE_RDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
		break;
	case IXGBE_RDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
		break;
	case IXGBE_RDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
		break;
	case IXGBE_RXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
		break;
	case IXGBE_RDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
		break;
	case IXGBE_RDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
		break;
	case IXGBE_TDBAL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
		break;
	case IXGBE_TDBAH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
		break;
	case IXGBE_TDLEN(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
		break;
	case IXGBE_TDH(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
		break;
	case IXGBE_TDT(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
		break;
	case IXGBE_TXDCTL(0):
		for (i = 0; i < 64; i++)
			regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
		break;
	default:
568
		pr_info("%-15s %08x\n", reginfo->name,
569 570 571 572 573 574
			IXGBE_READ_REG(hw, reginfo->ofs));
		return;
	}

	for (i = 0; i < 8; i++) {
		snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
575
		pr_err("%-15s", rname);
576
		for (j = 0; j < 8; j++)
577 578
			pr_cont(" %08x", regs[i*8+j]);
		pr_cont("\n");
579 580 581 582 583 584 585 586 587 588 589 590 591 592
	}

}

/*
 * ixgbe_dump - Print registers, tx-rings and rx-rings
 */
static void ixgbe_dump(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_reg_info *reginfo;
	int n = 0;
	struct ixgbe_ring *tx_ring;
593
	struct ixgbe_tx_buffer *tx_buffer;
594 595 596 597 598 599 600 601 602 603 604 605 606 607
	union ixgbe_adv_tx_desc *tx_desc;
	struct my_u0 { u64 a; u64 b; } *u0;
	struct ixgbe_ring *rx_ring;
	union ixgbe_adv_rx_desc *rx_desc;
	struct ixgbe_rx_buffer *rx_buffer_info;
	u32 staterr;
	int i = 0;

	if (!netif_msg_hw(adapter))
		return;

	/* Print netdevice Info */
	if (netdev) {
		dev_info(&adapter->pdev->dev, "Net device Info\n");
608
		pr_info("Device Name     state            "
609
			"trans_start      last_rx\n");
610 611 612
		pr_info("%-15s %016lX %016lX %016lX\n",
			netdev->name,
			netdev->state,
613
			dev_trans_start(netdev),
614
			netdev->last_rx);
615 616 617 618
	}

	/* Print Registers */
	dev_info(&adapter->pdev->dev, "Register Dump\n");
619
	pr_info(" Register Name   Value\n");
620 621 622 623 624 625 626
	for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
	     reginfo->name; reginfo++) {
		ixgbe_regdump(hw, reginfo);
	}

	/* Print TX Ring Summary */
	if (!netdev || !netif_running(netdev))
627
		return;
628 629

	dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
J
Josh Hay 已提交
630 631 632
	pr_info(" %s     %s              %s        %s\n",
		"Queue [NTU] [NTC] [bi(ntc)->dma  ]",
		"leng", "ntw", "timestamp");
633 634
	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
635
		tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
J
Josh Hay 已提交
636
		pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
637
			   n, tx_ring->next_to_use, tx_ring->next_to_clean,
638 639 640 641
			   (u64)dma_unmap_addr(tx_buffer, dma),
			   dma_unmap_len(tx_buffer, len),
			   tx_buffer->next_to_watch,
			   (u64)tx_buffer->time_stamp);
642 643 644 645 646 647 648 649 650 651
	}

	/* Print TX Rings */
	if (!netif_msg_tx_done(adapter))
		goto rx_ring_summary;

	dev_info(&adapter->pdev->dev, "TX Rings Dump\n");

	/* Transmit Descriptor Formats
	 *
652
	 * 82598 Advanced Transmit Descriptor
653 654 655
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
656
	 * 8 |  PAYLEN  | POPTS  | IDX | STA | DCMD  |DTYP |  RSV |  DTALEN |
657 658
	 *   +--------------------------------------------------------------+
	 *   63       46 45    40 39 36 35 32 31   24 23 20 19              0
659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682
	 *
	 * 82598 Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |          NXTSEQ           |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
	 *
	 * 82599+ Advanced Transmit Descriptor
	 *   +--------------------------------------------------------------+
	 * 0 |         Buffer Address [63:0]                                |
	 *   +--------------------------------------------------------------+
	 * 8 |PAYLEN  |POPTS|CC|IDX  |STA  |DCMD  |DTYP |MAC  |RSV  |DTALEN |
	 *   +--------------------------------------------------------------+
	 *   63     46 45 40 39 38 36 35 32 31  24 23 20 19 18 17 16 15     0
	 *
	 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
	 *   +--------------------------------------------------------------+
	 * 0 |                          RSV [63:0]                          |
	 *   +--------------------------------------------------------------+
	 * 8 |            RSV           |  STA  |           RSV             |
	 *   +--------------------------------------------------------------+
	 *   63                       36 35   32 31                         0
683 684 685 686
	 */

	for (n = 0; n < adapter->num_tx_queues; n++) {
		tx_ring = adapter->tx_ring[n];
687 688 689
		pr_info("------------------------------------\n");
		pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
690 691 692 693
		pr_info("%s%s    %s              %s        %s          %s\n",
			"T [desc]     [address 63:0  ] ",
			"[PlPOIdStDDt Ln] [bi->dma       ] ",
			"leng", "ntw", "timestamp", "bi->skb");
694 695

		for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
696
			tx_desc = IXGBE_TX_DESC(tx_ring, i);
697
			tx_buffer = &tx_ring->tx_buffer_info[i];
698
			u0 = (struct my_u0 *)tx_desc;
J
Josh Hay 已提交
699 700 701 702 703 704
			if (dma_unmap_len(tx_buffer, len) > 0) {
				pr_info("T [0x%03X]    %016llX %016llX %016llX %08X %p %016llX %p",
					i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)dma_unmap_addr(tx_buffer, dma),
705
					dma_unmap_len(tx_buffer, len),
J
Josh Hay 已提交
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
					tx_buffer->next_to_watch,
					(u64)tx_buffer->time_stamp,
					tx_buffer->skb);
				if (i == tx_ring->next_to_use &&
					i == tx_ring->next_to_clean)
					pr_cont(" NTC/U\n");
				else if (i == tx_ring->next_to_use)
					pr_cont(" NTU\n");
				else if (i == tx_ring->next_to_clean)
					pr_cont(" NTC\n");
				else
					pr_cont("\n");

				if (netif_msg_pktdata(adapter) &&
				    tx_buffer->skb)
					print_hex_dump(KERN_INFO, "",
						DUMP_PREFIX_ADDRESS, 16, 1,
						tx_buffer->skb->data,
						dma_unmap_len(tx_buffer, len),
						true);
			}
727 728 729 730 731 732
		}
	}

	/* Print RX Rings Summary */
rx_ring_summary:
	dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
733
	pr_info("Queue [NTU] [NTC]\n");
734 735
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
736 737
		pr_info("%5d %5X %5X\n",
			n, rx_ring->next_to_use, rx_ring->next_to_clean);
738 739 740 741
	}

	/* Print RX Rings */
	if (!netif_msg_rx_status(adapter))
742
		return;
743 744 745

	dev_info(&adapter->pdev->dev, "RX Rings Dump\n");

746 747 748
	/* Receive Descriptor Formats
	 *
	 * 82598 Advanced Receive Descriptor (Read) Format
749 750 751 752 753 754 755 756
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
757
	 * 82598 Advanced Receive Descriptor (Write-Back) Format
758 759 760
	 *
	 *   63       48 47    32 31  30      21 20 16 15   4 3     0
	 *   +------------------------------------------------------+
761 762 763
	 * 0 |       RSS Hash /  |SPH| HDR_LEN  | RSV |Packet|  RSS |
	 *   | Packet   | IP     |   |          |     | Type | Type |
	 *   | Checksum | Ident  |   |          |     |      |      |
764 765 766 767
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31            20 19               0
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788
	 *
	 * 82599+ Advanced Receive Descriptor (Read) Format
	 *    63                                           1        0
	 *    +-----------------------------------------------------+
	 *  0 |       Packet Buffer Address [63:1]           |A0/NSE|
	 *    +----------------------------------------------+------+
	 *  8 |       Header Buffer Address [63:1]           |  DD  |
	 *    +-----------------------------------------------------+
	 *
	 *
	 * 82599+ Advanced Receive Descriptor (Write-Back) Format
	 *
	 *   63       48 47    32 31  30      21 20 17 16   4 3     0
	 *   +------------------------------------------------------+
	 * 0 |RSS / Frag Checksum|SPH| HDR_LEN  |RSC- |Packet|  RSS |
	 *   |/ RTT / PCoE_PARAM |   |          | CNT | Type | Type |
	 *   |/ Flow Dir Flt ID  |   |          |     |      |      |
	 *   +------------------------------------------------------+
	 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
	 *   +------------------------------------------------------+
	 *   63       48 47    32 31          20 19                 0
789
	 */
790

791 792
	for (n = 0; n < adapter->num_rx_queues; n++) {
		rx_ring = adapter->rx_ring[n];
793 794 795
		pr_info("------------------------------------\n");
		pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
		pr_info("------------------------------------\n");
J
Josh Hay 已提交
796 797 798
		pr_info("%s%s%s",
			"R  [desc]      [ PktBuf     A0] ",
			"[  HeadBuf   DD] [bi->dma       ] [bi->skb       ] ",
799
			"<-- Adv Rx Read format\n");
J
Josh Hay 已提交
800 801 802
		pr_info("%s%s%s",
			"RWB[desc]      [PcsmIpSHl PtRs] ",
			"[vl er S cks ln] ---------------- [bi->skb       ] ",
803 804 805 806
			"<-- Adv Rx Write-Back format\n");

		for (i = 0; i < rx_ring->count; i++) {
			rx_buffer_info = &rx_ring->rx_buffer_info[i];
807
			rx_desc = IXGBE_RX_DESC(rx_ring, i);
808 809 810 811
			u0 = (struct my_u0 *)rx_desc;
			staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
			if (staterr & IXGBE_RXD_STAT_DD) {
				/* Descriptor Done */
812
				pr_info("RWB[0x%03X]     %016llX "
813 814 815 816 817
					"%016llX ---------------- %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					rx_buffer_info->skb);
			} else {
818
				pr_info("R  [0x%03X]     %016llX "
819 820 821 822 823 824
					"%016llX %016llX %p", i,
					le64_to_cpu(u0->a),
					le64_to_cpu(u0->b),
					(u64)rx_buffer_info->dma,
					rx_buffer_info->skb);

825 826
				if (netif_msg_pktdata(adapter) &&
				    rx_buffer_info->dma) {
827 828
					print_hex_dump(KERN_INFO, "",
					   DUMP_PREFIX_ADDRESS, 16, 1,
829 830
					   page_address(rx_buffer_info->page) +
						    rx_buffer_info->page_offset,
831
					   ixgbe_rx_bufsz(rx_ring), true);
832 833 834 835
				}
			}

			if (i == rx_ring->next_to_use)
836
				pr_cont(" NTU\n");
837
			else if (i == rx_ring->next_to_clean)
838
				pr_cont(" NTC\n");
839
			else
840
				pr_cont("\n");
841 842 843 844 845

		}
	}
}

846 847 848 849 850 851 852
static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware take over control of h/w */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
853
			ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
854 855 856 857 858 859 860 861 862
}

static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
{
	u32 ctrl_ext;

	/* Let firmware know the driver has taken over */
	ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
863
			ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
864
}
865

866
/**
867 868 869 870 871 872 873 874
 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
 * @adapter: pointer to adapter struct
 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
 * @queue: queue to map the corresponding interrupt to
 * @msix_vector: the vector to map to the corresponding queue
 *
 */
static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
875
			   u8 queue, u8 msix_vector)
876 877
{
	u32 ivar, index;
878 879 880 881 882 883 884 885 886 887 888 889 890
	struct ixgbe_hw *hw = &adapter->hw;
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		msix_vector |= IXGBE_IVAR_ALLOC_VAL;
		if (direction == -1)
			direction = 0;
		index = (((direction * 64) + queue) >> 2) & 0x1F;
		ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
		ivar &= ~(0xFF << (8 * (queue & 0x3)));
		ivar |= (msix_vector << (8 * (queue & 0x3)));
		IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
891
	case ixgbe_mac_X540:
892 893
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
894
	case ixgbe_mac_x550em_a:
895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
		if (direction == -1) {
			/* other causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((queue & 1) * 8);
			ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
			break;
		} else {
			/* tx or rx causes */
			msix_vector |= IXGBE_IVAR_ALLOC_VAL;
			index = ((16 * (queue & 1)) + (8 * direction));
			ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
			ivar &= ~(0xFF << index);
			ivar |= (msix_vector << index);
			IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
			break;
		}
	default:
		break;
	}
917 918
}

919
static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
920
					  u64 qmask)
921 922 923
{
	u32 mask;

924 925
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
926 927
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
928 929
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
930
	case ixgbe_mac_X540:
931 932
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
933
	case ixgbe_mac_x550em_a:
934 935 936 937
		mask = (qmask & 0xFFFFFFFF);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
		mask = (qmask >> 32);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
938 939 940
		break;
	default:
		break;
941 942 943
	}
}

944 945
void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
				      struct ixgbe_tx_buffer *tx_buffer)
946
{
947 948 949
	if (tx_buffer->skb) {
		dev_kfree_skb_any(tx_buffer->skb);
		if (dma_unmap_len(tx_buffer, len))
950
			dma_unmap_single(ring->dev,
951 952 953 954 955 956 957 958
					 dma_unmap_addr(tx_buffer, dma),
					 dma_unmap_len(tx_buffer, len),
					 DMA_TO_DEVICE);
	} else if (dma_unmap_len(tx_buffer, len)) {
		dma_unmap_page(ring->dev,
			       dma_unmap_addr(tx_buffer, dma),
			       dma_unmap_len(tx_buffer, len),
			       DMA_TO_DEVICE);
959
	}
960 961 962 963
	tx_buffer->next_to_watch = NULL;
	tx_buffer->skb = NULL;
	dma_unmap_len_set(tx_buffer, len, 0);
	/* tx_buffer must be completely set up in the transmit path */
964 965
}

966
static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
967 968 969 970
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	int i;
971
	u32 data;
972

973 974 975
	if ((hw->fc.current_mode != ixgbe_fc_full) &&
	    (hw->fc.current_mode != ixgbe_fc_rx_pause))
		return;
976

977 978 979 980 981 982 983 984
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
		break;
	default:
		data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
	}
	hwstats->lxoffrxc += data;
985

986 987
	/* refill credits (no tx hang) if we received xoff */
	if (!data)
988
		return;
989 990 991 992 993 994 995 996 997 998 999

	for (i = 0; i < adapter->num_tx_queues; i++)
		clear_bit(__IXGBE_HANG_CHECK_ARMED,
			  &adapter->tx_ring[i]->state);
}

static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
	u32 xoff[8] = {0};
1000
	u8 tc;
1001 1002 1003 1004 1005 1006 1007 1008
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
		ixgbe_update_xoff_rx_lfc(adapter);
1009
		return;
1010
	}
1011 1012 1013

	/* update stats for each tc, only valid with PFC enabled */
	for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
1014 1015
		u32 pxoffrxc;

1016 1017
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
1018
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
1019
			break;
1020
		default:
1021
			pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
1022
		}
1023 1024 1025 1026
		hwstats->pxoffrxc[i] += pxoffrxc;
		/* Get the TC for given UP */
		tc = netdev_get_prio_tc_map(adapter->netdev, i);
		xoff[tc] += pxoffrxc;
1027 1028 1029 1030 1031 1032
	}

	/* disarm tx queues that have received xoff frames */
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

1033
		tc = tx_ring->dcb_tc;
1034 1035
		if (xoff[tc])
			clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1036 1037 1038
	}
}

1039
static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
1040
{
1041
	return ring->stats.packets;
1042 1043 1044 1045
}

static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
{
1046 1047 1048 1049 1050 1051 1052 1053
	struct ixgbe_adapter *adapter;
	struct ixgbe_hw *hw;
	u32 head, tail;

	if (ring->l2_accel_priv)
		adapter = ring->l2_accel_priv->real_adapter;
	else
		adapter = netdev_priv(ring->netdev);
1054

1055 1056 1057
	hw = &adapter->hw;
	head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
	tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071

	if (head != tail)
		return (head < tail) ?
			tail - head : (tail + ring->count - head);

	return 0;
}

static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
{
	u32 tx_done = ixgbe_get_tx_completed(tx_ring);
	u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
	u32 tx_pending = ixgbe_get_tx_pending(tx_ring);

A
Alexander Duyck 已提交
1072
	clear_check_for_tx_hang(tx_ring);
1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085

	/*
	 * Check for a hung queue, but be thorough. This verifies
	 * that a transmit has been completed since the previous
	 * check AND there is at least one packet pending. The
	 * ARMED bit is set to indicate a potential hang. The
	 * bit is cleared if a pause frame is received to remove
	 * false hang detection due to PFC or 802.3x frames. By
	 * requiring this to fail twice we avoid races with
	 * pfc clearing the ARMED bit and conditions where we
	 * run the check_tx_hang logic with a transmit completion
	 * pending but without time to complete it yet.
	 */
1086
	if (tx_done_old == tx_done && tx_pending)
1087
		/* make sure it is true for two checks in a row */
1088 1089 1090 1091 1092 1093
		return test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
					&tx_ring->state);
	/* update completed stats and continue */
	tx_ring->tx_stats.tx_done_old = tx_done;
	/* reset the countdown */
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
1094

1095
	return false;
1096 1097
}

1098 1099 1100 1101 1102 1103 1104 1105 1106
/**
 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
 * @adapter: driver private struct
 **/
static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
{

	/* Do the reset outside of interrupt context */
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1107
		set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
1108
		e_warn(drv, "initiating reset due to tx timeout\n");
1109 1110 1111
		ixgbe_service_event_schedule(adapter);
	}
}
1112

1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142
/**
 * ixgbe_tx_maxrate - callback to set the maximum per-queue bitrate
 **/
static int ixgbe_tx_maxrate(struct net_device *netdev,
			    int queue_index, u32 maxrate)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bcnrc_val = ixgbe_link_mbps(adapter);

	if (!maxrate)
		return 0;

	/* Calculate the rate factor values to set */
	bcnrc_val <<= IXGBE_RTTBCNRC_RF_INT_SHIFT;
	bcnrc_val /= maxrate;

	/* clear everything but the rate factor */
	bcnrc_val &= IXGBE_RTTBCNRC_RF_INT_MASK |
	IXGBE_RTTBCNRC_RF_DEC_MASK;

	/* enable the rate scheduler */
	bcnrc_val |= IXGBE_RTTBCNRC_RS_ENA;

	IXGBE_WRITE_REG(hw, IXGBE_RTTDQSEL, queue_index);
	IXGBE_WRITE_REG(hw, IXGBE_RTTBCNRC, bcnrc_val);

	return 0;
}

1143 1144
/**
 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
1145
 * @q_vector: structure containing interrupt and ring information
1146
 * @tx_ring: tx ring to clean
1147
 * @napi_budget: Used to determine if we are in netpoll
1148
 **/
1149
static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
1150
			       struct ixgbe_ring *tx_ring, int napi_budget)
1151
{
1152
	struct ixgbe_adapter *adapter = q_vector->adapter;
1153 1154
	struct ixgbe_tx_buffer *tx_buffer;
	union ixgbe_adv_tx_desc *tx_desc;
1155
	unsigned int total_bytes = 0, total_packets = 0;
1156
	unsigned int budget = q_vector->tx.work_limit;
1157 1158 1159 1160
	unsigned int i = tx_ring->next_to_clean;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return true;
1161

1162
	tx_buffer = &tx_ring->tx_buffer_info[i];
1163
	tx_desc = IXGBE_TX_DESC(tx_ring, i);
1164
	i -= tx_ring->count;
1165

1166
	do {
1167 1168 1169 1170 1171 1172
		union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;

		/* if next_to_watch is not set then there is no work pending */
		if (!eop_desc)
			break;

1173
		/* prevent any other reads prior to eop_desc */
1174
		read_barrier_depends();
1175

1176 1177 1178
		/* if DD is not set pending work has not been completed */
		if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
			break;
1179

1180 1181
		/* clear next_to_watch to prevent false hangs */
		tx_buffer->next_to_watch = NULL;
1182

1183 1184 1185 1186
		/* update the statistics for this packet */
		total_bytes += tx_buffer->bytecount;
		total_packets += tx_buffer->gso_segs;

1187
		/* free the skb */
1188
		napi_consume_skb(tx_buffer->skb, napi_budget);
1189

1190 1191 1192 1193 1194 1195
		/* unmap skb header data */
		dma_unmap_single(tx_ring->dev,
				 dma_unmap_addr(tx_buffer, dma),
				 dma_unmap_len(tx_buffer, len),
				 DMA_TO_DEVICE);

1196 1197
		/* clear tx_buffer data */
		tx_buffer->skb = NULL;
1198
		dma_unmap_len_set(tx_buffer, len, 0);
1199

1200 1201
		/* unmap remaining buffers */
		while (tx_desc != eop_desc) {
1202 1203
			tx_buffer++;
			tx_desc++;
1204
			i++;
1205 1206
			if (unlikely(!i)) {
				i -= tx_ring->count;
1207
				tx_buffer = tx_ring->tx_buffer_info;
1208
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
1209
			}
1210

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232
			/* unmap any remaining paged data */
			if (dma_unmap_len(tx_buffer, len)) {
				dma_unmap_page(tx_ring->dev,
					       dma_unmap_addr(tx_buffer, dma),
					       dma_unmap_len(tx_buffer, len),
					       DMA_TO_DEVICE);
				dma_unmap_len_set(tx_buffer, len, 0);
			}
		}

		/* move us one more past the eop_desc for start of next pkt */
		tx_buffer++;
		tx_desc++;
		i++;
		if (unlikely(!i)) {
			i -= tx_ring->count;
			tx_buffer = tx_ring->tx_buffer_info;
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
		}

		/* issue prefetch for next Tx descriptor */
		prefetch(tx_desc);
1233

1234 1235 1236 1237 1238
		/* update budget accounting */
		budget--;
	} while (likely(budget));

	i += tx_ring->count;
1239
	tx_ring->next_to_clean = i;
1240
	u64_stats_update_begin(&tx_ring->syncp);
1241
	tx_ring->stats.bytes += total_bytes;
1242
	tx_ring->stats.packets += total_packets;
1243
	u64_stats_update_end(&tx_ring->syncp);
1244 1245
	q_vector->tx.total_bytes += total_bytes;
	q_vector->tx.total_packets += total_packets;
1246

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260
	if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
		/* schedule immediate reset if we believe we hung */
		struct ixgbe_hw *hw = &adapter->hw;
		e_err(drv, "Detected Tx Unit Hang\n"
			"  Tx Queue             <%d>\n"
			"  TDH, TDT             <%x>, <%x>\n"
			"  next_to_use          <%x>\n"
			"  next_to_clean        <%x>\n"
			"tx_buffer_info[next_to_clean]\n"
			"  time_stamp           <%lx>\n"
			"  jiffies              <%lx>\n",
			tx_ring->queue_index,
			IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
			IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
1261 1262
			tx_ring->next_to_use, i,
			tx_ring->tx_buffer_info[i].time_stamp, jiffies);
1263 1264 1265 1266 1267 1268 1269

		netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

		e_info(probe,
		       "tx hang %d detected on queue %d, resetting adapter\n",
			adapter->tx_timeout_count + 1, tx_ring->queue_index);

1270
		/* schedule immediate reset if we believe we hung */
1271
		ixgbe_tx_timeout_reset(adapter);
1272 1273

		/* the adapter is about to reset, no point in enabling stuff */
1274
		return true;
1275
	}
1276

1277 1278 1279
	netdev_tx_completed_queue(txring_txq(tx_ring),
				  total_packets, total_bytes);

1280
#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
1281
	if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
1282
		     (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
1283 1284 1285 1286
		/* Make sure that anybody stopping the queue after this
		 * sees the new next_to_clean.
		 */
		smp_mb();
1287 1288 1289 1290 1291
		if (__netif_subqueue_stopped(tx_ring->netdev,
					     tx_ring->queue_index)
		    && !test_bit(__IXGBE_DOWN, &adapter->state)) {
			netif_wake_subqueue(tx_ring->netdev,
					    tx_ring->queue_index);
1292
			++tx_ring->tx_stats.restart_queue;
1293
		}
1294
	}
1295

1296
	return !!budget;
1297 1298
}

1299
#ifdef CONFIG_IXGBE_DCA
1300 1301
static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *tx_ring,
1302
				int cpu)
1303
{
1304
	struct ixgbe_hw *hw = &adapter->hw;
1305
	u32 txctrl = 0;
1306
	u16 reg_offset;
1307

1308 1309 1310
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		txctrl = dca3_get_tag(tx_ring->dev, cpu);

1311 1312
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
1313
		reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
1314 1315
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1316
	case ixgbe_mac_X540:
1317 1318
		reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
		txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1319 1320
		break;
	default:
1321 1322
		/* for unknown hardware do not write register */
		return;
1323
	}
1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
		  IXGBE_DCA_TXCTRL_DATA_RRO_EN |
		  IXGBE_DCA_TXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1335 1336
}

1337 1338
static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
				struct ixgbe_ring *rx_ring,
1339
				int cpu)
1340
{
1341
	struct ixgbe_hw *hw = &adapter->hw;
1342
	u32 rxctrl = 0;
1343 1344
	u8 reg_idx = rx_ring->reg_idx;

1345 1346
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1347 1348 1349

	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
1350
	case ixgbe_mac_X540:
1351
		rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
1352 1353 1354 1355
		break;
	default:
		break;
	}
1356 1357 1358 1359 1360 1361 1362

	/*
	 * We can enable relaxed ordering for reads, but not writes when
	 * DCA is enabled.  This is due to a known issue in some chipsets
	 * which will cause the DCA tag to be cleared.
	 */
	rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
1363
		  IXGBE_DCA_RXCTRL_DATA_DCA_EN |
1364 1365 1366
		  IXGBE_DCA_RXCTRL_DESC_DCA_EN;

	IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
1367 1368 1369 1370 1371
}

static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
{
	struct ixgbe_adapter *adapter = q_vector->adapter;
1372
	struct ixgbe_ring *ring;
1373 1374
	int cpu = get_cpu();

1375 1376 1377
	if (q_vector->cpu == cpu)
		goto out_no_update;

1378
	ixgbe_for_each_ring(ring, q_vector->tx)
1379
		ixgbe_update_tx_dca(adapter, ring, cpu);
1380

1381
	ixgbe_for_each_ring(ring, q_vector->rx)
1382
		ixgbe_update_rx_dca(adapter, ring, cpu);
1383 1384 1385

	q_vector->cpu = cpu;
out_no_update:
1386 1387 1388 1389 1390 1391 1392
	put_cpu();
}

static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
{
	int i;

1393
	/* always use CB2 mode, difference is masked in the CB driver */
1394 1395 1396 1397 1398 1399
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_MODE_CB2);
	else
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
1400

1401
	for (i = 0; i < adapter->num_q_vectors; i++) {
1402 1403
		adapter->q_vector[i]->cpu = -1;
		ixgbe_update_dca(adapter->q_vector[i]);
1404 1405 1406 1407 1408
	}
}

static int __ixgbe_notify_dca(struct device *dev, void *data)
{
1409
	struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
1410 1411
	unsigned long event = *(unsigned long *)data;

1412
	if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
1413 1414
		return 0;

1415 1416
	switch (event) {
	case DCA_PROVIDER_ADD:
1417 1418 1419
		/* if we're already enabled, don't do it again */
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
			break;
1420
		if (dca_add_requester(dev) == 0) {
1421
			adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
1422 1423
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_MODE_CB2);
1424 1425 1426 1427 1428 1429 1430
			break;
		}
		/* Fall Through since DCA is disabled. */
	case DCA_PROVIDER_REMOVE:
		if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
			dca_remove_requester(dev);
			adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1431 1432
			IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
					IXGBE_DCA_CTRL_DCA_DISABLE);
1433 1434 1435 1436
		}
		break;
	}

1437
	return 0;
1438
}
E
Emil Tantilov 已提交
1439

1440
#endif /* CONFIG_IXGBE_DCA */
1441 1442 1443 1444 1445 1446 1447

#define IXGBE_RSS_L4_TYPES_MASK \
	((1ul << IXGBE_RXDADV_RSSTYPE_IPV4_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV4_UDP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_TCP) | \
	 (1ul << IXGBE_RXDADV_RSSTYPE_IPV6_UDP))

1448 1449
static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
				 union ixgbe_adv_rx_desc *rx_desc,
E
Emil Tantilov 已提交
1450 1451
				 struct sk_buff *skb)
{
1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465
	u16 rss_type;

	if (!(ring->netdev->features & NETIF_F_RXHASH))
		return;

	rss_type = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.pkt_info) &
		   IXGBE_RXDADV_RSSTYPE_MASK;

	if (!rss_type)
		return;

	skb_set_hash(skb, le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
		     (IXGBE_RSS_L4_TYPES_MASK & (1ul << rss_type)) ?
		     PKT_HASH_TYPE_L4 : PKT_HASH_TYPE_L3);
E
Emil Tantilov 已提交
1466 1467
}

1468
#ifdef IXGBE_FCOE
1469 1470
/**
 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1471
 * @ring: structure containing ring specific data
1472 1473 1474 1475
 * @rx_desc: advanced rx descriptor
 *
 * Returns : true if it is FCoE pkt
 */
1476
static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
1477 1478 1479 1480
				    union ixgbe_adv_rx_desc *rx_desc)
{
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;

1481
	return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
1482 1483 1484 1485 1486
	       ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
		(cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
			     IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
}

1487
#endif /* IXGBE_FCOE */
1488 1489
/**
 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1490 1491
 * @ring: structure containing ring specific data
 * @rx_desc: current Rx descriptor being processed
1492 1493
 * @skb: skb currently being received and modified
 **/
1494
static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
1495
				     union ixgbe_adv_rx_desc *rx_desc,
1496
				     struct sk_buff *skb)
1497
{
1498 1499 1500
	__le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
	bool encap_pkt = false;

1501
	skb_checksum_none_assert(skb);
1502

1503
	/* Rx csum disabled */
1504
	if (!(ring->netdev->features & NETIF_F_RXCSUM))
1505
		return;
1506

1507 1508
	/* check for VXLAN and Geneve packets */
	if (pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_VXLAN)) {
1509 1510 1511 1512
		encap_pkt = true;
		skb->encapsulation = 1;
	}

1513
	/* if IP and error */
1514 1515
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
	    ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
1516
		ring->rx_stats.csum_err++;
1517 1518
		return;
	}
1519

1520
	if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
1521 1522
		return;

1523
	if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
1524 1525 1526 1527
		/*
		 * 82599 errata, UDP frames with a 0 checksum can be marked as
		 * checksum errors.
		 */
1528 1529
		if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
		    test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
1530 1531
			return;

1532
		ring->rx_stats.csum_err++;
1533 1534 1535
		return;
	}

1536
	/* It must be a TCP or UDP packet with a valid checksum */
1537
	skb->ip_summed = CHECKSUM_UNNECESSARY;
1538 1539 1540 1541 1542
	if (encap_pkt) {
		if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_OUTERIPCS))
			return;

		if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_OUTERIPER)) {
1543
			skb->ip_summed = CHECKSUM_NONE;
1544 1545 1546 1547 1548
			return;
		}
		/* If we checked the outer header let the stack know */
		skb->csum_level = 1;
	}
1549 1550
}

1551 1552 1553 1554
static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
				    struct ixgbe_rx_buffer *bi)
{
	struct page *page = bi->page;
A
Alexander Duyck 已提交
1555
	dma_addr_t dma;
1556

1557
	/* since we are recycling buffers we should seldom need to alloc */
A
Alexander Duyck 已提交
1558
	if (likely(page))
1559 1560
		return true;

1561
	/* alloc new page for storage */
A
Alexander Duyck 已提交
1562 1563 1564 1565
	page = dev_alloc_pages(ixgbe_rx_pg_order(rx_ring));
	if (unlikely(!page)) {
		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
1566 1567
	}

1568 1569 1570 1571 1572 1573 1574 1575 1576
	/* map page for use */
	dma = dma_map_page(rx_ring->dev, page, 0,
			   ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);

	/*
	 * if mapping failed free memory back to system since
	 * there isn't much point in holding memory we can't use
	 */
	if (dma_mapping_error(rx_ring->dev, dma)) {
1577
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1578 1579 1580 1581 1582

		rx_ring->rx_stats.alloc_rx_page_failed++;
		return false;
	}

1583
	bi->dma = dma;
A
Alexander Duyck 已提交
1584
	bi->page = page;
1585
	bi->page_offset = 0;
1586

1587 1588 1589
	return true;
}

1590
/**
1591
 * ixgbe_alloc_rx_buffers - Replace used receive buffers
1592 1593
 * @rx_ring: ring to place buffers on
 * @cleaned_count: number of buffers to replace
1594
 **/
1595
void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
1596 1597
{
	union ixgbe_adv_rx_desc *rx_desc;
1598
	struct ixgbe_rx_buffer *bi;
1599
	u16 i = rx_ring->next_to_use;
1600

1601 1602
	/* nothing to do */
	if (!cleaned_count)
1603 1604
		return;

1605
	rx_desc = IXGBE_RX_DESC(rx_ring, i);
1606 1607
	bi = &rx_ring->rx_buffer_info[i];
	i -= rx_ring->count;
1608

1609 1610
	do {
		if (!ixgbe_alloc_mapped_page(rx_ring, bi))
1611
			break;
1612

1613 1614 1615 1616 1617
		/*
		 * Refresh the desc even if buffer_addrs didn't change
		 * because each write-back erases this info.
		 */
		rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
1618

1619 1620
		rx_desc++;
		bi++;
1621
		i++;
1622
		if (unlikely(!i)) {
1623
			rx_desc = IXGBE_RX_DESC(rx_ring, 0);
1624 1625 1626 1627
			bi = rx_ring->rx_buffer_info;
			i -= rx_ring->count;
		}

A
Alexander Duyck 已提交
1628 1629
		/* clear the status bits for the next_to_use descriptor */
		rx_desc->wb.upper.status_error = 0;
1630 1631 1632

		cleaned_count--;
	} while (cleaned_count);
1633

1634 1635
	i += rx_ring->count;

1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649
	if (rx_ring->next_to_use != i) {
		rx_ring->next_to_use = i;

		/* update next to alloc since we have filled the ring */
		rx_ring->next_to_alloc = i;

		/* Force memory writes to complete before letting h/w
		 * know there are new descriptors to fetch.  (Only
		 * applicable for weak-ordered memory model archs,
		 * such as IA-64).
		 */
		wmb();
		writel(i, rx_ring->tail);
	}
1650 1651
}

1652 1653 1654
static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
				   struct sk_buff *skb)
{
1655
	u16 hdr_len = skb_headlen(skb);
1656 1657 1658 1659

	/* set gso_size to avoid messing up TCP MSS */
	skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
						 IXGBE_CB(skb)->append_cnt);
1660
	skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678
}

static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
				   struct sk_buff *skb)
{
	/* if append_cnt is 0 then frame is not RSC */
	if (!IXGBE_CB(skb)->append_cnt)
		return;

	rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
	rx_ring->rx_stats.rsc_flush++;

	ixgbe_set_rsc_gso_size(rx_ring, skb);

	/* gso_size is computed using append_cnt so always clear it last */
	IXGBE_CB(skb)->append_cnt = 0;
}

1679 1680 1681 1682 1683
/**
 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being populated
A
Alexander Duyck 已提交
1684
 *
1685 1686 1687
 * This function checks the ring, descriptor, and packet information in
 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
 * other fields within the skb.
A
Alexander Duyck 已提交
1688
 **/
1689 1690 1691
static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
				     union ixgbe_adv_rx_desc *rx_desc,
				     struct sk_buff *skb)
A
Alexander Duyck 已提交
1692
{
1693
	struct net_device *dev = rx_ring->netdev;
1694
	u32 flags = rx_ring->q_vector->adapter->flags;
1695

1696 1697 1698
	ixgbe_update_rsc_stats(rx_ring, skb);

	ixgbe_rx_hash(rx_ring, rx_desc, skb);
A
Alexander Duyck 已提交
1699

1700 1701
	ixgbe_rx_checksum(rx_ring, rx_desc, skb);

1702 1703
	if (unlikely(flags & IXGBE_FLAG_RX_HWTSTAMP_ENABLED))
		ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
1704

1705
	if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1706
	    ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
1707
		u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1708
		__vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
A
Alexander Duyck 已提交
1709 1710
	}

1711
	skb_record_rx_queue(skb, rx_ring->queue_index);
1712

1713
	skb->protocol = eth_type_trans(skb, dev);
A
Alexander Duyck 已提交
1714 1715
}

1716 1717
static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
			 struct sk_buff *skb)
1718
{
1719
	skb_mark_napi_id(skb, &q_vector->napi);
1720
	if (ixgbe_qv_busy_polling(q_vector))
1721
		netif_receive_skb(skb);
1722
	else
1723
		napi_gro_receive(&q_vector->napi, skb);
1724
}
1725

1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
/**
 * ixgbe_is_non_eop - process handling of non-EOP buffers
 * @rx_ring: Rx ring being processed
 * @rx_desc: Rx descriptor for current buffer
 * @skb: Current socket buffer containing buffer in progress
 *
 * This function updates next to clean.  If the buffer is an EOP buffer
 * this function exits returning false, otherwise it will place the
 * sk_buff in the next buffer to be chained and return true indicating
 * that this is in fact a non-EOP buffer.
 **/
static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
			     union ixgbe_adv_rx_desc *rx_desc,
			     struct sk_buff *skb)
{
	u32 ntc = rx_ring->next_to_clean + 1;

	/* fetch, update, and store next to clean */
	ntc = (ntc < rx_ring->count) ? ntc : 0;
	rx_ring->next_to_clean = ntc;

	prefetch(IXGBE_RX_DESC(rx_ring, ntc));

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758
	/* update RSC append count if present */
	if (ring_is_rsc_enabled(rx_ring)) {
		__le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
				     cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);

		if (unlikely(rsc_enabled)) {
			u32 rsc_cnt = le32_to_cpu(rsc_enabled);

			rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
			IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1759

1760 1761 1762 1763 1764
			/* update ntc based on RSC value */
			ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
			ntc &= IXGBE_RXDADV_NEXTP_MASK;
			ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
		}
1765 1766
	}

1767 1768 1769 1770
	/* if we are the last buffer then there is nothing else to do */
	if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
		return false;

1771 1772 1773 1774 1775 1776 1777
	/* place skb in next buffer to be received */
	rx_ring->rx_buffer_info[ntc].skb = skb;
	rx_ring->rx_stats.non_eop_descs++;

	return true;
}

1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807
/**
 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being adjusted
 *
 * This function is an ixgbe specific version of __pskb_pull_tail.  The
 * main difference between this version and the original function is that
 * this function can make several assumptions about the state of things
 * that allow for significant optimizations versus the standard function.
 * As a result we can do things like drop a frag and maintain an accurate
 * truesize for the skb.
 */
static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
			    struct sk_buff *skb)
{
	struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
	unsigned char *va;
	unsigned int pull_len;

	/*
	 * it is valid to use page_address instead of kmap since we are
	 * working with pages allocated out of the lomem pool per
	 * alloc_page(GFP_ATOMIC)
	 */
	va = skb_frag_address(frag);

	/*
	 * we need the header to contain the greater of either ETH_HLEN or
	 * 60 bytes if the skb->len is less than 60 for skb_pad.
	 */
1808
	pull_len = eth_get_headlen(va, IXGBE_RX_HDR_SIZE);
1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819

	/* align pull length to size of long to optimize memcpy performance */
	skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));

	/* update all of the pointers */
	skb_frag_size_sub(frag, pull_len);
	frag->page_offset += pull_len;
	skb->data_len -= pull_len;
	skb->tail += pull_len;
}

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849
/**
 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @skb: pointer to current skb being updated
 *
 * This function provides a basic DMA sync up for the first fragment of an
 * skb.  The reason for doing this is that the first fragment cannot be
 * unmapped until we have reached the end of packet descriptor for a buffer
 * chain.
 */
static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
				struct sk_buff *skb)
{
	/* if the page was released unmap it, else just sync our portion */
	if (unlikely(IXGBE_CB(skb)->page_released)) {
		dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		IXGBE_CB(skb)->page_released = false;
	} else {
		struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];

		dma_sync_single_range_for_cpu(rx_ring->dev,
					      IXGBE_CB(skb)->dma,
					      frag->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
	}
	IXGBE_CB(skb)->dma = 0;
}

1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881
/**
 * ixgbe_cleanup_headers - Correct corrupted or empty headers
 * @rx_ring: rx descriptor ring packet is being transacted on
 * @rx_desc: pointer to the EOP Rx descriptor
 * @skb: pointer to current skb being fixed
 *
 * Check for corrupted packet headers caused by senders on the local L2
 * embedded NIC switch not setting up their Tx Descriptors right.  These
 * should be very rare.
 *
 * Also address the case where we are pulling data in on pages only
 * and as such no data is present in the skb header.
 *
 * In addition if skb is not at least 60 bytes we need to pad it so that
 * it is large enough to qualify as a valid Ethernet frame.
 *
 * Returns true if an error was encountered and skb was freed.
 **/
static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
				  union ixgbe_adv_rx_desc *rx_desc,
				  struct sk_buff *skb)
{
	struct net_device *netdev = rx_ring->netdev;

	/* verify that the packet does not have any known errors */
	if (unlikely(ixgbe_test_staterr(rx_desc,
					IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
	    !(netdev->features & NETIF_F_RXALL))) {
		dev_kfree_skb_any(skb);
		return true;
	}

1882
	/* place header in linear portion of buffer */
1883 1884
	if (skb_is_nonlinear(skb))
		ixgbe_pull_tail(rx_ring, skb);
1885

1886 1887 1888 1889 1890 1891
#ifdef IXGBE_FCOE
	/* do not attempt to pad FCoE Frames as this will disrupt DDP */
	if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
		return false;

#endif
1892 1893 1894
	/* if eth_skb_pad returns an error the skb was freed */
	if (eth_skb_pad(skb))
		return true;
1895 1896 1897 1898 1899 1900 1901 1902 1903

	return false;
}

/**
 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
 * @rx_ring: rx descriptor ring to store buffers on
 * @old_buff: donor buffer to have page reused
 *
1904
 * Synchronizes page for reuse by the adapter
1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918
 **/
static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
				struct ixgbe_rx_buffer *old_buff)
{
	struct ixgbe_rx_buffer *new_buff;
	u16 nta = rx_ring->next_to_alloc;

	new_buff = &rx_ring->rx_buffer_info[nta];

	/* update, and store next to alloc */
	nta++;
	rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;

	/* transfer page from old buffer to new buffer */
A
Alexander Duyck 已提交
1919
	*new_buff = *old_buff;
1920 1921 1922

	/* sync the buffer for use by the device */
	dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
1923 1924
					 new_buff->page_offset,
					 ixgbe_rx_bufsz(rx_ring),
1925 1926 1927
					 DMA_FROM_DEVICE);
}

A
Alexander Duyck 已提交
1928 1929
static inline bool ixgbe_page_is_reserved(struct page *page)
{
1930
	return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
A
Alexander Duyck 已提交
1931 1932
}

1933 1934 1935 1936 1937 1938 1939
/**
 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
 * @rx_ring: rx descriptor ring to transact packets on
 * @rx_buffer: buffer containing page to add
 * @rx_desc: descriptor containing length of buffer written by hardware
 * @skb: sk_buff to place the data into
 *
1940 1941 1942 1943 1944 1945 1946
 * This function will add the data contained in rx_buffer->page to the skb.
 * This is done either through a direct copy if the data in the buffer is
 * less than the skb header size, otherwise it will just attach the page as
 * a frag to the skb.
 *
 * The function will then update the page offset if necessary and return
 * true if the buffer can be reused by the adapter.
1947
 **/
1948
static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
1949
			      struct ixgbe_rx_buffer *rx_buffer,
1950 1951
			      union ixgbe_adv_rx_desc *rx_desc,
			      struct sk_buff *skb)
1952
{
1953 1954
	struct page *page = rx_buffer->page;
	unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
1955
#if (PAGE_SIZE < 8192)
1956
	unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
1957 1958 1959 1960 1961
#else
	unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
	unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
				   ixgbe_rx_bufsz(rx_ring);
#endif
1962

1963 1964 1965 1966 1967
	if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
		unsigned char *va = page_address(page) + rx_buffer->page_offset;

		memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));

A
Alexander Duyck 已提交
1968 1969
		/* page is not reserved, we can reuse buffer as-is */
		if (likely(!ixgbe_page_is_reserved(page)))
1970 1971 1972
			return true;

		/* this page cannot be reused so discard it */
A
Alexander Duyck 已提交
1973
		__free_pages(page, ixgbe_rx_pg_order(rx_ring));
1974 1975 1976
		return false;
	}

1977 1978 1979
	skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
			rx_buffer->page_offset, size, truesize);

1980
	/* avoid re-using remote pages */
A
Alexander Duyck 已提交
1981
	if (unlikely(ixgbe_page_is_reserved(page)))
1982 1983 1984 1985 1986
		return false;

#if (PAGE_SIZE < 8192)
	/* if we are only owner of page we can reuse it */
	if (unlikely(page_count(page) != 1))
1987 1988 1989 1990
		return false;

	/* flip page offset to other buffer */
	rx_buffer->page_offset ^= truesize;
1991 1992 1993 1994 1995 1996 1997
#else
	/* move offset up to the next cache line */
	rx_buffer->page_offset += truesize;

	if (rx_buffer->page_offset > last_offset)
		return false;
#endif
1998

A
Alexander Duyck 已提交
1999 2000 2001
	/* Even if we own the page, we are not allowed to use atomic_set()
	 * This would break get_page_unless_zero() users.
	 */
2002
	page_ref_inc(page);
A
Alexander Duyck 已提交
2003

2004
	return true;
2005 2006
}

2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030
static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
					     union ixgbe_adv_rx_desc *rx_desc)
{
	struct ixgbe_rx_buffer *rx_buffer;
	struct sk_buff *skb;
	struct page *page;

	rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
	page = rx_buffer->page;
	prefetchw(page);

	skb = rx_buffer->skb;

	if (likely(!skb)) {
		void *page_addr = page_address(page) +
				  rx_buffer->page_offset;

		/* prefetch first cache line of first page */
		prefetch(page_addr);
#if L1_CACHE_BYTES < 128
		prefetch(page_addr + L1_CACHE_BYTES);
#endif

		/* allocate a skb to store the frags */
2031 2032
		skb = napi_alloc_skb(&rx_ring->q_vector->napi,
				     IXGBE_RX_HDR_SIZE);
2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
		if (unlikely(!skb)) {
			rx_ring->rx_stats.alloc_rx_buff_failed++;
			return NULL;
		}

		/*
		 * we will be copying header into skb->data in
		 * pskb_may_pull so it is in our interest to prefetch
		 * it now to avoid a possible cache miss
		 */
		prefetchw(skb->data);

		/*
		 * Delay unmapping of the first packet. It carries the
		 * header information, HW may still access the header
		 * after the writeback.  Only unmap it when EOP is
		 * reached
		 */
		if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
			goto dma_sync;

		IXGBE_CB(skb)->dma = rx_buffer->dma;
	} else {
		if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
			ixgbe_dma_sync_frag(rx_ring, skb);

dma_sync:
		/* we are reusing so sync this buffer for CPU use */
		dma_sync_single_range_for_cpu(rx_ring->dev,
					      rx_buffer->dma,
					      rx_buffer->page_offset,
					      ixgbe_rx_bufsz(rx_ring),
					      DMA_FROM_DEVICE);
A
Alexander Duyck 已提交
2066 2067

		rx_buffer->skb = NULL;
2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
	}

	/* pull page into skb */
	if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
		/* hand second half of page back to the ring */
		ixgbe_reuse_rx_page(rx_ring, rx_buffer);
	} else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
		/* the page has been released from the ring */
		IXGBE_CB(skb)->page_released = true;
	} else {
		/* we are not reusing the buffer so unmap it */
		dma_unmap_page(rx_ring->dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring),
			       DMA_FROM_DEVICE);
	}

	/* clear contents of buffer_info */
	rx_buffer->page = NULL;

	return skb;
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
}

/**
 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
 * @q_vector: structure containing interrupt and ring information
 * @rx_ring: rx descriptor ring to transact packets on
 * @budget: Total limit on number of packets to process
 *
 * This function provides a "bounce buffer" approach to Rx interrupt
 * processing.  The advantage to this is that on systems that have
 * expensive overhead for IOMMU access this provides a means of avoiding
 * it by maintaining the mapping of the page to the syste.
 *
2101
 * Returns amount of work completed
2102
 **/
2103
static int ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
2104
			       struct ixgbe_ring *rx_ring,
2105
			       const int budget)
2106
{
2107
	unsigned int total_rx_bytes = 0, total_rx_packets = 0;
B
Ben Greear 已提交
2108
#ifdef IXGBE_FCOE
2109
	struct ixgbe_adapter *adapter = q_vector->adapter;
2110 2111
	int ddp_bytes;
	unsigned int mss = 0;
2112
#endif /* IXGBE_FCOE */
2113
	u16 cleaned_count = ixgbe_desc_unused(rx_ring);
2114

2115
	while (likely(total_rx_packets < budget)) {
2116 2117 2118 2119 2120 2121 2122 2123 2124
		union ixgbe_adv_rx_desc *rx_desc;
		struct sk_buff *skb;

		/* return some buffers to hardware, one at a time is too slow */
		if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
			ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
			cleaned_count = 0;
		}

2125
		rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
2126

2127
		if (!rx_desc->wb.upper.status_error)
2128
			break;
2129

2130
		/* This memory barrier is needed to keep us from reading
2131
		 * any other fields out of the rx_desc until we know the
2132
		 * descriptor has been written back
2133
		 */
2134
		dma_rmb();
2135

2136 2137
		/* retrieve a buffer from the ring */
		skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
2138

2139 2140 2141
		/* exit if we failed to retrieve a buffer */
		if (!skb)
			break;
2142 2143

		cleaned_count++;
A
Alexander Duyck 已提交
2144

2145 2146 2147
		/* place incomplete frames back on ring for completion */
		if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
			continue;
2148

2149 2150 2151
		/* verify the packet layout is correct */
		if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
			continue;
2152

2153 2154 2155
		/* probably a little skewed due to removing CRC */
		total_rx_bytes += skb->len;

2156 2157 2158
		/* populate checksum, timestamp, VLAN, and protocol */
		ixgbe_process_skb_fields(rx_ring, rx_desc, skb);

2159 2160
#ifdef IXGBE_FCOE
		/* if ddp, not passing to ULD unless for FCP_RSP or error */
2161
		if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
2162
			ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
			/* include DDPed FCoE data */
			if (ddp_bytes > 0) {
				if (!mss) {
					mss = rx_ring->netdev->mtu -
						sizeof(struct fcoe_hdr) -
						sizeof(struct fc_frame_header) -
						sizeof(struct fcoe_crc_eof);
					if (mss > 512)
						mss &= ~511;
				}
				total_rx_bytes += ddp_bytes;
				total_rx_packets += DIV_ROUND_UP(ddp_bytes,
								 mss);
			}
2177 2178
			if (!ddp_bytes) {
				dev_kfree_skb_any(skb);
2179
				continue;
2180
			}
2181
		}
2182

2183
#endif /* IXGBE_FCOE */
2184
		ixgbe_rx_skb(q_vector, skb);
2185

2186
		/* update budget accounting */
2187
		total_rx_packets++;
2188
	}
2189

2190 2191 2192 2193
	u64_stats_update_begin(&rx_ring->syncp);
	rx_ring->stats.packets += total_rx_packets;
	rx_ring->stats.bytes += total_rx_bytes;
	u64_stats_update_end(&rx_ring->syncp);
2194 2195
	q_vector->rx.total_packets += total_rx_packets;
	q_vector->rx.total_bytes += total_rx_bytes;
2196

2197
	return total_rx_packets;
2198 2199
}

2200
#ifdef CONFIG_NET_RX_BUSY_POLL
2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
/* must be called with local_bh_disable()d */
static int ixgbe_low_latency_recv(struct napi_struct *napi)
{
	struct ixgbe_q_vector *q_vector =
			container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring  *ring;
	int found = 0;

	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return LL_FLUSH_FAILED;

	if (!ixgbe_qv_lock_poll(q_vector))
		return LL_FLUSH_BUSY;

	ixgbe_for_each_ring(ring, q_vector->rx) {
		found = ixgbe_clean_rx_irq(q_vector, ring, 4);
2218
#ifdef BP_EXTENDED_STATS
2219 2220 2221 2222 2223
		if (found)
			ring->stats.cleaned += found;
		else
			ring->stats.misses++;
#endif
2224 2225 2226 2227 2228 2229 2230 2231
		if (found)
			break;
	}

	ixgbe_qv_unlock_poll(q_vector);

	return found;
}
2232
#endif	/* CONFIG_NET_RX_BUSY_POLL */
2233

2234 2235 2236 2237 2238 2239 2240 2241 2242
/**
 * ixgbe_configure_msix - Configure MSI-X hardware
 * @adapter: board private structure
 *
 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
 * interrupts.
 **/
static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
{
2243
	struct ixgbe_q_vector *q_vector;
2244
	int v_idx;
2245
	u32 mask;
2246

2247 2248
	/* Populate MSIX to EITR Select */
	if (adapter->num_vfs > 32) {
J
Jacob Keller 已提交
2249
		u32 eitrsel = BIT(adapter->num_vfs - 32) - 1;
2250 2251 2252
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
	}

2253 2254
	/*
	 * Populate the IVAR table and set the ITR values to the
2255 2256
	 * corresponding register.
	 */
2257
	for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
2258
		struct ixgbe_ring *ring;
2259
		q_vector = adapter->q_vector[v_idx];
2260

2261
		ixgbe_for_each_ring(ring, q_vector->rx)
2262 2263
			ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);

2264
		ixgbe_for_each_ring(ring, q_vector->tx)
2265 2266
			ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);

2267
		ixgbe_write_eitr(q_vector);
2268 2269
	}

2270 2271
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2272
		ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
2273
			       v_idx);
2274 2275
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2276
	case ixgbe_mac_X540:
2277 2278
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2279
	case ixgbe_mac_x550em_a:
2280
		ixgbe_set_ivar(adapter, -1, 1, v_idx);
2281 2282 2283 2284
		break;
	default:
		break;
	}
2285 2286
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);

2287
	/* set up to autoclear timer, and the vectors */
2288
	mask = IXGBE_EIMS_ENABLE_MASK;
2289 2290 2291 2292
	mask &= ~(IXGBE_EIMS_OTHER |
		  IXGBE_EIMS_MAILBOX |
		  IXGBE_EIMS_LSC);

2293
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
2294 2295
}

2296 2297 2298 2299 2300 2301 2302 2303 2304
enum latency_range {
	lowest_latency = 0,
	low_latency = 1,
	bulk_latency = 2,
	latency_invalid = 255
};

/**
 * ixgbe_update_itr - update the dynamic ITR value based on statistics
2305 2306
 * @q_vector: structure containing interrupt and ring information
 * @ring_container: structure containing ring performance data
2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317
 *
 *      Stores a new ITR value based on packets and byte
 *      counts during the last interrupt.  The advantage of per interrupt
 *      computation is faster updates and more accurate ITR for the current
 *      traffic pattern.  Constants in this function were computed
 *      based on theoretical maximum wire speed and thresholds were set based
 *      on testing data as well as attempting to minimize response time
 *      while increasing bulk throughput.
 *      this functionality is controlled by the InterruptThrottleRate module
 *      parameter (see ixgbe_param.c)
 **/
2318 2319
static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
			     struct ixgbe_ring_container *ring_container)
2320
{
2321 2322 2323
	int bytes = ring_container->total_bytes;
	int packets = ring_container->total_packets;
	u32 timepassed_us;
2324
	u64 bytes_perint;
2325
	u8 itr_setting = ring_container->itr;
2326 2327

	if (packets == 0)
2328
		return;
2329 2330

	/* simple throttlerate management
2331 2332
	 *   0-10MB/s   lowest (100000 ints/s)
	 *  10-20MB/s   low    (20000 ints/s)
2333
	 *  20-1249MB/s bulk   (12000 ints/s)
2334 2335
	 */
	/* what was last interrupt timeslice? */
2336
	timepassed_us = q_vector->itr >> 2;
2337 2338 2339
	if (timepassed_us == 0)
		return;

2340 2341 2342 2343
	bytes_perint = bytes / timepassed_us; /* bytes/usec */

	switch (itr_setting) {
	case lowest_latency:
2344
		if (bytes_perint > 10)
2345
			itr_setting = low_latency;
2346 2347
		break;
	case low_latency:
2348
		if (bytes_perint > 20)
2349
			itr_setting = bulk_latency;
2350
		else if (bytes_perint <= 10)
2351
			itr_setting = lowest_latency;
2352 2353
		break;
	case bulk_latency:
2354
		if (bytes_perint <= 20)
2355
			itr_setting = low_latency;
2356 2357 2358
		break;
	}

2359 2360 2361 2362 2363 2364
	/* clear work counters since we have the values we need */
	ring_container->total_bytes = 0;
	ring_container->total_packets = 0;

	/* write updated itr to ring container */
	ring_container->itr = itr_setting;
2365 2366
}

2367 2368
/**
 * ixgbe_write_eitr - write EITR register in hardware specific way
2369
 * @q_vector: structure containing interrupt and ring information
2370 2371 2372 2373 2374
 *
 * This function is made to be called by ethtool and by the driver
 * when it needs to update EITR registers at runtime.  Hardware
 * specific quirks/differences are taken care of here.
 */
2375
void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
2376
{
2377
	struct ixgbe_adapter *adapter = q_vector->adapter;
2378
	struct ixgbe_hw *hw = &adapter->hw;
2379
	int v_idx = q_vector->v_idx;
2380
	u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
2381

2382 2383
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
2384 2385
		/* must write high and low 16 bits to reset counter */
		itr_reg |= (itr_reg << 16);
2386 2387
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2388
	case ixgbe_mac_X540:
2389 2390
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2391
	case ixgbe_mac_x550em_a:
2392 2393 2394 2395 2396
		/*
		 * set the WDIS bit to not clear the timer bits and cause an
		 * immediate assertion of the interrupt
		 */
		itr_reg |= IXGBE_EITR_CNT_WDIS;
2397 2398 2399
		break;
	default:
		break;
2400 2401 2402 2403
	}
	IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
}

2404
static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
2405
{
2406
	u32 new_itr = q_vector->itr;
2407
	u8 current_itr;
2408

2409 2410
	ixgbe_update_itr(q_vector, &q_vector->tx);
	ixgbe_update_itr(q_vector, &q_vector->rx);
2411

2412
	current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
2413 2414 2415 2416

	switch (current_itr) {
	/* counts and packets in update_itr are dependent on these numbers */
	case lowest_latency:
2417
		new_itr = IXGBE_100K_ITR;
2418 2419
		break;
	case low_latency:
2420
		new_itr = IXGBE_20K_ITR;
2421 2422
		break;
	case bulk_latency:
2423
		new_itr = IXGBE_12K_ITR;
2424
		break;
2425 2426
	default:
		break;
2427 2428
	}

2429
	if (new_itr != q_vector->itr) {
2430
		/* do an exponential smoothing */
2431 2432
		new_itr = (10 * new_itr * q_vector->itr) /
			  ((9 * new_itr) + q_vector->itr);
2433

2434
		/* save the algorithm value here */
2435
		q_vector->itr = new_itr;
2436 2437

		ixgbe_write_eitr(q_vector);
2438 2439 2440
	}
}

2441
/**
2442
 * ixgbe_check_overtemp_subtask - check for over temperature
2443
 * @adapter: pointer to adapter
2444
 **/
2445
static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
2446 2447 2448 2449
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 eicr = adapter->interrupt_event;

2450
	if (test_bit(__IXGBE_DOWN, &adapter->state))
2451 2452
		return;

2453 2454 2455 2456 2457 2458
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;

2459
	switch (hw->device_id) {
2460 2461 2462 2463 2464 2465 2466 2467
	case IXGBE_DEV_ID_82599_T3_LOM:
		/*
		 * Since the warning interrupt is for both ports
		 * we don't have to check if:
		 *  - This interrupt wasn't for our port.
		 *  - We may have missed the interrupt so always have to
		 *    check if we  got a LSC
		 */
2468
		if (!(eicr & IXGBE_EICR_GPI_SDP0_8259X) &&
2469 2470 2471 2472
		    !(eicr & IXGBE_EICR_LSC))
			return;

		if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
J
Josh Hay 已提交
2473
			u32 speed;
2474
			bool link_up = false;
2475

J
Josh Hay 已提交
2476
			hw->mac.ops.check_link(hw, &speed, &link_up, false);
2477

2478 2479 2480 2481 2482 2483 2484 2485 2486
			if (link_up)
				return;
		}

		/* Check if this is not due to overtemp */
		if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
			return;

		break;
2487
	default:
2488 2489
		if (adapter->hw.mac.type >= ixgbe_mac_X540)
			return;
2490
		if (!(eicr & IXGBE_EICR_GPI_SDP0(hw)))
2491
			return;
2492
		break;
2493
	}
2494
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2495 2496

	adapter->interrupt_event = 0;
2497 2498
}

2499 2500 2501 2502 2503
static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;

	if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2504
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2505
		e_crit(probe, "Fan has stopped, replace the adapter\n");
2506
		/* write to clear the interrupt */
2507
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2508 2509
	}
}
2510

2511 2512
static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
2513 2514
	struct ixgbe_hw *hw = &adapter->hw;

2515 2516 2517 2518 2519 2520 2521 2522 2523
	if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
		return;

	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
		/*
		 * Need to check link state so complete overtemp check
		 * on service task
		 */
2524 2525
		if (((eicr & IXGBE_EICR_GPI_SDP0(hw)) ||
		     (eicr & IXGBE_EICR_LSC)) &&
2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
		    (!test_bit(__IXGBE_DOWN, &adapter->state))) {
			adapter->interrupt_event = eicr;
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
			ixgbe_service_event_schedule(adapter);
			return;
		}
		return;
	case ixgbe_mac_X540:
		if (!(eicr & IXGBE_EICR_TS))
			return;
		break;
	default:
		return;
	}

2541
	e_crit(drv, "%s\n", ixgbe_overheat_msg);
2542 2543
}

2544 2545 2546 2547 2548 2549 2550 2551 2552
static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
{
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		if (hw->phy.type == ixgbe_phy_nl)
			return true;
		return false;
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X550EM_x:
2553
	case ixgbe_mac_x550em_a:
2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565
		switch (hw->mac.ops.get_media_type(hw)) {
		case ixgbe_media_type_fiber:
		case ixgbe_media_type_fiber_qsfp:
			return true;
		default:
			return false;
		}
	default:
		return false;
	}
}

2566 2567 2568
static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
{
	struct ixgbe_hw *hw = &adapter->hw;
2569
	u32 eicr_mask = IXGBE_EICR_GPI_SDP2(hw);
2570

2571 2572 2573 2574 2575 2576 2577 2578
	if (!ixgbe_is_sfp(hw))
		return;

	/* Later MAC's use different SDP */
	if (hw->mac.type >= ixgbe_mac_X540)
		eicr_mask = IXGBE_EICR_GPI_SDP0_X540;

	if (eicr & eicr_mask) {
2579
		/* Clear the interrupt */
2580
		IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr_mask);
2581 2582
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
2583
			adapter->sfp_poll_time = 0;
2584 2585
			ixgbe_service_event_schedule(adapter);
		}
2586 2587
	}

2588 2589
	if (adapter->hw.mac.type == ixgbe_mac_82599EB &&
	    (eicr & IXGBE_EICR_GPI_SDP1(hw))) {
2590
		/* Clear the interrupt */
2591
		IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1(hw));
2592 2593 2594 2595
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
			ixgbe_service_event_schedule(adapter);
		}
2596 2597 2598
	}
}

2599 2600 2601 2602 2603 2604 2605 2606 2607
static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;

	adapter->lsc_int++;
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
2608
		IXGBE_WRITE_FLUSH(hw);
2609
		ixgbe_service_event_schedule(adapter);
2610 2611 2612
	}
}

2613 2614 2615 2616
static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
					   u64 qmask)
{
	u32 mask;
2617
	struct ixgbe_hw *hw = &adapter->hw;
2618

2619 2620
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2621
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2622 2623 2624
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2625
	case ixgbe_mac_X540:
2626 2627
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2628
	case ixgbe_mac_x550em_a:
2629
		mask = (qmask & 0xFFFFFFFF);
2630 2631
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
2632
		mask = (qmask >> 32);
2633 2634 2635 2636 2637
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
		break;
	default:
		break;
2638 2639 2640 2641 2642
	}
	/* skip the flush */
}

static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
2643
					    u64 qmask)
2644 2645
{
	u32 mask;
2646
	struct ixgbe_hw *hw = &adapter->hw;
2647

2648 2649
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
2650
		mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
2651 2652 2653
		IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2654
	case ixgbe_mac_X540:
2655 2656
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2657
	case ixgbe_mac_x550em_a:
2658
		mask = (qmask & 0xFFFFFFFF);
2659 2660
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
2661
		mask = (qmask >> 32);
2662 2663 2664 2665 2666
		if (mask)
			IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
		break;
	default:
		break;
2667 2668 2669 2670
	}
	/* skip the flush */
}

2671
/**
2672 2673
 * ixgbe_irq_enable - Enable default interrupt generation settings
 * @adapter: board private structure
2674
 **/
2675 2676
static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
				    bool flush)
2677
{
2678
	struct ixgbe_hw *hw = &adapter->hw;
2679
	u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
2680

2681 2682 2683
	/* don't reenable LSC while waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		mask &= ~IXGBE_EIMS_LSC;
2684

2685
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2686 2687
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
2688
			mask |= IXGBE_EIMS_GPI_SDP0(hw);
2689 2690
			break;
		case ixgbe_mac_X540:
2691 2692
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
2693
		case ixgbe_mac_x550em_a:
2694 2695 2696 2697 2698
			mask |= IXGBE_EIMS_TS;
			break;
		default:
			break;
		}
2699
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2700
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
2701 2702
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
2703 2704
		mask |= IXGBE_EIMS_GPI_SDP1(hw);
		mask |= IXGBE_EIMS_GPI_SDP2(hw);
2705
		/* fall through */
2706
	case ixgbe_mac_X540:
2707 2708
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2709 2710
	case ixgbe_mac_x550em_a:
		if (adapter->hw.device_id == IXGBE_DEV_ID_X550EM_X_SFP ||
2711
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP ||
2712
		    adapter->hw.device_id == IXGBE_DEV_ID_X550EM_A_SFP_N)
2713
			mask |= IXGBE_EIMS_GPI_SDP0(&adapter->hw);
2714 2715
		if (adapter->hw.phy.type == ixgbe_phy_x550em_ext_t)
			mask |= IXGBE_EICR_GPI_SDP0_X540;
2716
		mask |= IXGBE_EIMS_ECC;
2717 2718 2719 2720
		mask |= IXGBE_EIMS_MAILBOX;
		break;
	default:
		break;
2721
	}
J
Jacob Keller 已提交
2722

2723 2724 2725
	if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
	    !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		mask |= IXGBE_EIMS_FLOW_DIR;
2726

2727 2728 2729 2730 2731
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
	if (queues)
		ixgbe_irq_enable_queues(adapter, ~0);
	if (flush)
		IXGBE_WRITE_FLUSH(&adapter->hw);
2732 2733
}

2734
static irqreturn_t ixgbe_msix_other(int irq, void *data)
2735
{
2736
	struct ixgbe_adapter *adapter = data;
2737
	struct ixgbe_hw *hw = &adapter->hw;
2738
	u32 eicr;
2739

2740 2741 2742 2743 2744 2745 2746
	/*
	 * Workaround for Silicon errata.  Use clear-by-write instead
	 * of clear-by-read.  Reading with EICS will return the
	 * interrupt causes without clearing, which later be done
	 * with the write to EICR.
	 */
	eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2747 2748

	/* The lower 16bits of the EICR register are for the queue interrupts
2749
	 * which should be masked here in order to not accidentally clear them if
2750 2751 2752 2753 2754 2755 2756
	 * the bits are high when ixgbe_msix_other is called. There is a race
	 * condition otherwise which results in possible performance loss
	 * especially if the ixgbe_msix_other interrupt is triggering
	 * consistently (as it would when PPS is turned on for the X540 device)
	 */
	eicr &= 0xFFFF0000;

2757
	IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
2758

2759 2760
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2761

2762 2763
	if (eicr & IXGBE_EICR_MAILBOX)
		ixgbe_msg_task(adapter);
2764

2765 2766
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
2767
	case ixgbe_mac_X540:
2768 2769
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
2770
	case ixgbe_mac_x550em_a:
2771 2772 2773 2774 2775 2776 2777
		if (hw->phy.type == ixgbe_phy_x550em_ext_t &&
		    (eicr & IXGBE_EICR_GPI_SDP0_X540)) {
			adapter->flags2 |= IXGBE_FLAG2_PHY_INTERRUPT;
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR,
					IXGBE_EICR_GPI_SDP0_X540);
		}
2778 2779
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
2780
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
2781 2782 2783
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
2784 2785
		/* Handle Flow Director Full threshold interrupt */
		if (eicr & IXGBE_EICR_FLOW_DIR) {
2786
			int reinit_count = 0;
2787 2788
			int i;
			for (i = 0; i < adapter->num_tx_queues; i++) {
2789
				struct ixgbe_ring *ring = adapter->tx_ring[i];
A
Alexander Duyck 已提交
2790
				if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2791 2792 2793 2794 2795 2796 2797 2798
						       &ring->state))
					reinit_count++;
			}
			if (reinit_count) {
				/* no more flow director interrupts until after init */
				IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
				adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
				ixgbe_service_event_schedule(adapter);
2799 2800
			}
		}
2801
		ixgbe_check_sfp_event(adapter, eicr);
2802
		ixgbe_check_overtemp_event(adapter, eicr);
2803 2804 2805
		break;
	default:
		break;
2806
	}
2807

2808
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
2809 2810

	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2811
		ixgbe_ptp_check_pps_event(adapter);
2812

2813
	/* re-enable the original interrupt state, no lsc, no queues */
2814
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
2815
		ixgbe_irq_enable(adapter, false, false);
2816

2817
	return IRQ_HANDLED;
2818
}
2819

2820
static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
2821
{
2822
	struct ixgbe_q_vector *q_vector = data;
2823

2824
	/* EIAM disabled interrupts (on this vector) for us */
2825

2826
	if (q_vector->rx.ring || q_vector->tx.ring)
2827
		napi_schedule_irqoff(&q_vector->napi);
2828

2829
	return IRQ_HANDLED;
2830 2831
}

2832 2833 2834 2835 2836 2837 2838
/**
 * ixgbe_poll - NAPI Rx polling callback
 * @napi: structure for representing this polling device
 * @budget: how many packets driver is allowed to clean
 *
 * This function is used for legacy and MSI, NAPI mode
 **/
2839
int ixgbe_poll(struct napi_struct *napi, int budget)
2840 2841 2842 2843 2844
{
	struct ixgbe_q_vector *q_vector =
				container_of(napi, struct ixgbe_q_vector, napi);
	struct ixgbe_adapter *adapter = q_vector->adapter;
	struct ixgbe_ring *ring;
2845
	int per_ring_budget, work_done = 0;
2846 2847 2848 2849 2850 2851 2852
	bool clean_complete = true;

#ifdef CONFIG_IXGBE_DCA
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
		ixgbe_update_dca(q_vector);
#endif

2853 2854 2855 2856
	ixgbe_for_each_ring(ring, q_vector->tx) {
		if (!ixgbe_clean_tx_irq(q_vector, ring, budget))
			clean_complete = false;
	}
2857

2858 2859
	/* Exit if we are called by netpoll or busy polling is active */
	if ((budget <= 0) || !ixgbe_qv_lock_napi(q_vector))
2860 2861
		return budget;

2862 2863 2864 2865 2866 2867 2868
	/* attempt to distribute budget to each queue fairly, but don't allow
	 * the budget to go below 1 because we'll exit polling */
	if (q_vector->rx.count > 1)
		per_ring_budget = max(budget/q_vector->rx.count, 1);
	else
		per_ring_budget = budget;

2869 2870 2871 2872 2873
	ixgbe_for_each_ring(ring, q_vector->rx) {
		int cleaned = ixgbe_clean_rx_irq(q_vector, ring,
						 per_ring_budget);

		work_done += cleaned;
2874 2875
		if (cleaned >= per_ring_budget)
			clean_complete = false;
2876
	}
2877

2878
	ixgbe_qv_unlock_napi(q_vector);
2879 2880 2881 2882 2883
	/* If all work not completed, return budget and keep polling */
	if (!clean_complete)
		return budget;

	/* all work done, exit the polling mode */
2884
	napi_complete_done(napi, work_done);
2885 2886 2887
	if (adapter->rx_itr_setting & 1)
		ixgbe_set_itr(q_vector);
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
J
Jacob Keller 已提交
2888
		ixgbe_irq_enable_queues(adapter, BIT_ULL(q_vector->v_idx));
2889

2890
	return min(work_done, budget - 1);
2891 2892
}

2893 2894 2895 2896 2897 2898 2899 2900 2901 2902
/**
 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
 * @adapter: board private structure
 *
 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
 * interrupts from the kernel.
 **/
static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
2903
	int vector, err;
2904
	int ri = 0, ti = 0;
2905

2906
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2907
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2908
		struct msix_entry *entry = &adapter->msix_entries[vector];
R
Robert Olsson 已提交
2909

2910
		if (q_vector->tx.ring && q_vector->rx.ring) {
2911
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2912 2913 2914
				 "%s-%s-%d", netdev->name, "TxRx", ri++);
			ti++;
		} else if (q_vector->rx.ring) {
2915
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2916 2917
				 "%s-%s-%d", netdev->name, "rx", ri++);
		} else if (q_vector->tx.ring) {
2918
			snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2919
				 "%s-%s-%d", netdev->name, "tx", ti++);
2920 2921 2922
		} else {
			/* skip this unused q_vector */
			continue;
2923
		}
2924 2925
		err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
				  q_vector->name, q_vector);
2926
		if (err) {
2927
			e_err(probe, "request_irq failed for MSIX interrupt "
2928
			      "Error: %d\n", err);
2929
			goto free_queue_irqs;
2930
		}
2931 2932 2933 2934
		/* If Flow Director is enabled, set interrupt affinity */
		if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
			/* assign the mask for this irq */
			irq_set_affinity_hint(entry->vector,
2935
					      &q_vector->affinity_mask);
2936
		}
2937 2938
	}

2939
	err = request_irq(adapter->msix_entries[vector].vector,
2940
			  ixgbe_msix_other, 0, netdev->name, adapter);
2941
	if (err) {
2942
		e_err(probe, "request_irq for msix_other failed: %d\n", err);
2943
		goto free_queue_irqs;
2944 2945 2946 2947
	}

	return 0;

2948
free_queue_irqs:
2949 2950 2951 2952 2953 2954 2955
	while (vector) {
		vector--;
		irq_set_affinity_hint(adapter->msix_entries[vector].vector,
				      NULL);
		free_irq(adapter->msix_entries[vector].vector,
			 adapter->q_vector[vector]);
	}
2956 2957
	adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
	pci_disable_msix(adapter->pdev);
2958 2959 2960 2961 2962 2963
	kfree(adapter->msix_entries);
	adapter->msix_entries = NULL;
	return err;
}

/**
2964
 * ixgbe_intr - legacy mode Interrupt Handler
2965 2966 2967 2968 2969
 * @irq: interrupt number
 * @data: pointer to a network interface device structure
 **/
static irqreturn_t ixgbe_intr(int irq, void *data)
{
2970
	struct ixgbe_adapter *adapter = data;
2971
	struct ixgbe_hw *hw = &adapter->hw;
2972
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
2973 2974
	u32 eicr;

2975
	/*
2976
	 * Workaround for silicon errata #26 on 82598.  Mask the interrupt
2977 2978 2979 2980
	 * before the read of EICR.
	 */
	IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);

2981
	/* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
S
Stephen Hemminger 已提交
2982
	 * therefore no explicit interrupt disable is necessary */
2983
	eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
2984
	if (!eicr) {
2985 2986
		/*
		 * shared interrupt alert!
2987
		 * make sure interrupts are enabled because the read will
2988 2989 2990 2991 2992 2993
		 * have disabled interrupts due to EIAM
		 * finish the workaround of silicon errata on 82598.  Unmask
		 * the interrupt that we masked before the EICR read.
		 */
		if (!test_bit(__IXGBE_DOWN, &adapter->state))
			ixgbe_irq_enable(adapter, true, true);
2994
		return IRQ_NONE;	/* Not our interrupt */
2995
	}
2996

2997 2998
	if (eicr & IXGBE_EICR_LSC)
		ixgbe_check_lsc(adapter);
2999

3000 3001
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
3002
		ixgbe_check_sfp_event(adapter, eicr);
3003 3004
		/* Fall through */
	case ixgbe_mac_X540:
3005 3006
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3007
	case ixgbe_mac_x550em_a:
3008 3009
		if (eicr & IXGBE_EICR_ECC) {
			e_info(link, "Received ECC Err, initiating reset\n");
3010
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
3011 3012 3013
			ixgbe_service_event_schedule(adapter);
			IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_ECC);
		}
3014
		ixgbe_check_overtemp_event(adapter, eicr);
3015 3016 3017 3018
		break;
	default:
		break;
	}
3019

3020
	ixgbe_check_fan_failure(adapter, eicr);
J
Jacob Keller 已提交
3021
	if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
3022
		ixgbe_ptp_check_pps_event(adapter);
3023

3024
	/* would disable interrupts here but EIAM disabled it */
3025
	napi_schedule_irqoff(&q_vector->napi);
3026

3027 3028 3029 3030 3031 3032 3033
	/*
	 * re-enable link(maybe) and non-queue interrupts, no flush.
	 * ixgbe_poll will re-enable the queue interrupts
	 */
	if (!test_bit(__IXGBE_DOWN, &adapter->state))
		ixgbe_irq_enable(adapter, false, false);

3034 3035 3036 3037 3038 3039 3040 3041 3042 3043
	return IRQ_HANDLED;
}

/**
 * ixgbe_request_irq - initialize interrupts
 * @adapter: board private structure
 *
 * Attempts to configure interrupts using the best available
 * capabilities of the hardware and kernel.
 **/
3044
static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
3045 3046
{
	struct net_device *netdev = adapter->netdev;
3047
	int err;
3048

3049
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3050
		err = ixgbe_request_msix_irqs(adapter);
3051
	else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
3052
		err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
3053
				  netdev->name, adapter);
3054
	else
3055
		err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
3056
				  netdev->name, adapter);
3057

3058
	if (err)
3059
		e_err(probe, "request_irq failed, Error %d\n", err);
3060 3061 3062 3063 3064 3065

	return err;
}

static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
{
3066
	int vector;
3067

3068 3069 3070 3071
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		free_irq(adapter->pdev->irq, adapter);
		return;
	}
3072

3073 3074 3075
	for (vector = 0; vector < adapter->num_q_vectors; vector++) {
		struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
		struct msix_entry *entry = &adapter->msix_entries[vector];
3076

3077 3078 3079
		/* free only the irqs that were actually requested */
		if (!q_vector->rx.ring && !q_vector->tx.ring)
			continue;
3080

3081 3082 3083 3084
		/* clear the affinity_mask in the IRQ descriptor */
		irq_set_affinity_hint(entry->vector, NULL);

		free_irq(entry->vector, q_vector);
3085
	}
3086

3087
	free_irq(adapter->msix_entries[vector].vector, adapter);
3088 3089
}

3090 3091 3092 3093 3094 3095
/**
 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
 * @adapter: board private structure
 **/
static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
{
3096 3097
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82598EB:
3098
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
3099 3100
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3101
	case ixgbe_mac_X540:
3102 3103
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3104
	case ixgbe_mac_x550em_a:
3105 3106
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
3107
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
3108 3109 3110
		break;
	default:
		break;
3111 3112 3113
	}
	IXGBE_WRITE_FLUSH(&adapter->hw);
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3114 3115 3116 3117 3118 3119
		int vector;

		for (vector = 0; vector < adapter->num_q_vectors; vector++)
			synchronize_irq(adapter->msix_entries[vector].vector);

		synchronize_irq(adapter->msix_entries[vector++].vector);
3120 3121 3122 3123 3124
	} else {
		synchronize_irq(adapter->pdev->irq);
	}
}

3125 3126 3127 3128 3129 3130
/**
 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
 *
 **/
static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
{
3131
	struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
3132

3133
	ixgbe_write_eitr(q_vector);
3134

3135 3136
	ixgbe_set_ivar(adapter, 0, 0, 0);
	ixgbe_set_ivar(adapter, 1, 0, 0);
3137

3138
	e_info(hw, "Legacy interrupt IVAR setup done\n");
3139 3140
}

3141 3142 3143 3144 3145 3146 3147
/**
 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
 * @adapter: board private structure
 * @ring: structure containing ring specific data
 *
 * Configure the Tx descriptor ring after a reset.
 **/
3148 3149
void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3150 3151 3152
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 tdba = ring->dma;
3153
	int wait_loop = 10;
3154
	u32 txdctl = IXGBE_TXDCTL_ENABLE;
3155
	u8 reg_idx = ring->reg_idx;
3156

3157
	/* disable queue to avoid issues while updating state */
3158
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
3159 3160
	IXGBE_WRITE_FLUSH(hw);

3161
	IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
3162
			(tdba & DMA_BIT_MASK(32)));
3163 3164 3165 3166 3167
	IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_tx_desc));
	IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
3168
	ring->tail = adapter->io_addr + IXGBE_TDT(reg_idx);
3169

3170 3171
	/*
	 * set WTHRESH to encourage burst writeback, it should not be set
E
Emil Tantilov 已提交
3172 3173 3174
	 * higher than 1 when:
	 * - ITR is 0 as it could cause false TX hangs
	 * - ITR is set to > 100k int/sec and BQL is enabled
3175 3176 3177 3178 3179
	 *
	 * In order to avoid issues WTHRESH + PTHRESH should always be equal
	 * to or less than the number of on chip descriptors, which is
	 * currently 40.
	 */
E
Emil Tantilov 已提交
3180
	if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
J
Jacob Keller 已提交
3181
		txdctl |= 1u << 16;	/* WTHRESH = 1 */
3182
	else
J
Jacob Keller 已提交
3183
		txdctl |= 8u << 16;	/* WTHRESH = 8 */
3184

3185 3186 3187 3188
	/*
	 * Setting PTHRESH to 32 both improves performance
	 * and avoids a TX hang with DFP enabled
	 */
J
Jacob Keller 已提交
3189
	txdctl |= (1u << 8) |	/* HTHRESH = 1 */
3190
		   32;		/* PTHRESH = 32 */
3191 3192

	/* reinitialize flowdirector state */
3193
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3194 3195 3196 3197 3198 3199
		ring->atr_sample_rate = adapter->atr_sample_rate;
		ring->atr_count = 0;
		set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
	} else {
		ring->atr_sample_rate = 0;
	}
3200

3201 3202 3203 3204 3205
	/* initialize XPS */
	if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
		struct ixgbe_q_vector *q_vector = ring->q_vector;

		if (q_vector)
3206
			netif_set_xps_queue(ring->netdev,
3207 3208 3209 3210
					    &q_vector->affinity_mask,
					    ring->queue_index);
	}

3211 3212
	clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);

3213 3214 3215 3216 3217 3218 3219 3220 3221 3222
	/* enable queue */
	IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);

	/* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* poll to verify queue is enabled */
	do {
3223
		usleep_range(1000, 2000);
3224 3225 3226
		txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
	} while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
	if (!wait_loop)
3227
		hw_dbg(hw, "Could not enable Tx Queue %d\n", reg_idx);
3228 3229
}

3230 3231 3232
static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3233
	u32 rttdcs, mtqc;
3234
	u8 tcs = netdev_get_num_tc(adapter->netdev);
3235 3236 3237 3238 3239 3240 3241 3242 3243 3244

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	/* disable the arbiter while setting MTQC */
	rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
	rttdcs |= IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);

	/* set transmit pool layout */
3245 3246 3247 3248 3249 3250
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		mtqc = IXGBE_MTQC_VT_ENA;
		if (tcs > 4)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3251 3252
		else if (adapter->ring_feature[RING_F_VMDQ].mask ==
			 IXGBE_82599_VMDQ_4Q_MASK)
3253 3254 3255 3256 3257 3258 3259 3260
			mtqc |= IXGBE_MTQC_32VF;
		else
			mtqc |= IXGBE_MTQC_64VF;
	} else {
		if (tcs > 4)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
		else if (tcs > 1)
			mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
3261
		else
3262 3263
			mtqc = IXGBE_MTQC_64Q_1PB;
	}
3264

3265
	IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
3266

3267 3268 3269 3270 3271
	/* Enable Security TX Buffer IFG for multiple pb */
	if (tcs) {
		u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
		sectx |= IXGBE_SECTX_DCB;
		IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
3272 3273 3274 3275 3276 3277 3278
	}

	/* re-enable the arbiter */
	rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
	IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
}

3279
/**
3280
 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
3281 3282 3283 3284 3285 3286
 * @adapter: board private structure
 *
 * Configure the Tx unit of the MAC after a reset.
 **/
static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
{
3287 3288
	struct ixgbe_hw *hw = &adapter->hw;
	u32 dmatxctl;
3289
	u32 i;
3290

3291 3292 3293 3294 3295 3296 3297 3298 3299
	ixgbe_setup_mtqc(adapter);

	if (hw->mac.type != ixgbe_mac_82598EB) {
		/* DMATXCTL.EN must be before Tx queues are enabled */
		dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
		dmatxctl |= IXGBE_DMATXCTL_TE;
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
	}

3300
	/* Setup the HW Tx Head and Tail descriptor pointers */
3301 3302
	for (i = 0; i < adapter->num_tx_queues; i++)
		ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
3303 3304
}

3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354 3355 3356 3357 3358 3359
static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
				 struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl |= IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
				  struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u8 reg_idx = ring->reg_idx;
	u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));

	srrctl &= ~IXGBE_SRRCTL_DROP_EN;

	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
}

#ifdef CONFIG_IXGBE_DCB
void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#else
static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
#endif
{
	int i;
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

	/*
	 * We should set the drop enable bit if:
	 *  SR-IOV is enabled
	 *   or
	 *  Number of Rx queues > 1 and flow control is disabled
	 *
	 *  This allows us to avoid head of line blocking for security
	 *  and performance reasons.
	 */
	if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
	    !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
	} else {
		for (i = 0; i < adapter->num_rx_queues; i++)
			ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
	}
}

3360
#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
3361

3362
static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
3363
				   struct ixgbe_ring *rx_ring)
3364
{
3365
	struct ixgbe_hw *hw = &adapter->hw;
3366
	u32 srrctl;
3367
	u8 reg_idx = rx_ring->reg_idx;
3368

3369 3370
	if (hw->mac.type == ixgbe_mac_82598EB) {
		u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3371

3372 3373 3374 3375 3376 3377
		/*
		 * if VMDq is not active we must program one srrctl register
		 * per RSS queue since we have enabled RDRXCTL.MVMEN
		 */
		reg_idx &= mask;
	}
3378

3379 3380
	/* configure header buffer length, needed for RSC */
	srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
3381

3382
	/* configure the packet buffer length */
3383
	srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
3384 3385

	/* configure descriptor type */
3386
	srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
3387

3388
	IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
3389
}
3390

3391
/**
3392
 * ixgbe_rss_indir_tbl_entries - Return RSS indirection table entries
3393 3394 3395 3396 3397 3398
 * @adapter: device handle
 *
 *  - 82598/82599/X540:     128
 *  - X550(non-SRIOV mode): 512
 *  - X550(SRIOV mode):     64
 */
3399
u32 ixgbe_rss_indir_tbl_entries(struct ixgbe_adapter *adapter)
3400 3401 3402 3403 3404 3405 3406 3407 3408 3409
{
	if (adapter->hw.mac.type < ixgbe_mac_X550)
		return 128;
	else if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		return 64;
	else
		return 512;
}

/**
3410
 * ixgbe_store_reta - Write the RETA table to HW
3411 3412 3413 3414
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
3415
void ixgbe_store_reta(struct ixgbe_adapter *adapter)
3416
{
3417
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3418
	struct ixgbe_hw *hw = &adapter->hw;
3419
	u32 reta = 0;
3420 3421
	u32 indices_multi;
	u8 *indir_tbl = adapter->rss_indir_tbl;
3422

3423
	/* Fill out the redirection table as follows:
3424 3425 3426 3427
	 *  - 82598:      8 bit wide entries containing pair of 4 bit RSS
	 *    indices.
	 *  - 82599/X540: 8 bit wide entries containing 4 bit RSS index
	 *  - X550:       8 bit wide entries containing 6 bit RSS index
3428 3429 3430 3431 3432 3433
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		indices_multi = 0x11;
	else
		indices_multi = 0x1;

3434 3435 3436
	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		reta |= indices_multi * indir_tbl[i] << (i & 0x3) * 8;
3437 3438 3439 3440 3441 3442
		if ((i & 3) == 3) {
			if (i < 128)
				IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
			else
				IXGBE_WRITE_REG(hw, IXGBE_ERETA((i >> 2) - 32),
						reta);
3443
			reta = 0;
3444 3445 3446 3447
		}
	}
}

3448
/**
3449
 * ixgbe_store_vfreta - Write the RETA table to HW (x550 devices in SRIOV mode)
3450 3451 3452 3453 3454
 * @adapter: device handle
 *
 * Write the RSS redirection table stored in adapter.rss_indir_tbl[] to HW.
 */
static void ixgbe_store_vfreta(struct ixgbe_adapter *adapter)
3455
{
3456
	u32 i, reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
3457 3458
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfreta = 0;
3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478
	unsigned int pf_pool = adapter->num_vfs;

	/* Write redirection table to HW */
	for (i = 0; i < reta_entries; i++) {
		vfreta |= (u32)adapter->rss_indir_tbl[i] << (i & 0x3) * 8;
		if ((i & 3) == 3) {
			IXGBE_WRITE_REG(hw, IXGBE_PFVFRETA(i >> 2, pf_pool),
					vfreta);
			vfreta = 0;
		}
	}
}

static void ixgbe_setup_reta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 i, j;
	u32 reta_entries = ixgbe_rss_indir_tbl_entries(adapter);
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;

3479
	/* Program table for at least 4 queues w/ SR-IOV so that VFs can
3480 3481 3482
	 * make full use of any rings they may have.  We will use the
	 * PSRTYPE register to control how many rings we use within the PF.
	 */
3483 3484
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 4))
		rss_i = 4;
3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
		IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), adapter->rss_key[i]);

	/* Fill out redirection table */
	memset(adapter->rss_indir_tbl, 0, sizeof(adapter->rss_indir_tbl));

	for (i = 0, j = 0; i < reta_entries; i++, j++) {
		if (j == rss_i)
			j = 0;

		adapter->rss_indir_tbl[i] = j;
	}

	ixgbe_store_reta(adapter);
}

static void ixgbe_setup_vfreta(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3506 3507 3508 3509 3510 3511
	u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
	unsigned int pf_pool = adapter->num_vfs;
	int i, j;

	/* Fill out hash function seeds */
	for (i = 0; i < 10; i++)
3512 3513
		IXGBE_WRITE_REG(hw, IXGBE_PFVFRSSRK(i, pf_pool),
				adapter->rss_key[i]);
3514 3515 3516

	/* Fill out the redirection table */
	for (i = 0, j = 0; i < 64; i++, j++) {
3517
		if (j == rss_i)
3518
			j = 0;
3519 3520

		adapter->rss_indir_tbl[i] = j;
3521
	}
3522 3523

	ixgbe_store_vfreta(adapter);
3524 3525 3526 3527 3528
}

static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3529
	u32 mrqc = 0, rss_field = 0, vfmrqc = 0;
3530
	u32 rxcsum;
3531

3532 3533 3534 3535 3536
	/* Disable indicating checksum in descriptor, enables RSS hash */
	rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
	rxcsum |= IXGBE_RXCSUM_PCSD;
	IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);

3537
	if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
3538
		if (adapter->ring_feature[RING_F_RSS].mask)
3539
			mrqc = IXGBE_MRQC_RSSEN;
3540
	} else {
3541 3542 3543 3544 3545 3546 3547
		u8 tcs = netdev_get_num_tc(adapter->netdev);

		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
			if (tcs > 4)
				mrqc = IXGBE_MRQC_VMDQRT8TCEN;	/* 8 TCs */
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_VMDQRT4TCEN;	/* 4 TCs */
3548 3549
			else if (adapter->ring_feature[RING_F_VMDQ].mask ==
				 IXGBE_82599_VMDQ_4Q_MASK)
3550
				mrqc = IXGBE_MRQC_VMDQRSS32EN;
3551
			else
3552 3553 3554
				mrqc = IXGBE_MRQC_VMDQRSS64EN;
		} else {
			if (tcs > 4)
3555
				mrqc = IXGBE_MRQC_RTRSS8TCEN;
3556 3557 3558 3559
			else if (tcs > 1)
				mrqc = IXGBE_MRQC_RTRSS4TCEN;
			else
				mrqc = IXGBE_MRQC_RSSEN;
3560
		}
3561 3562
	}

3563
	/* Perform hash on these packet types */
3564 3565 3566 3567
	rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4 |
		     IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
		     IXGBE_MRQC_RSS_FIELD_IPV6 |
		     IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
3568

3569
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3570
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3571
	if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3572
		rss_field |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3573

3574
	netdev_rss_key_fill(adapter->rss_key, sizeof(adapter->rss_key));
3575 3576 3577 3578 3579 3580 3581 3582 3583
	if ((hw->mac.type >= ixgbe_mac_X550) &&
	    (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)) {
		unsigned int pf_pool = adapter->num_vfs;

		/* Enable VF RSS mode */
		mrqc |= IXGBE_MRQC_MULTIPLE_RSS;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);

		/* Setup RSS through the VF registers */
3584
		ixgbe_setup_vfreta(adapter);
3585 3586 3587 3588
		vfmrqc = IXGBE_MRQC_RSSEN;
		vfmrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_PFVFMRQC(pf_pool), vfmrqc);
	} else {
3589
		ixgbe_setup_reta(adapter);
3590 3591 3592
		mrqc |= rss_field;
		IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
	}
3593 3594
}

3595 3596 3597 3598 3599
/**
 * ixgbe_configure_rscctl - enable RSC for the indicated ring
 * @adapter:    address of board private structure
 * @index:      index of ring to set
 **/
3600
static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
3601
				   struct ixgbe_ring *ring)
3602 3603 3604
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rscctrl;
3605
	u8 reg_idx = ring->reg_idx;
3606

A
Alexander Duyck 已提交
3607
	if (!ring_is_rsc_enabled(ring))
3608
		return;
3609

3610
	rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
3611 3612 3613 3614
	rscctrl |= IXGBE_RSCCTL_RSCEN;
	/*
	 * we must limit the number of descriptors so that the
	 * total size of max desc * buf_len is not greater
3615
	 * than 65536
3616
	 */
3617
	rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
3618
	IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
3619 3620
}

3621 3622 3623 3624 3625 3626 3627
#define IXGBE_MAX_RX_DESC_POLL 10
static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
				       struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
3628
	u8 reg_idx = ring->reg_idx;
3629

3630 3631
	if (ixgbe_removed(hw->hw_addr))
		return;
3632 3633 3634 3635 3636 3637
	/* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	do {
3638
		usleep_range(1000, 2000);
3639 3640 3641 3642 3643 3644 3645 3646 3647
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
		      "the polling period\n", reg_idx);
	}
}

3648 3649 3650 3651 3652 3653 3654 3655
void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
			    struct ixgbe_ring *ring)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int wait_loop = IXGBE_MAX_RX_DESC_POLL;
	u32 rxdctl;
	u8 reg_idx = ring->reg_idx;

3656 3657
	if (ixgbe_removed(hw->hw_addr))
		return;
3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	rxdctl &= ~IXGBE_RXDCTL_ENABLE;

	/* write value back with RXDCTL.ENABLE bit cleared */
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	if (hw->mac.type == ixgbe_mac_82598EB &&
	    !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
		return;

	/* the hardware may take up to 100us to really disable the rx queue */
	do {
		udelay(10);
		rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
	} while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));

	if (!wait_loop) {
		e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
		      "the polling period\n", reg_idx);
	}
}

3680 3681
void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
			     struct ixgbe_ring *ring)
3682 3683 3684
{
	struct ixgbe_hw *hw = &adapter->hw;
	u64 rdba = ring->dma;
3685
	u32 rxdctl;
3686
	u8 reg_idx = ring->reg_idx;
3687

3688 3689
	/* disable queue to avoid issues while updating state */
	rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3690
	ixgbe_disable_rx_queue(adapter, ring);
3691

3692 3693 3694 3695
	IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
	IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
	IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
			ring->count * sizeof(union ixgbe_adv_rx_desc));
3696 3697 3698
	/* Force flushing of IXGBE_RDLEN to prevent MDD */
	IXGBE_WRITE_FLUSH(hw);

3699 3700
	IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
	IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
3701
	ring->tail = adapter->io_addr + IXGBE_RDT(reg_idx);
3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719 3720 3721 3722

	ixgbe_configure_srrctl(adapter, ring);
	ixgbe_configure_rscctl(adapter, ring);

	if (hw->mac.type == ixgbe_mac_82598EB) {
		/*
		 * enable cache line friendly hardware writes:
		 * PTHRESH=32 descriptors (half the internal cache),
		 * this also removes ugly rx_no_buffer_count increment
		 * HTHRESH=4 descriptors (to minimize latency on fetch)
		 * WTHRESH=8 burst writeback up to two cache lines
		 */
		rxdctl &= ~0x3FFFFF;
		rxdctl |=  0x080420;
	}

	/* enable receive descriptor ring */
	rxdctl |= IXGBE_RXDCTL_ENABLE;
	IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);

	ixgbe_rx_desc_queue_enable(adapter, ring);
3723
	ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
3724 3725
}

3726 3727 3728
static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
3729
	int rss_i = adapter->ring_feature[RING_F_RSS].indices;
3730
	u16 pool;
3731 3732 3733

	/* PSRTYPE must be initialized in non 82598 adapters */
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
3734 3735
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
3736
		      IXGBE_PSRTYPE_L2HDR |
3737
		      IXGBE_PSRTYPE_IPV6HDR;
3738 3739 3740 3741

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

3742
	if (rss_i > 3)
J
Jacob Keller 已提交
3743
		psrtype |= 2u << 29;
3744
	else if (rss_i > 1)
J
Jacob Keller 已提交
3745
		psrtype |= 1u << 29;
3746

3747 3748
	for_each_set_bit(pool, &adapter->fwd_bitmask, 32)
		IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
3749 3750
}

3751 3752 3753 3754
static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg_offset, vf_shift;
3755
	u32 gcr_ext, vmdctl;
3756
	int i;
3757 3758 3759 3760 3761

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return;

	vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3762 3763
	vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
	vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
3764
	vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
3765 3766
	vmdctl |= IXGBE_VT_CTL_REPLEN;
	IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
3767

3768 3769
	vf_shift = VMDQ_P(0) % 32;
	reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
3770 3771

	/* Enable only the PF's pool for Tx/Rx */
3772
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), GENMASK(31, vf_shift));
3773
	IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3774
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), GENMASK(31, vf_shift));
3775
	IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
3776
	if (adapter->bridge_mode == BRIDGE_MODE_VEB)
3777
		IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3778 3779

	/* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3780
	hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
3781

3782 3783 3784
	/* clear VLAN promisc flag so VFTA will be updated if necessary */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

3785 3786 3787 3788
	/*
	 * Set up VF register offsets for selected VT Mode,
	 * i.e. 32 or 64 VFs for SR-IOV
	 */
3789 3790 3791 3792 3793 3794 3795 3796 3797 3798 3799 3800
	switch (adapter->ring_feature[RING_F_VMDQ].mask) {
	case IXGBE_82599_VMDQ_8Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
		break;
	case IXGBE_82599_VMDQ_4Q_MASK:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
		break;
	default:
		gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
		break;
	}

3801 3802
	IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);

3803
	for (i = 0; i < adapter->num_vfs; i++) {
3804 3805 3806
		/* configure spoof checking */
		ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i,
					  adapter->vfinfo[i].spoofchk_enabled);
3807 3808 3809 3810

		/* Enable/Disable RSS query feature  */
		ixgbe_ndo_set_vf_rss_query_en(adapter->netdev, i,
					  adapter->vfinfo[i].rss_query_enabled);
3811
	}
3812 3813
}

3814
static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
3815 3816 3817 3818
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *netdev = adapter->netdev;
	int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
3819 3820 3821
	struct ixgbe_ring *rx_ring;
	int i;
	u32 mhadd, hlreg0;
3822

3823
#ifdef IXGBE_FCOE
3824 3825 3826 3827
	/* adjust max frame to be able to do baby jumbo for FCoE */
	if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
	    (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
		max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3828

3829
#endif /* IXGBE_FCOE */
3830 3831 3832 3833 3834

	/* adjust max frame to be at least the size of a standard frame */
	if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
		max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);

3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846
	mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
	if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
		mhadd &= ~IXGBE_MHADD_MFS_MASK;
		mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;

		IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
	}

	hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
	/* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
	hlreg0 |= IXGBE_HLREG0_JUMBOEN;
	IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3847

3848 3849 3850 3851
	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3852
	for (i = 0; i < adapter->num_rx_queues; i++) {
3853
		rx_ring = adapter->rx_ring[i];
A
Alexander Duyck 已提交
3854 3855
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
			set_ring_rsc_enabled(rx_ring);
3856
		else
A
Alexander Duyck 已提交
3857
			clear_ring_rsc_enabled(rx_ring);
3858 3859 3860
	}
}

3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872 3873 3874 3875 3876 3877 3878 3879
static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		/*
		 * For VMDq support of different descriptor types or
		 * buffer sizes through the use of multiple SRRCTL
		 * registers, RDRXCTL.MVMEN must be set to 1
		 *
		 * also, the manual doesn't mention it clearly but DCA hints
		 * will only use queue 0's tags unless this bit is set.  Side
		 * effects of setting this bit are only that SRRCTL must be
		 * fully programmed [0..15]
		 */
		rdrxctl |= IXGBE_RDRXCTL_MVMEN;
		break;
3880 3881
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
3882
	case ixgbe_mac_x550em_a:
3883 3884 3885
		if (adapter->num_vfs)
			rdrxctl |= IXGBE_RDRXCTL_PSP;
		/* fall through for older HW */
3886
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
3887
	case ixgbe_mac_X540:
3888 3889 3890 3891 3892 3893 3894 3895 3896 3897 3898 3899 3900 3901 3902 3903
		/* Disable RSC for ACK packets */
		IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
		   (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
		rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
		/* hardware requires some bits to be set by default */
		rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
		rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
		break;
	default:
		/* We should do nothing since we don't know this hardware */
		return;
	}

	IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
}

3904 3905 3906 3907 3908 3909 3910 3911 3912 3913
/**
 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
 * @adapter: board private structure
 *
 * Configure the Rx unit of the MAC after a reset.
 **/
static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
3914
	u32 rxctrl, rfctl;
3915 3916

	/* disable receives while setting up the descriptors */
3917
	hw->mac.ops.disable_rx(hw);
3918 3919

	ixgbe_setup_psrtype(adapter);
3920
	ixgbe_setup_rdrxctl(adapter);
3921

3922 3923 3924 3925 3926
	/* RSC Setup */
	rfctl = IXGBE_READ_REG(hw, IXGBE_RFCTL);
	rfctl &= ~IXGBE_RFCTL_RSC_DIS;
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
		rfctl |= IXGBE_RFCTL_RSC_DIS;
3927 3928 3929

	/* disable NFS filtering */
	rfctl |= (IXGBE_RFCTL_NFSW_DIS | IXGBE_RFCTL_NFSR_DIS);
3930 3931
	IXGBE_WRITE_REG(hw, IXGBE_RFCTL, rfctl);

3932
	/* Program registers for the distribution of queues */
3933 3934
	ixgbe_setup_mrqc(adapter);

3935 3936 3937 3938 3939 3940 3941
	/* set_rx_buffer_len must be called before ring initialization */
	ixgbe_set_rx_buffer_len(adapter);

	/*
	 * Setup the HW Rx Head and Tail Descriptor Pointers and
	 * the Base and Length of the Rx Descriptor Ring
	 */
3942 3943
	for (i = 0; i < adapter->num_rx_queues; i++)
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
3944

3945
	rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3946 3947 3948 3949 3950 3951 3952
	/* disable drop enable for 82598 parts */
	if (hw->mac.type == ixgbe_mac_82598EB)
		rxctrl |= IXGBE_RXCTRL_DMBYPS;

	/* enable all receives */
	rxctrl |= IXGBE_RXCTRL_RXEN;
	hw->mac.ops.enable_rx_dma(hw, rxctrl);
3953 3954
}

3955 3956
static int ixgbe_vlan_rx_add_vid(struct net_device *netdev,
				 __be16 proto, u16 vid)
3957 3958 3959 3960 3961
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* add VID to filter table */
3962 3963 3964
	if (!vid || !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true, !!vid);

3965
	set_bit(vid, adapter->active_vlans);
3966 3967

	return 0;
3968 3969
}

3970 3971 3972 3973 3974 3975 3976 3977 3978 3979 3980 3981 3982 3983 3984 3985 3986 3987 3988 3989 3990 3991 3992 3993 3994 3995 3996 3997 3998 3999 4000 4001 4002
static int ixgbe_find_vlvf_entry(struct ixgbe_hw *hw, u32 vlan)
{
	u32 vlvf;
	int idx;

	/* short cut the special case */
	if (vlan == 0)
		return 0;

	/* Search for the vlan id in the VLVF entries */
	for (idx = IXGBE_VLVF_ENTRIES; --idx;) {
		vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(idx));
		if ((vlvf & VLAN_VID_MASK) == vlan)
			break;
	}

	return idx;
}

void ixgbe_update_pf_promisc_vlvf(struct ixgbe_adapter *adapter, u32 vid)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 bits, word;
	int idx;

	idx = ixgbe_find_vlvf_entry(hw, vid);
	if (!idx)
		return;

	/* See if any other pools are set for this VLAN filter
	 * entry other than the PF.
	 */
	word = idx * 2 + (VMDQ_P(0) / 32);
J
Jacob Keller 已提交
4003
	bits = ~BIT(VMDQ_P(0) % 32);
4004 4005 4006 4007 4008 4009 4010 4011 4012 4013
	bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));

	/* Disable the filter so this falls into the default pool. */
	if (!bits && !IXGBE_READ_REG(hw, IXGBE_VLVFB(word ^ 1))) {
		if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
			IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), 0);
		IXGBE_WRITE_REG(hw, IXGBE_VLVF(idx), 0);
	}
}

4014 4015
static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev,
				  __be16 proto, u16 vid)
4016 4017 4018 4019 4020
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	/* remove VID from filter table */
4021
	if (vid && !(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
4022 4023
		hw->mac.ops.set_vfta(hw, vid, VMDQ_P(0), false, true);

4024
	clear_bit(vid, adapter->active_vlans);
4025 4026

	return 0;
4027 4028
}

4029 4030 4031 4032 4033 4034 4035 4036
/**
 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
 * @adapter: driver data
 */
static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl;
4037 4038 4039 4040
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4041 4042
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl &= ~IXGBE_VLNCTRL_VME;
4043 4044 4045
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4046
	case ixgbe_mac_X540:
4047 4048
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4049
	case ixgbe_mac_x550em_a:
4050
		for (i = 0; i < adapter->num_rx_queues; i++) {
4051 4052 4053 4054 4055
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4056 4057 4058 4059 4060 4061 4062 4063 4064 4065 4066
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl &= ~IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

/**
4067
 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
4068 4069
 * @adapter: driver data
 */
4070
static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
4071 4072
{
	struct ixgbe_hw *hw = &adapter->hw;
4073
	u32 vlnctrl;
4074 4075 4076 4077
	int i, j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
4078 4079
		vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
		vlnctrl |= IXGBE_VLNCTRL_VME;
4080 4081 4082
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
4083
	case ixgbe_mac_X540:
4084 4085
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4086
	case ixgbe_mac_x550em_a:
4087
		for (i = 0; i < adapter->num_rx_queues; i++) {
4088 4089 4090 4091 4092
			struct ixgbe_ring *ring = adapter->rx_ring[i];

			if (ring->l2_accel_priv)
				continue;
			j = ring->reg_idx;
4093 4094 4095 4096 4097 4098 4099 4100 4101 4102
			vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
			vlnctrl |= IXGBE_RXDCTL_VME;
			IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
		}
		break;
	default:
		break;
	}
}

4103 4104 4105 4106 4107
static void ixgbe_vlan_promisc_enable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4108 4109
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);

4110 4111 4112 4113 4114
	if (adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) {
	/* For VMDq and SR-IOV we must leave VLAN filtering enabled */
		vlnctrl |= IXGBE_VLNCTRL_VFE;
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
	} else {
4115
		vlnctrl &= ~IXGBE_VLNCTRL_VFE;
4116 4117 4118 4119
		IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
		return;
	}

4120 4121 4122 4123
	/* Nothing to do for 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

4124 4125 4126 4127 4128 4129 4130 4131 4132 4133 4134 4135
	/* We are already in VLAN promisc, nothing to do */
	if (adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC)
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 |= IXGBE_FLAG2_VLAN_PROMISC;

	/* Add PF to all active pools */
	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 reg_offset = IXGBE_VLVFB(i * 2 + VMDQ_P(0) / 32);
		u32 vlvfb = IXGBE_READ_REG(hw, reg_offset);

J
Jacob Keller 已提交
4136
		vlvfb |= BIT(VMDQ_P(0) % 32);
4137 4138 4139 4140 4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165
		IXGBE_WRITE_REG(hw, reg_offset, vlvfb);
	}

	/* Set all bits in the VLAN filter table array */
	for (i = hw->mac.vft_size; i--;)
		IXGBE_WRITE_REG(hw, IXGBE_VFTA(i), ~0U);
}

#define VFTA_BLOCK_SIZE 8
static void ixgbe_scrub_vfta(struct ixgbe_adapter *adapter, u32 vfta_offset)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
	u32 vid_start = vfta_offset * 32;
	u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
	u32 i, vid, word, bits;

	for (i = IXGBE_VLVF_ENTRIES; --i;) {
		u32 vlvf = IXGBE_READ_REG(hw, IXGBE_VLVF(i));

		/* pull VLAN ID from VLVF */
		vid = vlvf & VLAN_VID_MASK;

		/* only concern outselves with a certain range */
		if (vid < vid_start || vid >= vid_end)
			continue;

		if (vlvf) {
			/* record VLAN ID in VFTA */
J
Jacob Keller 已提交
4166
			vfta[(vid - vid_start) / 32] |= BIT(vid % 32);
4167 4168 4169 4170 4171 4172 4173 4174

			/* if PF is part of this then continue */
			if (test_bit(vid, adapter->active_vlans))
				continue;
		}

		/* remove PF from the pool */
		word = i * 2 + VMDQ_P(0) / 32;
J
Jacob Keller 已提交
4175
		bits = ~BIT(VMDQ_P(0) % 32);
4176 4177 4178 4179 4180 4181 4182 4183 4184 4185 4186 4187 4188 4189 4190 4191 4192 4193 4194 4195 4196
		bits &= IXGBE_READ_REG(hw, IXGBE_VLVFB(word));
		IXGBE_WRITE_REG(hw, IXGBE_VLVFB(word), bits);
	}

	/* extract values from active_vlans and write back to VFTA */
	for (i = VFTA_BLOCK_SIZE; i--;) {
		vid = (vfta_offset + i) * 32;
		word = vid / BITS_PER_LONG;
		bits = vid % BITS_PER_LONG;

		vfta[i] |= adapter->active_vlans[word] >> bits;

		IXGBE_WRITE_REG(hw, IXGBE_VFTA(vfta_offset + i), vfta[i]);
	}
}

static void ixgbe_vlan_promisc_disable(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vlnctrl, i;

4197 4198 4199 4200 4201
	/* Set VLAN filtering to enabled */
	vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
	vlnctrl |= IXGBE_VLNCTRL_VFE;
	IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);

4202 4203
	if (!(adapter->flags & IXGBE_FLAG_VMDQ_ENABLED) ||
	    hw->mac.type == ixgbe_mac_82598EB)
4204 4205 4206 4207 4208 4209 4210 4211 4212 4213 4214 4215 4216
		return;

	/* We are not in VLAN promisc, nothing to do */
	if (!(adapter->flags2 & IXGBE_FLAG2_VLAN_PROMISC))
		return;

	/* Set flag so we don't redo unnecessary work */
	adapter->flags2 &= ~IXGBE_FLAG2_VLAN_PROMISC;

	for (i = 0; i < hw->mac.vft_size; i += VFTA_BLOCK_SIZE)
		ixgbe_scrub_vfta(adapter, i);
}

4217 4218
static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
{
4219
	u16 vid = 1;
4220

4221
	ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
4222

4223
	for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
4224
		ixgbe_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
4225 4226
}

4227 4228 4229 4230 4231 4232 4233 4234 4235 4236 4237 4238 4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249
/**
 * ixgbe_write_mc_addr_list - write multicast addresses to MTA
 * @netdev: network interface device structure
 *
 * Writes multicast address list to the MTA hash table.
 * Returns: -ENOMEM on failure
 *                0 on no addresses written
 *                X on writing X addresses to MTA
 **/
static int ixgbe_write_mc_addr_list(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (!netif_running(netdev))
		return 0;

	if (hw->mac.ops.update_mc_addr_list)
		hw->mac.ops.update_mc_addr_list(hw, netdev);
	else
		return -ENOMEM;

#ifdef CONFIG_PCI_IOV
4250
	ixgbe_restore_vf_multicasts(adapter);
4251 4252 4253 4254 4255
#endif

	return netdev_mc_count(netdev);
}

4256 4257 4258
#ifdef CONFIG_PCI_IOV
void ixgbe_full_sync_mac_table(struct ixgbe_adapter *adapter)
{
4259
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4260 4261
	struct ixgbe_hw *hw = &adapter->hw;
	int i;
4262 4263 4264 4265 4266 4267 4268 4269

	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
4270 4271 4272 4273 4274 4275
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
	}
}

4276
#endif
4277 4278
static void ixgbe_sync_mac_table(struct ixgbe_adapter *adapter)
{
4279
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4280 4281 4282
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

4283 4284 4285 4286 4287 4288 4289 4290 4291 4292 4293 4294 4295
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (!(mac_table->state & IXGBE_MAC_STATE_MODIFIED))
			continue;

		mac_table->state &= ~IXGBE_MAC_STATE_MODIFIED;

		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
			hw->mac.ops.set_rar(hw, i,
					    mac_table->addr,
					    mac_table->pool,
					    IXGBE_RAH_AV);
		else
			hw->mac.ops.clear_rar(hw, i);
4296 4297 4298 4299 4300
	}
}

static void ixgbe_flush_sw_mac_table(struct ixgbe_adapter *adapter)
{
4301
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4302
	struct ixgbe_hw *hw = &adapter->hw;
4303
	int i;
4304

4305 4306 4307
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;
4308
	}
4309

4310 4311 4312
	ixgbe_sync_mac_table(adapter);
}

4313
static int ixgbe_available_rars(struct ixgbe_adapter *adapter, u16 pool)
4314
{
4315
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4316 4317 4318
	struct ixgbe_hw *hw = &adapter->hw;
	int i, count = 0;

4319 4320 4321 4322 4323 4324 4325 4326 4327 4328 4329 4330
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* do not count default RAR as available */
		if (mac_table->state & IXGBE_MAC_STATE_DEFAULT)
			continue;

		/* only count unused and addresses that belong to us */
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE) {
			if (mac_table->pool != pool)
				continue;
		}

		count++;
4331
	}
4332

4333 4334 4335 4336
	return count;
}

/* this function destroys the first RAR entry */
4337
static void ixgbe_mac_set_default_filter(struct ixgbe_adapter *adapter)
4338
{
4339
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4340 4341
	struct ixgbe_hw *hw = &adapter->hw;

4342 4343 4344 4345 4346 4347
	memcpy(&mac_table->addr, hw->mac.addr, ETH_ALEN);
	mac_table->pool = VMDQ_P(0);

	mac_table->state = IXGBE_MAC_STATE_DEFAULT | IXGBE_MAC_STATE_IN_USE;

	hw->mac.ops.set_rar(hw, 0, mac_table->addr, mac_table->pool,
4348 4349 4350
			    IXGBE_RAH_AV);
}

4351 4352
int ixgbe_add_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4353
{
4354
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4355 4356 4357 4358 4359 4360
	struct ixgbe_hw *hw = &adapter->hw;
	int i;

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4361 4362
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		if (mac_table->state & IXGBE_MAC_STATE_IN_USE)
4363
			continue;
4364 4365 4366 4367 4368 4369 4370

		ether_addr_copy(mac_table->addr, addr);
		mac_table->pool = pool;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED |
				    IXGBE_MAC_STATE_IN_USE;

4371
		ixgbe_sync_mac_table(adapter);
4372

4373 4374
		return i;
	}
4375

4376 4377 4378
	return -ENOMEM;
}

4379 4380
int ixgbe_del_mac_filter(struct ixgbe_adapter *adapter,
			 const u8 *addr, u16 pool)
4381
{
4382
	struct ixgbe_mac_addr *mac_table = &adapter->mac_table[0];
4383
	struct ixgbe_hw *hw = &adapter->hw;
4384
	int i;
4385 4386 4387 4388

	if (is_zero_ether_addr(addr))
		return -EINVAL;

4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402 4403 4404 4405 4406
	/* search table for addr, if found clear IN_USE flag and sync */
	for (i = 0; i < hw->mac.num_rar_entries; i++, mac_table++) {
		/* we can only delete an entry if it is in use */
		if (!(mac_table->state & IXGBE_MAC_STATE_IN_USE))
			continue;
		/* we only care about entries that belong to the given pool */
		if (mac_table->pool != pool)
			continue;
		/* we only care about a specific MAC address */
		if (!ether_addr_equal(addr, mac_table->addr))
			continue;

		mac_table->state |= IXGBE_MAC_STATE_MODIFIED;
		mac_table->state &= ~IXGBE_MAC_STATE_IN_USE;

		ixgbe_sync_mac_table(adapter);

		return 0;
4407
	}
4408

4409 4410
	return -ENOMEM;
}
4411 4412 4413 4414 4415 4416 4417 4418 4419
/**
 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
 * @netdev: network interface device structure
 *
 * Writes unicast address list to the RAR table.
 * Returns: -ENOMEM on failure/insufficient address space
 *                0 on no addresses written
 *                X on writing X addresses to the RAR table
 **/
4420
static int ixgbe_write_uc_addr_list(struct net_device *netdev, int vfn)
4421 4422 4423 4424 4425
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int count = 0;

	/* return ENOMEM indicating insufficient memory for addresses */
4426
	if (netdev_uc_count(netdev) > ixgbe_available_rars(adapter, vfn))
4427 4428
		return -ENOMEM;

4429
	if (!netdev_uc_empty(netdev)) {
4430 4431
		struct netdev_hw_addr *ha;
		netdev_for_each_uc_addr(ha, netdev) {
4432 4433
			ixgbe_del_mac_filter(adapter, ha->addr, vfn);
			ixgbe_add_mac_filter(adapter, ha->addr, vfn);
4434 4435 4436 4437 4438 4439
			count++;
		}
	}
	return count;
}

4440 4441 4442 4443 4444 4445 4446 4447 4448 4449 4450 4451 4452 4453 4454 4455 4456 4457 4458
static int ixgbe_uc_sync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int ret;

	ret = ixgbe_add_mac_filter(adapter, addr, VMDQ_P(0));

	return min_t(int, ret, 0);
}

static int ixgbe_uc_unsync(struct net_device *netdev, const unsigned char *addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	ixgbe_del_mac_filter(adapter, addr, VMDQ_P(0));

	return 0;
}

4459
/**
4460
 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
4461 4462
 * @netdev: network interface device structure
 *
4463 4464 4465 4466
 * The set_rx_method entry point is called whenever the unicast/multicast
 * address list or the network interface flags are updated.  This routine is
 * responsible for configuring the hardware for proper unicast, multicast and
 * promiscuous mode.
4467
 **/
4468
void ixgbe_set_rx_mode(struct net_device *netdev)
4469 4470 4471
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
4472
	u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
4473
	netdev_features_t features = netdev->features;
4474
	int count;
4475 4476 4477 4478

	/* Check for Promiscuous and All Multicast modes */
	fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);

4479
	/* set all bits that we expect to always be set */
B
Ben Greear 已提交
4480
	fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
4481 4482 4483 4484
	fctrl |= IXGBE_FCTRL_BAM;
	fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
	fctrl |= IXGBE_FCTRL_PMCF;

4485 4486
	/* clear the bits we are changing the status of */
	fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4487
	if (netdev->flags & IFF_PROMISC) {
4488
		hw->addr_ctrl.user_set_promisc = true;
4489
		fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
4490
		vmolr |= IXGBE_VMOLR_MPE;
4491
		features &= ~NETIF_F_HW_VLAN_CTAG_FILTER;
4492
	} else {
4493 4494
		if (netdev->flags & IFF_ALLMULTI) {
			fctrl |= IXGBE_FCTRL_MPE;
4495
			vmolr |= IXGBE_VMOLR_MPE;
4496
		}
4497
		hw->addr_ctrl.user_set_promisc = false;
4498 4499 4500 4501 4502 4503 4504
	}

	/*
	 * Write addresses to available RAR registers, if there is not
	 * sufficient space to store all the addresses then enable
	 * unicast promiscuous mode
	 */
4505
	if (__dev_uc_sync(netdev, ixgbe_uc_sync, ixgbe_uc_unsync)) {
4506 4507
		fctrl |= IXGBE_FCTRL_UPE;
		vmolr |= IXGBE_VMOLR_ROPE;
4508 4509
	}

4510 4511 4512 4513
	/* Write addresses to the MTA, if the attempt fails
	 * then we should just turn on promiscuous mode so
	 * that we can at least receive multicast traffic
	 */
4514 4515 4516 4517 4518 4519 4520
	count = ixgbe_write_mc_addr_list(netdev);
	if (count < 0) {
		fctrl |= IXGBE_FCTRL_MPE;
		vmolr |= IXGBE_VMOLR_MPE;
	} else if (count) {
		vmolr |= IXGBE_VMOLR_ROMPE;
	}
4521 4522 4523

	if (hw->mac.type != ixgbe_mac_82598EB) {
		vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
4524 4525
			 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
			   IXGBE_VMOLR_ROPE);
4526
		IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
4527 4528
	}

B
Ben Greear 已提交
4529
	/* This is useful for sniffing bad packets. */
4530
	if (features & NETIF_F_RXALL) {
B
Ben Greear 已提交
4531 4532 4533 4534 4535 4536 4537 4538 4539 4540
		/* UPE and MPE will be handled by normal PROMISC logic
		 * in e1000e_set_rx_mode */
		fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
			  IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
			  IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */

		fctrl &= ~(IXGBE_FCTRL_DPF);
		/* NOTE:  VLAN filtering is disabled by setting PROMISC */
	}

4541
	IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
4542

4543
	if (features & NETIF_F_HW_VLAN_CTAG_RX)
4544 4545 4546
		ixgbe_vlan_strip_enable(adapter);
	else
		ixgbe_vlan_strip_disable(adapter);
4547 4548 4549 4550 4551

	if (features & NETIF_F_HW_VLAN_CTAG_FILTER)
		ixgbe_vlan_promisc_disable(adapter);
	else
		ixgbe_vlan_promisc_enable(adapter);
4552 4553
}

4554 4555 4556 4557
static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4558 4559
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
		ixgbe_qv_init_lock(adapter->q_vector[q_idx]);
4560
		napi_enable(&adapter->q_vector[q_idx]->napi);
4561
	}
4562 4563 4564 4565 4566 4567
}

static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
{
	int q_idx;

4568
	for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++) {
4569
		napi_disable(&adapter->q_vector[q_idx]->napi);
4570
		while (!ixgbe_qv_disable(adapter->q_vector[q_idx])) {
4571
			pr_info("QV %d locked\n", q_idx);
4572
			usleep_range(1000, 20000);
4573 4574
		}
	}
4575 4576
}

4577
static void ixgbe_clear_udp_tunnel_port(struct ixgbe_adapter *adapter, u32 mask)
4578
{
4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vxlanctrl;

	if (!(adapter->flags & (IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE |
				IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)))
		return;

	vxlanctrl = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) && ~mask;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, vxlanctrl);

	if (mask & IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK)
4590
		adapter->vxlan_port = 0;
4591 4592 4593

	if (mask & IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK)
		adapter->geneve_port = 0;
4594 4595
}

J
Jeff Kirsher 已提交
4596
#ifdef CONFIG_IXGBE_DCB
4597
/**
4598 4599 4600 4601 4602 4603 4604 4605 4606 4607
 * ixgbe_configure_dcb - Configure DCB hardware
 * @adapter: ixgbe adapter struct
 *
 * This is called by the driver on open to configure the DCB hardware.
 * This is also called by the gennetlink interface when reconfiguring
 * the DCB state.
 */
static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4608
	int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
4609

4610 4611 4612 4613 4614 4615 4616 4617 4618
	if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
		if (hw->mac.type == ixgbe_mac_82598EB)
			netif_set_gso_max_size(adapter->netdev, 65536);
		return;
	}

	if (hw->mac.type == ixgbe_mac_82598EB)
		netif_set_gso_max_size(adapter->netdev, 32768);

4619
#ifdef IXGBE_FCOE
4620 4621
	if (adapter->netdev->features & NETIF_F_FCOE_MTU)
		max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
4622
#endif
4623 4624 4625

	/* reconfigure the hardware */
	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
4626 4627 4628 4629 4630
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_TX_CONFIG);
		ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
						DCB_RX_CONFIG);
		ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
4631 4632 4633 4634 4635 4636 4637
	} else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
		ixgbe_dcb_hw_ets(&adapter->hw,
				 adapter->ixgbe_ieee_ets,
				 max_frame);
		ixgbe_dcb_hw_pfc_config(&adapter->hw,
					adapter->ixgbe_ieee_pfc->pfc_en,
					adapter->ixgbe_ieee_ets->prio_tc);
4638
	}
4639 4640 4641

	/* Enable RSS Hash per TC */
	if (hw->mac.type != ixgbe_mac_82598EB) {
4642 4643
		u32 msb = 0;
		u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
4644

4645 4646 4647 4648
		while (rss_i) {
			msb++;
			rss_i >>= 1;
		}
4649

4650 4651
		/* write msb to all 8 TCs in one write */
		IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
4652
	}
4653
}
4654 4655 4656 4657 4658
#endif

/* Additional bittime to account for IXGBE framing */
#define IXGBE_ETH_FRAMING 20

4659
/**
4660 4661 4662
 * ixgbe_hpbthresh - calculate high water mark for flow control
 *
 * @adapter: board private structure to calculate for
4663
 * @pb: packet buffer to calculate
4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676
 */
static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int link, tc, kb, marker;
	u32 dv_id, rx_pba;

	/* Calculate max LAN frame size */
	tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;

#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
4677 4678 4679 4680
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == ixgbe_fcoe_get_tc(adapter)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
4681
#endif
4682

4683 4684 4685
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4686 4687
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4688
	case ixgbe_mac_x550em_a:
4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710 4711 4712 4713 4714 4715 4716 4717 4718 4719
		dv_id = IXGBE_DV_X540(link, tc);
		break;
	default:
		dv_id = IXGBE_DV(link, tc);
		break;
	}

	/* Loopback switch introduces additional latency */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		dv_id += IXGBE_B2BT(tc);

	/* Delay value is calculated in bit times convert to KB */
	kb = IXGBE_BT2KB(dv_id);
	rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;

	marker = rx_pba - kb;

	/* It is possible that the packet buffer is not large enough
	 * to provide required headroom. In this case throw an error
	 * to user and a do the best we can.
	 */
	if (marker < 0) {
		e_warn(drv, "Packet Buffer(%i) can not provide enough"
			    "headroom to support flow control."
			    "Decrease MTU or number of traffic classes\n", pb);
		marker = tc + 1;
	}

	return marker;
}

4720
/**
4721 4722 4723
 * ixgbe_lpbthresh - calculate low water mark for for flow control
 *
 * @adapter: board private structure to calculate for
4724
 * @pb: packet buffer to calculate
4725
 */
4726
static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter, int pb)
4727 4728 4729 4730 4731 4732 4733 4734 4735
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct net_device *dev = adapter->netdev;
	int tc;
	u32 dv_id;

	/* Calculate max LAN frame size */
	tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;

4736 4737 4738 4739 4740 4741 4742 4743
#ifdef IXGBE_FCOE
	/* FCoE traffic class uses FCOE jumbo frames */
	if ((dev->features & NETIF_F_FCOE_MTU) &&
	    (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
	    (pb == netdev_get_prio_tc_map(dev, adapter->fcoe.up)))
		tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
#endif

4744 4745 4746
	/* Calculate delay value for device */
	switch (hw->mac.type) {
	case ixgbe_mac_X540:
4747 4748
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
4749
	case ixgbe_mac_x550em_a:
4750 4751 4752 4753 4754 4755 4756 4757 4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769 4770 4771 4772 4773 4774
		dv_id = IXGBE_LOW_DV_X540(tc);
		break;
	default:
		dv_id = IXGBE_LOW_DV(tc);
		break;
	}

	/* Delay value is calculated in bit times convert to KB */
	return IXGBE_BT2KB(dv_id);
}

/*
 * ixgbe_pbthresh_setup - calculate and setup high low water marks
 */
static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	int num_tc = netdev_get_num_tc(adapter->netdev);
	int i;

	if (!num_tc)
		num_tc = 1;

	for (i = 0; i < num_tc; i++) {
		hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
4775
		hw->fc.low_water[i] = ixgbe_lpbthresh(adapter, i);
4776 4777

		/* Low water marks must not be larger than high water marks */
4778 4779
		if (hw->fc.low_water[i] > hw->fc.high_water[i])
			hw->fc.low_water[i] = 0;
4780
	}
4781 4782 4783

	for (; i < MAX_TRAFFIC_CLASS; i++)
		hw->fc.high_water[i] = 0;
4784 4785
}

4786 4787 4788
static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4789 4790
	int hdrm;
	u8 tc = netdev_get_num_tc(adapter->netdev);
4791 4792 4793

	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
	    adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4794 4795 4796
		hdrm = 32 << adapter->fdir_pballoc;
	else
		hdrm = 0;
4797

4798
	hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
4799
	ixgbe_pbthresh_setup(adapter);
4800 4801
}

4802 4803 4804
static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
4805
	struct hlist_node *node2;
4806 4807 4808 4809 4810 4811 4812
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

	if (!hlist_empty(&adapter->fdir_filter_list))
		ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);

4813
	hlist_for_each_entry_safe(filter, node2,
4814 4815
				  &adapter->fdir_filter_list, fdir_node) {
		ixgbe_fdir_write_perfect_filter_82599(hw,
4816 4817 4818 4819 4820
				&filter->filter,
				filter->sw_idx,
				(filter->action == IXGBE_FDIR_DROP_QUEUE) ?
				IXGBE_FDIR_DROP_QUEUE :
				adapter->rx_ring[filter->action]->reg_idx);
4821 4822 4823 4824 4825
	}

	spin_unlock(&adapter->fdir_perfect_lock);
}

4826 4827 4828 4829 4830 4831 4832 4833 4834 4835 4836 4837 4838 4839 4840 4841 4842 4843 4844
static void ixgbe_macvlan_set_rx_mode(struct net_device *dev, unsigned int pool,
				      struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 vmolr;

	/* No unicast promiscuous support for VMDQ devices. */
	vmolr = IXGBE_READ_REG(hw, IXGBE_VMOLR(pool));
	vmolr |= (IXGBE_VMOLR_ROMPE | IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE);

	/* clear the affected bit */
	vmolr &= ~IXGBE_VMOLR_MPE;

	if (dev->flags & IFF_ALLMULTI) {
		vmolr |= IXGBE_VMOLR_MPE;
	} else {
		vmolr |= IXGBE_VMOLR_ROMPE;
		hw->mac.ops.update_mc_addr_list(hw, dev);
	}
4845
	ixgbe_write_uc_addr_list(adapter->netdev, pool);
4846 4847 4848 4849 4850 4851
	IXGBE_WRITE_REG(hw, IXGBE_VMOLR(pool), vmolr);
}

static void ixgbe_fwd_psrtype(struct ixgbe_fwd_adapter *vadapter)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
4852
	int rss_i = adapter->num_rx_queues_per_pool;
4853 4854 4855 4856 4857 4858 4859 4860 4861 4862 4863 4864
	struct ixgbe_hw *hw = &adapter->hw;
	u16 pool = vadapter->pool;
	u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
		      IXGBE_PSRTYPE_UDPHDR |
		      IXGBE_PSRTYPE_IPV4HDR |
		      IXGBE_PSRTYPE_L2HDR |
		      IXGBE_PSRTYPE_IPV6HDR;

	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	if (rss_i > 3)
J
Jacob Keller 已提交
4865
		psrtype |= 2u << 29;
4866
	else if (rss_i > 1)
J
Jacob Keller 已提交
4867
		psrtype |= 1u << 29;
4868 4869 4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880 4881 4882 4883 4884 4885 4886 4887

	IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(pool)), psrtype);
}

/**
 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
 * @rx_ring: ring to free buffers from
 **/
static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
{
	struct device *dev = rx_ring->dev;
	unsigned long size;
	u16 i;

	/* ring already cleared, nothing to do */
	if (!rx_ring->rx_buffer_info)
		return;

	/* Free all the Rx ring sk_buffs */
	for (i = 0; i < rx_ring->count; i++) {
A
Alexander Duyck 已提交
4888
		struct ixgbe_rx_buffer *rx_buffer = &rx_ring->rx_buffer_info[i];
4889 4890 4891

		if (rx_buffer->skb) {
			struct sk_buff *skb = rx_buffer->skb;
A
Alexander Duyck 已提交
4892
			if (IXGBE_CB(skb)->page_released)
4893 4894 4895 4896 4897
				dma_unmap_page(dev,
					       IXGBE_CB(skb)->dma,
					       ixgbe_rx_bufsz(rx_ring),
					       DMA_FROM_DEVICE);
			dev_kfree_skb(skb);
4898
			rx_buffer->skb = NULL;
4899
		}
A
Alexander Duyck 已提交
4900 4901 4902 4903 4904 4905 4906 4907

		if (!rx_buffer->page)
			continue;

		dma_unmap_page(dev, rx_buffer->dma,
			       ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
		__free_pages(rx_buffer->page, ixgbe_rx_pg_order(rx_ring));

4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926 4927 4928 4929 4930
		rx_buffer->page = NULL;
	}

	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
	memset(rx_ring->rx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(rx_ring->desc, 0, rx_ring->size);

	rx_ring->next_to_alloc = 0;
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
}

static void ixgbe_disable_fwd_ring(struct ixgbe_fwd_adapter *vadapter,
				   struct ixgbe_ring *rx_ring)
{
	struct ixgbe_adapter *adapter = vadapter->real_adapter;
	int index = rx_ring->queue_index + vadapter->rx_base_queue;

	/* shutdown specific queue receive and wait for dma to settle */
	ixgbe_disable_rx_queue(adapter, rx_ring);
	usleep_range(10000, 20000);
J
Jacob Keller 已提交
4931
	ixgbe_irq_disable_queues(adapter, BIT_ULL(index));
4932 4933 4934 4935
	ixgbe_clean_rx_ring(rx_ring);
	rx_ring->l2_accel_priv = NULL;
}

4936 4937
static int ixgbe_fwd_ring_down(struct net_device *vdev,
			       struct ixgbe_fwd_adapter *accel)
4938 4939 4940 4941 4942 4943 4944 4945 4946 4947 4948 4949 4950 4951 4952 4953 4954 4955 4956 4957 4958 4959 4960 4961 4962 4963 4964 4965 4966 4967 4968 4969 4970 4971 4972 4973 4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987 4988 4989 4990 4991 4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007 5008 5009 5010 5011 5012 5013 5014 5015 5016 5017 5018 5019 5020 5021 5022 5023 5024 5025 5026 5027 5028 5029 5030 5031 5032 5033 5034
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase = accel->rx_base_queue;
	unsigned int txbase = accel->tx_base_queue;
	int i;

	netif_tx_stop_all_queues(vdev);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);
		adapter->rx_ring[rxbase + i]->netdev = adapter->netdev;
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->l2_accel_priv = NULL;
		adapter->tx_ring[txbase + i]->netdev = adapter->netdev;
	}


	return 0;
}

static int ixgbe_fwd_ring_up(struct net_device *vdev,
			     struct ixgbe_fwd_adapter *accel)
{
	struct ixgbe_adapter *adapter = accel->real_adapter;
	unsigned int rxbase, txbase, queues;
	int i, baseq, err = 0;

	if (!test_bit(accel->pool, &adapter->fwd_bitmask))
		return 0;

	baseq = accel->pool * adapter->num_rx_queues_per_pool;
	netdev_dbg(vdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   accel->pool, adapter->num_rx_pools,
		   baseq, baseq + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);

	accel->netdev = vdev;
	accel->rx_base_queue = rxbase = baseq;
	accel->tx_base_queue = txbase = baseq;

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++)
		ixgbe_disable_fwd_ring(accel, adapter->rx_ring[rxbase + i]);

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->rx_ring[rxbase + i]->netdev = vdev;
		adapter->rx_ring[rxbase + i]->l2_accel_priv = accel;
		ixgbe_configure_rx_ring(adapter, adapter->rx_ring[rxbase + i]);
	}

	for (i = 0; i < adapter->num_rx_queues_per_pool; i++) {
		adapter->tx_ring[txbase + i]->netdev = vdev;
		adapter->tx_ring[txbase + i]->l2_accel_priv = accel;
	}

	queues = min_t(unsigned int,
		       adapter->num_rx_queues_per_pool, vdev->num_tx_queues);
	err = netif_set_real_num_tx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	err = netif_set_real_num_rx_queues(vdev, queues);
	if (err)
		goto fwd_queue_err;

	if (is_valid_ether_addr(vdev->dev_addr))
		ixgbe_add_mac_filter(adapter, vdev->dev_addr, accel->pool);

	ixgbe_fwd_psrtype(accel);
	ixgbe_macvlan_set_rx_mode(vdev, accel->pool, adapter);
	return err;
fwd_queue_err:
	ixgbe_fwd_ring_down(vdev, accel);
	return err;
}

static void ixgbe_configure_dfwd(struct ixgbe_adapter *adapter)
{
	struct net_device *upper;
	struct list_head *iter;
	int err;

	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *dfwd = netdev_priv(upper);
			struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;

			if (dfwd->fwd_priv) {
				err = ixgbe_fwd_ring_up(upper, vadapter);
				if (err)
					continue;
			}
		}
	}
}

5035 5036
static void ixgbe_configure(struct ixgbe_adapter *adapter)
{
5037 5038
	struct ixgbe_hw *hw = &adapter->hw;

5039
	ixgbe_configure_pb(adapter);
J
Jeff Kirsher 已提交
5040
#ifdef CONFIG_IXGBE_DCB
5041
	ixgbe_configure_dcb(adapter);
5042
#endif
5043 5044 5045 5046 5047
	/*
	 * We must restore virtualization before VLANs or else
	 * the VLVF registers will not be populated
	 */
	ixgbe_configure_virtualization(adapter);
5048

5049
	ixgbe_set_rx_mode(adapter->netdev);
5050 5051
	ixgbe_restore_vlan(adapter);

5052 5053 5054 5055 5056 5057 5058 5059 5060
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.disable_rx_buff(hw);
		break;
	default:
		break;
	}

5061
	if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
5062 5063
		ixgbe_init_fdir_signature_82599(&adapter->hw,
						adapter->fdir_pballoc);
5064 5065 5066 5067
	} else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
		ixgbe_init_fdir_perfect_82599(&adapter->hw,
					      adapter->fdir_pballoc);
		ixgbe_fdir_filter_restore(adapter);
5068
	}
5069

5070 5071 5072 5073 5074 5075 5076 5077 5078
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
		hw->mac.ops.enable_rx_buff(hw);
		break;
	default:
		break;
	}

5079 5080 5081 5082 5083 5084
#ifdef CONFIG_IXGBE_DCA
	/* configure DCA */
	if (adapter->flags & IXGBE_FLAG_DCA_CAPABLE)
		ixgbe_setup_dca(adapter);
#endif /* CONFIG_IXGBE_DCA */

5085 5086 5087 5088 5089
#ifdef IXGBE_FCOE
	/* configure FCoE L2 filters, redirection table, and Rx control */
	ixgbe_configure_fcoe(adapter);

#endif /* IXGBE_FCOE */
5090 5091
	ixgbe_configure_tx(adapter);
	ixgbe_configure_rx(adapter);
5092
	ixgbe_configure_dfwd(adapter);
5093 5094
}

5095
/**
5096 5097 5098 5099 5100
 * ixgbe_sfp_link_config - set up SFP+ link
 * @adapter: pointer to private adapter struct
 **/
static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
{
5101
	/*
S
Stephen Hemminger 已提交
5102
	 * We are assuming the worst case scenario here, and that
5103 5104 5105 5106 5107 5108
	 * is that an SFP was inserted/removed after the reset
	 * but before SFP detection was enabled.  As such the best
	 * solution is to just start searching as soon as we start
	 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5109

5110
	adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
M
Mark Rustad 已提交
5111
	adapter->sfp_poll_time = 0;
5112 5113 5114 5115
}

/**
 * ixgbe_non_sfp_link_config - set up non-SFP+ link
5116 5117 5118 5119
 * @hw: pointer to private hardware struct
 *
 * Returns 0 on success, negative on failure
 **/
5120
static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
5121
{
J
Josh Hay 已提交
5122 5123
	u32 speed;
	bool autoneg, link_up = false;
5124
	int ret = IXGBE_ERR_LINK_SETUP;
5125 5126

	if (hw->mac.ops.check_link)
J
Josh Hay 已提交
5127
		ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
5128 5129

	if (ret)
5130
		return ret;
5131

J
Josh Hay 已提交
5132 5133 5134 5135
	speed = hw->phy.autoneg_advertised;
	if ((!speed) && (hw->mac.ops.get_link_capabilities))
		ret = hw->mac.ops.get_link_capabilities(hw, &speed,
							&autoneg);
5136
	if (ret)
5137
		return ret;
5138

5139
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
5140
		ret = hw->mac.ops.setup_link(hw, speed, link_up);
5141

5142 5143 5144
	return ret;
}

5145
static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
5146 5147
{
	struct ixgbe_hw *hw = &adapter->hw;
5148
	u32 gpie = 0;
5149

5150
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5151 5152 5153
		gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
		       IXGBE_GPIE_OCD;
		gpie |= IXGBE_GPIE_EIAME;
5154 5155 5156 5157 5158 5159 5160 5161 5162
		/*
		 * use EIAM to auto-mask when MSI-X interrupt is asserted
		 * this saves a register write for every interrupt
		 */
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
			IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5163
		case ixgbe_mac_X540:
5164 5165
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
5166
		case ixgbe_mac_x550em_a:
D
Don Skidmore 已提交
5167
		default:
5168 5169 5170 5171 5172
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
			IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
			break;
		}
	} else {
5173 5174 5175 5176
		/* legacy interrupts, use EIAM to auto-mask when reading EICR,
		 * specifically only auto mask tx and rx interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
	}
5177

5178 5179 5180 5181 5182
	/* XXX: to interrupt immediately for EICS writes, enable this */
	/* gpie |= IXGBE_GPIE_EIMEN; */

	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
		gpie &= ~IXGBE_GPIE_VTMODE_MASK;
5183 5184 5185 5186 5187 5188 5189 5190 5191 5192 5193 5194

		switch (adapter->ring_feature[RING_F_VMDQ].mask) {
		case IXGBE_82599_VMDQ_8Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_16;
			break;
		case IXGBE_82599_VMDQ_4Q_MASK:
			gpie |= IXGBE_GPIE_VTMODE_32;
			break;
		default:
			gpie |= IXGBE_GPIE_VTMODE_64;
			break;
		}
5195 5196
	}

5197
	/* Enable Thermal over heat sensor interrupt */
5198 5199 5200
	if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
5201
			gpie |= IXGBE_SDP0_GPIEN_8259X;
5202 5203 5204 5205 5206
			break;
		default:
			break;
		}
	}
5207

5208 5209
	/* Enable fan failure interrupt */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
5210
		gpie |= IXGBE_SDP1_GPIEN(hw);
5211

5212 5213 5214 5215 5216
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
		gpie |= IXGBE_SDP1_GPIEN_8259X | IXGBE_SDP2_GPIEN_8259X;
		break;
	case ixgbe_mac_X550EM_x:
5217
	case ixgbe_mac_x550em_a:
5218 5219 5220 5221
		gpie |= IXGBE_SDP0_GPIEN_X540;
		break;
	default:
		break;
5222
	}
5223 5224 5225 5226

	IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
}

5227
static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
5228 5229 5230 5231 5232 5233 5234
{
	struct ixgbe_hw *hw = &adapter->hw;
	int err;
	u32 ctrl_ext;

	ixgbe_get_hw_control(adapter);
	ixgbe_setup_gpie(adapter);
5235

5236 5237 5238 5239 5240
	if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
		ixgbe_configure_msix(adapter);
	else
		ixgbe_configure_msi_and_legacy(adapter);

5241 5242
	/* enable the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.enable_tx_laser)
5243 5244
		hw->mac.ops.enable_tx_laser(hw);

5245 5246 5247
	if (hw->phy.ops.set_phy_power)
		hw->phy.ops.set_phy_power(hw, true);

5248
	smp_mb__before_atomic();
5249
	clear_bit(__IXGBE_DOWN, &adapter->state);
5250 5251
	ixgbe_napi_enable_all(adapter);

5252 5253 5254 5255 5256 5257 5258 5259
	if (ixgbe_is_sfp(hw)) {
		ixgbe_sfp_link_config(adapter);
	} else {
		err = ixgbe_non_sfp_link_config(hw);
		if (err)
			e_err(probe, "link_config FAILED %d\n", err);
	}

5260 5261
	/* clear any pending interrupts, may auto mask */
	IXGBE_READ_REG(hw, IXGBE_EICR);
5262
	ixgbe_irq_enable(adapter, true, true);
5263

5264 5265 5266 5267 5268 5269 5270
	/*
	 * If this adapter has a fan, check to see if we had a failure
	 * before we enabled the interrupt.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
5271
			e_crit(drv, "Fan has stopped, replace the adapter\n");
5272 5273
	}

5274 5275
	/* bring the link up in the watchdog, this could race with our first
	 * link up interrupt but shouldn't be a problem */
5276 5277
	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
5278
	mod_timer(&adapter->service_timer, jiffies);
5279 5280 5281 5282 5283

	/* Set PF Reset Done bit so PF/VF Mail Ops can work */
	ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
	ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
	IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
5284 5285
}

5286 5287 5288
void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
{
	WARN_ON(in_interrupt());
5289
	/* put off any impending NetWatchDogTimeout */
5290
	netif_trans_update(adapter->netdev);
5291

5292
	while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
5293
		usleep_range(1000, 2000);
5294
	ixgbe_down(adapter);
5295 5296 5297 5298 5299 5300 5301 5302
	/*
	 * If SR-IOV enabled then wait a bit before bringing the adapter
	 * back up to give the VFs time to respond to the reset.  The
	 * two second wait is based upon the watchdog timer cycle in
	 * the VF driver.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
		msleep(2000);
5303 5304 5305 5306
	ixgbe_up(adapter);
	clear_bit(__IXGBE_RESETTING, &adapter->state);
}

5307
void ixgbe_up(struct ixgbe_adapter *adapter)
5308 5309 5310 5311
{
	/* hardware has been reset, we need to reload some things */
	ixgbe_configure(adapter);

5312
	ixgbe_up_complete(adapter);
5313 5314 5315 5316
}

void ixgbe_reset(struct ixgbe_adapter *adapter)
{
5317
	struct ixgbe_hw *hw = &adapter->hw;
5318
	struct net_device *netdev = adapter->netdev;
5319 5320
	int err;

5321 5322
	if (ixgbe_removed(hw->hw_addr))
		return;
5323 5324 5325 5326 5327 5328 5329 5330 5331
	/* lock SFP init bit to prevent race conditions with the watchdog */
	while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		usleep_range(1000, 2000);

	/* clear all SFP and link config related flags while holding SFP_INIT */
	adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
			     IXGBE_FLAG2_SFP_NEEDS_RESET);
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

5332
	err = hw->mac.ops.init_hw(hw);
5333 5334 5335
	switch (err) {
	case 0:
	case IXGBE_ERR_SFP_NOT_PRESENT:
5336
	case IXGBE_ERR_SFP_NOT_SUPPORTED:
5337 5338
		break;
	case IXGBE_ERR_MASTER_REQUESTS_PENDING:
5339
		e_dev_err("master disable timed out\n");
5340
		break;
5341 5342
	case IXGBE_ERR_EEPROM_VERSION:
		/* We are running on a pre-production device, log a warning */
5343
		e_dev_warn("This device is a pre-production adapter/LOM. "
S
Stephen Hemminger 已提交
5344
			   "Please be aware there may be issues associated with "
5345 5346 5347 5348
			   "your hardware.  If you are experiencing problems "
			   "please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
5349
		break;
5350
	default:
5351
		e_dev_err("Hardware Error: %d\n", err);
5352
	}
5353

5354
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5355 5356

	/* flush entries out of MAC table */
5357
	ixgbe_flush_sw_mac_table(adapter);
5358 5359 5360
	__dev_uc_unsync(netdev, NULL);

	/* do not flush user set addresses */
5361
	ixgbe_mac_set_default_filter(adapter);
5362 5363 5364 5365

	/* update SAN MAC vmdq pool selection */
	if (hw->mac.san_mac_rar_index)
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
5366

5367
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
5368
		ixgbe_ptp_reset(adapter);
5369 5370 5371 5372 5373 5374 5375

	if (hw->phy.ops.set_phy_power) {
		if (!netif_running(adapter->netdev) && !adapter->wol)
			hw->phy.ops.set_phy_power(hw, false);
		else
			hw->phy.ops.set_phy_power(hw, true);
	}
5376 5377 5378 5379 5380 5381
}

/**
 * ixgbe_clean_tx_ring - Free Tx Buffers
 * @tx_ring: ring to be cleaned
 **/
5382
static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
5383 5384 5385
{
	struct ixgbe_tx_buffer *tx_buffer_info;
	unsigned long size;
5386
	u16 i;
5387

5388 5389 5390
	/* ring already cleared, nothing to do */
	if (!tx_ring->tx_buffer_info)
		return;
5391

5392
	/* Free all the Tx ring sk_buffs */
5393 5394
	for (i = 0; i < tx_ring->count; i++) {
		tx_buffer_info = &tx_ring->tx_buffer_info[i];
5395
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
5396 5397
	}

5398 5399
	netdev_tx_reset_queue(txring_txq(tx_ring));

5400 5401 5402 5403 5404 5405 5406 5407 5408 5409 5410
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
	memset(tx_ring->tx_buffer_info, 0, size);

	/* Zero out the descriptor ring */
	memset(tx_ring->desc, 0, tx_ring->size);

	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
}

/**
5411
 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
5412 5413
 * @adapter: board private structure
 **/
5414
static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
5415 5416 5417
{
	int i;

5418
	for (i = 0; i < adapter->num_rx_queues; i++)
5419
		ixgbe_clean_rx_ring(adapter->rx_ring[i]);
5420 5421 5422
}

/**
5423
 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
5424 5425
 * @adapter: board private structure
 **/
5426
static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
5427 5428 5429
{
	int i;

5430
	for (i = 0; i < adapter->num_tx_queues; i++)
5431
		ixgbe_clean_tx_ring(adapter->tx_ring[i]);
5432 5433
}

5434 5435
static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
{
5436
	struct hlist_node *node2;
5437 5438 5439 5440
	struct ixgbe_fdir_filter *filter;

	spin_lock(&adapter->fdir_perfect_lock);

5441
	hlist_for_each_entry_safe(filter, node2,
5442 5443 5444 5445 5446 5447 5448 5449 5450
				  &adapter->fdir_filter_list, fdir_node) {
		hlist_del(&filter->fdir_node);
		kfree(filter);
	}
	adapter->fdir_filter_count = 0;

	spin_unlock(&adapter->fdir_perfect_lock);
}

5451 5452 5453
void ixgbe_down(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;
5454
	struct ixgbe_hw *hw = &adapter->hw;
5455 5456
	struct net_device *upper;
	struct list_head *iter;
5457
	int i;
5458 5459

	/* signal that we are down to the interrupt handler */
5460 5461
	if (test_and_set_bit(__IXGBE_DOWN, &adapter->state))
		return; /* do nothing if already down */
5462 5463

	/* disable receives */
5464
	hw->mac.ops.disable_rx(hw);
5465

5466 5467 5468 5469 5470
	/* disable all enabled rx queues */
	for (i = 0; i < adapter->num_rx_queues; i++)
		/* this call also flushes the previous write */
		ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);

5471
	usleep_range(10000, 20000);
5472

5473 5474
	netif_tx_stop_all_queues(netdev);

5475
	/* call carrier off first to avoid false dev_watchdog timeouts */
5476 5477 5478
	netif_carrier_off(netdev);
	netif_tx_disable(netdev);

5479 5480 5481 5482 5483 5484 5485 5486 5487 5488 5489 5490 5491
	/* disable any upper devices */
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv) {
				netif_tx_stop_all_queues(upper);
				netif_carrier_off(upper);
				netif_tx_disable(upper);
			}
		}
	}

5492 5493 5494 5495
	ixgbe_irq_disable(adapter);

	ixgbe_napi_disable_all(adapter);

5496 5497
	clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5498 5499 5500 5501
	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;

	del_timer_sync(&adapter->service_timer);

5502
	if (adapter->num_vfs) {
5503 5504
		/* Clear EITR Select mapping */
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
5505 5506 5507

		/* Mark all the VFs as inactive */
		for (i = 0 ; i < adapter->num_vfs; i++)
5508
			adapter->vfinfo[i].clear_to_send = false;
5509 5510 5511 5512 5513 5514

		/* ping all the active vfs to let them know we are going down */
		ixgbe_ping_all_vfs(adapter);

		/* Disable all VFTE/VFRE TX/RX */
		ixgbe_disable_tx_rx(adapter);
5515 5516
	}

5517 5518
	/* disable transmits in the hardware now that interrupts are off */
	for (i = 0; i < adapter->num_tx_queues; i++) {
5519
		u8 reg_idx = adapter->tx_ring[i]->reg_idx;
5520
		IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
5521
	}
5522

5523
	/* Disable the Tx DMA engine on 82599 and later MAC */
5524 5525
	switch (hw->mac.type) {
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
5526
	case ixgbe_mac_X540:
5527 5528
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
5529
	case ixgbe_mac_x550em_a:
5530
		IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
5531 5532
				(IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
				 ~IXGBE_DMATXCTL_TE));
5533 5534 5535 5536
		break;
	default:
		break;
	}
5537

5538 5539
	if (!pci_channel_offline(adapter->pdev))
		ixgbe_reset(adapter);
5540

5541 5542
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
5543 5544
		hw->mac.ops.disable_tx_laser(hw);

5545 5546 5547 5548 5549 5550 5551 5552 5553 5554 5555 5556 5557
	ixgbe_clean_all_tx_rings(adapter);
	ixgbe_clean_all_rx_rings(adapter);
}

/**
 * ixgbe_tx_timeout - Respond to a Tx Hang
 * @netdev: network interface device structure
 **/
static void ixgbe_tx_timeout(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* Do the reset outside of interrupt context */
5558
	ixgbe_tx_timeout_reset(adapter);
5559 5560
}

5561 5562 5563 5564 5565 5566 5567 5568 5569 5570 5571 5572 5573 5574 5575 5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586 5587 5588 5589 5590 5591 5592 5593 5594 5595 5596 5597 5598 5599 5600 5601 5602 5603 5604 5605 5606 5607 5608 5609 5610 5611 5612
#ifdef CONFIG_IXGBE_DCB
static void ixgbe_init_dcb(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct tc_configuration *tc;
	int j;

	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
	case ixgbe_mac_82599EB:
		adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X540:
	case ixgbe_mac_X550:
		adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
		break;
	case ixgbe_mac_X550EM_x:
	case ixgbe_mac_x550em_a:
	default:
		adapter->dcb_cfg.num_tcs.pg_tcs = DEF_TRAFFIC_CLASS;
		adapter->dcb_cfg.num_tcs.pfc_tcs = DEF_TRAFFIC_CLASS;
		break;
	}

	/* Configure DCB traffic classes */
	for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
		tc = &adapter->dcb_cfg.tc_config[j];
		tc->path[DCB_TX_CONFIG].bwg_id = 0;
		tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->path[DCB_RX_CONFIG].bwg_id = 0;
		tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
		tc->dcb_pfc = pfc_disabled;
	}

	/* Initialize default user to priority mapping, UPx->TC0 */
	tc = &adapter->dcb_cfg.tc_config[0];
	tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
	tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;

	adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
	adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
	adapter->dcb_cfg.pfc_mode_enable = false;
	adapter->dcb_set_bitmap = 0x00;
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
		adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
	memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
	       sizeof(adapter->temp_dcb_cfg));
}
#endif

5613 5614 5615 5616 5617 5618 5619 5620
/**
 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
 * @adapter: board private structure to initialize
 *
 * ixgbe_sw_init initializes the Adapter private data structure.
 * Fields are initialized based on PCI device information and
 * OS network device settings (MTU size).
 **/
5621
static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
5622 5623 5624
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
5625
	unsigned int rss, fdir;
5626
	u32 fwsm;
5627
	int i;
5628

5629 5630 5631 5632 5633 5634 5635 5636
	/* PCI config space info */

	hw->vendor_id = pdev->vendor;
	hw->device_id = pdev->device;
	hw->revision_id = pdev->revision;
	hw->subsystem_vendor_id = pdev->subsystem_vendor;
	hw->subsystem_device_id = pdev->subsystem_device;

5637
	/* Set common capability flags and settings */
5638
	rss = min_t(int, ixgbe_max_rss_indices(adapter), num_online_cpus());
5639
	adapter->ring_feature[RING_F_RSS].limit = rss;
5640 5641 5642
	adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
	adapter->max_q_vectors = MAX_Q_VECTORS_82599;
	adapter->atr_sample_rate = 20;
5643 5644
	fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
	adapter->ring_feature[RING_F_FDIR].limit = fdir;
5645 5646 5647 5648
	adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
#ifdef CONFIG_IXGBE_DCA
	adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
#endif
5649 5650 5651 5652
#ifdef CONFIG_IXGBE_DCB
	adapter->flags |= IXGBE_FLAG_DCB_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
#endif
5653 5654 5655 5656 5657 5658 5659 5660 5661
#ifdef IXGBE_FCOE
	adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
	adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
	/* Default traffic class to use for FCoE */
	adapter->fcoe.up = IXGBE_FCOE_DEFTC;
#endif /* CONFIG_IXGBE_DCB */
#endif /* IXGBE_FCOE */

5662
	/* initialize static ixgbe jump table entries */
5663 5664 5665 5666 5667 5668 5669 5670
	adapter->jump_tables[0] = kzalloc(sizeof(*adapter->jump_tables[0]),
					  GFP_KERNEL);
	if (!adapter->jump_tables[0])
		return -ENOMEM;
	adapter->jump_tables[0]->mat = ixgbe_ipv4_fields;

	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++)
		adapter->jump_tables[i] = NULL;
5671

5672 5673 5674
	adapter->mac_table = kzalloc(sizeof(struct ixgbe_mac_addr) *
				     hw->mac.num_rar_entries,
				     GFP_ATOMIC);
5675 5676
	if (!adapter->mac_table)
		return -ENOMEM;
5677

5678
	/* Set MAC specific capability flags and exceptions */
5679 5680
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
5681 5682
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;

5683 5684
		if (hw->device_id == IXGBE_DEV_ID_82598AT)
			adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
5685

5686
		adapter->max_q_vectors = MAX_Q_VECTORS_82598;
5687 5688 5689 5690 5691 5692 5693 5694 5695 5696 5697 5698 5699 5700
		adapter->ring_feature[RING_F_FDIR].limit = 0;
		adapter->atr_sample_rate = 0;
		adapter->fdir_pballoc = 0;
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
		adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
		break;
	case ixgbe_mac_82599EB:
		if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5701
		break;
D
Don Skidmore 已提交
5702
	case ixgbe_mac_X540:
5703
		fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM(hw));
5704 5705
		if (fwsm & IXGBE_FWSM_TS_ENABLED)
			adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
5706
		break;
5707
	case ixgbe_mac_x550em_a:
5708 5709 5710
		adapter->flags |= IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE;
	/* fall through */
	case ixgbe_mac_X550EM_x:
5711 5712 5713 5714 5715 5716 5717 5718 5719 5720
#ifdef CONFIG_IXGBE_DCB
		adapter->flags &= ~IXGBE_FLAG_DCB_CAPABLE;
#endif
#ifdef IXGBE_FCOE
		adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
#ifdef CONFIG_IXGBE_DCB
		adapter->fcoe.up = 0;
#endif /* IXGBE_DCB */
#endif /* IXGBE_FCOE */
	/* Fall Through */
5721 5722 5723
	case ixgbe_mac_X550:
#ifdef CONFIG_IXGBE_DCA
		adapter->flags &= ~IXGBE_FLAG_DCA_CAPABLE;
5724 5725
#endif
		adapter->flags |= IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE;
5726
		break;
5727 5728
	default:
		break;
A
Alexander Duyck 已提交
5729
	}
5730

5731 5732 5733 5734 5735
#ifdef IXGBE_FCOE
	/* FCoE support exists, always init the FCoE lock */
	spin_lock_init(&adapter->fcoe.lock);

#endif
5736 5737 5738
	/* n-tuple support exists, always init our spinlock */
	spin_lock_init(&adapter->fdir_perfect_lock);

J
Jeff Kirsher 已提交
5739
#ifdef CONFIG_IXGBE_DCB
5740
	ixgbe_init_dcb(adapter);
5741
#endif
5742 5743

	/* default flow control settings */
5744
	hw->fc.requested_mode = ixgbe_fc_full;
D
Don Skidmore 已提交
5745
	hw->fc.current_mode = ixgbe_fc_full;	/* init for ethtool output */
5746
	ixgbe_pbthresh_setup(adapter);
5747 5748
	hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
	hw->fc.send_xon = true;
5749
	hw->fc.disable_fc_autoneg = ixgbe_device_supports_autoneg_fc(hw);
5750

5751
#ifdef CONFIG_PCI_IOV
5752 5753 5754
	if (max_vfs > 0)
		e_dev_warn("Enabling SR-IOV VFs using the max_vfs module parameter is deprecated - please use the pci sysfs interface instead.\n");

5755
	/* assign number of SR-IOV VFs */
5756
	if (hw->mac.type != ixgbe_mac_82598EB) {
5757
		if (max_vfs > IXGBE_MAX_VFS_DRV_LIMIT) {
5758 5759 5760 5761 5762 5763 5764
			adapter->num_vfs = 0;
			e_dev_warn("max_vfs parameter out of range. Not assigning any SR-IOV VFs\n");
		} else {
			adapter->num_vfs = max_vfs;
		}
	}
#endif /* CONFIG_PCI_IOV */
5765

5766
	/* enable itr by default in dynamic mode */
5767 5768
	adapter->rx_itr_setting = 1;
	adapter->tx_itr_setting = 1;
5769 5770 5771 5772 5773

	/* set default ring sizes */
	adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
	adapter->rx_ring_count = IXGBE_DEFAULT_RXD;

5774
	/* set default work limits */
5775
	adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
5776

5777
	/* initialize eeprom parameters */
5778
	if (ixgbe_init_eeprom_params_generic(hw)) {
5779
		e_dev_err("EEPROM initialization failed\n");
5780 5781 5782
		return -EIO;
	}

5783 5784
	/* PF holds first pool slot */
	set_bit(0, &adapter->fwd_bitmask);
5785 5786 5787 5788 5789 5790 5791
	set_bit(__IXGBE_DOWN, &adapter->state);

	return 0;
}

/**
 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
5792
 * @tx_ring:    tx descriptor ring (for a specific queue) to setup
5793 5794 5795
 *
 * Return 0 on success, negative on failure
 **/
5796
int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
5797
{
5798
	struct device *dev = tx_ring->dev;
5799
	int orig_node = dev_to_node(dev);
5800
	int ring_node = -1;
5801 5802
	int size;

5803
	size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
5804 5805

	if (tx_ring->q_vector)
5806
		ring_node = tx_ring->q_vector->numa_node;
5807

5808
	tx_ring->tx_buffer_info = vzalloc_node(size, ring_node);
5809
	if (!tx_ring->tx_buffer_info)
E
Eric Dumazet 已提交
5810
		tx_ring->tx_buffer_info = vzalloc(size);
5811 5812
	if (!tx_ring->tx_buffer_info)
		goto err;
5813

5814 5815
	u64_stats_init(&tx_ring->syncp);

5816
	/* round up to nearest 4K */
5817
	tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
5818
	tx_ring->size = ALIGN(tx_ring->size, 4096);
5819

5820
	set_dev_node(dev, ring_node);
5821 5822 5823 5824 5825 5826 5827 5828
	tx_ring->desc = dma_alloc_coherent(dev,
					   tx_ring->size,
					   &tx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!tx_ring->desc)
		tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
						   &tx_ring->dma, GFP_KERNEL);
5829 5830
	if (!tx_ring->desc)
		goto err;
5831

5832 5833
	tx_ring->next_to_use = 0;
	tx_ring->next_to_clean = 0;
5834
	return 0;
5835 5836 5837 5838

err:
	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;
5839
	dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
5840
	return -ENOMEM;
5841 5842
}

5843 5844 5845 5846 5847 5848 5849 5850 5851 5852 5853 5854 5855 5856 5857
/**
 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_tx_queues; i++) {
5858
		err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
5859 5860
		if (!err)
			continue;
5861

5862
		e_err(probe, "Allocation for Tx Queue %u failed\n", i);
5863
		goto err_setup_tx;
5864 5865
	}

5866 5867 5868 5869 5870
	return 0;
err_setup_tx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_tx_resources(adapter->tx_ring[i]);
5871 5872 5873
	return err;
}

5874 5875
/**
 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
5876
 * @rx_ring:    rx descriptor ring (for a specific queue) to setup
5877 5878 5879
 *
 * Returns 0 on success, negative on failure
 **/
5880
int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
5881
{
5882
	struct device *dev = rx_ring->dev;
5883
	int orig_node = dev_to_node(dev);
5884
	int ring_node = -1;
5885
	int size;
5886

5887
	size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
5888 5889

	if (rx_ring->q_vector)
5890
		ring_node = rx_ring->q_vector->numa_node;
5891

5892
	rx_ring->rx_buffer_info = vzalloc_node(size, ring_node);
5893
	if (!rx_ring->rx_buffer_info)
E
Eric Dumazet 已提交
5894
		rx_ring->rx_buffer_info = vzalloc(size);
5895 5896
	if (!rx_ring->rx_buffer_info)
		goto err;
5897

5898 5899
	u64_stats_init(&rx_ring->syncp);

5900
	/* Round up to nearest 4K */
5901 5902
	rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
	rx_ring->size = ALIGN(rx_ring->size, 4096);
5903

5904
	set_dev_node(dev, ring_node);
5905 5906 5907 5908 5909 5910 5911 5912
	rx_ring->desc = dma_alloc_coherent(dev,
					   rx_ring->size,
					   &rx_ring->dma,
					   GFP_KERNEL);
	set_dev_node(dev, orig_node);
	if (!rx_ring->desc)
		rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
						   &rx_ring->dma, GFP_KERNEL);
5913 5914
	if (!rx_ring->desc)
		goto err;
5915

5916 5917
	rx_ring->next_to_clean = 0;
	rx_ring->next_to_use = 0;
5918 5919

	return 0;
5920 5921 5922 5923
err:
	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;
	dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
5924
	return -ENOMEM;
5925 5926
}

5927 5928 5929 5930 5931 5932 5933 5934 5935 5936 5937 5938 5939 5940 5941
/**
 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
 * @adapter: board private structure
 *
 * If this function returns with an error, then it's possible one or
 * more of the rings is populated (while the rest are not).  It is the
 * callers duty to clean those orphaned rings.
 *
 * Return 0 on success, negative on failure
 **/
static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i, err = 0;

	for (i = 0; i < adapter->num_rx_queues; i++) {
5942
		err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
5943 5944
		if (!err)
			continue;
5945

5946
		e_err(probe, "Allocation for Rx Queue %u failed\n", i);
5947
		goto err_setup_rx;
5948 5949
	}

5950 5951 5952 5953 5954
#ifdef IXGBE_FCOE
	err = ixgbe_setup_fcoe_ddp_resources(adapter);
	if (!err)
#endif
		return 0;
5955 5956 5957 5958
err_setup_rx:
	/* rewind the index freeing the rings as we go */
	while (i--)
		ixgbe_free_rx_resources(adapter->rx_ring[i]);
5959 5960 5961
	return err;
}

5962 5963 5964 5965 5966 5967
/**
 * ixgbe_free_tx_resources - Free Tx Resources per Queue
 * @tx_ring: Tx descriptor ring for a specific queue
 *
 * Free all transmit software resources
 **/
5968
void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
5969
{
5970
	ixgbe_clean_tx_ring(tx_ring);
5971 5972 5973 5974

	vfree(tx_ring->tx_buffer_info);
	tx_ring->tx_buffer_info = NULL;

5975 5976 5977 5978 5979 5980
	/* if not set, then don't free */
	if (!tx_ring->desc)
		return;

	dma_free_coherent(tx_ring->dev, tx_ring->size,
			  tx_ring->desc, tx_ring->dma);
5981 5982 5983 5984 5985 5986 5987 5988 5989 5990 5991 5992 5993 5994 5995

	tx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all transmit software resources
 **/
static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++)
5996
		if (adapter->tx_ring[i]->desc)
5997
			ixgbe_free_tx_resources(adapter->tx_ring[i]);
5998 5999 6000
}

/**
6001
 * ixgbe_free_rx_resources - Free Rx Resources
6002 6003 6004 6005
 * @rx_ring: ring to clean the resources from
 *
 * Free all receive software resources
 **/
6006
void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
6007
{
6008
	ixgbe_clean_rx_ring(rx_ring);
6009 6010 6011 6012

	vfree(rx_ring->rx_buffer_info);
	rx_ring->rx_buffer_info = NULL;

6013 6014 6015 6016 6017 6018
	/* if not set, then don't free */
	if (!rx_ring->desc)
		return;

	dma_free_coherent(rx_ring->dev, rx_ring->size,
			  rx_ring->desc, rx_ring->dma);
6019 6020 6021 6022 6023 6024 6025 6026 6027 6028 6029 6030 6031 6032

	rx_ring->desc = NULL;
}

/**
 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
 * @adapter: board private structure
 *
 * Free all receive software resources
 **/
static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
{
	int i;

6033 6034 6035 6036
#ifdef IXGBE_FCOE
	ixgbe_free_fcoe_ddp_resources(adapter);

#endif
6037
	for (i = 0; i < adapter->num_rx_queues; i++)
6038
		if (adapter->rx_ring[i]->desc)
6039
			ixgbe_free_rx_resources(adapter->rx_ring[i]);
6040 6041 6042 6043 6044 6045 6046 6047 6048 6049 6050 6051
}

/**
 * ixgbe_change_mtu - Change the Maximum Transfer Unit
 * @netdev: network interface device structure
 * @new_mtu: new value for maximum frame size
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6052 6053

	/*
6054 6055 6056
	 * For 82599EB we cannot allow legacy VFs to enable their receive
	 * paths when MTU greater than 1500 is configured.  So display a
	 * warning that legacy VFs will be disabled.
6057 6058 6059
	 */
	if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
	    (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
6060
	    (new_mtu > ETH_DATA_LEN))
6061
		e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
6062

6063
	e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
6064

6065
	/* must set new MTU before calling down or up */
6066 6067
	netdev->mtu = new_mtu;

6068 6069
	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
6070 6071 6072 6073 6074 6075 6076 6077 6078 6079 6080 6081 6082 6083 6084 6085

	return 0;
}

/**
 * ixgbe_open - Called when a network interface is made active
 * @netdev: network interface device structure
 *
 * Returns 0 on success, negative value on failure
 *
 * The open entry point is called when a network interface is made
 * active by the system (IFF_UP).  At this point all resources needed
 * for transmit and receive operations are allocated, the interrupt
 * handler is registered with the OS, the watchdog timer is started,
 * and the stack is notified that the interface is ready.
 **/
6086
int ixgbe_open(struct net_device *netdev)
6087 6088
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
6089
	struct ixgbe_hw *hw = &adapter->hw;
6090
	int err, queues;
6091 6092 6093 6094

	/* disallow open during test */
	if (test_bit(__IXGBE_TESTING, &adapter->state))
		return -EBUSY;
6095

6096 6097
	netif_carrier_off(netdev);

6098 6099 6100 6101 6102 6103 6104 6105 6106 6107 6108 6109
	/* allocate transmit descriptors */
	err = ixgbe_setup_all_tx_resources(adapter);
	if (err)
		goto err_setup_tx;

	/* allocate receive descriptors */
	err = ixgbe_setup_all_rx_resources(adapter);
	if (err)
		goto err_setup_rx;

	ixgbe_configure(adapter);

6110
	err = ixgbe_request_irq(adapter);
6111 6112 6113
	if (err)
		goto err_req_irq;

6114
	/* Notify the stack of the actual queue counts. */
6115 6116 6117 6118 6119 6120
	if (adapter->num_rx_pools > 1)
		queues = adapter->num_rx_queues_per_pool;
	else
		queues = adapter->num_tx_queues;

	err = netif_set_real_num_tx_queues(netdev, queues);
6121 6122 6123
	if (err)
		goto err_set_queues;

6124 6125 6126 6127 6128 6129
	if (adapter->num_rx_pools > 1 &&
	    adapter->num_rx_queues > IXGBE_MAX_L2A_QUEUES)
		queues = IXGBE_MAX_L2A_QUEUES;
	else
		queues = adapter->num_rx_queues;
	err = netif_set_real_num_rx_queues(netdev, queues);
6130 6131 6132
	if (err)
		goto err_set_queues;

6133 6134
	ixgbe_ptp_init(adapter);

6135
	ixgbe_up_complete(adapter);
6136

6137
	ixgbe_clear_udp_tunnel_port(adapter, IXGBE_VXLANCTRL_ALL_UDPPORT_MASK);
6138
	udp_tunnel_get_rx_info(netdev);
6139

6140 6141
	return 0;

6142 6143
err_set_queues:
	ixgbe_free_irq(adapter);
6144
err_req_irq:
6145
	ixgbe_free_all_rx_resources(adapter);
6146 6147
	if (hw->phy.ops.set_phy_power && !adapter->wol)
		hw->phy.ops.set_phy_power(&adapter->hw, false);
6148
err_setup_rx:
6149
	ixgbe_free_all_tx_resources(adapter);
6150
err_setup_tx:
6151 6152 6153 6154 6155
	ixgbe_reset(adapter);

	return err;
}

6156 6157 6158 6159
static void ixgbe_close_suspend(struct ixgbe_adapter *adapter)
{
	ixgbe_ptp_suspend(adapter);

6160 6161 6162 6163 6164 6165 6166 6167 6168
	if (adapter->hw.phy.ops.enter_lplu) {
		adapter->hw.phy.reset_disable = true;
		ixgbe_down(adapter);
		adapter->hw.phy.ops.enter_lplu(&adapter->hw);
		adapter->hw.phy.reset_disable = false;
	} else {
		ixgbe_down(adapter);
	}

6169 6170 6171 6172 6173 6174
	ixgbe_free_irq(adapter);

	ixgbe_free_all_tx_resources(adapter);
	ixgbe_free_all_rx_resources(adapter);
}

6175 6176 6177 6178 6179 6180 6181 6182 6183 6184 6185
/**
 * ixgbe_close - Disables a network interface
 * @netdev: network interface device structure
 *
 * Returns 0, this is not allowed to fail
 *
 * The close entry point is called when an interface is de-activated
 * by the OS.  The hardware is still under the drivers control, but
 * needs to be disabled.  A global MAC reset is issued to stop the
 * hardware, and all transmit and receive resources are freed.
 **/
6186
int ixgbe_close(struct net_device *netdev)
6187 6188 6189
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

6190 6191
	ixgbe_ptp_stop(adapter);

6192
	ixgbe_close_suspend(adapter);
6193

6194 6195
	ixgbe_fdir_filter_exit(adapter);

6196
	ixgbe_release_hw_control(adapter);
6197 6198 6199 6200

	return 0;
}

6201 6202 6203
#ifdef CONFIG_PM
static int ixgbe_resume(struct pci_dev *pdev)
{
6204 6205
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6206 6207
	u32 err;

6208
	adapter->hw.hw_addr = adapter->io_addr;
6209 6210
	pci_set_power_state(pdev, PCI_D0);
	pci_restore_state(pdev);
6211 6212 6213 6214 6215
	/*
	 * pci_restore_state clears dev->state_saved so call
	 * pci_save_state to restore it.
	 */
	pci_save_state(pdev);
6216 6217

	err = pci_enable_device_mem(pdev);
6218
	if (err) {
6219
		e_dev_err("Cannot enable PCI device from suspend\n");
6220 6221
		return err;
	}
6222
	smp_mb__before_atomic();
6223
	clear_bit(__IXGBE_DISABLED, &adapter->state);
6224 6225
	pci_set_master(pdev);

6226
	pci_wake_from_d3(pdev, false);
6227 6228 6229

	ixgbe_reset(adapter);

6230 6231
	IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);

6232 6233 6234
	rtnl_lock();
	err = ixgbe_init_interrupt_scheme(adapter);
	if (!err && netif_running(netdev))
6235
		err = ixgbe_open(netdev);
6236 6237 6238 6239 6240

	rtnl_unlock();

	if (err)
		return err;
6241 6242 6243 6244 6245 6246

	netif_device_attach(netdev);

	return 0;
}
#endif /* CONFIG_PM */
6247 6248

static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
6249
{
6250 6251
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
6252 6253 6254
	struct ixgbe_hw *hw = &adapter->hw;
	u32 ctrl, fctrl;
	u32 wufc = adapter->wol;
6255 6256 6257 6258 6259 6260
#ifdef CONFIG_PM
	int retval = 0;
#endif

	netif_device_detach(netdev);

6261
	rtnl_lock();
6262 6263
	if (netif_running(netdev))
		ixgbe_close_suspend(adapter);
6264
	rtnl_unlock();
6265

6266 6267
	ixgbe_clear_interrupt_scheme(adapter);

6268 6269 6270 6271
#ifdef CONFIG_PM
	retval = pci_save_state(pdev);
	if (retval)
		return retval;
6272

6273
#endif
6274 6275 6276
	if (hw->mac.ops.stop_link_on_d3)
		hw->mac.ops.stop_link_on_d3(hw);

6277 6278
	if (wufc) {
		ixgbe_set_rx_mode(netdev);
6279

6280 6281
		/* enable the optics for 82599 SFP+ fiber as we can WoL */
		if (hw->mac.ops.enable_tx_laser)
D
Don Skidmore 已提交
6282 6283
			hw->mac.ops.enable_tx_laser(hw);

6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300
		/* turn on all-multi mode if wake on multicast is enabled */
		if (wufc & IXGBE_WUFC_MC) {
			fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
			fctrl |= IXGBE_FCTRL_MPE;
			IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
		}

		ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
		ctrl |= IXGBE_CTRL_GIO_DIS;
		IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);

		IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
	} else {
		IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
		IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
	}

6301 6302
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
6303
		pci_wake_from_d3(pdev, false);
6304 6305
		break;
	case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6306
	case ixgbe_mac_X540:
6307 6308
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6309
	case ixgbe_mac_x550em_a:
6310 6311 6312 6313 6314
		pci_wake_from_d3(pdev, !!wufc);
		break;
	default:
		break;
	}
6315

6316
	*enable_wake = !!wufc;
6317 6318
	if (hw->phy.ops.set_phy_power && !*enable_wake)
		hw->phy.ops.set_phy_power(hw, false);
6319

6320 6321
	ixgbe_release_hw_control(adapter);

6322 6323
	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
6324

6325 6326 6327 6328 6329 6330 6331 6332 6333 6334 6335 6336 6337 6338 6339 6340 6341 6342 6343
	return 0;
}

#ifdef CONFIG_PM
static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
{
	int retval;
	bool wake;

	retval = __ixgbe_shutdown(pdev, &wake);
	if (retval)
		return retval;

	if (wake) {
		pci_prepare_to_sleep(pdev);
	} else {
		pci_wake_from_d3(pdev, false);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6344 6345 6346

	return 0;
}
6347
#endif /* CONFIG_PM */
6348 6349 6350

static void ixgbe_shutdown(struct pci_dev *pdev)
{
6351 6352 6353 6354 6355 6356 6357 6358
	bool wake;

	__ixgbe_shutdown(pdev, &wake);

	if (system_state == SYSTEM_POWER_OFF) {
		pci_wake_from_d3(pdev, wake);
		pci_set_power_state(pdev, PCI_D3hot);
	}
6359 6360
}

6361 6362 6363 6364 6365 6366
/**
 * ixgbe_update_stats - Update the board statistics counters.
 * @adapter: board private structure
 **/
void ixgbe_update_stats(struct ixgbe_adapter *adapter)
{
6367
	struct net_device *netdev = adapter->netdev;
6368
	struct ixgbe_hw *hw = &adapter->hw;
6369
	struct ixgbe_hw_stats *hwstats = &adapter->stats;
6370 6371
	u64 total_mpc = 0;
	u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
6372 6373
	u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
	u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
6374
	u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
6375

6376 6377 6378 6379
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

6380
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
A
Alexander Duyck 已提交
6381
		u64 rsc_count = 0;
6382 6383
		u64 rsc_flush = 0;
		for (i = 0; i < adapter->num_rx_queues; i++) {
6384 6385
			rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
			rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
6386 6387 6388
		}
		adapter->rsc_total_count = rsc_count;
		adapter->rsc_total_flush = rsc_flush;
6389 6390
	}

6391 6392 6393 6394 6395
	for (i = 0; i < adapter->num_rx_queues; i++) {
		struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
		non_eop_descs += rx_ring->rx_stats.non_eop_descs;
		alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
		alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
6396
		hw_csum_rx_error += rx_ring->rx_stats.csum_err;
6397 6398 6399 6400 6401 6402
		bytes += rx_ring->stats.bytes;
		packets += rx_ring->stats.packets;
	}
	adapter->non_eop_descs = non_eop_descs;
	adapter->alloc_rx_page_failed = alloc_rx_page_failed;
	adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
6403
	adapter->hw_csum_rx_error = hw_csum_rx_error;
6404 6405 6406 6407 6408
	netdev->stats.rx_bytes = bytes;
	netdev->stats.rx_packets = packets;

	bytes = 0;
	packets = 0;
J
Jesse Brandeburg 已提交
6409
	/* gather some stats to the adapter struct that are per queue */
6410 6411 6412 6413 6414 6415 6416
	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
		restart_queue += tx_ring->tx_stats.restart_queue;
		tx_busy += tx_ring->tx_stats.tx_busy;
		bytes += tx_ring->stats.bytes;
		packets += tx_ring->stats.packets;
	}
6417
	adapter->restart_queue = restart_queue;
6418 6419 6420
	adapter->tx_busy = tx_busy;
	netdev->stats.tx_bytes = bytes;
	netdev->stats.tx_packets = packets;
J
Jesse Brandeburg 已提交
6421

6422
	hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
6423 6424

	/* 8 register reads */
6425 6426 6427 6428
	for (i = 0; i < 8; i++) {
		/* for packet buffers not used, the register should read 0 */
		mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
		missed_rx += mpc;
6429 6430
		hwstats->mpc[i] += mpc;
		total_mpc += hwstats->mpc[i];
6431 6432
		hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
		hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
6433 6434
		switch (hw->mac.type) {
		case ixgbe_mac_82598EB:
6435 6436 6437
			hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
6438 6439
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
6440 6441
			break;
		case ixgbe_mac_82599EB:
D
Don Skidmore 已提交
6442
		case ixgbe_mac_X540:
6443 6444
		case ixgbe_mac_X550:
		case ixgbe_mac_X550EM_x:
6445
		case ixgbe_mac_x550em_a:
6446 6447 6448 6449 6450
			hwstats->pxonrxc[i] +=
				IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
			break;
		default:
			break;
6451
		}
6452
	}
6453 6454 6455 6456 6457 6458

	/*16 register reads */
	for (i = 0; i < 16; i++) {
		hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
		hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
		if ((hw->mac.type == ixgbe_mac_82599EB) ||
6459 6460
		    (hw->mac.type == ixgbe_mac_X540) ||
		    (hw->mac.type == ixgbe_mac_X550) ||
6461 6462
		    (hw->mac.type == ixgbe_mac_X550EM_x) ||
		    (hw->mac.type == ixgbe_mac_x550em_a)) {
6463 6464 6465 6466 6467 6468 6469
			hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
			hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
			IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
		}
	}

6470
	hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
6471
	/* work around hardware counting issue */
6472
	hwstats->gprc -= missed_rx;
6473

6474 6475
	ixgbe_update_xoff_received(adapter);

6476
	/* 82598 hardware only has a 32 bit counter in the high register */
6477 6478 6479 6480 6481 6482 6483
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
		break;
D
Don Skidmore 已提交
6484
	case ixgbe_mac_X540:
6485 6486
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6487
	case ixgbe_mac_x550em_a:
6488
		/* OS2BMC stats are X540 and later */
6489 6490 6491 6492 6493
		hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
		hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
		hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
		hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
	case ixgbe_mac_82599EB:
6494 6495 6496
		for (i = 0; i < 16; i++)
			adapter->hw_rx_no_dma_resources +=
					     IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
6497
		hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
6498
		IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
6499
		hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
6500
		IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
6501
		hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
6502
		IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
6503 6504 6505
		hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
		hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
		hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
6506
#ifdef IXGBE_FCOE
6507 6508 6509 6510 6511 6512
		hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
		hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
		hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
		hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
		hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
		hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
6513
		/* Add up per cpu counters for total ddp aloc fail */
6514 6515 6516 6517 6518
		if (adapter->fcoe.ddp_pool) {
			struct ixgbe_fcoe *fcoe = &adapter->fcoe;
			struct ixgbe_fcoe_ddp_pool *ddp_pool;
			unsigned int cpu;
			u64 noddp = 0, noddp_ext_buff = 0;
6519
			for_each_possible_cpu(cpu) {
6520 6521 6522
				ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
				noddp += ddp_pool->noddp;
				noddp_ext_buff += ddp_pool->noddp_ext_buff;
6523
			}
6524 6525
			hwstats->fcoe_noddp = noddp;
			hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
6526
		}
6527
#endif /* IXGBE_FCOE */
6528 6529 6530
		break;
	default:
		break;
6531
	}
6532
	bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
6533 6534
	hwstats->bprc += bprc;
	hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
6535
	if (hw->mac.type == ixgbe_mac_82598EB)
6536 6537 6538 6539 6540 6541 6542 6543 6544
		hwstats->mprc -= bprc;
	hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
	hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
	hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
	hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
	hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
	hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
	hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
	hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
6545
	lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
6546
	hwstats->lxontxc += lxon;
6547
	lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
6548 6549 6550
	hwstats->lxofftxc += lxoff;
	hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
	hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
6551 6552 6553 6554
	/*
	 * 82598 errata - tx of flow control packets is included in tx counters
	 */
	xon_off_tot = lxon + lxoff;
6555 6556 6557 6558 6559 6560 6561 6562 6563 6564 6565 6566 6567 6568 6569
	hwstats->gptc -= xon_off_tot;
	hwstats->mptc -= xon_off_tot;
	hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
	hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
	hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
	hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
	hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
	hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
	hwstats->ptc64 -= xon_off_tot;
	hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
	hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
	hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
	hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
	hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
	hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
6570 6571

	/* Fill out the OS statistics structure */
6572
	netdev->stats.multicast = hwstats->mprc;
6573 6574

	/* Rx Errors */
6575
	netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
6576
	netdev->stats.rx_dropped = 0;
6577 6578
	netdev->stats.rx_length_errors = hwstats->rlec;
	netdev->stats.rx_crc_errors = hwstats->crcerrs;
6579
	netdev->stats.rx_missed_errors = total_mpc;
6580 6581 6582
}

/**
6583
 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
6584
 * @adapter: pointer to the device adapter structure
6585
 **/
6586
static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
6587
{
6588
	struct ixgbe_hw *hw = &adapter->hw;
6589
	int i;
6590

6591 6592 6593 6594
	if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
6595

6596
	/* if interface is down do nothing */
6597
	if (test_bit(__IXGBE_DOWN, &adapter->state))
6598 6599 6600 6601 6602 6603 6604 6605
		return;

	/* do nothing if we are not using signature filters */
	if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
		return;

	adapter->fdir_overflow++;

6606 6607 6608
	if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6609
				&(adapter->tx_ring[i]->state));
6610 6611
		/* re-enable flow director interrupts */
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
6612 6613 6614 6615 6616 6617 6618 6619
	} else {
		e_err(probe, "failed to finish FDIR re-initialization, "
		      "ignored adding FDIR ATR filters\n");
	}
}

/**
 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
6620
 * @adapter: pointer to the device adapter structure
6621 6622
 *
 * This function serves two purposes.  First it strobes the interrupt lines
S
Stephen Hemminger 已提交
6623
 * in order to make certain interrupts are occurring.  Secondly it sets the
6624
 * bits needed to check for TX hangs.  As a result we should immediately
S
Stephen Hemminger 已提交
6625
 * determine if a hang has occurred.
6626 6627
 */
static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
6628
{
6629
	struct ixgbe_hw *hw = &adapter->hw;
6630 6631
	u64 eics = 0;
	int i;
6632

6633
	/* If we're down, removing or resetting, just bail */
6634
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
6635
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
6636 6637
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;
6638

6639 6640 6641 6642 6643
	/* Force detection of hung controller */
	if (netif_carrier_ok(adapter->netdev)) {
		for (i = 0; i < adapter->num_tx_queues; i++)
			set_check_for_tx_hang(adapter->tx_ring[i]);
	}
6644

6645 6646 6647 6648 6649 6650 6651 6652
	if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
		/*
		 * for legacy and MSI interrupts don't set any bits
		 * that are enabled for EIAM, because this operation
		 * would set *both* EIMS and EICS for any bit in EIAM
		 */
		IXGBE_WRITE_REG(hw, IXGBE_EICS,
			(IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6653 6654
	} else {
		/* get one bit for every active tx/rx interrupt vector */
6655
		for (i = 0; i < adapter->num_q_vectors; i++) {
6656
			struct ixgbe_q_vector *qv = adapter->q_vector[i];
6657
			if (qv->rx.ring || qv->tx.ring)
J
Jacob Keller 已提交
6658
				eics |= BIT_ULL(i);
6659
		}
6660
	}
6661

6662
	/* Cause software interrupt to ensure rings are cleaned */
6663
	ixgbe_irq_rearm_queues(adapter, eics);
6664 6665
}

6666
/**
6667
 * ixgbe_watchdog_update_link - update the link status
6668 6669
 * @adapter: pointer to the device adapter structure
 * @link_speed: pointer to a u32 to store the link_speed
6670
 **/
6671
static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
6672 6673
{
	struct ixgbe_hw *hw = &adapter->hw;
6674 6675
	u32 link_speed = adapter->link_speed;
	bool link_up = adapter->link_up;
6676
	bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
6677

6678 6679 6680 6681 6682
	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
		return;

	if (hw->mac.ops.check_link) {
		hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
6683
	} else {
6684 6685 6686
		/* always assume link is up, if no check link function */
		link_speed = IXGBE_LINK_SPEED_10GB_FULL;
		link_up = true;
6687
	}
6688 6689 6690 6691

	if (adapter->ixgbe_ieee_pfc)
		pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);

6692
	if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
6693
		hw->mac.ops.fc_enable(hw);
6694 6695
		ixgbe_set_rx_drop_en(adapter);
	}
6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706

	if (link_up ||
	    time_after(jiffies, (adapter->link_check_timeout +
				 IXGBE_TRY_LINK_TIMEOUT))) {
		adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
		IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
		IXGBE_WRITE_FLUSH(hw);
	}

	adapter->link_up = link_up;
	adapter->link_speed = link_speed;
6707 6708
}

6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720 6721 6722 6723 6724 6725
static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
{
#ifdef CONFIG_IXGBE_DCB
	struct net_device *netdev = adapter->netdev;
	struct dcb_app app = {
			      .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
			      .protocol = 0,
			     };
	u8 up = 0;

	if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
		up = dcb_ieee_getapp_mask(netdev, &app);

	adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
#endif
}

6726
/**
6727 6728
 * ixgbe_watchdog_link_is_up - update netif_carrier status and
 *                             print link up message
6729
 * @adapter: pointer to the device adapter structure
6730
 **/
6731
static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
6732
{
6733
	struct net_device *netdev = adapter->netdev;
6734
	struct ixgbe_hw *hw = &adapter->hw;
6735 6736
	struct net_device *upper;
	struct list_head *iter;
6737
	u32 link_speed = adapter->link_speed;
6738
	const char *speed_str;
6739
	bool flow_rx, flow_tx;
6740

6741 6742
	/* only continue if link was previously down */
	if (netif_carrier_ok(netdev))
6743
		return;
6744

6745
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
6746

6747 6748 6749 6750 6751 6752 6753 6754 6755
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB: {
		u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
		u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
		flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
		flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
	}
		break;
	case ixgbe_mac_X540:
6756 6757
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
6758
	case ixgbe_mac_x550em_a:
6759 6760 6761 6762 6763 6764 6765 6766 6767 6768 6769
	case ixgbe_mac_82599EB: {
		u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
		u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
		flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
		flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
	}
		break;
	default:
		flow_tx = false;
		flow_rx = false;
		break;
6770
	}
6771

6772 6773
	adapter->last_rx_ptp_check = jiffies;

6774
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6775
		ixgbe_ptp_start_cyclecounter(adapter);
6776

6777 6778 6779 6780 6781 6782 6783 6784 6785 6786 6787 6788 6789 6790 6791 6792 6793 6794
	switch (link_speed) {
	case IXGBE_LINK_SPEED_10GB_FULL:
		speed_str = "10 Gbps";
		break;
	case IXGBE_LINK_SPEED_2_5GB_FULL:
		speed_str = "2.5 Gbps";
		break;
	case IXGBE_LINK_SPEED_1GB_FULL:
		speed_str = "1 Gbps";
		break;
	case IXGBE_LINK_SPEED_100_FULL:
		speed_str = "100 Mbps";
		break;
	default:
		speed_str = "unknown speed";
		break;
	}
	e_info(drv, "NIC Link is Up %s, Flow Control: %s\n", speed_str,
6795 6796 6797
	       ((flow_rx && flow_tx) ? "RX/TX" :
	       (flow_rx ? "RX" :
	       (flow_tx ? "TX" : "None"))));
6798

6799 6800
	netif_carrier_on(netdev);
	ixgbe_check_vf_rate_limit(adapter);
6801

6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814 6815 6816
	/* enable transmits */
	netif_tx_wake_all_queues(adapter->netdev);

	/* enable any upper devices */
	rtnl_lock();
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *vlan = netdev_priv(upper);

			if (vlan->fwd_priv)
				netif_tx_wake_all_queues(upper);
		}
	}
	rtnl_unlock();

6817 6818 6819
	/* update the default user priority for VFs */
	ixgbe_update_default_up(adapter);

6820 6821
	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6822 6823
}

6824
/**
6825 6826
 * ixgbe_watchdog_link_is_down - update netif_carrier status and
 *                               print link down message
6827
 * @adapter: pointer to the adapter structure
6828
 **/
A
Alexander Duyck 已提交
6829
static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
6830
{
6831
	struct net_device *netdev = adapter->netdev;
6832
	struct ixgbe_hw *hw = &adapter->hw;
6833

6834 6835
	adapter->link_up = false;
	adapter->link_speed = 0;
6836

6837 6838 6839
	/* only continue if link was up previously */
	if (!netif_carrier_ok(netdev))
		return;
6840

6841 6842 6843
	/* poll for SFP+ cable when link is down */
	if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
		adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
6844

6845
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state))
6846
		ixgbe_ptp_start_cyclecounter(adapter);
6847

6848 6849
	e_info(drv, "NIC Link is Down\n");
	netif_carrier_off(netdev);
6850 6851 6852

	/* ping all the active vfs to let them know link has changed */
	ixgbe_ping_all_vfs(adapter);
6853
}
6854

6855 6856 6857 6858 6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870 6871 6872 6873 6874 6875 6876 6877 6878 6879
static bool ixgbe_ring_tx_pending(struct ixgbe_adapter *adapter)
{
	int i;

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *tx_ring = adapter->tx_ring[i];

		if (tx_ring->next_to_use != tx_ring->next_to_clean)
			return true;
	}

	return false;
}

static bool ixgbe_vf_tx_pending(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_ring_feature *vmdq = &adapter->ring_feature[RING_F_VMDQ];
	u32 q_per_pool = __ALIGN_MASK(1, ~vmdq->mask);

	int i, j;

	if (!adapter->num_vfs)
		return false;

6880 6881 6882 6883
	/* resetting the PF is only needed for MAC before X550 */
	if (hw->mac.type >= ixgbe_mac_X550)
		return false;

6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897 6898
	for (i = 0; i < adapter->num_vfs; i++) {
		for (j = 0; j < q_per_pool; j++) {
			u32 h, t;

			h = IXGBE_READ_REG(hw, IXGBE_PVFTDHN(q_per_pool, i, j));
			t = IXGBE_READ_REG(hw, IXGBE_PVFTDTN(q_per_pool, i, j));

			if (h != t)
				return true;
		}
	}

	return false;
}

6899 6900
/**
 * ixgbe_watchdog_flush_tx - flush queues on link down
6901
 * @adapter: pointer to the device adapter structure
6902 6903 6904 6905
 **/
static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
{
	if (!netif_carrier_ok(adapter->netdev)) {
6906 6907
		if (ixgbe_ring_tx_pending(adapter) ||
		    ixgbe_vf_tx_pending(adapter)) {
6908 6909 6910 6911 6912
			/* We've lost link, so the controller stops DMA,
			 * but we've got queued Tx work that's never going
			 * to get done, so reset controller to flush Tx.
			 * (Do the reset outside of interrupt context).
			 */
6913
			e_warn(drv, "initiating reset to clear Tx work after link loss\n");
6914
			set_bit(__IXGBE_RESET_REQUESTED, &adapter->state);
6915
		}
6916 6917 6918
	}
}

6919 6920 6921 6922 6923 6924 6925 6926 6927 6928 6929 6930 6931 6932 6933 6934 6935
#ifdef CONFIG_PCI_IOV
static inline void ixgbe_issue_vf_flr(struct ixgbe_adapter *adapter,
				      struct pci_dev *vfdev)
{
	if (!pci_wait_for_pending_transaction(vfdev))
		e_dev_warn("Issuing VFLR with pending transactions\n");

	e_dev_err("Issuing VFLR for VF %s\n", pci_name(vfdev));
	pcie_capability_set_word(vfdev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);

	msleep(100);
}

static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	struct pci_dev *pdev = adapter->pdev;
6936
	unsigned int vf;
6937 6938 6939 6940 6941 6942 6943 6944 6945 6946 6947 6948 6949 6950 6951 6952 6953 6954
	u32 gpc;

	if (!(netif_carrier_ok(adapter->netdev)))
		return;

	gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
	if (gpc) /* If incrementing then no need for the check below */
		return;
	/* Check to see if a bad DMA write target from an errant or
	 * malicious VF has caused a PCIe error.  If so then we can
	 * issue a VFLR to the offending VF(s) and then resume without
	 * requesting a full slot reset.
	 */

	if (!pdev)
		return;

	/* check status reg for all VFs owned by this PF */
6955 6956 6957
	for (vf = 0; vf < adapter->num_vfs; ++vf) {
		struct pci_dev *vfdev = adapter->vfinfo[vf].vfdev;
		u16 status_reg;
6958

6959 6960 6961 6962 6963 6964
		if (!vfdev)
			continue;
		pci_read_config_word(vfdev, PCI_STATUS, &status_reg);
		if (status_reg != IXGBE_FAILED_READ_CFG_WORD &&
		    status_reg & PCI_STATUS_REC_MASTER_ABORT)
			ixgbe_issue_vf_flr(adapter, vfdev);
6965 6966 6967
	}
}

6968 6969 6970 6971
static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
{
	u32 ssvpc;

6972 6973 6974
	/* Do not perform spoof check for 82598 or if not in IOV mode */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985
		return;

	ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);

	/*
	 * ssvpc register is cleared on read, if zero then no
	 * spoofed packets in the last interval.
	 */
	if (!ssvpc)
		return;

6986
	e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
6987
}
6988 6989 6990 6991 6992 6993 6994 6995 6996 6997 6998
#else
static void ixgbe_spoof_check(struct ixgbe_adapter __always_unused *adapter)
{
}

static void
ixgbe_check_for_bad_vf(struct ixgbe_adapter __always_unused *adapter)
{
}
#endif /* CONFIG_PCI_IOV */

6999

7000 7001
/**
 * ixgbe_watchdog_subtask - check and bring link up
7002
 * @adapter: pointer to the device adapter structure
7003 7004 7005
 **/
static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
{
7006
	/* if interface is down, removing or resetting, do nothing */
7007
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7008
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7009
	    test_bit(__IXGBE_RESETTING, &adapter->state))
7010 7011 7012 7013 7014 7015 7016 7017
		return;

	ixgbe_watchdog_update_link(adapter);

	if (adapter->link_up)
		ixgbe_watchdog_link_is_up(adapter);
	else
		ixgbe_watchdog_link_is_down(adapter);
7018

7019
	ixgbe_check_for_bad_vf(adapter);
7020
	ixgbe_spoof_check(adapter);
7021
	ixgbe_update_stats(adapter);
7022 7023

	ixgbe_watchdog_flush_tx(adapter);
7024
}
7025

7026
/**
7027
 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
7028
 * @adapter: the ixgbe adapter structure
7029
 **/
7030
static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
7031 7032
{
	struct ixgbe_hw *hw = &adapter->hw;
7033
	s32 err;
7034

7035 7036 7037 7038
	/* not searching for SFP so there is nothing to do here */
	if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
	    !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		return;
7039

M
Mark Rustad 已提交
7040 7041 7042 7043
	if (adapter->sfp_poll_time &&
	    time_after(adapter->sfp_poll_time, jiffies))
		return; /* If not yet time to poll for SFP */

7044 7045 7046
	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;
7047

M
Mark Rustad 已提交
7048 7049
	adapter->sfp_poll_time = jiffies + IXGBE_SFP_POLL_JIFFIES - 1;

7050 7051 7052
	err = hw->phy.ops.identify_sfp(hw);
	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;
7053

7054 7055 7056 7057
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
		/* If no cable is present, then we need to reset
		 * the next time we find a good cable. */
		adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
7058
	}
7059

7060 7061 7062
	/* exit on error */
	if (err)
		goto sfp_out;
7063

7064 7065 7066
	/* exit if reset not needed */
	if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
		goto sfp_out;
7067

7068
	adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
7069

7070 7071 7072 7073 7074 7075 7076 7077 7078 7079 7080 7081 7082 7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095
	/*
	 * A module may be identified correctly, but the EEPROM may not have
	 * support for that module.  setup_sfp() will fail in that case, so
	 * we should not allow that module to load.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		err = hw->phy.ops.reset(hw);
	else
		err = hw->mac.ops.setup_sfp(hw);

	if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
		goto sfp_out;

	adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
	e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);

sfp_out:
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);

	if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
	    (adapter->netdev->reg_state == NETREG_REGISTERED)) {
		e_dev_err("failed to initialize because an unsupported "
			  "SFP+ module type was detected.\n");
		e_dev_err("Reload the driver after installing a "
			  "supported module.\n");
		unregister_netdev(adapter->netdev);
7096
	}
7097
}
7098

7099 7100
/**
 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
7101
 * @adapter: the ixgbe adapter structure
7102 7103 7104 7105
 **/
static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
J
Josh Hay 已提交
7106 7107
	u32 speed;
	bool autoneg = false;
7108 7109 7110 7111 7112 7113 7114 7115 7116 7117

	if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
		return;

	/* someone else is in init, wait until next service event */
	if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
		return;

	adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;

J
Josh Hay 已提交
7118
	speed = hw->phy.autoneg_advertised;
7119
	if ((!speed) && (hw->mac.ops.get_link_capabilities)) {
J
Josh Hay 已提交
7120
		hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
7121 7122 7123 7124 7125 7126 7127 7128

		/* setup the highest link when no autoneg */
		if (!autoneg) {
			if (speed & IXGBE_LINK_SPEED_10GB_FULL)
				speed = IXGBE_LINK_SPEED_10GB_FULL;
		}
	}

7129
	if (hw->mac.ops.setup_link)
J
Josh Hay 已提交
7130
		hw->mac.ops.setup_link(hw, speed, true);
7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145

	adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
	adapter->link_check_timeout = jiffies;
	clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
}

/**
 * ixgbe_service_timer - Timer Call-back
 * @data: pointer to adapter cast into an unsigned long
 **/
static void ixgbe_service_timer(unsigned long data)
{
	struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
	unsigned long next_event_offset;

7146 7147 7148 7149 7150
	/* poll faster when waiting for link */
	if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
		next_event_offset = HZ / 10;
	else
		next_event_offset = HZ * 2;
7151

7152 7153 7154
	/* Reset the timer */
	mod_timer(&adapter->service_timer, next_event_offset + jiffies);

7155
	ixgbe_service_event_schedule(adapter);
7156 7157
}

7158 7159 7160 7161 7162 7163 7164 7165 7166 7167 7168 7169 7170 7171 7172 7173 7174 7175 7176 7177
static void ixgbe_phy_interrupt_subtask(struct ixgbe_adapter *adapter)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 status;

	if (!(adapter->flags2 & IXGBE_FLAG2_PHY_INTERRUPT))
		return;

	adapter->flags2 &= ~IXGBE_FLAG2_PHY_INTERRUPT;

	if (!hw->phy.ops.handle_lasi)
		return;

	status = hw->phy.ops.handle_lasi(&adapter->hw);
	if (status != IXGBE_ERR_OVERTEMP)
		return;

	e_crit(drv, "%s\n", ixgbe_overheat_msg);
}

7178 7179
static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
{
7180
	if (!test_and_clear_bit(__IXGBE_RESET_REQUESTED, &adapter->state))
7181 7182
		return;

7183
	/* If we're already down, removing or resetting, just bail */
7184
	if (test_bit(__IXGBE_DOWN, &adapter->state) ||
7185
	    test_bit(__IXGBE_REMOVING, &adapter->state) ||
7186 7187 7188 7189 7190 7191 7192
	    test_bit(__IXGBE_RESETTING, &adapter->state))
		return;

	ixgbe_dump(adapter);
	netdev_err(adapter->netdev, "Reset adapter\n");
	adapter->tx_timeout_count++;

7193
	rtnl_lock();
7194
	ixgbe_reinit_locked(adapter);
7195
	rtnl_unlock();
7196 7197
}

7198 7199 7200 7201 7202 7203 7204 7205 7206
/**
 * ixgbe_service_task - manages and runs subtasks
 * @work: pointer to work_struct containing our data
 **/
static void ixgbe_service_task(struct work_struct *work)
{
	struct ixgbe_adapter *adapter = container_of(work,
						     struct ixgbe_adapter,
						     service_task);
7207 7208 7209 7210 7211 7212 7213 7214 7215
	if (ixgbe_removed(adapter->hw.hw_addr)) {
		if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
			rtnl_lock();
			ixgbe_down(adapter);
			rtnl_unlock();
		}
		ixgbe_service_event_complete(adapter);
		return;
	}
7216
	if (adapter->flags2 & IXGBE_FLAG2_UDP_TUN_REREG_NEEDED) {
7217
		rtnl_lock();
7218
		adapter->flags2 &= ~IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
7219 7220
		udp_tunnel_get_rx_info(adapter->netdev);
		rtnl_unlock();
7221
	}
7222
	ixgbe_reset_subtask(adapter);
7223
	ixgbe_phy_interrupt_subtask(adapter);
7224 7225
	ixgbe_sfp_detection_subtask(adapter);
	ixgbe_sfp_link_config_subtask(adapter);
7226
	ixgbe_check_overtemp_subtask(adapter);
7227
	ixgbe_watchdog_subtask(adapter);
7228
	ixgbe_fdir_reinit_subtask(adapter);
7229
	ixgbe_check_hang_subtask(adapter);
7230

7231
	if (test_bit(__IXGBE_PTP_RUNNING, &adapter->state)) {
7232 7233 7234
		ixgbe_ptp_overflow_check(adapter);
		ixgbe_ptp_rx_hang(adapter);
	}
7235 7236

	ixgbe_service_event_complete(adapter);
7237 7238
}

7239 7240
static int ixgbe_tso(struct ixgbe_ring *tx_ring,
		     struct ixgbe_tx_buffer *first,
7241
		     u8 *hdr_len)
7242
{
7243
	u32 vlan_macip_lens, type_tucmd, mss_l4len_idx;
7244
	struct sk_buff *skb = first->skb;
7245 7246 7247 7248 7249 7250 7251 7252 7253 7254
	union {
		struct iphdr *v4;
		struct ipv6hdr *v6;
		unsigned char *hdr;
	} ip;
	union {
		struct tcphdr *tcp;
		unsigned char *hdr;
	} l4;
	u32 paylen, l4_offset;
7255
	int err;
7256

7257 7258 7259
	if (skb->ip_summed != CHECKSUM_PARTIAL)
		return 0;

7260 7261
	if (!skb_is_gso(skb))
		return 0;
7262

7263 7264 7265
	err = skb_cow_head(skb, 0);
	if (err < 0)
		return err;
7266

7267 7268 7269
	ip.hdr = skb_network_header(skb);
	l4.hdr = skb_checksum_start(skb);

7270 7271 7272
	/* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
	type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;

7273 7274 7275 7276 7277 7278 7279
	/* initialize outer IP header fields */
	if (ip.v4->version == 4) {
		/* IP header will have to cancel out any data that
		 * is not a part of the outer IP header
		 */
		ip.v4->check = csum_fold(csum_add(lco_csum(skb),
						  csum_unfold(l4.tcp->check)));
7280
		type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
7281 7282

		ip.v4->tot_len = 0;
7283 7284 7285
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM |
				   IXGBE_TX_FLAGS_IPV4;
7286 7287
	} else {
		ip.v6->payload_len = 0;
7288 7289
		first->tx_flags |= IXGBE_TX_FLAGS_TSO |
				   IXGBE_TX_FLAGS_CSUM;
7290 7291
	}

7292 7293 7294 7295 7296 7297 7298 7299 7300
	/* determine offset of inner transport header */
	l4_offset = l4.hdr - skb->data;

	/* compute length of segmentation header */
	*hdr_len = (l4.tcp->doff * 4) + l4_offset;

	/* remove payload length from inner checksum */
	paylen = skb->len - l4_offset;
	csum_replace_by_diff(&l4.tcp->check, htonl(paylen));
7301

7302 7303 7304 7305
	/* update gso size and bytecount with header size */
	first->gso_segs = skb_shinfo(skb)->gso_segs;
	first->bytecount += (first->gso_segs - 1) * *hdr_len;

7306
	/* mss_l4len_id: use 0 as index for TSO */
7307
	mss_l4len_idx = (*hdr_len - l4_offset) << IXGBE_ADVTXD_L4LEN_SHIFT;
7308 7309 7310
	mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;

	/* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
7311 7312
	vlan_macip_lens = l4.hdr - ip.hdr;
	vlan_macip_lens |= (ip.hdr - skb->data) << IXGBE_ADVTXD_MACLEN_SHIFT;
7313
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7314 7315

	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
7316
			  mss_l4len_idx);
7317 7318 7319 7320

	return 1;
}

7321 7322 7323 7324 7325 7326 7327 7328 7329
static inline bool ixgbe_ipv6_csum_is_sctp(struct sk_buff *skb)
{
	unsigned int offset = 0;

	ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);

	return offset == skb_checksum_start_offset(skb);
}

7330 7331
static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
			  struct ixgbe_tx_buffer *first)
7332
{
7333
	struct sk_buff *skb = first->skb;
7334 7335
	u32 vlan_macip_lens = 0;
	u32 type_tucmd = 0;
7336

7337
	if (skb->ip_summed != CHECKSUM_PARTIAL) {
7338 7339 7340
csum_failed:
		if (!(first->tx_flags & (IXGBE_TX_FLAGS_HW_VLAN |
					 IXGBE_TX_FLAGS_CC)))
7341
			return;
7342 7343
		goto no_csum;
	}
7344

7345 7346 7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357
	switch (skb->csum_offset) {
	case offsetof(struct tcphdr, check):
		type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
		/* fall through */
	case offsetof(struct udphdr, check):
		break;
	case offsetof(struct sctphdr, checksum):
		/* validate that this is actually an SCTP request */
		if (((first->protocol == htons(ETH_P_IP)) &&
		     (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
		    ((first->protocol == htons(ETH_P_IPV6)) &&
		     ixgbe_ipv6_csum_is_sctp(skb))) {
			type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_SCTP;
7358
			break;
7359
		}
7360 7361 7362 7363
		/* fall through */
	default:
		skb_checksum_help(skb);
		goto csum_failed;
7364 7365
	}

7366 7367 7368 7369
	/* update TX checksum flag */
	first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
	vlan_macip_lens = skb_checksum_start_offset(skb) -
			  skb_network_offset(skb);
7370
no_csum:
7371
	/* vlan_macip_lens: MACLEN, VLAN tag */
7372
	vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
7373
	vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
7374

7375
	ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd, 0);
7376 7377
}

7378 7379 7380 7381 7382 7383
#define IXGBE_SET_FLAG(_input, _flag, _result) \
	((_flag <= _result) ? \
	 ((u32)(_input & _flag) * (_result / _flag)) : \
	 ((u32)(_input & _flag) / (_flag / _result)))

static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
7384
{
7385
	/* set type for advanced descriptor with frame checksum insertion */
7386 7387 7388
	u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
		       IXGBE_ADVTXD_DCMD_DEXT |
		       IXGBE_ADVTXD_DCMD_IFCS;
7389

7390
	/* set HW vlan bit if vlan is present */
7391 7392
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
				   IXGBE_ADVTXD_DCMD_VLE);
7393

7394
	/* set segmentation enable bits for TSO/FSO */
7395 7396 7397 7398 7399 7400
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
				   IXGBE_ADVTXD_DCMD_TSE);

	/* set timestamp bit if present */
	cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
				   IXGBE_ADVTXD_MAC_TSTAMP);
7401

7402
	/* insert frame checksum */
7403
	cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
7404

7405 7406
	return cmd_type;
}
7407

7408 7409
static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
				   u32 tx_flags, unsigned int paylen)
7410
{
7411
	u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
7412

7413
	/* enable L4 checksum for TSO and TX checksum offload */
7414 7415 7416
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CSUM,
					IXGBE_ADVTXD_POPTS_TXSM);
7417

7418
	/* enble IPv4 checksum for TSO */
7419 7420 7421
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_IPV4,
					IXGBE_ADVTXD_POPTS_IXSM);
7422

7423 7424 7425 7426
	/*
	 * Check Context must be set if Tx switch is enabled, which it
	 * always is for case where virtual functions are running
	 */
7427 7428 7429
	olinfo_status |= IXGBE_SET_FLAG(tx_flags,
					IXGBE_TX_FLAGS_CC,
					IXGBE_ADVTXD_CC);
7430

7431
	tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
7432
}
7433

7434 7435 7436 7437 7438 7439 7440 7441 7442 7443 7444 7445 7446 7447 7448 7449 7450 7451 7452 7453 7454 7455 7456 7457 7458 7459 7460 7461 7462 7463
static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);

	/* Herbert's original patch had:
	 *  smp_mb__after_netif_stop_queue();
	 * but since that doesn't exist yet, just open code it.
	 */
	smp_mb();

	/* We need to check again in a case another CPU has just
	 * made room available.
	 */
	if (likely(ixgbe_desc_unused(tx_ring) < size))
		return -EBUSY;

	/* A reprieve! - use start_queue because it doesn't call schedule */
	netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
	++tx_ring->tx_stats.restart_queue;
	return 0;
}

static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
{
	if (likely(ixgbe_desc_unused(tx_ring) >= size))
		return 0;

	return __ixgbe_maybe_stop_tx(tx_ring, size);
}

7464 7465 7466 7467 7468 7469 7470
#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
		       IXGBE_TXD_CMD_RS)

static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
			 struct ixgbe_tx_buffer *first,
			 const u8 hdr_len)
{
7471
	struct sk_buff *skb = first->skb;
7472
	struct ixgbe_tx_buffer *tx_buffer;
7473
	union ixgbe_adv_tx_desc *tx_desc;
7474 7475 7476
	struct skb_frag_struct *frag;
	dma_addr_t dma;
	unsigned int data_len, size;
7477
	u32 tx_flags = first->tx_flags;
7478
	u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
7479 7480
	u16 i = tx_ring->next_to_use;

7481 7482
	tx_desc = IXGBE_TX_DESC(tx_ring, i);

7483 7484 7485 7486
	ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);

	size = skb_headlen(skb);
	data_len = skb->data_len;
7487

7488 7489
#ifdef IXGBE_FCOE
	if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
7490
		if (data_len < sizeof(struct fcoe_crc_eof)) {
7491 7492
			size -= sizeof(struct fcoe_crc_eof) - data_len;
			data_len = 0;
7493 7494
		} else {
			data_len -= sizeof(struct fcoe_crc_eof);
7495 7496
		}
	}
7497

7498
#endif
7499
	dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
7500

7501
	tx_buffer = first;
7502

7503 7504 7505 7506 7507 7508 7509 7510 7511
	for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
		if (dma_mapping_error(tx_ring->dev, dma))
			goto dma_error;

		/* record length, and DMA address */
		dma_unmap_len_set(tx_buffer, len, size);
		dma_unmap_addr_set(tx_buffer, dma, dma);

		tx_desc->read.buffer_addr = cpu_to_le64(dma);
7512

7513
		while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
7514
			tx_desc->read.cmd_type_len =
7515
				cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
7516

7517
			i++;
7518
			tx_desc++;
7519
			if (i == tx_ring->count) {
7520
				tx_desc = IXGBE_TX_DESC(tx_ring, 0);
7521 7522
				i = 0;
			}
7523
			tx_desc->read.olinfo_status = 0;
7524 7525 7526 7527 7528

			dma += IXGBE_MAX_DATA_PER_TXD;
			size -= IXGBE_MAX_DATA_PER_TXD;

			tx_desc->read.buffer_addr = cpu_to_le64(dma);
7529
		}
7530

7531 7532
		if (likely(!data_len))
			break;
7533

7534
		tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
7535

7536 7537 7538 7539 7540 7541
		i++;
		tx_desc++;
		if (i == tx_ring->count) {
			tx_desc = IXGBE_TX_DESC(tx_ring, 0);
			i = 0;
		}
7542
		tx_desc->read.olinfo_status = 0;
7543

7544
#ifdef IXGBE_FCOE
E
Eric Dumazet 已提交
7545
		size = min_t(unsigned int, data_len, skb_frag_size(frag));
7546
#else
E
Eric Dumazet 已提交
7547
		size = skb_frag_size(frag);
7548 7549
#endif
		data_len -= size;
7550

7551 7552
		dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
				       DMA_TO_DEVICE);
7553

7554 7555
		tx_buffer = &tx_ring->tx_buffer_info[i];
	}
7556

7557
	/* write last descriptor with RS and EOP bits */
7558 7559
	cmd_type |= size | IXGBE_TXD_CMD;
	tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
7560

7561
	netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
7562

7563 7564
	/* set the timestamp */
	first->time_stamp = jiffies;
7565 7566

	/*
7567 7568 7569 7570 7571 7572
	 * Force memory writes to complete before letting h/w know there
	 * are new descriptors to fetch.  (Only applicable for weak-ordered
	 * memory model archs, such as IA-64).
	 *
	 * We also need this memory barrier to make certain all of the
	 * status bits have been updated before next_to_watch is written.
7573 7574 7575
	 */
	wmb();

7576 7577 7578
	/* set next_to_watch value indicating a packet is present */
	first->next_to_watch = tx_desc;

7579 7580 7581 7582 7583 7584
	i++;
	if (i == tx_ring->count)
		i = 0;

	tx_ring->next_to_use = i;

7585 7586 7587
	ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);

	if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
7588 7589 7590 7591 7592 7593
		writel(i, tx_ring->tail);

		/* we need this if more than one processor can write to our tail
		 * at a time, it synchronizes IO on IA64/Altix systems
		 */
		mmiowb();
7594
	}
7595

7596 7597
	return;
dma_error:
7598
	dev_err(tx_ring->dev, "TX DMA map failed\n");
7599 7600 7601

	/* clear dma mappings for failed tx_buffer_info map */
	for (;;) {
7602 7603 7604
		tx_buffer = &tx_ring->tx_buffer_info[i];
		ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
		if (tx_buffer == first)
7605 7606 7607 7608 7609 7610 7611
			break;
		if (i == 0)
			i = tx_ring->count;
		i--;
	}

	tx_ring->next_to_use = i;
7612 7613
}

7614
static void ixgbe_atr(struct ixgbe_ring *ring,
7615
		      struct ixgbe_tx_buffer *first)
7616 7617 7618 7619 7620 7621 7622 7623 7624
{
	struct ixgbe_q_vector *q_vector = ring->q_vector;
	union ixgbe_atr_hash_dword input = { .dword = 0 };
	union ixgbe_atr_hash_dword common = { .dword = 0 };
	union {
		unsigned char *network;
		struct iphdr *ipv4;
		struct ipv6hdr *ipv6;
	} hdr;
7625
	struct tcphdr *th;
7626
	unsigned int hlen;
7627
	struct sk_buff *skb;
7628
	__be16 vlan_id;
7629
	int l4_proto;
7630

7631 7632 7633 7634 7635 7636
	/* if ring doesn't have a interrupt vector, cannot perform ATR */
	if (!q_vector)
		return;

	/* do nothing if sampling is disabled */
	if (!ring->atr_sample_rate)
7637
		return;
7638

7639
	ring->atr_count++;
7640

7641 7642 7643 7644 7645
	/* currently only IPv4/IPv6 with TCP is supported */
	if ((first->protocol != htons(ETH_P_IP)) &&
	    (first->protocol != htons(ETH_P_IPV6)))
		return;

7646
	/* snag network header to get L4 type and address */
7647 7648
	skb = first->skb;
	hdr.network = skb_network_header(skb);
7649 7650 7651
	if (skb->encapsulation &&
	    first->protocol == htons(ETH_P_IP) &&
	    hdr.ipv4->protocol != IPPROTO_UDP) {
7652
		struct ixgbe_adapter *adapter = q_vector->adapter;
7653

7654 7655
		/* verify the port is recognized as VXLAN */
		if (adapter->vxlan_port &&
7656
		    udp_hdr(skb)->dest == adapter->vxlan_port)
7657
			hdr.network = skb_inner_network_header(skb);
7658 7659 7660 7661

		if (adapter->geneve_port &&
		    udp_hdr(skb)->dest == adapter->geneve_port)
			hdr.network = skb_inner_network_header(skb);
7662 7663 7664 7665 7666
	}

	/* Currently only IPv4/IPv6 with TCP is supported */
	switch (hdr.ipv4->version) {
	case IPVERSION:
7667 7668 7669
		/* access ihl as u8 to avoid unaligned access on ia64 */
		hlen = (hdr.network[0] & 0x0F) << 2;
		l4_proto = hdr.ipv4->protocol;
7670 7671
		break;
	case 6:
7672 7673 7674
		hlen = hdr.network - skb->data;
		l4_proto = ipv6_find_hdr(skb, &hlen, IPPROTO_TCP, NULL, NULL);
		hlen -= hdr.network - skb->data;
7675 7676 7677
		break;
	default:
		return;
7678
	}
7679

7680 7681 7682 7683 7684 7685 7686
	if (l4_proto != IPPROTO_TCP)
		return;

	th = (struct tcphdr *)(hdr.network + hlen);

	/* skip this packet since the socket is closing */
	if (th->fin)
7687 7688 7689 7690 7691 7692 7693 7694 7695
		return;

	/* sample on all syn packets or once every atr sample count */
	if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
		return;

	/* reset sample count */
	ring->atr_count = 0;

7696
	vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
7697 7698 7699 7700 7701 7702 7703 7704 7705 7706 7707 7708 7709 7710

	/*
	 * src and dst are inverted, think how the receiver sees them
	 *
	 * The input is broken into two sections, a non-compressed section
	 * containing vm_pool, vlan_id, and flow_type.  The rest of the data
	 * is XORed together and stored in the compressed dword.
	 */
	input.formatted.vlan_id = vlan_id;

	/*
	 * since src port and flex bytes occupy the same word XOR them together
	 * and write the value to source port portion of compressed dword
	 */
7711
	if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
7712
		common.port.src ^= th->dest ^ htons(ETH_P_8021Q);
7713
	else
7714
		common.port.src ^= th->dest ^ first->protocol;
7715 7716
	common.port.dst ^= th->source;

7717 7718
	switch (hdr.ipv4->version) {
	case IPVERSION:
7719 7720
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
		common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
7721 7722
		break;
	case 6:
7723 7724 7725 7726 7727 7728 7729 7730 7731
		input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
		common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
			     hdr.ipv6->saddr.s6_addr32[1] ^
			     hdr.ipv6->saddr.s6_addr32[2] ^
			     hdr.ipv6->saddr.s6_addr32[3] ^
			     hdr.ipv6->daddr.s6_addr32[0] ^
			     hdr.ipv6->daddr.s6_addr32[1] ^
			     hdr.ipv6->daddr.s6_addr32[2] ^
			     hdr.ipv6->daddr.s6_addr32[3];
7732 7733 7734
		break;
	default:
		break;
7735
	}
7736

7737
	if (hdr.network != skb_network_header(skb))
7738 7739
		input.formatted.flow_type |= IXGBE_ATR_L4TYPE_TUNNEL_MASK;

7740
	/* This assumes the Rx queue and Tx queue are bound to the same CPU */
7741 7742
	ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
					      input, common, ring->queue_index);
7743 7744
}

7745
static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb,
7746
			      void *accel_priv, select_queue_fallback_t fallback)
7747
{
7748 7749
	struct ixgbe_fwd_adapter *fwd_adapter = accel_priv;
#ifdef IXGBE_FCOE
7750 7751 7752
	struct ixgbe_adapter *adapter;
	struct ixgbe_ring_feature *f;
	int txq;
7753 7754 7755 7756 7757 7758
#endif

	if (fwd_adapter)
		return skb->queue_mapping + fwd_adapter->tx_base_queue;

#ifdef IXGBE_FCOE
7759

7760 7761 7762 7763 7764
	/*
	 * only execute the code below if protocol is FCoE
	 * or FIP and we have FCoE enabled on the adapter
	 */
	switch (vlan_get_protocol(skb)) {
7765 7766
	case htons(ETH_P_FCOE):
	case htons(ETH_P_FIP):
7767
		adapter = netdev_priv(dev);
7768

7769 7770 7771
		if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
			break;
	default:
7772
		return fallback(dev, skb);
7773
	}
7774

7775
	f = &adapter->ring_feature[RING_F_FCOE];
7776

7777 7778
	txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
					   smp_processor_id();
7779

7780 7781
	while (txq >= f->indices)
		txq -= f->indices;
7782

7783
	return txq + f->offset;
7784
#else
7785
	return fallback(dev, skb);
7786
#endif
7787 7788
}

7789
netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
7790 7791
			  struct ixgbe_adapter *adapter,
			  struct ixgbe_ring *tx_ring)
7792
{
7793
	struct ixgbe_tx_buffer *first;
7794
	int tso;
7795
	u32 tx_flags = 0;
7796 7797
	unsigned short f;
	u16 count = TXD_USE_COUNT(skb_headlen(skb));
7798
	__be16 protocol = skb->protocol;
7799
	u8 hdr_len = 0;
7800

7801 7802
	/*
	 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
7803
	 *       + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
7804 7805 7806 7807 7808 7809
	 *       + 2 desc gap to keep tail from touching head,
	 *       + 1 desc for context descriptor,
	 * otherwise try next time
	 */
	for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
		count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
7810

7811 7812 7813 7814 7815
	if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
		tx_ring->tx_stats.tx_busy++;
		return NETDEV_TX_BUSY;
	}

7816 7817 7818
	/* record the location of the first descriptor for this packet */
	first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
	first->skb = skb;
7819 7820
	first->bytecount = skb->len;
	first->gso_segs = 1;
7821

7822
	/* if we have a HW VLAN tag being added default to the HW one */
7823 7824
	if (skb_vlan_tag_present(skb)) {
		tx_flags |= skb_vlan_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
7825 7826
		tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
	/* else if it is a SW VLAN check the next protocol and store the tag */
7827
	} else if (protocol == htons(ETH_P_8021Q)) {
7828 7829 7830 7831 7832
		struct vlan_hdr *vhdr, _vhdr;
		vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
		if (!vhdr)
			goto out_drop;

7833 7834
		tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
				  IXGBE_TX_FLAGS_VLAN_SHIFT;
7835 7836
		tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
	}
7837
	protocol = vlan_get_protocol(skb);
7838

7839 7840 7841 7842
	if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
	    adapter->ptp_clock &&
	    !test_and_set_bit_lock(__IXGBE_PTP_TX_IN_PROGRESS,
				   &adapter->state)) {
7843 7844
		skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
		tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
7845 7846 7847 7848 7849

		/* schedule check for Tx timestamp */
		adapter->ptp_tx_skb = skb_get(skb);
		adapter->ptp_tx_start = jiffies;
		schedule_work(&adapter->ptp_tx_work);
7850 7851
	}

7852 7853
	skb_tx_timestamp(skb);

7854 7855 7856 7857 7858 7859
#ifdef CONFIG_PCI_IOV
	/*
	 * Use the l2switch_enable flag - would be false if the DMA
	 * Tx switch had been disabled.
	 */
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7860
		tx_flags |= IXGBE_TX_FLAGS_CC;
7861 7862

#endif
7863
	/* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
7864
	if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
7865 7866
	    ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
	     (skb->priority != TC_PRIO_CONTROL))) {
7867
		tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
7868 7869
		tx_flags |= (skb->priority & 0x7) <<
					IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
7870 7871
		if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
			struct vlan_ethhdr *vhdr;
7872 7873

			if (skb_cow_head(skb, 0))
7874 7875 7876 7877 7878 7879
				goto out_drop;
			vhdr = (struct vlan_ethhdr *)skb->data;
			vhdr->h_vlan_TCI = htons(tx_flags >>
						 IXGBE_TX_FLAGS_VLAN_SHIFT);
		} else {
			tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
7880
		}
7881
	}
7882

7883 7884 7885 7886
	/* record initial flags and protocol */
	first->tx_flags = tx_flags;
	first->protocol = protocol;

7887
#ifdef IXGBE_FCOE
7888
	/* setup tx offload for FCoE */
7889
	if ((protocol == htons(ETH_P_FCOE)) &&
7890
	    (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
7891
		tso = ixgbe_fso(tx_ring, first, &hdr_len);
7892 7893
		if (tso < 0)
			goto out_drop;
7894

7895
		goto xmit_fcoe;
7896
	}
7897

7898
#endif /* IXGBE_FCOE */
7899
	tso = ixgbe_tso(tx_ring, first, &hdr_len);
7900
	if (tso < 0)
7901
		goto out_drop;
7902 7903
	else if (!tso)
		ixgbe_tx_csum(tx_ring, first);
7904 7905 7906

	/* add the ATR filter if ATR is on */
	if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
7907
		ixgbe_atr(tx_ring, first);
7908 7909 7910 7911

#ifdef IXGBE_FCOE
xmit_fcoe:
#endif /* IXGBE_FCOE */
7912
	ixgbe_tx_map(tx_ring, first, hdr_len);
7913

7914
	return NETDEV_TX_OK;
7915 7916

out_drop:
7917 7918 7919
	dev_kfree_skb_any(first->skb);
	first->skb = NULL;

7920
	return NETDEV_TX_OK;
7921 7922
}

7923 7924 7925
static netdev_tx_t __ixgbe_xmit_frame(struct sk_buff *skb,
				      struct net_device *netdev,
				      struct ixgbe_ring *ring)
7926 7927 7928 7929
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_ring *tx_ring;

7930 7931 7932 7933
	/*
	 * The minimum packet size for olinfo paylen is 17 so pad the skb
	 * in order to meet this minimum size requirement.
	 */
7934 7935
	if (skb_put_padto(skb, 17))
		return NETDEV_TX_OK;
7936

7937 7938
	tx_ring = ring ? ring : adapter->tx_ring[skb->queue_mapping];

7939
	return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
7940 7941
}

7942 7943 7944 7945 7946 7947
static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
				    struct net_device *netdev)
{
	return __ixgbe_xmit_frame(skb, netdev, NULL);
}

7948 7949 7950 7951 7952 7953 7954 7955 7956 7957
/**
 * ixgbe_set_mac - Change the Ethernet Address of the NIC
 * @netdev: network interface device structure
 * @p: pointer to an address structure
 *
 * Returns 0 on success, negative on failure
 **/
static int ixgbe_set_mac(struct net_device *netdev, void *p)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
7958
	struct ixgbe_hw *hw = &adapter->hw;
7959 7960 7961 7962 7963 7964
	struct sockaddr *addr = p;

	if (!is_valid_ether_addr(addr->sa_data))
		return -EADDRNOTAVAIL;

	memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
7965
	memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
7966

7967 7968 7969
	ixgbe_mac_set_default_filter(adapter);

	return 0;
7970 7971
}

7972 7973 7974 7975 7976 7977 7978 7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993 7994 7995 7996 7997 7998 7999 8000 8001 8002
static int
ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;
	u16 value;
	int rc;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
	if (!rc)
		rc = value;
	return rc;
}

static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
			    u16 addr, u16 value)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	struct ixgbe_hw *hw = &adapter->hw;

	if (prtad != hw->phy.mdio.prtad)
		return -EINVAL;
	return hw->phy.ops.write_reg(hw, addr, devad, value);
}

static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

8003 8004
	switch (cmd) {
	case SIOCSHWTSTAMP:
8005 8006 8007
		return ixgbe_ptp_set_ts_config(adapter, req);
	case SIOCGHWTSTAMP:
		return ixgbe_ptp_get_ts_config(adapter, req);
8008 8009 8010
	default:
		return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
	}
8011 8012
}

8013 8014
/**
 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
8015
 * netdev->dev_addrs
8016 8017 8018 8019 8020 8021 8022 8023
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_add_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
8024
	struct ixgbe_hw *hw = &adapter->hw;
8025

8026
	if (is_valid_ether_addr(hw->mac.san_addr)) {
8027
		rtnl_lock();
8028
		err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
8029
		rtnl_unlock();
8030 8031 8032

		/* update SAN MAC vmdq pool selection */
		hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
8033 8034 8035 8036 8037 8038
	}
	return err;
}

/**
 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
8039
 * netdev->dev_addrs
8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057
 * @netdev: network interface device structure
 *
 * Returns non-zero on failure
 **/
static int ixgbe_del_sanmac_netdev(struct net_device *dev)
{
	int err = 0;
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_mac_info *mac = &adapter->hw.mac;

	if (is_valid_ether_addr(mac->san_addr)) {
		rtnl_lock();
		err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
		rtnl_unlock();
	}
	return err;
}

8058 8059 8060 8061 8062 8063 8064 8065 8066
#ifdef CONFIG_NET_POLL_CONTROLLER
/*
 * Polling 'interrupt' - used by things like netconsole to send skbs
 * without having to re-enable interrupts. It's not called while
 * the interrupt routine is executing.
 */
static void ixgbe_netpoll(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8067
	int i;
8068

8069 8070 8071 8072
	/* if interface is down do nothing */
	if (test_bit(__IXGBE_DOWN, &adapter->state))
		return;

8073 8074 8075
	/* loop through and schedule all active queues */
	for (i = 0; i < adapter->num_q_vectors; i++)
		ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
8076 8077
}

A
Alexander Duyck 已提交
8078
#endif
E
Eric Dumazet 已提交
8079 8080 8081 8082 8083 8084
static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
						   struct rtnl_link_stats64 *stats)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
	int i;

E
Eric Dumazet 已提交
8085
	rcu_read_lock();
E
Eric Dumazet 已提交
8086
	for (i = 0; i < adapter->num_rx_queues; i++) {
E
Eric Dumazet 已提交
8087
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
E
Eric Dumazet 已提交
8088 8089 8090
		u64 bytes, packets;
		unsigned int start;

E
Eric Dumazet 已提交
8091 8092
		if (ring) {
			do {
8093
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8094 8095
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8096
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8097 8098 8099
			stats->rx_packets += packets;
			stats->rx_bytes   += bytes;
		}
E
Eric Dumazet 已提交
8100
	}
E
Eric Dumazet 已提交
8101 8102 8103 8104 8105 8106 8107 8108

	for (i = 0; i < adapter->num_tx_queues; i++) {
		struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
		u64 bytes, packets;
		unsigned int start;

		if (ring) {
			do {
8109
				start = u64_stats_fetch_begin_irq(&ring->syncp);
E
Eric Dumazet 已提交
8110 8111
				packets = ring->stats.packets;
				bytes   = ring->stats.bytes;
8112
			} while (u64_stats_fetch_retry_irq(&ring->syncp, start));
E
Eric Dumazet 已提交
8113 8114 8115 8116
			stats->tx_packets += packets;
			stats->tx_bytes   += bytes;
		}
	}
E
Eric Dumazet 已提交
8117
	rcu_read_unlock();
E
Eric Dumazet 已提交
8118 8119 8120 8121 8122 8123 8124 8125 8126
	/* following stats updated by ixgbe_watchdog_task() */
	stats->multicast	= netdev->stats.multicast;
	stats->rx_errors	= netdev->stats.rx_errors;
	stats->rx_length_errors	= netdev->stats.rx_length_errors;
	stats->rx_crc_errors	= netdev->stats.rx_crc_errors;
	stats->rx_missed_errors	= netdev->stats.rx_missed_errors;
	return stats;
}

8127
#ifdef CONFIG_IXGBE_DCB
8128 8129 8130
/**
 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
 * @adapter: pointer to ixgbe_adapter
8131 8132 8133 8134 8135 8136 8137 8138 8139 8140 8141 8142 8143 8144 8145 8146 8147 8148 8149 8150 8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164
 * @tc: number of traffic classes currently enabled
 *
 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
 * 802.1Q priority maps to a packet buffer that exists.
 */
static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
{
	struct ixgbe_hw *hw = &adapter->hw;
	u32 reg, rsave;
	int i;

	/* 82598 have a static priority to TC mapping that can not
	 * be changed so no validation is needed.
	 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return;

	reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
	rsave = reg;

	for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
		u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);

		/* If up2tc is out of bounds default to zero */
		if (up2tc > tc)
			reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
	}

	if (reg != rsave)
		IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);

	return;
}

8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178 8179 8180 8181 8182 8183 8184 8185 8186 8187 8188 8189
/**
 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
 * @adapter: Pointer to adapter struct
 *
 * Populate the netdev user priority to tc map
 */
static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
{
	struct net_device *dev = adapter->netdev;
	struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
	struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
	u8 prio;

	for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
		u8 tc = 0;

		if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
			tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
		else if (ets)
			tc = ets->prio_tc[prio];

		netdev_set_prio_tc_map(dev, prio, tc);
	}
}

8190
#endif /* CONFIG_IXGBE_DCB */
8191 8192
/**
 * ixgbe_setup_tc - configure net_device for multiple traffic classes
8193 8194 8195 8196 8197 8198 8199 8200
 *
 * @netdev: net device to configure
 * @tc: number of traffic classes to enable
 */
int ixgbe_setup_tc(struct net_device *dev, u8 tc)
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
8201
	bool pools;
8202 8203

	/* Hardware supports up to 8 traffic classes */
8204 8205 8206 8207
	if (tc > adapter->dcb_cfg.num_tcs.pg_tcs)
		return -EINVAL;

	if (hw->mac.type == ixgbe_mac_82598EB && tc && tc < MAX_TRAFFIC_CLASS)
8208 8209
		return -EINVAL;

8210 8211 8212 8213
	pools = (find_first_zero_bit(&adapter->fwd_bitmask, 32) > 1);
	if (tc && pools && adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS)
		return -EBUSY;

8214
	/* Hardware has to reinitialize queues and interrupts to
S
Stephen Hemminger 已提交
8215
	 * match packet buffer alignment. Unfortunately, the
8216 8217 8218 8219
	 * hardware is not flexible enough to do this dynamically.
	 */
	if (netif_running(dev))
		ixgbe_close(dev);
8220 8221 8222
	else
		ixgbe_reset(adapter);

8223 8224
	ixgbe_clear_interrupt_scheme(adapter);

8225
#ifdef CONFIG_IXGBE_DCB
8226
	if (tc) {
8227
		netdev_set_num_tc(dev, tc);
8228 8229
		ixgbe_set_prio_tc_map(adapter);

8230 8231
		adapter->flags |= IXGBE_FLAG_DCB_ENABLED;

8232 8233
		if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
			adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
8234
			adapter->hw.fc.requested_mode = ixgbe_fc_none;
8235
		}
8236
	} else {
8237
		netdev_reset_tc(dev);
8238

8239 8240
		if (adapter->hw.mac.type == ixgbe_mac_82598EB)
			adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
8241 8242 8243 8244 8245 8246 8247

		adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;

		adapter->temp_dcb_cfg.pfc_mode_enable = false;
		adapter->dcb_cfg.pfc_mode_enable = false;
	}

8248
	ixgbe_validate_rtr(adapter, tc);
8249 8250 8251 8252

#endif /* CONFIG_IXGBE_DCB */
	ixgbe_init_interrupt_scheme(adapter);

8253
	if (netif_running(dev))
8254
		return ixgbe_open(dev);
8255 8256 8257

	return 0;
}
E
Eric Dumazet 已提交
8258

8259 8260 8261
static int ixgbe_delete_clsu32(struct ixgbe_adapter *adapter,
			       struct tc_cls_u32_offload *cls)
{
8262
	u32 hdl = cls->knode.handle;
8263
	u32 uhtid = TC_U32_USERHTID(cls->knode.handle);
8264 8265 8266 8267 8268 8269
	u32 loc = cls->knode.handle & 0xfffff;
	int err = 0, i, j;
	struct ixgbe_jump_table *jump = NULL;

	if (loc > IXGBE_MAX_HW_ENTRIES)
		return -EINVAL;
8270

8271 8272 8273
	if ((uhtid != 0x800) && (uhtid >= IXGBE_MAX_LINK_HANDLE))
		return -EINVAL;

8274 8275 8276
	/* Clear this filter in the link data it is associated with */
	if (uhtid != 0x800) {
		jump = adapter->jump_tables[uhtid];
8277 8278 8279 8280 8281
		if (!jump)
			return -EINVAL;
		if (!test_bit(loc - 1, jump->child_loc_map))
			return -EINVAL;
		clear_bit(loc - 1, jump->child_loc_map);
8282 8283 8284 8285 8286 8287 8288 8289 8290 8291 8292 8293 8294 8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308
	}

	/* Check if the filter being deleted is a link */
	for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
		jump = adapter->jump_tables[i];
		if (jump && jump->link_hdl == hdl) {
			/* Delete filters in the hardware in the child hash
			 * table associated with this link
			 */
			for (j = 0; j < IXGBE_MAX_HW_ENTRIES; j++) {
				if (!test_bit(j, jump->child_loc_map))
					continue;
				spin_lock(&adapter->fdir_perfect_lock);
				err = ixgbe_update_ethtool_fdir_entry(adapter,
								      NULL,
								      j + 1);
				spin_unlock(&adapter->fdir_perfect_lock);
				clear_bit(j, jump->child_loc_map);
			}
			/* Remove resources for this link */
			kfree(jump->input);
			kfree(jump->mask);
			kfree(jump);
			adapter->jump_tables[i] = NULL;
			return err;
		}
	}
8309

8310
	spin_lock(&adapter->fdir_perfect_lock);
8311
	err = ixgbe_update_ethtool_fdir_entry(adapter, NULL, loc);
8312 8313 8314 8315
	spin_unlock(&adapter->fdir_perfect_lock);
	return err;
}

8316 8317 8318 8319
static int ixgbe_configure_clsu32_add_hnode(struct ixgbe_adapter *adapter,
					    __be16 protocol,
					    struct tc_cls_u32_offload *cls)
{
8320 8321 8322 8323 8324
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

8325 8326 8327 8328 8329 8330
	/* This ixgbe devices do not support hash tables at the moment
	 * so abort when given hash tables.
	 */
	if (cls->hnode.divisor > 0)
		return -EINVAL;

8331
	set_bit(uhtid - 1, &adapter->tables);
8332 8333 8334 8335 8336 8337
	return 0;
}

static int ixgbe_configure_clsu32_del_hnode(struct ixgbe_adapter *adapter,
					    struct tc_cls_u32_offload *cls)
{
8338 8339 8340 8341 8342 8343
	u32 uhtid = TC_U32_USERHTID(cls->hnode.handle);

	if (uhtid >= IXGBE_MAX_LINK_HANDLE)
		return -EINVAL;

	clear_bit(uhtid - 1, &adapter->tables);
8344 8345 8346
	return 0;
}

8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390
#ifdef CONFIG_NET_CLS_ACT
static int handle_redirect_action(struct ixgbe_adapter *adapter, int ifindex,
				  u8 *queue, u64 *action)
{
	unsigned int num_vfs = adapter->num_vfs, vf;
	struct net_device *upper;
	struct list_head *iter;

	/* redirect to a SRIOV VF */
	for (vf = 0; vf < num_vfs; ++vf) {
		upper = pci_get_drvdata(adapter->vfinfo[vf].vfdev);
		if (upper->ifindex == ifindex) {
			if (adapter->num_rx_pools > 1)
				*queue = vf * 2;
			else
				*queue = vf * adapter->num_rx_queues_per_pool;

			*action = vf + 1;
			*action <<= ETHTOOL_RX_FLOW_SPEC_RING_VF_OFF;
			return 0;
		}
	}

	/* redirect to a offloaded macvlan netdev */
	netdev_for_each_all_upper_dev_rcu(adapter->netdev, upper, iter) {
		if (netif_is_macvlan(upper)) {
			struct macvlan_dev *dfwd = netdev_priv(upper);
			struct ixgbe_fwd_adapter *vadapter = dfwd->fwd_priv;

			if (vadapter && vadapter->netdev->ifindex == ifindex) {
				*queue = adapter->rx_ring[vadapter->rx_base_queue]->reg_idx;
				*action = *queue;
				return 0;
			}
		}
	}

	return -EINVAL;
}

static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	const struct tc_action *a;
8391
	LIST_HEAD(actions);
8392 8393 8394 8395 8396
	int err;

	if (tc_no_actions(exts))
		return -EINVAL;

8397 8398
	tcf_exts_to_list(exts, &actions);
	list_for_each_entry(a, &actions, list) {
8399 8400 8401 8402 8403 8404 8405 8406 8407

		/* Drop action */
		if (is_tcf_gact_shot(a)) {
			*action = IXGBE_FDIR_DROP_QUEUE;
			*queue = IXGBE_FDIR_DROP_QUEUE;
			return 0;
		}

		/* Redirect to a VF or a offloaded macvlan */
8408
		if (is_tcf_mirred_egress_redirect(a)) {
8409 8410 8411 8412 8413 8414 8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427
			int ifindex = tcf_mirred_ifindex(a);

			err = handle_redirect_action(adapter, ifindex, queue,
						     action);
			if (err == 0)
				return err;
		}
	}

	return -EINVAL;
}
#else
static int parse_tc_actions(struct ixgbe_adapter *adapter,
			    struct tcf_exts *exts, u64 *action, u8 *queue)
{
	return -EINVAL;
}
#endif /* CONFIG_NET_CLS_ACT */

8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442 8443 8444 8445 8446 8447 8448 8449 8450 8451 8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470 8471 8472 8473 8474 8475 8476
static int ixgbe_clsu32_build_input(struct ixgbe_fdir_filter *input,
				    union ixgbe_atr_input *mask,
				    struct tc_cls_u32_offload *cls,
				    struct ixgbe_mat_field *field_ptr,
				    struct ixgbe_nexthdr *nexthdr)
{
	int i, j, off;
	__be32 val, m;
	bool found_entry = false, found_jump_field = false;

	for (i = 0; i < cls->knode.sel->nkeys; i++) {
		off = cls->knode.sel->keys[i].off;
		val = cls->knode.sel->keys[i].val;
		m = cls->knode.sel->keys[i].mask;

		for (j = 0; field_ptr[j].val; j++) {
			if (field_ptr[j].off == off) {
				field_ptr[j].val(input, mask, val, m);
				input->filter.formatted.flow_type |=
					field_ptr[j].type;
				found_entry = true;
				break;
			}
		}
		if (nexthdr) {
			if (nexthdr->off == cls->knode.sel->keys[i].off &&
			    nexthdr->val == cls->knode.sel->keys[i].val &&
			    nexthdr->mask == cls->knode.sel->keys[i].mask)
				found_jump_field = true;
			else
				continue;
		}
	}

	if (nexthdr && !found_jump_field)
		return -EINVAL;

	if (!found_entry)
		return 0;

	mask->formatted.flow_type = IXGBE_ATR_L4TYPE_IPV6_MASK |
				    IXGBE_ATR_L4TYPE_MASK;

	if (input->filter.formatted.flow_type == IXGBE_ATR_FLOW_TYPE_IPV4)
		mask->formatted.flow_type &= IXGBE_ATR_L4TYPE_IPV6_MASK;

	return 0;
}

8477 8478 8479 8480 8481 8482 8483
static int ixgbe_configure_clsu32(struct ixgbe_adapter *adapter,
				  __be16 protocol,
				  struct tc_cls_u32_offload *cls)
{
	u32 loc = cls->knode.handle & 0xfffff;
	struct ixgbe_hw *hw = &adapter->hw;
	struct ixgbe_mat_field *field_ptr;
8484 8485 8486 8487
	struct ixgbe_fdir_filter *input = NULL;
	union ixgbe_atr_input *mask = NULL;
	struct ixgbe_jump_table *jump = NULL;
	int i, err = -EINVAL;
8488
	u8 queue;
8489
	u32 uhtid, link_uhtid;
8490

8491 8492
	uhtid = TC_U32_USERHTID(cls->knode.handle);
	link_uhtid = TC_U32_USERHTID(cls->knode.link_handle);
8493

8494
	/* At the moment cls_u32 jumps to network layer and skips past
8495 8496 8497
	 * L2 headers. The canonical method to match L2 frames is to use
	 * negative values. However this is error prone at best but really
	 * just broken because there is no way to "know" what sort of hdr
8498
	 * is in front of the network layer. Fix cls_u32 to support L2
8499 8500 8501
	 * headers when needed.
	 */
	if (protocol != htons(ETH_P_IP))
8502
		return err;
8503 8504 8505

	if (loc >= ((1024 << adapter->fdir_pballoc) - 2)) {
		e_err(drv, "Location out of range\n");
8506
		return err;
8507 8508 8509 8510 8511 8512 8513 8514 8515
	}

	/* cls u32 is a graph starting at root node 0x800. The driver tracks
	 * links and also the fields used to advance the parser across each
	 * link (e.g. nexthdr/eat parameters from 'tc'). This way we can map
	 * the u32 graph onto the hardware parse graph denoted in ixgbe_model.h
	 * To add support for new nodes update ixgbe_model.h parse structures
	 * this function _should_ be generic try not to hardcode values here.
	 */
8516
	if (uhtid == 0x800) {
8517
		field_ptr = (adapter->jump_tables[0])->mat;
8518
	} else {
8519
		if (uhtid >= IXGBE_MAX_LINK_HANDLE)
8520 8521 8522 8523
			return err;
		if (!adapter->jump_tables[uhtid])
			return err;
		field_ptr = (adapter->jump_tables[uhtid])->mat;
8524 8525 8526
	}

	if (!field_ptr)
8527
		return err;
8528

8529 8530 8531 8532 8533
	/* At this point we know the field_ptr is valid and need to either
	 * build cls_u32 link or attach filter. Because adding a link to
	 * a handle that does not exist is invalid and the same for adding
	 * rules to handles that don't exist.
	 */
8534

8535 8536
	if (link_uhtid) {
		struct ixgbe_nexthdr *nexthdr = ixgbe_ipv4_jumps;
8537

8538 8539 8540 8541 8542 8543
		if (link_uhtid >= IXGBE_MAX_LINK_HANDLE)
			return err;

		if (!test_bit(link_uhtid - 1, &adapter->tables))
			return err;

8544 8545 8546 8547 8548 8549 8550 8551 8552 8553 8554 8555
		/* Multiple filters as links to the same hash table are not
		 * supported. To add a new filter with the same next header
		 * but different match/jump conditions, create a new hash table
		 * and link to it.
		 */
		if (adapter->jump_tables[link_uhtid] &&
		    (adapter->jump_tables[link_uhtid])->link_hdl) {
			e_err(drv, "Link filter exists for link: %x\n",
			      link_uhtid);
			return err;
		}

8556 8557 8558 8559 8560 8561 8562 8563 8564 8565 8566 8567 8568 8569 8570 8571 8572
		for (i = 0; nexthdr[i].jump; i++) {
			if (nexthdr[i].o != cls->knode.sel->offoff ||
			    nexthdr[i].s != cls->knode.sel->offshift ||
			    nexthdr[i].m != cls->knode.sel->offmask)
				return err;

			jump = kzalloc(sizeof(*jump), GFP_KERNEL);
			if (!jump)
				return -ENOMEM;
			input = kzalloc(sizeof(*input), GFP_KERNEL);
			if (!input) {
				err = -ENOMEM;
				goto free_jump;
			}
			mask = kzalloc(sizeof(*mask), GFP_KERNEL);
			if (!mask) {
				err = -ENOMEM;
8573
				goto free_input;
8574 8575 8576
			}
			jump->input = input;
			jump->mask = mask;
8577 8578
			jump->link_hdl = cls->knode.handle;

8579 8580 8581 8582 8583
			err = ixgbe_clsu32_build_input(input, mask, cls,
						       field_ptr, &nexthdr[i]);
			if (!err) {
				jump->mat = nexthdr[i].jump;
				adapter->jump_tables[link_uhtid] = jump;
8584 8585 8586
				break;
			}
		}
8587
		return 0;
8588 8589
	}

8590 8591 8592 8593 8594 8595
	input = kzalloc(sizeof(*input), GFP_KERNEL);
	if (!input)
		return -ENOMEM;
	mask = kzalloc(sizeof(*mask), GFP_KERNEL);
	if (!mask) {
		err = -ENOMEM;
8596
		goto free_input;
8597
	}
8598

8599 8600 8601 8602 8603 8604 8605
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid])) {
		if ((adapter->jump_tables[uhtid])->input)
			memcpy(input, (adapter->jump_tables[uhtid])->input,
			       sizeof(*input));
		if ((adapter->jump_tables[uhtid])->mask)
			memcpy(mask, (adapter->jump_tables[uhtid])->mask,
			       sizeof(*mask));
8606 8607 8608 8609 8610 8611 8612 8613 8614 8615 8616 8617 8618 8619

		/* Lookup in all child hash tables if this location is already
		 * filled with a filter
		 */
		for (i = 1; i < IXGBE_MAX_LINK_HANDLE; i++) {
			struct ixgbe_jump_table *link = adapter->jump_tables[i];

			if (link && (test_bit(loc - 1, link->child_loc_map))) {
				e_err(drv, "Filter exists in location: %x\n",
				      loc);
				err = -EINVAL;
				goto err_out;
			}
		}
8620 8621 8622
	}
	err = ixgbe_clsu32_build_input(input, mask, cls, field_ptr, NULL);
	if (err)
8623 8624
		goto err_out;

8625 8626 8627
	err = parse_tc_actions(adapter, cls->knode.exts, &input->action,
			       &queue);
	if (err < 0)
8628 8629 8630 8631 8632 8633 8634
		goto err_out;

	input->sw_idx = loc;

	spin_lock(&adapter->fdir_perfect_lock);

	if (hlist_empty(&adapter->fdir_filter_list)) {
8635 8636
		memcpy(&adapter->fdir_mask, mask, sizeof(*mask));
		err = ixgbe_fdir_set_input_mask_82599(hw, mask);
8637 8638
		if (err)
			goto err_out_w_lock;
8639
	} else if (memcmp(&adapter->fdir_mask, mask, sizeof(*mask))) {
8640 8641 8642 8643
		err = -EINVAL;
		goto err_out_w_lock;
	}

8644
	ixgbe_atr_compute_perfect_hash_82599(&input->filter, mask);
8645 8646 8647 8648 8649 8650
	err = ixgbe_fdir_write_perfect_filter_82599(hw, &input->filter,
						    input->sw_idx, queue);
	if (!err)
		ixgbe_update_ethtool_fdir_entry(adapter, input, input->sw_idx);
	spin_unlock(&adapter->fdir_perfect_lock);

8651 8652
	if ((uhtid != 0x800) && (adapter->jump_tables[uhtid]))
		set_bit(loc - 1, (adapter->jump_tables[uhtid])->child_loc_map);
8653

8654
	kfree(mask);
8655 8656 8657 8658
	return err;
err_out_w_lock:
	spin_unlock(&adapter->fdir_perfect_lock);
err_out:
8659
	kfree(mask);
8660 8661
free_input:
	kfree(input);
8662 8663 8664
free_jump:
	kfree(jump);
	return err;
8665 8666
}

8667 8668
static int __ixgbe_setup_tc(struct net_device *dev, u32 handle, __be16 proto,
			    struct tc_to_netdev *tc)
8669
{
8670 8671 8672 8673 8674 8675 8676 8677 8678 8679 8680
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (TC_H_MAJ(handle) == TC_H_MAJ(TC_H_INGRESS) &&
	    tc->type == TC_SETUP_CLSU32) {
		switch (tc->cls_u32->command) {
		case TC_CLSU32_NEW_KNODE:
		case TC_CLSU32_REPLACE_KNODE:
			return ixgbe_configure_clsu32(adapter,
						      proto, tc->cls_u32);
		case TC_CLSU32_DELETE_KNODE:
			return ixgbe_delete_clsu32(adapter, tc->cls_u32);
8681 8682 8683 8684 8685 8686 8687
		case TC_CLSU32_NEW_HNODE:
		case TC_CLSU32_REPLACE_HNODE:
			return ixgbe_configure_clsu32_add_hnode(adapter, proto,
								tc->cls_u32);
		case TC_CLSU32_DELETE_HNODE:
			return ixgbe_configure_clsu32_del_hnode(adapter,
								tc->cls_u32);
8688 8689 8690 8691 8692
		default:
			return -EINVAL;
		}
	}

8693
	if (tc->type != TC_SETUP_MQPRIO)
8694 8695
		return -EINVAL;

8696
	return ixgbe_setup_tc(dev, tc->tc);
8697 8698
}

8699 8700 8701 8702 8703 8704 8705 8706 8707 8708 8709
#ifdef CONFIG_PCI_IOV
void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
{
	struct net_device *netdev = adapter->netdev;

	rtnl_lock();
	ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
	rtnl_unlock();
}

#endif
8710 8711 8712 8713 8714 8715 8716 8717 8718 8719
void ixgbe_do_reset(struct net_device *netdev)
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	if (netif_running(netdev))
		ixgbe_reinit_locked(adapter);
	else
		ixgbe_reset(adapter);
}

8720
static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
8721
					    netdev_features_t features)
8722 8723 8724 8725
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);

	/* If Rx checksum is disabled, then RSC/LRO should also be disabled */
8726 8727
	if (!(features & NETIF_F_RXCSUM))
		features &= ~NETIF_F_LRO;
8728

8729 8730 8731
	/* Turn off LRO if not RSC capable */
	if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
		features &= ~NETIF_F_LRO;
8732

8733
	return features;
8734 8735
}

8736
static int ixgbe_set_features(struct net_device *netdev,
8737
			      netdev_features_t features)
8738 8739
{
	struct ixgbe_adapter *adapter = netdev_priv(netdev);
8740
	netdev_features_t changed = netdev->features ^ features;
8741 8742 8743
	bool need_reset = false;

	/* Make sure RSC matches LRO, reset if change */
8744 8745
	if (!(features & NETIF_F_LRO)) {
		if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
8746
			need_reset = true;
8747 8748 8749 8750 8751 8752 8753 8754 8755 8756
		adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
	} else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
		   !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
		if (adapter->rx_itr_setting == 1 ||
		    adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
			adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
			need_reset = true;
		} else if ((changed ^ features) & NETIF_F_LRO) {
			e_info(probe, "rx-usecs set too low, "
			       "disabling RSC\n");
8757 8758 8759 8760
		}
	}

	/*
8761 8762
	 * Check if Flow Director n-tuple support or hw_tc support was
	 * enabled or disabled.  If the state changed, we need to reset.
8763
	 */
8764
	if ((features & NETIF_F_NTUPLE) || (features & NETIF_F_HW_TC)) {
8765
		/* turn off ATR, enable perfect filters and reset */
8766 8767 8768
		if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
			need_reset = true;

8769 8770
		adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
		adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
8771
	} else {
8772 8773 8774 8775 8776 8777 8778
		/* turn off perfect filters, enable ATR and reset */
		if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
			need_reset = true;

		adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;

		/* We cannot enable ATR if SR-IOV is enabled */
8779 8780 8781 8782 8783 8784 8785 8786 8787 8788
		if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED ||
		    /* We cannot enable ATR if we have 2 or more tcs */
		    (netdev_get_num_tc(netdev) > 1) ||
		    /* We cannot enable ATR if RSS is disabled */
		    (adapter->ring_feature[RING_F_RSS].limit <= 1) ||
		    /* A sample rate of 0 indicates ATR disabled */
		    (!adapter->atr_sample_rate))
			; /* do nothing not supported */
		else /* otherwise supported and set the flag */
			adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
8789 8790
	}

B
Ben Greear 已提交
8791 8792 8793
	if (changed & NETIF_F_RXALL)
		need_reset = true;

8794
	netdev->features = features;
8795 8796

	if ((adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE)) {
8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
	}

	if ((adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE)) {
		if (features & NETIF_F_RXCSUM) {
			adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
		} else {
			u32 port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;

			ixgbe_clear_udp_tunnel_port(adapter, port_mask);
		}
8814 8815
	}

8816 8817
	if (need_reset)
		ixgbe_do_reset(netdev);
8818 8819 8820
	else if (changed & (NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_FILTER))
		ixgbe_set_rx_mode(netdev);
8821 8822 8823 8824

	return 0;
}

8825
/**
8826
 * ixgbe_add_udp_tunnel_port - Get notifications about adding UDP tunnel ports
8827
 * @dev: The port's netdev
8828
 * @ti: Tunnel endpoint information
8829
 **/
8830 8831
static void ixgbe_add_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
8832 8833 8834
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct ixgbe_hw *hw = &adapter->hw;
8835
	__be16 port = ti->port;
8836 8837
	u32 port_shift = 0;
	u32 reg;
8838

8839 8840 8841
	if (ti->sa_family != AF_INET)
		return;

8842 8843 8844 8845
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
8846

8847 8848 8849 8850 8851 8852 8853 8854 8855 8856 8857 8858 8859 8860 8861 8862 8863 8864 8865 8866 8867 8868 8869 8870 8871 8872 8873
		if (adapter->vxlan_port == port)
			return;

		if (adapter->vxlan_port) {
			netdev_info(dev,
				    "VXLAN port %d set, not adding port %d\n",
				    ntohs(adapter->vxlan_port),
				    ntohs(port));
			return;
		}

		adapter->vxlan_port = port;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port == port)
			return;

		if (adapter->geneve_port) {
			netdev_info(dev,
				    "GENEVE port %d set, not adding port %d\n",
				    ntohs(adapter->geneve_port),
				    ntohs(port));
			return;
		}
8874

8875 8876 8877 8878
		port_shift = IXGBE_VXLANCTRL_GENEVE_UDPPORT_SHIFT;
		adapter->geneve_port = port;
		break;
	default:
8879 8880 8881
		return;
	}

8882 8883
	reg = IXGBE_READ_REG(hw, IXGBE_VXLANCTRL) | ntohs(port) << port_shift;
	IXGBE_WRITE_REG(hw, IXGBE_VXLANCTRL, reg);
8884 8885 8886
}

/**
8887
 * ixgbe_del_udp_tunnel_port - Get notifications about removing UDP tunnel ports
8888
 * @dev: The port's netdev
8889
 * @ti: Tunnel endpoint information
8890
 **/
8891 8892
static void ixgbe_del_udp_tunnel_port(struct net_device *dev,
				      struct udp_tunnel_info *ti)
8893 8894
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
8895
	u32 port_mask;
8896

8897 8898
	if (ti->type != UDP_TUNNEL_TYPE_VXLAN &&
	    ti->type != UDP_TUNNEL_TYPE_GENEVE)
8899 8900
		return;

8901
	if (ti->sa_family != AF_INET)
8902 8903
		return;

8904 8905 8906 8907
	switch (ti->type) {
	case UDP_TUNNEL_TYPE_VXLAN:
		if (!(adapter->flags & IXGBE_FLAG_VXLAN_OFFLOAD_CAPABLE))
			return;
8908

8909 8910 8911 8912 8913 8914 8915 8916 8917 8918 8919 8920 8921 8922 8923 8924 8925 8926 8927 8928 8929
		if (adapter->vxlan_port != ti->port) {
			netdev_info(dev, "VXLAN port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_VXLAN_UDPPORT_MASK;
		break;
	case UDP_TUNNEL_TYPE_GENEVE:
		if (!(adapter->flags & IXGBE_FLAG_GENEVE_OFFLOAD_CAPABLE))
			return;

		if (adapter->geneve_port != ti->port) {
			netdev_info(dev, "GENEVE port %d not found\n",
				    ntohs(ti->port));
			return;
		}

		port_mask = IXGBE_VXLANCTRL_GENEVE_UDPPORT_MASK;
		break;
	default:
8930 8931 8932
		return;
	}

8933 8934
	ixgbe_clear_udp_tunnel_port(adapter, port_mask);
	adapter->flags2 |= IXGBE_FLAG2_UDP_TUN_REREG_NEEDED;
8935 8936
}

8937
static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
J
John Fastabend 已提交
8938
			     struct net_device *dev,
8939
			     const unsigned char *addr, u16 vid,
J
John Fastabend 已提交
8940 8941
			     u16 flags)
{
8942
	/* guarantee we can provide a unique filter for the unicast address */
8943
	if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
8944 8945 8946 8947
		struct ixgbe_adapter *adapter = netdev_priv(dev);
		u16 pool = VMDQ_P(0);

		if (netdev_uc_count(dev) >= ixgbe_available_rars(adapter, pool))
8948
			return -ENOMEM;
J
John Fastabend 已提交
8949 8950
	}

8951
	return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
J
John Fastabend 已提交
8952 8953
}

8954 8955 8956 8957 8958 8959 8960 8961 8962 8963
/**
 * ixgbe_configure_bridge_mode - set various bridge modes
 * @adapter - the private structure
 * @mode - requested bridge mode
 *
 * Configure some settings require for various bridge modes.
 **/
static int ixgbe_configure_bridge_mode(struct ixgbe_adapter *adapter,
				       __u16 mode)
{
8964 8965 8966 8967
	struct ixgbe_hw *hw = &adapter->hw;
	unsigned int p, num_pools;
	u32 vmdctl;

8968 8969
	switch (mode) {
	case BRIDGE_MODE_VEPA:
8970
		/* disable Tx loopback, rely on switch hairpin mode */
8971
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, 0);
8972 8973 8974 8975 8976 8977 8978 8979 8980 8981 8982 8983 8984 8985 8986 8987 8988 8989 8990

		/* must enable Rx switching replication to allow multicast
		 * packet reception on all VFs, and to enable source address
		 * pruning.
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		vmdctl |= IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* enable Rx source address pruning. Note, this requires
		 * replication to be enabled or else it does nothing.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       true,
								       p);
		}
8991 8992
		break;
	case BRIDGE_MODE_VEB:
8993
		/* enable Tx loopback for internal VF/PF communication */
8994 8995
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC,
				IXGBE_PFDTXGSWC_VT_LBEN);
8996 8997 8998 8999 9000 9001 9002 9003 9004 9005 9006 9007 9008 9009 9010 9011 9012 9013 9014

		/* disable Rx switching replication unless we have SR-IOV
		 * virtual functions
		 */
		vmdctl = IXGBE_READ_REG(hw, IXGBE_VMD_CTL);
		if (!adapter->num_vfs)
			vmdctl &= ~IXGBE_VT_CTL_REPLEN;
		IXGBE_WRITE_REG(hw, IXGBE_VMD_CTL, vmdctl);

		/* disable Rx source address pruning, since we don't expect to
		 * be receiving external loopback of our transmitted frames.
		 */
		num_pools = adapter->num_vfs + adapter->num_rx_pools;
		for (p = 0; p < num_pools; p++) {
			if (hw->mac.ops.set_source_address_pruning)
				hw->mac.ops.set_source_address_pruning(hw,
								       false,
								       p);
		}
9015 9016 9017 9018 9019 9020 9021 9022 9023 9024 9025 9026 9027
		break;
	default:
		return -EINVAL;
	}

	adapter->bridge_mode = mode;

	e_info(drv, "enabling bridge mode: %s\n",
	       mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");

	return 0;
}

9028
static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
9029
				    struct nlmsghdr *nlh, u16 flags)
9030 9031 9032 9033 9034 9035 9036 9037 9038
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);
	struct nlattr *attr, *br_spec;
	int rem;

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return -EOPNOTSUPP;

	br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
9039 9040
	if (!br_spec)
		return -EINVAL;
9041 9042

	nla_for_each_nested(attr, br_spec, rem) {
9043
		int status;
9044 9045 9046 9047 9048
		__u16 mode;

		if (nla_type(attr) != IFLA_BRIDGE_MODE)
			continue;

9049 9050 9051
		if (nla_len(attr) < sizeof(mode))
			return -EINVAL;

9052
		mode = nla_get_u16(attr);
9053 9054 9055
		status = ixgbe_configure_bridge_mode(adapter, mode);
		if (status)
			return status;
9056 9057

		break;
9058 9059 9060 9061 9062 9063
	}

	return 0;
}

static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
9064
				    struct net_device *dev,
9065
				    u32 filter_mask, int nlflags)
9066 9067 9068 9069 9070 9071
{
	struct ixgbe_adapter *adapter = netdev_priv(dev);

	if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
		return 0;

9072
	return ndo_dflt_bridge_getlink(skb, pid, seq, dev,
9073 9074
				       adapter->bridge_mode, 0, 0, nlflags,
				       filter_mask, NULL);
9075 9076
}

9077 9078 9079 9080
static void *ixgbe_fwd_add(struct net_device *pdev, struct net_device *vdev)
{
	struct ixgbe_fwd_adapter *fwd_adapter = NULL;
	struct ixgbe_adapter *adapter = netdev_priv(pdev);
9081
	int used_pools = adapter->num_vfs + adapter->num_rx_pools;
9082
	unsigned int limit;
9083 9084
	int pool, err;

9085 9086 9087 9088 9089 9090 9091
	/* Hardware has a limited number of available pools. Each VF, and the
	 * PF require a pool. Check to ensure we don't attempt to use more
	 * then the available number of pools.
	 */
	if (used_pools >= IXGBE_MAX_VF_FUNCTIONS)
		return ERR_PTR(-EINVAL);

9092 9093 9094 9095 9096 9097 9098
#ifdef CONFIG_RPS
	if (vdev->num_rx_queues != vdev->num_tx_queues) {
		netdev_info(pdev, "%s: Only supports a single queue count for TX and RX\n",
			    vdev->name);
		return ERR_PTR(-EINVAL);
	}
#endif
9099
	/* Check for hardware restriction on number of rx/tx queues */
9100
	if (vdev->num_tx_queues > IXGBE_MAX_L2A_QUEUES ||
9101 9102 9103 9104 9105 9106 9107 9108 9109 9110 9111 9112
	    vdev->num_tx_queues == IXGBE_BAD_L2A_QUEUE) {
		netdev_info(pdev,
			    "%s: Supports RX/TX Queue counts 1,2, and 4\n",
			    pdev->name);
		return ERR_PTR(-EINVAL);
	}

	if (((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
	      adapter->num_rx_pools > IXGBE_MAX_DCBMACVLANS - 1) ||
	    (adapter->num_rx_pools > IXGBE_MAX_MACVLANS))
		return ERR_PTR(-EBUSY);

9113
	fwd_adapter = kzalloc(sizeof(*fwd_adapter), GFP_KERNEL);
9114 9115 9116 9117 9118 9119
	if (!fwd_adapter)
		return ERR_PTR(-ENOMEM);

	pool = find_first_zero_bit(&adapter->fwd_bitmask, 32);
	adapter->num_rx_pools++;
	set_bit(pool, &adapter->fwd_bitmask);
9120
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
9121 9122 9123

	/* Enable VMDq flag so device will be set in VM mode */
	adapter->flags |= IXGBE_FLAG_VMDQ_ENABLED | IXGBE_FLAG_SRIOV_ENABLED;
9124
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9125
	adapter->ring_feature[RING_F_RSS].limit = vdev->num_tx_queues;
9126 9127 9128 9129 9130 9131 9132 9133 9134 9135 9136 9137 9138 9139 9140 9141 9142 9143 9144 9145 9146 9147 9148 9149 9150 9151

	/* Force reinit of ring allocation with VMDQ enabled */
	err = ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	if (err)
		goto fwd_add_err;
	fwd_adapter->pool = pool;
	fwd_adapter->real_adapter = adapter;
	err = ixgbe_fwd_ring_up(vdev, fwd_adapter);
	if (err)
		goto fwd_add_err;
	netif_tx_start_all_queues(vdev);
	return fwd_adapter;
fwd_add_err:
	/* unwind counter and free adapter struct */
	netdev_info(pdev,
		    "%s: dfwd hardware acceleration failed\n", vdev->name);
	clear_bit(pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;
	kfree(fwd_adapter);
	return ERR_PTR(err);
}

static void ixgbe_fwd_del(struct net_device *pdev, void *priv)
{
	struct ixgbe_fwd_adapter *fwd_adapter = priv;
	struct ixgbe_adapter *adapter = fwd_adapter->real_adapter;
9152
	unsigned int limit;
9153 9154 9155 9156

	clear_bit(fwd_adapter->pool, &adapter->fwd_bitmask);
	adapter->num_rx_pools--;

9157 9158
	limit = find_last_bit(&adapter->fwd_bitmask, 32);
	adapter->ring_feature[RING_F_VMDQ].limit = limit + 1;
9159 9160 9161 9162 9163 9164 9165 9166 9167 9168
	ixgbe_fwd_ring_down(fwd_adapter->netdev, fwd_adapter);
	ixgbe_setup_tc(pdev, netdev_get_num_tc(pdev));
	netdev_dbg(pdev, "pool %i:%i queues %i:%i VSI bitmask %lx\n",
		   fwd_adapter->pool, adapter->num_rx_pools,
		   fwd_adapter->rx_base_queue,
		   fwd_adapter->rx_base_queue + adapter->num_rx_queues_per_pool,
		   adapter->fwd_bitmask);
	kfree(fwd_adapter);
}

9169 9170 9171
#define IXGBE_MAX_MAC_HDR_LEN		127
#define IXGBE_MAX_NETWORK_HDR_LEN	511

9172 9173 9174 9175
static netdev_features_t
ixgbe_features_check(struct sk_buff *skb, struct net_device *dev,
		     netdev_features_t features)
{
9176 9177 9178 9179 9180 9181 9182 9183 9184 9185 9186 9187 9188 9189 9190 9191 9192 9193 9194 9195 9196 9197 9198
	unsigned int network_hdr_len, mac_hdr_len;

	/* Make certain the headers can be described by a context descriptor */
	mac_hdr_len = skb_network_header(skb) - skb->data;
	if (unlikely(mac_hdr_len > IXGBE_MAX_MAC_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_HW_VLAN_CTAG_TX |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	network_hdr_len = skb_checksum_start(skb) - skb_network_header(skb);
	if (unlikely(network_hdr_len >  IXGBE_MAX_NETWORK_HDR_LEN))
		return features & ~(NETIF_F_HW_CSUM |
				    NETIF_F_SCTP_CRC |
				    NETIF_F_TSO |
				    NETIF_F_TSO6);

	/* We can only support IPV4 TSO in tunnels if we can mangle the
	 * inner IP ID field, so strip TSO if MANGLEID is not supported.
	 */
	if (skb->encapsulation && !(features & NETIF_F_TSO_MANGLEID))
		features &= ~NETIF_F_TSO;
9199 9200 9201 9202

	return features;
}

9203
static const struct net_device_ops ixgbe_netdev_ops = {
9204
	.ndo_open		= ixgbe_open,
9205
	.ndo_stop		= ixgbe_close,
9206
	.ndo_start_xmit		= ixgbe_xmit_frame,
9207
	.ndo_select_queue	= ixgbe_select_queue,
A
Alexander Duyck 已提交
9208
	.ndo_set_rx_mode	= ixgbe_set_rx_mode,
9209 9210 9211 9212
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= ixgbe_set_mac,
	.ndo_change_mtu		= ixgbe_change_mtu,
	.ndo_tx_timeout		= ixgbe_tx_timeout,
9213
	.ndo_set_tx_maxrate	= ixgbe_tx_maxrate,
9214 9215
	.ndo_vlan_rx_add_vid	= ixgbe_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= ixgbe_vlan_rx_kill_vid,
9216
	.ndo_do_ioctl		= ixgbe_ioctl,
9217 9218
	.ndo_set_vf_mac		= ixgbe_ndo_set_vf_mac,
	.ndo_set_vf_vlan	= ixgbe_ndo_set_vf_vlan,
9219
	.ndo_set_vf_rate	= ixgbe_ndo_set_vf_bw,
A
Alexander Duyck 已提交
9220
	.ndo_set_vf_spoofchk	= ixgbe_ndo_set_vf_spoofchk,
9221
	.ndo_set_vf_rss_query_en = ixgbe_ndo_set_vf_rss_query_en,
H
Hiroshi Shimamoto 已提交
9222
	.ndo_set_vf_trust	= ixgbe_ndo_set_vf_trust,
9223
	.ndo_get_vf_config	= ixgbe_ndo_get_vf_config,
E
Eric Dumazet 已提交
9224
	.ndo_get_stats64	= ixgbe_get_stats64,
9225
	.ndo_setup_tc		= __ixgbe_setup_tc,
9226 9227 9228
#ifdef CONFIG_NET_POLL_CONTROLLER
	.ndo_poll_controller	= ixgbe_netpoll,
#endif
9229
#ifdef CONFIG_NET_RX_BUSY_POLL
9230
	.ndo_busy_poll		= ixgbe_low_latency_recv,
9231
#endif
9232 9233
#ifdef IXGBE_FCOE
	.ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
9234
	.ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
9235
	.ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
9236 9237
	.ndo_fcoe_enable = ixgbe_fcoe_enable,
	.ndo_fcoe_disable = ixgbe_fcoe_disable,
9238
	.ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
9239
	.ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
9240
#endif /* IXGBE_FCOE */
9241 9242
	.ndo_set_features = ixgbe_set_features,
	.ndo_fix_features = ixgbe_fix_features,
J
John Fastabend 已提交
9243
	.ndo_fdb_add		= ixgbe_ndo_fdb_add,
9244 9245
	.ndo_bridge_setlink	= ixgbe_ndo_bridge_setlink,
	.ndo_bridge_getlink	= ixgbe_ndo_bridge_getlink,
9246 9247
	.ndo_dfwd_add_station	= ixgbe_fwd_add,
	.ndo_dfwd_del_station	= ixgbe_fwd_del,
9248 9249
	.ndo_udp_tunnel_add	= ixgbe_add_udp_tunnel_port,
	.ndo_udp_tunnel_del	= ixgbe_del_udp_tunnel_port,
9250
	.ndo_features_check	= ixgbe_features_check,
9251 9252
};

9253 9254 9255 9256 9257 9258 9259 9260 9261 9262 9263
/**
 * ixgbe_enumerate_functions - Get the number of ports this device has
 * @adapter: adapter structure
 *
 * This function enumerates the phsyical functions co-located on a single slot,
 * in order to determine how many ports a device has. This is most useful in
 * determining the required GT/s of PCIe bandwidth necessary for optimal
 * performance.
 **/
static inline int ixgbe_enumerate_functions(struct ixgbe_adapter *adapter)
{
9264
	struct pci_dev *entry, *pdev = adapter->pdev;
9265 9266
	int physfns = 0;

9267 9268 9269
	/* Some cards can not use the generic count PCIe functions method,
	 * because they are behind a parent switch, so we hardcode these with
	 * the correct number of functions.
9270
	 */
9271
	if (ixgbe_pcie_from_parent(&adapter->hw))
9272
		physfns = 4;
9273 9274 9275

	list_for_each_entry(entry, &adapter->pdev->bus->devices, bus_list) {
		/* don't count virtual functions */
9276 9277 9278 9279 9280 9281 9282 9283 9284 9285 9286 9287 9288 9289
		if (entry->is_virtfn)
			continue;

		/* When the devices on the bus don't all match our device ID,
		 * we can't reliably determine the correct number of
		 * functions. This can occur if a function has been direct
		 * attached to a virtual machine using VT-d, for example. In
		 * this case, simply return -1 to indicate this.
		 */
		if ((entry->vendor != pdev->vendor) ||
		    (entry->device != pdev->device))
			return -1;

		physfns++;
9290 9291 9292 9293 9294
	}

	return physfns;
}

9295 9296
/**
 * ixgbe_wol_supported - Check whether device supports WoL
9297
 * @adapter: the adapter private structure
9298 9299 9300 9301 9302 9303 9304
 * @device_id: the device ID
 * @subdev_id: the subsystem device ID
 *
 * This function is used by probe and ethtool to determine
 * which devices have WoL support
 *
 **/
9305 9306
bool ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
			 u16 subdevice_id)
9307 9308 9309 9310
{
	struct ixgbe_hw *hw = &adapter->hw;
	u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;

9311 9312 9313 9314 9315 9316 9317 9318 9319 9320 9321 9322 9323
	/* WOL not supported on 82598 */
	if (hw->mac.type == ixgbe_mac_82598EB)
		return false;

	/* check eeprom to see if WOL is enabled for X540 and newer */
	if (hw->mac.type >= ixgbe_mac_X540) {
		if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
		    ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
		     (hw->bus.func == 0)))
			return true;
	}

	/* WOL is determined based on device IDs for 82599 MACs */
9324 9325 9326 9327 9328
	switch (device_id) {
	case IXGBE_DEV_ID_82599_SFP:
		/* Only these subdevices could supports WOL */
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599_560FLR:
9329 9330 9331
		case IXGBE_SUBDEV_ID_82599_LOM_SNAP6:
		case IXGBE_SUBDEV_ID_82599_SFP_WOL0:
		case IXGBE_SUBDEV_ID_82599_SFP_2OCP:
9332 9333 9334
			/* only support first port */
			if (hw->bus.func != 0)
				break;
9335
		case IXGBE_SUBDEV_ID_82599_SP_560FLR:
9336
		case IXGBE_SUBDEV_ID_82599_SFP:
9337
		case IXGBE_SUBDEV_ID_82599_RNDC:
9338
		case IXGBE_SUBDEV_ID_82599_ECNA_DP:
9339 9340 9341
		case IXGBE_SUBDEV_ID_82599_SFP_1OCP:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM1:
		case IXGBE_SUBDEV_ID_82599_SFP_LOM_OEM2:
9342
			return true;
9343 9344
		}
		break;
9345
	case IXGBE_DEV_ID_82599EN_SFP:
9346
		/* Only these subdevices support WOL */
9347 9348
		switch (subdevice_id) {
		case IXGBE_SUBDEV_ID_82599EN_SFP_OCP1:
9349
			return true;
9350 9351
		}
		break;
9352 9353 9354
	case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
		/* All except this subdevice support WOL */
		if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
9355
			return true;
9356 9357
		break;
	case IXGBE_DEV_ID_82599_KX4:
9358 9359
		return  true;
	default:
9360 9361 9362
		break;
	}

9363
	return false;
9364 9365
}

9366 9367 9368 9369 9370 9371 9372 9373 9374 9375 9376
/**
 * ixgbe_probe - Device Initialization Routine
 * @pdev: PCI device information struct
 * @ent: entry in ixgbe_pci_tbl
 *
 * Returns 0 on success, negative on failure
 *
 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
 * The OS initialization, configuring of the adapter private structure,
 * and a hardware reset occur.
 **/
9377
static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
9378 9379 9380 9381 9382
{
	struct net_device *netdev;
	struct ixgbe_adapter *adapter = NULL;
	struct ixgbe_hw *hw;
	const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
9383
	int i, err, pci_using_dac, expected_gts;
9384
	unsigned int indices = MAX_TX_QUEUES;
9385
	u8 part_str[IXGBE_PBANUM_LENGTH];
9386
	bool disable_dev = false;
9387 9388 9389
#ifdef IXGBE_FCOE
	u16 device_caps;
#endif
9390
	u32 eec;
9391

9392 9393 9394 9395 9396 9397 9398 9399 9400
	/* Catch broken hardware that put the wrong VF device ID in
	 * the PCIe SR-IOV capability.
	 */
	if (pdev->is_virtfn) {
		WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
		     pci_name(pdev), pdev->vendor, pdev->device);
		return -EINVAL;
	}

9401
	err = pci_enable_device_mem(pdev);
9402 9403 9404
	if (err)
		return err;

9405
	if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
9406 9407
		pci_using_dac = 1;
	} else {
9408
		err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
9409
		if (err) {
9410 9411 9412
			dev_err(&pdev->dev,
				"No usable DMA configuration, aborting\n");
			goto err_dma;
9413 9414 9415 9416
		}
		pci_using_dac = 0;
	}

9417
	err = pci_request_mem_regions(pdev, ixgbe_driver_name);
9418
	if (err) {
9419 9420
		dev_err(&pdev->dev,
			"pci_request_selected_regions failed 0x%x\n", err);
9421 9422 9423
		goto err_pci_reg;
	}

9424
	pci_enable_pcie_error_reporting(pdev);
9425

9426
	pci_set_master(pdev);
9427
	pci_save_state(pdev);
9428

9429
	if (ii->mac == ixgbe_mac_82598EB) {
9430
#ifdef CONFIG_IXGBE_DCB
9431 9432 9433 9434
		/* 8 TC w/ 4 queues per TC */
		indices = 4 * MAX_TRAFFIC_CLASS;
#else
		indices = IXGBE_MAX_RSS_INDICES;
9435
#endif
9436
	}
9437

9438
	netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
9439 9440 9441 9442 9443 9444 9445 9446 9447 9448 9449 9450 9451
	if (!netdev) {
		err = -ENOMEM;
		goto err_alloc_etherdev;
	}

	SET_NETDEV_DEV(netdev, &pdev->dev);

	adapter = netdev_priv(netdev);

	adapter->netdev = netdev;
	adapter->pdev = pdev;
	hw = &adapter->hw;
	hw->back = adapter;
9452
	adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
9453

9454
	hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
9455
			      pci_resource_len(pdev, 0));
9456
	adapter->io_addr = hw->hw_addr;
9457 9458 9459 9460 9461
	if (!hw->hw_addr) {
		err = -EIO;
		goto err_ioremap;
	}

9462
	netdev->netdev_ops = &ixgbe_netdev_ops;
9463 9464
	ixgbe_set_ethtool_ops(netdev);
	netdev->watchdog_timeo = 5 * HZ;
9465
	strlcpy(netdev->name, pci_name(pdev), sizeof(netdev->name));
9466 9467

	/* Setup hw api */
9468
	hw->mac.ops   = *ii->mac_ops;
9469
	hw->mac.type  = ii->mac;
9470
	hw->mvals     = ii->mvals;
9471

9472
	/* EEPROM */
9473
	hw->eeprom.ops = *ii->eeprom_ops;
9474
	eec = IXGBE_READ_REG(hw, IXGBE_EEC(hw));
9475 9476 9477 9478
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_ioremap;
	}
9479
	/* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
J
Jacob Keller 已提交
9480
	if (!(eec & BIT(8)))
9481 9482 9483
		hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;

	/* PHY */
9484
	hw->phy.ops = *ii->phy_ops;
D
Donald Skidmore 已提交
9485
	hw->phy.sfp_type = ixgbe_sfp_type_unknown;
9486 9487 9488 9489 9490 9491 9492
	/* ixgbe_identify_phy_generic will set prtad and mmds properly */
	hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
	hw->phy.mdio.mmds = 0;
	hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
	hw->phy.mdio.dev = netdev;
	hw->phy.mdio.mdio_read = ixgbe_mdio_read;
	hw->phy.mdio.mdio_write = ixgbe_mdio_write;
D
Donald Skidmore 已提交
9493

9494
	ii->get_invariants(hw);
9495 9496 9497 9498 9499 9500

	/* setup the private structure */
	err = ixgbe_sw_init(adapter);
	if (err)
		goto err_sw_init;

9501 9502 9503 9504
	/* Make sure the SWFW semaphore is in a valid state */
	if (hw->mac.ops.init_swfw_sync)
		hw->mac.ops.init_swfw_sync(hw);

9505
	/* Make it possible the adapter to be woken up via WOL */
D
Don Skidmore 已提交
9506 9507 9508
	switch (adapter->hw.mac.type) {
	case ixgbe_mac_82599EB:
	case ixgbe_mac_X540:
9509 9510
	case ixgbe_mac_X550:
	case ixgbe_mac_X550EM_x:
9511
	case ixgbe_mac_x550em_a:
9512
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
D
Don Skidmore 已提交
9513 9514 9515 9516
		break;
	default:
		break;
	}
9517

9518 9519 9520 9521 9522 9523 9524
	/*
	 * If there is a fan on this device and it has failed log the
	 * failure.
	 */
	if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
		u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
		if (esdp & IXGBE_ESDP_SDP1)
9525
			e_crit(probe, "Fan has stopped, replace the adapter\n");
9526 9527
	}

9528 9529 9530
	if (allow_unsupported_sfp)
		hw->allow_unsupported_sfp = allow_unsupported_sfp;

9531
	/* reset_hw fills in the perm_addr as well */
9532
	hw->phy.reset_if_overtemp = true;
9533
	err = hw->mac.ops.reset_hw(hw);
9534
	hw->phy.reset_if_overtemp = false;
9535
	if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
9536 9537
		err = 0;
	} else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
D
Don Skidmore 已提交
9538 9539
		e_dev_err("failed to load because an unsupported SFP+ or QSFP module type was detected.\n");
		e_dev_err("Reload the driver after installing a supported module.\n");
9540 9541
		goto err_sw_init;
	} else if (err) {
9542
		e_dev_err("HW Init failed: %d\n", err);
9543 9544 9545
		goto err_sw_init;
	}

9546
#ifdef CONFIG_PCI_IOV
9547 9548 9549 9550 9551
	/* SR-IOV not supported on the 82598 */
	if (adapter->hw.mac.type == ixgbe_mac_82598EB)
		goto skip_sriov;
	/* Mailbox */
	ixgbe_init_mbx_params_pf(hw);
9552
	hw->mbx.ops = ii->mbx_ops;
9553
	pci_sriov_set_totalvfs(pdev, IXGBE_MAX_VFS_DRV_LIMIT);
9554
	ixgbe_enable_sriov(adapter);
9555
skip_sriov:
9556

9557
#endif
9558
	netdev->features = NETIF_F_SG |
9559 9560 9561
			   NETIF_F_TSO |
			   NETIF_F_TSO6 |
			   NETIF_F_RXHASH |
9562
			   NETIF_F_RXCSUM |
9563 9564 9565 9566
			   NETIF_F_HW_CSUM;

#define IXGBE_GSO_PARTIAL_FEATURES (NETIF_F_GSO_GRE | \
				    NETIF_F_GSO_GRE_CSUM | \
9567
				    NETIF_F_GSO_IPXIP4 | \
9568
				    NETIF_F_GSO_IPXIP6 | \
9569 9570 9571 9572 9573 9574
				    NETIF_F_GSO_UDP_TUNNEL | \
				    NETIF_F_GSO_UDP_TUNNEL_CSUM)

	netdev->gso_partial_features = IXGBE_GSO_PARTIAL_FEATURES;
	netdev->features |= NETIF_F_GSO_PARTIAL |
			    IXGBE_GSO_PARTIAL_FEATURES;
9575

9576
	if (hw->mac.type >= ixgbe_mac_82599EB)
9577
		netdev->features |= NETIF_F_SCTP_CRC;
9578 9579

	/* copy netdev features into list of user selectable features */
9580
	netdev->hw_features |= netdev->features |
9581
			       NETIF_F_HW_VLAN_CTAG_FILTER |
9582 9583 9584
			       NETIF_F_HW_VLAN_CTAG_RX |
			       NETIF_F_HW_VLAN_CTAG_TX |
			       NETIF_F_RXALL |
9585 9586 9587 9588
			       NETIF_F_HW_L2FW_DOFFLOAD;

	if (hw->mac.type >= ixgbe_mac_82599EB)
		netdev->hw_features |= NETIF_F_NTUPLE |
9589
				       NETIF_F_HW_TC;
9590

9591 9592 9593
	if (pci_using_dac)
		netdev->features |= NETIF_F_HIGHDMA;

A
Alexander Duyck 已提交
9594 9595 9596 9597
	netdev->vlan_features |= netdev->features | NETIF_F_TSO_MANGLEID;
	netdev->hw_enc_features |= netdev->vlan_features;
	netdev->mpls_features |= NETIF_F_HW_CSUM;

9598 9599 9600 9601
	/* set this bit last since it cannot be part of vlan_features */
	netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER |
			    NETIF_F_HW_VLAN_CTAG_RX |
			    NETIF_F_HW_VLAN_CTAG_TX;
9602

9603
	netdev->priv_flags |= IFF_UNICAST_FLT;
9604
	netdev->priv_flags |= IFF_SUPP_NOFCS;
9605

9606 9607 9608 9609
	/* MTU range: 68 - 9710 */
	netdev->min_mtu = ETH_MIN_MTU;
	netdev->max_mtu = IXGBE_MAX_JUMBO_FRAME_SIZE - (ETH_HLEN + ETH_FCS_LEN);

J
Jeff Kirsher 已提交
9610
#ifdef CONFIG_IXGBE_DCB
9611 9612
	if (adapter->flags & IXGBE_FLAG_DCB_CAPABLE)
		netdev->dcbnl_ops = &dcbnl_ops;
9613 9614
#endif

9615
#ifdef IXGBE_FCOE
9616
	if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
9617 9618
		unsigned int fcoe_l;

9619 9620
		if (hw->mac.ops.get_device_caps) {
			hw->mac.ops.get_device_caps(hw, &device_caps);
9621 9622
			if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
				adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
9623
		}
9624

9625 9626 9627

		fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
		adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
9628

9629 9630 9631
		netdev->features |= NETIF_F_FSO |
				    NETIF_F_FCOE_CRC;

9632 9633 9634
		netdev->vlan_features |= NETIF_F_FSO |
					 NETIF_F_FCOE_CRC |
					 NETIF_F_FCOE_MTU;
9635
	}
9636
#endif /* IXGBE_FCOE */
9637

9638 9639
	if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
		netdev->hw_features |= NETIF_F_LRO;
9640
	if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
A
Alexander Duyck 已提交
9641 9642
		netdev->features |= NETIF_F_LRO;

9643
	/* make sure the EEPROM is good */
9644
	if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
9645
		e_dev_err("The EEPROM Checksum Is Not Valid\n");
9646
		err = -EIO;
9647
		goto err_sw_init;
9648 9649
	}

9650 9651
	eth_platform_get_mac_address(&adapter->pdev->dev,
				     adapter->hw.mac.perm_addr);
9652

9653 9654
	memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);

9655
	if (!is_valid_ether_addr(netdev->dev_addr)) {
9656
		e_dev_err("invalid MAC address\n");
9657
		err = -EIO;
9658
		goto err_sw_init;
9659 9660
	}

9661 9662
	/* Set hw->mac.addr to permanent MAC address */
	ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
9663
	ixgbe_mac_set_default_filter(adapter);
9664

9665
	setup_timer(&adapter->service_timer, &ixgbe_service_timer,
A
Alexander Duyck 已提交
9666
		    (unsigned long) adapter);
9667

9668 9669 9670 9671
	if (ixgbe_removed(hw->hw_addr)) {
		err = -EIO;
		goto err_sw_init;
	}
9672
	INIT_WORK(&adapter->service_task, ixgbe_service_task);
9673
	set_bit(__IXGBE_SERVICE_INITED, &adapter->state);
9674
	clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
9675

9676 9677 9678
	err = ixgbe_init_interrupt_scheme(adapter);
	if (err)
		goto err_sw_init;
9679

9680
	/* WOL not supported for all devices */
E
Emil Tantilov 已提交
9681
	adapter->wol = 0;
9682
	hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
9683
	hw->wol_enabled = ixgbe_wol_supported(adapter, pdev->device,
D
Don Skidmore 已提交
9684
						pdev->subsystem_device);
9685
	if (hw->wol_enabled)
9686
		adapter->wol = IXGBE_WUFC_MAG;
E
Emil Tantilov 已提交
9687

9688 9689
	device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);

9690 9691 9692 9693
	/* save off EEPROM version number */
	hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
	hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);

9694
	/* pick up the PCI bus settings for reporting later */
9695
	if (ixgbe_pcie_from_parent(hw))
9696
		ixgbe_get_parent_bus_info(adapter);
9697 9698
	else
		 hw->mac.ops.get_bus_info(hw);
9699

9700 9701 9702 9703 9704 9705 9706 9707 9708 9709 9710 9711
	/* calculate the expected PCIe bandwidth required for optimal
	 * performance. Note that some older parts will never have enough
	 * bandwidth due to being older generation PCIe parts. We clamp these
	 * parts to ensure no warning is displayed if it can't be fixed.
	 */
	switch (hw->mac.type) {
	case ixgbe_mac_82598EB:
		expected_gts = min(ixgbe_enumerate_functions(adapter) * 10, 16);
		break;
	default:
		expected_gts = ixgbe_enumerate_functions(adapter) * 10;
		break;
9712
	}
9713 9714 9715 9716

	/* don't check link if we failed to enumerate functions */
	if (expected_gts > 0)
		ixgbe_check_minimum_link(adapter, expected_gts);
9717

9718
	err = ixgbe_read_pba_string_generic(hw, part_str, sizeof(part_str));
9719
	if (err)
9720
		strlcpy(part_str, "Unknown", sizeof(part_str));
9721 9722 9723
	if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
		e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, hw->phy.sfp_type,
9724
			   part_str);
9725 9726 9727 9728 9729 9730
	else
		e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
			   hw->mac.type, hw->phy.type, part_str);

	e_dev_info("%pM\n", netdev->dev_addr);

9731
	/* reset the hardware with the new settings */
9732 9733 9734
	err = hw->mac.ops.start_hw(hw);
	if (err == IXGBE_ERR_EEPROM_VERSION) {
		/* We are running on a pre-production device, log a warning */
9735 9736 9737 9738 9739 9740
		e_dev_warn("This device is a pre-production adapter/LOM. "
			   "Please be aware there may be issues associated "
			   "with your hardware.  If you are experiencing "
			   "problems please contact your Intel or hardware "
			   "representative who provided you with this "
			   "hardware.\n");
9741
	}
9742 9743 9744 9745 9746
	strcpy(netdev->name, "eth%d");
	err = register_netdev(netdev);
	if (err)
		goto err_register;

9747 9748
	pci_set_drvdata(pdev, adapter);

9749 9750
	/* power down the optics for 82599 SFP+ fiber */
	if (hw->mac.ops.disable_tx_laser)
9751 9752
		hw->mac.ops.disable_tx_laser(hw);

9753 9754 9755
	/* carrier off reporting is important to ethtool even BEFORE open */
	netif_carrier_off(netdev);

9756
#ifdef CONFIG_IXGBE_DCA
9757
	if (dca_add_requester(&pdev->dev) == 0) {
9758 9759 9760 9761
		adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
		ixgbe_setup_dca(adapter);
	}
#endif
9762
	if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
9763
		e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
9764 9765 9766 9767
		for (i = 0; i < adapter->num_vfs; i++)
			ixgbe_vf_configuration(pdev, (i | 0x10000000));
	}

9768 9769 9770
	/* firmware requires driver version to be 0xFFFFFFFF
	 * since os does not support feature
	 */
E
Emil Tantilov 已提交
9771
	if (hw->mac.ops.set_fw_drv_ver)
9772 9773
		hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
					   0xFF);
E
Emil Tantilov 已提交
9774

9775 9776
	/* add san mac addr to netdev */
	ixgbe_add_sanmac_netdev(netdev);
9777

9778
	e_dev_info("%s\n", ixgbe_default_device_descr);
9779

9780
#ifdef CONFIG_IXGBE_HWMON
9781 9782
	if (ixgbe_sysfs_init(adapter))
		e_err(probe, "failed to allocate sysfs resources\n");
9783
#endif /* CONFIG_IXGBE_HWMON */
9784

C
Catherine Sullivan 已提交
9785 9786
	ixgbe_dbg_adapter_init(adapter);

9787 9788
	/* setup link for SFP devices with MNG FW, else wait for IXGBE_UP */
	if (ixgbe_mng_enabled(hw) && ixgbe_is_sfp(hw) && hw->mac.ops.setup_link)
9789 9790 9791 9792
		hw->mac.ops.setup_link(hw,
			IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
			true);

9793 9794 9795
	return 0;

err_register:
9796
	ixgbe_release_hw_control(adapter);
9797
	ixgbe_clear_interrupt_scheme(adapter);
9798
err_sw_init:
9799
	ixgbe_disable_sriov(adapter);
9800
	adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
9801
	iounmap(adapter->io_addr);
9802
	kfree(adapter->jump_tables[0]);
9803
	kfree(adapter->mac_table);
9804
err_ioremap:
9805
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9806 9807
	free_netdev(netdev);
err_alloc_etherdev:
9808
	pci_release_mem_regions(pdev);
9809 9810
err_pci_reg:
err_dma:
9811
	if (!adapter || disable_dev)
9812
		pci_disable_device(pdev);
9813 9814 9815 9816 9817 9818 9819 9820 9821 9822 9823 9824
	return err;
}

/**
 * ixgbe_remove - Device Removal Routine
 * @pdev: PCI device information struct
 *
 * ixgbe_remove is called by the PCI subsystem to alert the driver
 * that it should release a PCI device.  The could be caused by a
 * Hot-Plug event, or because the driver is going to be removed from
 * memory.
 **/
9825
static void ixgbe_remove(struct pci_dev *pdev)
9826
{
9827
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
9828
	struct net_device *netdev;
9829
	bool disable_dev;
9830
	int i;
9831

9832 9833 9834 9835 9836
	/* if !adapter then we already cleaned up in probe */
	if (!adapter)
		return;

	netdev  = adapter->netdev;
C
Catherine Sullivan 已提交
9837 9838
	ixgbe_dbg_adapter_exit(adapter);

9839
	set_bit(__IXGBE_REMOVING, &adapter->state);
9840
	cancel_work_sync(&adapter->service_task);
9841

9842

9843
#ifdef CONFIG_IXGBE_DCA
9844 9845 9846
	if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
		adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
		dca_remove_requester(&pdev->dev);
9847 9848
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL,
				IXGBE_DCA_CTRL_DCA_DISABLE);
9849 9850 9851
	}

#endif
9852
#ifdef CONFIG_IXGBE_HWMON
9853
	ixgbe_sysfs_exit(adapter);
9854
#endif /* CONFIG_IXGBE_HWMON */
9855

9856 9857 9858
	/* remove the added san mac */
	ixgbe_del_sanmac_netdev(netdev);

9859
#ifdef CONFIG_PCI_IOV
9860
	ixgbe_disable_sriov(adapter);
9861
#endif
9862 9863 9864
	if (netdev->reg_state == NETREG_REGISTERED)
		unregister_netdev(netdev);

9865
	ixgbe_clear_interrupt_scheme(adapter);
9866

9867
	ixgbe_release_hw_control(adapter);
9868

9869 9870 9871 9872 9873
#ifdef CONFIG_DCB
	kfree(adapter->ixgbe_ieee_pfc);
	kfree(adapter->ixgbe_ieee_ets);

#endif
9874
	iounmap(adapter->io_addr);
9875
	pci_release_mem_regions(pdev);
9876

9877
	e_dev_info("complete\n");
9878

9879 9880 9881 9882 9883 9884 9885 9886
	for (i = 0; i < IXGBE_MAX_LINK_HANDLE; i++) {
		if (adapter->jump_tables[i]) {
			kfree(adapter->jump_tables[i]->input);
			kfree(adapter->jump_tables[i]->mask);
		}
		kfree(adapter->jump_tables[i]);
	}

9887
	kfree(adapter->mac_table);
9888
	disable_dev = !test_and_set_bit(__IXGBE_DISABLED, &adapter->state);
9889 9890
	free_netdev(netdev);

9891
	pci_disable_pcie_error_reporting(pdev);
9892

9893
	if (disable_dev)
9894
		pci_disable_device(pdev);
9895 9896 9897 9898 9899 9900 9901 9902 9903 9904 9905
}

/**
 * ixgbe_io_error_detected - called when PCI error is detected
 * @pdev: Pointer to PCI device
 * @state: The current pci connection state
 *
 * This function is called after a PCI bus error affecting
 * this device has been detected.
 */
static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
9906
						pci_channel_state_t state)
9907
{
9908 9909
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
9910

9911
#ifdef CONFIG_PCI_IOV
9912
	struct ixgbe_hw *hw = &adapter->hw;
9913 9914 9915 9916 9917 9918 9919 9920 9921 9922
	struct pci_dev *bdev, *vfdev;
	u32 dw0, dw1, dw2, dw3;
	int vf, pos;
	u16 req_id, pf_func;

	if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
	    adapter->num_vfs == 0)
		goto skip_bad_vf_detection;

	bdev = pdev->bus->self;
9923
	while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
9924 9925 9926 9927 9928 9929 9930 9931 9932
		bdev = bdev->bus->self;

	if (!bdev)
		goto skip_bad_vf_detection;

	pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		goto skip_bad_vf_detection;

9933 9934 9935 9936 9937 9938
	dw0 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG);
	dw1 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 4);
	dw2 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 8);
	dw3 = ixgbe_read_pci_cfg_dword(hw, pos + PCI_ERR_HEADER_LOG + 12);
	if (ixgbe_removed(hw->hw_addr))
		goto skip_bad_vf_detection;
9939 9940 9941 9942 9943 9944 9945 9946 9947 9948 9949 9950 9951 9952 9953 9954 9955 9956 9957 9958 9959 9960

	req_id = dw1 >> 16;
	/* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
	if (!(req_id & 0x0080))
		goto skip_bad_vf_detection;

	pf_func = req_id & 0x01;
	if ((pf_func & 1) == (pdev->devfn & 1)) {
		unsigned int device_id;

		vf = (req_id & 0x7F) >> 1;
		e_dev_err("VF %d has caused a PCIe error\n", vf);
		e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
				"%8.8x\tdw3: %8.8x\n",
		dw0, dw1, dw2, dw3);
		switch (adapter->hw.mac.type) {
		case ixgbe_mac_82599EB:
			device_id = IXGBE_82599_VF_DEVICE_ID;
			break;
		case ixgbe_mac_X540:
			device_id = IXGBE_X540_VF_DEVICE_ID;
			break;
9961 9962 9963 9964 9965 9966
		case ixgbe_mac_X550:
			device_id = IXGBE_DEV_ID_X550_VF;
			break;
		case ixgbe_mac_X550EM_x:
			device_id = IXGBE_DEV_ID_X550EM_X_VF;
			break;
9967 9968 9969
		case ixgbe_mac_x550em_a:
			device_id = IXGBE_DEV_ID_X550EM_A_VF;
			break;
9970 9971 9972 9973 9974 9975
		default:
			device_id = 0;
			break;
		}

		/* Find the pci device of the offending VF */
J
Jon Mason 已提交
9976
		vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
9977 9978 9979
		while (vfdev) {
			if (vfdev->devfn == (req_id & 0xFF))
				break;
J
Jon Mason 已提交
9980
			vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
9981 9982 9983 9984 9985 9986 9987 9988
					       device_id, vfdev);
		}
		/*
		 * There's a slim chance the VF could have been hot plugged,
		 * so if it is no longer present we don't need to issue the
		 * VFLR.  Just clean up the AER in that case.
		 */
		if (vfdev) {
9989
			ixgbe_issue_vf_flr(adapter, vfdev);
G
Greg Rose 已提交
9990 9991
			/* Free device reference count */
			pci_dev_put(vfdev);
9992 9993 9994 9995 9996 9997 9998 9999 10000 10001 10002 10003 10004 10005 10006 10007 10008
		}

		pci_cleanup_aer_uncorrect_error_status(pdev);
	}

	/*
	 * Even though the error may have occurred on the other port
	 * we still need to increment the vf error reference count for
	 * both ports because the I/O resume function will be called
	 * for both of them.
	 */
	adapter->vferr_refcount++;

	return PCI_ERS_RESULT_RECOVERED;

skip_bad_vf_detection:
#endif /* CONFIG_PCI_IOV */
10009 10010 10011
	if (!test_bit(__IXGBE_SERVICE_INITED, &adapter->state))
		return PCI_ERS_RESULT_DISCONNECT;

10012
	rtnl_lock();
10013 10014
	netif_device_detach(netdev);

10015 10016
	if (state == pci_channel_io_perm_failure) {
		rtnl_unlock();
10017
		return PCI_ERS_RESULT_DISCONNECT;
10018
	}
10019

10020 10021
	if (netif_running(netdev))
		ixgbe_down(adapter);
10022 10023 10024 10025

	if (!test_and_set_bit(__IXGBE_DISABLED, &adapter->state))
		pci_disable_device(pdev);
	rtnl_unlock();
10026

10027
	/* Request a slot reset. */
10028 10029 10030 10031 10032 10033 10034 10035 10036 10037 10038
	return PCI_ERS_RESULT_NEED_RESET;
}

/**
 * ixgbe_io_slot_reset - called after the pci bus has been reset.
 * @pdev: Pointer to PCI device
 *
 * Restart the card from scratch, as if from a cold-boot.
 */
static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
{
10039
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
10040 10041
	pci_ers_result_t result;
	int err;
10042

10043
	if (pci_enable_device_mem(pdev)) {
10044
		e_err(probe, "Cannot re-enable PCI device after reset.\n");
10045 10046
		result = PCI_ERS_RESULT_DISCONNECT;
	} else {
10047
		smp_mb__before_atomic();
10048
		clear_bit(__IXGBE_DISABLED, &adapter->state);
10049
		adapter->hw.hw_addr = adapter->io_addr;
10050 10051
		pci_set_master(pdev);
		pci_restore_state(pdev);
10052
		pci_save_state(pdev);
10053

10054
		pci_wake_from_d3(pdev, false);
10055

10056
		ixgbe_reset(adapter);
10057
		IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
10058 10059 10060 10061 10062
		result = PCI_ERS_RESULT_RECOVERED;
	}

	err = pci_cleanup_aer_uncorrect_error_status(pdev);
	if (err) {
10063 10064
		e_dev_err("pci_cleanup_aer_uncorrect_error_status "
			  "failed 0x%0x\n", err);
10065 10066
		/* non-fatal, continue */
	}
10067

10068
	return result;
10069 10070 10071 10072 10073 10074 10075 10076 10077 10078 10079
}

/**
 * ixgbe_io_resume - called when traffic can start flowing again.
 * @pdev: Pointer to PCI device
 *
 * This callback is called when the error recovery driver tells us that
 * its OK to resume normal operation.
 */
static void ixgbe_io_resume(struct pci_dev *pdev)
{
10080 10081
	struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
	struct net_device *netdev = adapter->netdev;
10082

10083 10084 10085 10086 10087 10088 10089 10090
#ifdef CONFIG_PCI_IOV
	if (adapter->vferr_refcount) {
		e_info(drv, "Resuming after VF err\n");
		adapter->vferr_refcount--;
		return;
	}

#endif
10091 10092
	if (netif_running(netdev))
		ixgbe_up(adapter);
10093 10094 10095 10096

	netif_device_attach(netdev);
}

10097
static const struct pci_error_handlers ixgbe_err_handler = {
10098 10099 10100 10101 10102 10103 10104 10105 10106
	.error_detected = ixgbe_io_error_detected,
	.slot_reset = ixgbe_io_slot_reset,
	.resume = ixgbe_io_resume,
};

static struct pci_driver ixgbe_driver = {
	.name     = ixgbe_driver_name,
	.id_table = ixgbe_pci_tbl,
	.probe    = ixgbe_probe,
10107
	.remove   = ixgbe_remove,
10108 10109 10110 10111 10112
#ifdef CONFIG_PM
	.suspend  = ixgbe_suspend,
	.resume   = ixgbe_resume,
#endif
	.shutdown = ixgbe_shutdown,
10113
	.sriov_configure = ixgbe_pci_sriov_configure,
10114 10115 10116 10117 10118 10119 10120 10121 10122 10123 10124 10125
	.err_handler = &ixgbe_err_handler
};

/**
 * ixgbe_init_module - Driver Registration Routine
 *
 * ixgbe_init_module is the first routine called when the driver is
 * loaded. All it does is register with the PCI subsystem.
 **/
static int __init ixgbe_init_module(void)
{
	int ret;
10126
	pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
10127
	pr_info("%s\n", ixgbe_copyright);
10128

10129 10130 10131 10132 10133 10134
	ixgbe_wq = create_singlethread_workqueue(ixgbe_driver_name);
	if (!ixgbe_wq) {
		pr_err("%s: Failed to create workqueue\n", ixgbe_driver_name);
		return -ENOMEM;
	}

C
Catherine Sullivan 已提交
10135 10136
	ixgbe_dbg_init();

10137 10138
	ret = pci_register_driver(&ixgbe_driver);
	if (ret) {
10139
		destroy_workqueue(ixgbe_wq);
10140 10141 10142 10143
		ixgbe_dbg_exit();
		return ret;
	}

10144
#ifdef CONFIG_IXGBE_DCA
10145 10146
	dca_register_notify(&dca_notifier);
#endif
10147

10148
	return 0;
10149
}
10150

10151 10152 10153 10154 10155 10156 10157 10158 10159 10160
module_init(ixgbe_init_module);

/**
 * ixgbe_exit_module - Driver Exit Cleanup Routine
 *
 * ixgbe_exit_module is called just before the driver is removed
 * from memory.
 **/
static void __exit ixgbe_exit_module(void)
{
10161
#ifdef CONFIG_IXGBE_DCA
10162 10163
	dca_unregister_notify(&dca_notifier);
#endif
10164
	pci_unregister_driver(&ixgbe_driver);
C
Catherine Sullivan 已提交
10165 10166

	ixgbe_dbg_exit();
10167 10168 10169 10170
	if (ixgbe_wq) {
		destroy_workqueue(ixgbe_wq);
		ixgbe_wq = NULL;
	}
10171
}
10172

10173
#ifdef CONFIG_IXGBE_DCA
10174
static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
10175
			    void *p)
10176 10177 10178 10179
{
	int ret_val;

	ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
10180
					 __ixgbe_notify_dca);
10181 10182 10183

	return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
}
10184

10185
#endif /* CONFIG_IXGBE_DCA */
10186

10187 10188 10189
module_exit(ixgbe_exit_module);

/* ixgbe_main.c */