i915_drv.h 117.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include <uapi/drm/i915_drm.h>
34
#include <uapi/drm/drm_fourcc.h>
35

36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <linux/backlight.h>
40
#include <linux/hashtable.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43
#include <linux/pm_qos.h>
44 45 46 47 48 49 50 51 52 53 54
#include <linux/shmem_fs.h>

#include <drm/drmP.h>
#include <drm/intel-gtt.h>
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
#include <drm/drm_gem.h>

#include "i915_params.h"
#include "i915_reg.h"

#include "intel_bios.h"
55
#include "intel_dpll_mgr.h"
56 57 58 59
#include "intel_guc.h"
#include "intel_lrc.h"
#include "intel_ringbuffer.h"

60
#include "i915_gem.h"
61 62
#include "i915_gem_gtt.h"
#include "i915_gem_render_state.h"
63

L
Linus Torvalds 已提交
64 65 66 67 68
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
69
#define DRIVER_DATE		"20160522"
L
Linus Torvalds 已提交
70

71
#undef WARN_ON
72 73 74 75 76 77 78 79
/* Many gcc seem to no see through this and fall over :( */
#if 0
#define WARN_ON(x) ({ \
	bool __i915_warn_cond = (x); \
	if (__builtin_constant_p(__i915_warn_cond)) \
		BUILD_BUG_ON(__i915_warn_cond); \
	WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
#else
80
#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
81 82
#endif

83
#undef WARN_ON_ONCE
84
#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
85

86 87
#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
			     (long) (x), __func__);
88

R
Rob Clark 已提交
89 90 91 92 93 94 95 96 97
/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
 * which may not necessarily be a user visible problem.  This will either
 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
 * enable distros and users to tailor their preferred amount of i915 abrt
 * spam.
 */
#define I915_STATE_WARN(condition, format...) ({			\
	int __ret_warn_on = !!(condition);				\
98 99
	if (unlikely(__ret_warn_on))					\
		if (!WARN(i915.verbose_state_checks, format))		\
R
Rob Clark 已提交
100 101 102 103
			DRM_ERROR(format);				\
	unlikely(__ret_warn_on);					\
})

104 105
#define I915_STATE_WARN_ON(x)						\
	I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
106

107 108 109 110
bool __i915_inject_load_failure(const char *func, int line);
#define i915_inject_load_failure() \
	__i915_inject_load_failure(__func__, __LINE__)

111 112 113 114 115
static inline const char *yesno(bool v)
{
	return v ? "yes" : "no";
}

116 117 118 119 120
static inline const char *onoff(bool v)
{
	return v ? "on" : "off";
}

121
enum pipe {
122
	INVALID_PIPE = -1,
123 124
	PIPE_A = 0,
	PIPE_B,
125
	PIPE_C,
126 127
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
128
};
129
#define pipe_name(p) ((p) + 'A')
130

P
Paulo Zanoni 已提交
131 132 133 134
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
135
	TRANSCODER_EDP,
J
Jani Nikula 已提交
136 137
	TRANSCODER_DSI_A,
	TRANSCODER_DSI_C,
138
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
139
};
140 141 142 143 144 145 146 147 148 149 150 151

static inline const char *transcoder_name(enum transcoder transcoder)
{
	switch (transcoder) {
	case TRANSCODER_A:
		return "A";
	case TRANSCODER_B:
		return "B";
	case TRANSCODER_C:
		return "C";
	case TRANSCODER_EDP:
		return "EDP";
J
Jani Nikula 已提交
152 153 154 155
	case TRANSCODER_DSI_A:
		return "DSI A";
	case TRANSCODER_DSI_C:
		return "DSI C";
156 157 158 159
	default:
		return "<invalid>";
	}
}
P
Paulo Zanoni 已提交
160

J
Jani Nikula 已提交
161 162 163 164 165
static inline bool transcoder_is_dsi(enum transcoder transcoder)
{
	return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
}

166
/*
167 168 169 170
 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
 * number of planes per CRTC.  Not all platforms really have this many planes,
 * which means some arrays of size I915_MAX_PLANES may have unused entries
 * between the topmost sprite plane and the cursor plane.
171
 */
172 173 174
enum plane {
	PLANE_A = 0,
	PLANE_B,
175
	PLANE_C,
176 177
	PLANE_CURSOR,
	I915_MAX_PLANES,
178
};
179
#define plane_name(p) ((p) + 'A')
180

181
#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
182

183 184 185 186 187 188 189 190 191 192
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

193
#define I915_NUM_PHYS_VLV 2
194 195 196 197 198 199 200 201 202 203 204

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

205 206 207 208 209 210 211 212 213 214
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
215
	POWER_DOMAIN_TRANSCODER_EDP,
J
Jani Nikula 已提交
216 217
	POWER_DOMAIN_TRANSCODER_DSI_A,
	POWER_DOMAIN_TRANSCODER_DSI_C,
218 219 220 221 222
	POWER_DOMAIN_PORT_DDI_A_LANES,
	POWER_DOMAIN_PORT_DDI_B_LANES,
	POWER_DOMAIN_PORT_DDI_C_LANES,
	POWER_DOMAIN_PORT_DDI_D_LANES,
	POWER_DOMAIN_PORT_DDI_E_LANES,
I
Imre Deak 已提交
223 224 225
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
226
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
227
	POWER_DOMAIN_AUDIO,
P
Paulo Zanoni 已提交
228
	POWER_DOMAIN_PLLS,
229 230 231 232
	POWER_DOMAIN_AUX_A,
	POWER_DOMAIN_AUX_B,
	POWER_DOMAIN_AUX_C,
	POWER_DOMAIN_AUX_D,
233
	POWER_DOMAIN_GMBUS,
234
	POWER_DOMAIN_MODESET,
235
	POWER_DOMAIN_INIT,
236 237

	POWER_DOMAIN_NUM,
238 239 240 241 242
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
243 244 245
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
246

247 248 249 250 251 252
enum hpd_pin {
	HPD_NONE = 0,
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
253
	HPD_PORT_A,
254 255 256
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
X
Xiong Zhang 已提交
257
	HPD_PORT_E,
258 259 260
	HPD_NUM_PINS
};

261 262 263
#define for_each_hpd_pin(__pin) \
	for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)

264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293
struct i915_hotplug {
	struct work_struct hotplug_work;

	struct {
		unsigned long last_jiffies;
		int count;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} state;
	} stats[HPD_NUM_PINS];
	u32 event_bits;
	struct delayed_work reenable_work;

	struct intel_digital_port *irq_port[I915_MAX_PORTS];
	u32 long_port_mask;
	u32 short_port_mask;
	struct work_struct dig_port_work;

	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;
};

294 295 296 297 298 299
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
300

301 302
#define for_each_pipe(__dev_priv, __p) \
	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
303 304 305
#define for_each_pipe_masked(__dev_priv, __p, __mask) \
	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
		for_each_if ((__mask) & (1 << (__p)))
306 307 308 309
#define for_each_plane(__dev_priv, __pipe, __p)				\
	for ((__p) = 0;							\
	     (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1;	\
	     (__p)++)
310 311 312 313
#define for_each_sprite(__dev_priv, __p, __s)				\
	for ((__s) = 0;							\
	     (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];	\
	     (__s)++)
314

315 316 317 318
#define for_each_port_masked(__port, __ports_mask) \
	for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)	\
		for_each_if ((__ports_mask) & (1 << (__port)))

319 320 321
#define for_each_crtc(dev, crtc) \
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)

322 323 324 325 326
#define for_each_intel_plane(dev, intel_plane) \
	list_for_each_entry(intel_plane,			\
			    &dev->mode_config.plane_list,	\
			    base.head)

327 328 329 330 331 332
#define for_each_intel_plane_mask(dev, intel_plane, plane_mask)		\
	list_for_each_entry(intel_plane, &dev->mode_config.plane_list,	\
			    base.head)					\
		for_each_if ((plane_mask) &				\
			     (1 << drm_plane_index(&intel_plane->base)))

333 334 335 336
#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)	\
	list_for_each_entry(intel_plane,				\
			    &(dev)->mode_config.plane_list,		\
			    base.head)					\
337
		for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
338

339 340 341
#define for_each_intel_crtc(dev, intel_crtc) \
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)

342 343 344 345
#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) \
		for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))

346 347 348 349 350
#define for_each_intel_encoder(dev, intel_encoder)		\
	list_for_each_entry(intel_encoder,			\
			    &(dev)->mode_config.encoder_list,	\
			    base.head)

351 352 353 354 355
#define for_each_intel_connector(dev, intel_connector)		\
	list_for_each_entry(intel_connector,			\
			    &dev->mode_config.connector_list,	\
			    base.head)

356 357
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
358
		for_each_if ((intel_encoder)->base.crtc == (__crtc))
359

360 361
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
362
		for_each_if ((intel_connector)->base.encoder == (__encoder))
363

364 365
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
366
		for_each_if ((1 << (domain)) & (mask))
367

368
struct drm_i915_private;
369
struct i915_mm_struct;
370
struct i915_mmu_object;
371

372 373 374 375 376 377 378
struct drm_i915_file_private {
	struct drm_i915_private *dev_priv;
	struct drm_file *file;

	struct {
		spinlock_t lock;
		struct list_head request_list;
379 380 381 382 383 384
/* 20ms is a fairly arbitrary limit (greater than the average frame time)
 * chosen to prevent the CPU getting more than a frame ahead of the GPU
 * (when using lax throttling for the frontbuffer). We also use it to
 * offer free GPU waitboosts for severely congested workloads.
 */
#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
385 386 387
	} mm;
	struct idr context_idr;

388 389 390 391
	struct intel_rps_client {
		struct list_head link;
		unsigned boosts;
	} rps;
392

393
	unsigned int bsd_ring;
394 395
};

396 397 398 399 400 401 402 403 404 405 406 407 408
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

L
Linus Torvalds 已提交
409 410 411
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
412 413
 * 1.2: Add Power Management
 * 1.3: Add vblank support
414
 * 1.4: Fix cmdbuffer path, add heap destroy
415
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
416 417
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
418 419
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
420
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
421 422
#define DRIVER_PATCHLEVEL	0

423
#define WATCH_LISTS	0
424

425 426 427 428 429
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

430
struct intel_opregion {
431 432 433
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
J
Jani Nikula 已提交
434 435
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
436
	struct opregion_asle *asle;
437
	void *rvda;
438
	const void *vbt;
439
	u32 vbt_size;
440
	u32 *lid_state;
441
	struct work_struct asle_work;
442
};
443
#define OPREGION_SIZE            (8*1024)
444

445 446 447
struct intel_overlay;
struct intel_overlay_error_state;

448
#define I915_FENCE_REG_NONE -1
449 450 451
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
452 453

struct drm_i915_fence_reg {
454
	struct list_head lru_list;
455
	struct drm_i915_gem_object *obj;
456
	int pin_count;
457
};
458

459
struct sdvo_device_mapping {
C
Chris Wilson 已提交
460
	u8 initialized;
461 462 463
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
464
	u8 i2c_pin;
465
	u8 ddc_pin;
466 467
};

468 469
struct intel_display_error_state;

470
struct drm_i915_error_state {
471
	struct kref ref;
B
Ben Widawsky 已提交
472 473
	struct timeval time;

474
	char error_msg[128];
475
	int iommu;
476
	u32 reset_count;
477
	u32 suspend_count;
478

B
Ben Widawsky 已提交
479
	/* Generic register state */
480 481
	u32 eir;
	u32 pgtbl_er;
482
	u32 ier;
483
	u32 gtier[4];
B
Ben Widawsky 已提交
484
	u32 ccid;
485 486
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
487 488
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
489 490
	u32 fault_data0; /* gen8, gen9 */
	u32 fault_data1; /* gen8, gen9 */
B
Ben Widawsky 已提交
491
	u32 done_reg;
492 493 494 495
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
B
Ben Widawsky 已提交
496 497 498 499
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;
500
	struct drm_i915_error_object *semaphore_obj;
B
Ben Widawsky 已提交
501

502
	struct drm_i915_error_ring {
503
		bool valid;
504 505 506 507 508 509 510 511 512 513
		/* Software tracked state */
		bool waiting;
		int hangcheck_score;
		enum intel_ring_hangcheck_action hangcheck_action;
		int num_requests;

		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

514
		u32 last_seqno;
515
		u32 semaphore_seqno[I915_NUM_ENGINES - 1];
516 517

		/* Register state */
518
		u32 start;
519 520 521 522 523 524 525 526 527 528 529 530
		u32 tail;
		u32 head;
		u32 ctl;
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 instdone;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
531
		u64 acthd;
532
		u32 fault_reg;
533
		u64 faddr;
534
		u32 rc_psmi; /* sleep state */
535
		u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
536

537 538
		struct drm_i915_error_object {
			int page_count;
539
			u64 gtt_offset;
540
			u32 *pages[0];
541
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
542

543 544
		struct drm_i915_error_object *wa_ctx;

545 546 547
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
548
			u32 tail;
549
		} *requests;
550 551 552 553 554 555 556 557

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
558 559 560

		pid_t pid;
		char comm[TASK_COMM_LEN];
561
	} ring[I915_NUM_ENGINES];
562

563
	struct drm_i915_error_buffer {
564
		u32 size;
565
		u32 name;
566
		u32 rseqno[I915_NUM_ENGINES], wseqno;
567
		u64 gtt_offset;
568 569
		u32 read_domains;
		u32 write_domain;
570
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
571 572 573 574
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
575
		u32 userptr:1;
576
		s32 ring:4;
577
		u32 cache_level:3;
578
	} **active_bo, **pinned_bo;
579

580
	u32 *active_bo_count, *pinned_bo_count;
581
	u32 vm_count;
582 583
};

584
struct intel_connector;
585
struct intel_encoder;
586
struct intel_crtc_state;
587
struct intel_initial_plane_config;
588
struct intel_crtc;
589 590
struct intel_limit;
struct dpll;
591

592 593 594
struct drm_i915_display_funcs {
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
595
	int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
596 597 598 599 600
	int (*compute_intermediate_wm)(struct drm_device *dev,
				       struct intel_crtc *intel_crtc,
				       struct intel_crtc_state *newstate);
	void (*initial_watermarks)(struct intel_crtc_state *cstate);
	void (*optimize_watermarks)(struct intel_crtc_state *cstate);
601
	int (*compute_global_watermarks)(struct drm_atomic_state *state);
602
	void (*update_wm)(struct drm_crtc *crtc);
603 604
	int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
	void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
605 606 607
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
608
				struct intel_crtc_state *);
609 610
	void (*get_initial_plane_config)(struct intel_crtc *,
					 struct intel_initial_plane_config *);
611 612
	int (*crtc_compute_clock)(struct intel_crtc *crtc,
				  struct intel_crtc_state *crtc_state);
613 614
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
615 616
	void (*audio_codec_enable)(struct drm_connector *connector,
				   struct intel_encoder *encoder,
617
				   const struct drm_display_mode *adjusted_mode);
618
	void (*audio_codec_disable)(struct intel_encoder *encoder);
619
	void (*fdi_link_train)(struct drm_crtc *crtc);
620
	void (*init_clock_gating)(struct drm_device *dev);
621
	void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
622 623 624 625 626
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
627

628 629
	void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
	void (*load_luts)(struct drm_crtc_state *crtc_state);
630 631
};

632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648
enum forcewake_domain_id {
	FW_DOMAIN_ID_RENDER = 0,
	FW_DOMAIN_ID_BLITTER,
	FW_DOMAIN_ID_MEDIA,

	FW_DOMAIN_ID_COUNT
};

enum forcewake_domains {
	FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
	FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
	FORCEWAKE_MEDIA	= (1 << FW_DOMAIN_ID_MEDIA),
	FORCEWAKE_ALL = (FORCEWAKE_RENDER |
			 FORCEWAKE_BLITTER |
			 FORCEWAKE_MEDIA)
};

649 650 651 652 653 654 655
#define FW_REG_READ  (1)
#define FW_REG_WRITE (2)

enum forcewake_domains
intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
			       i915_reg_t reg, unsigned int op);

656
struct intel_uncore_funcs {
657
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
658
							enum forcewake_domains domains);
659
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
660
							enum forcewake_domains domains);
661

662 663 664 665
	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
666

667
	void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
668
				uint8_t val, bool trace);
669
	void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
670
				uint16_t val, bool trace);
671
	void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
672
				uint32_t val, bool trace);
673
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
674
				uint64_t val, bool trace);
675 676
};

677 678 679 680 681 682
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
683
	enum forcewake_domains fw_domains;
684 685 686

	struct intel_uncore_forcewake_domain {
		struct drm_i915_private *i915;
687
		enum forcewake_domain_id id;
688
		enum forcewake_domains mask;
689
		unsigned wake_count;
690
		struct hrtimer timer;
691
		i915_reg_t reg_set;
692 693
		u32 val_set;
		u32 val_clear;
694 695
		i915_reg_t reg_ack;
		i915_reg_t reg_post;
696
		u32 val_reset;
697
	} fw_domain[FW_DOMAIN_ID_COUNT];
698 699

	int unclaimed_mmio_check;
700 701 702
};

/* Iterate over initialised fw domains */
703 704 705 706 707 708 709 710
#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
	for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
	     (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
	     (domain__)++) \
		for_each_if ((mask__) & (domain__)->mask)

#define for_each_fw_domain(domain__, dev_priv__) \
	for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
711

712 713 714 715
#define CSR_VERSION(major, minor)	((major) << 16 | (minor))
#define CSR_VERSION_MAJOR(version)	((version) >> 16)
#define CSR_VERSION_MINOR(version)	((version) & 0xffff)

716
struct intel_csr {
717
	struct work_struct work;
718
	const char *fw_path;
719
	uint32_t *dmc_payload;
720
	uint32_t dmc_fw_size;
721
	uint32_t version;
722
	uint32_t mmio_count;
723
	i915_reg_t mmioaddr[8];
724
	uint32_t mmiodata[8];
725
	uint32_t dc_state;
726
	uint32_t allowed_dc_mask;
727 728
};

729 730 731 732 733 734 735 736 737 738 739 740 741
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
742
	func(is_cherryview) sep \
743
	func(is_haswell) sep \
744
	func(is_broadwell) sep \
745
	func(is_skylake) sep \
746
	func(is_broxton) sep \
747
	func(is_kabylake) sep \
748
	func(is_preliminary) sep \
749 750 751 752 753 754 755
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
756
	func(has_llc) sep \
757
	func(has_snoop) sep \
758 759
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
760

761 762
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
763

764
struct intel_device_info {
765
	u32 display_mmio_offset;
766
	u16 device_id;
767
	u8 num_pipes;
768
	u8 num_sprites[I915_MAX_PIPES];
769
	u8 gen;
770
	u16 gen_mask;
771
	u8 ring_mask; /* Rings supported by the HW */
772
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
773 774 775 776
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int palette_offsets[I915_MAX_PIPES];
777
	int cursor_offsets[I915_MAX_PIPES];
778 779 780 781 782 783 784

	/* Slice/subslice/EU info */
	u8 slice_total;
	u8 subslice_total;
	u8 subslice_per_slice;
	u8 eu_total;
	u8 eu_per_subslice;
785 786
	/* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
	u8 subslice_7eu[3];
787 788 789
	u8 has_slice_pg:1;
	u8 has_subslice_pg:1;
	u8 has_eu_pg:1;
790 791 792 793 794

	struct color_luts {
		u16 degamma_lut_size;
		u16 gamma_lut_size;
	} color;
795 796
};

797 798 799
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

800 801
enum i915_cache_level {
	I915_CACHE_NONE = 0,
802 803 804 805 806
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
807
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
808 809
};

810 811 812 813 814 815
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
816 817 818 819

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

820 821 822 823 824
	/* If the contexts causes a second GPU hang within this time,
	 * it is permanently banned from submitting any more work.
	 */
	unsigned long ban_period_seconds;

825 826
	/* This context is banned to submit more work */
	bool banned;
827
};
828 829

/* This must match up with the value previously used for execbuf2.rsvd1. */
830
#define DEFAULT_CONTEXT_HANDLE 0
831 832

#define CONTEXT_NO_ZEROMAP (1<<0)
833 834 835 836 837
/**
 * struct intel_context - as the name implies, represents a context.
 * @ref: reference count.
 * @user_handle: userspace tracking identity for this context.
 * @remap_slice: l3 row remapping information.
838 839
 * @flags: context specific flags:
 *         CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
840 841 842 843
 * @file_priv: filp associated with this context (NULL for global default
 *	       context).
 * @hang_stats: information about the role of this context in possible GPU
 *		hangs.
844
 * @ppgtt: virtual memory space used by this context.
845 846 847 848 849 850 851
 * @legacy_hw_ctx: render context backing object and whether it is correctly
 *                initialized (legacy ring submission mechanism only).
 * @link: link in the global list of contexts.
 *
 * Contexts are memory images used by the hardware to store copies of their
 * internal state.
 */
852
struct intel_context {
853
	struct kref ref;
854
	int user_handle;
855
	uint8_t remap_slice;
856
	struct drm_i915_private *i915;
857
	int flags;
858
	struct drm_i915_file_private *file_priv;
859
	struct i915_ctx_hang_stats hang_stats;
860
	struct i915_hw_ppgtt *ppgtt;
861

862 863 864
	/* Unique identifier for this context, used by the hw for tracking */
	unsigned hw_id;

865
	/* Legacy ring buffer submission */
866 867 868 869 870
	struct {
		struct drm_i915_gem_object *rcs_state;
		bool initialized;
	} legacy_hw_ctx;

871 872 873
	/* Execlists */
	struct {
		struct drm_i915_gem_object *state;
874
		struct intel_ringbuffer *ringbuf;
875
		int pin_count;
876 877
		struct i915_vma *lrc_vma;
		u64 lrc_desc;
878
		uint32_t *lrc_reg_state;
879
		bool initialised;
880
	} engine[I915_NUM_ENGINES];
881

882
	struct list_head link;
883 884
};

885 886 887 888 889
enum fb_op_origin {
	ORIGIN_GTT,
	ORIGIN_CPU,
	ORIGIN_CS,
	ORIGIN_FLIP,
890
	ORIGIN_DIRTYFB,
891 892
};

893
struct intel_fbc {
P
Paulo Zanoni 已提交
894 895 896
	/* This is always the inner lock when overlapping with struct_mutex and
	 * it's the outer lock when overlapping with stolen_lock. */
	struct mutex lock;
B
Ben Widawsky 已提交
897
	unsigned threshold;
898 899
	unsigned int possible_framebuffer_bits;
	unsigned int busy_bits;
900
	unsigned int visible_pipes_mask;
901
	struct intel_crtc *crtc;
902

903
	struct drm_mm_node compressed_fb;
904 905
	struct drm_mm_node *compressed_llb;

906 907
	bool false_color;

908
	bool enabled;
909
	bool active;
910

911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932
	struct intel_fbc_state_cache {
		struct {
			unsigned int mode_flags;
			uint32_t hsw_bdw_pixel_rate;
		} crtc;

		struct {
			unsigned int rotation;
			int src_w;
			int src_h;
			bool visible;
		} plane;

		struct {
			u64 ilk_ggtt_offset;
			uint32_t pixel_format;
			unsigned int stride;
			int fence_reg;
			unsigned int tiling_mode;
		} fb;
	} state_cache;

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949
	struct intel_fbc_reg_params {
		struct {
			enum pipe pipe;
			enum plane plane;
			unsigned int fence_y_offset;
		} crtc;

		struct {
			u64 ggtt_offset;
			uint32_t pixel_format;
			unsigned int stride;
			int fence_reg;
		} fb;

		int cfb_size;
	} params;

950
	struct intel_fbc_work {
951
		bool scheduled;
952
		u32 scheduled_vblank;
953 954
		struct work_struct work;
	} work;
955

956
	const char *no_fbc_reason;
957 958
};

959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
/**
 * HIGH_RR is the highest eDP panel refresh rate read from EDID
 * LOW_RR is the lowest eDP panel refresh rate found from EDID
 * parsing for same resolution.
 */
enum drrs_refresh_rate_type {
	DRRS_HIGH_RR,
	DRRS_LOW_RR,
	DRRS_MAX_RR, /* RR count */
};

enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
974 975
};

976
struct intel_dp;
977 978 979 980 981 982 983 984 985
struct i915_drrs {
	struct mutex mutex;
	struct delayed_work work;
	struct intel_dp *dp;
	unsigned busy_frontbuffer_bits;
	enum drrs_refresh_rate_type refresh_rate_type;
	enum drrs_support_type type;
};

R
Rodrigo Vivi 已提交
986
struct i915_psr {
987
	struct mutex lock;
R
Rodrigo Vivi 已提交
988 989
	bool sink_support;
	bool source_ok;
990
	struct intel_dp *enabled;
991 992
	bool active;
	struct delayed_work work;
993
	unsigned busy_frontbuffer_bits;
994 995
	bool psr2_support;
	bool aux_frame_sync;
996
	bool link_standby;
997
};
998

999
enum intel_pch {
1000
	PCH_NONE = 0,	/* No PCH present */
1001 1002
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
1003
	PCH_LPT,	/* Lynxpoint PCH */
1004
	PCH_SPT,        /* Sunrisepoint PCH */
B
Ben Widawsky 已提交
1005
	PCH_NOP,
1006 1007
};

1008 1009 1010 1011 1012
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

1013
#define QUIRK_PIPEA_FORCE (1<<0)
1014
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
1015
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
1016
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
1017
#define QUIRK_PIPEB_FORCE (1<<4)
1018
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1019

1020
struct intel_fbdev;
1021
struct intel_fbc_work;
1022

1023 1024
struct intel_gmbus {
	struct i2c_adapter adapter;
1025
#define GMBUS_FORCE_BIT_RETRY (1U << 31)
1026
	u32 force_bit;
1027
	u32 reg0;
1028
	i915_reg_t gpio_reg;
1029
	struct i2c_algo_bit_data bit_algo;
1030 1031 1032
	struct drm_i915_private *dev_priv;
};

1033
struct i915_suspend_saved_registers {
1034
	u32 saveDSPARB;
J
Jesse Barnes 已提交
1035
	u32 saveLVDS;
1036 1037
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
1038 1039 1040
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
1041
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
1042
	u32 saveFBC_CONTROL;
1043 1044
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
1045 1046
	u32 saveSWF0[16];
	u32 saveSWF1[16];
1047
	u32 saveSWF3[3];
1048
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1049
	u32 savePCH_PORT_HOTPLUG;
1050
	u16 saveGCDGMBUS;
1051
};
1052

1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
1111
	u32 pcbr;
1112 1113 1114
	u32 clock_gate_dis2;
};

1115 1116 1117 1118
struct intel_rps_ei {
	u32 cz_clock;
	u32 render_c0;
	u32 media_c0;
1119 1120
};

1121
struct intel_gen6_power_mgmt {
I
Imre Deak 已提交
1122 1123 1124 1125
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
1126
	struct work_struct work;
I
Imre Deak 已提交
1127
	bool interrupts_enabled;
1128
	u32 pm_iir;
1129

1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
1145
	u8 idle_freq;		/* Frequency to request when we are idle */
1146 1147 1148
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
1149
	u16 gpll_ref_freq;	/* vlv/chv GPLL reference frequency */
1150

1151 1152 1153
	u8 up_threshold; /* Current %busy required to uplock */
	u8 down_threshold; /* Current %busy required to downclock */

1154 1155 1156
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

1157 1158 1159 1160
	spinlock_t client_lock;
	struct list_head clients;
	bool client_boost;

1161
	bool enabled;
1162
	struct delayed_work delayed_resume_work;
1163
	unsigned boosts;
1164

1165
	struct intel_rps_client semaphores, mmioflips;
1166

1167 1168 1169
	/* manual wa residency calculations */
	struct intel_rps_ei up_ei, down_ei;

1170 1171
	/*
	 * Protects RPS/RC6 register access and PCU communication.
1172 1173 1174
	 * Must be taken after struct_mutex if nested. Note that
	 * this lock may be held for long periods of time when
	 * talking to hw - so only take it when talking to hw!
1175 1176
	 */
	struct mutex hw_lock;
1177 1178
};

D
Daniel Vetter 已提交
1179 1180 1181
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
1193
	u64 last_time2;
1194 1195 1196 1197 1198 1199 1200
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
};

1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

1231 1232
/* Power well structure for haswell */
struct i915_power_well {
1233
	const char *name;
1234
	bool always_on;
1235 1236
	/* power well enable/disable usage count */
	int count;
1237 1238
	/* cached hw enabled state */
	bool hw_enabled;
1239
	unsigned long domains;
1240
	unsigned long data;
1241
	const struct i915_power_well_ops *ops;
1242 1243
};

1244
struct i915_power_domains {
1245 1246 1247 1248 1249
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
1250
	bool initializing;
1251
	int power_well_count;
1252

1253
	struct mutex lock;
1254
	int domain_use_count[POWER_DOMAIN_NUM];
1255
	struct i915_power_well *power_wells;
1256 1257
};

1258
#define MAX_L3_SLICES 2
1259
struct intel_l3_parity {
1260
	u32 *remap_info[MAX_L3_SLICES];
1261
	struct work_struct error_work;
1262
	int which_slice;
1263 1264
};

1265 1266 1267
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
1268 1269 1270 1271
	/** Protects the usage of the GTT stolen memory allocator. This is
	 * always the inner lock when overlapping with struct_mutex. */
	struct mutex stolen_lock;

1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1288
	struct notifier_block oom_notifier;
1289
	struct notifier_block vmap_notifier;
1290
	struct shrinker shrinker;
1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1305 1306 1307 1308 1309 1310 1311 1312 1313
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1314 1315 1316 1317 1318 1319
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1320 1321 1322 1323 1324 1325 1326 1327
	/**
	 * Is the GPU currently considered idle, or busy executing userspace
	 * requests?  Whilst idle, we attempt to power down the hardware and
	 * display clocks. In order to reduce the effect on performance, there
	 * is a slight delay before we do so.
	 */
	bool busy;

1328
	/* the indicator for dispatch video commands on two BSD rings */
1329
	unsigned int bsd_ring_dispatch_index;
1330

1331 1332 1333 1334 1335 1336
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
1337
	spinlock_t object_stat_lock;
1338 1339 1340 1341
	size_t object_memory;
	u32 object_count;
};

1342
struct drm_i915_error_state_buf {
1343
	struct drm_i915_private *i915;
1344 1345 1346 1347 1348 1349 1350 1351
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1352 1353 1354 1355 1356
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1357 1358 1359 1360
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1361 1362 1363
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1364 1365
	struct workqueue_struct *hangcheck_wq;
	struct delayed_work hangcheck_work;
1366 1367 1368 1369 1370

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
1371 1372 1373

	unsigned long missed_irq_rings;

1374
	/**
M
Mika Kuoppala 已提交
1375
	 * State variable controlling the reset flow and count
1376
	 *
M
Mika Kuoppala 已提交
1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1390 1391 1392 1393
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1394 1395 1396 1397
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1398
#define I915_WEDGED			(1 << 31)
1399 1400 1401 1402 1403 1404

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1405

1406 1407 1408 1409 1410 1411
	/* Userspace knobs for gpu hang simulation;
	 * combines both a ring mask, and extra flags
	 */
	u32 stop_rings;
#define I915_STOP_RING_ALLOW_BAN       (1 << 31)
#define I915_STOP_RING_ALLOW_WARN      (1 << 30)
1412 1413 1414

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1415 1416
};

1417 1418 1419 1420 1421 1422
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1423 1424 1425 1426 1427
#define DP_AUX_A 0x40
#define DP_AUX_B 0x10
#define DP_AUX_C 0x20
#define DP_AUX_D 0x30

X
Xiong Zhang 已提交
1428 1429 1430 1431
#define DDC_PIN_B  0x05
#define DDC_PIN_C  0x04
#define DDC_PIN_D  0x06

1432
struct ddi_vbt_port_info {
1433 1434 1435 1436 1437 1438
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1439
	uint8_t hdmi_level_shift;
1440 1441 1442 1443

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1444 1445

	uint8_t alternate_aux_channel;
X
Xiong Zhang 已提交
1446
	uint8_t alternate_ddc_pin;
1447 1448 1449

	uint8_t dp_boost_level;
	uint8_t hdmi_boost_level;
1450 1451
};

R
Rodrigo Vivi 已提交
1452 1453 1454 1455 1456
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
1457 1458
};

1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1471
	unsigned int panel_type:4;
1472 1473 1474
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1475 1476
	enum drrs_support_type drrs_type;

1477 1478 1479 1480 1481
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;
1482
		bool low_vswing;
1483 1484 1485 1486 1487
		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
	} edp;
1488

R
Rodrigo Vivi 已提交
1489 1490 1491 1492 1493 1494 1495 1496 1497
	struct {
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
		int tp1_wakeup_time;
		int tp2_tp3_wakeup_time;
	} psr;

1498 1499
	struct {
		u16 pwm_freq_hz;
1500
		bool present;
1501
		bool active_low_pwm;
1502
		u8 min_brightness;	/* min_brightness/255 of max */
1503
		enum intel_backlight_type type;
1504 1505
	} backlight;

1506 1507 1508
	/* MIPI DSI */
	struct {
		u16 panel_id;
1509 1510 1511 1512 1513
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
1514
		const u8 *sequence[MIPI_SEQ_MAX];
1515 1516
	} dsi;

1517 1518 1519
	int crt_ddc_pin;

	int child_dev_num;
1520
	union child_device_config *child_dev;
1521 1522

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1523
	struct sdvo_device_mapping sdvo_mappings[2];
1524 1525
};

1526 1527 1528 1529 1530
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1531 1532 1533 1534 1535 1536 1537 1538
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1539
struct ilk_wm_values {
1540 1541 1542 1543 1544 1545 1546 1547
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1548 1549 1550 1551 1552
struct vlv_pipe_wm {
	uint16_t primary;
	uint16_t sprite[2];
	uint8_t cursor;
};
1553

1554 1555 1556 1557
struct vlv_sr_wm {
	uint16_t plane;
	uint8_t cursor;
};
1558

1559 1560 1561
struct vlv_wm_values {
	struct vlv_pipe_wm pipe[3];
	struct vlv_sr_wm sr;
1562 1563 1564 1565 1566
	struct {
		uint8_t cursor;
		uint8_t sprite[2];
		uint8_t primary;
	} ddl[3];
1567 1568
	uint8_t level;
	bool cxsr;
1569 1570
};

1571
struct skl_ddb_entry {
1572
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1573 1574 1575 1576
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1577
	return entry->end - entry->start;
1578 1579
}

1580 1581 1582 1583 1584 1585 1586 1587 1588
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1589
struct skl_ddb_allocation {
1590
	struct skl_ddb_entry pipe[I915_MAX_PIPES];
1591
	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1592
	struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1593 1594
};

1595
struct skl_wm_values {
1596
	unsigned dirty_pipes;
1597
	struct skl_ddb_allocation ddb;
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	uint32_t wm_linetime[I915_MAX_PIPES];
	uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
	uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
};

struct skl_wm_level {
	bool plane_en[I915_MAX_PLANES];
	uint16_t plane_res_b[I915_MAX_PLANES];
	uint8_t plane_res_l[I915_MAX_PLANES];
};

1609
/*
1610 1611 1612 1613
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1614
 *
1615 1616 1617
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1618
 *
1619 1620
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1621
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1622
 * it can be changed with the standard runtime PM files from sysfs.
1623 1624 1625 1626 1627
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1628
 * case it happens.
1629
 *
1630
 * For more, read the Documentation/power/runtime_pm.txt.
1631
 */
1632
struct i915_runtime_pm {
1633
	atomic_t wakeref_count;
1634
	atomic_t atomic_seq;
1635
	bool suspended;
1636
	bool irqs_enabled;
1637 1638
};

1639 1640 1641 1642 1643
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1644
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1645 1646 1647 1648 1649
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1650
	INTEL_PIPE_CRC_SOURCE_AUTO,
1651 1652 1653
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1654
struct intel_pipe_crc_entry {
1655
	uint32_t frame;
1656 1657 1658
	uint32_t crc[5];
};

1659
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1660
struct intel_pipe_crc {
1661 1662
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1663
	struct intel_pipe_crc_entry *entries;
1664
	enum intel_pipe_crc_source source;
1665
	int head, tail;
1666
	wait_queue_head_t wq;
1667 1668
};

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679
struct i915_frontbuffer_tracking {
	struct mutex lock;

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1680
struct i915_wa_reg {
1681
	i915_reg_t addr;
1682 1683 1684 1685 1686
	u32 value;
	/* bitmask representing WA bits */
	u32 mask;
};

1687 1688 1689 1690 1691 1692 1693
/*
 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
 * allowing it for RCS as we don't foresee any requirement of having
 * a whitelist for other engines. When it is really required for
 * other engines then the limit need to be increased.
 */
#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1694 1695 1696 1697

struct i915_workarounds {
	struct i915_wa_reg reg[I915_MAX_WA_REGS];
	u32 count;
1698
	u32 hw_whitelist_count[I915_NUM_ENGINES];
1699 1700
};

1701 1702 1703 1704
struct i915_virtual_gpu {
	bool active;
};

1705 1706 1707 1708 1709
struct i915_execbuffer_params {
	struct drm_device               *dev;
	struct drm_file                 *file;
	uint32_t                        dispatch_flags;
	uint32_t                        args_batch_start_offset;
1710
	uint64_t                        batch_obj_vm_offset;
1711
	struct intel_engine_cs *engine;
1712 1713
	struct drm_i915_gem_object      *batch_obj;
	struct intel_context            *ctx;
1714
	struct drm_i915_gem_request     *request;
1715 1716
};

1717 1718 1719 1720 1721 1722 1723
/* used in computing the new watermarks state */
struct intel_wm_config {
	unsigned int num_pipes_active;
	bool sprites_enabled;
	bool sprites_scaled;
};

1724
struct drm_i915_private {
1725
	struct drm_device *dev;
1726
	struct kmem_cache *objects;
1727
	struct kmem_cache *vmas;
1728
	struct kmem_cache *requests;
1729

1730
	const struct intel_device_info info;
1731 1732 1733 1734 1735

	int relative_constants_mode;

	void __iomem *regs;

1736
	struct intel_uncore uncore;
1737

1738 1739
	struct i915_virtual_gpu vgpu;

1740 1741
	struct intel_guc guc;

1742 1743
	struct intel_csr csr;

1744
	struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1745

1746 1747 1748 1749 1750 1751 1752 1753 1754
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1755 1756 1757
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1758 1759
	uint32_t psr_mmio_base;

1760 1761
	wait_queue_head_t gmbus_wait_queue;

1762
	struct pci_dev *bridge_dev;
1763
	struct intel_engine_cs engine[I915_NUM_ENGINES];
1764
	struct drm_i915_gem_object *semaphore_obj;
1765
	uint32_t last_seqno, next_seqno;
1766

1767
	struct drm_dma_handle *status_page_dmah;
1768 1769 1770 1771 1772
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1773 1774 1775
	/* protects the mmio flip data */
	spinlock_t mmio_flip_lock;

1776 1777
	bool display_irqs_enabled;

1778 1779 1780
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

V
Ville Syrjälä 已提交
1781 1782
	/* Sideband mailbox protection */
	struct mutex sb_lock;
1783 1784

	/** Cached value of IMR to avoid reads in updating the bitfield */
1785 1786 1787 1788
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1789
	u32 gt_irq_mask;
1790
	u32 pm_irq_mask;
1791
	u32 pm_rps_events;
1792
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1793

1794
	struct i915_hotplug hotplug;
1795
	struct intel_fbc fbc;
1796
	struct i915_drrs drrs;
1797
	struct intel_opregion opregion;
1798
	struct intel_vbt_data vbt;
1799

1800 1801
	bool preserve_bios_swizzle;

1802 1803 1804
	/* overlay */
	struct intel_overlay *overlay;

1805
	/* backlight registers and fields in struct intel_panel */
1806
	struct mutex backlight_lock;
1807

1808 1809 1810
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1811 1812 1813
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1814 1815 1816 1817
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1818
	unsigned int skl_vco_freq;
1819
	unsigned int skl_preferred_vco_freq;
1820
	unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
M
Mika Kahola 已提交
1821
	unsigned int max_dotclk_freq;
1822
	unsigned int rawclk_freq;
1823
	unsigned int hpll_freq;
1824
	unsigned int czclk_freq;
1825

1826 1827 1828 1829 1830 1831 1832
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1833 1834 1835 1836 1837 1838 1839
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1840
	unsigned short pch_id;
1841 1842 1843

	unsigned long quirks;

1844 1845
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1846
	struct drm_atomic_state *modeset_restore_state;
1847

1848
	struct list_head vm_list; /* Global list of all address spaces */
1849
	struct i915_ggtt ggtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1850

1851
	struct i915_gem_mm mm;
1852 1853
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1854

1855 1856 1857 1858 1859 1860 1861
	/* The hw wants to have a stable context identifier for the lifetime
	 * of the context (for OA, PASID, faults, etc). This is limited
	 * in execlists to 21 bits.
	 */
	struct ida context_hw_ida;
#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */

1862 1863
	/* Kernel Modesetting */

1864 1865
	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1866 1867
	wait_queue_head_t pending_flip_queue;

1868 1869 1870 1871
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

1872
	/* dpll and cdclk state is protected by connection_mutex */
D
Daniel Vetter 已提交
1873 1874
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1875
	const struct intel_dpll_mgr *dpll_mgr;
1876

1877 1878 1879 1880 1881 1882 1883
	/*
	 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
	 * Must be global rather than per dpll, because on some platforms
	 * plls share registers.
	 */
	struct mutex dpll_lock;

1884 1885 1886
	unsigned int active_crtcs;
	unsigned int min_pixclk[I915_MAX_PIPES];

1887
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1888

1889
	struct i915_workarounds workarounds;
1890

1891 1892
	struct i915_frontbuffer_tracking fb_tracking;

1893
	u16 orig_clock;
1894

1895
	bool mchbar_need_disable;
1896

1897 1898
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1899
	/* Cannot be determined by PCIID. You must always read a register. */
1900
	u32 edram_cap;
B
Ben Widawsky 已提交
1901

1902
	/* gen6+ rps state */
1903
	struct intel_gen6_power_mgmt rps;
1904

1905 1906
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1907
	struct intel_ilk_power_mgmt ips;
1908

1909
	struct i915_power_domains power_domains;
1910

R
Rodrigo Vivi 已提交
1911
	struct i915_psr psr;
1912

1913
	struct i915_gpu_error gpu_error;
1914

1915 1916
	struct drm_i915_gem_object *vlv_pctx;

1917
#ifdef CONFIG_DRM_FBDEV_EMULATION
1918 1919
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1920
	struct work_struct fbdev_suspend_work;
1921
#endif
1922 1923

	struct drm_property *broadcast_rgb_property;
1924
	struct drm_property *force_audio_property;
1925

I
Imre Deak 已提交
1926
	/* hda/i915 audio component */
1927
	struct i915_audio_component *audio_component;
I
Imre Deak 已提交
1928
	bool audio_component_registered;
1929 1930 1931 1932 1933
	/**
	 * av_mutex - mutex for audio/video sync
	 *
	 */
	struct mutex av_mutex;
I
Imre Deak 已提交
1934

1935
	uint32_t hw_context_size;
1936
	struct list_head context_list;
1937

1938
	u32 fdi_rx_config;
1939

1940
	/* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1941
	u32 chv_phy_control;
1942 1943 1944 1945 1946 1947
	/*
	 * Shadows for CHV DPLL_MD regs to keep the state
	 * checker somewhat working in the presence hardware
	 * crappiness (can't read out DPLL_MD for pipes B & C).
	 */
	u32 chv_dpll_md[I915_MAX_PIPES];
1948
	u32 bxt_phy_grc;
1949

1950
	u32 suspend_count;
1951
	bool suspended_to_idle;
1952
	struct i915_suspend_saved_registers regfile;
1953
	struct vlv_s0ix_state vlv_s0ix_state;
1954

1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1967 1968 1969 1970 1971 1972
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
1973

1974 1975 1976 1977 1978 1979 1980
		/*
		 * The skl_wm_values structure is a bit too big for stack
		 * allocation, so we keep the staging struct where we store
		 * intermediate results here instead.
		 */
		struct skl_wm_values skl_results;

1981
		/* current hardware state */
1982 1983 1984
		union {
			struct ilk_wm_values hw;
			struct skl_wm_values skl_hw;
1985
			struct vlv_wm_values vlv;
1986
		};
1987 1988

		uint8_t max_level;
1989 1990 1991 1992 1993 1994 1995

		/*
		 * Should be held around atomic WM register writing; also
		 * protects * intel_crtc->wm.active and
		 * cstate->wm.need_postvbl_update.
		 */
		struct mutex wm_mutex;
1996 1997 1998 1999 2000 2001 2002

		/*
		 * Set during HW readout of watermarks/DDB.  Some platforms
		 * need to know when we're still using BIOS-provided values
		 * (which we don't fully trust).
		 */
		bool distrust_bios_wm;
2003 2004
	} wm;

2005 2006
	struct i915_runtime_pm pm;

2007 2008
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
2009
		int (*execbuf_submit)(struct i915_execbuffer_params *params,
2010
				      struct drm_i915_gem_execbuffer2 *args,
2011
				      struct list_head *vmas);
2012 2013 2014
		int (*init_engines)(struct drm_device *dev);
		void (*cleanup_engine)(struct intel_engine_cs *engine);
		void (*stop_engine)(struct intel_engine_cs *engine);
2015 2016
	} gt;

2017 2018
	struct intel_context *kernel_context;

2019 2020 2021
	/* perform PHY state sanity checks? */
	bool chv_phy_assert[2];

2022 2023
	struct intel_encoder *dig_port_map[I915_MAX_PORTS];

2024 2025 2026 2027
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
2028
};
L
Linus Torvalds 已提交
2029

2030 2031 2032 2033 2034
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

I
Imre Deak 已提交
2035 2036 2037 2038 2039
static inline struct drm_i915_private *dev_to_i915(struct device *dev)
{
	return to_i915(dev_get_drvdata(dev));
}

2040 2041 2042 2043 2044
static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
{
	return container_of(guc, struct drm_i915_private, guc);
}

2045 2046 2047 2048 2049 2050
/* Simple iterator over all initialised engines */
#define for_each_engine(engine__, dev_priv__) \
	for ((engine__) = &(dev_priv__)->engine[0]; \
	     (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
	     (engine__)++) \
		for_each_if (intel_engine_initialized(engine__))
2051

2052 2053 2054 2055 2056 2057 2058 2059 2060
/* Iterator with engine_id */
#define for_each_engine_id(engine__, dev_priv__, id__) \
	for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
	     (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
	     (engine__)++) \
		for_each_if (((id__) = (engine__)->id, \
			      intel_engine_initialized(engine__)))

/* Iterator over subset of engines selected by mask */
2061
#define for_each_engine_masked(engine__, dev_priv__, mask__) \
2062 2063 2064 2065 2066
	for ((engine__) = &(dev_priv__)->engine[0]; \
	     (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
	     (engine__)++) \
		for_each_if (((mask__) & intel_engine_flag(engine__)) && \
			     intel_engine_initialized(engine__))
2067

2068 2069 2070 2071 2072 2073 2074
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

2075
#define I915_GTT_OFFSET_NONE ((u32)-1)
2076

2077
struct drm_i915_gem_object_ops {
2078 2079 2080
	unsigned int flags;
#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1

2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
2096

2097 2098
	int (*dmabuf_export)(struct drm_i915_gem_object *);
	void (*release)(struct drm_i915_gem_object *);
2099 2100
};

2101 2102
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2103
 * considered to be the frontbuffer for the given plane interface-wise. This
2104 2105 2106 2107 2108
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
2109 2110
#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2111 2112 2113 2114 2115
#define INTEL_FRONTBUFFER_BITS \
	(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
#define INTEL_FRONTBUFFER_CURSOR(pipe) \
2116 2117 2118
	(1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
	(1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2119
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2120
	(1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2121
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2122
	(0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2123

2124
struct drm_i915_gem_object {
2125
	struct drm_gem_object base;
2126

2127 2128
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
2129 2130 2131
	/** List of VMAs backed by this object */
	struct list_head vma_list;

2132 2133
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
2134
	struct list_head global_list;
2135

2136
	struct list_head engine_list[I915_NUM_ENGINES];
2137 2138
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
2139

2140
	struct list_head batch_pool_link;
2141

2142
	/**
2143 2144 2145
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
2146
	 */
2147
	unsigned int active:I915_NUM_ENGINES;
2148 2149 2150 2151 2152

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
2153
	unsigned int dirty:1;
2154 2155 2156 2157 2158 2159

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
2160
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2161 2162 2163 2164

	/**
	 * Advice: are the backing pages purgeable?
	 */
2165
	unsigned int madv:2;
2166 2167 2168 2169

	/**
	 * Current tiling mode for the object.
	 */
2170
	unsigned int tiling_mode:2;
2171 2172 2173 2174 2175 2176 2177 2178
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
2179

2180 2181 2182 2183
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
2184
	unsigned int map_and_fenceable:1;
2185

2186 2187 2188 2189 2190
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
2191
	unsigned int fault_mappable:1;
2192

2193 2194 2195 2196 2197
	/*
	 * Is the object to be mapped as read-only to the GPU
	 * Only honoured if hardware has relevant pte bit
	 */
	unsigned long gt_ro:1;
2198
	unsigned int cache_level:3;
2199
	unsigned int cache_dirty:1;
2200

2201 2202
	unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;

2203 2204
	unsigned int pin_display;

2205
	struct sg_table *pages;
2206
	int pages_pin_count;
2207 2208 2209 2210
	struct get_page {
		struct scatterlist *sg;
		int last;
	} get_page;
2211
	void *mapping;
2212

2213 2214 2215 2216 2217 2218 2219 2220 2221 2222
	/** Breadcrumb of last rendering to the buffer.
	 * There can only be one writer, but we allow for multiple readers.
	 * If there is a writer that necessarily implies that all other
	 * read requests are complete - but we may only be lazily clearing
	 * the read requests. A read request is naturally the most recent
	 * request on a ring, so we may have two different write and read
	 * requests on one ring where the write request is older than the
	 * read request. This allows for the CPU to read from an active
	 * buffer by only waiting for the write to complete.
	 * */
2223
	struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
2224
	struct drm_i915_gem_request *last_write_req;
2225
	/** Breadcrumb of last fenced GPU access to the buffer. */
2226
	struct drm_i915_gem_request *last_fenced_req;
2227

2228
	/** Current tiling stride for the object, if it's tiled. */
2229
	uint32_t stride;
2230

2231 2232 2233
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

2234
	/** Record of address bit 17 of each page at last unbind. */
2235
	unsigned long *bit_17;
2236

2237
	union {
2238 2239 2240
		/** for phy allocated objects */
		struct drm_dma_handle *phys_handle;

2241 2242 2243 2244 2245 2246
		struct i915_gem_userptr {
			uintptr_t ptr;
			unsigned read_only :1;
			unsigned workers :4;
#define I915_GEM_USERPTR_MAX_WORKERS 15

2247 2248
			struct i915_mm_struct *mm;
			struct i915_mmu_object *mmu_object;
2249 2250 2251 2252
			struct work_struct *work;
		} userptr;
	};
};
2253
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2254

2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280
/*
 * Optimised SGL iterator for GEM objects
 */
static __always_inline struct sgt_iter {
	struct scatterlist *sgp;
	union {
		unsigned long pfn;
		dma_addr_t dma;
	};
	unsigned int curr;
	unsigned int max;
} __sgt_iter(struct scatterlist *sgl, bool dma) {
	struct sgt_iter s = { .sgp = sgl };

	if (s.sgp) {
		s.max = s.curr = s.sgp->offset;
		s.max += s.sgp->length;
		if (dma)
			s.dma = sg_dma_address(s.sgp);
		else
			s.pfn = page_to_pfn(sg_page(s.sgp));
	}

	return s;
}

2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299
/**
 * __sg_next - return the next scatterlist entry in a list
 * @sg:		The current sg entry
 *
 * Description:
 *   If the entry is the last, return NULL; otherwise, step to the next
 *   element in the array (@sg@+1). If that's a chain pointer, follow it;
 *   otherwise just return the pointer to the current element.
 **/
static inline struct scatterlist *__sg_next(struct scatterlist *sg)
{
#ifdef CONFIG_DEBUG_SG
	BUG_ON(sg->sg_magic != SG_MAGIC);
#endif
	return sg_is_last(sg) ? NULL :
		likely(!sg_is_chain(++sg)) ? sg :
		sg_chain_ptr(sg);
}

2300 2301 2302 2303 2304 2305 2306 2307 2308 2309
/**
 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
 * @__dmap:	DMA address (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_dma(__dmap, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, true);			\
	     ((__dmap) = (__iter).dma + (__iter).curr);			\
	     (((__iter).curr += PAGE_SIZE) < (__iter).max) ||		\
2310
	     ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322

/**
 * for_each_sgt_page - iterate over the pages of the given sg_table
 * @__pp:	page pointer (output)
 * @__iter:	'struct sgt_iter' (iterator state, internal)
 * @__sgt:	sg_table to iterate over (input)
 */
#define for_each_sgt_page(__pp, __iter, __sgt)				\
	for ((__iter) = __sgt_iter((__sgt)->sgl, false);		\
	     ((__pp) = (__iter).pfn == 0 ? NULL :			\
	      pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
	     (((__iter).curr += PAGE_SIZE) < (__iter).max) ||		\
2323
	     ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2324

2325 2326 2327 2328 2329 2330
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
2331 2332 2333 2334
 * By keeping this list, we can avoid having to do questionable sequence
 * number comparisons on buffer last_read|write_seqno. It also allows an
 * emission time to be associated with the request for tracking how far ahead
 * of the GPU the submission is.
2335 2336 2337
 *
 * The requests are reference counted, so upon creation they should have an
 * initial reference taken using kref_init
2338 2339
 */
struct drm_i915_gem_request {
2340 2341
	struct kref ref;

2342
	/** On Which ring this request was generated */
2343
	struct drm_i915_private *i915;
2344
	struct intel_engine_cs *engine;
2345
	unsigned reset_counter;
2346

2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357
	 /** GEM sequence number associated with the previous request,
	  * when the HWS breadcrumb is equal to this the GPU is processing
	  * this request.
	  */
	u32 previous_seqno;

	 /** GEM sequence number associated with this request,
	  * when the HWS breadcrumb is equal or greater than this the GPU
	  * has finished processing this request.
	  */
	u32 seqno;
2358

2359 2360 2361
	/** Position in the ringbuffer of the start of the request */
	u32 head;

2362 2363 2364 2365 2366 2367 2368 2369
	/**
	 * Position in the ringbuffer of the start of the postfix.
	 * This is required to calculate the maximum available ringbuffer
	 * space without overwriting the postfix.
	 */
	 u32 postfix;

	/** Position in the ringbuffer of the end of the whole request */
2370 2371
	u32 tail;

2372 2373 2374
	/** Preallocate space in the ringbuffer for the emitting the request */
	u32 reserved_space;

2375
	/**
D
Dave Airlie 已提交
2376
	 * Context and ring buffer related to this request
2377 2378 2379 2380 2381 2382 2383 2384
	 * Contexts are refcounted, so when this request is associated with a
	 * context, we must increment the context's refcount, to guarantee that
	 * it persists while any request is linked to it. Requests themselves
	 * are also refcounted, so the request will only be freed when the last
	 * reference to it is dismissed, and the code in
	 * i915_gem_request_free() will then decrement the refcount on the
	 * context.
	 */
2385
	struct intel_context *ctx;
2386
	struct intel_ringbuffer *ringbuf;
2387

2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398
	/**
	 * Context related to the previous request.
	 * As the contexts are accessed by the hardware until the switch is
	 * completed to a new context, the hardware may still be writing
	 * to the context object after the breadcrumb is visible. We must
	 * not unpin/unbind/prune that object whilst still active and so
	 * we keep the previous context pinned until the following (this)
	 * request is retired.
	 */
	struct intel_context *previous_context;

2399 2400
	/** Batch buffer related to this request if any (used for
	    error state dump only) */
2401 2402
	struct drm_i915_gem_object *batch_obj;

2403 2404 2405
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

2406
	/** global list entry for this request */
2407
	struct list_head list;
2408

2409
	struct drm_i915_file_private *file_priv;
2410 2411
	/** file_priv list entry for this request */
	struct list_head client_list;
2412

2413 2414 2415
	/** process identifier submitting this request */
	struct pid *pid;

2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434
	/**
	 * The ELSP only accepts two elements at a time, so we queue
	 * context/tail pairs on a given queue (ring->execlist_queue) until the
	 * hardware is available. The queue serves a double purpose: we also use
	 * it to keep track of the up to 2 contexts currently in the hardware
	 * (usually one in execution and the other queued up by the GPU): We
	 * only remove elements from the head of the queue when the hardware
	 * informs us that an element has been completed.
	 *
	 * All accesses to the queue are mediated by a spinlock
	 * (ring->execlist_lock).
	 */

	/** Execlist link in the submission queue.*/
	struct list_head execlist_link;

	/** Execlists no. of times this request has been sent to the ELSP */
	int elsp_submitted;

2435 2436
	/** Execlists context hardware id. */
	unsigned ctx_hw_id;
2437 2438
};

2439 2440 2441
struct drm_i915_gem_request * __must_check
i915_gem_request_alloc(struct intel_engine_cs *engine,
		       struct intel_context *ctx);
2442
void i915_gem_request_free(struct kref *req_ref);
2443 2444
int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
				   struct drm_file *file);
2445

2446 2447 2448 2449 2450 2451 2452
static inline uint32_t
i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
{
	return req ? req->seqno : 0;
}

static inline struct intel_engine_cs *
2453
i915_gem_request_get_engine(struct drm_i915_gem_request *req)
2454
{
2455
	return req ? req->engine : NULL;
2456 2457
}

2458
static inline struct drm_i915_gem_request *
2459 2460
i915_gem_request_reference(struct drm_i915_gem_request *req)
{
2461 2462 2463
	if (req)
		kref_get(&req->ref);
	return req;
2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483
}

static inline void
i915_gem_request_unreference(struct drm_i915_gem_request *req)
{
	kref_put(&req->ref, i915_gem_request_free);
}

static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
					   struct drm_i915_gem_request *src)
{
	if (src)
		i915_gem_request_reference(src);

	if (*pdst)
		i915_gem_request_unreference(*pdst);

	*pdst = src;
}

2484 2485 2486 2487 2488 2489
/*
 * XXX: i915_gem_request_completed should be here but currently needs the
 * definition of i915_seqno_passed() which is below. It will be moved in
 * a later patch when the call to i915_seqno_passed() is obsoleted...
 */

2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
2542 2543 2544 2545
	 *
	 * A non-zero step value implies that the command may access multiple
	 * registers in sequence (e.g. LRI), in that case step gives the
	 * distance in dwords between individual offset fields.
2546 2547 2548 2549
	 */
	struct {
		u32 offset;
		u32 mask;
2550
		u32 step;
2551 2552 2553 2554 2555 2556 2557 2558 2559
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
2560 2561 2562 2563
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
2564 2565 2566 2567 2568
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
2569 2570
		u32 condition_offset;
		u32 condition_mask;
2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
 * Each ring has an array of tables. Each table consists of an array of command
 * descriptors, which must be sorted with command opcodes in ascending order.
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

C
Chris Wilson 已提交
2585
/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2586 2587 2588 2589 2590 2591 2592 2593 2594 2595
#define __I915__(p) ({ \
	struct drm_i915_private *__p; \
	if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
		__p = (struct drm_i915_private *)p; \
	else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
		__p = to_i915((struct drm_device *)p); \
	else \
		BUILD_BUG(); \
	__p; \
})
C
Chris Wilson 已提交
2596
#define INTEL_INFO(p) 	(&__I915__(p)->info)
2597
#define INTEL_GEN(p)	(INTEL_INFO(p)->gen)
2598
#define INTEL_DEVID(p)	(INTEL_INFO(p)->device_id)
2599

2600
#define REVID_FOREVER		0xff
2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618 2619 2620 2621
#define INTEL_REVID(p)	(__I915__(p)->dev->pdev->revision)

#define GEN_FOREVER (0)
/*
 * Returns true if Gen is in inclusive range [Start, End].
 *
 * Use GEN_FOREVER for unbound start and or end.
 */
#define IS_GEN(p, s, e) ({ \
	unsigned int __s = (s), __e = (e); \
	BUILD_BUG_ON(!__builtin_constant_p(s)); \
	BUILD_BUG_ON(!__builtin_constant_p(e)); \
	if ((__s) != GEN_FOREVER) \
		__s = (s) - 1; \
	if ((__e) == GEN_FOREVER) \
		__e = BITS_PER_LONG - 1; \
	else \
		__e = (e) - 1; \
	!!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
})

2622 2623 2624 2625 2626 2627 2628 2629
/*
 * Return true if revision is in range [since,until] inclusive.
 *
 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
 */
#define IS_REVID(p, since, until) \
	(INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))

2630 2631
#define IS_I830(dev)		(INTEL_DEVID(dev) == 0x3577)
#define IS_845G(dev)		(INTEL_DEVID(dev) == 0x2562)
2632
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
2633
#define IS_I865G(dev)		(INTEL_DEVID(dev) == 0x2572)
2634
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
2635 2636
#define IS_I915GM(dev)		(INTEL_DEVID(dev) == 0x2592)
#define IS_I945G(dev)		(INTEL_DEVID(dev) == 0x2772)
2637 2638 2639
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
2640
#define IS_GM45(dev)		(INTEL_DEVID(dev) == 0x2A42)
2641
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
2642 2643
#define IS_PINEVIEW_G(dev)	(INTEL_DEVID(dev) == 0xa001)
#define IS_PINEVIEW_M(dev)	(INTEL_DEVID(dev) == 0xa011)
2644 2645
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
2646
#define IS_IRONLAKE_M(dev)	(INTEL_DEVID(dev) == 0x0046)
2647
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
2648 2649 2650
#define IS_IVB_GT1(dev)		(INTEL_DEVID(dev) == 0x0156 || \
				 INTEL_DEVID(dev) == 0x0152 || \
				 INTEL_DEVID(dev) == 0x015a)
2651
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
2652
#define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_cherryview)
2653
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
2654
#define IS_BROADWELL(dev)	(INTEL_INFO(dev)->is_broadwell)
2655
#define IS_SKYLAKE(dev)	(INTEL_INFO(dev)->is_skylake)
2656
#define IS_BROXTON(dev)		(INTEL_INFO(dev)->is_broxton)
2657
#define IS_KABYLAKE(dev)	(INTEL_INFO(dev)->is_kabylake)
2658
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
2659
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
2660
				 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
2661
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
2662
				 ((INTEL_DEVID(dev) & 0xf) == 0x6 ||	\
2663
				 (INTEL_DEVID(dev) & 0xf) == 0xb ||	\
2664
				 (INTEL_DEVID(dev) & 0xf) == 0xe))
V
Ville Syrjälä 已提交
2665 2666 2667
/* ULX machines are also considered ULT. */
#define IS_BDW_ULX(dev)		(IS_BROADWELL(dev) && \
				 (INTEL_DEVID(dev) & 0xf) == 0xe)
R
Rodrigo Vivi 已提交
2668 2669
#define IS_BDW_GT3(dev)		(IS_BROADWELL(dev) && \
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
B
Ben Widawsky 已提交
2670
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
2671
				 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2672
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
2673
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2674
/* ULX machines are also considered ULT. */
2675 2676
#define IS_HSW_ULX(dev)		(INTEL_DEVID(dev) == 0x0A0E || \
				 INTEL_DEVID(dev) == 0x0A1E)
2677 2678 2679 2680 2681 2682 2683 2684
#define IS_SKL_ULT(dev)		(INTEL_DEVID(dev) == 0x1906 || \
				 INTEL_DEVID(dev) == 0x1913 || \
				 INTEL_DEVID(dev) == 0x1916 || \
				 INTEL_DEVID(dev) == 0x1921 || \
				 INTEL_DEVID(dev) == 0x1926)
#define IS_SKL_ULX(dev)		(INTEL_DEVID(dev) == 0x190E || \
				 INTEL_DEVID(dev) == 0x1915 || \
				 INTEL_DEVID(dev) == 0x191E)
2685 2686 2687 2688 2689 2690 2691 2692
#define IS_KBL_ULT(dev)		(INTEL_DEVID(dev) == 0x5906 || \
				 INTEL_DEVID(dev) == 0x5913 || \
				 INTEL_DEVID(dev) == 0x5916 || \
				 INTEL_DEVID(dev) == 0x5921 || \
				 INTEL_DEVID(dev) == 0x5926)
#define IS_KBL_ULX(dev)		(INTEL_DEVID(dev) == 0x590E || \
				 INTEL_DEVID(dev) == 0x5915 || \
				 INTEL_DEVID(dev) == 0x591E)
2693 2694 2695 2696 2697
#define IS_SKL_GT3(dev)		(IS_SKYLAKE(dev) && \
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
#define IS_SKL_GT4(dev)		(IS_SKYLAKE(dev) && \
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)

2698
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2699

2700 2701 2702 2703 2704 2705 2706
#define SKL_REVID_A0		0x0
#define SKL_REVID_B0		0x1
#define SKL_REVID_C0		0x2
#define SKL_REVID_D0		0x3
#define SKL_REVID_E0		0x4
#define SKL_REVID_F0		0x5

2707 2708
#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))

2709
#define BXT_REVID_A0		0x0
2710
#define BXT_REVID_A1		0x1
2711 2712
#define BXT_REVID_B0		0x3
#define BXT_REVID_C0		0x9
N
Nick Hoath 已提交
2713

2714 2715
#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))

2716 2717 2718 2719 2720 2721
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2722 2723 2724 2725 2726 2727 2728 2729
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen_mask & BIT(1))
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen_mask & BIT(2))
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen_mask & BIT(3))
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen_mask & BIT(4))
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen_mask & BIT(5))
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen_mask & BIT(6))
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen_mask & BIT(7))
#define IS_GEN9(dev)	(INTEL_INFO(dev)->gen_mask & BIT(8))
2730

2731 2732 2733 2734
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
2735
#define BSD2_RING		(1<<VCS2)
2736 2737
#define ALL_ENGINES		(~0)

2738
#define HAS_BSD(dev)		(INTEL_INFO(dev)->ring_mask & BSD_RING)
2739
#define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING)
2740 2741 2742
#define HAS_BLT(dev)		(INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)		(INTEL_INFO(dev)->ring_mask & VEBOX_RING)
#define HAS_LLC(dev)		(INTEL_INFO(dev)->has_llc)
2743
#define HAS_SNOOP(dev)		(INTEL_INFO(dev)->has_snoop)
2744
#define HAS_EDRAM(dev)		(__I915__(dev)->edram_cap & EDRAM_ENABLED)
2745
#define HAS_WT(dev)		((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2746
				 HAS_EDRAM(dev))
2747 2748
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

2749
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
2750
#define HAS_LOGICAL_RING_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 8)
2751
#define USES_PPGTT(dev)		(i915.enable_ppgtt)
2752 2753
#define USES_FULL_PPGTT(dev)	(i915.enable_ppgtt >= 2)
#define USES_FULL_48BIT_PPGTT(dev)	(i915.enable_ppgtt == 3)
2754

2755
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
2756 2757
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

2758 2759
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
2760 2761 2762

/* WaRsDisableCoarsePowerGating:skl,bxt */
#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2763 2764 2765
						 IS_SKL_GT3(dev) || \
						 IS_SKL_GT4(dev))

2766 2767 2768 2769 2770 2771 2772 2773
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2774

2775 2776 2777 2778 2779 2780 2781 2782 2783 2784
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2785
#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2786

2787
#define HAS_IPS(dev)		(IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2788

2789 2790 2791
#define HAS_DP_MST(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev) || \
				 INTEL_INFO(dev)->gen >= 9)

2792
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
2793
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
2794
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2795
				 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2796
				 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2797
#define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \
S
Suketu Shah 已提交
2798
				 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2799
				 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
I
Imre Deak 已提交
2800
				 IS_KABYLAKE(dev) || IS_BROXTON(dev))
2801
#define HAS_RC6(dev)		(INTEL_INFO(dev)->gen >= 6)
2802
#define HAS_RC6p(dev)		(IS_GEN6(dev) || IS_IVYBRIDGE(dev))
P
Paulo Zanoni 已提交
2803

2804
#define HAS_CSR(dev)	(IS_GEN9(dev))
2805

2806 2807 2808 2809 2810 2811 2812 2813
/*
 * For now, anything with a GuC requires uCode loading, and then supports
 * command submission once loaded. But these are logically independent
 * properties, so we have separate macros to test them.
 */
#define HAS_GUC(dev)		(IS_GEN9(dev) && !IS_KABYLAKE(dev))
#define HAS_GUC_UCODE(dev)	(HAS_GUC(dev))
#define HAS_GUC_SCHED(dev)	(HAS_GUC(dev))
2814

2815 2816 2817
#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
				    INTEL_INFO(dev)->gen >= 8)

2818
#define HAS_CORE_RING_FREQ(dev)	(INTEL_INFO(dev)->gen >= 6 && \
2819 2820
				 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
				 !IS_BROXTON(dev))
2821

2822 2823 2824 2825 2826 2827
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2828 2829
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2830
#define INTEL_PCH_P2X_DEVICE_ID_TYPE		0x7100
2831
#define INTEL_PCH_P3X_DEVICE_ID_TYPE		0x7000
2832
#define INTEL_PCH_QEMU_DEVICE_ID_TYPE		0x2900 /* qemu q35 has 2918 */
2833

2834
#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2835
#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2836
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2837
#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
V
Ville Syrjälä 已提交
2838
#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2839 2840
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
2841
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2842
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2843

2844 2845
#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
			       IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2846

2847 2848 2849
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2850

2851
#define GT_FREQUENCY_MULTIPLIER 50
A
Akash Goel 已提交
2852
#define GEN9_FREQ_SCALER 3
2853

2854 2855
#include "i915_trace.h"

R
Rob Clark 已提交
2856
extern const struct drm_ioctl_desc i915_ioctls[];
2857 2858
extern int i915_max_ioctl;

2859 2860
extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
extern int i915_resume_switcheroo(struct drm_device *dev);
2861

2862 2863
int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
			       	int enable_ppgtt);
2864

2865
/* i915_dma.c */
2866 2867 2868 2869 2870 2871 2872
void __printf(3, 4)
__i915_printk(struct drm_i915_private *dev_priv, const char *level,
	      const char *fmt, ...);

#define i915_report_error(dev_priv, fmt, ...)				   \
	__i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)

2873
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
2874
extern int i915_driver_unload(struct drm_device *);
2875
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2876
extern void i915_driver_lastclose(struct drm_device * dev);
2877
extern void i915_driver_preclose(struct drm_device *dev,
2878
				 struct drm_file *file);
2879
extern void i915_driver_postclose(struct drm_device *dev,
2880
				  struct drm_file *file);
2881
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2882 2883
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2884
#endif
2885 2886
extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2887
extern int i915_reset(struct drm_i915_private *dev_priv);
2888
extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2889
extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2890 2891 2892 2893
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2894
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2895

2896
/* intel_hotplug.c */
2897 2898
void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
			   u32 pin_mask, u32 long_mask);
2899 2900 2901
void intel_hpd_init(struct drm_i915_private *dev_priv);
void intel_hpd_init_work(struct drm_i915_private *dev_priv);
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2902
bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2903

L
Linus Torvalds 已提交
2904
/* i915_irq.c */
2905
void i915_queue_hangcheck(struct drm_i915_private *dev_priv);
2906
__printf(3, 4)
2907 2908
void i915_handle_error(struct drm_i915_private *dev_priv,
		       u32 engine_mask,
2909
		       const char *fmt, ...);
L
Linus Torvalds 已提交
2910

2911
extern void intel_irq_init(struct drm_i915_private *dev_priv);
2912 2913
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2914

2915 2916
extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2917
					bool restore_forcewake);
2918
extern void intel_uncore_init(struct drm_i915_private *dev_priv);
2919
extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2920
extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2921 2922 2923
extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
					 bool restore);
2924
const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2925
void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2926
				enum forcewake_domains domains);
2927
void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2928
				enum forcewake_domains domains);
2929 2930 2931 2932 2933 2934 2935
/* Like above but the caller must manage the uncore.lock itself.
 * Must be used with I915_READ_FW and friends.
 */
void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains domains);
void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
					enum forcewake_domains domains);
2936 2937
u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);

2938
void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2939
static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2940
{
2941
	return dev_priv->vgpu.active;
2942
}
2943

2944
void
2945
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2946
		     u32 status_mask);
2947 2948

void
2949
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2950
		      u32 status_mask);
2951

2952 2953
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2954 2955 2956
void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
				   uint32_t mask,
				   uint32_t bits);
2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969
void ilk_update_display_irq(struct drm_i915_private *dev_priv,
			    uint32_t interrupt_mask,
			    uint32_t enabled_irq_mask);
static inline void
ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, bits);
}
static inline void
ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ilk_update_display_irq(dev_priv, bits, 0);
}
2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983
void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
			 enum pipe pipe,
			 uint32_t interrupt_mask,
			 uint32_t enabled_irq_mask);
static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
				       enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
}
static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
					enum pipe pipe, uint32_t bits)
{
	bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
}
2984 2985 2986
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997
static inline void
ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, bits);
}
static inline void
ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
{
	ibx_display_interrupt_update(dev_priv, bits, 0);
}

2998

2999 3000 3001 3002 3003 3004 3005 3006 3007
/* i915_gem.c */
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3008 3009
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3010 3011 3012 3013
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
3014
void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
3015
					struct drm_i915_gem_request *req);
3016
int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
3017
				   struct drm_i915_gem_execbuffer2 *args,
3018
				   struct list_head *vmas);
3019 3020
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
3021 3022
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
3023 3024
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
3025 3026 3027 3028
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
3029 3030
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
3031 3032
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
3033 3034 3035 3036
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3037
void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3038 3039
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
3040 3041
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
3042 3043
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
3044 3045
void i915_gem_load_init(struct drm_device *dev);
void i915_gem_load_cleanup(struct drm_device *dev);
3046
void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3047 3048
int i915_gem_freeze_late(struct drm_i915_private *dev_priv);

3049 3050
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
3051 3052
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
3053
struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
3054
						  size_t size);
3055 3056
struct drm_i915_gem_object *i915_gem_object_create_from_data(
		struct drm_device *dev, const void *data, size_t size);
3057
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
3058
void i915_gem_vma_destroy(struct i915_vma *vma);
3059

3060 3061 3062 3063 3064 3065 3066
/* Flags used by pin/bind&friends. */
#define PIN_MAPPABLE	(1<<0)
#define PIN_NONBLOCK	(1<<1)
#define PIN_GLOBAL	(1<<2)
#define PIN_OFFSET_BIAS	(1<<3)
#define PIN_USER	(1<<4)
#define PIN_UPDATE	(1<<5)
3067 3068
#define PIN_ZONE_4G	(1<<6)
#define PIN_HIGH	(1<<7)
3069
#define PIN_OFFSET_FIXED	(1<<8)
3070
#define PIN_OFFSET_MASK (~4095)
3071 3072 3073 3074 3075 3076 3077 3078 3079 3080
int __must_check
i915_gem_object_pin(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm,
		    uint32_t alignment,
		    uint64_t flags);
int __must_check
i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
			 const struct i915_ggtt_view *view,
			 uint32_t alignment,
			 uint64_t flags);
3081 3082 3083

int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags);
3084
void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
3085
int __must_check i915_vma_unbind(struct i915_vma *vma);
3086 3087 3088 3089 3090
/*
 * BEWARE: Do not use the function below unless you can _absolutely_
 * _guarantee_ VMA in question is _not in use_ anywhere.
 */
int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
3091
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
3092
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
3093
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3094

3095 3096 3097
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush);

3098
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3099 3100

static inline int __sg_page_count(struct scatterlist *sg)
3101
{
3102 3103
	return sg->length >> PAGE_SHIFT;
}
3104

3105 3106 3107
struct page *
i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);

3108 3109
static inline struct page *
i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3110
{
3111 3112
	if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
		return NULL;
3113

3114 3115 3116 3117
	if (n < obj->get_page.last) {
		obj->get_page.sg = obj->pages->sgl;
		obj->get_page.last = 0;
	}
3118

3119 3120 3121 3122 3123
	while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
		obj->get_page.last += __sg_page_count(obj->get_page.sg++);
		if (unlikely(sg_is_chain(obj->get_page.sg)))
			obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
	}
3124

3125
	return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3126
}
3127

3128 3129 3130 3131 3132
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
3133

3134 3135 3136 3137 3138 3139
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

3140 3141 3142 3143 3144 3145 3146 3147
/**
 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
 * @obj - the object to map into kernel address space
 *
 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
 * pages and then returns a contiguous mapping of the backing storage into
 * the kernel address space.
 *
3148 3149
 * The caller must hold the struct_mutex, and is responsible for calling
 * i915_gem_object_unpin_map() when the mapping is no longer required.
3150
 *
3151 3152
 * Returns the pointer through which to access the mapped object, or an
 * ERR_PTR() on error.
3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172
 */
void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);

/**
 * i915_gem_object_unpin_map - releases an earlier mapping
 * @obj - the object to unmap
 *
 * After pinning the object and mapping its pages, once you are finished
 * with your access, call i915_gem_object_unpin_map() to release the pin
 * upon the mapping. Once the pin count reaches zero, that mapping may be
 * removed.
 *
 * The caller must hold the struct_mutex.
 */
static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
{
	lockdep_assert_held(&obj->base.dev->struct_mutex);
	i915_gem_object_unpin_pages(obj);
}

3173
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3174
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
3175 3176
			 struct intel_engine_cs *to,
			 struct drm_i915_gem_request **to_req);
B
Ben Widawsky 已提交
3177
void i915_vma_move_to_active(struct i915_vma *vma,
3178
			     struct drm_i915_gem_request *req);
3179 3180 3181
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
3182 3183
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
3184 3185 3186 3187 3188

void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

3189 3190 3191 3192 3193 3194 3195 3196 3197
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

3198 3199 3200
static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
					   bool lazy_coherency)
{
3201 3202 3203 3204
	if (!lazy_coherency && req->engine->irq_seqno_barrier)
		req->engine->irq_seqno_barrier(req->engine);
	return i915_seqno_passed(req->engine->get_seqno(req->engine),
				 req->previous_seqno);
3205 3206
}

3207 3208 3209
static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
					      bool lazy_coherency)
{
3210 3211 3212 3213
	if (!lazy_coherency && req->engine->irq_seqno_barrier)
		req->engine->irq_seqno_barrier(req->engine);
	return i915_seqno_passed(req->engine->get_seqno(req->engine),
				 req->seqno);
3214 3215
}

3216
int __must_check i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno);
3217
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
3218

3219
struct drm_i915_gem_request *
3220
i915_gem_find_active_request(struct intel_engine_cs *engine);
3221

3222
bool i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3223
void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
3224

3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244
static inline u32 i915_reset_counter(struct i915_gpu_error *error)
{
	return atomic_read(&error->reset_counter);
}

static inline bool __i915_reset_in_progress(u32 reset)
{
	return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
}

static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
{
	return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
}

static inline bool __i915_terminally_wedged(u32 reset)
{
	return unlikely(reset & I915_WEDGED);
}

3245 3246
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
3247 3248 3249 3250 3251 3252
	return __i915_reset_in_progress(i915_reset_counter(error));
}

static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
{
	return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
3253 3254 3255 3256
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
3257
	return __i915_terminally_wedged(i915_reset_counter(error));
M
Mika Kuoppala 已提交
3258 3259 3260 3261
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
3262
	return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
3263
}
3264

3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276
static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
}

static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
}

3277
void i915_gem_reset(struct drm_device *dev);
3278
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3279
int __must_check i915_gem_init(struct drm_device *dev);
3280
int i915_gem_init_engines(struct drm_device *dev);
3281 3282
int __must_check i915_gem_init_hw(struct drm_device *dev);
void i915_gem_init_swizzling(struct drm_device *dev);
3283
void i915_gem_cleanup_engines(struct drm_device *dev);
3284
int __must_check i915_gpu_idle(struct drm_device *dev);
3285
int __must_check i915_gem_suspend(struct drm_device *dev);
3286
void __i915_add_request(struct drm_i915_gem_request *req,
3287 3288
			struct drm_i915_gem_object *batch_obj,
			bool flush_caches);
3289
#define i915_add_request(req) \
3290
	__i915_add_request(req, NULL, true)
3291
#define i915_add_request_no_flush(req) \
3292
	__i915_add_request(req, NULL, false)
3293
int __i915_wait_request(struct drm_i915_gem_request *req,
3294 3295
			bool interruptible,
			s64 *timeout,
3296
			struct intel_rps_client *rps);
3297
int __must_check i915_wait_request(struct drm_i915_gem_request *req);
3298
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3299
int __must_check
3300 3301 3302
i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
			       bool readonly);
int __must_check
3303 3304 3305
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
3306 3307
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
3308 3309
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
3310 3311 3312
				     const struct i915_ggtt_view *view);
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
					      const struct i915_ggtt_view *view);
3313
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3314
				int align);
3315
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3316
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3317

3318 3319
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3320
uint32_t
3321 3322
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
3323

3324 3325 3326
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

3327 3328 3329 3330 3331 3332
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

3333 3334 3335 3336 3337
u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
				  const struct i915_ggtt_view *view);
u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
static inline u64
3338
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3339
{
3340
	return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3341
}
3342

3343
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3344
bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3345
				  const struct i915_ggtt_view *view);
3346
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3347
			struct i915_address_space *vm);
3348 3349

struct i915_vma *
3350 3351 3352 3353 3354
i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
		    struct i915_address_space *vm);
struct i915_vma *
i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
			  const struct i915_ggtt_view *view);
3355

3356 3357
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3358 3359 3360 3361
				  struct i915_address_space *vm);
struct i915_vma *
i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
				       const struct i915_ggtt_view *view);
3362

3363 3364 3365 3366
static inline struct i915_vma *
i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
B
Ben Widawsky 已提交
3367
}
3368
bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3369

3370
/* Some GGTT VM helpers */
3371 3372 3373 3374 3375 3376 3377
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
	return container_of(vm, struct i915_hw_ppgtt, base);
}


3378 3379
static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
3380
	return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3381 3382
}

3383 3384
unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
3385 3386 3387 3388

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
3389
		      unsigned flags)
B
Ben Widawsky 已提交
3390
{
3391 3392 3393 3394
	struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
	struct i915_ggtt *ggtt = &dev_priv->ggtt;

	return i915_gem_object_pin(obj, &ggtt->base,
3395
				   alignment, flags | PIN_GLOBAL);
B
Ben Widawsky 已提交
3396
}
3397

3398 3399 3400 3401 3402 3403 3404
void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
				     const struct i915_ggtt_view *view);
static inline void
i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
{
	i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
}
3405

3406 3407 3408 3409 3410 3411 3412 3413 3414
/* i915_gem_fence.c */
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);

bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);

void i915_gem_restore_fences(struct drm_device *dev);

3415 3416 3417 3418
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);

3419
/* i915_gem_context.c */
3420
int __must_check i915_gem_context_init(struct drm_device *dev);
3421
void i915_gem_context_lost(struct drm_i915_private *dev_priv);
3422
void i915_gem_context_fini(struct drm_device *dev);
3423
void i915_gem_context_reset(struct drm_device *dev);
3424
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3425
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3426
int i915_switch_context(struct drm_i915_gem_request *req);
3427
struct intel_context *
3428
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
3429
void i915_gem_context_free(struct kref *ctx_ref);
3430 3431
struct drm_i915_gem_object *
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3432
static inline void i915_gem_context_reference(struct intel_context *ctx)
3433
{
3434
	kref_get(&ctx->ref);
3435 3436
}

3437
static inline void i915_gem_context_unreference(struct intel_context *ctx)
3438
{
3439
	kref_put(&ctx->ref, i915_gem_context_free);
3440 3441
}

3442
static inline bool i915_gem_context_is_default(const struct intel_context *c)
3443
{
3444
	return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3445 3446
}

3447 3448 3449 3450
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
3451 3452 3453 3454
int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
				    struct drm_file *file_priv);
3455 3456
int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
				       struct drm_file *file);
3457

3458 3459 3460 3461 3462 3463
/* i915_gem_evict.c */
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
					  unsigned alignment,
					  unsigned cache_level,
3464 3465
					  unsigned long start,
					  unsigned long end,
3466
					  unsigned flags);
3467
int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3468
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3469

3470
/* belongs in i915_gem_gtt.h */
3471
static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3472
{
3473
	if (INTEL_GEN(dev_priv) < 6)
3474 3475
		intel_gtt_chipset_flush();
}
3476

3477
/* i915_gem_stolen.c */
3478 3479 3480
int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
				struct drm_mm_node *node, u64 size,
				unsigned alignment);
3481 3482 3483 3484
int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
					 struct drm_mm_node *node, u64 size,
					 unsigned alignment, u64 start,
					 u64 end);
3485 3486
void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
				 struct drm_mm_node *node);
3487 3488
int i915_gem_init_stolen(struct drm_device *dev);
void i915_gem_cleanup_stolen(struct drm_device *dev);
3489 3490
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3491 3492 3493 3494 3495
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
3496

3497 3498
/* i915_gem_shrinker.c */
unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3499
			      unsigned long target,
3500 3501 3502 3503
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
3504
#define I915_SHRINK_ACTIVE 0x8
3505
#define I915_SHRINK_VMAPS 0x10
3506 3507
unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3508
void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3509 3510


3511
/* i915_gem_tiling.c */
3512
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3513
{
3514
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3515 3516 3517 3518 3519

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

3520
/* i915_gem_debug.c */
3521 3522
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
3523
#else
3524
#define i915_verify_lists(dev) 0
3525
#endif
L
Linus Torvalds 已提交
3526

3527
/* i915_debugfs.c */
3528 3529
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
3530
#ifdef CONFIG_DEBUG_FS
J
Jani Nikula 已提交
3531
int i915_debugfs_connector_add(struct drm_connector *connector);
3532 3533
void intel_display_crc_init(struct drm_device *dev);
#else
3534 3535
static inline int i915_debugfs_connector_add(struct drm_connector *connector)
{ return 0; }
3536
static inline void intel_display_crc_init(struct drm_device *dev) {}
3537
#endif
3538 3539

/* i915_gpu_error.c */
3540 3541
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3542 3543
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
3544
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3545
			      struct drm_i915_private *i915,
3546 3547 3548 3549 3550 3551
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
3552 3553
void i915_capture_error_state(struct drm_i915_private *dev_priv,
			      u32 engine_mask,
3554
			      const char *error_msg);
3555 3556 3557 3558 3559
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

3560
void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
3561
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3562

3563
/* i915_cmd_parser.c */
3564
int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3565 3566 3567 3568
int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
int i915_parse_cmds(struct intel_engine_cs *engine,
3569
		    struct drm_i915_gem_object *batch_obj,
3570
		    struct drm_i915_gem_object *shadow_batch_obj,
3571
		    u32 batch_start_offset,
3572
		    u32 batch_len,
3573 3574
		    bool is_master);

3575 3576 3577
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
3578

B
Ben Widawsky 已提交
3579 3580 3581 3582
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

3583 3584 3585
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
3586 3587
extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
				     unsigned int pin);
3588

3589 3590
extern struct i2c_adapter *
intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
C
Chris Wilson 已提交
3591 3592
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3593
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3594 3595 3596
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
3597 3598
extern void intel_i2c_reset(struct drm_device *dev);

3599
/* intel_bios.c */
3600
int intel_bios_init(struct drm_i915_private *dev_priv);
J
Jani Nikula 已提交
3601
bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3602
bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3603
bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3604
bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3605
bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3606
bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3607 3608
bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
				     enum port port);
3609

3610
/* intel_opregion.c */
3611
#ifdef CONFIG_ACPI
3612
extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3613 3614
extern void intel_opregion_register(struct drm_i915_private *dev_priv);
extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3615
extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3616 3617
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
3618
extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3619
					 pci_power_t state);
3620
extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3621
#else
3622 3623 3624
static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
static inline void intel_opregion_init(struct drm_i915_private *dev) { }
static inline void intel_opregion_fini(struct drm_i915_private *dev) { }
3625 3626 3627
static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
{
}
3628 3629 3630 3631 3632
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
3633
static inline int
3634
intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3635 3636 3637
{
	return 0;
}
3638
static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3639 3640 3641
{
	return -ENODEV;
}
3642
#endif
3643

J
Jesse Barnes 已提交
3644 3645 3646 3647 3648 3649 3650 3651 3652
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
3653
/* modesetting */
3654
extern void intel_modeset_init_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
3655
extern void intel_modeset_init(struct drm_device *dev);
3656
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
3657
extern void intel_modeset_cleanup(struct drm_device *dev);
3658
extern void intel_connector_unregister(struct intel_connector *);
3659
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3660
extern void intel_display_resume(struct drm_device *dev);
3661
extern void i915_redisable_vga(struct drm_device *dev);
3662
extern void i915_redisable_vga_power_on(struct drm_device *dev);
3663
extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
P
Paulo Zanoni 已提交
3664
extern void intel_init_pch_refclk(struct drm_device *dev);
3665
extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3666 3667
extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
				  bool enable);
3668
extern void intel_detect_pch(struct drm_device *dev);
3669

3670
extern bool i915_semaphore_is_enabled(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
3671 3672
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
3673

3674
/* overlay */
3675 3676
extern struct intel_overlay_error_state *
intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3677 3678
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
3679

3680 3681
extern struct intel_display_error_state *
intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3682
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3683 3684
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
3685

3686 3687
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3688 3689

/* intel_sideband.c */
3690 3691
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3692
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3693 3694
u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3695 3696 3697 3698
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3699 3700
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3701 3702
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3703 3704 3705 3706
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
3707 3708
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3709

3710 3711 3712 3713
/* intel_dpio_phy.c */
void chv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 deemph_reg_value, u32 margin_reg_value,
			      bool uniq_trans_scale);
3714 3715
void chv_data_lane_soft_reset(struct intel_encoder *encoder,
			      bool reset);
3716
void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3717 3718
void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3719
void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3720

3721 3722 3723
void vlv_set_phy_signal_level(struct intel_encoder *encoder,
			      u32 demph_reg_value, u32 preemph_reg_value,
			      u32 uniqtranscale_reg_value, u32 tx3_demph);
3724
void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3725
void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3726
void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3727

3728 3729
int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3730

3731 3732 3733 3734 3735 3736 3737 3738 3739 3740 3741 3742 3743
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3744 3745 3746 3747 3748 3749
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
 * machine death. You have been warned.
 */
3750 3751
#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3752

3753
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
3754 3755
	u32 upper, lower, old_upper, loop = 0;				\
	upper = I915_READ(upper_reg);					\
3756
	do {								\
3757
		old_upper = upper;					\
3758
		lower = I915_READ(lower_reg);				\
3759 3760
		upper = I915_READ(upper_reg);				\
	} while (upper != old_upper && loop++ < 2);			\
3761
	(u64)upper << 32 | lower; })
3762

3763 3764 3765
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3766 3767
#define __raw_read(x, s) \
static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3768
					     i915_reg_t reg) \
3769
{ \
3770
	return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3771 3772 3773 3774
}

#define __raw_write(x, s) \
static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3775
				       i915_reg_t reg, uint##x##_t val) \
3776
{ \
3777
	write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791
}
__raw_read(8, b)
__raw_read(16, w)
__raw_read(32, l)
__raw_read(64, q)

__raw_write(8, b)
__raw_write(16, w)
__raw_write(32, l)
__raw_write(64, q)

#undef __raw_read
#undef __raw_write

3792 3793 3794 3795 3796 3797 3798
/* These are untraced mmio-accessors that are only valid to be used inside
 * criticial sections inside IRQ handlers where forcewake is explicitly
 * controlled.
 * Think twice, and think again, before using these.
 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
 * intel_uncore_forcewake_irqunlock().
 */
3799 3800
#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3801 3802
#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)

3803 3804 3805 3806
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3807

3808
static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
3809
{
3810
	if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3811
		return VLV_VGACNTRL;
3812 3813
	else if (INTEL_INFO(dev)->gen >= 5)
		return CPU_VGACNTRL;
3814 3815 3816 3817
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
3818 3819 3820 3821 3822
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

3823 3824 3825 3826 3827 3828 3829
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3830 3831 3832 3833 3834
static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
{
        return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
}

3835 3836 3837 3838 3839 3840 3841 3842
static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3843 3844 3845 3846 3847 3848 3849 3850 3851
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3852
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3853 3854 3855 3856 3857 3858 3859 3860 3861 3862

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3863 3864 3865 3866
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3867 3868 3869
	}
}

3870
static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
3871 3872
				      struct drm_i915_gem_request *req)
{
3873 3874
	if (engine->trace_irq_req == NULL && engine->irq_get(engine))
		i915_gem_request_assign(&engine->trace_irq_req, req);
3875 3876
}

L
Linus Torvalds 已提交
3877
#endif