i915_drv.h 73.7 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56 57 58
enum pipe {
	PIPE_A = 0,
	PIPE_B,
59 60
	PIPE_C,
	I915_MAX_PIPES
61
};
62
#define pipe_name(p) ((p) + 'A')
63

P
Paulo Zanoni 已提交
64 65 66 67 68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

72 73 74
enum plane {
	PLANE_A = 0,
	PLANE_B,
75
	PLANE_C,
76
};
77
#define plane_name(p) ((p) + 'A')
78

79 80
#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')

81 82 83 84 85 86 87 88 89 90
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

91 92 93 94 95 96 97 98 99 100 101
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
	POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
V
Ville Syrjälä 已提交
102
	POWER_DOMAIN_VGA,
103 104 105 106 107 108 109
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)

110 111 112 113 114 115 116 117 118 119 120 121 122
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

123 124 125 126 127 128
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
129

130
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
131

132 133 134 135
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

136 137
struct drm_i915_private;

138 139 140 141 142 143 144 145
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

146
struct intel_dpll_hw_state {
147
	uint32_t dpll;
148
	uint32_t dpll_md;
149 150
	uint32_t fp0;
	uint32_t fp1;
151 152
};

D
Daniel Vetter 已提交
153
struct intel_shared_dpll {
154 155 156
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
157 158 159
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
160
	struct intel_dpll_hw_state hw_state;
161 162
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
163 164 165 166
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
167 168 169
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
170 171
};

172 173 174 175 176 177 178 179 180 181 182 183 184
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

185 186 187 188 189 190
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
191 192 193
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
194 195
 * 1.2: Add Power Management
 * 1.3: Add vblank support
196
 * 1.4: Fix cmdbuffer path, add heap destroy
197
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
198 199
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
200 201
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
202
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
203 204
#define DRIVER_PATCHLEVEL	0

205
#define WATCH_LISTS	0
206
#define WATCH_GTT	0
207

208 209 210 211 212 213 214 215 216
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
217
	struct drm_i915_gem_object *cur_obj;
218 219
};

220 221 222 223 224
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

225
struct intel_opregion {
226 227 228
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
229 230
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
231 232
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
233
	u32 __iomem *lid_state;
234
};
235
#define OPREGION_SIZE            (8*1024)
236

237 238 239
struct intel_overlay;
struct intel_overlay_error_state;

240 241 242 243
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
244
#define I915_FENCE_REG_NONE -1
245 246 247
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
248 249

struct drm_i915_fence_reg {
250
	struct list_head lru_list;
251
	struct drm_i915_gem_object *obj;
252
	int pin_count;
253
};
254

255
struct sdvo_device_mapping {
C
Chris Wilson 已提交
256
	u8 initialized;
257 258 259
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
260
	u8 i2c_pin;
261
	u8 ddc_pin;
262 263
};

264 265
struct intel_display_error_state;

266
struct drm_i915_error_state {
267
	struct kref ref;
268 269
	u32 eir;
	u32 pgtbl_er;
270
	u32 ier;
B
Ben Widawsky 已提交
271
	u32 ccid;
272 273
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
274
	bool waiting[I915_NUM_RINGS];
275
	u32 pipestat[I915_MAX_PIPES];
276 277
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
278
	u32 ctl[I915_NUM_RINGS];
279 280 281 282
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
283
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
284
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
285
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
286 287 288
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
289
	u32 error; /* gen6+ */
290
	u32 err_int; /* gen7 */
291 292
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
293
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
294
	u32 seqno[I915_NUM_RINGS];
295
	u64 bbaddr;
296 297
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
298
	u32 faddr[I915_NUM_RINGS];
299
	u64 fence[I915_MAX_NUM_FENCES];
300
	struct timeval time;
301 302 303 304 305
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
306
		} *ringbuffer, *batchbuffer, *ctx;
307 308 309
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
310
			u32 tail;
311 312 313
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
314
	struct drm_i915_error_buffer {
315
		u32 size;
316
		u32 name;
317
		u32 rseqno, wseqno;
318 319 320
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
321
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
322 323 324 325
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
326
		s32 ring:4;
327
		u32 cache_level:3;
328 329
	} **active_bo, **pinned_bo;
	u32 *active_bo_count, *pinned_bo_count;
330
	struct intel_overlay_error_state *overlay;
331
	struct intel_display_error_state *display;
332 333
	int hangcheck_score[I915_NUM_RINGS];
	enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
334 335
};

336
struct intel_crtc_config;
337
struct intel_crtc;
338 339
struct intel_limit;
struct dpll;
340

341
struct drm_i915_display_funcs {
342
	bool (*fbc_enabled)(struct drm_device *dev);
343 344 345 346
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
365
	void (*update_wm)(struct drm_crtc *crtc);
366 367
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
368
				 uint32_t sprite_width, int pixel_size,
369
				 bool enable, bool scaled);
370
	void (*modeset_global_resources)(struct drm_device *dev);
371 372 373 374
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
375 376 377
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
378 379
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
380
	void (*off)(struct drm_crtc *crtc);
381 382
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
383
	void (*fdi_link_train)(struct drm_crtc *crtc);
384
	void (*init_clock_gating)(struct drm_device *dev);
385 386
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
387 388
			  struct drm_i915_gem_object *obj,
			  uint32_t flags);
389 390
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
391
	void (*hpd_irq_setup)(struct drm_device *dev);
392 393 394 395 396 397 398
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

399
struct intel_uncore_funcs {
400 401 402 403
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

404 405 406 407 408 409 410
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
411 412

	struct delayed_work force_wake_work;
413 414
};

415 416 417 418 419 420 421 422 423 424 425 426 427 428
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
429
	func(is_preliminary) sep \
430 431 432 433 434 435 436 437 438 439
	func(has_force_wake) sep \
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
	func(has_bsd_ring) sep \
	func(has_blt_ring) sep \
X
Xiang, Haihao 已提交
440
	func(has_vebox_ring) sep \
441
	func(has_llc) sep \
442 443
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
444

445 446
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
447

448
struct intel_device_info {
449
	u32 display_mmio_offset;
450
	u8 num_pipes:3;
451
	u8 gen;
452
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
453 454
};

455 456 457
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

458 459
enum i915_cache_level {
	I915_CACHE_NONE = 0,
460 461 462 463 464
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
465
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
466 467
};

468 469
typedef uint32_t gen6_gtt_pte_t;

470
struct i915_address_space {
471
	struct drm_mm mm;
472
	struct drm_device *dev;
473
	struct list_head global_link;
474 475 476 477 478 479 480 481
	unsigned long start;		/* Start offset always 0 for dri2 */
	size_t total;		/* size addr space maps (ex. 2GB for ggtt) */

	struct {
		dma_addr_t addr;
		struct page *page;
	} scratch;

482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504
	/**
	 * List of objects currently involved in rendering.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * LRU list of objects which are not in the ringbuffer and
	 * are ready to unbind, but are still in the GTT.
	 *
	 * last_rendering_seqno is 0 while an object is in this list.
	 *
	 * A reference is not held on the buffer while on this list,
	 * as merely being GTT-bound shouldn't prevent its being
	 * freed, and we'll pull it off the list in the free path.
	 */
	struct list_head inactive_list;

505 506 507 508 509 510 511 512 513 514 515 516 517
	/* FIXME: Need a more generic return type */
	gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
				     enum i915_cache_level level);
	void (*clear_range)(struct i915_address_space *vm,
			    unsigned int first_entry,
			    unsigned int num_entries);
	void (*insert_entries)(struct i915_address_space *vm,
			       struct sg_table *st,
			       unsigned int first_entry,
			       enum i915_cache_level cache_level);
	void (*cleanup)(struct i915_address_space *vm);
};

B
Ben Widawsky 已提交
518 519 520 521 522 523 524 525
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
struct i915_gtt {
526
	struct i915_address_space base;
527
	size_t stolen_size;		/* Total size of stolen memory */
B
Ben Widawsky 已提交
528 529 530 531 532 533 534

	unsigned long mappable_end;	/* End offset that we can CPU map */
	struct io_mapping *mappable;	/* Mapping to our CPU mappable region */
	phys_addr_t mappable_base;	/* PA of our GMADR */

	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
535 536

	bool do_idle_maps;
537

538
	int mtrr;
539 540

	/* global gtt ops */
541
	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
542 543
			  size_t *stolen, phys_addr_t *mappable_base,
			  unsigned long *mappable_end);
B
Ben Widawsky 已提交
544
};
545
#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
B
Ben Widawsky 已提交
546

547
struct i915_hw_ppgtt {
548
	struct i915_address_space base;
549 550 551 552
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
D
Daniel Vetter 已提交
553

554
	int (*enable)(struct drm_device *dev);
555 556
};

B
Ben Widawsky 已提交
557 558 559 560 561 562
/**
 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
 * VMA's presence cannot be guaranteed before binding, or after unbinding the
 * object into/from the address space.
 *
 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
B
Ben Widawsky 已提交
563 564 565 566 567 568 569
 * will always be <= an objects lifetime. So object refcounting should cover us.
 */
struct i915_vma {
	struct drm_mm_node node;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;

B
Ben Widawsky 已提交
570 571 572
	/** This object's place on the active/inactive lists */
	struct list_head mm_list;

B
Ben Widawsky 已提交
573
	struct list_head vma_link; /* Link in the object's VMA list */
574 575 576 577

	/** This vma's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;

578 579 580 581 582 583 584
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
	struct drm_i915_gem_exec_object2 *exec_entry;

585 586
};

587 588 589 590 591 592
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
593 594 595 596 597 598

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
599
};
600 601 602 603

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
604
	struct kref ref;
605
	int id;
606
	bool is_initialized;
607
	uint8_t remap_slice;
608 609 610
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
611
	struct i915_ctx_hang_stats hang_stats;
612 613

	struct list_head link;
614 615
};

616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
		int interval;
	} *fbc_work;

632 633 634
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
635 636 637 638 639 640 641 642 643 644
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
645 646
};

647 648 649
enum no_psr_reason {
	PSR_NO_SOURCE, /* Not supported on platform */
	PSR_NO_SINK, /* Not supported by panel */
650
	PSR_MODULE_PARAM,
651 652 653 654 655 656 657 658
	PSR_CRTC_NOT_ACTIVE,
	PSR_PWR_WELL_ENABLED,
	PSR_NOT_TILED,
	PSR_SPRITE_ENABLED,
	PSR_S3D_ENABLED,
	PSR_INTERLACED_ENABLED,
	PSR_HSW_NOT_DDIA,
};
659

660
enum intel_pch {
661
	PCH_NONE = 0,	/* No PCH present */
662 663
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
664
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
665
	PCH_NOP,
666 667
};

668 669 670 671 672
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

673
#define QUIRK_PIPEA_FORCE (1<<0)
674
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
675
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
676
#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
677

678
struct intel_fbdev;
679
struct intel_fbc_work;
680

681 682
struct intel_gmbus {
	struct i2c_adapter adapter;
683
	u32 force_bit;
684
	u32 reg0;
685
	u32 gpio_reg;
686
	struct i2c_algo_bit_data bit_algo;
687 688 689
	struct drm_i915_private *dev_priv;
};

690
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
691 692 693
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
694
	u32 saveDSPARB;
J
Jesse Barnes 已提交
695 696 697 698 699 700 701 702 703 704 705 706 707 708 709
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
710
	u32 saveTRANSACONF;
711 712 713 714 715 716
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
717
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
718 719 720
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
721
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
722 723 724
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
725
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
726 727
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
728 729
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
730 731 732 733 734 735 736 737 738 739 740
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
741
	u32 saveTRANSBCONF;
742 743 744 745 746 747
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
748
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
749 750 751
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
752
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
753 754
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
755 756 757
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
758 759 760
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
761 762
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
763 764 765 766 767 768
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
769
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
770 771 772
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
773
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
774 775 776 777
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
778 779 780
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
781 782 783 784 785 786
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
787 788
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
789 790 791 792 793
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
794
	u8 saveGR[25];
J
Jesse Barnes 已提交
795
	u8 saveAR_INDEX;
796
	u8 saveAR[21];
J
Jesse Barnes 已提交
797
	u8 saveDACMASK;
798
	u8 saveCR[37];
799
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
800 801 802 803 804 805 806
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
807 808 809 810 811 812 813 814 815 816 817
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
818 819 820 821 822 823 824 825 826 827
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
828 829 830 831 832 833 834 835 836 837
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
838
	u32 saveMCHBAR_RENDER_STANDBY;
839
	u32 savePCH_PORT_HOTPLUG;
840
};
841 842

struct intel_gen6_power_mgmt {
843
	/* work and pm_iir are protected by dev_priv->irq_lock */
844 845
	struct work_struct work;
	u32 pm_iir;
846 847 848

	/* On vlv we need to manually drop to Vmin with a delayed work. */
	struct delayed_work vlv_work;
849 850 851 852 853 854

	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
855
	u8 rpe_delay;
856
	u8 hw_max;
857 858

	struct delayed_work delayed_resume_work;
859 860 861 862 863 864

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
865 866
};

D
Daniel Vetter 已提交
867 868 869
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
887 888 889

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
890 891
};

892 893 894 895 896 897 898 899 900
/* Power well structure for haswell */
struct i915_power_well {
	struct drm_device *device;
	spinlock_t lock;
	/* power well enable/disable usage count */
	int count;
	int i915_request;
};

901 902 903 904 905 906 907 908 909 910 911 912 913
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

914 915 916 917 918 919 920 921 922 923 924 925
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

926
#define MAX_L3_SLICES 2
927
struct intel_l3_parity {
928
	u32 *remap_info[MAX_L3_SLICES];
929
	struct work_struct error_work;
930
	int which_slice;
931 932
};

933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
982
	spinlock_t object_stat_lock;
983 984 985 986
	size_t object_memory;
	u32 object_count;
};

987 988 989 990 991 992 993 994 995
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

996 997 998 999 1000
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1001 1002 1003 1004
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1005 1006 1007
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1008 1009 1010 1011 1012 1013 1014 1015
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1016 1017 1018

	unsigned long missed_irq_rings;

1019
	/**
1020
	 * State variable and reset counter controlling the reset flow
1021
	 *
1022 1023 1024 1025 1026 1027 1028 1029
	 * Upper bits are for the reset counter.  This counter is used by the
	 * wait_seqno code to race-free noticed that a reset event happened and
	 * that it needs to restart the entire ioctl (since most likely the
	 * seqno it waited for won't ever signal anytime soon).
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053
	 *
	 * Lowest bit controls the reset state machine: Set means a reset is in
	 * progress. This state will (presuming we don't have any bugs) decay
	 * into either unset (successful reset) or the special WEDGED value (hw
	 * terminally sour). All waiters on the reset_queue will be woken when
	 * that happens.
	 */
	atomic_t reset_counter;

	/**
	 * Special values/flags for reset_counter
	 *
	 * Note that the code relies on
	 * 	I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
	 * being true.
	 */
#define I915_RESET_IN_PROGRESS_FLAG	1
#define I915_WEDGED			0xffffffff

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1054

1055 1056
	/* For gpu hang simulation. */
	unsigned int stop_rings;
1057 1058 1059

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1060 1061
};

1062 1063 1064 1065 1066 1067
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1068 1069
struct ddi_vbt_port_info {
	uint8_t hdmi_level_shift;
1070 1071 1072 1073

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1074 1075
};

1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1101 1102 1103 1104 1105
	/* MIPI DSI */
	struct {
		u16 panel_id;
	} dsi;

1106 1107 1108
	int crt_ddc_pin;

	int child_dev_num;
1109
	union child_device_config *child_dev;
1110 1111

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1112 1113
};

1114 1115 1116 1117 1118
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1119 1120 1121 1122 1123 1124 1125 1126
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
/*
 * This struct tracks the state needed for the Package C8+ feature.
 *
 * Package states C8 and deeper are really deep PC states that can only be
 * reached when all the devices on the system allow it, so even if the graphics
 * device allows PC8+, it doesn't mean the system will actually get to these
 * states.
 *
 * Our driver only allows PC8+ when all the outputs are disabled, the power well
 * is disabled and the GPU is idle. When these conditions are met, we manually
 * do the other conditions: disable the interrupts, clocks and switch LCPLL
 * refclk to Fclk.
 *
 * When we really reach PC8 or deeper states (not just when we allow it) we lose
 * the state of some registers, so when we come back from PC8+ we need to
 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
 * need to take care of the registers kept by RC6.
 *
 * The interrupt disabling is part of the requirements. We can only leave the
 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
 * can lock the machine.
 *
 * Ideally every piece of our code that needs PC8+ disabled would call
 * hsw_disable_package_c8, which would increment disable_count and prevent the
 * system from reaching PC8+. But we don't have a symmetric way to do this for
 * everything, so we have the requirements_met and gpu_idle variables. When we
 * switch requirements_met or gpu_idle to true we decrease disable_count, and
 * increase it in the opposite case. The requirements_met variable is true when
 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
 * variable is true when the GPU is idle.
 *
 * In addition to everything, we only actually enable PC8+ if disable_count
 * stays at zero for at least some seconds. This is implemented with the
 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
 * consecutive times when all screens are disabled and some background app
 * queries the state of our connectors, or we have some application constantly
 * waking up to use the GPU. Only after the enable_work function actually
 * enables PC8+ the "enable" variable will become true, which means that it can
 * be false even if disable_count is 0.
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
 * case it happens, but if it actually happens we'll also update the variables
 * inside struct regsave so when we restore the IRQs they will contain the
 * latest expected values.
 *
 * For more, read "Display Sequences for Package C8" on our documentation.
 */
struct i915_package_c8 {
	bool requirements_met;
	bool gpu_idle;
	bool irqs_disabled;
	/* Only true after the delayed work task actually enables it. */
	bool enabled;
	int disable_count;
	struct mutex lock;
	struct delayed_work enable_work;

	struct {
		uint32_t deimr;
		uint32_t sdeimr;
		uint32_t gtimr;
		uint32_t gtier;
		uint32_t gen6_pmimr;
	} regsave;
};

1196 1197
typedef struct drm_i915_private {
	struct drm_device *dev;
1198
	struct kmem_cache *slab;
1199 1200 1201 1202 1203 1204 1205

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

1206
	struct intel_uncore uncore;
1207 1208 1209

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1210

1211 1212 1213 1214 1215 1216 1217 1218 1219
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1220 1221
	wait_queue_head_t gmbus_wait_queue;

1222 1223
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
1224
	uint32_t last_seqno, next_seqno;
1225 1226 1227 1228 1229 1230 1231 1232 1233

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

1234 1235 1236
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1237
	/* DPIO indirect register protection */
1238
	struct mutex dpio_lock;
1239 1240 1241 1242

	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask;
	u32 gt_irq_mask;
1243
	u32 pm_irq_mask;
1244 1245

	struct work_struct hotplug_work;
1246
	bool enable_hotplug_processing;
1247 1248 1249 1250 1251 1252 1253 1254 1255
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1256
	u32 hpd_event_bits;
1257
	struct timer_list hotplug_reenable_timer;
1258

1259
	int num_plane;
1260

1261
	struct i915_fbc fbc;
1262
	struct intel_opregion opregion;
1263
	struct intel_vbt_data vbt;
1264 1265 1266

	/* overlay */
	struct intel_overlay *overlay;
1267
	unsigned int sprite_scaling_enabled;
1268

1269 1270 1271 1272
	/* backlight */
	struct {
		int level;
		bool enabled;
1273
		spinlock_t lock; /* bl registers and the above bl fields */
1274 1275 1276
		struct backlight_device *device;
	} backlight;

1277 1278 1279 1280 1281 1282 1283 1284 1285
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

1286 1287 1288 1289 1290 1291 1292
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1293 1294 1295 1296 1297 1298 1299
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1300
	unsigned short pch_id;
1301 1302 1303

	unsigned long quirks;

1304 1305
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1306

1307
	struct list_head vm_list; /* Global list of all address spaces */
1308
	struct i915_gtt gtt; /* VMA representing the global address space */
B
Ben Widawsky 已提交
1309

1310
	struct i915_gem_mm mm;
1311 1312 1313

	/* Kernel Modesetting */

1314
	struct sdvo_device_mapping sdvo_mappings[2];
1315

J
Jesse Barnes 已提交
1316 1317
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
1318 1319
	wait_queue_head_t pending_flip_queue;

D
Daniel Vetter 已提交
1320 1321
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1322
	struct intel_ddi_plls ddi_plls;
1323

1324 1325 1326
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1327 1328
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1329
	u16 orig_clock;
1330

1331
	bool mchbar_need_disable;
1332

1333 1334
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1335 1336 1337
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1338
	/* gen6+ rps state */
1339
	struct intel_gen6_power_mgmt rps;
1340

1341 1342
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1343
	struct intel_ilk_power_mgmt ips;
1344

1345 1346 1347
	/* Haswell power well */
	struct i915_power_well power_well;

1348 1349
	enum no_psr_reason no_psr_reason;

1350
	struct i915_gpu_error gpu_error;
1351

1352 1353
	struct drm_i915_gem_object *vlv_pctx;

1354 1355
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1356

1357 1358 1359 1360 1361 1362
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1363
	struct drm_property *broadcast_rgb_property;
1364
	struct drm_property *force_audio_property;
1365

1366 1367
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
1368
	struct list_head context_list;
1369

1370
	u32 fdi_rx_config;
1371

1372
	struct i915_suspend_saved_registers regfile;
1373

1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
	} wm;

1388 1389
	struct i915_package_c8 pc8;

1390 1391 1392
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1393 1394
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
L
Linus Torvalds 已提交
1395 1396
} drm_i915_private_t;

1397 1398 1399 1400 1401
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1402 1403 1404 1405 1406
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1407 1408 1409 1410 1411 1412 1413
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1414
#define I915_GTT_OFFSET_NONE ((u32)-1)
1415

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1434
struct drm_i915_gem_object {
1435
	struct drm_gem_object base;
1436

1437 1438
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1439 1440 1441
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1442 1443
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1444
	struct list_head global_list;
1445

1446
	struct list_head ring_list;
1447 1448
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1449 1450

	/**
1451 1452 1453
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1454
	 */
1455
	unsigned int active:1;
1456 1457 1458 1459 1460

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1461
	unsigned int dirty:1;
1462 1463 1464 1465 1466 1467

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1468
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1469 1470 1471 1472

	/**
	 * Advice: are the backing pages purgeable?
	 */
1473
	unsigned int madv:2;
1474 1475 1476 1477

	/**
	 * Current tiling mode for the object.
	 */
1478
	unsigned int tiling_mode:2;
1479 1480 1481 1482 1483 1484 1485 1486
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1487 1488 1489 1490 1491 1492 1493 1494 1495 1496

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
1497
	unsigned int pin_count:4;
1498
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1499

1500 1501 1502 1503
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1504
	unsigned int map_and_fenceable:1;
1505

1506 1507 1508 1509 1510
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1511 1512
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1513
	unsigned int pin_display:1;
1514

1515 1516 1517 1518 1519 1520
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1521
	unsigned int cache_level:3;
1522

1523
	unsigned int has_aliasing_ppgtt_mapping:1;
1524
	unsigned int has_global_gtt_mapping:1;
1525
	unsigned int has_dma_mapping:1;
1526

1527
	struct sg_table *pages;
1528
	int pages_pin_count;
1529

1530
	/* prime dma-buf support */
1531 1532 1533
	void *dma_buf_vmapping;
	int vmapping_count;

1534 1535
	struct intel_ring_buffer *ring;

1536
	/** Breadcrumb of last rendering to the buffer. */
1537 1538
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1539 1540
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1541

1542
	/** Current tiling stride for the object, if it's tiled. */
1543
	uint32_t stride;
1544

1545
	/** Record of address bit 17 of each page at last unbind. */
1546
	unsigned long *bit_17;
1547

J
Jesse Barnes 已提交
1548 1549 1550
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
1551 1552 1553

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1554
};
1555
#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1556

1557
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1558

1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1570 1571 1572
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1573 1574 1575
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1576 1577 1578 1579
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1580 1581
	u32 tail;

1582 1583 1584
	/** Context related to this request */
	struct i915_hw_context *ctx;

1585 1586 1587
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1588 1589 1590
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1591
	/** global list entry for this request */
1592
	struct list_head list;
1593

1594
	struct drm_i915_file_private *file_priv;
1595 1596
	/** file_priv list entry for this request */
	struct list_head client_list;
1597 1598 1599 1600
};

struct drm_i915_file_private {
	struct {
1601
		spinlock_t lock;
1602
		struct list_head request_list;
1603
	} mm;
1604
	struct idr context_idr;
1605 1606

	struct i915_ctx_hang_stats hang_stats;
1607 1608
};

1609
#define INTEL_INFO(dev)	(to_i915(dev)->info)
1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1628
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1629 1630 1631
#define IS_IVB_GT1(dev)		((dev)->pci_device == 0x0156 || \
				 (dev)->pci_device == 0x0152 ||	\
				 (dev)->pci_device == 0x015a)
1632 1633 1634
#define IS_SNB_GT1(dev)		((dev)->pci_device == 0x0102 || \
				 (dev)->pci_device == 0x0106 ||	\
				 (dev)->pci_device == 0x010A)
1635
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1636
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1637
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1638 1639
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0C00)
1640 1641
#define IS_ULT(dev)		(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0A00)
1642 1643
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0x00F0) == 0x0020)
1644
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1645

1646 1647 1648 1649 1650 1651
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1652 1653 1654 1655 1656
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1657
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1658 1659 1660

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
X
Xiang, Haihao 已提交
1661
#define HAS_VEBOX(dev)          (INTEL_INFO(dev)->has_vebox_ring)
1662
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1663
#define HAS_WT(dev)            (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1664 1665
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1666
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1667
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1668

1669
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1670 1671
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1672 1673 1674
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1690 1691
#define HAS_IPS(dev)		(IS_ULT(dev))

1692
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
P
Paulo Zanoni 已提交
1693
#define HAS_POWER_WELL(dev)	(IS_HASWELL(dev))
1694
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
1695
#define HAS_PSR(dev)		(IS_HASWELL(dev))
P
Paulo Zanoni 已提交
1696

1697 1698 1699 1700 1701 1702 1703
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1704
#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1705
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1706 1707
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1708
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1709
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1710

1711 1712
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1713 1714 1715
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1716

1717 1718
#define GT_FREQUENCY_MULTIPLIER 50

1719 1720
#include "i915_trace.h"

1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

R
Rob Clark 已提交
1742
extern const struct drm_ioctl_desc i915_ioctls[];
1743
extern int i915_max_ioctl;
1744 1745 1746
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1747
extern int i915_semaphores __read_mostly;
1748
extern unsigned int i915_lvds_downclock __read_mostly;
1749
extern int i915_lvds_channel_mode __read_mostly;
1750
extern int i915_panel_use_ssc __read_mostly;
1751
extern int i915_vbt_sdvo_panel_type __read_mostly;
1752
extern int i915_enable_rc6 __read_mostly;
1753
extern int i915_enable_fbc __read_mostly;
1754
extern bool i915_enable_hangcheck __read_mostly;
1755
extern int i915_enable_ppgtt __read_mostly;
1756
extern int i915_enable_psr __read_mostly;
1757
extern unsigned int i915_preliminary_hw_support __read_mostly;
1758
extern int i915_disable_power_well __read_mostly;
1759
extern int i915_enable_ips __read_mostly;
1760
extern bool i915_fastboot __read_mostly;
1761
extern int i915_enable_pc8 __read_mostly;
1762
extern int i915_pc8_timeout __read_mostly;
1763
extern bool i915_prefault_disable __read_mostly;
1764

1765 1766
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1767 1768 1769
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1770
				/* i915_dma.c */
1771
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1772
extern void i915_kernel_lost_context(struct drm_device * dev);
1773
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1774
extern int i915_driver_unload(struct drm_device *);
1775
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1776
extern void i915_driver_lastclose(struct drm_device * dev);
1777 1778
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1779 1780
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1781
extern int i915_driver_device_is_agp(struct drm_device * dev);
1782
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1783 1784
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1785
#endif
1786
extern int i915_emit_box(struct drm_device *dev,
1787 1788
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1789
extern int intel_gpu_reset(struct drm_device *dev);
1790
extern int i915_reset(struct drm_device *dev);
1791 1792 1793 1794 1795
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1796
extern void intel_console_resume(struct work_struct *work);
1797

L
Linus Torvalds 已提交
1798
/* i915_irq.c */
1799
void i915_queue_hangcheck(struct drm_device *dev);
1800
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1801

1802
extern void intel_irq_init(struct drm_device *dev);
1803
extern void intel_pm_init(struct drm_device *dev);
1804
extern void intel_hpd_init(struct drm_device *dev);
1805 1806 1807 1808 1809 1810 1811
extern void intel_pm_init(struct drm_device *dev);

extern void intel_uncore_sanitize(struct drm_device *dev);
extern void intel_uncore_early_sanitize(struct drm_device *dev);
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_clear_errors(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
1812
extern void intel_uncore_fini(struct drm_device *dev);
1813

1814 1815 1816 1817 1818 1819
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1831 1832
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1833 1834 1835 1836 1837 1838
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1839 1840
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1841 1842 1843 1844 1845 1846
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1847 1848 1849 1850
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1851 1852
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1853 1854
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1855 1856 1857 1858 1859 1860 1861 1862
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1863 1864
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1865 1866
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1867
void i915_gem_load(struct drm_device *dev);
1868 1869
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
1870
int i915_gem_init_object(struct drm_gem_object *obj);
1871 1872
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1873 1874
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1875
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
1876
void i915_gem_vma_destroy(struct i915_vma *vma);
1877

1878
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
1879
				     struct i915_address_space *vm,
1880
				     uint32_t alignment,
1881 1882
				     bool map_and_fenceable,
				     bool nonblocking);
1883
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1884 1885
int __must_check i915_vma_unbind(struct i915_vma *vma);
int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1886
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1887
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1888
void i915_gem_lastclose(struct drm_device *dev);
1889

1890
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1891 1892
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
1893 1894 1895
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1896
		return sg_page_iter_page(&sg_iter);
1897 1898

	return NULL;
1899
}
1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

1911
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1912 1913
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
B
Ben Widawsky 已提交
1914 1915
void i915_vma_move_to_active(struct i915_vma *vma,
			     struct intel_ring_buffer *ring);
1916 1917 1918 1919 1920
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
1921 1922 1923 1924 1925 1926 1927 1928 1929
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1930 1931
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1932
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1933
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1934

1935
static inline bool
1936 1937 1938 1939 1940
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1941 1942 1943
		return true;
	} else
		return false;
1944 1945 1946 1947 1948 1949 1950
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1951
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1952 1953 1954 1955
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1956
void i915_gem_retire_requests(struct drm_device *dev);
1957
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1958
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1959
				      bool interruptible);
1960 1961 1962 1963 1964 1965 1966 1967 1968 1969
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
			& I915_RESET_IN_PROGRESS_FLAG);
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
	return atomic_read(&error->reset_counter) == I915_WEDGED;
}
1970

1971
void i915_gem_reset(struct drm_device *dev);
1972
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1973
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1974
int __must_check i915_gem_init(struct drm_device *dev);
1975
int __must_check i915_gem_init_hw(struct drm_device *dev);
1976
int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
1977
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
1978
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1979
int __must_check i915_gpu_idle(struct drm_device *dev);
1980
int __must_check i915_gem_idle(struct drm_device *dev);
1981 1982
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
1983
		       struct drm_i915_gem_object *batch_obj,
1984 1985
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
1986
	__i915_add_request(ring, NULL, NULL, seqno)
1987 1988
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1989
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1990 1991 1992 1993
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1994 1995
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1996 1997
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1998
				     struct intel_ring_buffer *pipelined);
1999
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2000
int i915_gem_attach_phys_object(struct drm_device *dev,
2001
				struct drm_i915_gem_object *obj,
2002 2003
				int id,
				int align);
2004
void i915_gem_detach_phys_object(struct drm_device *dev,
2005
				 struct drm_i915_gem_object *obj);
2006
void i915_gem_free_all_phys_object(struct drm_device *dev);
2007
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2008

2009 2010
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2011
uint32_t
2012 2013
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2014

2015 2016 2017
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2018 2019 2020 2021 2022 2023
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2024 2025
void i915_gem_restore_fences(struct drm_device *dev);

2026 2027 2028 2029 2030 2031 2032 2033 2034
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2035 2036 2037
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2038 2039 2040

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);

2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066
/* Some GGTT VM helpers */
#define obj_to_ggtt(obj) \
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_size(obj, obj_to_ggtt(obj));
}
B
Ben Widawsky 已提交
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
		      bool map_and_fenceable,
		      bool nonblocking)
{
	return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
				   map_and_fenceable, nonblocking);
}
2077

2078 2079 2080 2081
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2082 2083
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
	kref_get(&ctx->ref);
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
	kref_put(&ctx->ref, i915_gem_context_free);
}

2095
struct i915_ctx_hang_stats * __must_check
2096
i915_gem_context_get_hang_stats(struct drm_device *dev,
2097 2098
				struct drm_file *file,
				u32 id);
2099 2100 2101 2102
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2103

2104
/* i915_gem_gtt.c */
2105
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2106 2107 2108 2109 2110
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
2111

2112
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2113 2114
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2115
				enum i915_cache_level cache_level);
2116
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2117
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2118 2119 2120
void i915_gem_init_global_gtt(struct drm_device *dev);
void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
			       unsigned long mappable_end, unsigned long end);
2121
int i915_gem_gtt_init(struct drm_device *dev);
2122
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2123 2124 2125 2126 2127
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

2128

2129
/* i915_gem_evict.c */
2130 2131 2132
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
2133 2134
					  unsigned alignment,
					  unsigned cache_level,
2135 2136
					  bool mappable,
					  bool nonblock);
2137
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
C
Chris Wilson 已提交
2138
int i915_gem_evict_everything(struct drm_device *dev);
2139

2140 2141
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
2142 2143
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2144
void i915_gem_cleanup_stolen(struct drm_device *dev);
2145 2146
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2147 2148 2149 2150 2151
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2152
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2153

2154
/* i915_gem_tiling.c */
2155
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2156 2157 2158 2159 2160 2161 2162
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2163
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2164 2165
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2166 2167

/* i915_gem_debug.c */
2168 2169
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2170
#else
2171
#define i915_verify_lists(dev) 0
2172
#endif
L
Linus Torvalds 已提交
2173

2174
/* i915_debugfs.c */
2175 2176
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2177 2178

/* i915_gpu_error.c */
2179 2180
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2181 2182
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2183 2184 2185 2186 2187 2188 2189
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2190 2191 2192 2193 2194 2195 2196 2197
void i915_capture_error_state(struct drm_device *dev);
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
2198

2199 2200 2201
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2202

2203 2204 2205
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2206

B
Ben Widawsky 已提交
2207 2208 2209 2210
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2211 2212 2213
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2214
static inline bool intel_gmbus_is_port_valid(unsigned port)
2215
{
2216
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2217 2218 2219 2220
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2221 2222
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2223
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2224 2225 2226
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2227 2228
extern void intel_i2c_reset(struct drm_device *dev);

2229
/* intel_opregion.c */
2230
struct intel_encoder;
2231 2232 2233 2234
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2235
extern void intel_opregion_asle_intr(struct drm_device *dev);
2236 2237
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2238 2239
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2240
#else
2241 2242
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2243
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2244 2245 2246 2247 2248
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2249 2250 2251 2252 2253
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2254
#endif
2255

J
Jesse Barnes 已提交
2256 2257 2258 2259 2260 2261 2262 2263 2264
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2265
/* modesetting */
2266
extern void intel_modeset_init_hw(struct drm_device *dev);
2267
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2268
extern void intel_modeset_init(struct drm_device *dev);
2269
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2270
extern void intel_modeset_cleanup(struct drm_device *dev);
2271
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2272 2273
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2274
extern void i915_redisable_vga(struct drm_device *dev);
2275
extern bool intel_fbc_enabled(struct drm_device *dev);
2276
extern void intel_disable_fbc(struct drm_device *dev);
2277
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2278
extern void intel_init_pch_refclk(struct drm_device *dev);
2279
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2280 2281 2282
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2283 2284
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2285
extern int intel_enable_rc6(const struct drm_device *dev);
2286

2287
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2288 2289
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2290

2291 2292
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2293 2294
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2295 2296

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2297
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2298 2299
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2300

B
Ben Widawsky 已提交
2301 2302 2303 2304
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2305 2306
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2307

B
Ben Widawsky 已提交
2308 2309
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2310 2311

/* intel_sideband.c */
2312 2313 2314
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2315 2316 2317 2318 2319 2320 2321 2322
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2323 2324
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2325 2326 2327 2328
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2329

2330 2331
int vlv_gpu_freq(int ddr_freq, int val);
int vlv_freq_opcode(int ddr_freq, int val);
B
Ben Widawsky 已提交
2332

2333
#define __i915_read(x) \
2334
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
2335 2336 2337 2338
__i915_read(8)
__i915_read(16)
__i915_read(32)
__i915_read(64)
2339 2340
#undef __i915_read

2341
#define __i915_write(x) \
2342
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
2343 2344 2345 2346
__i915_write(8)
__i915_write(16)
__i915_write(32)
__i915_write(64)
2347 2348
#undef __i915_write

2349 2350
#define I915_READ8(reg)		i915_read8(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val), true)
2351

2352 2353 2354 2355
#define I915_READ16(reg)	i915_read16(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	i915_read16(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	i915_write16(dev_priv, (reg), (val), false)
2356

2357 2358 2359 2360
#define I915_READ(reg)		i915_read32(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		i915_read32(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	i915_write32(dev_priv, (reg), (val), false)
2361

2362 2363
#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	i915_read64(dev_priv, (reg), true)
2364 2365 2366 2367

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2368 2369 2370 2371
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2372

2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2383 2384 2385 2386 2387
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

L
Linus Torvalds 已提交
2403
#endif