i915_drv.h 95.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include "intel_lrc.h"
39
#include "i915_gem_gtt.h"
40
#include "i915_gem_render_state.h"
41
#include <linux/io-mapping.h>
42
#include <linux/i2c.h>
43
#include <linux/i2c-algo-bit.h>
44
#include <drm/intel-gtt.h>
45
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
D
Daniel Vetter 已提交
46
#include <drm/drm_gem.h>
47
#include <linux/backlight.h>
48
#include <linux/hashtable.h>
49
#include <linux/intel-iommu.h>
50
#include <linux/kref.h>
51
#include <linux/pm_qos.h>
52

L
Linus Torvalds 已提交
53 54 55 56 57
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
58
#define DRIVER_DATE		"20141205"
L
Linus Torvalds 已提交
59

60
#undef WARN_ON
61 62 63 64 65 66 67 68 69 70 71 72 73
/* Many gcc seem to no see through this and fall over :( */
#if 0
#define WARN_ON(x) ({ \
	bool __i915_warn_cond = (x); \
	if (__builtin_constant_p(__i915_warn_cond)) \
		BUILD_BUG_ON(__i915_warn_cond); \
	WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
#else
#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
#endif

#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
			     (long) (x), __func__);
74

75
enum pipe {
76
	INVALID_PIPE = -1,
77 78
	PIPE_A = 0,
	PIPE_B,
79
	PIPE_C,
80 81
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
82
};
83
#define pipe_name(p) ((p) + 'A')
84

P
Paulo Zanoni 已提交
85 86 87 88
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
89 90
	TRANSCODER_EDP,
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
91 92 93
};
#define transcoder_name(t) ((t) + 'A')

94 95 96 97 98 99 100 101
/*
 * This is the maximum (across all platforms) number of planes (primary +
 * sprites) that can be active at the same time on one pipe.
 *
 * This value doesn't count the cursor plane.
 */
#define I915_MAX_PLANES	3

102 103 104
enum plane {
	PLANE_A = 0,
	PLANE_B,
105
	PLANE_C,
106
};
107
#define plane_name(p) ((p) + 'A')
108

109
#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
110

111 112 113 114 115 116 117 118 119 120
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

121
#define I915_NUM_PHYS_VLV 2
122 123 124 125 126 127 128 129 130 131 132

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

133 134 135 136 137 138 139 140 141 142
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
143
	POWER_DOMAIN_TRANSCODER_EDP,
I
Imre Deak 已提交
144 145 146 147 148 149 150 151 152 153 154
	POWER_DOMAIN_PORT_DDI_A_2_LANES,
	POWER_DOMAIN_PORT_DDI_A_4_LANES,
	POWER_DOMAIN_PORT_DDI_B_2_LANES,
	POWER_DOMAIN_PORT_DDI_B_4_LANES,
	POWER_DOMAIN_PORT_DDI_C_2_LANES,
	POWER_DOMAIN_PORT_DDI_C_4_LANES,
	POWER_DOMAIN_PORT_DDI_D_2_LANES,
	POWER_DOMAIN_PORT_DDI_D_4_LANES,
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
155
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
156
	POWER_DOMAIN_AUDIO,
P
Paulo Zanoni 已提交
157
	POWER_DOMAIN_PLLS,
158
	POWER_DOMAIN_INIT,
159 160

	POWER_DOMAIN_NUM,
161 162 163 164 165
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
166 167 168
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
169

170 171 172 173 174 175 176 177 178 179 180 181 182
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

183 184 185 186 187 188
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
189

190 191
#define for_each_pipe(__dev_priv, __p) \
	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
192 193
#define for_each_plane(pipe, p) \
	for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
194
#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
195

196 197 198
#define for_each_crtc(dev, crtc) \
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)

199 200 201
#define for_each_intel_crtc(dev, intel_crtc) \
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)

202 203 204 205 206
#define for_each_intel_encoder(dev, intel_encoder)		\
	list_for_each_entry(intel_encoder,			\
			    &(dev)->mode_config.encoder_list,	\
			    base.head)

207 208 209 210
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

211 212 213 214
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
		if ((intel_connector)->base.encoder == (__encoder))

215 216 217 218
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
		if ((1 << (domain)) & (mask))

219
struct drm_i915_private;
220
struct i915_mm_struct;
221
struct i915_mmu_object;
222

223 224 225
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
226 227
	DPLL_ID_PCH_PLL_A = 0,
	DPLL_ID_PCH_PLL_B = 1,
228
	/* hsw/bdw */
229 230
	DPLL_ID_WRPLL1 = 0,
	DPLL_ID_WRPLL2 = 1,
231 232 233 234
	/* skl */
	DPLL_ID_SKL_DPLL1 = 0,
	DPLL_ID_SKL_DPLL2 = 1,
	DPLL_ID_SKL_DPLL3 = 2,
235
};
236
#define I915_NUM_PLLS 3
237

238
struct intel_dpll_hw_state {
239
	/* i9xx, pch plls */
240
	uint32_t dpll;
241
	uint32_t dpll_md;
242 243
	uint32_t fp0;
	uint32_t fp1;
244 245

	/* hsw, bdw */
246
	uint32_t wrpll;
247 248 249 250 251 252 253 254 255 256 257

	/* skl */
	/*
	 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
	 * lower part of crtl1 and they get shifted into position when writing
	 * the register.  This allows us to easily compare the state to share
	 * the DPLL.
	 */
	uint32_t ctrl1;
	/* HDMI only, 0 when used for DP */
	uint32_t cfgcr1, cfgcr2;
258 259
};

260
struct intel_shared_dpll_config {
261
	unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
262 263 264 265 266
	struct intel_dpll_hw_state hw_state;
};

struct intel_shared_dpll {
	struct intel_shared_dpll_config config;
267 268
	struct intel_shared_dpll_config *new_config;

269 270
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
271 272 273
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
274 275
	/* The mode_set hook is optional and should be used together with the
	 * intel_prepare_shared_dpll function. */
276 277
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
278 279 280 281
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
282 283 284
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
285 286
};

287 288 289 290 291
#define SKL_DPLL0 0
#define SKL_DPLL1 1
#define SKL_DPLL2 2
#define SKL_DPLL3 3

292 293 294 295 296 297 298 299 300 301 302 303 304
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

L
Linus Torvalds 已提交
305 306 307
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
308 309
 * 1.2: Add Power Management
 * 1.3: Add vblank support
310
 * 1.4: Fix cmdbuffer path, add heap destroy
311
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
312 313
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
314 315
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
316
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
317 318
#define DRIVER_PATCHLEVEL	0

319
#define WATCH_LISTS	0
320

321 322 323 324 325
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

326
struct intel_opregion {
327 328 329
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
330 331
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
332 333
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
334
	u32 __iomem *lid_state;
335
	struct work_struct asle_work;
336
};
337
#define OPREGION_SIZE            (8*1024)
338

339 340 341
struct intel_overlay;
struct intel_overlay_error_state;

342
#define I915_FENCE_REG_NONE -1
343 344 345
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
346 347

struct drm_i915_fence_reg {
348
	struct list_head lru_list;
349
	struct drm_i915_gem_object *obj;
350
	int pin_count;
351
};
352

353
struct sdvo_device_mapping {
C
Chris Wilson 已提交
354
	u8 initialized;
355 356 357
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
358
	u8 i2c_pin;
359
	u8 ddc_pin;
360 361
};

362 363
struct intel_display_error_state;

364
struct drm_i915_error_state {
365
	struct kref ref;
B
Ben Widawsky 已提交
366 367
	struct timeval time;

368
	char error_msg[128];
369
	u32 reset_count;
370
	u32 suspend_count;
371

B
Ben Widawsky 已提交
372
	/* Generic register state */
373 374
	u32 eir;
	u32 pgtbl_er;
375
	u32 ier;
376
	u32 gtier[4];
B
Ben Widawsky 已提交
377
	u32 ccid;
378 379
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
380 381 382
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 done_reg;
383 384 385 386
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
B
Ben Widawsky 已提交
387 388 389 390
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;
391
	struct drm_i915_error_object *semaphore_obj;
B
Ben Widawsky 已提交
392

393
	struct drm_i915_error_ring {
394
		bool valid;
395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419
		/* Software tracked state */
		bool waiting;
		int hangcheck_score;
		enum intel_ring_hangcheck_action hangcheck_action;
		int num_requests;

		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 semaphore_seqno[I915_NUM_RINGS - 1];

		/* Register state */
		u32 tail;
		u32 head;
		u32 ctl;
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 instdone;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
420
		u64 acthd;
421
		u32 fault_reg;
422
		u64 faddr;
423 424 425
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_RINGS - 1];

426 427 428 429
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
430
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
431

432 433 434
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
435
			u32 tail;
436
		} *requests;
437 438 439 440 441 442 443 444

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
445 446 447

		pid_t pid;
		char comm[TASK_COMM_LEN];
448
	} ring[I915_NUM_RINGS];
449

450
	struct drm_i915_error_buffer {
451
		u32 size;
452
		u32 name;
453
		u32 rseqno, wseqno;
454 455 456
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
457
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
458 459 460 461
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
462
		u32 userptr:1;
463
		s32 ring:4;
464
		u32 cache_level:3;
465
	} **active_bo, **pinned_bo;
466

467
	u32 *active_bo_count, *pinned_bo_count;
468
	u32 vm_count;
469 470
};

471
struct intel_connector;
472
struct intel_encoder;
473
struct intel_crtc_config;
474
struct intel_plane_config;
475
struct intel_crtc;
476 477
struct intel_limit;
struct dpll;
478

479
struct drm_i915_display_funcs {
480
	bool (*fbc_enabled)(struct drm_device *dev);
481
	void (*enable_fbc)(struct drm_crtc *crtc);
482 483 484
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
485 486 487 488 489 490 491 492 493 494 495 496 497 498
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
499
			  struct intel_crtc *crtc,
500 501 502
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
503
	void (*update_wm)(struct drm_crtc *crtc);
504 505
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
506 507
				 uint32_t sprite_width, uint32_t sprite_height,
				 int pixel_size, bool enable, bool scaled);
508
	void (*modeset_global_resources)(struct drm_device *dev);
509 510 511 512
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
513 514
	void (*get_plane_config)(struct intel_crtc *,
				 struct intel_plane_config *);
515
	int (*crtc_compute_clock)(struct intel_crtc *crtc);
516 517
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
518
	void (*off)(struct drm_crtc *crtc);
519 520 521 522
	void (*audio_codec_enable)(struct drm_connector *connector,
				   struct intel_encoder *encoder,
				   struct drm_display_mode *mode);
	void (*audio_codec_disable)(struct intel_encoder *encoder);
523
	void (*fdi_link_train)(struct drm_crtc *crtc);
524
	void (*init_clock_gating)(struct drm_device *dev);
525 526
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
527
			  struct drm_i915_gem_object *obj,
528
			  struct intel_engine_cs *ring,
529
			  uint32_t flags);
530 531 532
	void (*update_primary_plane)(struct drm_crtc *crtc,
				     struct drm_framebuffer *fb,
				     int x, int y);
533
	void (*hpd_irq_setup)(struct drm_device *dev);
534 535 536 537 538
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
539

540
	int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
541 542 543 544 545
	uint32_t (*get_backlight)(struct intel_connector *connector);
	void (*set_backlight)(struct intel_connector *connector,
			      uint32_t level);
	void (*disable_backlight)(struct intel_connector *connector);
	void (*enable_backlight)(struct intel_connector *connector);
546 547
};

548
struct intel_uncore_funcs {
549 550 551 552
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
							int fw_engine);
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
							int fw_engine);
553 554 555 556 557 558 559 560 561 562 563 564 565 566

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
567 568
};

569 570 571 572 573 574 575
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
576

577 578
	unsigned fw_rendercount;
	unsigned fw_mediacount;
Z
Zhe Wang 已提交
579
	unsigned fw_blittercount;
580

581
	struct timer_list force_wake_timer;
582 583
};

584 585 586 587 588 589 590 591 592 593 594 595 596 597
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
598
	func(is_skylake) sep \
599
	func(is_preliminary) sep \
600 601 602 603 604 605 606
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
607
	func(has_llc) sep \
608 609
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
610

611 612
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
613

614
struct intel_device_info {
615
	u32 display_mmio_offset;
616
	u16 device_id;
617
	u8 num_pipes:3;
618
	u8 num_sprites[I915_MAX_PIPES];
619
	u8 gen;
620
	u8 ring_mask; /* Rings supported by the HW */
621
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
622 623 624 625
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int palette_offsets[I915_MAX_PIPES];
626
	int cursor_offsets[I915_MAX_PIPES];
627 628
};

629 630 631
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

632 633
enum i915_cache_level {
	I915_CACHE_NONE = 0,
634 635 636 637 638
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
639
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
640 641
};

642 643 644 645 646 647
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
648 649 650 651 652 653

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
654
};
655 656

/* This must match up with the value previously used for execbuf2.rsvd1. */
657
#define DEFAULT_CONTEXT_HANDLE 0
658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674
/**
 * struct intel_context - as the name implies, represents a context.
 * @ref: reference count.
 * @user_handle: userspace tracking identity for this context.
 * @remap_slice: l3 row remapping information.
 * @file_priv: filp associated with this context (NULL for global default
 *	       context).
 * @hang_stats: information about the role of this context in possible GPU
 *		hangs.
 * @vm: virtual memory space used by this context.
 * @legacy_hw_ctx: render context backing object and whether it is correctly
 *                initialized (legacy ring submission mechanism only).
 * @link: link in the global list of contexts.
 *
 * Contexts are memory images used by the hardware to store copies of their
 * internal state.
 */
675
struct intel_context {
676
	struct kref ref;
677
	int user_handle;
678
	uint8_t remap_slice;
679
	struct drm_i915_file_private *file_priv;
680
	struct i915_ctx_hang_stats hang_stats;
681
	struct i915_hw_ppgtt *ppgtt;
682

683
	/* Legacy ring buffer submission */
684 685 686 687 688
	struct {
		struct drm_i915_gem_object *rcs_state;
		bool initialized;
	} legacy_hw_ctx;

689
	/* Execlists */
690
	bool rcs_initialized;
691 692
	struct {
		struct drm_i915_gem_object *state;
693
		struct intel_ringbuffer *ringbuf;
694
		int unpin_count;
695 696
	} engine[I915_NUM_RINGS];

697
	struct list_head link;
698 699
};

700 701
struct i915_fbc {
	unsigned long size;
B
Ben Widawsky 已提交
702
	unsigned threshold;
703 704 705 706
	unsigned int fb_id;
	enum plane plane;
	int y;

707
	struct drm_mm_node compressed_fb;
708 709
	struct drm_mm_node *compressed_llb;

710 711
	bool false_color;

712 713 714 715
	/* Tracks whether the HW is actually enabled, not whether the feature is
	 * possible. */
	bool enabled;

716 717 718 719 720 721 722 723
	/* On gen8 some rings cannont perform fbc clean operation so for now
	 * we are doing this on SW with mmio.
	 * This variable works in the opposite information direction
	 * of ring->fbc_dirty telling software on frontbuffer tracking
	 * to perform the cache clean on sw side.
	 */
	bool need_sw_cache_clean;

724 725 726 727 728 729
	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
	} *fbc_work;

730 731 732
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
733 734 735 736 737 738 739 740 741 742
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
743 744
};

745 746 747 748
struct i915_drrs {
	struct intel_connector *connector;
};

749
struct intel_dp;
R
Rodrigo Vivi 已提交
750
struct i915_psr {
751
	struct mutex lock;
R
Rodrigo Vivi 已提交
752 753
	bool sink_support;
	bool source_ok;
754
	struct intel_dp *enabled;
755 756
	bool active;
	struct delayed_work work;
757
	unsigned busy_frontbuffer_bits;
758
};
759

760
enum intel_pch {
761
	PCH_NONE = 0,	/* No PCH present */
762 763
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
764
	PCH_LPT,	/* Lynxpoint PCH */
765
	PCH_SPT,        /* Sunrisepoint PCH */
B
Ben Widawsky 已提交
766
	PCH_NOP,
767 768
};

769 770 771 772 773
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

774
#define QUIRK_PIPEA_FORCE (1<<0)
775
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
776
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
777
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
778
#define QUIRK_PIPEB_FORCE (1<<4)
779
#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
780

781
struct intel_fbdev;
782
struct intel_fbc_work;
783

784 785
struct intel_gmbus {
	struct i2c_adapter adapter;
786
	u32 force_bit;
787
	u32 reg0;
788
	u32 gpio_reg;
789
	struct i2c_algo_bit_data bit_algo;
790 791 792
	struct drm_i915_private *dev_priv;
};

793
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
794 795 796
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
797
	u32 saveDSPARB;
J
Jesse Barnes 已提交
798 799 800 801 802 803 804 805 806 807 808 809 810 811 812
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
813
	u32 saveTRANSACONF;
814 815 816 817 818 819
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
820
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
821 822 823
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
824
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
825 826 827
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
828
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
829 830
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
831 832
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
833 834 835 836 837 838 839 840 841 842 843
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
844
	u32 saveTRANSBCONF;
845 846 847 848 849 850
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
851
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
852 853 854
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
855
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
856 857
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
858 859 860
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
861 862 863
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
864 865
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
866 867 868 869 870 871
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
872
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
873 874 875 876
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
	u32 saveFBC_CONTROL;
877 878 879
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
880 881 882 883 884 885
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
886 887
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
888 889 890 891 892
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
893
	u8 saveGR[25];
J
Jesse Barnes 已提交
894
	u8 saveAR_INDEX;
895
	u8 saveAR[21];
J
Jesse Barnes 已提交
896
	u8 saveDACMASK;
897
	u8 saveCR[37];
898
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
899 900 901 902 903 904 905
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
906 907 908 909 910 911 912 913 914 915 916
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
917 918 919 920 921 922 923 924 925 926
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
927 928 929 930 931 932 933 934 935 936
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
937
	u32 saveMCHBAR_RENDER_STANDBY;
938
	u32 savePCH_PORT_HOTPLUG;
939
};
940

941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
	u32 clock_gate_dis2;
};

1002 1003 1004 1005
struct intel_rps_ei {
	u32 cz_clock;
	u32 render_c0;
	u32 media_c0;
1006 1007
};

1008
struct intel_gen6_power_mgmt {
I
Imre Deak 已提交
1009 1010 1011 1012
	/*
	 * work, interrupts_enabled and pm_iir are protected by
	 * dev_priv->irq_lock
	 */
1013
	struct work_struct work;
I
Imre Deak 已提交
1014
	bool interrupts_enabled;
1015
	u32 pm_iir;
1016

1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
1035
	u32 cz_freq;
1036

1037
	u32 ei_interrupt_count;
1038

1039 1040 1041
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

1042
	bool enabled;
1043
	struct delayed_work delayed_resume_work;
1044

1045 1046 1047
	/* manual wa residency calculations */
	struct intel_rps_ei up_ei, down_ei;

1048 1049 1050 1051 1052
	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
1053 1054
};

D
Daniel Vetter 已提交
1055 1056 1057
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
1069
	u64 last_time2;
1070 1071 1072 1073 1074
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
1075 1076 1077

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
1078 1079
};

1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

1110 1111
/* Power well structure for haswell */
struct i915_power_well {
1112
	const char *name;
1113
	bool always_on;
1114 1115
	/* power well enable/disable usage count */
	int count;
1116 1117
	/* cached hw enabled state */
	bool hw_enabled;
1118
	unsigned long domains;
1119
	unsigned long data;
1120
	const struct i915_power_well_ops *ops;
1121 1122
};

1123
struct i915_power_domains {
1124 1125 1126 1127 1128
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
1129
	bool initializing;
1130
	int power_well_count;
1131

1132
	struct mutex lock;
1133
	int domain_use_count[POWER_DOMAIN_NUM];
1134
	struct i915_power_well *power_wells;
1135 1136
};

1137
#define MAX_L3_SLICES 2
1138
struct intel_l3_parity {
1139
	u32 *remap_info[MAX_L3_SLICES];
1140
	struct work_struct error_work;
1141
	int which_slice;
1142 1143
};

1144 1145 1146 1147 1148
struct i915_gem_batch_pool {
	struct drm_device *dev;
	struct list_head cache_list;
};

1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

1162 1163 1164 1165 1166 1167 1168
	/*
	 * A pool of objects to use as shadow copies of client batch buffers
	 * when the command parser is enabled. Prevents the client from
	 * modifying the batch contents after software parsing.
	 */
	struct i915_gem_batch_pool batch_pool;

1169 1170 1171 1172 1173 1174
	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1175
	struct notifier_block oom_notifier;
1176
	struct shrinker shrinker;
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1191 1192 1193 1194 1195 1196 1197 1198 1199
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1200 1201 1202 1203 1204 1205
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1206 1207 1208 1209 1210 1211 1212 1213
	/**
	 * Is the GPU currently considered idle, or busy executing userspace
	 * requests?  Whilst idle, we attempt to power down the hardware and
	 * display clocks. In order to reduce the effect on performance, there
	 * is a slight delay before we do so.
	 */
	bool busy;

1214 1215 1216
	/* the indicator for dispatch video commands on two BSD rings */
	int bsd_ring_dispatch_index;

1217 1218 1219 1220 1221 1222
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
1223
	spinlock_t object_stat_lock;
1224 1225 1226 1227
	size_t object_memory;
	u32 object_count;
};

1228
struct drm_i915_error_state_buf {
1229
	struct drm_i915_private *i915;
1230 1231 1232 1233 1234 1235 1236 1237
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1238 1239 1240 1241 1242
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1243 1244 1245 1246
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1247 1248 1249
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1250 1251 1252 1253 1254 1255 1256 1257
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1258 1259 1260

	unsigned long missed_irq_rings;

1261
	/**
M
Mika Kuoppala 已提交
1262
	 * State variable controlling the reset flow and count
1263
	 *
M
Mika Kuoppala 已提交
1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1277 1278 1279 1280
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1281 1282 1283 1284
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1285
#define I915_WEDGED			(1 << 31)
1286 1287 1288 1289 1290 1291

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1292

1293 1294 1295 1296 1297 1298
	/* Userspace knobs for gpu hang simulation;
	 * combines both a ring mask, and extra flags
	 */
	u32 stop_rings;
#define I915_STOP_RING_ALLOW_BAN       (1 << 31)
#define I915_STOP_RING_ALLOW_WARN      (1 << 30)
1299 1300 1301

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1302 1303 1304

	/* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset   */
	bool reload_in_reset;
1305 1306
};

1307 1308 1309 1310 1311 1312
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1313
struct ddi_vbt_port_info {
1314 1315 1316 1317 1318 1319
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1320
	uint8_t hdmi_level_shift;
1321 1322 1323 1324

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1325 1326
};

1327 1328 1329 1330 1331 1332
enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
};

R
Rodrigo Vivi 已提交
1333 1334 1335 1336 1337 1338 1339
enum psr_lines_to_wait {
	PSR_0_LINES_TO_WAIT = 0,
	PSR_1_LINE_TO_WAIT,
	PSR_4_LINES_TO_WAIT,
	PSR_8_LINES_TO_WAIT
};

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1352
	unsigned int has_mipi:1;
1353 1354 1355
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1356 1357
	enum drrs_support_type drrs_type;

1358 1359 1360 1361 1362 1363 1364 1365 1366 1367
	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

R
Rodrigo Vivi 已提交
1368 1369 1370 1371 1372 1373 1374 1375 1376
	struct {
		bool full_link;
		bool require_aux_wakeup;
		int idle_frames;
		enum psr_lines_to_wait lines_to_wait;
		int tp1_wakeup_time;
		int tp2_tp3_wakeup_time;
	} psr;

1377 1378
	struct {
		u16 pwm_freq_hz;
1379
		bool present;
1380
		bool active_low_pwm;
1381
		u8 min_brightness;	/* min_brightness/255 of max */
1382
		u8 controller;		/* brightness controller number */
1383 1384
	} backlight;

1385 1386
	/* MIPI DSI */
	struct {
1387
		u16 port;
1388
		u16 panel_id;
1389 1390 1391 1392 1393 1394
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
		u8 *sequence[MIPI_SEQ_MAX];
1395 1396
	} dsi;

1397 1398 1399
	int crt_ddc_pin;

	int child_dev_num;
1400
	union child_device_config *child_dev;
1401 1402

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1403 1404
};

1405 1406 1407 1408 1409
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1410 1411 1412 1413 1414 1415 1416 1417
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1418
struct ilk_wm_values {
1419 1420 1421 1422 1423 1424 1425 1426
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1427
struct skl_ddb_entry {
1428
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1429 1430 1431 1432
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1433
	return entry->end - entry->start;
1434 1435
}

1436 1437 1438 1439 1440 1441 1442 1443 1444
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1445
struct skl_ddb_allocation {
1446
	struct skl_ddb_entry pipe[I915_MAX_PIPES];
1447 1448 1449 1450
	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
	struct skl_ddb_entry cursor[I915_MAX_PIPES];
};

1451 1452
struct skl_wm_values {
	bool dirty[I915_MAX_PIPES];
1453
	struct skl_ddb_allocation ddb;
1454 1455 1456 1457 1458 1459 1460 1461 1462
	uint32_t wm_linetime[I915_MAX_PIPES];
	uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
	uint32_t cursor[I915_MAX_PIPES][8];
	uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
	uint32_t cursor_trans[I915_MAX_PIPES];
};

struct skl_wm_level {
	bool plane_en[I915_MAX_PLANES];
1463
	bool cursor_en;
1464 1465 1466 1467 1468 1469
	uint16_t plane_res_b[I915_MAX_PLANES];
	uint8_t plane_res_l[I915_MAX_PLANES];
	uint16_t cursor_res_b;
	uint8_t cursor_res_l;
};

1470
/*
1471 1472 1473 1474
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1475
 *
1476 1477 1478
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1479
 *
1480 1481
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1482
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1483
 * it can be changed with the standard runtime PM files from sysfs.
1484 1485 1486 1487 1488
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1489
 * case it happens.
1490
 *
1491
 * For more, read the Documentation/power/runtime_pm.txt.
1492
 */
1493 1494
struct i915_runtime_pm {
	bool suspended;
1495
	bool irqs_enabled;
1496 1497
};

1498 1499 1500 1501 1502
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1503
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1504 1505 1506 1507 1508
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1509
	INTEL_PIPE_CRC_SOURCE_AUTO,
1510 1511 1512
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1513
struct intel_pipe_crc_entry {
1514
	uint32_t frame;
1515 1516 1517
	uint32_t crc[5];
};

1518
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1519
struct intel_pipe_crc {
1520 1521
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1522
	struct intel_pipe_crc_entry *entries;
1523
	enum intel_pipe_crc_source source;
1524
	int head, tail;
1525
	wait_queue_head_t wq;
1526 1527
};

1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538
struct i915_frontbuffer_tracking {
	struct mutex lock;

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
struct i915_wa_reg {
	u32 addr;
	u32 value;
	/* bitmask representing WA bits */
	u32 mask;
};

#define I915_MAX_WA_REGS 16

struct i915_workarounds {
	struct i915_wa_reg reg[I915_MAX_WA_REGS];
	u32 count;
};

1553
struct drm_i915_private {
1554
	struct drm_device *dev;
1555
	struct kmem_cache *slab;
1556

1557
	const struct intel_device_info info;
1558 1559 1560 1561 1562

	int relative_constants_mode;

	void __iomem *regs;

1563
	struct intel_uncore uncore;
1564 1565 1566

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1567

1568 1569 1570 1571 1572 1573 1574 1575 1576
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1577 1578 1579
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1580 1581
	wait_queue_head_t gmbus_wait_queue;

1582
	struct pci_dev *bridge_dev;
1583
	struct intel_engine_cs ring[I915_NUM_RINGS];
1584
	struct drm_i915_gem_object *semaphore_obj;
1585
	uint32_t last_seqno, next_seqno;
1586

1587
	struct drm_dma_handle *status_page_dmah;
1588 1589 1590 1591 1592
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1593 1594 1595
	/* protects the mmio flip data */
	spinlock_t mmio_flip_lock;

1596 1597
	bool display_irqs_enabled;

1598 1599 1600
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1601
	/* DPIO indirect register protection */
1602
	struct mutex dpio_lock;
1603 1604

	/** Cached value of IMR to avoid reads in updating the bitfield */
1605 1606 1607 1608
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1609
	u32 gt_irq_mask;
1610
	u32 pm_irq_mask;
1611
	u32 pm_rps_events;
1612
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1613 1614

	struct work_struct hotplug_work;
1615 1616 1617 1618 1619 1620 1621 1622 1623
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1624
	u32 hpd_event_bits;
1625
	struct delayed_work hotplug_reenable_work;
1626

1627
	struct i915_fbc fbc;
1628
	struct i915_drrs drrs;
1629
	struct intel_opregion opregion;
1630
	struct intel_vbt_data vbt;
1631

1632 1633
	bool preserve_bios_swizzle;

1634 1635 1636
	/* overlay */
	struct intel_overlay *overlay;

1637
	/* backlight registers and fields in struct intel_panel */
1638
	struct mutex backlight_lock;
1639

1640 1641 1642
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1643 1644 1645
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1646 1647 1648 1649 1650
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1651
	unsigned int vlv_cdclk_freq;
1652
	unsigned int hpll_freq;
1653

1654 1655 1656 1657 1658 1659 1660
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1661 1662 1663 1664 1665 1666 1667
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1668
	unsigned short pch_id;
1669 1670 1671

	unsigned long quirks;

1672 1673
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1674

1675
	struct list_head vm_list; /* Global list of all address spaces */
1676
	struct i915_gtt gtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1677

1678
	struct i915_gem_mm mm;
1679 1680
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1681 1682 1683

	/* Kernel Modesetting */

1684
	struct sdvo_device_mapping sdvo_mappings[2];
1685

1686 1687
	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1688 1689
	wait_queue_head_t pending_flip_queue;

1690 1691 1692 1693
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1694 1695
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1696
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1697

1698
	struct i915_workarounds workarounds;
1699

1700 1701 1702
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1703 1704
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1705 1706 1707

	struct i915_frontbuffer_tracking fb_tracking;

1708
	u16 orig_clock;
1709

1710
	bool mchbar_need_disable;
1711

1712 1713
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1714 1715 1716
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1717
	/* gen6+ rps state */
1718
	struct intel_gen6_power_mgmt rps;
1719

1720 1721
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1722
	struct intel_ilk_power_mgmt ips;
1723

1724
	struct i915_power_domains power_domains;
1725

R
Rodrigo Vivi 已提交
1726
	struct i915_psr psr;
1727

1728
	struct i915_gpu_error gpu_error;
1729

1730 1731
	struct drm_i915_gem_object *vlv_pctx;

1732
#ifdef CONFIG_DRM_I915_FBDEV
1733 1734
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1735
	struct work_struct fbdev_suspend_work;
1736
#endif
1737 1738

	struct drm_property *broadcast_rgb_property;
1739
	struct drm_property *force_audio_property;
1740

1741
	uint32_t hw_context_size;
1742
	struct list_head context_list;
1743

1744
	u32 fdi_rx_config;
1745

1746
	u32 suspend_count;
1747
	struct i915_suspend_saved_registers regfile;
1748
	struct vlv_s0ix_state vlv_s0ix_state;
1749

1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1762 1763 1764 1765 1766 1767
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
1768

1769 1770 1771 1772 1773 1774 1775
		/*
		 * The skl_wm_values structure is a bit too big for stack
		 * allocation, so we keep the staging struct where we store
		 * intermediate results here instead.
		 */
		struct skl_wm_values skl_results;

1776
		/* current hardware state */
1777 1778 1779 1780
		union {
			struct ilk_wm_values hw;
			struct skl_wm_values skl_hw;
		};
1781 1782
	} wm;

1783 1784
	struct i915_runtime_pm pm;

1785 1786 1787 1788 1789
	struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
	u32 long_hpd_port_mask;
	u32 short_hpd_port_mask;
	struct work_struct dig_port_work;

1790 1791 1792 1793 1794 1795 1796 1797 1798
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;

1799 1800
	uint32_t bios_vgacntr;

1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
		int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
				  struct intel_engine_cs *ring,
				  struct intel_context *ctx,
				  struct drm_i915_gem_execbuffer2 *args,
				  struct list_head *vmas,
				  struct drm_i915_gem_object *batch_obj,
				  u64 exec_start, u32 flags);
		int (*init_rings)(struct drm_device *dev);
		void (*cleanup_ring)(struct intel_engine_cs *ring);
		void (*stop_ring)(struct intel_engine_cs *ring);
	} gt;

1815 1816
	uint32_t request_uniq;

1817 1818 1819 1820
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1821
};
L
Linus Torvalds 已提交
1822

1823 1824 1825 1826 1827
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1828 1829 1830 1831 1832
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1833 1834 1835 1836 1837 1838 1839
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1840
#define I915_GTT_OFFSET_NONE ((u32)-1)
1841

1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
1858 1859
	int (*dmabuf_export)(struct drm_i915_gem_object *);
	void (*release)(struct drm_i915_gem_object *);
1860 1861
};

1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
 * considered to be the frontbuffer for the given plane interface-vise. This
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
#define INTEL_FRONTBUFFER_BITS \
	(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
#define INTEL_FRONTBUFFER_CURSOR(pipe) \
	(1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_SPRITE(pipe) \
	(1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
	(1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1881 1882
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
	(0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1883

1884
struct drm_i915_gem_object {
1885
	struct drm_gem_object base;
1886

1887 1888
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1889 1890 1891
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1892 1893
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1894
	struct list_head global_list;
1895

1896
	struct list_head ring_list;
1897 1898
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1899

1900 1901
	struct list_head batch_pool_list;

1902
	/**
1903 1904 1905
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1906
	 */
1907
	unsigned int active:1;
1908 1909 1910 1911 1912

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1913
	unsigned int dirty:1;
1914 1915 1916 1917 1918 1919

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1920
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1921 1922 1923 1924

	/**
	 * Advice: are the backing pages purgeable?
	 */
1925
	unsigned int madv:2;
1926 1927 1928 1929

	/**
	 * Current tiling mode for the object.
	 */
1930
	unsigned int tiling_mode:2;
1931 1932 1933 1934 1935 1936 1937 1938
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1939

1940 1941 1942 1943
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1944
	unsigned int map_and_fenceable:1;
1945

1946 1947 1948 1949 1950
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1951 1952
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1953
	unsigned int pin_display:1;
1954

1955 1956 1957 1958 1959
	/*
	 * Is the object to be mapped as read-only to the GPU
	 * Only honoured if hardware has relevant pte bit
	 */
	unsigned long gt_ro:1;
1960
	unsigned int cache_level:3;
1961

1962
	unsigned int has_dma_mapping:1;
1963

1964 1965
	unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;

1966
	struct sg_table *pages;
1967
	int pages_pin_count;
1968

1969
	/* prime dma-buf support */
1970 1971 1972
	void *dma_buf_vmapping;
	int vmapping_count;

1973
	/** Breadcrumb of last rendering to the buffer. */
1974 1975
	struct drm_i915_gem_request *last_read_req;
	struct drm_i915_gem_request *last_write_req;
1976
	/** Breadcrumb of last fenced GPU access to the buffer. */
1977
	struct drm_i915_gem_request *last_fenced_req;
1978

1979
	/** Current tiling stride for the object, if it's tiled. */
1980
	uint32_t stride;
1981

1982 1983 1984
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1985
	/** Record of address bit 17 of each page at last unbind. */
1986
	unsigned long *bit_17;
1987

1988
	union {
1989 1990 1991
		/** for phy allocated objects */
		struct drm_dma_handle *phys_handle;

1992 1993 1994 1995 1996 1997
		struct i915_gem_userptr {
			uintptr_t ptr;
			unsigned read_only :1;
			unsigned workers :4;
#define I915_GEM_USERPTR_MAX_WORKERS 15

1998 1999
			struct i915_mm_struct *mm;
			struct i915_mmu_object *mmu_object;
2000 2001 2002 2003
			struct work_struct *work;
		} userptr;
	};
};
2004
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
2005

2006 2007 2008 2009
void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

2010 2011 2012 2013 2014 2015
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
2016 2017 2018 2019
 * By keeping this list, we can avoid having to do questionable sequence
 * number comparisons on buffer last_read|write_seqno. It also allows an
 * emission time to be associated with the request for tracking how far ahead
 * of the GPU the submission is.
2020 2021
 */
struct drm_i915_gem_request {
2022 2023
	struct kref ref;

2024
	/** On Which ring this request was generated */
2025
	struct intel_engine_cs *ring;
2026

2027 2028 2029
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

2030 2031 2032 2033
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
2034 2035
	u32 tail;

2036
	/** Context related to this request */
2037
	struct intel_context *ctx;
2038

2039 2040 2041
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

2042 2043 2044
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

2045
	/** global list entry for this request */
2046
	struct list_head list;
2047

2048
	struct drm_i915_file_private *file_priv;
2049 2050
	/** file_priv list entry for this request */
	struct list_head client_list;
2051 2052

	uint32_t uniq;
2053 2054
};

2055 2056
void i915_gem_request_free(struct kref *req_ref);

2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
static inline uint32_t
i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
{
	return req ? req->seqno : 0;
}

static inline struct intel_engine_cs *
i915_gem_request_get_ring(struct drm_i915_gem_request *req)
{
	return req ? req->ring : NULL;
}

2069 2070 2071 2072 2073 2074 2075 2076 2077
static inline void
i915_gem_request_reference(struct drm_i915_gem_request *req)
{
	kref_get(&req->ref);
}

static inline void
i915_gem_request_unreference(struct drm_i915_gem_request *req)
{
2078
	WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
	kref_put(&req->ref, i915_gem_request_free);
}

static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
					   struct drm_i915_gem_request *src)
{
	if (src)
		i915_gem_request_reference(src);

	if (*pdst)
		i915_gem_request_unreference(*pdst);

	*pdst = src;
}

2094 2095 2096 2097 2098 2099
/*
 * XXX: i915_gem_request_completed should be here but currently needs the
 * definition of i915_seqno_passed() which is below. It will be moved in
 * a later patch when the call to i915_seqno_passed() is obsoleted...
 */

2100
struct drm_i915_file_private {
2101
	struct drm_i915_private *dev_priv;
2102
	struct drm_file *file;
2103

2104
	struct {
2105
		spinlock_t lock;
2106
		struct list_head request_list;
2107
		struct delayed_work idle_work;
2108
	} mm;
2109
	struct idr context_idr;
2110

2111
	atomic_t rps_wait_boost;
2112
	struct  intel_engine_cs *bsd_ring;
2113 2114
};

2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
	 */
	struct {
		u32 offset;
		u32 mask;
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
2180 2181 2182 2183
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
2184 2185 2186 2187 2188
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
2189 2190
		u32 condition_offset;
		u32 condition_mask;
2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
 * Each ring has an array of tables. Each table consists of an array of command
 * descriptors, which must be sorted with command opcodes in ascending order.
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

C
Chris Wilson 已提交
2205
/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
#define __I915__(p) ({ \
	struct drm_i915_private *__p; \
	if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
		__p = (struct drm_i915_private *)p; \
	else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
		__p = to_i915((struct drm_device *)p); \
	else \
		BUILD_BUG(); \
	__p; \
})
C
Chris Wilson 已提交
2216
#define INTEL_INFO(p) 	(&__I915__(p)->info)
2217
#define INTEL_DEVID(p)	(INTEL_INFO(p)->device_id)
2218

2219 2220
#define IS_I830(dev)		(INTEL_DEVID(dev) == 0x3577)
#define IS_845G(dev)		(INTEL_DEVID(dev) == 0x2562)
2221
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
2222
#define IS_I865G(dev)		(INTEL_DEVID(dev) == 0x2572)
2223
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
2224 2225
#define IS_I915GM(dev)		(INTEL_DEVID(dev) == 0x2592)
#define IS_I945G(dev)		(INTEL_DEVID(dev) == 0x2772)
2226 2227 2228
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
2229
#define IS_GM45(dev)		(INTEL_DEVID(dev) == 0x2A42)
2230
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
2231 2232
#define IS_PINEVIEW_G(dev)	(INTEL_DEVID(dev) == 0xa001)
#define IS_PINEVIEW_M(dev)	(INTEL_DEVID(dev) == 0xa011)
2233 2234
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
2235
#define IS_IRONLAKE_M(dev)	(INTEL_DEVID(dev) == 0x0046)
2236
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
2237 2238 2239 2240 2241 2242
#define IS_IVB_GT1(dev)		(INTEL_DEVID(dev) == 0x0156 || \
				 INTEL_DEVID(dev) == 0x0152 || \
				 INTEL_DEVID(dev) == 0x015a)
#define IS_SNB_GT1(dev)		(INTEL_DEVID(dev) == 0x0102 || \
				 INTEL_DEVID(dev) == 0x0106 || \
				 INTEL_DEVID(dev) == 0x010A)
2243
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
2244
#define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2245
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
2246
#define IS_BROADWELL(dev)	(!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2247
#define IS_SKYLAKE(dev)	(INTEL_INFO(dev)->is_skylake)
2248
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
2249
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
2250
				 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
2251
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
2252 2253 2254
				 ((INTEL_DEVID(dev) & 0xf) == 0x2  || \
				 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
				 (INTEL_DEVID(dev) & 0xf) == 0xe))
R
Rodrigo Vivi 已提交
2255 2256
#define IS_BDW_GT3(dev)		(IS_BROADWELL(dev) && \
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
B
Ben Widawsky 已提交
2257
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
2258
				 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2259
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
2260
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2261
/* ULX machines are also considered ULT. */
2262 2263
#define IS_HSW_ULX(dev)		(INTEL_DEVID(dev) == 0x0A0E || \
				 INTEL_DEVID(dev) == 0x0A1E)
2264
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2265

2266 2267 2268 2269 2270 2271
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2272 2273 2274 2275 2276
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
2277
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
2278
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
2279
#define IS_GEN9(dev)	(INTEL_INFO(dev)->gen == 9)
2280

2281 2282 2283 2284
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
2285
#define BSD2_RING		(1<<VCS2)
2286
#define HAS_BSD(dev)		(INTEL_INFO(dev)->ring_mask & BSD_RING)
2287
#define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING)
2288 2289 2290 2291
#define HAS_BLT(dev)		(INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)		(INTEL_INFO(dev)->ring_mask & VEBOX_RING)
#define HAS_LLC(dev)		(INTEL_INFO(dev)->has_llc)
#define HAS_WT(dev)		((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2292
				 __I915__(dev)->ellc_size)
2293 2294
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

2295
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
2296
#define HAS_LOGICAL_RING_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 8)
2297 2298
#define USES_PPGTT(dev)		(i915.enable_ppgtt)
#define USES_FULL_PPGTT(dev)	(i915.enable_ppgtt == 2)
2299

2300
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
2301 2302
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

2303 2304
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
2305 2306 2307 2308 2309 2310 2311 2312
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2313

2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2327
#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2328

2329
#define HAS_IPS(dev)		(IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2330

2331
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
2332
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
2333 2334
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev) || \
				 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2335
#define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \
I
Imre Deak 已提交
2336
				 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2337 2338
#define HAS_RC6(dev)		(INTEL_INFO(dev)->gen >= 6)
#define HAS_RC6p(dev)		(INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
P
Paulo Zanoni 已提交
2339

2340 2341 2342 2343 2344 2345
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2346 2347
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2348

2349
#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2350
#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2351
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2352 2353
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
2354
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2355
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2356

2357 2358
#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))

2359 2360 2361
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2362

2363 2364
#define GT_FREQUENCY_MULTIPLIER 50

2365 2366
#include "i915_trace.h"

R
Rob Clark 已提交
2367
extern const struct drm_ioctl_desc i915_ioctls[];
2368 2369
extern int i915_max_ioctl;

2370 2371
extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
extern int i915_resume_legacy(struct drm_device *dev);
2372 2373 2374
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
/* i915_params.c */
struct i915_params {
	int modeset;
	int panel_ignore_lid;
	unsigned int powersave;
	int semaphores;
	unsigned int lvds_downclock;
	int lvds_channel_mode;
	int panel_use_ssc;
	int vbt_sdvo_panel_type;
	int enable_rc6;
	int enable_fbc;
	int enable_ppgtt;
2388
	int enable_execlists;
2389 2390 2391 2392
	int enable_psr;
	unsigned int preliminary_hw_support;
	int disable_power_well;
	int enable_ips;
2393
	int invert_brightness;
2394
	int enable_cmd_parser;
2395 2396 2397
	/* leave bools at the end to not create holes */
	bool enable_hangcheck;
	bool fastboot;
2398 2399
	bool prefault_disable;
	bool reset;
2400
	bool disable_display;
2401
	bool disable_vtd_wa;
2402
	int use_mmio_flip;
2403
	bool mmio_debug;
2404 2405 2406
};
extern struct i915_params i915 __read_mostly;

L
Linus Torvalds 已提交
2407
				/* i915_dma.c */
2408
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
2409
extern int i915_driver_unload(struct drm_device *);
2410
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2411
extern void i915_driver_lastclose(struct drm_device * dev);
2412
extern void i915_driver_preclose(struct drm_device *dev,
2413
				 struct drm_file *file);
2414
extern void i915_driver_postclose(struct drm_device *dev,
2415
				  struct drm_file *file);
2416
extern int i915_driver_device_is_agp(struct drm_device * dev);
2417
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2418 2419
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2420
#endif
2421
extern int intel_gpu_reset(struct drm_device *dev);
2422
extern int i915_reset(struct drm_device *dev);
2423 2424 2425 2426
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2427
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2428
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2429

L
Linus Torvalds 已提交
2430
/* i915_irq.c */
2431
void i915_queue_hangcheck(struct drm_device *dev);
2432 2433 2434
__printf(3, 4)
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...);
L
Linus Torvalds 已提交
2435

2436 2437
extern void intel_irq_init(struct drm_i915_private *dev_priv);
extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2438 2439
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2440 2441

extern void intel_uncore_sanitize(struct drm_device *dev);
2442 2443
extern void intel_uncore_early_sanitize(struct drm_device *dev,
					bool restore_forcewake);
2444 2445
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
2446
extern void intel_uncore_fini(struct drm_device *dev);
2447
extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2448

2449
void
2450
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2451
		     u32 status_mask);
2452 2453

void
2454
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2455
		      u32 status_mask);
2456

2457 2458
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469
void
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
void
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)
2470

2471 2472 2473 2474 2475 2476 2477 2478 2479
/* i915_gem.c */
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2480 2481
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2482 2483 2484 2485
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
2486 2487 2488 2489 2490 2491
void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
					struct intel_engine_cs *ring);
void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
					 struct drm_file *file,
					 struct intel_engine_cs *ring,
					 struct drm_i915_gem_object *obj);
2492 2493 2494 2495 2496 2497 2498 2499
int i915_gem_ringbuffer_submission(struct drm_device *dev,
				   struct drm_file *file,
				   struct intel_engine_cs *ring,
				   struct intel_context *ctx,
				   struct drm_i915_gem_execbuffer2 *args,
				   struct list_head *vmas,
				   struct drm_i915_gem_object *batch_obj,
				   u64 exec_start, u32 flags);
2500 2501
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
2502 2503
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
2504 2505
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2506 2507 2508 2509
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2510 2511
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2512 2513
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2514 2515 2516 2517
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2518 2519 2520
int i915_gem_init_userptr(struct drm_device *dev);
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2521 2522
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2523 2524
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2525
void i915_gem_load(struct drm_device *dev);
2526 2527 2528 2529 2530 2531
unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
			      long target,
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
2532 2533
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2534 2535
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2536 2537
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
2538 2539
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm);
2540
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
2541
void i915_gem_vma_destroy(struct i915_vma *vma);
2542

2543 2544
#define PIN_MAPPABLE 0x1
#define PIN_NONBLOCK 0x2
2545
#define PIN_GLOBAL 0x4
2546 2547
#define PIN_OFFSET_BIAS 0x8
#define PIN_OFFSET_MASK (~4095)
2548 2549 2550 2551 2552 2553
int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
					  struct i915_address_space *vm,
					  uint32_t alignment,
					  uint64_t flags,
					  const struct i915_ggtt_view *view);
static inline
2554
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
2555
				     struct i915_address_space *vm,
2556
				     uint32_t alignment,
2557 2558 2559 2560 2561 2562 2563 2564
				     uint64_t flags)
{
	return i915_gem_object_pin_view(obj, vm, alignment, flags,
						&i915_ggtt_view_normal);
}

int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
		  u32 flags);
2565
int __must_check i915_vma_unbind(struct i915_vma *vma);
2566
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2567
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2568
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2569

2570 2571 2572
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush);

2573
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2574 2575
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
2576 2577 2578
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2579
		return sg_page_iter_page(&sg_iter);
2580 2581

	return NULL;
2582
}
2583 2584 2585 2586 2587 2588 2589 2590 2591 2592 2593
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2594
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2595
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2596
			 struct intel_engine_cs *to);
B
Ben Widawsky 已提交
2597
void i915_vma_move_to_active(struct i915_vma *vma,
2598
			     struct intel_engine_cs *ring);
2599 2600 2601
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
2602 2603 2604
int i915_gem_dumb_map_offset(struct drm_file *file_priv,
			     struct drm_device *dev, uint32_t handle,
			     uint64_t *offset);
2605 2606 2607 2608 2609 2610 2611 2612 2613
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625
static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
					      bool lazy_coherency)
{
	u32 seqno;

	BUG_ON(req == NULL);

	seqno = req->ring->get_seqno(req->ring, lazy_coherency);

	return i915_seqno_passed(seqno, req->seqno);
}

2626 2627
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2628
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2629
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2630

2631 2632
bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2633

2634
struct drm_i915_gem_request *
2635
i915_gem_find_active_request(struct intel_engine_cs *ring);
2636

2637
bool i915_gem_retire_requests(struct drm_device *dev);
2638
void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2639
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2640
				      bool interruptible);
2641
int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
2642

2643 2644 2645
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
M
Mika Kuoppala 已提交
2646
			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2647 2648 2649 2650
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
M
Mika Kuoppala 已提交
2651 2652 2653 2654 2655 2656
	return atomic_read(&error->reset_counter) & I915_WEDGED;
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2657
}
2658

2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670
static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
}

static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
}

2671
void i915_gem_reset(struct drm_device *dev);
2672
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2673
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2674
int __must_check i915_gem_init(struct drm_device *dev);
2675
int i915_gem_init_rings(struct drm_device *dev);
2676
int __must_check i915_gem_init_hw(struct drm_device *dev);
2677
int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2678
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2679
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2680
int __must_check i915_gpu_idle(struct drm_device *dev);
2681
int __must_check i915_gem_suspend(struct drm_device *dev);
2682
int __i915_add_request(struct intel_engine_cs *ring,
2683
		       struct drm_file *file,
2684 2685 2686
		       struct drm_i915_gem_object *batch_obj);
#define i915_add_request(ring) \
	__i915_add_request(ring, NULL, NULL)
2687
int __i915_wait_request(struct drm_i915_gem_request *req,
2688 2689 2690 2691
			unsigned reset_counter,
			bool interruptible,
			s64 *timeout,
			struct drm_i915_file_private *file_priv);
2692
int __must_check i915_wait_request(struct drm_i915_gem_request *req);
2693
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2694 2695 2696 2697
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2698 2699
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2700 2701
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2702
				     struct intel_engine_cs *pipelined);
2703
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2704
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2705
				int align);
2706
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2707
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2708

2709 2710
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2711
uint32_t
2712 2713
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2714

2715 2716 2717
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2718 2719 2720 2721 2722 2723
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2724 2725
void i915_gem_restore_fences(struct drm_device *dev);

2726 2727 2728 2729
unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
				       struct i915_address_space *vm,
				       enum i915_ggtt_view_type view);
static inline
2730
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2731 2732 2733 2734
				  struct i915_address_space *vm)
{
	return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
}
2735
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2736 2737 2738 2739
bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
			     struct i915_address_space *vm,
			     enum i915_ggtt_view_type view);
static inline
2740
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2741 2742 2743 2744 2745
			struct i915_address_space *vm)
{
	return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
}

2746 2747
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
2748 2749 2750 2751
struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
					  struct i915_address_space *vm,
					  const struct i915_ggtt_view *view);
static inline
2752
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763
				     struct i915_address_space *vm)
{
	return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
}

struct i915_vma *
i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
				       struct i915_address_space *vm,
				       const struct i915_ggtt_view *view);

static inline
2764 2765
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2766 2767 2768 2769 2770
				  struct i915_address_space *vm)
{
	return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
						&i915_ggtt_view_normal);
}
2771 2772

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
2773 2774 2775 2776 2777 2778 2779
static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			return true;
	return false;
}
2780

2781
/* Some GGTT VM helpers */
2782
#define i915_obj_to_ggtt(obj) \
2783 2784 2785 2786 2787 2788 2789 2790
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

2791 2792 2793 2794 2795 2796 2797 2798 2799
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
	WARN_ON(i915_is_ggtt(vm));

	return container_of(vm, struct i915_hw_ppgtt, base);
}


2800 2801
static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
2802
	return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2803 2804 2805 2806 2807
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
2808
	return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2809 2810 2811 2812 2813
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
2814
	return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2815
}
B
Ben Widawsky 已提交
2816 2817 2818 2819

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
2820
		      unsigned flags)
B
Ben Widawsky 已提交
2821
{
2822 2823
	return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
				   alignment, flags | PIN_GLOBAL);
B
Ben Widawsky 已提交
2824
}
2825

2826 2827 2828 2829 2830 2831 2832 2833
static inline int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
}

void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);

2834
/* i915_gem_context.c */
2835
int __must_check i915_gem_context_init(struct drm_device *dev);
2836
void i915_gem_context_fini(struct drm_device *dev);
2837
void i915_gem_context_reset(struct drm_device *dev);
2838
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2839
int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2840
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2841
int i915_switch_context(struct intel_engine_cs *ring,
2842 2843
			struct intel_context *to);
struct intel_context *
2844
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2845
void i915_gem_context_free(struct kref *ctx_ref);
2846 2847
struct drm_i915_gem_object *
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2848
static inline void i915_gem_context_reference(struct intel_context *ctx)
2849
{
2850
	kref_get(&ctx->ref);
2851 2852
}

2853
static inline void i915_gem_context_unreference(struct intel_context *ctx)
2854
{
2855
	kref_put(&ctx->ref, i915_gem_context_free);
2856 2857
}

2858
static inline bool i915_gem_context_is_default(const struct intel_context *c)
2859
{
2860
	return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2861 2862
}

2863 2864 2865 2866
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2867

2868 2869 2870 2871 2872 2873
/* i915_gem_evict.c */
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
					  unsigned alignment,
					  unsigned cache_level,
2874 2875
					  unsigned long start,
					  unsigned long end,
2876
					  unsigned flags);
2877 2878
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
int i915_gem_evict_everything(struct drm_device *dev);
2879

2880
/* belongs in i915_gem_gtt.h */
2881
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2882 2883 2884 2885
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}
2886

2887 2888
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
B
Ben Widawsky 已提交
2889
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2890
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2891
void i915_gem_cleanup_stolen(struct drm_device *dev);
2892 2893
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2894 2895 2896 2897 2898
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2899

2900
/* i915_gem_tiling.c */
2901
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2902
{
2903
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2904 2905 2906 2907 2908

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2909
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2910 2911
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2912 2913

/* i915_gem_debug.c */
2914 2915
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2916
#else
2917
#define i915_verify_lists(dev) 0
2918
#endif
L
Linus Torvalds 已提交
2919

2920
/* i915_debugfs.c */
2921 2922
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2923
#ifdef CONFIG_DEBUG_FS
2924 2925
void intel_display_crc_init(struct drm_device *dev);
#else
2926
static inline void intel_display_crc_init(struct drm_device *dev) {}
2927
#endif
2928 2929

/* i915_gpu_error.c */
2930 2931
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2932 2933
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2934
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2935
			      struct drm_i915_private *i915,
2936 2937 2938 2939 2940 2941
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2942 2943
void i915_capture_error_state(struct drm_device *dev, bool wedge,
			      const char *error_msg);
2944 2945 2946 2947 2948 2949
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2950
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2951

2952 2953 2954 2955 2956 2957 2958
/* i915_gem_batch_pool.c */
void i915_gem_batch_pool_init(struct drm_device *dev,
			      struct i915_gem_batch_pool *pool);
void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
struct drm_i915_gem_object*
i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);

2959
/* i915_cmd_parser.c */
2960
int i915_cmd_parser_get_version(void);
2961 2962 2963 2964
int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
int i915_parse_cmds(struct intel_engine_cs *ring,
2965 2966 2967 2968
		    struct drm_i915_gem_object *batch_obj,
		    u32 batch_start_offset,
		    bool is_master);

2969 2970 2971
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2972

2973 2974 2975
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2976

B
Ben Widawsky 已提交
2977 2978 2979 2980
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2981 2982 2983
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2984
static inline bool intel_gmbus_is_port_valid(unsigned port)
2985
{
2986
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2987 2988 2989 2990
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2991 2992
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2993
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2994 2995 2996
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2997 2998
extern void intel_i2c_reset(struct drm_device *dev);

2999
/* intel_opregion.c */
3000
#ifdef CONFIG_ACPI
3001
extern int intel_opregion_setup(struct drm_device *dev);
3002 3003
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
3004
extern void intel_opregion_asle_intr(struct drm_device *dev);
3005 3006
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
3007 3008
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
3009
#else
3010
static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
3011 3012
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3013
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
3014 3015 3016 3017 3018
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
3019 3020 3021 3022 3023
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
3024
#endif
3025

J
Jesse Barnes 已提交
3026 3027 3028 3029 3030 3031 3032 3033 3034
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
3035
/* modesetting */
3036
extern void intel_modeset_init_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
3037
extern void intel_modeset_init(struct drm_device *dev);
3038
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
3039
extern void intel_modeset_cleanup(struct drm_device *dev);
3040
extern void intel_connector_unregister(struct intel_connector *);
3041
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3042 3043
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
3044
extern void i915_redisable_vga(struct drm_device *dev);
3045
extern void i915_redisable_vga_power_on(struct drm_device *dev);
3046
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
3047
extern void intel_init_pch_refclk(struct drm_device *dev);
3048
extern void gen6_set_rps(struct drm_device *dev, u8 val);
3049
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
3050 3051
extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
				  bool enable);
3052 3053
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
3054
extern int intel_enable_rc6(const struct drm_device *dev);
3055

3056
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
3057 3058
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
3059 3060
int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
3061

3062 3063
void intel_notify_mmio_flip(struct intel_engine_cs *ring);

3064 3065
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
3066 3067
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
3068 3069

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
3070
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3071 3072
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
3073

B
Ben Widawsky 已提交
3074 3075 3076 3077
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
3078 3079
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
3080
void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
3081

3082 3083
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3084 3085

/* intel_sideband.c */
3086 3087 3088
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3089 3090 3091 3092 3093 3094
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3095 3096
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3097 3098
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3099 3100
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3101 3102 3103 3104
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
3105 3106
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3107

3108 3109
int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
B
Ben Widawsky 已提交
3110

3111 3112
#define FORCEWAKE_RENDER	(1 << 0)
#define FORCEWAKE_MEDIA		(1 << 1)
Z
Zhe Wang 已提交
3113 3114 3115
#define FORCEWAKE_BLITTER	(1 << 2)
#define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
					FORCEWAKE_BLITTER)
3116 3117


3118 3119 3120 3121 3122 3123 3124 3125 3126 3127 3128 3129 3130
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3131 3132 3133 3134 3135 3136
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
 * machine death. You have been warned.
 */
3137 3138
#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3139

3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
		u32 upper = I915_READ(upper_reg);			\
		u32 lower = I915_READ(lower_reg);			\
		u32 tmp = I915_READ(upper_reg);				\
		if (upper != tmp) {					\
			upper = tmp;					\
			lower = I915_READ(lower_reg);			\
			WARN_ON(I915_READ(upper_reg) != upper);		\
		}							\
		(u64)upper << 32 | lower; })

3151 3152 3153
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3154 3155 3156 3157
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3158

3159 3160
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
3161
	if (IS_VALLEYVIEW(dev))
3162
		return VLV_VGACNTRL;
3163 3164
	else if (INTEL_INFO(dev)->gen >= 5)
		return CPU_VGACNTRL;
3165 3166 3167 3168
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
3169 3170 3171 3172 3173
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186 3187 3188
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3189 3190 3191 3192 3193 3194 3195 3196 3197
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3198
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3199 3200 3201 3202 3203 3204 3205 3206 3207 3208

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3209 3210 3211 3212
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3213 3214 3215
	}
}

3216 3217 3218 3219 3220 3221 3222
static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
				      struct drm_i915_gem_request *req)
{
	if (ring->trace_irq_req == NULL && ring->irq_get(ring))
		i915_gem_request_assign(&ring->trace_irq_req, req);
}

L
Linus Torvalds 已提交
3223
#endif