i915_drv.h 53.5 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <linux/i2c-algo-bit.h>
39
#include <drm/intel-gtt.h>
40
#include <linux/backlight.h>
41
#include <linux/intel-iommu.h>
42
#include <linux/kref.h>
43

L
Linus Torvalds 已提交
44 45 46 47 48 49 50
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
51
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
52

53 54 55
enum pipe {
	PIPE_A = 0,
	PIPE_B,
56 57
	PIPE_C,
	I915_MAX_PIPES
58
};
59
#define pipe_name(p) ((p) + 'A')
60

P
Paulo Zanoni 已提交
61 62 63 64 65 66 67 68
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

69 70 71
enum plane {
	PLANE_A = 0,
	PLANE_B,
72
	PLANE_C,
73
};
74
#define plane_name(p) ((p) + 'A')
75

76 77 78 79 80 81 82 83 84 85
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

86 87
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

88 89
#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)

90 91 92 93
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

94 95 96 97 98 99 100 101 102 103
struct intel_pch_pll {
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
	int pll_reg;
	int fp0_reg;
	int fp1_reg;
};
#define I915_NUM_PLLS 2

104 105 106 107 108 109
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
110 111 112
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
113 114
 * 1.2: Add Power Management
 * 1.3: Add vblank support
115
 * 1.4: Fix cmdbuffer path, add heap destroy
116
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
117 118
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
119 120
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
121
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
122 123
#define DRIVER_PATCHLEVEL	0

124
#define WATCH_COHERENCY	0
125
#define WATCH_LISTS	0
126
#define WATCH_GTT	0
127

128 129 130 131 132 133 134 135 136
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
137
	struct drm_i915_gem_object *cur_obj;
138 139
};

140 141 142 143
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;
144
struct drm_i915_private;
145

146
struct intel_opregion {
147 148 149 150 151
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
152
	u32 __iomem *lid_state;
153
};
154
#define OPREGION_SIZE            (8*1024)
155

156 157 158
struct intel_overlay;
struct intel_overlay_error_state;

159 160 161 162
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
163
#define I915_FENCE_REG_NONE -1
164 165 166
#define I915_MAX_NUM_FENCES 16
/* 16 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 5
167 168

struct drm_i915_fence_reg {
169
	struct list_head lru_list;
170
	struct drm_i915_gem_object *obj;
171
	int pin_count;
172
};
173

174
struct sdvo_device_mapping {
C
Chris Wilson 已提交
175
	u8 initialized;
176 177 178
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
179
	u8 i2c_pin;
180
	u8 ddc_pin;
181 182
};

183 184
struct intel_display_error_state;

185
struct drm_i915_error_state {
186
	struct kref ref;
187 188
	u32 eir;
	u32 pgtbl_er;
189
	u32 ier;
B
Ben Widawsky 已提交
190
	u32 ccid;
B
Ben Widawsky 已提交
191
	bool waiting[I915_NUM_RINGS];
192
	u32 pipestat[I915_MAX_PIPES];
193 194
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
195 196 197 198
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
199
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
200
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
201
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
202 203 204
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
205
	u32 error; /* gen6+ */
206
	u32 err_int; /* gen7 */
207 208
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
209
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
210
	u32 seqno[I915_NUM_RINGS];
211
	u64 bbaddr;
212 213
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
214
	u32 faddr[I915_NUM_RINGS];
215
	u64 fence[I915_MAX_NUM_FENCES];
216
	struct timeval time;
217 218 219 220 221 222 223 224 225
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
		} *ringbuffer, *batchbuffer;
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
226
			u32 tail;
227 228 229
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
230
	struct drm_i915_error_buffer {
231
		u32 size;
232
		u32 name;
233
		u32 rseqno, wseqno;
234 235 236
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
237
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
238 239 240 241
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
242
		s32 ring:4;
243
		u32 cache_level:2;
244 245
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
246
	struct intel_overlay_error_state *overlay;
247
	struct intel_display_error_state *display;
248 249
};

250
struct drm_i915_display_funcs {
251
	bool (*fbc_enabled)(struct drm_device *dev);
252 253 254 255
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
256
	void (*update_wm)(struct drm_device *dev);
257 258
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
				 uint32_t sprite_width, int pixel_size);
259 260
	void (*update_linetime_wm)(struct drm_device *dev, int pipe,
				 struct drm_display_mode *mode);
261
	void (*modeset_global_resources)(struct drm_device *dev);
262 263 264 265 266
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     struct drm_display_mode *mode,
			     struct drm_display_mode *adjusted_mode,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
267 268
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
269
	void (*off)(struct drm_crtc *crtc);
270 271
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
272
	void (*fdi_link_train)(struct drm_crtc *crtc);
273
	void (*init_clock_gating)(struct drm_device *dev);
274 275 276
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
277 278
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
279 280 281 282 283 284 285
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

286 287 288 289 290
struct drm_i915_gt_funcs {
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

D
Daniel Vetter 已提交
291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316
#define DEV_INFO_FLAGS \
	DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
	DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
	DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
	DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
	DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
	DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
	DEV_INFO_FLAG(has_llc)

317
struct intel_device_info {
318
	u8 gen;
319 320 321 322 323 324 325 326 327 328 329
	u8 is_mobile:1;
	u8 is_i85x:1;
	u8 is_i915g:1;
	u8 is_i945gm:1;
	u8 is_g33:1;
	u8 need_gfx_hws:1;
	u8 is_g4x:1;
	u8 is_pineview:1;
	u8 is_broadwater:1;
	u8 is_crestline:1;
	u8 is_ivybridge:1;
330
	u8 is_valleyview:1;
331
	u8 has_force_wake:1;
332
	u8 is_haswell:1;
333 334 335 336 337 338 339 340 341
	u8 has_fbc:1;
	u8 has_pipe_cxsr:1;
	u8 has_hotplug:1;
	u8 cursor_needs_physical:1;
	u8 has_overlay:1;
	u8 overlay_needs_physical:1;
	u8 supports_tv:1;
	u8 has_bsd_ring:1;
	u8 has_blt_ring:1;
342
	u8 has_llc:1;
343 344
};

345 346 347
#define I915_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES 1024
struct i915_hw_ppgtt {
B
Ben Widawsky 已提交
348
	struct drm_device *dev;
349 350 351 352 353 354 355
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
	dma_addr_t scratch_page_dma_addr;
};

356 357 358 359 360

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
	int id;
361
	bool is_initialized;
362 363 364 365 366
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
};

367
enum no_fbc_reason {
C
Chris Wilson 已提交
368
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
369 370 371 372 373
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
374
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
375
	FBC_MODULE_PARAM,
376 377
};

378
enum intel_pch {
379
	PCH_NONE = 0,	/* No PCH present */
380 381
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
382
	PCH_LPT,	/* Lynxpoint PCH */
383 384
};

385 386 387 388 389
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

390
#define QUIRK_PIPEA_FORCE (1<<0)
391
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
392
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
393

394
struct intel_fbdev;
395
struct intel_fbc_work;
396

397 398
struct intel_gmbus {
	struct i2c_adapter adapter;
399
	u32 force_bit;
400
	u32 reg0;
401
	u32 gpio_reg;
402
	struct i2c_algo_bit_data bit_algo;
403 404 405
	struct drm_i915_private *dev_priv;
};

406
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
407 408 409
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
410
	u32 saveDSPARB;
J
Jesse Barnes 已提交
411 412 413 414 415 416 417 418 419 420 421 422 423 424 425
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
426
	u32 saveTRANSACONF;
427 428 429 430 431 432
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
433
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
434 435 436
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
437
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
438 439 440
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
441
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
442 443
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
444 445
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
446 447 448 449 450 451 452 453 454 455 456
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
457
	u32 saveTRANSBCONF;
458 459 460 461 462 463
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
464
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
465 466 467
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
468
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
469 470
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
471 472 473
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
474 475 476
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
477 478
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
479 480 481 482 483 484
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
485
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
486 487 488
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
489
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
490 491 492 493
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
494 495 496
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
497 498 499 500 501 502
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
503 504
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
505 506 507 508 509
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
510
	u8 saveGR[25];
J
Jesse Barnes 已提交
511
	u8 saveAR_INDEX;
512
	u8 saveAR[21];
J
Jesse Barnes 已提交
513
	u8 saveDACMASK;
514
	u8 saveCR[37];
515
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
516 517 518 519 520 521 522
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
523 524 525 526 527 528 529 530 531 532 533
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
534 535 536 537 538 539 540 541 542 543
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
544 545 546 547 548 549 550 551 552 553
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
554
	u32 saveMCHBAR_RENDER_STANDBY;
555
	u32 savePCH_PORT_HOTPLUG;
556
};
557 558 559 560 561 562 563 564 565 566 567 568 569

struct intel_gen6_power_mgmt {
	struct work_struct work;
	u32 pm_iir;
	/* lock - irqsave spinlock that protectects the work_struct and
	 * pm_iir. */
	spinlock_t lock;

	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
570 571

	struct delayed_work delayed_resume_work;
572 573 574 575 576 577

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
};

struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
597 598 599

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
600 601
};

602 603 604 605 606 607 608 609 610 611 612 613 614
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

615 616 617 618 619
struct intel_l3_parity {
	u32 *remap_info;
	struct work_struct error_work;
};

620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
typedef struct drm_i915_private {
	struct drm_device *dev;

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

	struct drm_i915_gt_funcs gt;
	/** gt_fifo_count and the subsequent register write are synchronized
	 * with dev->struct_mutex. */
	unsigned gt_fifo_count;
	/** forcewake_count is protected by gt_lock */
	unsigned forcewake_count;
	/** gt_lock is also taken in irq contexts. */
	struct spinlock gt_lock;

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
	uint32_t next_seqno;

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

	/* DPIO indirect register protection */
	spinlock_t dpio_lock;

	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 pipestat[2];
	u32 irq_mask;
	u32 gt_irq_mask;
	u32 pch_irq_mask;

	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

	int num_pipe;
	int num_pch_pll;

	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd[I915_NUM_RINGS];
	uint32_t prev_instdone[I915_NUM_INSTDONE_REG];

	unsigned int stop_rings;

	unsigned long cfb_size;
	unsigned int cfb_fb;
	enum plane cfb_plane;
	int cfb_y;
	struct intel_fbc_work *fbc_work;

	struct intel_opregion opregion;

	/* overlay */
	struct intel_overlay *overlay;
	bool sprite_scaling_enabled;

	/* LVDS info */
	int backlight_level;  /* restore backlight to this value */
	bool backlight_enabled;
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits from the VBIOS */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
	unsigned int lvds_val; /* used for checking LVDS channel mode */
	struct {
		int rate;
		int lanes;
		int preemphasis;
		int vswing;

		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
	} edp;
	bool no_aux_handshake;

	int crt_ddc_pin;
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

	spinlock_t error_lock;
	/* Protected by dev->error_lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct error_work;
	struct completion error_completion;
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
746
	unsigned short pch_id;
747 748 749 750 751

	unsigned long quirks;

	/* Register state */
	bool modeset_on_lid;
752 753

	struct {
754
		/** Bridge to intel-gtt-ko */
755
		struct intel_gtt *gtt;
756
		/** Memory allocator for GTT stolen memory */
757
		struct drm_mm stolen;
758
		/** Memory allocator for GTT */
759
		struct drm_mm gtt_space;
D
Daniel Vetter 已提交
760 761
		/** List of all objects in gtt_space. Used to restore gtt
		 * mappings on resume */
C
Chris Wilson 已提交
762 763 764 765 766 767 768
		struct list_head bound_list;
		/**
		 * List of objects which are not bound to the GTT (thus
		 * are idle and not used by the GPU) but still have
		 * (presumably uncached) pages still attached.
		 */
		struct list_head unbound_list;
769 770 771

		/** Usable portion of the GTT for GEM */
		unsigned long gtt_start;
772
		unsigned long gtt_mappable_end;
773
		unsigned long gtt_end;
774

775
		struct io_mapping *gtt_mapping;
776
		phys_addr_t gtt_base_addr;
777
		int gtt_mtrr;
778

779 780 781
		/** PPGTT used for aliasing the PPGTT with the GTT */
		struct i915_hw_ppgtt *aliasing_ppgtt;

782
		struct shrinker inactive_shrinker;
783
		bool shrinker_no_lock_stealing;
784

785 786 787 788 789 790 791 792 793 794 795
		/**
		 * List of objects currently involved in rendering.
		 *
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head active_list;

796 797 798 799
		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
800 801
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
802 803 804 805 806 807
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

808 809 810
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

811 812 813 814 815 816 817 818 819
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

820 821 822 823 824 825
		/**
		 * Are we in a non-interruptible section of code like
		 * modesetting?
		 */
		bool interruptible;

826 827 828 829 830 831 832 833 834 835 836 837 838 839
		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
L
Lucas De Marchi 已提交
840
		 * It prevents command submission from occurring and makes
841 842
		 * every pending request fail
		 */
843
		atomic_t wedged;
844 845 846 847 848

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
849 850 851

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
852

853 854
		/* accounting, useful for userland debugging */
		size_t gtt_total;
855 856
		size_t mappable_gtt_total;
		size_t object_memory;
857
		u32 object_count;
858
	} mm;
859 860 861

	/* Kernel Modesetting */

862
	struct sdvo_device_mapping sdvo_mappings[2];
863 864
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
865 866
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
867

J
Jesse Barnes 已提交
868 869
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
870 871
	wait_queue_head_t pending_flip_queue;

872
	struct intel_pch_pll pch_plls[I915_NUM_PLLS];
873
	struct intel_ddi_plls ddi_plls;
874

875 876 877
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
878 879
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
880
	u16 orig_clock;
Z
Zhao Yakui 已提交
881 882
	int child_dev_num;
	struct child_device_config *child_dev;
883

884
	bool mchbar_need_disable;
885

886 887
	struct intel_l3_parity l3_parity;

888
	/* gen6+ rps state */
889
	struct intel_gen6_power_mgmt rps;
890

891 892
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
893
	struct intel_ilk_power_mgmt ips;
894 895

	enum no_fbc_reason no_fbc_reason;
896

897 898
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
899

900 901
	unsigned long last_gpu_reset;

902 903
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
904

905 906 907 908 909 910
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

911 912
	struct backlight_device *backlight;

913
	struct drm_property *broadcast_rgb_property;
914
	struct drm_property *force_audio_property;
915

916 917
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
918

919 920
	bool fdi_rx_polarity_reversed;

921
	struct i915_suspend_saved_registers regfile;
922 923 924 925

	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
L
Linus Torvalds 已提交
926 927
} drm_i915_private_t;

928 929 930 931 932
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

933 934 935 936 937 938 939
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

940
enum i915_cache_level {
941
	I915_CACHE_NONE = 0,
942
	I915_CACHE_LLC,
943
	I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
944 945
};

946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

964
struct drm_i915_gem_object {
965
	struct drm_gem_object base;
966

967 968
	const struct drm_i915_gem_object_ops *ops;

969 970
	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
D
Daniel Vetter 已提交
971
	struct list_head gtt_list;
972

973
	/** This object's place on the active/inactive lists */
974 975
	struct list_head ring_list;
	struct list_head mm_list;
976 977
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
978 979

	/**
980 981 982
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
983
	 */
984
	unsigned int active:1;
985 986 987 988 989

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
990
	unsigned int dirty:1;
991 992 993 994 995 996

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
997
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
998 999 1000 1001

	/**
	 * Advice: are the backing pages purgeable?
	 */
1002
	unsigned int madv:2;
1003 1004 1005 1006

	/**
	 * Current tiling mode for the object.
	 */
1007
	unsigned int tiling_mode:2;
1008 1009 1010 1011 1012 1013 1014 1015
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1016 1017 1018 1019 1020 1021 1022 1023 1024 1025

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
1026
	unsigned int pin_count:4;
1027
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1028

1029 1030 1031 1032
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1033
	unsigned int map_and_fenceable:1;
1034

1035 1036 1037 1038 1039
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1040 1041
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1042

1043 1044 1045 1046 1047 1048
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1049 1050
	unsigned int cache_level:2;

1051
	unsigned int has_aliasing_ppgtt_mapping:1;
1052
	unsigned int has_global_gtt_mapping:1;
1053
	unsigned int has_dma_mapping:1;
1054

1055
	struct sg_table *pages;
1056
	int pages_pin_count;
1057

1058
	/* prime dma-buf support */
1059 1060 1061
	void *dma_buf_vmapping;
	int vmapping_count;

1062 1063 1064 1065 1066
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
1067
	struct drm_i915_gem_exec_object2 *exec_entry;
1068

1069 1070 1071 1072 1073 1074
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
1075

1076 1077
	struct intel_ring_buffer *ring;

1078
	/** Breadcrumb of last rendering to the buffer. */
1079 1080
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1081 1082
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1083

1084
	/** Current tiling stride for the object, if it's tiled. */
1085
	uint32_t stride;
1086

1087
	/** Record of address bit 17 of each page at last unbind. */
1088
	unsigned long *bit_17;
1089

J
Jesse Barnes 已提交
1090 1091 1092
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
1093 1094 1095

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1096

1097 1098 1099 1100 1101 1102
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
1103
};
1104
#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1105

1106
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1107

1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1119 1120 1121
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1122 1123 1124
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1125 1126 1127
	/** Postion in the ringbuffer of the end of the request */
	u32 tail;

1128 1129 1130
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1131
	/** global list entry for this request */
1132
	struct list_head list;
1133

1134
	struct drm_i915_file_private *file_priv;
1135 1136
	/** file_priv list entry for this request */
	struct list_head client_list;
1137 1138 1139 1140
};

struct drm_i915_file_private {
	struct {
1141
		struct spinlock lock;
1142
		struct list_head request_list;
1143
	} mm;
1144
	struct idr context_idr;
1145 1146
};

1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1167
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1168 1169 1170
#define IS_IVB_GT1(dev)		((dev)->pci_device == 0x0156 || \
				 (dev)->pci_device == 0x0152 ||	\
				 (dev)->pci_device == 0x015a)
1171 1172 1173
#define IS_SNB_GT1(dev)		((dev)->pci_device == 0x0102 || \
				 (dev)->pci_device == 0x0106 ||	\
				 (dev)->pci_device == 0x010A)
1174
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1175
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1176
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1177 1178
#define IS_ULT(dev)		(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0A00)
1179

1180 1181 1182 1183 1184 1185
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1186 1187 1188 1189 1190
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1191
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1192 1193 1194

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
1195
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1196 1197
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1198
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1199
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1200

1201
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1202 1203
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1204 1205 1206
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1225
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1226

1227 1228 1229 1230 1231 1232 1233
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1234
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1235
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1236 1237
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1238
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1239

1240 1241
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1242
#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1243

1244 1245
#define GT_FREQUENCY_MULTIPLIER 50

1246 1247
#include "i915_trace.h"

1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

1269
extern struct drm_ioctl_desc i915_ioctls[];
1270
extern int i915_max_ioctl;
1271 1272 1273
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1274
extern int i915_semaphores __read_mostly;
1275
extern unsigned int i915_lvds_downclock __read_mostly;
1276
extern int i915_lvds_channel_mode __read_mostly;
1277
extern int i915_panel_use_ssc __read_mostly;
1278
extern int i915_vbt_sdvo_panel_type __read_mostly;
1279
extern int i915_enable_rc6 __read_mostly;
1280
extern int i915_enable_fbc __read_mostly;
1281
extern bool i915_enable_hangcheck __read_mostly;
1282
extern int i915_enable_ppgtt __read_mostly;
1283
extern unsigned int i915_preliminary_hw_support __read_mostly;
1284

1285 1286
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1287 1288 1289
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1290
				/* i915_dma.c */
1291
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1292
extern void i915_kernel_lost_context(struct drm_device * dev);
1293
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1294
extern int i915_driver_unload(struct drm_device *);
1295
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1296
extern void i915_driver_lastclose(struct drm_device * dev);
1297 1298
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1299 1300
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1301
extern int i915_driver_device_is_agp(struct drm_device * dev);
1302
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1303 1304
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1305
#endif
1306
extern int i915_emit_box(struct drm_device *dev,
1307 1308
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1309
extern int intel_gpu_reset(struct drm_device *dev);
1310
extern int i915_reset(struct drm_device *dev);
1311 1312 1313 1314 1315
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1316
extern void intel_console_resume(struct work_struct *work);
1317

L
Linus Torvalds 已提交
1318
/* i915_irq.c */
B
Ben Gamari 已提交
1319
void i915_hangcheck_elapsed(unsigned long data);
1320
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1321

1322
extern void intel_irq_init(struct drm_device *dev);
1323
extern void intel_gt_init(struct drm_device *dev);
1324
extern void intel_gt_reset(struct drm_device *dev);
1325

1326 1327
void i915_error_state_free(struct kref *error_ref);

1328 1329 1330 1331 1332 1333
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1334
void intel_enable_asle(struct drm_device *dev);
1335

1336 1337 1338 1339 1340 1341
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1342

1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1354 1355
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1356 1357 1358 1359 1360 1361
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1362 1363
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1364 1365 1366 1367 1368 1369
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1370 1371 1372 1373
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1374 1375
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1376 1377
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1378 1379 1380 1381 1382 1383 1384 1385
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1386 1387
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1388 1389
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1390 1391
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
1392 1393
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1394 1395
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1396
void i915_gem_free_object(struct drm_gem_object *obj);
1397 1398
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
1399 1400
				     bool map_and_fenceable,
				     bool nonblocking);
1401
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1402
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1403
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1404
void i915_gem_lastclose(struct drm_device *dev);
1405

1406
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1407 1408 1409
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
	struct scatterlist *sg = obj->pages->sgl;
1410 1411 1412 1413 1414
	int nents = obj->pages->nents;
	while (nents > SG_MAX_SINGLE_ALLOC) {
		if (n < SG_MAX_SINGLE_ALLOC - 1)
			break;

1415 1416
		sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
		n -= SG_MAX_SINGLE_ALLOC - 1;
1417
		nents -= SG_MAX_SINGLE_ALLOC - 1;
1418 1419 1420
	}
	return sg_page(sg+n);
}
1421 1422 1423 1424 1425 1426 1427 1428 1429 1430 1431
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

1432
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1433 1434
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
1435
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1436
				    struct intel_ring_buffer *ring);
1437

1438 1439 1440 1441 1442 1443
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1444
			  uint32_t handle);
1445 1446 1447 1448 1449 1450 1451 1452 1453
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1454
extern int i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1455

1456
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1457
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1458

1459
static inline bool
1460 1461 1462 1463 1464
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1465 1466 1467
		return true;
	} else
		return false;
1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1479
void i915_gem_retire_requests(struct drm_device *dev);
1480
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1481 1482
int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
				      bool interruptible);
1483

1484
void i915_gem_reset(struct drm_device *dev);
1485
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1486 1487 1488
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1489
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1490
int __must_check i915_gem_init(struct drm_device *dev);
1491
int __must_check i915_gem_init_hw(struct drm_device *dev);
B
Ben Widawsky 已提交
1492
void i915_gem_l3_remap(struct drm_device *dev);
1493
void i915_gem_init_swizzling(struct drm_device *dev);
D
Daniel Vetter 已提交
1494
void i915_gem_init_ppgtt(struct drm_device *dev);
J
Jesse Barnes 已提交
1495
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1496
int __must_check i915_gpu_idle(struct drm_device *dev);
1497
int __must_check i915_gem_idle(struct drm_device *dev);
1498 1499
int i915_add_request(struct intel_ring_buffer *ring,
		     struct drm_file *file,
1500
		     u32 *seqno);
1501 1502
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1503
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1504 1505 1506 1507
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1508 1509
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1510 1511
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1512
				     struct intel_ring_buffer *pipelined);
1513
int i915_gem_attach_phys_object(struct drm_device *dev,
1514
				struct drm_i915_gem_object *obj,
1515 1516
				int id,
				int align);
1517
void i915_gem_detach_phys_object(struct drm_device *dev,
1518
				 struct drm_i915_gem_object *obj);
1519
void i915_gem_free_all_phys_object(struct drm_device *dev);
1520
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1521

1522
uint32_t
1523 1524 1525
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode);
1526

1527 1528 1529
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1530 1531 1532 1533 1534 1535
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

1536 1537 1538 1539
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1540 1541
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
1542 1543 1544 1545
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
1546

1547
/* i915_gem_gtt.c */
1548 1549
int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1550 1551 1552 1553 1554
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
1555

1556
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1557 1558
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1559
				enum i915_cache_level cache_level);
1560
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1561
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1562 1563 1564 1565
void i915_gem_init_global_gtt(struct drm_device *dev,
			      unsigned long start,
			      unsigned long mappable_end,
			      unsigned long end);
1566 1567
int i915_gem_gtt_init(struct drm_device *dev);
void i915_gem_gtt_fini(struct drm_device *dev);
1568
static inline void i915_gem_chipset_flush(struct drm_device *dev)
1569 1570 1571 1572 1573
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

1574

1575
/* i915_gem_evict.c */
1576
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1577 1578
					  unsigned alignment,
					  unsigned cache_level,
1579 1580
					  bool mappable,
					  bool nonblock);
C
Chris Wilson 已提交
1581
int i915_gem_evict_everything(struct drm_device *dev);
1582

1583 1584 1585 1586
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
void i915_gem_cleanup_stolen(struct drm_device *dev);

1587 1588
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1589 1590
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1591 1592

/* i915_gem_debug.c */
1593
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1594
			  const char *where, uint32_t mark);
1595 1596
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1597
#else
1598
#define i915_verify_lists(dev) 0
1599
#endif
1600 1601 1602
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1603
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1604

1605
/* i915_debugfs.c */
1606 1607
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1608

1609 1610 1611
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1612 1613 1614 1615

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1616

B
Ben Widawsky 已提交
1617 1618 1619 1620
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

1621 1622 1623
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
1624 1625
extern inline bool intel_gmbus_is_port_valid(unsigned port)
{
1626
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1627 1628 1629 1630
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
1631 1632
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1633 1634 1635 1636
extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1637 1638
extern void intel_i2c_reset(struct drm_device *dev);

1639
/* intel_opregion.c */
1640 1641 1642 1643
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1644 1645 1646
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1647
#else
1648 1649
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1650 1651 1652
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1653
#endif
1654

J
Jesse Barnes 已提交
1655 1656 1657 1658 1659 1660 1661 1662 1663
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1664
/* modesetting */
1665
extern void intel_modeset_init_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
1666
extern void intel_modeset_init(struct drm_device *dev);
1667
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1668
extern void intel_modeset_cleanup(struct drm_device *dev);
1669
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1670 1671
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
1672
extern bool intel_fbc_enabled(struct drm_device *dev);
1673
extern void intel_disable_fbc(struct drm_device *dev);
1674
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
1675
extern void intel_init_pch_refclk(struct drm_device *dev);
1676
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1677 1678
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
1679
extern int intel_enable_rc6(const struct drm_device *dev);
1680

1681
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
1682 1683
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1684

1685
/* overlay */
1686
#ifdef CONFIG_DEBUG_FS
1687 1688
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1689 1690 1691 1692 1693

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
extern void intel_display_print_error_state(struct seq_file *m,
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1694
#endif
1695

B
Ben Widawsky 已提交
1696 1697 1698 1699
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1700 1701
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1702
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
1703

B
Ben Widawsky 已提交
1704 1705 1706
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);

1707
#define __i915_read(x, y) \
1708
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1709

1710 1711 1712 1713 1714 1715 1716
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
1717 1718
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1735 1736
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1737 1738 1739

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
1740 1741 1742 1743

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

1744

L
Linus Torvalds 已提交
1745
#endif