i915_drv.h 90.8 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include "intel_lrc.h"
39
#include "i915_gem_gtt.h"
40
#include "i915_gem_render_state.h"
41
#include <linux/io-mapping.h>
42
#include <linux/i2c.h>
43
#include <linux/i2c-algo-bit.h>
44
#include <drm/intel-gtt.h>
45
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
D
Daniel Vetter 已提交
46
#include <drm/drm_gem.h>
47
#include <linux/backlight.h>
48
#include <linux/hashtable.h>
49
#include <linux/intel-iommu.h>
50
#include <linux/kref.h>
51
#include <linux/pm_qos.h>
52

L
Linus Torvalds 已提交
53 54 55 56 57
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
58
#define DRIVER_DATE		"20141024"
L
Linus Torvalds 已提交
59

60 61 62
#undef WARN_ON
#define WARN_ON(x)		WARN(x, "WARN_ON(" #x ")")

63
enum pipe {
64
	INVALID_PIPE = -1,
65 66
	PIPE_A = 0,
	PIPE_B,
67
	PIPE_C,
68 69
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
70
};
71
#define pipe_name(p) ((p) + 'A')
72

P
Paulo Zanoni 已提交
73 74 75 76
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
77 78
	TRANSCODER_EDP,
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
79 80 81
};
#define transcoder_name(t) ((t) + 'A')

82 83 84 85 86 87 88 89
/*
 * This is the maximum (across all platforms) number of planes (primary +
 * sprites) that can be active at the same time on one pipe.
 *
 * This value doesn't count the cursor plane.
 */
#define I915_MAX_PLANES	3

90 91 92
enum plane {
	PLANE_A = 0,
	PLANE_B,
93
	PLANE_C,
94
};
95
#define plane_name(p) ((p) + 'A')
96

97
#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
98

99 100 101 102 103 104 105 106 107 108
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

109
#define I915_NUM_PHYS_VLV 2
110 111 112 113 114 115 116 117 118 119 120

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

121 122 123 124 125 126 127 128 129 130
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
131
	POWER_DOMAIN_TRANSCODER_EDP,
I
Imre Deak 已提交
132 133 134 135 136 137 138 139 140 141 142
	POWER_DOMAIN_PORT_DDI_A_2_LANES,
	POWER_DOMAIN_PORT_DDI_A_4_LANES,
	POWER_DOMAIN_PORT_DDI_B_2_LANES,
	POWER_DOMAIN_PORT_DDI_B_4_LANES,
	POWER_DOMAIN_PORT_DDI_C_2_LANES,
	POWER_DOMAIN_PORT_DDI_C_4_LANES,
	POWER_DOMAIN_PORT_DDI_D_2_LANES,
	POWER_DOMAIN_PORT_DDI_D_4_LANES,
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
143
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
144
	POWER_DOMAIN_AUDIO,
P
Paulo Zanoni 已提交
145
	POWER_DOMAIN_PLLS,
146
	POWER_DOMAIN_INIT,
147 148

	POWER_DOMAIN_NUM,
149 150 151 152 153
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
154 155 156
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
157

158 159 160 161 162 163 164 165 166 167 168 169 170
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

171 172 173 174 175 176
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
177

178 179
#define for_each_pipe(__dev_priv, __p) \
	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
180 181
#define for_each_plane(pipe, p) \
	for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
182
#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
183

184 185 186
#define for_each_crtc(dev, crtc) \
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)

187 188 189
#define for_each_intel_crtc(dev, intel_crtc) \
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)

190 191 192 193 194
#define for_each_intel_encoder(dev, intel_encoder)		\
	list_for_each_entry(intel_encoder,			\
			    &(dev)->mode_config.encoder_list,	\
			    base.head)

195 196 197 198
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

199 200 201 202
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
		if ((intel_connector)->base.encoder == (__encoder))

203 204 205 206
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
		if ((1 << (domain)) & (mask))

207
struct drm_i915_private;
208
struct i915_mm_struct;
209
struct i915_mmu_object;
210

211 212 213
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
214 215 216 217
	DPLL_ID_PCH_PLL_A = 0,
	DPLL_ID_PCH_PLL_B = 1,
	DPLL_ID_WRPLL1 = 0,
	DPLL_ID_WRPLL2 = 1,
218 219 220
};
#define I915_NUM_PLLS 2

221
struct intel_dpll_hw_state {
222
	/* i9xx, pch plls */
223
	uint32_t dpll;
224
	uint32_t dpll_md;
225 226
	uint32_t fp0;
	uint32_t fp1;
227 228

	/* hsw, bdw */
229
	uint32_t wrpll;
230 231
};

232
struct intel_shared_dpll_config {
233
	unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
234 235 236 237 238
	struct intel_dpll_hw_state hw_state;
};

struct intel_shared_dpll {
	struct intel_shared_dpll_config config;
239 240
	struct intel_shared_dpll_config *new_config;

241 242
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
243 244 245
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
246 247
	/* The mode_set hook is optional and should be used together with the
	 * intel_prepare_shared_dpll function. */
248 249
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
250 251 252 253
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
254 255 256
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
257 258
};

259 260 261 262 263 264 265 266 267 268 269 270 271
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

L
Linus Torvalds 已提交
272 273 274
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
275 276
 * 1.2: Add Power Management
 * 1.3: Add vblank support
277
 * 1.4: Fix cmdbuffer path, add heap destroy
278
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
279 280
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
281 282
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
283
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
284 285
#define DRIVER_PATCHLEVEL	0

286
#define WATCH_LISTS	0
287

288 289 290 291 292
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

293
struct intel_opregion {
294 295 296
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
297 298
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
299 300
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
301
	u32 __iomem *lid_state;
302
	struct work_struct asle_work;
303
};
304
#define OPREGION_SIZE            (8*1024)
305

306 307 308
struct intel_overlay;
struct intel_overlay_error_state;

309 310
struct drm_local_map;

311
struct drm_i915_master_private {
312
	struct drm_local_map *sarea;
313 314
	struct _drm_i915_sarea *sarea_priv;
};
315
#define I915_FENCE_REG_NONE -1
316 317 318
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
319 320

struct drm_i915_fence_reg {
321
	struct list_head lru_list;
322
	struct drm_i915_gem_object *obj;
323
	int pin_count;
324
};
325

326
struct sdvo_device_mapping {
C
Chris Wilson 已提交
327
	u8 initialized;
328 329 330
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
331
	u8 i2c_pin;
332
	u8 ddc_pin;
333 334
};

335 336
struct intel_display_error_state;

337
struct drm_i915_error_state {
338
	struct kref ref;
B
Ben Widawsky 已提交
339 340
	struct timeval time;

341
	char error_msg[128];
342
	u32 reset_count;
343
	u32 suspend_count;
344

B
Ben Widawsky 已提交
345
	/* Generic register state */
346 347
	u32 eir;
	u32 pgtbl_er;
348
	u32 ier;
349
	u32 gtier[4];
B
Ben Widawsky 已提交
350
	u32 ccid;
351 352
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
353 354 355
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 done_reg;
356 357 358 359
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
B
Ben Widawsky 已提交
360 361 362 363
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;
364
	struct drm_i915_error_object *semaphore_obj;
B
Ben Widawsky 已提交
365

366
	struct drm_i915_error_ring {
367
		bool valid;
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
		/* Software tracked state */
		bool waiting;
		int hangcheck_score;
		enum intel_ring_hangcheck_action hangcheck_action;
		int num_requests;

		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 semaphore_seqno[I915_NUM_RINGS - 1];

		/* Register state */
		u32 tail;
		u32 head;
		u32 ctl;
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 instdone;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
393
		u64 acthd;
394
		u32 fault_reg;
395
		u64 faddr;
396 397 398
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_RINGS - 1];

399 400 401 402
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
403
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
404

405 406 407
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
408
			u32 tail;
409
		} *requests;
410 411 412 413 414 415 416 417

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
418 419 420

		pid_t pid;
		char comm[TASK_COMM_LEN];
421
	} ring[I915_NUM_RINGS];
422

423
	struct drm_i915_error_buffer {
424
		u32 size;
425
		u32 name;
426
		u32 rseqno, wseqno;
427 428 429
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
430
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
431 432 433 434
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
435
		u32 userptr:1;
436
		s32 ring:4;
437
		u32 cache_level:3;
438
	} **active_bo, **pinned_bo;
439

440
	u32 *active_bo_count, *pinned_bo_count;
441
	u32 vm_count;
442 443
};

444
struct intel_connector;
445
struct intel_encoder;
446
struct intel_crtc_config;
447
struct intel_plane_config;
448
struct intel_crtc;
449 450
struct intel_limit;
struct dpll;
451

452
struct drm_i915_display_funcs {
453
	bool (*fbc_enabled)(struct drm_device *dev);
454
	void (*enable_fbc)(struct drm_crtc *crtc);
455 456 457
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
458 459 460 461 462 463 464 465 466 467 468 469 470 471
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
472
			  struct intel_crtc *crtc,
473 474 475
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
476
	void (*update_wm)(struct drm_crtc *crtc);
477 478
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
479 480
				 uint32_t sprite_width, uint32_t sprite_height,
				 int pixel_size, bool enable, bool scaled);
481
	void (*modeset_global_resources)(struct drm_device *dev);
482 483 484 485
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
486 487
	void (*get_plane_config)(struct intel_crtc *,
				 struct intel_plane_config *);
488
	int (*crtc_compute_clock)(struct intel_crtc *crtc);
489 490
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
491
	void (*off)(struct drm_crtc *crtc);
492 493 494 495
	void (*audio_codec_enable)(struct drm_connector *connector,
				   struct intel_encoder *encoder,
				   struct drm_display_mode *mode);
	void (*audio_codec_disable)(struct intel_encoder *encoder);
496
	void (*fdi_link_train)(struct drm_crtc *crtc);
497
	void (*init_clock_gating)(struct drm_device *dev);
498 499
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
500
			  struct drm_i915_gem_object *obj,
501
			  struct intel_engine_cs *ring,
502
			  uint32_t flags);
503 504 505
	void (*update_primary_plane)(struct drm_crtc *crtc,
				     struct drm_framebuffer *fb,
				     int x, int y);
506
	void (*hpd_irq_setup)(struct drm_device *dev);
507 508 509 510 511
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
512 513 514 515 516 517 518

	int (*setup_backlight)(struct intel_connector *connector);
	uint32_t (*get_backlight)(struct intel_connector *connector);
	void (*set_backlight)(struct intel_connector *connector,
			      uint32_t level);
	void (*disable_backlight)(struct intel_connector *connector);
	void (*enable_backlight)(struct intel_connector *connector);
519 520
};

521
struct intel_uncore_funcs {
522 523 524 525
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
							int fw_engine);
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
							int fw_engine);
526 527 528 529 530 531 532 533 534 535 536 537 538 539

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
540 541
};

542 543 544 545 546 547 548
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
549

550 551 552
	unsigned fw_rendercount;
	unsigned fw_mediacount;

553
	struct timer_list force_wake_timer;
554 555
};

556 557 558 559 560 561 562 563 564 565 566 567 568 569
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
570
	func(is_skylake) sep \
571
	func(is_preliminary) sep \
572 573 574 575 576 577 578
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
579
	func(has_llc) sep \
580 581
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
582

583 584
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
585

586
struct intel_device_info {
587
	u32 display_mmio_offset;
588
	u16 device_id;
589
	u8 num_pipes:3;
590
	u8 num_sprites[I915_MAX_PIPES];
591
	u8 gen;
592
	u8 ring_mask; /* Rings supported by the HW */
593
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
594 595 596 597
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int palette_offsets[I915_MAX_PIPES];
598
	int cursor_offsets[I915_MAX_PIPES];
599 600
};

601 602 603
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

604 605
enum i915_cache_level {
	I915_CACHE_NONE = 0,
606 607 608 609 610
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
611
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
612 613
};

614 615 616 617 618 619
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
620 621 622 623 624 625

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
626
};
627 628

/* This must match up with the value previously used for execbuf2.rsvd1. */
629
#define DEFAULT_CONTEXT_HANDLE 0
630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646
/**
 * struct intel_context - as the name implies, represents a context.
 * @ref: reference count.
 * @user_handle: userspace tracking identity for this context.
 * @remap_slice: l3 row remapping information.
 * @file_priv: filp associated with this context (NULL for global default
 *	       context).
 * @hang_stats: information about the role of this context in possible GPU
 *		hangs.
 * @vm: virtual memory space used by this context.
 * @legacy_hw_ctx: render context backing object and whether it is correctly
 *                initialized (legacy ring submission mechanism only).
 * @link: link in the global list of contexts.
 *
 * Contexts are memory images used by the hardware to store copies of their
 * internal state.
 */
647
struct intel_context {
648
	struct kref ref;
649
	int user_handle;
650
	uint8_t remap_slice;
651
	struct drm_i915_file_private *file_priv;
652
	struct i915_ctx_hang_stats hang_stats;
653
	struct i915_hw_ppgtt *ppgtt;
654

655
	/* Legacy ring buffer submission */
656 657 658 659 660
	struct {
		struct drm_i915_gem_object *rcs_state;
		bool initialized;
	} legacy_hw_ctx;

661
	/* Execlists */
662
	bool rcs_initialized;
663 664
	struct {
		struct drm_i915_gem_object *state;
665
		struct intel_ringbuffer *ringbuf;
666 667
	} engine[I915_NUM_RINGS];

668
	struct list_head link;
669 670
};

671 672
struct i915_fbc {
	unsigned long size;
B
Ben Widawsky 已提交
673
	unsigned threshold;
674 675 676 677
	unsigned int fb_id;
	enum plane plane;
	int y;

678
	struct drm_mm_node compressed_fb;
679 680
	struct drm_mm_node *compressed_llb;

681 682
	bool false_color;

683 684 685 686
	/* Tracks whether the HW is actually enabled, not whether the feature is
	 * possible. */
	bool enabled;

687 688 689 690 691 692 693 694
	/* On gen8 some rings cannont perform fbc clean operation so for now
	 * we are doing this on SW with mmio.
	 * This variable works in the opposite information direction
	 * of ring->fbc_dirty telling software on frontbuffer tracking
	 * to perform the cache clean on sw side.
	 */
	bool need_sw_cache_clean;

695 696 697 698 699 700
	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
	} *fbc_work;

701 702 703
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
704 705 706 707 708 709 710 711 712 713
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
714 715
};

716 717 718 719
struct i915_drrs {
	struct intel_connector *connector;
};

720
struct intel_dp;
R
Rodrigo Vivi 已提交
721
struct i915_psr {
722
	struct mutex lock;
R
Rodrigo Vivi 已提交
723 724
	bool sink_support;
	bool source_ok;
725
	struct intel_dp *enabled;
726 727
	bool active;
	struct delayed_work work;
728
	unsigned busy_frontbuffer_bits;
729
};
730

731
enum intel_pch {
732
	PCH_NONE = 0,	/* No PCH present */
733 734
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
735
	PCH_LPT,	/* Lynxpoint PCH */
736
	PCH_SPT,        /* Sunrisepoint PCH */
B
Ben Widawsky 已提交
737
	PCH_NOP,
738 739
};

740 741 742 743 744
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

745
#define QUIRK_PIPEA_FORCE (1<<0)
746
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
747
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
748
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
749
#define QUIRK_PIPEB_FORCE (1<<4)
750

751
struct intel_fbdev;
752
struct intel_fbc_work;
753

754 755
struct intel_gmbus {
	struct i2c_adapter adapter;
756
	u32 force_bit;
757
	u32 reg0;
758
	u32 gpio_reg;
759
	struct i2c_algo_bit_data bit_algo;
760 761 762
	struct drm_i915_private *dev_priv;
};

763
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
764 765 766
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
767
	u32 saveDSPARB;
J
Jesse Barnes 已提交
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
783
	u32 saveTRANSACONF;
784 785 786 787 788 789
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
790
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
791 792 793
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
794
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
795 796 797
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
798
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
799 800
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
801
	u32 saveBLC_HIST_CTL_B;
802 803
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
804 805 806 807 808 809 810 811 812 813 814
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
815
	u32 saveTRANSBCONF;
816 817 818 819 820 821
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
822
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
823 824 825
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
826
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
827 828
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
829 830 831
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
832 833 834
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
835 836
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
837 838 839 840 841 842
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
843
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
844 845 846 847
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
	u32 saveFBC_CONTROL;
848 849 850
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
851 852 853 854 855 856
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
857 858
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
859 860 861 862 863
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
864
	u8 saveGR[25];
J
Jesse Barnes 已提交
865
	u8 saveAR_INDEX;
866
	u8 saveAR[21];
J
Jesse Barnes 已提交
867
	u8 saveDACMASK;
868
	u8 saveCR[37];
869
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
870 871 872 873 874 875 876
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
877 878 879 880 881 882 883 884 885 886 887
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
888 889 890 891 892 893 894 895 896 897
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
898 899 900 901 902 903 904 905 906 907
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
908
	u32 saveMCHBAR_RENDER_STANDBY;
909
	u32 savePCH_PORT_HOTPLUG;
910
};
911

912 913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
	u32 clock_gate_dis2;
};

973 974 975 976
struct intel_rps_ei {
	u32 cz_clock;
	u32 render_c0;
	u32 media_c0;
977 978
};

979
struct intel_gen6_power_mgmt {
980
	/* work and pm_iir are protected by dev_priv->irq_lock */
981 982
	struct work_struct work;
	u32 pm_iir;
983

984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
1002
	u32 cz_freq;
1003

1004
	u32 ei_interrupt_count;
1005

1006 1007 1008
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

1009
	bool enabled;
1010
	struct delayed_work delayed_resume_work;
1011

1012 1013 1014
	/* manual wa residency calculations */
	struct intel_rps_ei up_ei, down_ei;

1015 1016 1017 1018 1019
	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
1020 1021
};

D
Daniel Vetter 已提交
1022 1023 1024
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
1036
	u64 last_time2;
1037 1038 1039 1040 1041
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
1042 1043 1044

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
1045 1046
};

1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

1077 1078
/* Power well structure for haswell */
struct i915_power_well {
1079
	const char *name;
1080
	bool always_on;
1081 1082
	/* power well enable/disable usage count */
	int count;
1083 1084
	/* cached hw enabled state */
	bool hw_enabled;
1085
	unsigned long domains;
1086
	unsigned long data;
1087
	const struct i915_power_well_ops *ops;
1088 1089
};

1090
struct i915_power_domains {
1091 1092 1093 1094 1095
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
1096
	bool initializing;
1097
	int power_well_count;
1098

1099
	struct mutex lock;
1100
	int domain_use_count[POWER_DOMAIN_NUM];
1101
	struct i915_power_well *power_wells;
1102 1103
};

1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

1129
#define MAX_L3_SLICES 2
1130
struct intel_l3_parity {
1131
	u32 *remap_info[MAX_L3_SLICES];
1132
	struct work_struct error_work;
1133
	int which_slice;
1134 1135
};

1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1155
	struct notifier_block oom_notifier;
1156
	struct shrinker shrinker;
1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1171 1172 1173 1174 1175 1176 1177 1178 1179
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1180 1181 1182 1183 1184 1185
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1186 1187 1188 1189 1190 1191 1192 1193
	/**
	 * Is the GPU currently considered idle, or busy executing userspace
	 * requests?  Whilst idle, we attempt to power down the hardware and
	 * display clocks. In order to reduce the effect on performance, there
	 * is a slight delay before we do so.
	 */
	bool busy;

1194 1195 1196
	/* the indicator for dispatch video commands on two BSD rings */
	int bsd_ring_dispatch_index;

1197 1198 1199 1200 1201 1202
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
1203
	spinlock_t object_stat_lock;
1204 1205 1206 1207
	size_t object_memory;
	u32 object_count;
};

1208
struct drm_i915_error_state_buf {
1209
	struct drm_i915_private *i915;
1210 1211 1212 1213 1214 1215 1216 1217
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1218 1219 1220 1221 1222
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1223 1224 1225 1226
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1227 1228 1229
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1230 1231 1232 1233 1234 1235 1236 1237
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1238 1239 1240

	unsigned long missed_irq_rings;

1241
	/**
M
Mika Kuoppala 已提交
1242
	 * State variable controlling the reset flow and count
1243
	 *
M
Mika Kuoppala 已提交
1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1257 1258 1259 1260
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1261 1262 1263 1264
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1265
#define I915_WEDGED			(1 << 31)
1266 1267 1268 1269 1270 1271

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1272

1273 1274 1275 1276 1277 1278
	/* Userspace knobs for gpu hang simulation;
	 * combines both a ring mask, and extra flags
	 */
	u32 stop_rings;
#define I915_STOP_RING_ALLOW_BAN       (1 << 31)
#define I915_STOP_RING_ALLOW_WARN      (1 << 30)
1279 1280 1281

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1282 1283 1284

	/* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset   */
	bool reload_in_reset;
1285 1286
};

1287 1288 1289 1290 1291 1292
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1293
struct ddi_vbt_port_info {
1294 1295 1296 1297 1298 1299
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1300
	uint8_t hdmi_level_shift;
1301 1302 1303 1304

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1305 1306
};

1307 1308 1309 1310 1311 1312
enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
};

1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1325
	unsigned int has_mipi:1;
1326 1327 1328
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1329 1330
	enum drrs_support_type drrs_type;

1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1341 1342
	struct {
		u16 pwm_freq_hz;
1343
		bool present;
1344
		bool active_low_pwm;
1345
		u8 min_brightness;	/* min_brightness/255 of max */
1346 1347
	} backlight;

1348 1349
	/* MIPI DSI */
	struct {
1350
		u16 port;
1351
		u16 panel_id;
1352 1353 1354 1355 1356 1357
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
		u8 *sequence[MIPI_SEQ_MAX];
1358 1359
	} dsi;

1360 1361 1362
	int crt_ddc_pin;

	int child_dev_num;
1363
	union child_device_config *child_dev;
1364 1365

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1366 1367
};

1368 1369 1370 1371 1372
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1373 1374 1375 1376 1377 1378 1379 1380
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1381
struct ilk_wm_values {
1382 1383 1384 1385 1386 1387 1388 1389
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1390
/*
1391 1392 1393 1394
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1395
 *
1396 1397 1398
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1399
 *
1400 1401
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1402
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1403
 * it can be changed with the standard runtime PM files from sysfs.
1404 1405 1406 1407 1408
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1409
 * case it happens.
1410
 *
1411
 * For more, read the Documentation/power/runtime_pm.txt.
1412
 */
1413 1414
struct i915_runtime_pm {
	bool suspended;
1415
	bool irqs_enabled;
1416 1417
};

1418 1419 1420 1421 1422
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1423
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1424 1425 1426 1427 1428
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1429
	INTEL_PIPE_CRC_SOURCE_AUTO,
1430 1431 1432
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1433
struct intel_pipe_crc_entry {
1434
	uint32_t frame;
1435 1436 1437
	uint32_t crc[5];
};

1438
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1439
struct intel_pipe_crc {
1440 1441
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1442
	struct intel_pipe_crc_entry *entries;
1443
	enum intel_pipe_crc_source source;
1444
	int head, tail;
1445
	wait_queue_head_t wq;
1446 1447
};

1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
struct i915_frontbuffer_tracking {
	struct mutex lock;

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
struct i915_wa_reg {
	u32 addr;
	u32 value;
	/* bitmask representing WA bits */
	u32 mask;
};

#define I915_MAX_WA_REGS 16

struct i915_workarounds {
	struct i915_wa_reg reg[I915_MAX_WA_REGS];
	u32 count;
};

1473
struct drm_i915_private {
1474
	struct drm_device *dev;
1475
	struct kmem_cache *slab;
1476

1477
	const struct intel_device_info info;
1478 1479 1480 1481 1482

	int relative_constants_mode;

	void __iomem *regs;

1483
	struct intel_uncore uncore;
1484 1485 1486

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1487

1488 1489 1490 1491 1492 1493 1494 1495 1496
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1497 1498 1499
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1500 1501
	wait_queue_head_t gmbus_wait_queue;

1502
	struct pci_dev *bridge_dev;
1503
	struct intel_engine_cs ring[I915_NUM_RINGS];
1504
	struct drm_i915_gem_object *semaphore_obj;
1505
	uint32_t last_seqno, next_seqno;
1506

1507
	struct drm_dma_handle *status_page_dmah;
1508 1509 1510 1511 1512
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1513 1514 1515
	/* protects the mmio flip data */
	spinlock_t mmio_flip_lock;

1516 1517
	bool display_irqs_enabled;

1518 1519 1520
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1521
	/* DPIO indirect register protection */
1522
	struct mutex dpio_lock;
1523 1524

	/** Cached value of IMR to avoid reads in updating the bitfield */
1525 1526 1527 1528
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1529
	u32 gt_irq_mask;
1530
	u32 pm_irq_mask;
1531
	u32 pm_rps_events;
1532
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1533 1534

	struct work_struct hotplug_work;
1535 1536 1537 1538 1539 1540 1541 1542 1543
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1544
	u32 hpd_event_bits;
1545
	struct delayed_work hotplug_reenable_work;
1546

1547
	struct i915_fbc fbc;
1548
	struct i915_drrs drrs;
1549
	struct intel_opregion opregion;
1550
	struct intel_vbt_data vbt;
1551

1552 1553
	bool preserve_bios_swizzle;

1554 1555 1556
	/* overlay */
	struct intel_overlay *overlay;

1557
	/* backlight registers and fields in struct intel_panel */
1558
	struct mutex backlight_lock;
1559

1560 1561 1562
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1563 1564 1565
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1566 1567 1568 1569 1570
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1571
	unsigned int vlv_cdclk_freq;
1572

1573 1574 1575 1576 1577 1578 1579
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1580 1581 1582 1583 1584 1585 1586
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1587
	unsigned short pch_id;
1588 1589 1590

	unsigned long quirks;

1591 1592
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1593

1594
	struct list_head vm_list; /* Global list of all address spaces */
1595
	struct i915_gtt gtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1596

1597
	struct i915_gem_mm mm;
1598 1599
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1600 1601 1602

	/* Kernel Modesetting */

1603
	struct sdvo_device_mapping sdvo_mappings[2];
1604

1605 1606
	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1607 1608
	wait_queue_head_t pending_flip_queue;

1609 1610 1611 1612
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1613 1614
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1615
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1616

1617
	struct i915_workarounds workarounds;
1618

1619 1620 1621
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1622 1623
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1624 1625 1626

	struct i915_frontbuffer_tracking fb_tracking;

1627
	u16 orig_clock;
1628

1629
	bool mchbar_need_disable;
1630

1631 1632
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1633 1634 1635
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1636
	/* gen6+ rps state */
1637
	struct intel_gen6_power_mgmt rps;
1638

1639 1640
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1641
	struct intel_ilk_power_mgmt ips;
1642

1643
	struct i915_power_domains power_domains;
1644

R
Rodrigo Vivi 已提交
1645
	struct i915_psr psr;
1646

1647
	struct i915_gpu_error gpu_error;
1648

1649 1650
	struct drm_i915_gem_object *vlv_pctx;

1651
#ifdef CONFIG_DRM_I915_FBDEV
1652 1653
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1654
	struct work_struct fbdev_suspend_work;
1655
#endif
1656 1657

	struct drm_property *broadcast_rgb_property;
1658
	struct drm_property *force_audio_property;
1659

1660
	uint32_t hw_context_size;
1661
	struct list_head context_list;
1662

1663
	u32 fdi_rx_config;
1664

1665
	u32 suspend_count;
1666
	struct i915_suspend_saved_registers regfile;
1667
	struct vlv_s0ix_state vlv_s0ix_state;
1668

1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1681 1682

		/* current hardware state */
1683
		struct ilk_wm_values hw;
1684 1685
	} wm;

1686 1687
	struct i915_runtime_pm pm;

1688 1689 1690 1691 1692
	struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
	u32 long_hpd_port_mask;
	u32 short_hpd_port_mask;
	struct work_struct dig_port_work;

1693 1694 1695 1696 1697 1698 1699 1700 1701
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;

1702 1703
	uint32_t bios_vgacntr;

1704 1705 1706
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1707 1708
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
1709

1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
		int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
				  struct intel_engine_cs *ring,
				  struct intel_context *ctx,
				  struct drm_i915_gem_execbuffer2 *args,
				  struct list_head *vmas,
				  struct drm_i915_gem_object *batch_obj,
				  u64 exec_start, u32 flags);
		int (*init_rings)(struct drm_device *dev);
		void (*cleanup_ring)(struct intel_engine_cs *ring);
		void (*stop_ring)(struct intel_engine_cs *ring);
	} gt;

1724 1725 1726 1727
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1728
};
L
Linus Torvalds 已提交
1729

1730 1731 1732 1733 1734
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1735 1736 1737 1738 1739
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1740 1741 1742 1743 1744 1745 1746
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1747
#define I915_GTT_OFFSET_NONE ((u32)-1)
1748

1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
1765 1766
	int (*dmabuf_export)(struct drm_i915_gem_object *);
	void (*release)(struct drm_i915_gem_object *);
1767 1768
};

1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
 * considered to be the frontbuffer for the given plane interface-vise. This
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
#define INTEL_FRONTBUFFER_BITS \
	(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
#define INTEL_FRONTBUFFER_CURSOR(pipe) \
	(1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_SPRITE(pipe) \
	(1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
	(1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1788 1789
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
	(0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1790

1791
struct drm_i915_gem_object {
1792
	struct drm_gem_object base;
1793

1794 1795
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1796 1797 1798
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1799 1800
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1801
	struct list_head global_list;
1802

1803
	struct list_head ring_list;
1804 1805
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1806 1807

	/**
1808 1809 1810
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1811
	 */
1812
	unsigned int active:1;
1813 1814 1815 1816 1817

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1818
	unsigned int dirty:1;
1819 1820 1821 1822 1823 1824

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1825
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1826 1827 1828 1829

	/**
	 * Advice: are the backing pages purgeable?
	 */
1830
	unsigned int madv:2;
1831 1832 1833 1834

	/**
	 * Current tiling mode for the object.
	 */
1835
	unsigned int tiling_mode:2;
1836 1837 1838 1839 1840 1841 1842 1843
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1844

1845 1846 1847 1848
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1849
	unsigned int map_and_fenceable:1;
1850

1851 1852 1853 1854 1855
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1856 1857
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1858
	unsigned int pin_display:1;
1859

1860 1861 1862 1863 1864
	/*
	 * Is the object to be mapped as read-only to the GPU
	 * Only honoured if hardware has relevant pte bit
	 */
	unsigned long gt_ro:1;
1865
	unsigned int cache_level:3;
1866

1867
	unsigned int has_dma_mapping:1;
1868

1869 1870
	unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;

1871
	struct sg_table *pages;
1872
	int pages_pin_count;
1873

1874
	/* prime dma-buf support */
1875 1876 1877
	void *dma_buf_vmapping;
	int vmapping_count;

1878
	struct intel_engine_cs *ring;
1879

1880
	/** Breadcrumb of last rendering to the buffer. */
1881 1882
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1883 1884
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1885

1886
	/** Current tiling stride for the object, if it's tiled. */
1887
	uint32_t stride;
1888

1889 1890 1891
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1892
	/** Record of address bit 17 of each page at last unbind. */
1893
	unsigned long *bit_17;
1894

J
Jesse Barnes 已提交
1895
	/** User space pin count and filp owning the pin */
1896
	unsigned long user_pin_count;
J
Jesse Barnes 已提交
1897
	struct drm_file *pin_filp;
1898 1899

	/** for phy allocated objects */
1900
	struct drm_dma_handle *phys_handle;
1901

1902 1903 1904 1905 1906 1907 1908
	union {
		struct i915_gem_userptr {
			uintptr_t ptr;
			unsigned read_only :1;
			unsigned workers :4;
#define I915_GEM_USERPTR_MAX_WORKERS 15

1909 1910
			struct i915_mm_struct *mm;
			struct i915_mmu_object *mmu_object;
1911 1912 1913 1914
			struct work_struct *work;
		} userptr;
	};
};
1915
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1916

1917 1918 1919 1920
void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1932
	/** On Which ring this request was generated */
1933
	struct intel_engine_cs *ring;
1934

1935 1936 1937
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1938 1939 1940 1941
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1942 1943
	u32 tail;

1944
	/** Context related to this request */
1945
	struct intel_context *ctx;
1946

1947 1948 1949
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1950 1951 1952
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1953
	/** global list entry for this request */
1954
	struct list_head list;
1955

1956
	struct drm_i915_file_private *file_priv;
1957 1958
	/** file_priv list entry for this request */
	struct list_head client_list;
1959 1960 1961
};

struct drm_i915_file_private {
1962
	struct drm_i915_private *dev_priv;
1963
	struct drm_file *file;
1964

1965
	struct {
1966
		spinlock_t lock;
1967
		struct list_head request_list;
1968
		struct delayed_work idle_work;
1969
	} mm;
1970
	struct idr context_idr;
1971

1972
	atomic_t rps_wait_boost;
1973
	struct  intel_engine_cs *bsd_ring;
1974 1975
};

1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
	 */
	struct {
		u32 offset;
		u32 mask;
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
2041 2042 2043 2044
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
2045 2046 2047 2048 2049
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
2050 2051
		u32 condition_offset;
		u32 condition_mask;
2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
 * Each ring has an array of tables. Each table consists of an array of command
 * descriptors, which must be sorted with command opcodes in ascending order.
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

C
Chris Wilson 已提交
2066
/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2067 2068 2069 2070 2071 2072 2073 2074 2075 2076
#define __I915__(p) ({ \
	struct drm_i915_private *__p; \
	if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
		__p = (struct drm_i915_private *)p; \
	else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
		__p = to_i915((struct drm_device *)p); \
	else \
		BUILD_BUG(); \
	__p; \
})
C
Chris Wilson 已提交
2077
#define INTEL_INFO(p) 	(&__I915__(p)->info)
2078
#define INTEL_DEVID(p)	(INTEL_INFO(p)->device_id)
2079

2080 2081
#define IS_I830(dev)		(INTEL_DEVID(dev) == 0x3577)
#define IS_845G(dev)		(INTEL_DEVID(dev) == 0x2562)
2082
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
2083
#define IS_I865G(dev)		(INTEL_DEVID(dev) == 0x2572)
2084
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
2085 2086
#define IS_I915GM(dev)		(INTEL_DEVID(dev) == 0x2592)
#define IS_I945G(dev)		(INTEL_DEVID(dev) == 0x2772)
2087 2088 2089
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
2090
#define IS_GM45(dev)		(INTEL_DEVID(dev) == 0x2A42)
2091
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
2092 2093
#define IS_PINEVIEW_G(dev)	(INTEL_DEVID(dev) == 0xa001)
#define IS_PINEVIEW_M(dev)	(INTEL_DEVID(dev) == 0xa011)
2094 2095
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
2096
#define IS_IRONLAKE_M(dev)	(INTEL_DEVID(dev) == 0x0046)
2097
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
2098 2099 2100 2101 2102 2103
#define IS_IVB_GT1(dev)		(INTEL_DEVID(dev) == 0x0156 || \
				 INTEL_DEVID(dev) == 0x0152 || \
				 INTEL_DEVID(dev) == 0x015a)
#define IS_SNB_GT1(dev)		(INTEL_DEVID(dev) == 0x0102 || \
				 INTEL_DEVID(dev) == 0x0106 || \
				 INTEL_DEVID(dev) == 0x010A)
2104
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
2105
#define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2106
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
2107
#define IS_BROADWELL(dev)	(!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2108
#define IS_SKYLAKE(dev)	(INTEL_INFO(dev)->is_skylake)
2109
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
2110
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
2111
				 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
2112
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
2113 2114 2115
				 ((INTEL_DEVID(dev) & 0xf) == 0x2  || \
				 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
				 (INTEL_DEVID(dev) & 0xf) == 0xe))
R
Rodrigo Vivi 已提交
2116 2117
#define IS_BDW_GT3(dev)		(IS_BROADWELL(dev) && \
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
B
Ben Widawsky 已提交
2118
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
2119
				 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2120
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
2121
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2122
/* ULX machines are also considered ULT. */
2123 2124
#define IS_HSW_ULX(dev)		(INTEL_DEVID(dev) == 0x0A0E || \
				 INTEL_DEVID(dev) == 0x0A1E)
2125
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2126

2127 2128 2129 2130 2131 2132
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2133 2134 2135 2136 2137
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
2138
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
2139
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
2140
#define IS_GEN9(dev)	(INTEL_INFO(dev)->gen == 9)
2141

2142 2143 2144 2145
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
2146
#define BSD2_RING		(1<<VCS2)
2147
#define HAS_BSD(dev)		(INTEL_INFO(dev)->ring_mask & BSD_RING)
2148
#define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING)
2149 2150 2151 2152
#define HAS_BLT(dev)		(INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)		(INTEL_INFO(dev)->ring_mask & VEBOX_RING)
#define HAS_LLC(dev)		(INTEL_INFO(dev)->has_llc)
#define HAS_WT(dev)		((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2153
				 __I915__(dev)->ellc_size)
2154 2155
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

2156
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
2157
#define HAS_LOGICAL_RING_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 8)
2158 2159
#define USES_PPGTT(dev)		(i915.enable_ppgtt)
#define USES_FULL_PPGTT(dev)	(i915.enable_ppgtt == 2)
2160

2161
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
2162 2163
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

2164 2165
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
2166 2167 2168 2169 2170 2171 2172 2173
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2174

2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2188
#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2189

2190
#define HAS_IPS(dev)		(IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2191

2192
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
2193
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
B
Ben Widawsky 已提交
2194
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev))
2195
#define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \
I
Imre Deak 已提交
2196
				 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2197 2198
#define HAS_RC6(dev)		(INTEL_INFO(dev)->gen >= 6)
#define HAS_RC6p(dev)		(INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
P
Paulo Zanoni 已提交
2199

2200 2201 2202 2203 2204 2205
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2206 2207
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2208

2209
#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2210
#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2211
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2212 2213
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
2214
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2215
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2216

2217 2218
#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))

2219 2220 2221
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2222

2223 2224
#define GT_FREQUENCY_MULTIPLIER 50

2225 2226
#include "i915_trace.h"

R
Rob Clark 已提交
2227
extern const struct drm_ioctl_desc i915_ioctls[];
2228 2229
extern int i915_max_ioctl;

2230 2231
extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
extern int i915_resume_legacy(struct drm_device *dev);
2232 2233 2234
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
/* i915_params.c */
struct i915_params {
	int modeset;
	int panel_ignore_lid;
	unsigned int powersave;
	int semaphores;
	unsigned int lvds_downclock;
	int lvds_channel_mode;
	int panel_use_ssc;
	int vbt_sdvo_panel_type;
	int enable_rc6;
	int enable_fbc;
	int enable_ppgtt;
2248
	int enable_execlists;
2249 2250 2251 2252
	int enable_psr;
	unsigned int preliminary_hw_support;
	int disable_power_well;
	int enable_ips;
2253
	int invert_brightness;
2254
	int enable_cmd_parser;
2255 2256 2257
	/* leave bools at the end to not create holes */
	bool enable_hangcheck;
	bool fastboot;
2258 2259
	bool prefault_disable;
	bool reset;
2260
	bool disable_display;
2261
	bool disable_vtd_wa;
2262
	int use_mmio_flip;
2263
	bool mmio_debug;
2264 2265 2266
};
extern struct i915_params i915 __read_mostly;

L
Linus Torvalds 已提交
2267
				/* i915_dma.c */
2268
void i915_update_dri1_breadcrumb(struct drm_device *dev);
2269
extern void i915_kernel_lost_context(struct drm_device * dev);
2270
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
2271
extern int i915_driver_unload(struct drm_device *);
2272
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2273
extern void i915_driver_lastclose(struct drm_device * dev);
2274
extern void i915_driver_preclose(struct drm_device *dev,
2275
				 struct drm_file *file);
2276
extern void i915_driver_postclose(struct drm_device *dev,
2277
				  struct drm_file *file);
2278
extern int i915_driver_device_is_agp(struct drm_device * dev);
2279
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2280 2281
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2282
#endif
2283
extern int i915_emit_box(struct drm_device *dev,
2284 2285
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
2286
extern int intel_gpu_reset(struct drm_device *dev);
2287
extern int i915_reset(struct drm_device *dev);
2288 2289 2290 2291
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2292
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2293
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2294

L
Linus Torvalds 已提交
2295
/* i915_irq.c */
2296
void i915_queue_hangcheck(struct drm_device *dev);
2297 2298 2299
__printf(3, 4)
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...);
L
Linus Torvalds 已提交
2300

2301 2302
extern void intel_irq_init(struct drm_i915_private *dev_priv);
extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2303 2304
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2305 2306

extern void intel_uncore_sanitize(struct drm_device *dev);
2307 2308
extern void intel_uncore_early_sanitize(struct drm_device *dev,
					bool restore_forcewake);
2309 2310
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
2311
extern void intel_uncore_fini(struct drm_device *dev);
2312
extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2313

2314
void
2315
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2316
		     u32 status_mask);
2317 2318

void
2319
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2320
		      u32 status_mask);
2321

2322 2323
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334
void
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
void
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)
2335

2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2347 2348
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2349 2350 2351 2352
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
2353 2354 2355 2356 2357 2358
void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
					struct intel_engine_cs *ring);
void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
					 struct drm_file *file,
					 struct intel_engine_cs *ring,
					 struct drm_i915_gem_object *obj);
2359 2360 2361 2362 2363 2364 2365 2366
int i915_gem_ringbuffer_submission(struct drm_device *dev,
				   struct drm_file *file,
				   struct intel_engine_cs *ring,
				   struct intel_context *ctx,
				   struct drm_i915_gem_execbuffer2 *args,
				   struct list_head *vmas,
				   struct drm_i915_gem_object *batch_obj,
				   u64 exec_start, u32 flags);
2367 2368
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
2369 2370
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
2371 2372 2373 2374 2375 2376
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2377 2378 2379 2380
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2381 2382
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2383 2384
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2385 2386 2387 2388 2389 2390 2391 2392
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2393 2394 2395
int i915_gem_init_userptr(struct drm_device *dev);
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2396 2397
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2398 2399
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2400
void i915_gem_load(struct drm_device *dev);
2401 2402 2403 2404 2405 2406
unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
			      long target,
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
2407 2408
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2409 2410
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2411 2412
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
2413 2414
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm);
2415
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
2416
void i915_gem_vma_destroy(struct i915_vma *vma);
2417

2418 2419
#define PIN_MAPPABLE 0x1
#define PIN_NONBLOCK 0x2
2420
#define PIN_GLOBAL 0x4
2421 2422
#define PIN_OFFSET_BIAS 0x8
#define PIN_OFFSET_MASK (~4095)
2423
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
2424
				     struct i915_address_space *vm,
2425
				     uint32_t alignment,
2426
				     uint64_t flags);
2427
int __must_check i915_vma_unbind(struct i915_vma *vma);
2428
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2429
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2430
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2431
void i915_gem_lastclose(struct drm_device *dev);
2432

2433 2434 2435
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush);

2436
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2437 2438
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
2439 2440 2441
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2442
		return sg_page_iter_page(&sg_iter);
2443 2444

	return NULL;
2445
}
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2457
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2458
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2459
			 struct intel_engine_cs *to);
B
Ben Widawsky 已提交
2460
void i915_vma_move_to_active(struct i915_vma *vma,
2461
			     struct intel_engine_cs *ring);
2462 2463 2464 2465 2466
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2467 2468 2469 2470 2471 2472 2473 2474 2475
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2476 2477
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2478
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2479
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2480

2481 2482
bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2483

2484
struct drm_i915_gem_request *
2485
i915_gem_find_active_request(struct intel_engine_cs *ring);
2486

2487
bool i915_gem_retire_requests(struct drm_device *dev);
2488
void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2489
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2490
				      bool interruptible);
2491 2492
int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);

2493 2494 2495
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
M
Mika Kuoppala 已提交
2496
			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2497 2498 2499 2500
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
M
Mika Kuoppala 已提交
2501 2502 2503 2504 2505 2506
	return atomic_read(&error->reset_counter) & I915_WEDGED;
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2507
}
2508

2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520
static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
}

static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
}

2521
void i915_gem_reset(struct drm_device *dev);
2522
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2523
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2524
int __must_check i915_gem_init(struct drm_device *dev);
2525
int i915_gem_init_rings(struct drm_device *dev);
2526
int __must_check i915_gem_init_hw(struct drm_device *dev);
2527
int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2528
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2529
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2530
int __must_check i915_gpu_idle(struct drm_device *dev);
2531
int __must_check i915_gem_suspend(struct drm_device *dev);
2532
int __i915_add_request(struct intel_engine_cs *ring,
2533
		       struct drm_file *file,
2534
		       struct drm_i915_gem_object *batch_obj,
2535 2536
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
2537
	__i915_add_request(ring, NULL, NULL, seqno)
2538
int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2539
				 uint32_t seqno);
2540
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2541 2542 2543 2544
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2545 2546
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2547 2548
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2549
				     struct intel_engine_cs *pipelined);
2550
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2551
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2552
				int align);
2553
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2554
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2555

2556 2557
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2558
uint32_t
2559 2560
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2561

2562 2563 2564
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2565 2566 2567 2568 2569 2570
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2571 2572
void i915_gem_restore_fences(struct drm_device *dev);

2573 2574 2575 2576 2577 2578 2579 2580 2581
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2582 2583 2584
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2585 2586

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
2587 2588 2589 2590 2591 2592 2593
static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			return true;
	return false;
}
2594

2595
/* Some GGTT VM helpers */
2596
#define i915_obj_to_ggtt(obj) \
2597 2598 2599 2600 2601 2602 2603 2604
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

2605 2606 2607 2608 2609 2610 2611 2612 2613
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
	WARN_ON(i915_is_ggtt(vm));

	return container_of(vm, struct i915_hw_ppgtt, base);
}


2614 2615
static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
2616
	return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2617 2618 2619 2620 2621
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
2622
	return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2623 2624 2625 2626 2627
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
2628
	return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2629
}
B
Ben Widawsky 已提交
2630 2631 2632 2633

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
2634
		      unsigned flags)
B
Ben Widawsky 已提交
2635
{
2636 2637
	return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
				   alignment, flags | PIN_GLOBAL);
B
Ben Widawsky 已提交
2638
}
2639

2640 2641 2642 2643 2644 2645 2646 2647
static inline int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
}

void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);

2648
/* i915_gem_context.c */
2649
int __must_check i915_gem_context_init(struct drm_device *dev);
2650
void i915_gem_context_fini(struct drm_device *dev);
2651
void i915_gem_context_reset(struct drm_device *dev);
2652
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2653
int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2654
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2655
int i915_switch_context(struct intel_engine_cs *ring,
2656 2657
			struct intel_context *to);
struct intel_context *
2658
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2659
void i915_gem_context_free(struct kref *ctx_ref);
2660 2661
struct drm_i915_gem_object *
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2662
static inline void i915_gem_context_reference(struct intel_context *ctx)
2663
{
2664
	kref_get(&ctx->ref);
2665 2666
}

2667
static inline void i915_gem_context_unreference(struct intel_context *ctx)
2668
{
2669
	kref_put(&ctx->ref, i915_gem_context_free);
2670 2671
}

2672
static inline bool i915_gem_context_is_default(const struct intel_context *c)
2673
{
2674
	return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2675 2676
}

2677 2678 2679 2680
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2681

2682 2683 2684 2685 2686 2687
/* i915_gem_evict.c */
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
					  unsigned alignment,
					  unsigned cache_level,
2688 2689
					  unsigned long start,
					  unsigned long end,
2690
					  unsigned flags);
2691 2692
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
int i915_gem_evict_everything(struct drm_device *dev);
2693

2694
/* belongs in i915_gem_gtt.h */
2695
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2696 2697 2698 2699
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}
2700

2701 2702
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
B
Ben Widawsky 已提交
2703
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2704
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2705
void i915_gem_cleanup_stolen(struct drm_device *dev);
2706 2707
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2708 2709 2710 2711 2712
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2713

2714
/* i915_gem_tiling.c */
2715
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2716
{
2717
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2718 2719 2720 2721 2722

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2723
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2724 2725
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2726 2727

/* i915_gem_debug.c */
2728 2729
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2730
#else
2731
#define i915_verify_lists(dev) 0
2732
#endif
L
Linus Torvalds 已提交
2733

2734
/* i915_debugfs.c */
2735 2736
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2737
#ifdef CONFIG_DEBUG_FS
2738 2739
void intel_display_crc_init(struct drm_device *dev);
#else
2740
static inline void intel_display_crc_init(struct drm_device *dev) {}
2741
#endif
2742 2743

/* i915_gpu_error.c */
2744 2745
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2746 2747
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2748
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2749
			      struct drm_i915_private *i915,
2750 2751 2752 2753 2754 2755
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2756 2757
void i915_capture_error_state(struct drm_device *dev, bool wedge,
			      const char *error_msg);
2758 2759 2760 2761 2762 2763
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2764
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2765

2766
/* i915_cmd_parser.c */
2767
int i915_cmd_parser_get_version(void);
2768 2769 2770 2771
int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
int i915_parse_cmds(struct intel_engine_cs *ring,
2772 2773 2774 2775
		    struct drm_i915_gem_object *batch_obj,
		    u32 batch_start_offset,
		    bool is_master);

2776 2777 2778
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2779

2780 2781 2782
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2783

B
Ben Widawsky 已提交
2784 2785 2786 2787
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2788 2789 2790
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2791
static inline bool intel_gmbus_is_port_valid(unsigned port)
2792
{
2793
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2794 2795 2796 2797
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2798 2799
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2800
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2801 2802 2803
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2804 2805
extern void intel_i2c_reset(struct drm_device *dev);

2806
/* intel_opregion.c */
2807
#ifdef CONFIG_ACPI
2808
extern int intel_opregion_setup(struct drm_device *dev);
2809 2810
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2811
extern void intel_opregion_asle_intr(struct drm_device *dev);
2812 2813
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2814 2815
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2816
#else
2817
static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2818 2819
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2820
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2821 2822 2823 2824 2825
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2826 2827 2828 2829 2830
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2831
#endif
2832

J
Jesse Barnes 已提交
2833 2834 2835 2836 2837 2838 2839 2840 2841
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2842
/* modesetting */
2843
extern void intel_modeset_init_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2844
extern void intel_modeset_init(struct drm_device *dev);
2845
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2846
extern void intel_modeset_cleanup(struct drm_device *dev);
2847
extern void intel_connector_unregister(struct intel_connector *);
2848
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2849 2850
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2851
extern void i915_redisable_vga(struct drm_device *dev);
2852
extern void i915_redisable_vga_power_on(struct drm_device *dev);
2853
extern bool intel_fbc_enabled(struct drm_device *dev);
2854
extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
2855
extern void intel_disable_fbc(struct drm_device *dev);
2856
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2857
extern void intel_init_pch_refclk(struct drm_device *dev);
2858
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2859
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2860 2861
extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
				  bool enable);
2862 2863
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2864
extern int intel_enable_rc6(const struct drm_device *dev);
2865

2866
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2867 2868
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2869 2870
int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2871

2872 2873
void intel_notify_mmio_flip(struct intel_engine_cs *ring);

2874 2875
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2876 2877
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2878 2879

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2880
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2881 2882
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2883

B
Ben Widawsky 已提交
2884 2885 2886 2887
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2888 2889
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2890
void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2891

B
Ben Widawsky 已提交
2892 2893
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2894 2895

/* intel_sideband.c */
2896 2897 2898
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2899 2900 2901 2902 2903 2904
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2905 2906
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2907 2908
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2909 2910
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2911 2912 2913 2914
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2915 2916
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2917

2918 2919
int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
B
Ben Widawsky 已提交
2920

2921 2922 2923 2924 2925
#define FORCEWAKE_RENDER	(1 << 0)
#define FORCEWAKE_MEDIA		(1 << 1)
#define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA)


2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

2939 2940 2941 2942 2943 2944
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
 * machine death. You have been warned.
 */
2945 2946
#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2947

2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
		u32 upper = I915_READ(upper_reg);			\
		u32 lower = I915_READ(lower_reg);			\
		u32 tmp = I915_READ(upper_reg);				\
		if (upper != tmp) {					\
			upper = tmp;					\
			lower = I915_READ(lower_reg);			\
			WARN_ON(I915_READ(upper_reg) != upper);		\
		}							\
		(u64)upper << 32 | lower; })

2959 2960 2961
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2962 2963 2964 2965
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2966

2967 2968
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
2969
	if (IS_VALLEYVIEW(dev))
2970
		return VLV_VGACNTRL;
2971 2972
	else if (INTEL_INFO(dev)->gen >= 5)
		return CPU_VGACNTRL;
2973 2974 2975 2976
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2977 2978 2979 2980 2981
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

2997 2998 2999 3000 3001 3002 3003 3004 3005
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3006
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3007 3008 3009 3010 3011 3012 3013 3014 3015 3016

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3017 3018 3019 3020
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3021 3022 3023
	}
}

L
Linus Torvalds 已提交
3024
#endif