i915_drv.h 92.3 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include "intel_lrc.h"
39
#include "i915_gem_gtt.h"
40
#include "i915_gem_render_state.h"
41
#include <linux/io-mapping.h>
42
#include <linux/i2c.h>
43
#include <linux/i2c-algo-bit.h>
44
#include <drm/intel-gtt.h>
45
#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
D
Daniel Vetter 已提交
46
#include <drm/drm_gem.h>
47
#include <linux/backlight.h>
48
#include <linux/hashtable.h>
49
#include <linux/intel-iommu.h>
50
#include <linux/kref.h>
51
#include <linux/pm_qos.h>
52

L
Linus Torvalds 已提交
53 54 55 56 57
/* General customization:
 */

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
58
#define DRIVER_DATE		"20141024"
L
Linus Torvalds 已提交
59

60 61 62
#undef WARN_ON
#define WARN_ON(x)		WARN(x, "WARN_ON(" #x ")")

63
enum pipe {
64
	INVALID_PIPE = -1,
65 66
	PIPE_A = 0,
	PIPE_B,
67
	PIPE_C,
68 69
	_PIPE_EDP,
	I915_MAX_PIPES = _PIPE_EDP
70
};
71
#define pipe_name(p) ((p) + 'A')
72

P
Paulo Zanoni 已提交
73 74 75 76
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
77 78
	TRANSCODER_EDP,
	I915_MAX_TRANSCODERS
P
Paulo Zanoni 已提交
79 80 81
};
#define transcoder_name(t) ((t) + 'A')

82 83 84 85 86 87 88 89
/*
 * This is the maximum (across all platforms) number of planes (primary +
 * sprites) that can be active at the same time on one pipe.
 *
 * This value doesn't count the cursor plane.
 */
#define I915_MAX_PLANES	3

90 91 92
enum plane {
	PLANE_A = 0,
	PLANE_B,
93
	PLANE_C,
94
};
95
#define plane_name(p) ((p) + 'A')
96

97
#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
98

99 100 101 102 103 104 105 106 107 108
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

109
#define I915_NUM_PHYS_VLV 2
110 111 112 113 114 115 116 117 118 119 120

enum dpio_channel {
	DPIO_CH0,
	DPIO_CH1
};

enum dpio_phy {
	DPIO_PHY0,
	DPIO_PHY1
};

121 122 123 124 125 126 127 128 129 130
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
131
	POWER_DOMAIN_TRANSCODER_EDP,
I
Imre Deak 已提交
132 133 134 135 136 137 138 139 140 141 142
	POWER_DOMAIN_PORT_DDI_A_2_LANES,
	POWER_DOMAIN_PORT_DDI_A_4_LANES,
	POWER_DOMAIN_PORT_DDI_B_2_LANES,
	POWER_DOMAIN_PORT_DDI_B_4_LANES,
	POWER_DOMAIN_PORT_DDI_C_2_LANES,
	POWER_DOMAIN_PORT_DDI_C_4_LANES,
	POWER_DOMAIN_PORT_DDI_D_2_LANES,
	POWER_DOMAIN_PORT_DDI_D_4_LANES,
	POWER_DOMAIN_PORT_DSI,
	POWER_DOMAIN_PORT_CRT,
	POWER_DOMAIN_PORT_OTHER,
V
Ville Syrjälä 已提交
143
	POWER_DOMAIN_VGA,
I
Imre Deak 已提交
144
	POWER_DOMAIN_AUDIO,
P
Paulo Zanoni 已提交
145
	POWER_DOMAIN_PLLS,
146
	POWER_DOMAIN_INIT,
147 148

	POWER_DOMAIN_NUM,
149 150 151 152 153
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
154 155 156
#define POWER_DOMAIN_TRANSCODER(tran) \
	((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
	 (tran) + POWER_DOMAIN_TRANSCODER_A)
157

158 159 160 161 162 163 164 165 166 167 168 169 170
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

171 172 173 174 175 176
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
177

178 179
#define for_each_pipe(__dev_priv, __p) \
	for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
180 181
#define for_each_plane(pipe, p) \
	for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
182
#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
183

184 185 186
#define for_each_crtc(dev, crtc) \
	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)

187 188 189
#define for_each_intel_crtc(dev, intel_crtc) \
	list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)

190 191 192 193 194
#define for_each_intel_encoder(dev, intel_encoder)		\
	list_for_each_entry(intel_encoder,			\
			    &(dev)->mode_config.encoder_list,	\
			    base.head)

195 196 197 198
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

199 200 201 202
#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
	list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
		if ((intel_connector)->base.encoder == (__encoder))

203 204 205 206
#define for_each_power_domain(domain, mask)				\
	for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)	\
		if ((1 << (domain)) & (mask))

207
struct drm_i915_private;
208
struct i915_mm_struct;
209
struct i915_mmu_object;
210

211 212 213
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
214 215 216 217
	DPLL_ID_PCH_PLL_A = 0,
	DPLL_ID_PCH_PLL_B = 1,
	DPLL_ID_WRPLL1 = 0,
	DPLL_ID_WRPLL2 = 1,
218 219 220
};
#define I915_NUM_PLLS 2

221
struct intel_dpll_hw_state {
222
	/* i9xx, pch plls */
223
	uint32_t dpll;
224
	uint32_t dpll_md;
225 226
	uint32_t fp0;
	uint32_t fp1;
227 228

	/* hsw, bdw */
229
	uint32_t wrpll;
230 231
};

232
struct intel_shared_dpll_config {
233
	unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
234 235 236 237 238
	struct intel_dpll_hw_state hw_state;
};

struct intel_shared_dpll {
	struct intel_shared_dpll_config config;
239 240
	struct intel_shared_dpll_config *new_config;

241 242
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
243 244 245
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
246 247
	/* The mode_set hook is optional and should be used together with the
	 * intel_prepare_shared_dpll function. */
248 249
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
250 251 252 253
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
254 255 256
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
257 258
};

259 260 261 262 263 264 265 266 267 268 269 270 271
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

L
Linus Torvalds 已提交
272 273 274
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
275 276
 * 1.2: Add Power Management
 * 1.3: Add vblank support
277
 * 1.4: Fix cmdbuffer path, add heap destroy
278
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
279 280
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
281 282
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
283
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
284 285
#define DRIVER_PATCHLEVEL	0

286
#define WATCH_LISTS	0
287

288 289 290 291 292
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

293
struct intel_opregion {
294 295 296
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
J
Jani Nikula 已提交
297 298
	u32 swsci_gbda_sub_functions;
	u32 swsci_sbcb_sub_functions;
299 300
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
301
	u32 __iomem *lid_state;
302
	struct work_struct asle_work;
303
};
304
#define OPREGION_SIZE            (8*1024)
305

306 307 308
struct intel_overlay;
struct intel_overlay_error_state;

309 310
struct drm_local_map;

311
struct drm_i915_master_private {
312
	struct drm_local_map *sarea;
313 314
	struct _drm_i915_sarea *sarea_priv;
};
315
#define I915_FENCE_REG_NONE -1
316 317 318
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
319 320

struct drm_i915_fence_reg {
321
	struct list_head lru_list;
322
	struct drm_i915_gem_object *obj;
323
	int pin_count;
324
};
325

326
struct sdvo_device_mapping {
C
Chris Wilson 已提交
327
	u8 initialized;
328 329 330
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
331
	u8 i2c_pin;
332
	u8 ddc_pin;
333 334
};

335 336
struct intel_display_error_state;

337
struct drm_i915_error_state {
338
	struct kref ref;
B
Ben Widawsky 已提交
339 340
	struct timeval time;

341
	char error_msg[128];
342
	u32 reset_count;
343
	u32 suspend_count;
344

B
Ben Widawsky 已提交
345
	/* Generic register state */
346 347
	u32 eir;
	u32 pgtbl_er;
348
	u32 ier;
349
	u32 gtier[4];
B
Ben Widawsky 已提交
350
	u32 ccid;
351 352
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
353 354 355
	u32 error; /* gen6+ */
	u32 err_int; /* gen7 */
	u32 done_reg;
356 357 358 359
	u32 gac_eco;
	u32 gam_ecochk;
	u32 gab_ctl;
	u32 gfx_mode;
B
Ben Widawsky 已提交
360 361 362 363
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
	u64 fence[I915_MAX_NUM_FENCES];
	struct intel_overlay_error_state *overlay;
	struct intel_display_error_state *display;
364
	struct drm_i915_error_object *semaphore_obj;
B
Ben Widawsky 已提交
365

366
	struct drm_i915_error_ring {
367
		bool valid;
368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392
		/* Software tracked state */
		bool waiting;
		int hangcheck_score;
		enum intel_ring_hangcheck_action hangcheck_action;
		int num_requests;

		/* our own tracking of ring head and tail */
		u32 cpu_ring_head;
		u32 cpu_ring_tail;

		u32 semaphore_seqno[I915_NUM_RINGS - 1];

		/* Register state */
		u32 tail;
		u32 head;
		u32 ctl;
		u32 hws;
		u32 ipeir;
		u32 ipehr;
		u32 instdone;
		u32 bbstate;
		u32 instpm;
		u32 instps;
		u32 seqno;
		u64 bbaddr;
393
		u64 acthd;
394
		u32 fault_reg;
395
		u64 faddr;
396 397 398
		u32 rc_psmi; /* sleep state */
		u32 semaphore_mboxes[I915_NUM_RINGS - 1];

399 400 401 402
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
403
		} *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
404

405 406 407
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
408
			u32 tail;
409
		} *requests;
410 411 412 413 414 415 416 417

		struct {
			u32 gfx_mode;
			union {
				u64 pdp[4];
				u32 pp_dir_base;
			};
		} vm_info;
418 419 420

		pid_t pid;
		char comm[TASK_COMM_LEN];
421
	} ring[I915_NUM_RINGS];
422

423
	struct drm_i915_error_buffer {
424
		u32 size;
425
		u32 name;
426
		u32 rseqno, wseqno;
427 428 429
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
430
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
431 432 433 434
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
435
		u32 userptr:1;
436
		s32 ring:4;
437
		u32 cache_level:3;
438
	} **active_bo, **pinned_bo;
439

440
	u32 *active_bo_count, *pinned_bo_count;
441
	u32 vm_count;
442 443
};

444
struct intel_connector;
445
struct intel_encoder;
446
struct intel_crtc_config;
447
struct intel_plane_config;
448
struct intel_crtc;
449 450
struct intel_limit;
struct dpll;
451

452
struct drm_i915_display_funcs {
453
	bool (*fbc_enabled)(struct drm_device *dev);
454
	void (*enable_fbc)(struct drm_crtc *crtc);
455 456 457
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
458 459 460 461 462 463 464 465 466 467 468 469 470 471
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
472
			  struct intel_crtc *crtc,
473 474 475
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
476
	void (*update_wm)(struct drm_crtc *crtc);
477 478
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
479 480
				 uint32_t sprite_width, uint32_t sprite_height,
				 int pixel_size, bool enable, bool scaled);
481
	void (*modeset_global_resources)(struct drm_device *dev);
482 483 484 485
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
486 487
	void (*get_plane_config)(struct intel_crtc *,
				 struct intel_plane_config *);
488
	int (*crtc_compute_clock)(struct intel_crtc *crtc);
489 490
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
491
	void (*off)(struct drm_crtc *crtc);
492 493 494 495
	void (*audio_codec_enable)(struct drm_connector *connector,
				   struct intel_encoder *encoder,
				   struct drm_display_mode *mode);
	void (*audio_codec_disable)(struct intel_encoder *encoder);
496
	void (*fdi_link_train)(struct drm_crtc *crtc);
497
	void (*init_clock_gating)(struct drm_device *dev);
498 499
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
500
			  struct drm_i915_gem_object *obj,
501
			  struct intel_engine_cs *ring,
502
			  uint32_t flags);
503 504 505
	void (*update_primary_plane)(struct drm_crtc *crtc,
				     struct drm_framebuffer *fb,
				     int x, int y);
506
	void (*hpd_irq_setup)(struct drm_device *dev);
507 508 509 510 511
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
512 513 514 515 516 517 518

	int (*setup_backlight)(struct intel_connector *connector);
	uint32_t (*get_backlight)(struct intel_connector *connector);
	void (*set_backlight)(struct intel_connector *connector,
			      uint32_t level);
	void (*disable_backlight)(struct intel_connector *connector);
	void (*enable_backlight)(struct intel_connector *connector);
519 520
};

521
struct intel_uncore_funcs {
522 523 524 525
	void (*force_wake_get)(struct drm_i915_private *dev_priv,
							int fw_engine);
	void (*force_wake_put)(struct drm_i915_private *dev_priv,
							int fw_engine);
526 527 528 529 530 531 532 533 534 535 536 537 538 539

	uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
	uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);

	void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
				uint8_t val, bool trace);
	void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
				uint16_t val, bool trace);
	void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
				uint32_t val, bool trace);
	void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
				uint64_t val, bool trace);
540 541
};

542 543 544 545 546 547 548
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
549

550 551
	unsigned fw_rendercount;
	unsigned fw_mediacount;
Z
Zhe Wang 已提交
552
	unsigned fw_blittercount;
553

554
	struct timer_list force_wake_timer;
555 556
};

557 558 559 560 561 562 563 564 565 566 567 568 569 570
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
571
	func(is_skylake) sep \
572
	func(is_preliminary) sep \
573 574 575 576 577 578 579
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
580
	func(has_llc) sep \
581 582
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
583

584 585
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
586

587
struct intel_device_info {
588
	u32 display_mmio_offset;
589
	u16 device_id;
590
	u8 num_pipes:3;
591
	u8 num_sprites[I915_MAX_PIPES];
592
	u8 gen;
593
	u8 ring_mask; /* Rings supported by the HW */
594
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
595 596 597 598
	/* Register offsets for the various display pipes and transcoders */
	int pipe_offsets[I915_MAX_TRANSCODERS];
	int trans_offsets[I915_MAX_TRANSCODERS];
	int palette_offsets[I915_MAX_PIPES];
599
	int cursor_offsets[I915_MAX_PIPES];
600 601
};

602 603 604
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

605 606
enum i915_cache_level {
	I915_CACHE_NONE = 0,
607 608 609 610 611
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
612
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
613 614
};

615 616 617 618 619 620
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
621 622 623 624 625 626

	/* Time when this context was last blamed for a GPU reset */
	unsigned long guilty_ts;

	/* This context is banned to submit more work */
	bool banned;
627
};
628 629

/* This must match up with the value previously used for execbuf2.rsvd1. */
630
#define DEFAULT_CONTEXT_HANDLE 0
631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
/**
 * struct intel_context - as the name implies, represents a context.
 * @ref: reference count.
 * @user_handle: userspace tracking identity for this context.
 * @remap_slice: l3 row remapping information.
 * @file_priv: filp associated with this context (NULL for global default
 *	       context).
 * @hang_stats: information about the role of this context in possible GPU
 *		hangs.
 * @vm: virtual memory space used by this context.
 * @legacy_hw_ctx: render context backing object and whether it is correctly
 *                initialized (legacy ring submission mechanism only).
 * @link: link in the global list of contexts.
 *
 * Contexts are memory images used by the hardware to store copies of their
 * internal state.
 */
648
struct intel_context {
649
	struct kref ref;
650
	int user_handle;
651
	uint8_t remap_slice;
652
	struct drm_i915_file_private *file_priv;
653
	struct i915_ctx_hang_stats hang_stats;
654
	struct i915_hw_ppgtt *ppgtt;
655

656
	/* Legacy ring buffer submission */
657 658 659 660 661
	struct {
		struct drm_i915_gem_object *rcs_state;
		bool initialized;
	} legacy_hw_ctx;

662
	/* Execlists */
663
	bool rcs_initialized;
664 665
	struct {
		struct drm_i915_gem_object *state;
666
		struct intel_ringbuffer *ringbuf;
667 668
	} engine[I915_NUM_RINGS];

669
	struct list_head link;
670 671
};

672 673
struct i915_fbc {
	unsigned long size;
B
Ben Widawsky 已提交
674
	unsigned threshold;
675 676 677 678
	unsigned int fb_id;
	enum plane plane;
	int y;

679
	struct drm_mm_node compressed_fb;
680 681
	struct drm_mm_node *compressed_llb;

682 683
	bool false_color;

684 685 686 687
	/* Tracks whether the HW is actually enabled, not whether the feature is
	 * possible. */
	bool enabled;

688 689 690 691 692 693 694 695
	/* On gen8 some rings cannont perform fbc clean operation so for now
	 * we are doing this on SW with mmio.
	 * This variable works in the opposite information direction
	 * of ring->fbc_dirty telling software on frontbuffer tracking
	 * to perform the cache clean on sw side.
	 */
	bool need_sw_cache_clean;

696 697 698 699 700 701
	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
	} *fbc_work;

702 703 704
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
705 706 707 708 709 710 711 712 713 714
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
715 716
};

717 718 719 720
struct i915_drrs {
	struct intel_connector *connector;
};

721
struct intel_dp;
R
Rodrigo Vivi 已提交
722
struct i915_psr {
723
	struct mutex lock;
R
Rodrigo Vivi 已提交
724 725
	bool sink_support;
	bool source_ok;
726
	struct intel_dp *enabled;
727 728
	bool active;
	struct delayed_work work;
729
	unsigned busy_frontbuffer_bits;
730
};
731

732
enum intel_pch {
733
	PCH_NONE = 0,	/* No PCH present */
734 735
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
736
	PCH_LPT,	/* Lynxpoint PCH */
737
	PCH_SPT,        /* Sunrisepoint PCH */
B
Ben Widawsky 已提交
738
	PCH_NOP,
739 740
};

741 742 743 744 745
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

746
#define QUIRK_PIPEA_FORCE (1<<0)
747
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
748
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
749
#define QUIRK_BACKLIGHT_PRESENT (1<<3)
750
#define QUIRK_PIPEB_FORCE (1<<4)
751

752
struct intel_fbdev;
753
struct intel_fbc_work;
754

755 756
struct intel_gmbus {
	struct i2c_adapter adapter;
757
	u32 force_bit;
758
	u32 reg0;
759
	u32 gpio_reg;
760
	struct i2c_algo_bit_data bit_algo;
761 762 763
	struct drm_i915_private *dev_priv;
};

764
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
765 766 767
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
768
	u32 saveDSPARB;
J
Jesse Barnes 已提交
769 770 771 772 773 774 775 776 777 778 779 780 781 782 783
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
784
	u32 saveTRANSACONF;
785 786 787 788 789 790
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
791
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
792 793 794
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
795
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
796 797 798
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
799
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
800 801
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
802
	u32 saveBLC_HIST_CTL_B;
803 804
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
805 806 807 808 809 810 811 812 813 814 815
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
816
	u32 saveTRANSBCONF;
817 818 819 820 821 822
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
823
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
824 825 826
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
827
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
828 829
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
830 831 832
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
833 834 835
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
836 837
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
838 839 840 841 842 843
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
844
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
845 846 847 848
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
	u32 saveFBC_CONTROL;
849 850 851
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
852 853 854 855 856 857
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
858 859
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
860 861 862 863 864
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
865
	u8 saveGR[25];
J
Jesse Barnes 已提交
866
	u8 saveAR_INDEX;
867
	u8 saveAR[21];
J
Jesse Barnes 已提交
868
	u8 saveDACMASK;
869
	u8 saveCR[37];
870
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
871 872 873 874 875 876 877
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
878 879 880 881 882 883 884 885 886 887 888
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
889 890 891 892 893 894 895 896 897 898
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
899 900 901 902 903 904 905 906 907 908
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
909
	u32 saveMCHBAR_RENDER_STANDBY;
910
	u32 savePCH_PORT_HOTPLUG;
911
};
912

913 914 915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972 973
struct vlv_s0ix_state {
	/* GAM */
	u32 wr_watermark;
	u32 gfx_prio_ctrl;
	u32 arb_mode;
	u32 gfx_pend_tlb0;
	u32 gfx_pend_tlb1;
	u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
	u32 media_max_req_count;
	u32 gfx_max_req_count;
	u32 render_hwsp;
	u32 ecochk;
	u32 bsd_hwsp;
	u32 blt_hwsp;
	u32 tlb_rd_addr;

	/* MBC */
	u32 g3dctl;
	u32 gsckgctl;
	u32 mbctl;

	/* GCP */
	u32 ucgctl1;
	u32 ucgctl3;
	u32 rcgctl1;
	u32 rcgctl2;
	u32 rstctl;
	u32 misccpctl;

	/* GPM */
	u32 gfxpause;
	u32 rpdeuhwtc;
	u32 rpdeuc;
	u32 ecobus;
	u32 pwrdwnupctl;
	u32 rp_down_timeout;
	u32 rp_deucsw;
	u32 rcubmabdtmr;
	u32 rcedata;
	u32 spare2gh;

	/* Display 1 CZ domain */
	u32 gt_imr;
	u32 gt_ier;
	u32 pm_imr;
	u32 pm_ier;
	u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];

	/* GT SA CZ domain */
	u32 tilectl;
	u32 gt_fifoctl;
	u32 gtlc_wake_ctrl;
	u32 gtlc_survive;
	u32 pmwgicz;

	/* Display 2 CZ domain */
	u32 gu_ctl0;
	u32 gu_ctl1;
	u32 clock_gate_dis2;
};

974 975 976 977
struct intel_rps_ei {
	u32 cz_clock;
	u32 render_c0;
	u32 media_c0;
978 979
};

980
struct intel_gen6_power_mgmt {
981
	/* work and pm_iir are protected by dev_priv->irq_lock */
982 983
	struct work_struct work;
	u32 pm_iir;
984

985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000 1001 1002
	/* Frequencies are stored in potentially platform dependent multiples.
	 * In other words, *_freq needs to be multiplied by X to be interesting.
	 * Soft limits are those which are used for the dynamic reclocking done
	 * by the driver (raise frequencies under heavy loads, and lower for
	 * lighter loads). Hard limits are those imposed by the hardware.
	 *
	 * A distinction is made for overclocking, which is never enabled by
	 * default, and is considered to be above the hard limit if it's
	 * possible at all.
	 */
	u8 cur_freq;		/* Current frequency (cached, may not == HW) */
	u8 min_freq_softlimit;	/* Minimum frequency permitted by the driver */
	u8 max_freq_softlimit;	/* Max frequency permitted by the driver */
	u8 max_freq;		/* Maximum frequency, RP0 if not overclocking */
	u8 min_freq;		/* AKA RPn. Minimum frequency */
	u8 efficient_freq;	/* AKA RPe. Pre-determined balanced frequency */
	u8 rp1_freq;		/* "less than" RP0 power/freqency */
	u8 rp0_freq;		/* Non-overclocked max frequency. */
1003
	u32 cz_freq;
1004

1005
	u32 ei_interrupt_count;
1006

1007 1008 1009
	int last_adj;
	enum { LOW_POWER, BETWEEN, HIGH_POWER } power;

1010
	bool enabled;
1011
	struct delayed_work delayed_resume_work;
1012

1013 1014 1015
	/* manual wa residency calculations */
	struct intel_rps_ei up_ei, down_ei;

1016 1017 1018 1019 1020
	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
1021 1022
};

D
Daniel Vetter 已提交
1023 1024 1025
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
1037
	u64 last_time2;
1038 1039 1040 1041 1042
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
1043 1044 1045

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
1046 1047
};

1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077
struct drm_i915_private;
struct i915_power_well;

struct i915_power_well_ops {
	/*
	 * Synchronize the well's hw state to match the current sw state, for
	 * example enable/disable it based on the current refcount. Called
	 * during driver init and resume time, possibly after first calling
	 * the enable/disable handlers.
	 */
	void (*sync_hw)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/*
	 * Enable the well and resources that depend on it (for example
	 * interrupts located on the well). Called after the 0->1 refcount
	 * transition.
	 */
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct i915_power_well *power_well);
	/*
	 * Disable the well and resources that depend on it. Called after
	 * the 1->0 refcount transition.
	 */
	void (*disable)(struct drm_i915_private *dev_priv,
			struct i915_power_well *power_well);
	/* Returns the hw enabled state. */
	bool (*is_enabled)(struct drm_i915_private *dev_priv,
			   struct i915_power_well *power_well);
};

1078 1079
/* Power well structure for haswell */
struct i915_power_well {
1080
	const char *name;
1081
	bool always_on;
1082 1083
	/* power well enable/disable usage count */
	int count;
1084 1085
	/* cached hw enabled state */
	bool hw_enabled;
1086
	unsigned long domains;
1087
	unsigned long data;
1088
	const struct i915_power_well_ops *ops;
1089 1090
};

1091
struct i915_power_domains {
1092 1093 1094 1095 1096
	/*
	 * Power wells needed for initialization at driver init and suspend
	 * time are on. They are kept on until after the first modeset.
	 */
	bool init_power_on;
1097
	bool initializing;
1098
	int power_well_count;
1099

1100
	struct mutex lock;
1101
	int domain_use_count[POWER_DOMAIN_NUM];
1102
	struct i915_power_well *power_wells;
1103 1104
};

1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

1130
#define MAX_L3_SLICES 2
1131
struct intel_l3_parity {
1132
	u32 *remap_info[MAX_L3_SLICES];
1133
	struct work_struct error_work;
1134
	int which_slice;
1135 1136
};

1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

1156
	struct notifier_block oom_notifier;
1157
	struct shrinker shrinker;
1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

1172 1173 1174 1175 1176 1177 1178 1179 1180
	/**
	 * When we detect an idle GPU, we want to turn on
	 * powersaving features. So once we see that there
	 * are no more requests outstanding and no more
	 * arrive within a small period of time, we fire
	 * off the idle_work.
	 */
	struct delayed_work idle_work;

1181 1182 1183 1184 1185 1186
	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

1187 1188 1189 1190 1191 1192 1193 1194
	/**
	 * Is the GPU currently considered idle, or busy executing userspace
	 * requests?  Whilst idle, we attempt to power down the hardware and
	 * display clocks. In order to reduce the effect on performance, there
	 * is a slight delay before we do so.
	 */
	bool busy;

1195 1196 1197
	/* the indicator for dispatch video commands on two BSD rings */
	int bsd_ring_dispatch_index;

1198 1199 1200 1201 1202 1203
	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* accounting, useful for userland debugging */
1204
	spinlock_t object_stat_lock;
1205 1206 1207 1208
	size_t object_memory;
	u32 object_count;
};

1209
struct drm_i915_error_state_buf {
1210
	struct drm_i915_private *i915;
1211 1212 1213 1214 1215 1216 1217 1218
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

1219 1220 1221 1222 1223
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

1224 1225 1226 1227
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1228 1229 1230
	/* Hang gpu twice in this window and your context gets banned */
#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)

1231 1232 1233 1234 1235 1236 1237 1238
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

1239 1240 1241

	unsigned long missed_irq_rings;

1242
	/**
M
Mika Kuoppala 已提交
1243
	 * State variable controlling the reset flow and count
1244
	 *
M
Mika Kuoppala 已提交
1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257
	 * This is a counter which gets incremented when reset is triggered,
	 * and again when reset has been handled. So odd values (lowest bit set)
	 * means that reset is in progress and even values that
	 * (reset_counter >> 1):th reset was successfully completed.
	 *
	 * If reset is not completed succesfully, the I915_WEDGE bit is
	 * set meaning that hardware is terminally sour and there is no
	 * recovery. All waiters on the reset_queue will be woken when
	 * that happens.
	 *
	 * This counter is used by the wait_seqno code to notice that reset
	 * event happened and it needs to restart the entire ioctl (since most
	 * likely the seqno it waited for won't ever signal anytime soon).
1258 1259 1260 1261
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1262 1263 1264 1265
	 */
	atomic_t reset_counter;

#define I915_RESET_IN_PROGRESS_FLAG	1
M
Mika Kuoppala 已提交
1266
#define I915_WEDGED			(1 << 31)
1267 1268 1269 1270 1271 1272

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1273

1274 1275 1276 1277 1278 1279
	/* Userspace knobs for gpu hang simulation;
	 * combines both a ring mask, and extra flags
	 */
	u32 stop_rings;
#define I915_STOP_RING_ALLOW_BAN       (1 << 31)
#define I915_STOP_RING_ALLOW_WARN      (1 << 30)
1280 1281 1282

	/* For missed irq/seqno simulation. */
	unsigned int test_irq_rings;
1283 1284 1285

	/* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset   */
	bool reload_in_reset;
1286 1287
};

1288 1289 1290 1291 1292 1293
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1294
struct ddi_vbt_port_info {
1295 1296 1297 1298 1299 1300
	/*
	 * This is an index in the HDMI/DVI DDI buffer translation table.
	 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
	 * populate this field.
	 */
#define HDMI_LEVEL_SHIFT_UNKNOWN	0xff
1301
	uint8_t hdmi_level_shift;
1302 1303 1304 1305

	uint8_t supports_dvi:1;
	uint8_t supports_hdmi:1;
	uint8_t supports_dp:1;
1306 1307
};

1308 1309 1310 1311 1312 1313
enum drrs_support_type {
	DRRS_NOT_SUPPORTED = 0,
	STATIC_DRRS_SUPPORT = 1,
	SEAMLESS_DRRS_SUPPORT = 2
};

1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
1326
	unsigned int has_mipi:1;
1327 1328 1329
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

1330 1331
	enum drrs_support_type drrs_type;

1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

1342 1343
	struct {
		u16 pwm_freq_hz;
1344
		bool present;
1345
		bool active_low_pwm;
1346
		u8 min_brightness;	/* min_brightness/255 of max */
1347 1348
	} backlight;

1349 1350
	/* MIPI DSI */
	struct {
1351
		u16 port;
1352
		u16 panel_id;
1353 1354 1355 1356 1357 1358
		struct mipi_config *config;
		struct mipi_pps_data *pps;
		u8 seq_version;
		u32 size;
		u8 *data;
		u8 *sequence[MIPI_SEQ_MAX];
1359 1360
	} dsi;

1361 1362 1363
	int crt_ddc_pin;

	int child_dev_num;
1364
	union child_device_config *child_dev;
1365 1366

	struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1367 1368
};

1369 1370 1371 1372 1373
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1374 1375 1376 1377 1378 1379 1380 1381
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1382
struct ilk_wm_values {
1383 1384 1385 1386 1387 1388 1389 1390
	uint32_t wm_pipe[3];
	uint32_t wm_lp[3];
	uint32_t wm_lp_spr[3];
	uint32_t wm_linetime[3];
	bool enable_fbc_wm;
	enum intel_ddb_partitioning partitioning;
};

1391
struct skl_ddb_entry {
1392
	uint16_t start, end;	/* in number of blocks, 'end' is exclusive */
1393 1394 1395 1396
};

static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
{
1397
	return entry->end - entry->start;
1398 1399
}

1400 1401 1402 1403 1404 1405 1406 1407 1408
static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
				       const struct skl_ddb_entry *e2)
{
	if (e1->start == e2->start && e1->end == e2->end)
		return true;

	return false;
}

1409
struct skl_ddb_allocation {
1410
	struct skl_ddb_entry pipe[I915_MAX_PIPES];
1411 1412 1413 1414
	struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
	struct skl_ddb_entry cursor[I915_MAX_PIPES];
};

1415 1416
struct skl_wm_values {
	bool dirty[I915_MAX_PIPES];
1417
	struct skl_ddb_allocation ddb;
1418 1419 1420 1421 1422 1423 1424 1425 1426
	uint32_t wm_linetime[I915_MAX_PIPES];
	uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
	uint32_t cursor[I915_MAX_PIPES][8];
	uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
	uint32_t cursor_trans[I915_MAX_PIPES];
};

struct skl_wm_level {
	bool plane_en[I915_MAX_PLANES];
1427
	bool cursor_en;
1428 1429 1430 1431 1432 1433
	uint16_t plane_res_b[I915_MAX_PLANES];
	uint8_t plane_res_l[I915_MAX_PLANES];
	uint16_t cursor_res_b;
	uint8_t cursor_res_l;
};

1434
/*
1435 1436 1437 1438
 * This struct helps tracking the state needed for runtime PM, which puts the
 * device in PCI D3 state. Notice that when this happens, nothing on the
 * graphics device works, even register access, so we don't get interrupts nor
 * anything else.
1439
 *
1440 1441 1442
 * Every piece of our code that needs to actually touch the hardware needs to
 * either call intel_runtime_pm_get or call intel_display_power_get with the
 * appropriate power domain.
1443
 *
1444 1445
 * Our driver uses the autosuspend delay feature, which means we'll only really
 * suspend if we stay with zero refcount for a certain amount of time. The
1446
 * default value is currently very conservative (see intel_runtime_pm_enable), but
1447
 * it can be changed with the standard runtime PM files from sysfs.
1448 1449 1450 1451 1452
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
1453
 * case it happens.
1454
 *
1455
 * For more, read the Documentation/power/runtime_pm.txt.
1456
 */
1457 1458
struct i915_runtime_pm {
	bool suspended;
1459
	bool irqs_enabled;
1460 1461
};

1462 1463 1464 1465 1466
enum intel_pipe_crc_source {
	INTEL_PIPE_CRC_SOURCE_NONE,
	INTEL_PIPE_CRC_SOURCE_PLANE1,
	INTEL_PIPE_CRC_SOURCE_PLANE2,
	INTEL_PIPE_CRC_SOURCE_PF,
1467
	INTEL_PIPE_CRC_SOURCE_PIPE,
D
Daniel Vetter 已提交
1468 1469 1470 1471 1472
	/* TV/DP on pre-gen5/vlv can't use the pipe source. */
	INTEL_PIPE_CRC_SOURCE_TV,
	INTEL_PIPE_CRC_SOURCE_DP_B,
	INTEL_PIPE_CRC_SOURCE_DP_C,
	INTEL_PIPE_CRC_SOURCE_DP_D,
1473
	INTEL_PIPE_CRC_SOURCE_AUTO,
1474 1475 1476
	INTEL_PIPE_CRC_SOURCE_MAX,
};

1477
struct intel_pipe_crc_entry {
1478
	uint32_t frame;
1479 1480 1481
	uint32_t crc[5];
};

1482
#define INTEL_PIPE_CRC_ENTRIES_NR	128
1483
struct intel_pipe_crc {
1484 1485
	spinlock_t lock;
	bool opened;		/* exclusive access to the result file */
1486
	struct intel_pipe_crc_entry *entries;
1487
	enum intel_pipe_crc_source source;
1488
	int head, tail;
1489
	wait_queue_head_t wq;
1490 1491
};

1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502
struct i915_frontbuffer_tracking {
	struct mutex lock;

	/*
	 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
	 * scheduled flips.
	 */
	unsigned busy_bits;
	unsigned flip_bits;
};

1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
struct i915_wa_reg {
	u32 addr;
	u32 value;
	/* bitmask representing WA bits */
	u32 mask;
};

#define I915_MAX_WA_REGS 16

struct i915_workarounds {
	struct i915_wa_reg reg[I915_MAX_WA_REGS];
	u32 count;
};

1517
struct drm_i915_private {
1518
	struct drm_device *dev;
1519
	struct kmem_cache *slab;
1520

1521
	const struct intel_device_info info;
1522 1523 1524 1525 1526

	int relative_constants_mode;

	void __iomem *regs;

1527
	struct intel_uncore uncore;
1528 1529 1530

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1531

1532 1533 1534 1535 1536 1537 1538 1539 1540
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1541 1542 1543
	/* MMIO base address for MIPI regs */
	uint32_t mipi_mmio_base;

1544 1545
	wait_queue_head_t gmbus_wait_queue;

1546
	struct pci_dev *bridge_dev;
1547
	struct intel_engine_cs ring[I915_NUM_RINGS];
1548
	struct drm_i915_gem_object *semaphore_obj;
1549
	uint32_t last_seqno, next_seqno;
1550

1551
	struct drm_dma_handle *status_page_dmah;
1552 1553 1554 1555 1556
	struct resource mch_res;

	/* protects the irq masks */
	spinlock_t irq_lock;

1557 1558 1559
	/* protects the mmio flip data */
	spinlock_t mmio_flip_lock;

1560 1561
	bool display_irqs_enabled;

1562 1563 1564
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1565
	/* DPIO indirect register protection */
1566
	struct mutex dpio_lock;
1567 1568

	/** Cached value of IMR to avoid reads in updating the bitfield */
1569 1570 1571 1572
	union {
		u32 irq_mask;
		u32 de_irq_mask[I915_MAX_PIPES];
	};
1573
	u32 gt_irq_mask;
1574
	u32 pm_irq_mask;
1575
	u32 pm_rps_events;
1576
	u32 pipestat_irq_mask[I915_MAX_PIPES];
1577 1578

	struct work_struct hotplug_work;
1579 1580 1581 1582 1583 1584 1585 1586 1587
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1588
	u32 hpd_event_bits;
1589
	struct delayed_work hotplug_reenable_work;
1590

1591
	struct i915_fbc fbc;
1592
	struct i915_drrs drrs;
1593
	struct intel_opregion opregion;
1594
	struct intel_vbt_data vbt;
1595

1596 1597
	bool preserve_bios_swizzle;

1598 1599 1600
	/* overlay */
	struct intel_overlay *overlay;

1601
	/* backlight registers and fields in struct intel_panel */
1602
	struct mutex backlight_lock;
1603

1604 1605 1606
	/* LVDS info */
	bool no_aux_handshake;

V
Ville Syrjälä 已提交
1607 1608 1609
	/* protects panel power sequencer state */
	struct mutex pps_mutex;

1610 1611 1612 1613 1614
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;
1615
	unsigned int vlv_cdclk_freq;
1616

1617 1618 1619 1620 1621 1622 1623
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1624 1625 1626 1627 1628 1629 1630
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1631
	unsigned short pch_id;
1632 1633 1634

	unsigned long quirks;

1635 1636
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1637

1638
	struct list_head vm_list; /* Global list of all address spaces */
1639
	struct i915_gtt gtt; /* VM representing the global address space */
B
Ben Widawsky 已提交
1640

1641
	struct i915_gem_mm mm;
1642 1643
	DECLARE_HASHTABLE(mm_structs, 7);
	struct mutex mm_lock;
1644 1645 1646

	/* Kernel Modesetting */

1647
	struct sdvo_device_mapping sdvo_mappings[2];
1648

1649 1650
	struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
	struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1651 1652
	wait_queue_head_t pending_flip_queue;

1653 1654 1655 1656
#ifdef CONFIG_DEBUG_FS
	struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
#endif

D
Daniel Vetter 已提交
1657 1658
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1659
	int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1660

1661
	struct i915_workarounds workarounds;
1662

1663 1664 1665
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1666 1667
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1668 1669 1670

	struct i915_frontbuffer_tracking fb_tracking;

1671
	u16 orig_clock;
1672

1673
	bool mchbar_need_disable;
1674

1675 1676
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1677 1678 1679
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1680
	/* gen6+ rps state */
1681
	struct intel_gen6_power_mgmt rps;
1682

1683 1684
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1685
	struct intel_ilk_power_mgmt ips;
1686

1687
	struct i915_power_domains power_domains;
1688

R
Rodrigo Vivi 已提交
1689
	struct i915_psr psr;
1690

1691
	struct i915_gpu_error gpu_error;
1692

1693 1694
	struct drm_i915_gem_object *vlv_pctx;

1695
#ifdef CONFIG_DRM_I915_FBDEV
1696 1697
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1698
	struct work_struct fbdev_suspend_work;
1699
#endif
1700 1701

	struct drm_property *broadcast_rgb_property;
1702
	struct drm_property *force_audio_property;
1703

1704
	uint32_t hw_context_size;
1705
	struct list_head context_list;
1706

1707
	u32 fdi_rx_config;
1708

1709
	u32 suspend_count;
1710
	struct i915_suspend_saved_registers regfile;
1711
	struct vlv_s0ix_state vlv_s0ix_state;
1712

1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
1725 1726 1727 1728 1729 1730
		/*
		 * Raw watermark memory latency values
		 * for SKL for all 8 levels
		 * in 1us units.
		 */
		uint16_t skl_latency[8];
1731

1732 1733 1734 1735 1736 1737 1738
		/*
		 * The skl_wm_values structure is a bit too big for stack
		 * allocation, so we keep the staging struct where we store
		 * intermediate results here instead.
		 */
		struct skl_wm_values skl_results;

1739
		/* current hardware state */
1740 1741 1742 1743
		union {
			struct ilk_wm_values hw;
			struct skl_wm_values skl_hw;
		};
1744 1745
	} wm;

1746 1747
	struct i915_runtime_pm pm;

1748 1749 1750 1751 1752
	struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
	u32 long_hpd_port_mask;
	u32 short_hpd_port_mask;
	struct work_struct dig_port_work;

1753 1754 1755 1756 1757 1758 1759 1760 1761
	/*
	 * if we get a HPD irq from DP and a HPD irq from non-DP
	 * the non-DP HPD could block the workqueue on a mode config
	 * mutex getting, that userspace may have taken. However
	 * userspace is waiting on the DP workqueue to run which is
	 * blocked behind the non-DP one.
	 */
	struct workqueue_struct *dp_wq;

1762 1763
	uint32_t bios_vgacntr;

1764 1765 1766
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1767 1768
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
1769

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
	/* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
	struct {
		int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
				  struct intel_engine_cs *ring,
				  struct intel_context *ctx,
				  struct drm_i915_gem_execbuffer2 *args,
				  struct list_head *vmas,
				  struct drm_i915_gem_object *batch_obj,
				  u64 exec_start, u32 flags);
		int (*init_rings)(struct drm_device *dev);
		void (*cleanup_ring)(struct intel_engine_cs *ring);
		void (*stop_ring)(struct intel_engine_cs *ring);
	} gt;

1784 1785 1786 1787
	/*
	 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
	 * will be rejected. Instead look for a better place.
	 */
1788
};
L
Linus Torvalds 已提交
1789

1790 1791 1792 1793 1794
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1795 1796 1797 1798 1799
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1800 1801 1802 1803 1804 1805 1806
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1807
#define I915_GTT_OFFSET_NONE ((u32)-1)
1808

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
1825 1826
	int (*dmabuf_export)(struct drm_i915_gem_object *);
	void (*release)(struct drm_i915_gem_object *);
1827 1828
};

1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847
/*
 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
 * considered to be the frontbuffer for the given plane interface-vise. This
 * doesn't mean that the hw necessarily already scans it out, but that any
 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
 *
 * We have one bit per pipe and per scanout plane type.
 */
#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
#define INTEL_FRONTBUFFER_BITS \
	(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
	(1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
#define INTEL_FRONTBUFFER_CURSOR(pipe) \
	(1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_SPRITE(pipe) \
	(1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
	(1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1848 1849
#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
	(0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1850

1851
struct drm_i915_gem_object {
1852
	struct drm_gem_object base;
1853

1854 1855
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1856 1857 1858
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1859 1860
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1861
	struct list_head global_list;
1862

1863
	struct list_head ring_list;
1864 1865
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1866 1867

	/**
1868 1869 1870
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1871
	 */
1872
	unsigned int active:1;
1873 1874 1875 1876 1877

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1878
	unsigned int dirty:1;
1879 1880 1881 1882 1883 1884

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1885
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1886 1887 1888 1889

	/**
	 * Advice: are the backing pages purgeable?
	 */
1890
	unsigned int madv:2;
1891 1892 1893 1894

	/**
	 * Current tiling mode for the object.
	 */
1895
	unsigned int tiling_mode:2;
1896 1897 1898 1899 1900 1901 1902 1903
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1904

1905 1906 1907 1908
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1909
	unsigned int map_and_fenceable:1;
1910

1911 1912 1913 1914 1915
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1916 1917
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1918
	unsigned int pin_display:1;
1919

1920 1921 1922 1923 1924
	/*
	 * Is the object to be mapped as read-only to the GPU
	 * Only honoured if hardware has relevant pte bit
	 */
	unsigned long gt_ro:1;
1925
	unsigned int cache_level:3;
1926

1927
	unsigned int has_dma_mapping:1;
1928

1929 1930
	unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;

1931
	struct sg_table *pages;
1932
	int pages_pin_count;
1933

1934
	/* prime dma-buf support */
1935 1936 1937
	void *dma_buf_vmapping;
	int vmapping_count;

1938
	struct intel_engine_cs *ring;
1939

1940
	/** Breadcrumb of last rendering to the buffer. */
1941 1942
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1943 1944
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1945

1946
	/** Current tiling stride for the object, if it's tiled. */
1947
	uint32_t stride;
1948

1949 1950 1951
	/** References from framebuffers, locks out tiling changes. */
	unsigned long framebuffer_references;

1952
	/** Record of address bit 17 of each page at last unbind. */
1953
	unsigned long *bit_17;
1954

J
Jesse Barnes 已提交
1955
	/** User space pin count and filp owning the pin */
1956
	unsigned long user_pin_count;
J
Jesse Barnes 已提交
1957
	struct drm_file *pin_filp;
1958 1959

	/** for phy allocated objects */
1960
	struct drm_dma_handle *phys_handle;
1961

1962 1963 1964 1965 1966 1967 1968
	union {
		struct i915_gem_userptr {
			uintptr_t ptr;
			unsigned read_only :1;
			unsigned workers :4;
#define I915_GEM_USERPTR_MAX_WORKERS 15

1969 1970
			struct i915_mm_struct *mm;
			struct i915_mmu_object *mmu_object;
1971 1972 1973 1974
			struct work_struct *work;
		} userptr;
	};
};
1975
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1976

1977 1978 1979 1980
void i915_gem_track_fb(struct drm_i915_gem_object *old,
		       struct drm_i915_gem_object *new,
		       unsigned frontbuffer_bits);

1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1992
	/** On Which ring this request was generated */
1993
	struct intel_engine_cs *ring;
1994

1995 1996 1997
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1998 1999 2000 2001
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
2002 2003
	u32 tail;

2004
	/** Context related to this request */
2005
	struct intel_context *ctx;
2006

2007 2008 2009
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

2010 2011 2012
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

2013
	/** global list entry for this request */
2014
	struct list_head list;
2015

2016
	struct drm_i915_file_private *file_priv;
2017 2018
	/** file_priv list entry for this request */
	struct list_head client_list;
2019 2020 2021
};

struct drm_i915_file_private {
2022
	struct drm_i915_private *dev_priv;
2023
	struct drm_file *file;
2024

2025
	struct {
2026
		spinlock_t lock;
2027
		struct list_head request_list;
2028
		struct delayed_work idle_work;
2029
	} mm;
2030
	struct idr context_idr;
2031

2032
	atomic_t rps_wait_boost;
2033
	struct  intel_engine_cs *bsd_ring;
2034 2035
};

2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099 2100
/*
 * A command that requires special handling by the command parser.
 */
struct drm_i915_cmd_descriptor {
	/*
	 * Flags describing how the command parser processes the command.
	 *
	 * CMD_DESC_FIXED: The command has a fixed length if this is set,
	 *                 a length mask if not set
	 * CMD_DESC_SKIP: The command is allowed but does not follow the
	 *                standard length encoding for the opcode range in
	 *                which it falls
	 * CMD_DESC_REJECT: The command is never allowed
	 * CMD_DESC_REGISTER: The command should be checked against the
	 *                    register whitelist for the appropriate ring
	 * CMD_DESC_MASTER: The command is allowed if the submitting process
	 *                  is the DRM master
	 */
	u32 flags;
#define CMD_DESC_FIXED    (1<<0)
#define CMD_DESC_SKIP     (1<<1)
#define CMD_DESC_REJECT   (1<<2)
#define CMD_DESC_REGISTER (1<<3)
#define CMD_DESC_BITMASK  (1<<4)
#define CMD_DESC_MASTER   (1<<5)

	/*
	 * The command's unique identification bits and the bitmask to get them.
	 * This isn't strictly the opcode field as defined in the spec and may
	 * also include type, subtype, and/or subop fields.
	 */
	struct {
		u32 value;
		u32 mask;
	} cmd;

	/*
	 * The command's length. The command is either fixed length (i.e. does
	 * not include a length field) or has a length field mask. The flag
	 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
	 * a length mask. All command entries in a command table must include
	 * length information.
	 */
	union {
		u32 fixed;
		u32 mask;
	} length;

	/*
	 * Describes where to find a register address in the command to check
	 * against the ring's register whitelist. Only valid if flags has the
	 * CMD_DESC_REGISTER bit set.
	 */
	struct {
		u32 offset;
		u32 mask;
	} reg;

#define MAX_CMD_DESC_BITMASKS 3
	/*
	 * Describes command checks where a particular dword is masked and
	 * compared against an expected value. If the command does not match
	 * the expected value, the parser rejects it. Only valid if flags has
	 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
	 * are valid.
2101 2102 2103 2104
	 *
	 * If the check specifies a non-zero condition_mask then the parser
	 * only performs the check when the bits specified by condition_mask
	 * are non-zero.
2105 2106 2107 2108 2109
	 */
	struct {
		u32 offset;
		u32 mask;
		u32 expected;
2110 2111
		u32 condition_offset;
		u32 condition_mask;
2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
	} bits[MAX_CMD_DESC_BITMASKS];
};

/*
 * A table of commands requiring special handling by the command parser.
 *
 * Each ring has an array of tables. Each table consists of an array of command
 * descriptors, which must be sorted with command opcodes in ascending order.
 */
struct drm_i915_cmd_table {
	const struct drm_i915_cmd_descriptor *table;
	int count;
};

C
Chris Wilson 已提交
2126
/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
#define __I915__(p) ({ \
	struct drm_i915_private *__p; \
	if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
		__p = (struct drm_i915_private *)p; \
	else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
		__p = to_i915((struct drm_device *)p); \
	else \
		BUILD_BUG(); \
	__p; \
})
C
Chris Wilson 已提交
2137
#define INTEL_INFO(p) 	(&__I915__(p)->info)
2138
#define INTEL_DEVID(p)	(INTEL_INFO(p)->device_id)
2139

2140 2141
#define IS_I830(dev)		(INTEL_DEVID(dev) == 0x3577)
#define IS_845G(dev)		(INTEL_DEVID(dev) == 0x2562)
2142
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
2143
#define IS_I865G(dev)		(INTEL_DEVID(dev) == 0x2572)
2144
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
2145 2146
#define IS_I915GM(dev)		(INTEL_DEVID(dev) == 0x2592)
#define IS_I945G(dev)		(INTEL_DEVID(dev) == 0x2772)
2147 2148 2149
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
2150
#define IS_GM45(dev)		(INTEL_DEVID(dev) == 0x2A42)
2151
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
2152 2153
#define IS_PINEVIEW_G(dev)	(INTEL_DEVID(dev) == 0xa001)
#define IS_PINEVIEW_M(dev)	(INTEL_DEVID(dev) == 0xa011)
2154 2155
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
2156
#define IS_IRONLAKE_M(dev)	(INTEL_DEVID(dev) == 0x0046)
2157
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
2158 2159 2160 2161 2162 2163
#define IS_IVB_GT1(dev)		(INTEL_DEVID(dev) == 0x0156 || \
				 INTEL_DEVID(dev) == 0x0152 || \
				 INTEL_DEVID(dev) == 0x015a)
#define IS_SNB_GT1(dev)		(INTEL_DEVID(dev) == 0x0102 || \
				 INTEL_DEVID(dev) == 0x0106 || \
				 INTEL_DEVID(dev) == 0x010A)
2164
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
2165
#define IS_CHERRYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2166
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
2167
#define IS_BROADWELL(dev)	(!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2168
#define IS_SKYLAKE(dev)	(INTEL_INFO(dev)->is_skylake)
2169
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
2170
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
2171
				 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
B
Ben Widawsky 已提交
2172
#define IS_BDW_ULT(dev)		(IS_BROADWELL(dev) && \
2173 2174 2175
				 ((INTEL_DEVID(dev) & 0xf) == 0x2  || \
				 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
				 (INTEL_DEVID(dev) & 0xf) == 0xe))
R
Rodrigo Vivi 已提交
2176 2177
#define IS_BDW_GT3(dev)		(IS_BROADWELL(dev) && \
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
B
Ben Widawsky 已提交
2178
#define IS_HSW_ULT(dev)		(IS_HASWELL(dev) && \
2179
				 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2180
#define IS_HSW_GT3(dev)		(IS_HASWELL(dev) && \
2181
				 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2182
/* ULX machines are also considered ULT. */
2183 2184
#define IS_HSW_ULX(dev)		(INTEL_DEVID(dev) == 0x0A0E || \
				 INTEL_DEVID(dev) == 0x0A1E)
2185
#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2186

2187 2188 2189 2190 2191 2192
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
2193 2194 2195 2196 2197
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
2198
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
B
Ben Widawsky 已提交
2199
#define IS_GEN8(dev)	(INTEL_INFO(dev)->gen == 8)
2200
#define IS_GEN9(dev)	(INTEL_INFO(dev)->gen == 9)
2201

2202 2203 2204 2205
#define RENDER_RING		(1<<RCS)
#define BSD_RING		(1<<VCS)
#define BLT_RING		(1<<BCS)
#define VEBOX_RING		(1<<VECS)
2206
#define BSD2_RING		(1<<VCS2)
2207
#define HAS_BSD(dev)		(INTEL_INFO(dev)->ring_mask & BSD_RING)
2208
#define HAS_BSD2(dev)		(INTEL_INFO(dev)->ring_mask & BSD2_RING)
2209 2210 2211 2212
#define HAS_BLT(dev)		(INTEL_INFO(dev)->ring_mask & BLT_RING)
#define HAS_VEBOX(dev)		(INTEL_INFO(dev)->ring_mask & VEBOX_RING)
#define HAS_LLC(dev)		(INTEL_INFO(dev)->has_llc)
#define HAS_WT(dev)		((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2213
				 __I915__(dev)->ellc_size)
2214 2215
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

2216
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
2217
#define HAS_LOGICAL_RING_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 8)
2218 2219
#define USES_PPGTT(dev)		(i915.enable_ppgtt)
#define USES_FULL_PPGTT(dev)	(i915.enable_ppgtt == 2)
2220

2221
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
2222 2223
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

2224 2225
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))
2226 2227 2228 2229 2230 2231 2232 2233
/*
 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
 * even when in MSI mode. This results in spurious interrupt warnings if the
 * legacy irq no. is shared with another device. The kernel then disables that
 * interrupt source and so prevents the other device from working properly.
 */
#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2234

2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2248
#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2249

2250
#define HAS_IPS(dev)		(IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2251

2252
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
2253
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
B
Ben Widawsky 已提交
2254
#define HAS_PSR(dev)		(IS_HASWELL(dev) || IS_BROADWELL(dev))
2255
#define HAS_RUNTIME_PM(dev)	(IS_GEN6(dev) || IS_HASWELL(dev) || \
I
Imre Deak 已提交
2256
				 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2257 2258
#define HAS_RC6(dev)		(INTEL_INFO(dev)->gen >= 6)
#define HAS_RC6p(dev)		(INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
P
Paulo Zanoni 已提交
2259

2260 2261 2262 2263 2264 2265
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00
2266 2267
#define INTEL_PCH_SPT_DEVICE_ID_TYPE		0xA100
#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE		0x9D00
2268

2269
#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2270
#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2271
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2272 2273
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
2274
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2275
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2276

2277 2278
#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))

2279 2280 2281
/* DPF == dynamic parity feature */
#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2282

2283 2284
#define GT_FREQUENCY_MULTIPLIER 50

2285 2286
#include "i915_trace.h"

R
Rob Clark 已提交
2287
extern const struct drm_ioctl_desc i915_ioctls[];
2288 2289
extern int i915_max_ioctl;

2290 2291
extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
extern int i915_resume_legacy(struct drm_device *dev);
2292 2293 2294
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307
/* i915_params.c */
struct i915_params {
	int modeset;
	int panel_ignore_lid;
	unsigned int powersave;
	int semaphores;
	unsigned int lvds_downclock;
	int lvds_channel_mode;
	int panel_use_ssc;
	int vbt_sdvo_panel_type;
	int enable_rc6;
	int enable_fbc;
	int enable_ppgtt;
2308
	int enable_execlists;
2309 2310 2311 2312
	int enable_psr;
	unsigned int preliminary_hw_support;
	int disable_power_well;
	int enable_ips;
2313
	int invert_brightness;
2314
	int enable_cmd_parser;
2315 2316 2317
	/* leave bools at the end to not create holes */
	bool enable_hangcheck;
	bool fastboot;
2318 2319
	bool prefault_disable;
	bool reset;
2320
	bool disable_display;
2321
	bool disable_vtd_wa;
2322
	int use_mmio_flip;
2323
	bool mmio_debug;
2324 2325 2326
};
extern struct i915_params i915 __read_mostly;

L
Linus Torvalds 已提交
2327
				/* i915_dma.c */
2328
void i915_update_dri1_breadcrumb(struct drm_device *dev);
2329
extern void i915_kernel_lost_context(struct drm_device * dev);
2330
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
2331
extern int i915_driver_unload(struct drm_device *);
2332
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2333
extern void i915_driver_lastclose(struct drm_device * dev);
2334
extern void i915_driver_preclose(struct drm_device *dev,
2335
				 struct drm_file *file);
2336
extern void i915_driver_postclose(struct drm_device *dev,
2337
				  struct drm_file *file);
2338
extern int i915_driver_device_is_agp(struct drm_device * dev);
2339
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
2340 2341
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
2342
#endif
2343
extern int i915_emit_box(struct drm_device *dev,
2344 2345
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
2346
extern int intel_gpu_reset(struct drm_device *dev);
2347
extern int i915_reset(struct drm_device *dev);
2348 2349 2350 2351
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2352
int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2353
void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2354

L
Linus Torvalds 已提交
2355
/* i915_irq.c */
2356
void i915_queue_hangcheck(struct drm_device *dev);
2357 2358 2359
__printf(3, 4)
void i915_handle_error(struct drm_device *dev, bool wedged,
		       const char *fmt, ...);
L
Linus Torvalds 已提交
2360

2361 2362
extern void intel_irq_init(struct drm_i915_private *dev_priv);
extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2363 2364
int intel_irq_install(struct drm_i915_private *dev_priv);
void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2365 2366

extern void intel_uncore_sanitize(struct drm_device *dev);
2367 2368
extern void intel_uncore_early_sanitize(struct drm_device *dev,
					bool restore_forcewake);
2369 2370
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
2371
extern void intel_uncore_fini(struct drm_device *dev);
2372
extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2373

2374
void
2375
i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2376
		     u32 status_mask);
2377 2378

void
2379
i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2380
		      u32 status_mask);
2381

2382 2383
void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394
void
ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
void
ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
				  uint32_t interrupt_mask,
				  uint32_t enabled_irq_mask);
#define ibx_enable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), (bits))
#define ibx_disable_display_interrupt(dev_priv, bits) \
	ibx_display_interrupt_update((dev_priv), (bits), 0)
2395

2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2407 2408
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2409 2410 2411 2412
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
2413 2414 2415 2416 2417 2418
void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
					struct intel_engine_cs *ring);
void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
					 struct drm_file *file,
					 struct intel_engine_cs *ring,
					 struct drm_i915_gem_object *obj);
2419 2420 2421 2422 2423 2424 2425 2426
int i915_gem_ringbuffer_submission(struct drm_device *dev,
				   struct drm_file *file,
				   struct intel_engine_cs *ring,
				   struct intel_context *ctx,
				   struct drm_i915_gem_execbuffer2 *args,
				   struct list_head *vmas,
				   struct drm_i915_gem_object *batch_obj,
				   u64 exec_start, u32 flags);
2427 2428
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
2429 2430
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
2431 2432 2433 2434 2435 2436
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
2437 2438 2439 2440
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2441 2442
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
2443 2444
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
2445 2446 2447 2448 2449 2450 2451 2452
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2453 2454 2455
int i915_gem_init_userptr(struct drm_device *dev);
int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file);
2456 2457
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
2458 2459
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
2460
void i915_gem_load(struct drm_device *dev);
2461 2462 2463 2464 2465 2466
unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
			      long target,
			      unsigned flags);
#define I915_SHRINK_PURGEABLE 0x1
#define I915_SHRINK_UNBOUND 0x2
#define I915_SHRINK_BOUND 0x4
2467 2468
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
2469 2470
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
2471 2472
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
2473 2474
void i915_init_vm(struct drm_i915_private *dev_priv,
		  struct i915_address_space *vm);
2475
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
2476
void i915_gem_vma_destroy(struct i915_vma *vma);
2477

2478 2479
#define PIN_MAPPABLE 0x1
#define PIN_NONBLOCK 0x2
2480
#define PIN_GLOBAL 0x4
2481 2482
#define PIN_OFFSET_BIAS 0x8
#define PIN_OFFSET_MASK (~4095)
2483
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
2484
				     struct i915_address_space *vm,
2485
				     uint32_t alignment,
2486
				     uint64_t flags);
2487
int __must_check i915_vma_unbind(struct i915_vma *vma);
2488
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2489
void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2490
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2491
void i915_gem_lastclose(struct drm_device *dev);
2492

2493 2494 2495
int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
				    int *needs_clflush);

2496
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2497 2498
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
2499 2500 2501
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2502
		return sg_page_iter_page(&sg_iter);
2503 2504

	return NULL;
2505
}
2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

2517
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2518
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2519
			 struct intel_engine_cs *to);
B
Ben Widawsky 已提交
2520
void i915_vma_move_to_active(struct i915_vma *vma,
2521
			     struct intel_engine_cs *ring);
2522 2523 2524 2525 2526
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
2527 2528 2529 2530 2531 2532 2533 2534 2535
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

2536 2537
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2538
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2539
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2540

2541 2542
bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2543

2544
struct drm_i915_gem_request *
2545
i915_gem_find_active_request(struct intel_engine_cs *ring);
2546

2547
bool i915_gem_retire_requests(struct drm_device *dev);
2548
void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2549
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2550
				      bool interruptible);
2551 2552
int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);

2553 2554 2555
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
M
Mika Kuoppala 已提交
2556
			& (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2557 2558 2559 2560
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
M
Mika Kuoppala 已提交
2561 2562 2563 2564 2565 2566
	return atomic_read(&error->reset_counter) & I915_WEDGED;
}

static inline u32 i915_reset_count(struct i915_gpu_error *error)
{
	return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2567
}
2568

2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
}

static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
{
	return dev_priv->gpu_error.stop_rings == 0 ||
		dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
}

2581
void i915_gem_reset(struct drm_device *dev);
2582
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2583
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2584
int __must_check i915_gem_init(struct drm_device *dev);
2585
int i915_gem_init_rings(struct drm_device *dev);
2586
int __must_check i915_gem_init_hw(struct drm_device *dev);
2587
int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2588
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
2589
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2590
int __must_check i915_gpu_idle(struct drm_device *dev);
2591
int __must_check i915_gem_suspend(struct drm_device *dev);
2592
int __i915_add_request(struct intel_engine_cs *ring,
2593
		       struct drm_file *file,
2594
		       struct drm_i915_gem_object *batch_obj,
2595 2596
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
2597
	__i915_add_request(ring, NULL, NULL, seqno)
2598
int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2599
				 uint32_t seqno);
2600
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2601 2602 2603 2604
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
2605 2606
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
2607 2608
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
2609
				     struct intel_engine_cs *pipelined);
2610
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2611
int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2612
				int align);
2613
int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2614
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2615

2616 2617
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2618
uint32_t
2619 2620
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
2621

2622 2623 2624
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

2625 2626 2627 2628 2629 2630
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

2631 2632
void i915_gem_restore_fences(struct drm_device *dev);

2633 2634 2635 2636 2637 2638 2639 2640 2641
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
2642 2643 2644
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
2645 2646

struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
B
Ben Widawsky 已提交
2647 2648 2649 2650 2651 2652 2653
static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
	struct i915_vma *vma;
	list_for_each_entry(vma, &obj->vma_list, vma_link)
		if (vma->pin_count > 0)
			return true;
	return false;
}
2654

2655
/* Some GGTT VM helpers */
2656
#define i915_obj_to_ggtt(obj) \
2657 2658 2659 2660 2661 2662 2663 2664
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

2665 2666 2667 2668 2669 2670 2671 2672 2673
static inline struct i915_hw_ppgtt *
i915_vm_to_ppgtt(struct i915_address_space *vm)
{
	WARN_ON(i915_is_ggtt(vm));

	return container_of(vm, struct i915_hw_ppgtt, base);
}


2674 2675
static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
2676
	return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2677 2678 2679 2680 2681
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
2682
	return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2683 2684 2685 2686 2687
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
2688
	return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2689
}
B
Ben Widawsky 已提交
2690 2691 2692 2693

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
2694
		      unsigned flags)
B
Ben Widawsky 已提交
2695
{
2696 2697
	return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
				   alignment, flags | PIN_GLOBAL);
B
Ben Widawsky 已提交
2698
}
2699

2700 2701 2702 2703 2704 2705 2706 2707
static inline int
i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
{
	return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
}

void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);

2708
/* i915_gem_context.c */
2709
int __must_check i915_gem_context_init(struct drm_device *dev);
2710
void i915_gem_context_fini(struct drm_device *dev);
2711
void i915_gem_context_reset(struct drm_device *dev);
2712
int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2713
int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2714
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2715
int i915_switch_context(struct intel_engine_cs *ring,
2716 2717
			struct intel_context *to);
struct intel_context *
2718
i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2719
void i915_gem_context_free(struct kref *ctx_ref);
2720 2721
struct drm_i915_gem_object *
i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2722
static inline void i915_gem_context_reference(struct intel_context *ctx)
2723
{
2724
	kref_get(&ctx->ref);
2725 2726
}

2727
static inline void i915_gem_context_unreference(struct intel_context *ctx)
2728
{
2729
	kref_put(&ctx->ref, i915_gem_context_free);
2730 2731
}

2732
static inline bool i915_gem_context_is_default(const struct intel_context *c)
2733
{
2734
	return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2735 2736
}

2737 2738 2739 2740
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2741

2742 2743 2744 2745 2746 2747
/* i915_gem_evict.c */
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
					  unsigned alignment,
					  unsigned cache_level,
2748 2749
					  unsigned long start,
					  unsigned long end,
2750
					  unsigned flags);
2751 2752
int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
int i915_gem_evict_everything(struct drm_device *dev);
2753

2754
/* belongs in i915_gem_gtt.h */
2755
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2756 2757 2758 2759
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}
2760

2761 2762
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
B
Ben Widawsky 已提交
2763
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2764
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2765
void i915_gem_cleanup_stolen(struct drm_device *dev);
2766 2767
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2768 2769 2770 2771 2772
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2773

2774
/* i915_gem_tiling.c */
2775
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2776
{
2777
	struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2778 2779 2780 2781 2782

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2783
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2784 2785
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2786 2787

/* i915_gem_debug.c */
2788 2789
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2790
#else
2791
#define i915_verify_lists(dev) 0
2792
#endif
L
Linus Torvalds 已提交
2793

2794
/* i915_debugfs.c */
2795 2796
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2797
#ifdef CONFIG_DEBUG_FS
2798 2799
void intel_display_crc_init(struct drm_device *dev);
#else
2800
static inline void intel_display_crc_init(struct drm_device *dev) {}
2801
#endif
2802 2803

/* i915_gpu_error.c */
2804 2805
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2806 2807
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2808
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2809
			      struct drm_i915_private *i915,
2810 2811 2812 2813 2814 2815
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2816 2817
void i915_capture_error_state(struct drm_device *dev, bool wedge,
			      const char *error_msg);
2818 2819 2820 2821 2822 2823
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2824
const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2825

2826
/* i915_cmd_parser.c */
2827
int i915_cmd_parser_get_version(void);
2828 2829 2830 2831
int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
int i915_parse_cmds(struct intel_engine_cs *ring,
2832 2833 2834 2835
		    struct drm_i915_gem_object *batch_obj,
		    u32 batch_start_offset,
		    bool is_master);

2836 2837 2838
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2839

2840 2841 2842
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2843

B
Ben Widawsky 已提交
2844 2845 2846 2847
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2848 2849 2850
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2851
static inline bool intel_gmbus_is_port_valid(unsigned port)
2852
{
2853
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2854 2855 2856 2857
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2858 2859
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2860
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2861 2862 2863
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2864 2865
extern void intel_i2c_reset(struct drm_device *dev);

2866
/* intel_opregion.c */
2867
#ifdef CONFIG_ACPI
2868
extern int intel_opregion_setup(struct drm_device *dev);
2869 2870
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2871
extern void intel_opregion_asle_intr(struct drm_device *dev);
2872 2873
extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
					 bool enable);
2874 2875
extern int intel_opregion_notify_adapter(struct drm_device *dev,
					 pci_power_t state);
2876
#else
2877
static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2878 2879
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2880
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2881 2882 2883 2884 2885
static inline int
intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
{
	return 0;
}
2886 2887 2888 2889 2890
static inline int
intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
{
	return 0;
}
2891
#endif
2892

J
Jesse Barnes 已提交
2893 2894 2895 2896 2897 2898 2899 2900 2901
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2902
/* modesetting */
2903
extern void intel_modeset_init_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2904
extern void intel_modeset_init(struct drm_device *dev);
2905
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2906
extern void intel_modeset_cleanup(struct drm_device *dev);
2907
extern void intel_connector_unregister(struct intel_connector *);
2908
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2909 2910
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2911
extern void i915_redisable_vga(struct drm_device *dev);
2912
extern void i915_redisable_vga_power_on(struct drm_device *dev);
2913
extern bool intel_fbc_enabled(struct drm_device *dev);
2914
extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
2915
extern void intel_disable_fbc(struct drm_device *dev);
2916
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2917
extern void intel_init_pch_refclk(struct drm_device *dev);
2918
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2919
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2920 2921
extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
				  bool enable);
2922 2923
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2924
extern int intel_enable_rc6(const struct drm_device *dev);
2925

2926
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2927 2928
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2929 2930
int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
2931

2932 2933
void intel_notify_mmio_flip(struct intel_engine_cs *ring);

2934 2935
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2936 2937
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2938 2939

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2940
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2941 2942
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2943

B
Ben Widawsky 已提交
2944 2945 2946 2947
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2948 2949
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2950
void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2951

B
Ben Widawsky 已提交
2952 2953
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2954 2955

/* intel_sideband.c */
2956 2957 2958
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2959 2960 2961 2962 2963 2964
u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2965 2966
u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2967 2968
u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2969 2970
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2971 2972 2973 2974
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2975 2976
u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2977

2978 2979
int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
B
Ben Widawsky 已提交
2980

2981 2982
#define FORCEWAKE_RENDER	(1 << 0)
#define FORCEWAKE_MEDIA		(1 << 1)
Z
Zhe Wang 已提交
2983 2984 2985
#define FORCEWAKE_BLITTER	(1 << 2)
#define FORCEWAKE_ALL		(FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
					FORCEWAKE_BLITTER)
2986 2987


2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000
#define I915_READ8(reg)		dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)

#define I915_READ16(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)

#define I915_READ(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)

3001 3002 3003 3004 3005 3006
/* Be very careful with read/write 64-bit values. On 32-bit machines, they
 * will be implemented using 2 32-bit writes in an arbitrary order with
 * an arbitrary delay between them. This can cause the hardware to
 * act upon the intermediate value, possibly leading to corruption and
 * machine death. You have been warned.
 */
3007 3008
#define I915_WRITE64(reg, val)	dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3009

3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020
#define I915_READ64_2x32(lower_reg, upper_reg) ({			\
		u32 upper = I915_READ(upper_reg);			\
		u32 lower = I915_READ(lower_reg);			\
		u32 tmp = I915_READ(upper_reg);				\
		if (upper != tmp) {					\
			upper = tmp;					\
			lower = I915_READ(lower_reg);			\
			WARN_ON(I915_READ(upper_reg) != upper);		\
		}							\
		(u64)upper << 32 | lower; })

3021 3022 3023
#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

3024 3025 3026 3027
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
3028

3029 3030
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
3031
	if (IS_VALLEYVIEW(dev))
3032
		return VLV_VGACNTRL;
3033 3034
	else if (INTEL_INFO(dev)->gen >= 5)
		return CPU_VGACNTRL;
3035 3036 3037 3038
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
3039 3040 3041 3042 3043
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

3059 3060 3061 3062 3063 3064 3065 3066 3067
/*
 * If you need to wait X milliseconds between events A and B, but event B
 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
 * when event A happened, then just before event B you call this function and
 * pass the timestamp as the first argument, and X as the second argument.
 */
static inline void
wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
{
3068
	unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078

	/*
	 * Don't re-read the value of "jiffies" every time since it may change
	 * behind our back and break the math.
	 */
	tmp_jiffies = jiffies;
	target_jiffies = timestamp_jiffies +
			 msecs_to_jiffies_timeout(to_wait_ms);

	if (time_after(target_jiffies, tmp_jiffies)) {
3079 3080 3081 3082
		remaining_jiffies = target_jiffies - tmp_jiffies;
		while (remaining_jiffies)
			remaining_jiffies =
			    schedule_timeout_uninterruptible(remaining_jiffies);
3083 3084 3085
	}
}

L
Linus Torvalds 已提交
3086
#endif