i915_drv.h 71.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56 57 58
enum pipe {
	PIPE_A = 0,
	PIPE_B,
59 60
	PIPE_C,
	I915_MAX_PIPES
61
};
62
#define pipe_name(p) ((p) + 'A')
63

P
Paulo Zanoni 已提交
64 65 66 67 68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

72 73 74
enum plane {
	PLANE_A = 0,
	PLANE_B,
75
	PLANE_C,
76
};
77
#define plane_name(p) ((p) + 'A')
78

79 80
#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')

81 82 83 84 85 86 87 88 89 90
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
	POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)

109 110 111 112 113 114 115 116 117 118 119 120 121
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

122 123 124 125 126 127
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
128

129
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130

131 132 133 134
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

135 136
struct drm_i915_private;

137 138 139 140 141 142 143 144
enum intel_dpll_id {
	DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
	/* real shared dpll ids must be >= 0 */
	DPLL_ID_PCH_PLL_A,
	DPLL_ID_PCH_PLL_B,
};
#define I915_NUM_PLLS 2

145
struct intel_dpll_hw_state {
146
	uint32_t dpll;
147
	uint32_t dpll_md;
148 149
	uint32_t fp0;
	uint32_t fp1;
150 151
};

D
Daniel Vetter 已提交
152
struct intel_shared_dpll {
153 154 155
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
156 157 158
	const char *name;
	/* should match the index in the dev_priv->shared_dplls array */
	enum intel_dpll_id id;
159
	struct intel_dpll_hw_state hw_state;
160 161
	void (*mode_set)(struct drm_i915_private *dev_priv,
			 struct intel_shared_dpll *pll);
162 163 164 165
	void (*enable)(struct drm_i915_private *dev_priv,
		       struct intel_shared_dpll *pll);
	void (*disable)(struct drm_i915_private *dev_priv,
			struct intel_shared_dpll *pll);
166 167 168
	bool (*get_hw_state)(struct drm_i915_private *dev_priv,
			     struct intel_shared_dpll *pll,
			     struct intel_dpll_hw_state *hw_state);
169 170
};

171 172 173 174 175 176 177 178 179 180 181 182 183
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

184 185 186 187 188 189
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
190 191 192
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
193 194
 * 1.2: Add Power Management
 * 1.3: Add vblank support
195
 * 1.4: Fix cmdbuffer path, add heap destroy
196
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
197 198
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
199 200
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
201
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
202 203
#define DRIVER_PATCHLEVEL	0

204
#define WATCH_LISTS	0
205
#define WATCH_GTT	0
206

207 208 209 210 211 212 213 214 215
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
216
	struct drm_i915_gem_object *cur_obj;
217 218
};

219 220 221 222 223
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;

224
struct intel_opregion {
225 226 227 228 229
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
230
	u32 __iomem *lid_state;
231
};
232
#define OPREGION_SIZE            (8*1024)
233

234 235 236
struct intel_overlay;
struct intel_overlay_error_state;

237 238 239 240
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
241
#define I915_FENCE_REG_NONE -1
242 243 244
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
245 246

struct drm_i915_fence_reg {
247
	struct list_head lru_list;
248
	struct drm_i915_gem_object *obj;
249
	int pin_count;
250
};
251

252
struct sdvo_device_mapping {
C
Chris Wilson 已提交
253
	u8 initialized;
254 255 256
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
257
	u8 i2c_pin;
258
	u8 ddc_pin;
259 260
};

261 262
struct intel_display_error_state;

263
struct drm_i915_error_state {
264
	struct kref ref;
265 266
	u32 eir;
	u32 pgtbl_er;
267
	u32 ier;
B
Ben Widawsky 已提交
268
	u32 ccid;
269 270
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
271
	bool waiting[I915_NUM_RINGS];
272
	u32 pipestat[I915_MAX_PIPES];
273 274
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
275
	u32 ctl[I915_NUM_RINGS];
276 277 278 279
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
280
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
281
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
282
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
283 284 285
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
286
	u32 error; /* gen6+ */
287
	u32 err_int; /* gen7 */
288 289
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
290
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
291
	u32 seqno[I915_NUM_RINGS];
292
	u64 bbaddr;
293 294
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
295
	u32 faddr[I915_NUM_RINGS];
296
	u64 fence[I915_MAX_NUM_FENCES];
297
	struct timeval time;
298 299 300 301 302
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
303
		} *ringbuffer, *batchbuffer, *ctx;
304 305 306
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
307
			u32 tail;
308 309 310
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
311
	struct drm_i915_error_buffer {
312
		u32 size;
313
		u32 name;
314
		u32 rseqno, wseqno;
315 316 317
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
318
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
319 320 321 322
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
323
		s32 ring:4;
324
		u32 cache_level:2;
325 326
	} **active_bo, **pinned_bo;
	u32 *active_bo_count, *pinned_bo_count;
327
	struct intel_overlay_error_state *overlay;
328
	struct intel_display_error_state *display;
329 330
};

331
struct intel_crtc_config;
332
struct intel_crtc;
333 334
struct intel_limit;
struct dpll;
335

336
struct drm_i915_display_funcs {
337
	bool (*fbc_enabled)(struct drm_device *dev);
338 339 340 341
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359
	/**
	 * find_dpll() - Find the best values for the PLL
	 * @limit: limits for the PLL
	 * @crtc: current CRTC
	 * @target: target frequency in kHz
	 * @refclk: reference clock frequency in kHz
	 * @match_clock: if provided, @best_clock P divider must
	 *               match the P divider from @match_clock
	 *               used for LVDS downclocking
	 * @best_clock: best PLL values found
	 *
	 * Returns true on success, false on failure.
	 */
	bool (*find_dpll)(const struct intel_limit *limit,
			  struct drm_crtc *crtc,
			  int target, int refclk,
			  struct dpll *match_clock,
			  struct dpll *best_clock);
360
	void (*update_wm)(struct drm_device *dev);
361 362
	void (*update_sprite_wm)(struct drm_plane *plane,
				 struct drm_crtc *crtc,
363
				 uint32_t sprite_width, int pixel_size,
364
				 bool enable, bool scaled);
365
	void (*modeset_global_resources)(struct drm_device *dev);
366 367 368 369
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
370
	void (*get_clock)(struct intel_crtc *, struct intel_crtc_config *);
371 372 373
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
374 375
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
376
	void (*off)(struct drm_crtc *crtc);
377 378
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
379
	void (*fdi_link_train)(struct drm_crtc *crtc);
380
	void (*init_clock_gating)(struct drm_device *dev);
381 382
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
383 384
			  struct drm_i915_gem_object *obj,
			  uint32_t flags);
385 386
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
387
	void (*hpd_irq_setup)(struct drm_device *dev);
388 389 390 391 392 393 394
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

395
struct intel_uncore_funcs {
396 397 398 399
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

400 401 402 403 404 405 406 407 408
struct intel_uncore {
	spinlock_t lock; /** lock is also taken in irq contexts. */

	struct intel_uncore_funcs funcs;

	unsigned fifo_count;
	unsigned forcewake_count;
};

409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
	func(has_force_wake) sep \
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
	func(has_bsd_ring) sep \
	func(has_blt_ring) sep \
X
Xiang, Haihao 已提交
433
	func(has_vebox_ring) sep \
434
	func(has_llc) sep \
435 436
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
437

438 439
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;
D
Daniel Vetter 已提交
440

441
struct intel_device_info {
442
	u32 display_mmio_offset;
443
	u8 num_pipes:3;
444
	u8 gen;
445
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
446 447
};

448 449 450
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

451 452
enum i915_cache_level {
	I915_CACHE_NONE = 0,
453 454 455 456 457
	I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
	I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
			      caches, eg sampler/render caches, and the
			      large Last-Level-Cache. LLC is coherent with
			      the CPU, but L3 is only visible to the GPU. */
458
	I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
459 460
};

461 462
typedef uint32_t gen6_gtt_pte_t;

463
struct i915_address_space {
464
	struct drm_mm mm;
465
	struct drm_device *dev;
466
	struct list_head global_link;
467 468 469 470 471 472 473 474
	unsigned long start;		/* Start offset always 0 for dri2 */
	size_t total;		/* size addr space maps (ex. 2GB for ggtt) */

	struct {
		dma_addr_t addr;
		struct page *page;
	} scratch;

475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497
	/**
	 * List of objects currently involved in rendering.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * LRU list of objects which are not in the ringbuffer and
	 * are ready to unbind, but are still in the GTT.
	 *
	 * last_rendering_seqno is 0 while an object is in this list.
	 *
	 * A reference is not held on the buffer while on this list,
	 * as merely being GTT-bound shouldn't prevent its being
	 * freed, and we'll pull it off the list in the free path.
	 */
	struct list_head inactive_list;

498 499 500 501 502 503 504 505 506 507 508 509 510
	/* FIXME: Need a more generic return type */
	gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
				     enum i915_cache_level level);
	void (*clear_range)(struct i915_address_space *vm,
			    unsigned int first_entry,
			    unsigned int num_entries);
	void (*insert_entries)(struct i915_address_space *vm,
			       struct sg_table *st,
			       unsigned int first_entry,
			       enum i915_cache_level cache_level);
	void (*cleanup)(struct i915_address_space *vm);
};

B
Ben Widawsky 已提交
511 512 513 514 515 516 517 518
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
struct i915_gtt {
519
	struct i915_address_space base;
520
	size_t stolen_size;		/* Total size of stolen memory */
B
Ben Widawsky 已提交
521 522 523 524 525 526 527

	unsigned long mappable_end;	/* End offset that we can CPU map */
	struct io_mapping *mappable;	/* Mapping to our CPU mappable region */
	phys_addr_t mappable_base;	/* PA of our GMADR */

	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
528 529

	bool do_idle_maps;
530

531
	int mtrr;
532 533

	/* global gtt ops */
534
	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
535 536
			  size_t *stolen, phys_addr_t *mappable_base,
			  unsigned long *mappable_end);
B
Ben Widawsky 已提交
537
};
538
#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
B
Ben Widawsky 已提交
539

540
struct i915_hw_ppgtt {
541
	struct i915_address_space base;
542 543 544 545
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
D
Daniel Vetter 已提交
546

547
	int (*enable)(struct drm_device *dev);
548 549
};

B
Ben Widawsky 已提交
550 551 552 553 554 555
/**
 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
 * VMA's presence cannot be guaranteed before binding, or after unbinding the
 * object into/from the address space.
 *
 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
B
Ben Widawsky 已提交
556 557 558 559 560 561 562
 * will always be <= an objects lifetime. So object refcounting should cover us.
 */
struct i915_vma {
	struct drm_mm_node node;
	struct drm_i915_gem_object *obj;
	struct i915_address_space *vm;

B
Ben Widawsky 已提交
563 564 565
	/** This object's place on the active/inactive lists */
	struct list_head mm_list;

B
Ben Widawsky 已提交
566
	struct list_head vma_link; /* Link in the object's VMA list */
567 568 569 570

	/** This vma's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;

571 572 573 574 575 576 577
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
	struct drm_i915_gem_exec_object2 *exec_entry;

578 579
};

580 581 582 583 584 585 586
struct i915_ctx_hang_stats {
	/* This context had batch pending when hang was declared */
	unsigned batch_pending;

	/* This context had batch active when hang was declared */
	unsigned batch_active;
};
587 588 589 590

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
591
	struct kref ref;
592
	int id;
593
	bool is_initialized;
594 595 596
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
597
	struct i915_ctx_hang_stats hang_stats;
598 599
};

600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615
struct i915_fbc {
	unsigned long size;
	unsigned int fb_id;
	enum plane plane;
	int y;

	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;

	struct intel_fbc_work {
		struct delayed_work work;
		struct drm_crtc *crtc;
		struct drm_framebuffer *fb;
		int interval;
	} *fbc_work;

616 617 618
	enum no_fbc_reason {
		FBC_OK, /* FBC is enabled */
		FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
619 620 621 622 623 624 625 626 627 628
		FBC_NO_OUTPUT, /* no outputs enabled to compress */
		FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
		FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
		FBC_MODE_TOO_LARGE, /* mode too large for compression */
		FBC_BAD_PLANE, /* fbc not supported on plane */
		FBC_NOT_TILED, /* buffer not tiled */
		FBC_MULTIPLE_PIPES, /* more than one pipe active */
		FBC_MODULE_PARAM,
		FBC_CHIP_DEFAULT, /* disabled by default on this chip */
	} no_fbc_reason;
629 630
};

631 632 633
enum no_psr_reason {
	PSR_NO_SOURCE, /* Not supported on platform */
	PSR_NO_SINK, /* Not supported by panel */
634
	PSR_MODULE_PARAM,
635 636 637 638 639 640 641 642
	PSR_CRTC_NOT_ACTIVE,
	PSR_PWR_WELL_ENABLED,
	PSR_NOT_TILED,
	PSR_SPRITE_ENABLED,
	PSR_S3D_ENABLED,
	PSR_INTERLACED_ENABLED,
	PSR_HSW_NOT_DDIA,
};
643

644
enum intel_pch {
645
	PCH_NONE = 0,	/* No PCH present */
646 647
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
648
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
649
	PCH_NOP,
650 651
};

652 653 654 655 656
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

657
#define QUIRK_PIPEA_FORCE (1<<0)
658
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
659
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
660
#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
661

662
struct intel_fbdev;
663
struct intel_fbc_work;
664

665 666
struct intel_gmbus {
	struct i2c_adapter adapter;
667
	u32 force_bit;
668
	u32 reg0;
669
	u32 gpio_reg;
670
	struct i2c_algo_bit_data bit_algo;
671 672 673
	struct drm_i915_private *dev_priv;
};

674
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
675 676 677
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
678
	u32 saveDSPARB;
J
Jesse Barnes 已提交
679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
694
	u32 saveTRANSACONF;
695 696 697 698 699 700
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
701
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
702 703 704
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
705
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
706 707 708
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
709
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
710 711
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
712 713
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
714 715 716 717 718 719 720 721 722 723 724
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
725
	u32 saveTRANSBCONF;
726 727 728 729 730 731
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
732
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
733 734 735
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
736
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
737 738
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
739 740 741
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
742 743 744
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
745 746
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
747 748 749 750 751 752
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
753
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
754 755 756
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
757
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
758 759 760 761
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
762 763 764
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
765 766 767 768 769 770
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
771 772
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
773 774 775 776 777
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
778
	u8 saveGR[25];
J
Jesse Barnes 已提交
779
	u8 saveAR_INDEX;
780
	u8 saveAR[21];
J
Jesse Barnes 已提交
781
	u8 saveDACMASK;
782
	u8 saveCR[37];
783
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
784 785 786 787 788 789 790
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
791 792 793 794 795 796 797 798 799 800 801
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
802 803 804 805 806 807 808 809 810 811
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
812 813 814 815 816 817 818 819 820 821
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
822
	u32 saveMCHBAR_RENDER_STANDBY;
823
	u32 savePCH_PORT_HOTPLUG;
824
};
825 826

struct intel_gen6_power_mgmt {
827
	/* work and pm_iir are protected by dev_priv->irq_lock */
828 829
	struct work_struct work;
	u32 pm_iir;
830 831 832

	/* On vlv we need to manually drop to Vmin with a delayed work. */
	struct delayed_work vlv_work;
833 834 835 836 837 838

	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
839
	u8 rpe_delay;
840
	u8 hw_max;
841 842

	struct delayed_work delayed_resume_work;
843 844 845 846 847 848

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
849 850
};

D
Daniel Vetter 已提交
851 852 853
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
871 872 873

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
874 875
};

876 877 878 879 880 881 882 883 884
/* Power well structure for haswell */
struct i915_power_well {
	struct drm_device *device;
	spinlock_t lock;
	/* power well enable/disable usage count */
	int count;
	int i915_request;
};

885 886 887 888 889 890 891 892 893 894 895 896 897
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

898 899 900 901 902 903 904 905 906 907 908 909
struct i915_ums_state {
	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int mm_suspended;
};

910 911 912 913 914
struct intel_l3_parity {
	u32 *remap_info;
	struct work_struct error_work;
};

915 916 917 918 919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
964
	spinlock_t object_stat_lock;
965 966 967 968
	size_t object_memory;
	u32 object_count;
};

969 970 971 972 973 974 975 976 977
struct drm_i915_error_state_buf {
	unsigned bytes;
	unsigned size;
	int err;
	u8 *buf;
	loff_t start;
	loff_t pos;
};

978 979 980 981 982
struct i915_error_state_file_priv {
	struct drm_device *dev;
	struct drm_i915_error_state *error;
};

983 984 985 986 987 988 989 990 991 992 993 994 995 996
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
	struct timer_list hangcheck_timer;

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

	unsigned long last_reset;

997
	/**
998
	 * State variable and reset counter controlling the reset flow
999
	 *
1000 1001 1002 1003 1004 1005 1006 1007
	 * Upper bits are for the reset counter.  This counter is used by the
	 * wait_seqno code to race-free noticed that a reset event happened and
	 * that it needs to restart the entire ioctl (since most likely the
	 * seqno it waited for won't ever signal anytime soon).
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	 *
	 * Lowest bit controls the reset state machine: Set means a reset is in
	 * progress. This state will (presuming we don't have any bugs) decay
	 * into either unset (successful reset) or the special WEDGED value (hw
	 * terminally sour). All waiters on the reset_queue will be woken when
	 * that happens.
	 */
	atomic_t reset_counter;

	/**
	 * Special values/flags for reset_counter
	 *
	 * Note that the code relies on
	 * 	I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
	 * being true.
	 */
#define I915_RESET_IN_PROGRESS_FLAG	1
#define I915_WEDGED			0xffffffff

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
1032

1033 1034 1035 1036
	/* For gpu hang simulation. */
	unsigned int stop_rings;
};

1037 1038 1039 1040 1041 1042
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

	int crt_ddc_pin;

	int child_dev_num;
	struct child_device_config *child_dev;
};

1074 1075 1076 1077 1078
enum intel_ddb_partitioning {
	INTEL_DDB_PART_1_2,
	INTEL_DDB_PART_5_6, /* IVB+ */
};

1079 1080 1081 1082 1083 1084 1085 1086
struct intel_wm_level {
	bool enable;
	uint32_t pri_val;
	uint32_t spr_val;
	uint32_t cur_val;
	uint32_t fbc_val;
};

1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
/*
 * This struct tracks the state needed for the Package C8+ feature.
 *
 * Package states C8 and deeper are really deep PC states that can only be
 * reached when all the devices on the system allow it, so even if the graphics
 * device allows PC8+, it doesn't mean the system will actually get to these
 * states.
 *
 * Our driver only allows PC8+ when all the outputs are disabled, the power well
 * is disabled and the GPU is idle. When these conditions are met, we manually
 * do the other conditions: disable the interrupts, clocks and switch LCPLL
 * refclk to Fclk.
 *
 * When we really reach PC8 or deeper states (not just when we allow it) we lose
 * the state of some registers, so when we come back from PC8+ we need to
 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
 * need to take care of the registers kept by RC6.
 *
 * The interrupt disabling is part of the requirements. We can only leave the
 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
 * can lock the machine.
 *
 * Ideally every piece of our code that needs PC8+ disabled would call
 * hsw_disable_package_c8, which would increment disable_count and prevent the
 * system from reaching PC8+. But we don't have a symmetric way to do this for
 * everything, so we have the requirements_met and gpu_idle variables. When we
 * switch requirements_met or gpu_idle to true we decrease disable_count, and
 * increase it in the opposite case. The requirements_met variable is true when
 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
 * variable is true when the GPU is idle.
 *
 * In addition to everything, we only actually enable PC8+ if disable_count
 * stays at zero for at least some seconds. This is implemented with the
 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
 * consecutive times when all screens are disabled and some background app
 * queries the state of our connectors, or we have some application constantly
 * waking up to use the GPU. Only after the enable_work function actually
 * enables PC8+ the "enable" variable will become true, which means that it can
 * be false even if disable_count is 0.
 *
 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
 * goes back to false exactly before we reenable the IRQs. We use this variable
 * to check if someone is trying to enable/disable IRQs while they're supposed
 * to be disabled. This shouldn't happen and we'll print some error messages in
 * case it happens, but if it actually happens we'll also update the variables
 * inside struct regsave so when we restore the IRQs they will contain the
 * latest expected values.
 *
 * For more, read "Display Sequences for Package C8" on our documentation.
 */
struct i915_package_c8 {
	bool requirements_met;
	bool gpu_idle;
	bool irqs_disabled;
	/* Only true after the delayed work task actually enables it. */
	bool enabled;
	int disable_count;
	struct mutex lock;
	struct delayed_work enable_work;

	struct {
		uint32_t deimr;
		uint32_t sdeimr;
		uint32_t gtimr;
		uint32_t gtier;
		uint32_t gen6_pmimr;
	} regsave;
};

1156 1157
typedef struct drm_i915_private {
	struct drm_device *dev;
1158
	struct kmem_cache *slab;
1159 1160 1161 1162 1163 1164 1165

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

1166
	struct intel_uncore uncore;
1167 1168 1169

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

1170

1171 1172 1173 1174 1175 1176 1177 1178 1179
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

1180 1181
	wait_queue_head_t gmbus_wait_queue;

1182 1183
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
1184
	uint32_t last_seqno, next_seqno;
1185 1186 1187 1188 1189 1190 1191 1192 1193

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

1194 1195 1196
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

1197
	/* DPIO indirect register protection */
1198
	struct mutex dpio_lock;
1199 1200 1201 1202

	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask;
	u32 gt_irq_mask;
1203
	u32 pm_irq_mask;
1204 1205

	struct work_struct hotplug_work;
1206
	bool enable_hotplug_processing;
1207 1208 1209 1210 1211 1212 1213 1214 1215
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
1216
	u32 hpd_event_bits;
1217
	struct timer_list hotplug_reenable_timer;
1218

1219
	int num_plane;
1220

1221
	struct i915_fbc fbc;
1222
	struct intel_opregion opregion;
1223
	struct intel_vbt_data vbt;
1224 1225 1226

	/* overlay */
	struct intel_overlay *overlay;
1227
	unsigned int sprite_scaling_enabled;
1228

1229 1230 1231 1232
	/* backlight */
	struct {
		int level;
		bool enabled;
1233
		spinlock_t lock; /* bl registers and the above bl fields */
1234 1235 1236
		struct backlight_device *device;
	} backlight;

1237 1238 1239 1240 1241 1242 1243 1244 1245
	/* LVDS info */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

1246 1247 1248 1249 1250 1251 1252
	/**
	 * wq - Driver workqueue for GEM.
	 *
	 * NOTE: Work items scheduled here are not allowed to grab any modeset
	 * locks, for otherwise the flushing done in the pageflip code will
	 * result in deadlocks.
	 */
1253 1254 1255 1256 1257 1258 1259
	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1260
	unsigned short pch_id;
1261 1262 1263

	unsigned long quirks;

1264 1265
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1266

1267
	struct list_head vm_list; /* Global list of all address spaces */
1268
	struct i915_gtt gtt; /* VMA representing the global address space */
B
Ben Widawsky 已提交
1269

1270
	struct i915_gem_mm mm;
1271 1272 1273

	/* Kernel Modesetting */

1274
	struct sdvo_device_mapping sdvo_mappings[2];
1275

J
Jesse Barnes 已提交
1276 1277
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
1278 1279
	wait_queue_head_t pending_flip_queue;

D
Daniel Vetter 已提交
1280 1281
	int num_shared_dpll;
	struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1282
	struct intel_ddi_plls ddi_plls;
1283

1284 1285 1286
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1287 1288
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1289
	u16 orig_clock;
1290

1291
	bool mchbar_need_disable;
1292

1293 1294
	struct intel_l3_parity l3_parity;

B
Ben Widawsky 已提交
1295 1296 1297
	/* Cannot be determined by PCIID. You must always read a register. */
	size_t ellc_size;

1298
	/* gen6+ rps state */
1299
	struct intel_gen6_power_mgmt rps;
1300

1301 1302
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1303
	struct intel_ilk_power_mgmt ips;
1304

1305 1306 1307
	/* Haswell power well */
	struct i915_power_well power_well;

1308 1309
	enum no_psr_reason no_psr_reason;

1310
	struct i915_gpu_error gpu_error;
1311

1312 1313
	struct drm_i915_gem_object *vlv_pctx;

1314 1315
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1316

1317 1318 1319 1320 1321 1322
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1323
	struct drm_property *broadcast_rgb_property;
1324
	struct drm_property *force_audio_property;
1325

1326 1327
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
1328

1329
	u32 fdi_rx_config;
1330

1331
	struct i915_suspend_saved_registers regfile;
1332

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346
	struct {
		/*
		 * Raw watermark latency values:
		 * in 0.1us units for WM0,
		 * in 0.5us units for WM1+.
		 */
		/* primary */
		uint16_t pri_latency[5];
		/* sprite */
		uint16_t spr_latency[5];
		/* cursor */
		uint16_t cur_latency[5];
	} wm;

1347 1348
	struct i915_package_c8 pc8;

1349 1350 1351
	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
1352 1353
	/* Old ums support infrastructure, same warning applies. */
	struct i915_ums_state ums;
L
Linus Torvalds 已提交
1354 1355
} drm_i915_private_t;

1356 1357 1358 1359 1360
static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
{
	return dev->dev_private;
}

1361 1362 1363 1364 1365
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1366 1367 1368 1369 1370 1371 1372
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1373
#define I915_GTT_OFFSET_NONE ((u32)-1)
1374

1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1393
struct drm_i915_gem_object {
1394
	struct drm_gem_object base;
1395

1396 1397
	const struct drm_i915_gem_object_ops *ops;

B
Ben Widawsky 已提交
1398 1399 1400
	/** List of VMAs backed by this object */
	struct list_head vma_list;

1401 1402
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
1403
	struct list_head global_list;
1404

1405
	struct list_head ring_list;
1406 1407
	/** Used in execbuf to temporarily hold a ref */
	struct list_head obj_exec_link;
1408 1409

	/**
1410 1411 1412
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1413
	 */
1414
	unsigned int active:1;
1415 1416 1417 1418 1419

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1420
	unsigned int dirty:1;
1421 1422 1423 1424 1425 1426

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1427
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1428 1429 1430 1431

	/**
	 * Advice: are the backing pages purgeable?
	 */
1432
	unsigned int madv:2;
1433 1434 1435 1436

	/**
	 * Current tiling mode for the object.
	 */
1437
	unsigned int tiling_mode:2;
1438 1439 1440 1441 1442 1443 1444 1445
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
1456
	unsigned int pin_count:4;
1457
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1458

1459 1460 1461 1462
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1463
	unsigned int map_and_fenceable:1;
1464

1465 1466 1467 1468 1469
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1470 1471
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1472
	unsigned int pin_display:1;
1473

1474 1475 1476 1477 1478 1479
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1480
	unsigned int cache_level:3;
1481

1482
	unsigned int has_aliasing_ppgtt_mapping:1;
1483
	unsigned int has_global_gtt_mapping:1;
1484
	unsigned int has_dma_mapping:1;
1485

1486
	struct sg_table *pages;
1487
	int pages_pin_count;
1488

1489
	/* prime dma-buf support */
1490 1491 1492
	void *dma_buf_vmapping;
	int vmapping_count;

1493 1494
	struct intel_ring_buffer *ring;

1495
	/** Breadcrumb of last rendering to the buffer. */
1496 1497
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1498 1499
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1500

1501
	/** Current tiling stride for the object, if it's tiled. */
1502
	uint32_t stride;
1503

1504
	/** Record of address bit 17 of each page at last unbind. */
1505
	unsigned long *bit_17;
1506

J
Jesse Barnes 已提交
1507 1508 1509
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
1510 1511 1512

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1513
};
1514
#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1515

1516
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1517

1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1529 1530 1531
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1532 1533 1534
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1535 1536 1537 1538
	/** Position in the ringbuffer of the start of the request */
	u32 head;

	/** Position in the ringbuffer of the end of the request */
1539 1540
	u32 tail;

1541 1542 1543
	/** Context related to this request */
	struct i915_hw_context *ctx;

1544 1545 1546
	/** Batch buffer related to this request if any */
	struct drm_i915_gem_object *batch_obj;

1547 1548 1549
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1550
	/** global list entry for this request */
1551
	struct list_head list;
1552

1553
	struct drm_i915_file_private *file_priv;
1554 1555
	/** file_priv list entry for this request */
	struct list_head client_list;
1556 1557 1558 1559
};

struct drm_i915_file_private {
	struct {
1560
		spinlock_t lock;
1561
		struct list_head request_list;
1562
	} mm;
1563
	struct idr context_idr;
1564 1565

	struct i915_ctx_hang_stats hang_stats;
1566 1567
};

1568
#define INTEL_INFO(dev)	(to_i915(dev)->info)
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1587
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1588 1589 1590
#define IS_IVB_GT1(dev)		((dev)->pci_device == 0x0156 || \
				 (dev)->pci_device == 0x0152 ||	\
				 (dev)->pci_device == 0x015a)
1591 1592 1593
#define IS_SNB_GT1(dev)		((dev)->pci_device == 0x0102 || \
				 (dev)->pci_device == 0x0106 ||	\
				 (dev)->pci_device == 0x010A)
1594
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1595
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1596
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1597 1598
#define IS_HSW_EARLY_SDV(dev)	(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0C00)
1599 1600
#define IS_ULT(dev)		(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0A00)
1601

1602 1603 1604 1605 1606 1607
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1608 1609 1610 1611 1612
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1613
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1614 1615 1616

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
X
Xiang, Haihao 已提交
1617
#define HAS_VEBOX(dev)          (INTEL_INFO(dev)->has_vebox_ring)
1618
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1619
#define HAS_WT(dev)            (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1620 1621
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1622
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1623
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1624

1625
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1626 1627
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1628 1629 1630
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1647 1648
#define HAS_IPS(dev)		(IS_ULT(dev))

1649
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
P
Paulo Zanoni 已提交
1650
#define HAS_POWER_WELL(dev)	(IS_HASWELL(dev))
1651
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
P
Paulo Zanoni 已提交
1652

1653 1654 1655 1656 1657 1658 1659
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1660
#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1661
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1662 1663
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1664
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1665
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1666

1667 1668
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1669
#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1670

1671 1672
#define GT_FREQUENCY_MULTIPLIER 50

1673 1674
#include "i915_trace.h"

1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

R
Rob Clark 已提交
1696
extern const struct drm_ioctl_desc i915_ioctls[];
1697
extern int i915_max_ioctl;
1698 1699 1700
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1701
extern int i915_semaphores __read_mostly;
1702
extern unsigned int i915_lvds_downclock __read_mostly;
1703
extern int i915_lvds_channel_mode __read_mostly;
1704
extern int i915_panel_use_ssc __read_mostly;
1705
extern int i915_vbt_sdvo_panel_type __read_mostly;
1706
extern int i915_enable_rc6 __read_mostly;
1707
extern int i915_enable_fbc __read_mostly;
1708
extern bool i915_enable_hangcheck __read_mostly;
1709
extern int i915_enable_ppgtt __read_mostly;
1710
extern int i915_enable_psr __read_mostly;
1711
extern unsigned int i915_preliminary_hw_support __read_mostly;
1712
extern int i915_disable_power_well __read_mostly;
1713
extern int i915_enable_ips __read_mostly;
1714
extern bool i915_fastboot __read_mostly;
1715
extern int i915_enable_pc8 __read_mostly;
1716
extern int i915_pc8_timeout __read_mostly;
1717
extern bool i915_prefault_disable __read_mostly;
1718

1719 1720
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1721 1722 1723
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1724
				/* i915_dma.c */
1725
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1726
extern void i915_kernel_lost_context(struct drm_device * dev);
1727
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1728
extern int i915_driver_unload(struct drm_device *);
1729
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1730
extern void i915_driver_lastclose(struct drm_device * dev);
1731 1732
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1733 1734
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1735
extern int i915_driver_device_is_agp(struct drm_device * dev);
1736
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1737 1738
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1739
#endif
1740
extern int i915_emit_box(struct drm_device *dev,
1741 1742
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1743
extern int intel_gpu_reset(struct drm_device *dev);
1744
extern int i915_reset(struct drm_device *dev);
1745 1746 1747 1748 1749
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1750
extern void intel_console_resume(struct work_struct *work);
1751

L
Linus Torvalds 已提交
1752
/* i915_irq.c */
1753
void i915_queue_hangcheck(struct drm_device *dev);
1754
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1755

1756
extern void intel_irq_init(struct drm_device *dev);
1757
extern void intel_pm_init(struct drm_device *dev);
1758
extern void intel_hpd_init(struct drm_device *dev);
1759 1760 1761 1762 1763 1764 1765
extern void intel_pm_init(struct drm_device *dev);

extern void intel_uncore_sanitize(struct drm_device *dev);
extern void intel_uncore_early_sanitize(struct drm_device *dev);
extern void intel_uncore_init(struct drm_device *dev);
extern void intel_uncore_clear_errors(struct drm_device *dev);
extern void intel_uncore_check_errors(struct drm_device *dev);
1766

1767 1768 1769 1770 1771 1772
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1784 1785
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1786 1787 1788 1789 1790 1791
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1792 1793
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1794 1795 1796 1797 1798 1799
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1800 1801 1802 1803
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1804 1805
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1806 1807
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1808 1809 1810 1811 1812 1813 1814 1815
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1816 1817
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1818 1819
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1820
void i915_gem_load(struct drm_device *dev);
1821 1822
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
1823
int i915_gem_init_object(struct drm_gem_object *obj);
1824 1825
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1826 1827
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1828
void i915_gem_free_object(struct drm_gem_object *obj);
B
Ben Widawsky 已提交
1829
void i915_gem_vma_destroy(struct i915_vma *vma);
1830

1831
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
B
Ben Widawsky 已提交
1832
				     struct i915_address_space *vm,
1833
				     uint32_t alignment,
1834 1835
				     bool map_and_fenceable,
				     bool nonblocking);
1836
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1837 1838
int __must_check i915_vma_unbind(struct i915_vma *vma);
int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1839
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1840
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1841
void i915_gem_lastclose(struct drm_device *dev);
1842

1843
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1844 1845
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
1846 1847 1848
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1849
		return sg_page_iter_page(&sg_iter);
1850 1851

	return NULL;
1852
}
1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

1864
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1865 1866
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
1867
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1868
				    struct intel_ring_buffer *ring);
1869

1870 1871 1872 1873 1874
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
1875 1876 1877 1878 1879 1880 1881 1882 1883
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1884 1885
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1886
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1887
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1888

1889
static inline bool
1890 1891 1892 1893 1894
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1895 1896 1897
		return true;
	} else
		return false;
1898 1899 1900 1901 1902 1903 1904
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1905
		WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1906 1907 1908 1909
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1910
void i915_gem_retire_requests(struct drm_device *dev);
1911
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1912
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1913
				      bool interruptible);
1914 1915 1916 1917 1918 1919 1920 1921 1922 1923
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
			& I915_RESET_IN_PROGRESS_FLAG);
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
	return atomic_read(&error->reset_counter) == I915_WEDGED;
}
1924

1925
void i915_gem_reset(struct drm_device *dev);
1926
bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1927
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1928
int __must_check i915_gem_init(struct drm_device *dev);
1929
int __must_check i915_gem_init_hw(struct drm_device *dev);
B
Ben Widawsky 已提交
1930
void i915_gem_l3_remap(struct drm_device *dev);
1931
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
1932
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1933
int __must_check i915_gpu_idle(struct drm_device *dev);
1934
int __must_check i915_gem_idle(struct drm_device *dev);
1935 1936
int __i915_add_request(struct intel_ring_buffer *ring,
		       struct drm_file *file,
1937
		       struct drm_i915_gem_object *batch_obj,
1938 1939
		       u32 *seqno);
#define i915_add_request(ring, seqno) \
1940
	__i915_add_request(ring, NULL, NULL, seqno)
1941 1942
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1943
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1944 1945 1946 1947
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1948 1949
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1950 1951
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1952
				     struct intel_ring_buffer *pipelined);
1953
void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
1954
int i915_gem_attach_phys_object(struct drm_device *dev,
1955
				struct drm_i915_gem_object *obj,
1956 1957
				int id,
				int align);
1958
void i915_gem_detach_phys_object(struct drm_device *dev,
1959
				 struct drm_i915_gem_object *obj);
1960
void i915_gem_free_all_phys_object(struct drm_device *dev);
1961
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1962

1963 1964
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1965
uint32_t
1966 1967
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
1968

1969 1970 1971
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1972 1973 1974 1975 1976 1977
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

1978 1979
void i915_gem_restore_fences(struct drm_device *dev);

1980 1981 1982 1983 1984 1985 1986 1987 1988
unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
				  struct i915_address_space *vm);
bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
			struct i915_address_space *vm);
unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
				struct i915_address_space *vm);
struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
				     struct i915_address_space *vm);
1989 1990 1991
struct i915_vma *
i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
				  struct i915_address_space *vm);
1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017
/* Some GGTT VM helpers */
#define obj_to_ggtt(obj) \
	(&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
static inline bool i915_is_ggtt(struct i915_address_space *vm)
{
	struct i915_address_space *ggtt =
		&((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
	return vm == ggtt;
}

static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
}

static inline unsigned long
i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
{
	return i915_gem_obj_size(obj, obj_to_ggtt(obj));
}
B
Ben Widawsky 已提交
2018 2019 2020 2021 2022 2023 2024 2025 2026 2027

static inline int __must_check
i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
		      uint32_t alignment,
		      bool map_and_fenceable,
		      bool nonblocking)
{
	return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
				   map_and_fenceable, nonblocking);
}
2028 2029
#undef obj_to_ggtt

2030 2031 2032 2033
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2034 2035
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
	kref_get(&ctx->ref);
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
	kref_put(&ctx->ref, i915_gem_context_free);
}

2047
struct i915_ctx_hang_stats * __must_check
2048
i915_gem_context_get_hang_stats(struct drm_device *dev,
2049 2050
				struct drm_file *file,
				u32 id);
2051 2052 2053 2054
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
2055

2056
/* i915_gem_gtt.c */
2057
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2058 2059 2060 2061 2062
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
2063

2064
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2065 2066
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2067
				enum i915_cache_level cache_level);
2068
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2069
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2070 2071 2072
void i915_gem_init_global_gtt(struct drm_device *dev);
void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
			       unsigned long mappable_end, unsigned long end);
2073
int i915_gem_gtt_init(struct drm_device *dev);
2074
static inline void i915_gem_chipset_flush(struct drm_device *dev)
2075 2076 2077 2078 2079
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

2080

2081
/* i915_gem_evict.c */
2082 2083 2084
int __must_check i915_gem_evict_something(struct drm_device *dev,
					  struct i915_address_space *vm,
					  int min_size,
2085 2086
					  unsigned alignment,
					  unsigned cache_level,
2087 2088
					  bool mappable,
					  bool nonblock);
C
Chris Wilson 已提交
2089
int i915_gem_evict_everything(struct drm_device *dev);
2090

2091 2092
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
2093 2094
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2095
void i915_gem_cleanup_stolen(struct drm_device *dev);
2096 2097
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2098 2099 2100 2101 2102
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
2103
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2104

2105
/* i915_gem_tiling.c */
2106
static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2107 2108 2109 2110 2111 2112 2113
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

2114
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2115 2116
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2117 2118

/* i915_gem_debug.c */
2119 2120
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
2121
#else
2122
#define i915_verify_lists(dev) 0
2123
#endif
L
Linus Torvalds 已提交
2124

2125
/* i915_debugfs.c */
2126 2127
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
2128 2129

/* i915_gpu_error.c */
2130 2131
__printf(2, 3)
void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2132 2133
int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
			    const struct i915_error_state_file_priv *error);
2134 2135 2136 2137 2138 2139 2140
int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
			      size_t count, loff_t pos);
static inline void i915_error_state_buf_release(
	struct drm_i915_error_state_buf *eb)
{
	kfree(eb->buf);
}
2141 2142 2143 2144 2145 2146 2147 2148
void i915_capture_error_state(struct drm_device *dev);
void i915_error_state_get(struct drm_device *dev,
			  struct i915_error_state_file_priv *error_priv);
void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
void i915_destroy_error_state(struct drm_device *dev);

void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
const char *i915_cache_level_str(int type);
2149

2150 2151 2152
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
2153

2154 2155 2156
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
2157

B
Ben Widawsky 已提交
2158 2159 2160 2161
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

2162 2163 2164
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
2165
static inline bool intel_gmbus_is_port_valid(unsigned port)
2166
{
2167
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2168 2169 2170 2171
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
2172 2173
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2174
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2175 2176 2177
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
2178 2179
extern void intel_i2c_reset(struct drm_device *dev);

2180
/* intel_opregion.c */
2181 2182 2183 2184
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
2185
extern void intel_opregion_asle_intr(struct drm_device *dev);
2186
#else
2187 2188
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2189
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2190
#endif
2191

J
Jesse Barnes 已提交
2192 2193 2194 2195 2196 2197 2198 2199 2200
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
2201
/* modesetting */
2202
extern void intel_modeset_init_hw(struct drm_device *dev);
2203
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
2204
extern void intel_modeset_init(struct drm_device *dev);
2205
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
2206
extern void intel_modeset_cleanup(struct drm_device *dev);
2207
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2208 2209
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
2210
extern void i915_redisable_vga(struct drm_device *dev);
2211
extern bool intel_fbc_enabled(struct drm_device *dev);
2212
extern void intel_disable_fbc(struct drm_device *dev);
2213
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
2214
extern void intel_init_pch_refclk(struct drm_device *dev);
2215
extern void gen6_set_rps(struct drm_device *dev, u8 val);
2216 2217 2218
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2219 2220
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
2221
extern int intel_enable_rc6(const struct drm_device *dev);
2222

2223
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
2224 2225
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
2226

2227 2228
/* overlay */
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2229 2230
extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
					    struct intel_overlay_error_state *error);
2231 2232

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2233
extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2234 2235
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
2236

B
Ben Widawsky 已提交
2237 2238 2239 2240
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
2241 2242
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
2243

B
Ben Widawsky 已提交
2244 2245
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2246 2247

/* intel_sideband.c */
2248 2249 2250
u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2251 2252
u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
2253 2254 2255 2256
u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
		   enum intel_sbi_destination destination);
void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
		     enum intel_sbi_destination destination);
2257

2258 2259
int vlv_gpu_freq(int ddr_freq, int val);
int vlv_freq_opcode(int ddr_freq, int val);
B
Ben Widawsky 已提交
2260

2261
#define __i915_read(x) \
2262
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace);
2263 2264 2265 2266
__i915_read(8)
__i915_read(16)
__i915_read(32)
__i915_read(64)
2267 2268
#undef __i915_read

2269
#define __i915_write(x) \
2270
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace);
2271 2272 2273 2274
__i915_write(8)
__i915_write(16)
__i915_write(32)
__i915_write(64)
2275 2276
#undef __i915_write

2277 2278
#define I915_READ8(reg)		i915_read8(dev_priv, (reg), true)
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val), true)
2279

2280 2281 2282 2283
#define I915_READ16(reg)	i915_read16(dev_priv, (reg), true)
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val), true)
#define I915_READ16_NOTRACE(reg)	i915_read16(dev_priv, (reg), false)
#define I915_WRITE16_NOTRACE(reg, val)	i915_write16(dev_priv, (reg), (val), false)
2284

2285 2286 2287 2288
#define I915_READ(reg)		i915_read32(dev_priv, (reg), true)
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val), true)
#define I915_READ_NOTRACE(reg)		i915_read32(dev_priv, (reg), false)
#define I915_WRITE_NOTRACE(reg, val)	i915_write32(dev_priv, (reg), (val), false)
2289

2290 2291
#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val), true)
#define I915_READ64(reg)	i915_read64(dev_priv, (reg), true)
2292 2293 2294 2295

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

2296 2297 2298 2299
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
2300

2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
2311 2312 2313 2314 2315
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330
static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
{
	unsigned long j = msecs_to_jiffies(m);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

static inline unsigned long
timespec_to_jiffies_timeout(const struct timespec *value)
{
	unsigned long j = timespec_to_jiffies(value);

	return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
}

L
Linus Torvalds 已提交
2331
#endif