i915_drv.h 42.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33
#include "i915_reg.h"
J
Jesse Barnes 已提交
34
#include "intel_bios.h"
35
#include "intel_ringbuffer.h"
36
#include <linux/io-mapping.h>
37
#include <linux/i2c.h>
38
#include <drm/intel-gtt.h>
39
#include <linux/backlight.h>
40

L
Linus Torvalds 已提交
41 42 43 44 45 46 47
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
48
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
49

50 51 52
enum pipe {
	PIPE_A = 0,
	PIPE_B,
53 54
	PIPE_C,
	I915_MAX_PIPES
55
};
56
#define pipe_name(p) ((p) + 'A')
57

58 59 60
enum plane {
	PLANE_A = 0,
	PLANE_B,
61
	PLANE_C,
62
};
63
#define plane_name(p) ((p) + 'A')
64

65 66
#define I915_GEM_GPU_DOMAINS	(~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))

67 68
#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)

L
Linus Torvalds 已提交
69 70 71
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
72 73
 * 1.2: Add Power Management
 * 1.3: Add vblank support
74
 * 1.4: Fix cmdbuffer path, add heap destroy
75
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
76 77
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
78 79
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
80
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
81 82
#define DRIVER_PATCHLEVEL	0

83
#define WATCH_COHERENCY	0
84
#define WATCH_LISTS	0
85

86 87 88 89 90 91 92 93 94
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
95
	struct drm_i915_gem_object *cur_obj;
96 97
};

L
Linus Torvalds 已提交
98 99 100 101 102
struct mem_block {
	struct mem_block *next;
	struct mem_block *prev;
	int start;
	int size;
103
	struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
L
Linus Torvalds 已提交
104 105
};

106 107 108 109
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;
110
struct drm_i915_private;
111

112 113 114 115 116
struct intel_opregion {
	struct opregion_header *header;
	struct opregion_acpi *acpi;
	struct opregion_swsci *swsci;
	struct opregion_asle *asle;
117
	void *vbt;
118
	u32 __iomem *lid_state;
119
};
120
#define OPREGION_SIZE            (8*1024)
121

122 123 124
struct intel_overlay;
struct intel_overlay_error_state;

125 126 127 128
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
129
#define I915_FENCE_REG_NONE -1
130 131 132
#define I915_MAX_NUM_FENCES 16
/* 16 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 5
133 134

struct drm_i915_fence_reg {
135
	struct list_head lru_list;
136
	struct drm_i915_gem_object *obj;
137
	uint32_t setup_seqno;
138
	int pin_count;
139
};
140

141
struct sdvo_device_mapping {
C
Chris Wilson 已提交
142
	u8 initialized;
143 144 145
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
146
	u8 i2c_pin;
147
	u8 ddc_pin;
148 149
};

150 151
struct intel_display_error_state;

152 153 154
struct drm_i915_error_state {
	u32 eir;
	u32 pgtbl_er;
155
	u32 pipestat[I915_MAX_PIPES];
156 157
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
158 159 160 161
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
162
	u32 error; /* gen6+ */
163 164
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
165
	u32 instdone1;
166
	u32 seqno[I915_NUM_RINGS];
167
	u64 bbaddr;
168 169
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
170
	u32 faddr[I915_NUM_RINGS];
171
	u64 fence[I915_MAX_NUM_FENCES];
172
	struct timeval time;
173 174 175 176
	struct drm_i915_error_object {
		int page_count;
		u32 gtt_offset;
		u32 *pages[0];
177
	} *ringbuffer[I915_NUM_RINGS], *batchbuffer[I915_NUM_RINGS];
178
	struct drm_i915_error_buffer {
179
		u32 size;
180 181 182 183 184
		u32 name;
		u32 seqno;
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
185
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
186 187 188 189
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
190
		u32 ring:4;
191
		u32 cache_level:2;
192 193
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
194
	struct intel_overlay_error_state *overlay;
195
	struct intel_display_error_state *display;
196 197
};

198 199
struct drm_i915_display_funcs {
	void (*dpms)(struct drm_crtc *crtc, int mode);
200
	bool (*fbc_enabled)(struct drm_device *dev);
201 202 203 204
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
205
	void (*update_wm)(struct drm_device *dev);
206 207
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
				 uint32_t sprite_width, int pixel_size);
208 209 210 211 212
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     struct drm_display_mode *mode,
			     struct drm_display_mode *adjusted_mode,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
213 214
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
215
	void (*fdi_link_train)(struct drm_crtc *crtc);
216
	void (*init_clock_gating)(struct drm_device *dev);
217
	void (*init_pch_clock_gating)(struct drm_device *dev);
218 219 220
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
221 222
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
223 224
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
225 226 227 228 229 230 231
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

232
struct intel_device_info {
233
	u8 gen;
234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253
	u8 is_mobile:1;
	u8 is_i85x:1;
	u8 is_i915g:1;
	u8 is_i945gm:1;
	u8 is_g33:1;
	u8 need_gfx_hws:1;
	u8 is_g4x:1;
	u8 is_pineview:1;
	u8 is_broadwater:1;
	u8 is_crestline:1;
	u8 is_ivybridge:1;
	u8 has_fbc:1;
	u8 has_pipe_cxsr:1;
	u8 has_hotplug:1;
	u8 cursor_needs_physical:1;
	u8 has_overlay:1;
	u8 overlay_needs_physical:1;
	u8 supports_tv:1;
	u8 has_bsd_ring:1;
	u8 has_blt_ring:1;
254
	u8 has_llc:1;
255 256
};

257
enum no_fbc_reason {
C
Chris Wilson 已提交
258
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
259 260 261 262 263
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
264
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
265
	FBC_MODULE_PARAM,
266 267
};

268 269 270 271 272
enum intel_pch {
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
};

273
#define QUIRK_PIPEA_FORCE (1<<0)
274
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
275

276
struct intel_fbdev;
277
struct intel_fbc_work;
278

L
Linus Torvalds 已提交
279
typedef struct drm_i915_private {
280 281
	struct drm_device *dev;

282 283
	const struct intel_device_info *info;

284
	int has_gem;
285
	int relative_constants_mode;
286

287
	void __iomem *regs;
288
	u32 gt_fifo_count;
L
Linus Torvalds 已提交
289

290 291
	struct intel_gmbus {
		struct i2c_adapter adapter;
C
Chris Wilson 已提交
292 293
		struct i2c_adapter *force_bit;
		u32 reg0;
294 295
	} *gmbus;

296
	struct pci_dev *bridge_dev;
297
	struct intel_ring_buffer ring[I915_NUM_RINGS];
298
	uint32_t next_seqno;
L
Linus Torvalds 已提交
299

300
	drm_dma_handle_t *status_page_dmah;
301
	uint32_t counter;
302
	drm_local_map_t hws_map;
303 304
	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
L
Linus Torvalds 已提交
305

J
Jesse Barnes 已提交
306 307
	struct resource mch_res;

308
	unsigned int cpp;
L
Linus Torvalds 已提交
309 310 311 312 313 314
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	atomic_t irq_received;
315 316 317

	/* protects the irq masks */
	spinlock_t irq_lock;
318
	/** Cached value of IMR to avoid reads in updating the bitfield */
319
	u32 pipestat[2];
320 321 322
	u32 irq_mask;
	u32 gt_irq_mask;
	u32 pch_irq_mask;
L
Linus Torvalds 已提交
323

324 325 326
	u32 hotplug_supported_mask;
	struct work_struct hotplug_work;

L
Linus Torvalds 已提交
327 328
	int tex_lru_log_granularity;
	int allow_batchbuffer;
D
Dave Airlie 已提交
329
	unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
330
	int vblank_pipe;
331
	int num_pipe;
332

B
Ben Gamari 已提交
333
	/* For hangcheck timer */
C
Chris Wilson 已提交
334
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
B
Ben Gamari 已提交
335 336 337
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd;
D
Daniel Vetter 已提交
338 339
	uint32_t last_acthd_bsd;
	uint32_t last_acthd_blt;
340 341
	uint32_t last_instdone;
	uint32_t last_instdone1;
B
Ben Gamari 已提交
342

343
	unsigned long cfb_size;
344 345
	unsigned int cfb_fb;
	enum plane cfb_plane;
C
Chris Wilson 已提交
346
	int cfb_y;
347
	struct intel_fbc_work *fbc_work;
348

349 350
	struct intel_opregion opregion;

351 352
	/* overlay */
	struct intel_overlay *overlay;
353
	bool sprite_scaling_enabled;
354

J
Jesse Barnes 已提交
355
	/* LVDS info */
356
	int backlight_level;  /* restore backlight to this value */
357
	bool backlight_enabled;
358 359
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
J
Jesse Barnes 已提交
360 361

	/* Feature bits from the VBIOS */
362 363 364 365
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
366
	unsigned int lvds_use_ssc:1;
367
	unsigned int display_clock_mode:1;
368
	int lvds_ssc_freq;
369
	struct {
370 371 372 373 374 375 376 377 378
		int rate;
		int lanes;
		int preemphasis;
		int vswing;

		bool initialized;
		bool support;
		int bpp;
		struct edp_power_seq pps;
379
	} edp;
J
Jesse Barnes 已提交
380
	bool no_aux_handshake;
J
Jesse Barnes 已提交
381

382 383
	struct notifier_block lid_notifier;

384
	int crt_ddc_pin;
385
	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
386 387 388
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

389
	unsigned int fsb_freq, mem_freq, is_ddr3;
390

391 392
	spinlock_t error_lock;
	struct drm_i915_error_state *first_error;
393
	struct work_struct error_work;
394
	struct completion error_completion;
395
	struct workqueue_struct *wq;
396

397 398 399
	/* Display functions */
	struct drm_i915_display_funcs display;

400 401 402
	/* PCH chipset type */
	enum intel_pch pch_type;

403 404
	unsigned long quirks;

J
Jesse Barnes 已提交
405
	/* Register state */
406
	bool modeset_on_lid;
J
Jesse Barnes 已提交
407 408 409
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
410
	u32 saveDSPARB;
411
	u32 saveHWS;
J
Jesse Barnes 已提交
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
427
	u32 saveTRANSACONF;
428 429 430 431 432 433
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
434
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
435 436 437
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
438
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
439 440 441
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
442
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
443 444
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
445 446
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
447 448 449 450 451 452 453 454 455 456 457
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
458
	u32 saveTRANSBCONF;
459 460 461 462 463 464
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
465
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
466 467 468
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
469
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
470 471
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
472 473 474
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
475 476 477
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
478 479
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
480 481 482 483 484 485
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
486
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
487 488 489
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
490
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
491 492 493 494
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
495 496 497
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
498 499 500 501 502 503
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
504 505
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
506 507 508 509 510
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
511
	u8 saveGR[25];
J
Jesse Barnes 已提交
512
	u8 saveAR_INDEX;
513
	u8 saveAR[21];
J
Jesse Barnes 已提交
514
	u8 saveDACMASK;
515
	u8 saveCR[37];
516
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
517 518 519 520 521 522 523
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
524 525 526 527 528 529 530 531 532 533 534
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
535 536 537 538 539 540 541 542 543 544
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
545 546 547 548 549 550 551 552 553 554
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
555
	u32 saveMCHBAR_RENDER_STANDBY;
556
	u32 savePCH_PORT_HOTPLUG;
557 558

	struct {
559
		/** Bridge to intel-gtt-ko */
560
		const struct intel_gtt *gtt;
561
		/** Memory allocator for GTT stolen memory */
562
		struct drm_mm stolen;
563
		/** Memory allocator for GTT */
564
		struct drm_mm gtt_space;
D
Daniel Vetter 已提交
565 566 567
		/** List of all objects in gtt_space. Used to restore gtt
		 * mappings on resume */
		struct list_head gtt_list;
568 569 570

		/** Usable portion of the GTT for GEM */
		unsigned long gtt_start;
571
		unsigned long gtt_mappable_end;
572
		unsigned long gtt_end;
573

574
		struct io_mapping *gtt_mapping;
575
		int gtt_mtrr;
576

577
		struct shrinker inactive_shrinker;
578

579 580 581 582 583 584 585 586 587 588 589
		/**
		 * List of objects currently involved in rendering.
		 *
		 * Includes buffers having the contents of their GPU caches
		 * flushed, not necessarily primitives.  last_rendering_seqno
		 * represents when the rendering involved will be completed.
		 *
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head active_list;

590 591 592 593 594
		/**
		 * List of objects which are not in the ringbuffer but which
		 * still have a write_domain which needs to be flushed before
		 * unbinding.
		 *
595 596
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
597 598 599 600 601 602 603 604
		 * A reference is held on the buffer while on this list.
		 */
		struct list_head flushing_list;

		/**
		 * LRU list of objects which are not in the ringbuffer and
		 * are ready to unbind, but are still in the GTT.
		 *
605 606
		 * last_rendering_seqno is 0 while an object is in this list.
		 *
607 608 609 610 611 612
		 * A reference is not held on the buffer while on this list,
		 * as merely being GTT-bound shouldn't prevent its being
		 * freed, and we'll pull it off the list in the free path.
		 */
		struct list_head inactive_list;

C
Chris Wilson 已提交
613 614 615 616 617 618
		/**
		 * LRU list of objects which are not in the ringbuffer but
		 * are still pinned in the GTT.
		 */
		struct list_head pinned_list;

619 620 621
		/** LRU list of objects with fence regs on them. */
		struct list_head fence_list;

622 623 624 625 626 627 628 629
		/**
		 * List of objects currently pending being freed.
		 *
		 * These objects are no longer in use, but due to a signal
		 * we were prevented from freeing them at the appointed time.
		 */
		struct list_head deferred_free_list;

630 631 632 633 634 635 636 637 638
		/**
		 * We leave the user IRQ off as much as possible,
		 * but this means that requests will finish and never
		 * be retired once the system goes idle. Set a timer to
		 * fire periodically while the ring is running. When it
		 * fires, go retire requests.
		 */
		struct delayed_work retire_work;

639 640 641 642 643 644
		/**
		 * Are we in a non-interruptible section of code like
		 * modesetting?
		 */
		bool interruptible;

645 646 647 648 649 650 651 652 653 654 655 656 657 658
		/**
		 * Flag if the X Server, and thus DRM, is not currently in
		 * control of the device.
		 *
		 * This is set between LeaveVT and EnterVT.  It needs to be
		 * replaced with a semaphore.  It also needs to be
		 * transitioned away from for kernel modesetting.
		 */
		int suspended;

		/**
		 * Flag if the hardware appears to be wedged.
		 *
		 * This is set when attempts to idle the device timeout.
L
Lucas De Marchi 已提交
659
		 * It prevents command submission from occurring and makes
660 661
		 * every pending request fail
		 */
662
		atomic_t wedged;
663 664 665 666 667

		/** Bit 6 swizzling required for X tiling */
		uint32_t bit_6_swizzle_x;
		/** Bit 6 swizzling required for Y tiling */
		uint32_t bit_6_swizzle_y;
668 669 670

		/* storage for physical objects */
		struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
671

672 673
		/* accounting, useful for userland debugging */
		size_t gtt_total;
674 675
		size_t mappable_gtt_total;
		size_t object_memory;
676
		u32 object_count;
677
	} mm;
678
	struct sdvo_device_mapping sdvo_mappings[2];
679 680
	/* indicate whether the LVDS_BORDER should be enabled or not */
	unsigned int lvds_border_bits;
681 682
	/* Panel fitter placement and size for Ironlake+ */
	u32 pch_pf_pos, pch_pf_size;
683

J
Jesse Barnes 已提交
684 685
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
686
	wait_queue_head_t pending_flip_queue;
687
	bool flip_pending_is_done;
688

689 690 691
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
692 693
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
694 695 696 697
	struct work_struct idle_work;
	struct timer_list idle_timer;
	bool busy;
	u16 orig_clock;
Z
Zhao Yakui 已提交
698 699
	int child_dev_num;
	struct child_device_config *child_dev;
700
	struct drm_connector *int_lvds_connector;
701
	struct drm_connector *int_edp_connector;
702

703
	bool mchbar_need_disable;
704

705 706 707 708
	struct work_struct rps_work;
	spinlock_t rps_lock;
	u32 pm_iir;

709 710 711
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
712 713 714
	u8 fmax;
	u8 fstart;

715 716
	u64 last_count1;
	unsigned long last_time1;
717
	unsigned long chipset_power;
718 719 720 721 722 723
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	int c_m;
	int r_t;
	u8 corr;
724
	spinlock_t *mchdev_lock;
725 726

	enum no_fbc_reason no_fbc_reason;
727

728 729
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
730

731 732
	unsigned long last_gpu_reset;

733 734
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
735

736 737
	struct backlight_device *backlight;

738
	struct drm_property *broadcast_rgb_property;
739
	struct drm_property *force_audio_property;
740 741

	atomic_t forcewake_count;
L
Linus Torvalds 已提交
742 743
} drm_i915_private_t;

744 745 746 747 748 749
enum i915_cache_level {
	I915_CACHE_NONE,
	I915_CACHE_LLC,
	I915_CACHE_LLC_MLC, /* gen6+ */
};

750
struct drm_i915_gem_object {
751
	struct drm_gem_object base;
752 753 754

	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
D
Daniel Vetter 已提交
755
	struct list_head gtt_list;
756 757

	/** This object's place on the active/flushing/inactive lists */
758 759
	struct list_head ring_list;
	struct list_head mm_list;
760 761
	/** This object's place on GPU write list */
	struct list_head gpu_write_list;
762 763
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
764 765 766 767 768 769

	/**
	 * This is set if the object is on the active or flushing lists
	 * (has pending rendering), and is not set if it's on inactive (ready
	 * to be unbound).
	 */
770
	unsigned int active:1;
771 772 773 774 775

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
776
	unsigned int dirty:1;
777

778 779 780 781
	/**
	 * This is set if the object has been written to since the last
	 * GPU flush.
	 */
782
	unsigned int pending_gpu_write:1;
783

784 785 786 787 788
	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
789
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
790 791 792 793

	/**
	 * Advice: are the backing pages purgeable?
	 */
794
	unsigned int madv:2;
795 796 797 798

	/**
	 * Current tiling mode for the object.
	 */
799 800
	unsigned int tiling_mode:2;
	unsigned int tiling_changed:1;
801 802 803 804 805 806 807 808 809 810

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
811
	unsigned int pin_count:4;
812
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
813

814 815 816 817
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
818
	unsigned int map_and_fenceable:1;
819

820 821 822 823 824
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
825 826
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
827

828 829 830 831 832 833
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

834 835
	unsigned int cache_level:2;

836
	struct page **pages;
837

D
Daniel Vetter 已提交
838 839 840 841 842 843
	/**
	 * DMAR support
	 */
	struct scatterlist *sg_list;
	int num_sg;

844 845 846 847 848
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
849
	struct drm_i915_gem_exec_object2 *exec_entry;
850

851 852 853 854 855 856
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
857

858 859
	/** Breadcrumb of last rendering to the buffer. */
	uint32_t last_rendering_seqno;
860 861 862 863 864
	struct intel_ring_buffer *ring;

	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
	struct intel_ring_buffer *last_fenced_ring;
865

866
	/** Current tiling stride for the object, if it's tiled. */
867
	uint32_t stride;
868

869
	/** Record of address bit 17 of each page at last unbind. */
870
	unsigned long *bit_17;
871

872

873
	/**
874 875
	 * If present, while GEM_DOMAIN_CPU is in the read domain this array
	 * flags which individual pages are valid.
876 877
	 */
	uint8_t *page_cpu_valid;
J
Jesse Barnes 已提交
878 879 880 881

	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
882 883 884

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
885

886 887 888 889 890 891
	/**
	 * Number of crtcs where this object is currently the fb, but
	 * will be page flipped away on the next vblank.  When it
	 * reaches 0, dev_priv->pending_flip_queue will be woken up.
	 */
	atomic_t pending_flip;
892 893
};

894
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
895

896 897 898 899 900 901 902 903 904 905 906
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
907 908 909
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

910 911 912 913 914 915
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

916
	/** global list entry for this request */
917
	struct list_head list;
918

919
	struct drm_i915_file_private *file_priv;
920 921
	/** file_priv list entry for this request */
	struct list_head client_list;
922 923 924 925
};

struct drm_i915_file_private {
	struct {
926
		struct spinlock lock;
927
		struct list_head request_list;
928 929 930
	} mm;
};

931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
951
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
952 953
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)

954 955 956 957 958 959
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
960 961 962 963 964
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
965
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
966 967 968

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
969
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
970 971
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

972
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

993 994
#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
995 996 997 998 999

#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)

1000 1001
#include "i915_trace.h"

1002
extern struct drm_ioctl_desc i915_ioctls[];
1003
extern int i915_max_ioctl;
1004 1005 1006
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1007
extern int i915_semaphores __read_mostly;
1008
extern unsigned int i915_lvds_downclock __read_mostly;
1009
extern int i915_panel_use_ssc __read_mostly;
1010
extern int i915_vbt_sdvo_panel_type __read_mostly;
1011
extern int i915_enable_rc6 __read_mostly;
1012
extern int i915_enable_fbc __read_mostly;
1013
extern bool i915_enable_hangcheck __read_mostly;
1014

1015 1016
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1017 1018 1019
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1020
				/* i915_dma.c */
1021
extern void i915_kernel_lost_context(struct drm_device * dev);
1022
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1023
extern int i915_driver_unload(struct drm_device *);
1024
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1025
extern void i915_driver_lastclose(struct drm_device * dev);
1026 1027
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1028 1029
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1030
extern int i915_driver_device_is_agp(struct drm_device * dev);
D
Dave Airlie 已提交
1031 1032
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1033
extern int i915_emit_box(struct drm_device *dev,
1034 1035
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1036
extern int i915_reset(struct drm_device *dev, u8 flags);
1037 1038 1039 1040 1041
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1042

L
Linus Torvalds 已提交
1043
/* i915_irq.c */
B
Ben Gamari 已提交
1044
void i915_hangcheck_elapsed(unsigned long data);
1045
void i915_handle_error(struct drm_device *dev, bool wedged);
1046 1047 1048 1049
extern int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
extern int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
L
Linus Torvalds 已提交
1050

1051
extern void intel_irq_init(struct drm_device *dev);
1052

1053 1054 1055 1056 1057 1058
extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
extern int i915_vblank_swap(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
L
Linus Torvalds 已提交
1059

1060 1061 1062 1063 1064 1065
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1066
void intel_enable_asle(struct drm_device *dev);
1067

1068 1069 1070 1071 1072 1073
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1074

1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1086 1087
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1088 1089 1090 1091 1092 1093
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1094 1095
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1096 1097 1098 1099 1100 1101 1102 1103
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1104 1105
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1106 1107 1108 1109 1110 1111 1112 1113
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1114 1115
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1116 1117
void i915_gem_load(struct drm_device *dev);
int i915_gem_init_object(struct drm_gem_object *obj);
C
Chris Wilson 已提交
1118
int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
1119 1120
				     uint32_t invalidate_domains,
				     uint32_t flush_domains);
1121 1122
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1123
void i915_gem_free_object(struct drm_gem_object *obj);
1124 1125 1126
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
				     bool map_and_fenceable);
1127
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1128
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1129
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1130
void i915_gem_lastclose(struct drm_device *dev);
1131

1132
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1133
int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
1134
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1135 1136
				    struct intel_ring_buffer *ring,
				    u32 seqno);
1137

1138 1139 1140 1141 1142 1143
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1144
			  uint32_t handle);
1145 1146 1147 1148 1149 1150 1151 1152 1153
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1154
static inline u32
C
Chris Wilson 已提交
1155
i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1156
{
C
Chris Wilson 已提交
1157
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1158 1159 1160
	return ring->outstanding_lazy_request = dev_priv->next_seqno;
}

1161
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1162
					   struct intel_ring_buffer *pipelined);
1163
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1164

1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182
static inline void
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
	}
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1183
void i915_gem_retire_requests(struct drm_device *dev);
1184
void i915_gem_reset(struct drm_device *dev);
1185
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1186 1187 1188
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1189
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1190
int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
J
Jesse Barnes 已提交
1191
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1192 1193 1194 1195
void i915_gem_do_init(struct drm_device *dev,
		      unsigned long start,
		      unsigned long mappable_end,
		      unsigned long end);
1196
int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
1197
int __must_check i915_gem_idle(struct drm_device *dev);
C
Chris Wilson 已提交
1198 1199 1200 1201
int __must_check i915_add_request(struct intel_ring_buffer *ring,
				  struct drm_file *file,
				  struct drm_i915_gem_request *request);
int __must_check i915_wait_request(struct intel_ring_buffer *ring,
1202 1203
				   uint32_t seqno,
				   bool do_retire);
1204
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1205 1206 1207 1208
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1209 1210
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1211
				     struct intel_ring_buffer *pipelined);
1212
int i915_gem_attach_phys_object(struct drm_device *dev,
1213
				struct drm_i915_gem_object *obj,
1214 1215
				int id,
				int align);
1216
void i915_gem_detach_phys_object(struct drm_device *dev,
1217
				 struct drm_i915_gem_object *obj);
1218
void i915_gem_free_all_phys_object(struct drm_device *dev);
1219
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1220

1221
uint32_t
1222 1223 1224
i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
				    uint32_t size,
				    int tiling_mode);
1225

1226 1227 1228
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1229 1230
/* i915_gem_gtt.c */
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1231
int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
1232 1233
void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
				enum i915_cache_level cache_level);
1234
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1235

1236
/* i915_gem_evict.c */
1237 1238 1239 1240 1241 1242
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
					  unsigned alignment, bool mappable);
int __must_check i915_gem_evict_everything(struct drm_device *dev,
					   bool purgeable_only);
int __must_check i915_gem_evict_inactive(struct drm_device *dev,
					 bool purgeable_only);
1243

1244 1245
/* i915_gem_tiling.c */
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1246 1247
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1248 1249

/* i915_gem_debug.c */
1250
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1251
			  const char *where, uint32_t mark);
1252 1253
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1254
#else
1255
#define i915_verify_lists(dev) 0
1256
#endif
1257 1258 1259
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1260
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1261

1262
/* i915_debugfs.c */
1263 1264
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1265

1266 1267 1268
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1269 1270 1271 1272

/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1273

1274 1275 1276
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
C
Chris Wilson 已提交
1277 1278
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1279 1280 1281 1282
extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1283 1284
extern void intel_i2c_reset(struct drm_device *dev);

1285
/* intel_opregion.c */
1286 1287 1288 1289
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1290 1291 1292
extern void intel_opregion_asle_intr(struct drm_device *dev);
extern void intel_opregion_gse_intr(struct drm_device *dev);
extern void intel_opregion_enable_asle(struct drm_device *dev);
1293
#else
1294 1295
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1296 1297 1298
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
1299
#endif
1300

J
Jesse Barnes 已提交
1301 1302 1303 1304 1305 1306 1307 1308 1309
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1310 1311
/* modesetting */
extern void intel_modeset_init(struct drm_device *dev);
1312
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1313
extern void intel_modeset_cleanup(struct drm_device *dev);
1314
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1315
extern bool intel_fbc_enabled(struct drm_device *dev);
1316
extern void intel_disable_fbc(struct drm_device *dev);
1317
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
1318
extern void ironlake_init_pch_refclk(struct drm_device *dev);
J
Jesse Barnes 已提交
1319
extern void ironlake_enable_rc6(struct drm_device *dev);
1320
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1321 1322
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
1323

1324 1325 1326 1327 1328
extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);

1329
/* overlay */
1330
#ifdef CONFIG_DEBUG_FS
1331 1332
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1333 1334 1335 1336 1337

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
extern void intel_display_print_error_state(struct seq_file *m,
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1338
#endif
1339

1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350
#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])

#define BEGIN_LP_RING(n) \
	intel_ring_begin(LP_RING(dev_priv), (n))

#define OUT_RING(x) \
	intel_ring_emit(LP_RING(dev_priv), x)

#define ADVANCE_LP_RING() \
	intel_ring_advance(LP_RING(dev_priv))

1351 1352 1353 1354 1355 1356
/**
 * Lock test for when it's just for synchronization of ring access.
 *
 * In that case, we don't need to do it when GEM is initialized as nobody else
 * has access to the ring.
 */
1357
#define RING_LOCK_TEST_WITH_RETURN(dev, file) do {			\
1358
	if (LP_RING(dev->dev_private)->obj == NULL)			\
1359
		LOCK_TEST_WITH_RETURN(dev, file);			\
1360 1361
} while (0)

B
Ben Widawsky 已提交
1362 1363 1364 1365
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1366 1367
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
1368 1369 1370 1371 1372
void __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);

/* We give fast paths for the really cool registers */
#define NEEDS_FORCE_WAKE(dev_priv, reg) \
	(((dev_priv)->info->gen >= 6) && \
1373
	 ((reg) < 0x40000) &&		 \
1374
	 ((reg) != FORCEWAKE))
1375

1376
#define __i915_read(x, y) \
1377
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1378

1379 1380 1381 1382 1383 1384 1385
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
1386 1387
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1404 1405
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1406 1407 1408

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
1409 1410 1411 1412

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

1413

L
Linus Torvalds 已提交
1414
#endif