i915_drv.h 60.4 KB
Newer Older
L
Linus Torvalds 已提交
1 2
/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
 */
D
Dave Airlie 已提交
3
/*
4
 *
L
Linus Torvalds 已提交
5 6
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
28
 */
L
Linus Torvalds 已提交
29 30 31 32

#ifndef _I915_DRV_H_
#define _I915_DRV_H_

33 34
#include <uapi/drm/i915_drm.h>

35
#include "i915_reg.h"
J
Jesse Barnes 已提交
36
#include "intel_bios.h"
37
#include "intel_ringbuffer.h"
38
#include <linux/io-mapping.h>
39
#include <linux/i2c.h>
40
#include <linux/i2c-algo-bit.h>
41
#include <drm/intel-gtt.h>
42
#include <linux/backlight.h>
43
#include <linux/intel-iommu.h>
44
#include <linux/kref.h>
45
#include <linux/pm_qos.h>
46

L
Linus Torvalds 已提交
47 48 49 50 51 52 53
/* General customization:
 */

#define DRIVER_AUTHOR		"Tungsten Graphics, Inc."

#define DRIVER_NAME		"i915"
#define DRIVER_DESC		"Intel Graphics"
54
#define DRIVER_DATE		"20080730"
L
Linus Torvalds 已提交
55

56 57 58
enum pipe {
	PIPE_A = 0,
	PIPE_B,
59 60
	PIPE_C,
	I915_MAX_PIPES
61
};
62
#define pipe_name(p) ((p) + 'A')
63

P
Paulo Zanoni 已提交
64 65 66 67 68 69 70 71
enum transcoder {
	TRANSCODER_A = 0,
	TRANSCODER_B,
	TRANSCODER_C,
	TRANSCODER_EDP = 0xF,
};
#define transcoder_name(t) ((t) + 'A')

72 73 74
enum plane {
	PLANE_A = 0,
	PLANE_B,
75
	PLANE_C,
76
};
77
#define plane_name(p) ((p) + 'A')
78

79 80
#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')

81 82 83 84 85 86 87 88 89 90
enum port {
	PORT_A = 0,
	PORT_B,
	PORT_C,
	PORT_D,
	PORT_E,
	I915_MAX_PORTS
};
#define port_name(p) ((p) + 'A')

91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108
enum intel_display_power_domain {
	POWER_DOMAIN_PIPE_A,
	POWER_DOMAIN_PIPE_B,
	POWER_DOMAIN_PIPE_C,
	POWER_DOMAIN_PIPE_A_PANEL_FITTER,
	POWER_DOMAIN_PIPE_B_PANEL_FITTER,
	POWER_DOMAIN_PIPE_C_PANEL_FITTER,
	POWER_DOMAIN_TRANSCODER_A,
	POWER_DOMAIN_TRANSCODER_B,
	POWER_DOMAIN_TRANSCODER_C,
	POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
};

#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
		((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
#define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)

109 110 111 112 113 114 115 116 117 118 119 120 121
enum hpd_pin {
	HPD_NONE = 0,
	HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
	HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
	HPD_CRT,
	HPD_SDVO_B,
	HPD_SDVO_C,
	HPD_PORT_B,
	HPD_PORT_C,
	HPD_PORT_D,
	HPD_NUM_PINS
};

122 123 124 125 126 127
#define I915_GEM_GPU_DOMAINS \
	(I915_GEM_DOMAIN_RENDER | \
	 I915_GEM_DOMAIN_SAMPLER | \
	 I915_GEM_DOMAIN_COMMAND | \
	 I915_GEM_DOMAIN_INSTRUCTION | \
	 I915_GEM_DOMAIN_VERTEX)
128

129
#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
130

131 132 133 134
#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
	list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
		if ((intel_encoder)->base.crtc == (__crtc))

135 136 137 138 139 140 141 142 143 144
struct intel_pch_pll {
	int refcount; /* count of number of CRTCs sharing this PLL */
	int active; /* count of number of active CRTCs (i.e. DPMS on) */
	bool on; /* is the PLL actually active? Disabled during modeset */
	int pll_reg;
	int fp0_reg;
	int fp1_reg;
};
#define I915_NUM_PLLS 2

145 146 147 148 149 150 151 152 153 154 155 156 157
/* Used by dp and fdi links */
struct intel_link_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

void intel_link_compute_m_n(int bpp, int nlanes,
			    int pixel_clock, int link_clock,
			    struct intel_link_m_n *m_n);

158 159 160 161 162 163
struct intel_ddi_plls {
	int spll_refcount;
	int wrpll1_refcount;
	int wrpll2_refcount;
};

L
Linus Torvalds 已提交
164 165 166
/* Interface history:
 *
 * 1.1: Original.
D
Dave Airlie 已提交
167 168
 * 1.2: Add Power Management
 * 1.3: Add vblank support
169
 * 1.4: Fix cmdbuffer path, add heap destroy
170
 * 1.5: Add vblank pipe configuration
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
171 172
 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
 *      - Support vertical blank on secondary display pipe
L
Linus Torvalds 已提交
173 174
 */
#define DRIVER_MAJOR		1
=
=?utf-8?q?Michel_D=C3=A4nzer?= 已提交
175
#define DRIVER_MINOR		6
L
Linus Torvalds 已提交
176 177
#define DRIVER_PATCHLEVEL	0

178
#define WATCH_COHERENCY	0
179
#define WATCH_LISTS	0
180
#define WATCH_GTT	0
181

182 183 184 185 186 187 188 189 190
#define I915_GEM_PHYS_CURSOR_0 1
#define I915_GEM_PHYS_CURSOR_1 2
#define I915_GEM_PHYS_OVERLAY_REGS 3
#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)

struct drm_i915_gem_phys_object {
	int id;
	struct page **page_list;
	drm_dma_handle_t *handle;
191
	struct drm_i915_gem_object *cur_obj;
192 193
};

194 195 196 197
struct opregion_header;
struct opregion_acpi;
struct opregion_swsci;
struct opregion_asle;
198
struct drm_i915_private;
199

200
struct intel_opregion {
201 202 203 204 205
	struct opregion_header __iomem *header;
	struct opregion_acpi __iomem *acpi;
	struct opregion_swsci __iomem *swsci;
	struct opregion_asle __iomem *asle;
	void __iomem *vbt;
206
	u32 __iomem *lid_state;
207
};
208
#define OPREGION_SIZE            (8*1024)
209

210 211 212
struct intel_overlay;
struct intel_overlay_error_state;

213 214 215 216
struct drm_i915_master_private {
	drm_local_map_t *sarea;
	struct _drm_i915_sarea *sarea_priv;
};
217
#define I915_FENCE_REG_NONE -1
218 219 220
#define I915_MAX_NUM_FENCES 32
/* 32 fences + sign bit for FENCE_REG_NONE */
#define I915_MAX_NUM_FENCE_BITS 6
221 222

struct drm_i915_fence_reg {
223
	struct list_head lru_list;
224
	struct drm_i915_gem_object *obj;
225
	int pin_count;
226
};
227

228
struct sdvo_device_mapping {
C
Chris Wilson 已提交
229
	u8 initialized;
230 231 232
	u8 dvo_port;
	u8 slave_addr;
	u8 dvo_wiring;
C
Chris Wilson 已提交
233
	u8 i2c_pin;
234
	u8 ddc_pin;
235 236
};

237 238
struct intel_display_error_state;

239
struct drm_i915_error_state {
240
	struct kref ref;
241 242
	u32 eir;
	u32 pgtbl_er;
243
	u32 ier;
B
Ben Widawsky 已提交
244
	u32 ccid;
245 246
	u32 derrmr;
	u32 forcewake;
B
Ben Widawsky 已提交
247
	bool waiting[I915_NUM_RINGS];
248
	u32 pipestat[I915_MAX_PIPES];
249 250
	u32 tail[I915_NUM_RINGS];
	u32 head[I915_NUM_RINGS];
251
	u32 ctl[I915_NUM_RINGS];
252 253 254 255
	u32 ipeir[I915_NUM_RINGS];
	u32 ipehr[I915_NUM_RINGS];
	u32 instdone[I915_NUM_RINGS];
	u32 acthd[I915_NUM_RINGS];
256
	u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
257
	u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
258
	u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
259 260 261
	/* our own tracking of ring head and tail */
	u32 cpu_ring_head[I915_NUM_RINGS];
	u32 cpu_ring_tail[I915_NUM_RINGS];
262
	u32 error; /* gen6+ */
263
	u32 err_int; /* gen7 */
264 265
	u32 instpm[I915_NUM_RINGS];
	u32 instps[I915_NUM_RINGS];
266
	u32 extra_instdone[I915_NUM_INSTDONE_REG];
267
	u32 seqno[I915_NUM_RINGS];
268
	u64 bbaddr;
269 270
	u32 fault_reg[I915_NUM_RINGS];
	u32 done_reg;
271
	u32 faddr[I915_NUM_RINGS];
272
	u64 fence[I915_MAX_NUM_FENCES];
273
	struct timeval time;
274 275 276 277 278
	struct drm_i915_error_ring {
		struct drm_i915_error_object {
			int page_count;
			u32 gtt_offset;
			u32 *pages[0];
279
		} *ringbuffer, *batchbuffer, *ctx;
280 281 282
		struct drm_i915_error_request {
			long jiffies;
			u32 seqno;
283
			u32 tail;
284 285 286
		} *requests;
		int num_requests;
	} ring[I915_NUM_RINGS];
287
	struct drm_i915_error_buffer {
288
		u32 size;
289
		u32 name;
290
		u32 rseqno, wseqno;
291 292 293
		u32 gtt_offset;
		u32 read_domains;
		u32 write_domain;
294
		s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
295 296 297 298
		s32 pinned:2;
		u32 tiling:2;
		u32 dirty:1;
		u32 purgeable:1;
299
		s32 ring:4;
300
		u32 cache_level:2;
301 302
	} *active_bo, *pinned_bo;
	u32 active_bo_count, pinned_bo_count;
303
	struct intel_overlay_error_state *overlay;
304
	struct intel_display_error_state *display;
305 306
};

307
struct intel_crtc_config;
308
struct intel_crtc;
309

310
struct drm_i915_display_funcs {
311
	bool (*fbc_enabled)(struct drm_device *dev);
312 313 314 315
	void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
	void (*disable_fbc)(struct drm_device *dev);
	int (*get_display_clock_speed)(struct drm_device *dev);
	int (*get_fifo_size)(struct drm_device *dev, int plane);
316
	void (*update_wm)(struct drm_device *dev);
317 318
	void (*update_sprite_wm)(struct drm_device *dev, int pipe,
				 uint32_t sprite_width, int pixel_size);
319
	void (*modeset_global_resources)(struct drm_device *dev);
320 321 322 323
	/* Returns the active state of the crtc, and if the crtc is active,
	 * fills out the pipe-config with the hw state. */
	bool (*get_pipe_config)(struct intel_crtc *,
				struct intel_crtc_config *);
324 325 326
	int (*crtc_mode_set)(struct drm_crtc *crtc,
			     int x, int y,
			     struct drm_framebuffer *old_fb);
327 328
	void (*crtc_enable)(struct drm_crtc *crtc);
	void (*crtc_disable)(struct drm_crtc *crtc);
329
	void (*off)(struct drm_crtc *crtc);
330 331
	void (*write_eld)(struct drm_connector *connector,
			  struct drm_crtc *crtc);
332
	void (*fdi_link_train)(struct drm_crtc *crtc);
333
	void (*init_clock_gating)(struct drm_device *dev);
334 335 336
	int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
			  struct drm_framebuffer *fb,
			  struct drm_i915_gem_object *obj);
337 338
	int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
			    int x, int y);
339
	void (*hpd_irq_setup)(struct drm_device *dev);
340 341 342 343 344 345 346
	/* clock updates for mode set */
	/* cursor updates */
	/* render clock increase/decrease */
	/* display clock increase/decrease */
	/* pll clock increase/decrease */
};

347 348 349 350 351
struct drm_i915_gt_funcs {
	void (*force_wake_get)(struct drm_i915_private *dev_priv);
	void (*force_wake_put)(struct drm_i915_private *dev_priv);
};

352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375
#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
	func(is_mobile) sep \
	func(is_i85x) sep \
	func(is_i915g) sep \
	func(is_i945gm) sep \
	func(is_g33) sep \
	func(need_gfx_hws) sep \
	func(is_g4x) sep \
	func(is_pineview) sep \
	func(is_broadwater) sep \
	func(is_crestline) sep \
	func(is_ivybridge) sep \
	func(is_valleyview) sep \
	func(is_haswell) sep \
	func(has_force_wake) sep \
	func(has_fbc) sep \
	func(has_pipe_cxsr) sep \
	func(has_hotplug) sep \
	func(cursor_needs_physical) sep \
	func(has_overlay) sep \
	func(overlay_needs_physical) sep \
	func(supports_tv) sep \
	func(has_bsd_ring) sep \
	func(has_blt_ring) sep \
376
	func(has_llc) sep \
377 378
	func(has_ddi) sep \
	func(has_fpga_dbg)
D
Daniel Vetter 已提交
379

380 381 382
#define DEFINE_FLAG(name) u8 name:1
#define SEP_SEMICOLON ;

383
struct intel_device_info {
384
	u32 display_mmio_offset;
385
	u8 num_pipes:3;
386
	u8 gen;
387
	DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
388 389
};

390 391 392
#undef DEFINE_FLAG
#undef SEP_SEMICOLON

393 394 395 396 397 398
enum i915_cache_level {
	I915_CACHE_NONE = 0,
	I915_CACHE_LLC,
	I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
};

399 400
typedef uint32_t gen6_gtt_pte_t;

B
Ben Widawsky 已提交
401 402 403 404 405 406 407 408 409 410
/* The Graphics Translation Table is the way in which GEN hardware translates a
 * Graphics Virtual Address into a Physical Address. In addition to the normal
 * collateral associated with any va->pa translations GEN hardware also has a
 * portion of the GTT which can be mapped by the CPU and remain both coherent
 * and correct (in cases like swizzling). That region is referred to as GMADR in
 * the spec.
 */
struct i915_gtt {
	unsigned long start;		/* Start offset of used GTT */
	size_t total;			/* Total size GTT can map */
411
	size_t stolen_size;		/* Total size of stolen memory */
B
Ben Widawsky 已提交
412 413 414 415 416 417 418

	unsigned long mappable_end;	/* End offset that we can CPU map */
	struct io_mapping *mappable;	/* Mapping to our CPU mappable region */
	phys_addr_t mappable_base;	/* PA of our GMADR */

	/** "Graphics Stolen Memory" holds the global PTEs */
	void __iomem *gsm;
419 420

	bool do_idle_maps;
421 422
	dma_addr_t scratch_page_dma;
	struct page *scratch_page;
423 424

	/* global gtt ops */
425
	int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
426 427
			  size_t *stolen, phys_addr_t *mappable_base,
			  unsigned long *mappable_end);
428
	void (*gtt_remove)(struct drm_device *dev);
429 430 431 432 433 434 435
	void (*gtt_clear_range)(struct drm_device *dev,
				unsigned int first_entry,
				unsigned int num_entries);
	void (*gtt_insert_entries)(struct drm_device *dev,
				   struct sg_table *st,
				   unsigned int pg_start,
				   enum i915_cache_level cache_level);
436 437 438
	gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
				     dma_addr_t addr,
				     enum i915_cache_level level);
B
Ben Widawsky 已提交
439
};
440
#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
B
Ben Widawsky 已提交
441

442 443 444
#define I915_PPGTT_PD_ENTRIES 512
#define I915_PPGTT_PT_ENTRIES 1024
struct i915_hw_ppgtt {
B
Ben Widawsky 已提交
445
	struct drm_device *dev;
446 447 448 449 450
	unsigned num_pd_entries;
	struct page **pt_pages;
	uint32_t pd_offset;
	dma_addr_t *pt_dma_addr;
	dma_addr_t scratch_page_dma_addr;
D
Daniel Vetter 已提交
451 452 453 454 455 456 457 458 459

	/* pte functions, mirroring the interface of the global gtt. */
	void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
			    unsigned int first_entry,
			    unsigned int num_entries);
	void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
			       struct sg_table *st,
			       unsigned int pg_start,
			       enum i915_cache_level cache_level);
460 461 462
	gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
				     dma_addr_t addr,
				     enum i915_cache_level level);
463
	int (*enable)(struct drm_device *dev);
464
	void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
465 466
};

467 468 469 470

/* This must match up with the value previously used for execbuf2.rsvd1. */
#define DEFAULT_CONTEXT_ID 0
struct i915_hw_context {
471
	struct kref ref;
472
	int id;
473
	bool is_initialized;
474 475 476 477 478
	struct drm_i915_file_private *file_priv;
	struct intel_ring_buffer *ring;
	struct drm_i915_gem_object *obj;
};

479
enum no_fbc_reason {
C
Chris Wilson 已提交
480
	FBC_NO_OUTPUT, /* no outputs enabled to compress */
481 482 483 484 485
	FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
	FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
	FBC_MODE_TOO_LARGE, /* mode too large for compression */
	FBC_BAD_PLANE, /* fbc not supported on plane */
	FBC_NOT_TILED, /* buffer not tiled */
486
	FBC_MULTIPLE_PIPES, /* more than one pipe active */
487
	FBC_MODULE_PARAM,
488 489
};

490
enum intel_pch {
491
	PCH_NONE = 0,	/* No PCH present */
492 493
	PCH_IBX,	/* Ibexpeak PCH */
	PCH_CPT,	/* Cougarpoint PCH */
494
	PCH_LPT,	/* Lynxpoint PCH */
B
Ben Widawsky 已提交
495
	PCH_NOP,
496 497
};

498 499 500 501 502
enum intel_sbi_destination {
	SBI_ICLK,
	SBI_MPHY,
};

503
#define QUIRK_PIPEA_FORCE (1<<0)
504
#define QUIRK_LVDS_SSC_DISABLE (1<<1)
505
#define QUIRK_INVERT_BRIGHTNESS (1<<2)
506

507
struct intel_fbdev;
508
struct intel_fbc_work;
509

510 511
struct intel_gmbus {
	struct i2c_adapter adapter;
512
	u32 force_bit;
513
	u32 reg0;
514
	u32 gpio_reg;
515
	struct i2c_algo_bit_data bit_algo;
516 517 518
	struct drm_i915_private *dev_priv;
};

519
struct i915_suspend_saved_registers {
J
Jesse Barnes 已提交
520 521 522
	u8 saveLBB;
	u32 saveDSPACNTR;
	u32 saveDSPBCNTR;
523
	u32 saveDSPARB;
J
Jesse Barnes 已提交
524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
	u32 savePIPEACONF;
	u32 savePIPEBCONF;
	u32 savePIPEASRC;
	u32 savePIPEBSRC;
	u32 saveFPA0;
	u32 saveFPA1;
	u32 saveDPLL_A;
	u32 saveDPLL_A_MD;
	u32 saveHTOTAL_A;
	u32 saveHBLANK_A;
	u32 saveHSYNC_A;
	u32 saveVTOTAL_A;
	u32 saveVBLANK_A;
	u32 saveVSYNC_A;
	u32 saveBCLRPAT_A;
539
	u32 saveTRANSACONF;
540 541 542 543 544 545
	u32 saveTRANS_HTOTAL_A;
	u32 saveTRANS_HBLANK_A;
	u32 saveTRANS_HSYNC_A;
	u32 saveTRANS_VTOTAL_A;
	u32 saveTRANS_VBLANK_A;
	u32 saveTRANS_VSYNC_A;
546
	u32 savePIPEASTAT;
J
Jesse Barnes 已提交
547 548 549
	u32 saveDSPASTRIDE;
	u32 saveDSPASIZE;
	u32 saveDSPAPOS;
550
	u32 saveDSPAADDR;
J
Jesse Barnes 已提交
551 552 553
	u32 saveDSPASURF;
	u32 saveDSPATILEOFF;
	u32 savePFIT_PGM_RATIOS;
554
	u32 saveBLC_HIST_CTL;
J
Jesse Barnes 已提交
555 556
	u32 saveBLC_PWM_CTL;
	u32 saveBLC_PWM_CTL2;
557 558
	u32 saveBLC_CPU_PWM_CTL;
	u32 saveBLC_CPU_PWM_CTL2;
J
Jesse Barnes 已提交
559 560 561 562 563 564 565 566 567 568 569
	u32 saveFPB0;
	u32 saveFPB1;
	u32 saveDPLL_B;
	u32 saveDPLL_B_MD;
	u32 saveHTOTAL_B;
	u32 saveHBLANK_B;
	u32 saveHSYNC_B;
	u32 saveVTOTAL_B;
	u32 saveVBLANK_B;
	u32 saveVSYNC_B;
	u32 saveBCLRPAT_B;
570
	u32 saveTRANSBCONF;
571 572 573 574 575 576
	u32 saveTRANS_HTOTAL_B;
	u32 saveTRANS_HBLANK_B;
	u32 saveTRANS_HSYNC_B;
	u32 saveTRANS_VTOTAL_B;
	u32 saveTRANS_VBLANK_B;
	u32 saveTRANS_VSYNC_B;
577
	u32 savePIPEBSTAT;
J
Jesse Barnes 已提交
578 579 580
	u32 saveDSPBSTRIDE;
	u32 saveDSPBSIZE;
	u32 saveDSPBPOS;
581
	u32 saveDSPBADDR;
J
Jesse Barnes 已提交
582 583
	u32 saveDSPBSURF;
	u32 saveDSPBTILEOFF;
584 585 586
	u32 saveVGA0;
	u32 saveVGA1;
	u32 saveVGA_PD;
J
Jesse Barnes 已提交
587 588 589
	u32 saveVGACNTRL;
	u32 saveADPA;
	u32 saveLVDS;
590 591
	u32 savePP_ON_DELAYS;
	u32 savePP_OFF_DELAYS;
J
Jesse Barnes 已提交
592 593 594 595 596 597
	u32 saveDVOA;
	u32 saveDVOB;
	u32 saveDVOC;
	u32 savePP_ON;
	u32 savePP_OFF;
	u32 savePP_CONTROL;
598
	u32 savePP_DIVISOR;
J
Jesse Barnes 已提交
599 600 601
	u32 savePFIT_CONTROL;
	u32 save_palette_a[256];
	u32 save_palette_b[256];
602
	u32 saveDPFC_CB_BASE;
J
Jesse Barnes 已提交
603 604 605 606
	u32 saveFBC_CFB_BASE;
	u32 saveFBC_LL_BASE;
	u32 saveFBC_CONTROL;
	u32 saveFBC_CONTROL2;
607 608 609
	u32 saveIER;
	u32 saveIIR;
	u32 saveIMR;
610 611 612 613 614 615
	u32 saveDEIER;
	u32 saveDEIMR;
	u32 saveGTIER;
	u32 saveGTIMR;
	u32 saveFDI_RXA_IMR;
	u32 saveFDI_RXB_IMR;
616 617
	u32 saveCACHE_MODE_0;
	u32 saveMI_ARB_STATE;
J
Jesse Barnes 已提交
618 619 620 621 622
	u32 saveSWF0[16];
	u32 saveSWF1[16];
	u32 saveSWF2[3];
	u8 saveMSR;
	u8 saveSR[8];
623
	u8 saveGR[25];
J
Jesse Barnes 已提交
624
	u8 saveAR_INDEX;
625
	u8 saveAR[21];
J
Jesse Barnes 已提交
626
	u8 saveDACMASK;
627
	u8 saveCR[37];
628
	uint64_t saveFENCE[I915_MAX_NUM_FENCES];
629 630 631 632 633 634 635
	u32 saveCURACNTR;
	u32 saveCURAPOS;
	u32 saveCURABASE;
	u32 saveCURBCNTR;
	u32 saveCURBPOS;
	u32 saveCURBBASE;
	u32 saveCURSIZE;
636 637 638 639 640 641 642 643 644 645 646
	u32 saveDP_B;
	u32 saveDP_C;
	u32 saveDP_D;
	u32 savePIPEA_GMCH_DATA_M;
	u32 savePIPEB_GMCH_DATA_M;
	u32 savePIPEA_GMCH_DATA_N;
	u32 savePIPEB_GMCH_DATA_N;
	u32 savePIPEA_DP_LINK_M;
	u32 savePIPEB_DP_LINK_M;
	u32 savePIPEA_DP_LINK_N;
	u32 savePIPEB_DP_LINK_N;
647 648 649 650 651 652 653 654 655 656
	u32 saveFDI_RXA_CTL;
	u32 saveFDI_TXA_CTL;
	u32 saveFDI_RXB_CTL;
	u32 saveFDI_TXB_CTL;
	u32 savePFA_CTL_1;
	u32 savePFB_CTL_1;
	u32 savePFA_WIN_SZ;
	u32 savePFB_WIN_SZ;
	u32 savePFA_WIN_POS;
	u32 savePFB_WIN_POS;
657 658 659 660 661 662 663 664 665 666
	u32 savePCH_DREF_CONTROL;
	u32 saveDISP_ARB_CTL;
	u32 savePIPEA_DATA_M1;
	u32 savePIPEA_DATA_N1;
	u32 savePIPEA_LINK_M1;
	u32 savePIPEA_LINK_N1;
	u32 savePIPEB_DATA_M1;
	u32 savePIPEB_DATA_N1;
	u32 savePIPEB_LINK_M1;
	u32 savePIPEB_LINK_N1;
667
	u32 saveMCHBAR_RENDER_STANDBY;
668
	u32 savePCH_PORT_HOTPLUG;
669
};
670 671 672

struct intel_gen6_power_mgmt {
	struct work_struct work;
673
	struct delayed_work vlv_work;
674 675 676 677 678 679 680 681 682 683
	u32 pm_iir;
	/* lock - irqsave spinlock that protectects the work_struct and
	 * pm_iir. */
	spinlock_t lock;

	/* The below variables an all the rps hw state are protected by
	 * dev->struct mutext. */
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
684
	u8 rpe_delay;
685
	u8 hw_max;
686 687

	struct delayed_work delayed_resume_work;
688 689 690 691 692 693

	/*
	 * Protects RPS/RC6 register access and PCU communication.
	 * Must be taken after struct_mutex if nested.
	 */
	struct mutex hw_lock;
694 695
};

D
Daniel Vetter 已提交
696 697 698
/* defined intel_pm.c */
extern spinlock_t mchdev_lock;

699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715
struct intel_ilk_power_mgmt {
	u8 cur_delay;
	u8 min_delay;
	u8 max_delay;
	u8 fmax;
	u8 fstart;

	u64 last_count1;
	unsigned long last_time1;
	unsigned long chipset_power;
	u64 last_count2;
	struct timespec last_time2;
	unsigned long gfx_power;
	u8 corr;

	int c_m;
	int r_t;
716 717 718

	struct drm_i915_gem_object *pwrctx;
	struct drm_i915_gem_object *renderctx;
719 720
};

721 722 723 724 725 726 727 728 729 730 731 732 733
struct i915_dri1_state {
	unsigned allow_batchbuffer : 1;
	u32 __iomem *gfx_hws_cpu_addr;

	unsigned int cpp;
	int back_offset;
	int front_offset;
	int current_page;
	int page_flipping;

	uint32_t counter;
};

734 735 736 737 738
struct intel_l3_parity {
	u32 *remap_info;
	struct work_struct error_work;
};

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828
struct i915_gem_mm {
	/** Memory allocator for GTT stolen memory */
	struct drm_mm stolen;
	/** Memory allocator for GTT */
	struct drm_mm gtt_space;
	/** List of all objects in gtt_space. Used to restore gtt
	 * mappings on resume */
	struct list_head bound_list;
	/**
	 * List of objects which are not bound to the GTT (thus
	 * are idle and not used by the GPU) but still have
	 * (presumably uncached) pages still attached.
	 */
	struct list_head unbound_list;

	/** Usable portion of the GTT for GEM */
	unsigned long stolen_base; /* limited to low memory (32-bit) */

	int gtt_mtrr;

	/** PPGTT used for aliasing the PPGTT with the GTT */
	struct i915_hw_ppgtt *aliasing_ppgtt;

	struct shrinker inactive_shrinker;
	bool shrinker_no_lock_stealing;

	/**
	 * List of objects currently involved in rendering.
	 *
	 * Includes buffers having the contents of their GPU caches
	 * flushed, not necessarily primitives.  last_rendering_seqno
	 * represents when the rendering involved will be completed.
	 *
	 * A reference is held on the buffer while on this list.
	 */
	struct list_head active_list;

	/**
	 * LRU list of objects which are not in the ringbuffer and
	 * are ready to unbind, but are still in the GTT.
	 *
	 * last_rendering_seqno is 0 while an object is in this list.
	 *
	 * A reference is not held on the buffer while on this list,
	 * as merely being GTT-bound shouldn't prevent its being
	 * freed, and we'll pull it off the list in the free path.
	 */
	struct list_head inactive_list;

	/** LRU list of objects with fence regs on them. */
	struct list_head fence_list;

	/**
	 * We leave the user IRQ off as much as possible,
	 * but this means that requests will finish and never
	 * be retired once the system goes idle. Set a timer to
	 * fire periodically while the ring is running. When it
	 * fires, go retire requests.
	 */
	struct delayed_work retire_work;

	/**
	 * Are we in a non-interruptible section of code like
	 * modesetting?
	 */
	bool interruptible;

	/**
	 * Flag if the X Server, and thus DRM, is not currently in
	 * control of the device.
	 *
	 * This is set between LeaveVT and EnterVT.  It needs to be
	 * replaced with a semaphore.  It also needs to be
	 * transitioned away from for kernel modesetting.
	 */
	int suspended;

	/** Bit 6 swizzling required for X tiling */
	uint32_t bit_6_swizzle_x;
	/** Bit 6 swizzling required for Y tiling */
	uint32_t bit_6_swizzle_y;

	/* storage for physical objects */
	struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];

	/* accounting, useful for userland debugging */
	size_t object_memory;
	u32 object_count;
};

829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
struct i915_gpu_error {
	/* For hangcheck timer */
#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
	struct timer_list hangcheck_timer;
	int hangcheck_count;
	uint32_t last_acthd[I915_NUM_RINGS];
	uint32_t prev_instdone[I915_NUM_INSTDONE_REG];

	/* For reset and error_state handling. */
	spinlock_t lock;
	/* Protected by the above dev->gpu_error.lock. */
	struct drm_i915_error_state *first_error;
	struct work_struct work;

	unsigned long last_reset;

846
	/**
847
	 * State variable and reset counter controlling the reset flow
848
	 *
849 850 851 852 853 854 855 856
	 * Upper bits are for the reset counter.  This counter is used by the
	 * wait_seqno code to race-free noticed that a reset event happened and
	 * that it needs to restart the entire ioctl (since most likely the
	 * seqno it waited for won't ever signal anytime soon).
	 *
	 * This is important for lock-free wait paths, where no contended lock
	 * naturally enforces the correct ordering between the bail-out of the
	 * waiter and the gpu reset work code.
857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880
	 *
	 * Lowest bit controls the reset state machine: Set means a reset is in
	 * progress. This state will (presuming we don't have any bugs) decay
	 * into either unset (successful reset) or the special WEDGED value (hw
	 * terminally sour). All waiters on the reset_queue will be woken when
	 * that happens.
	 */
	atomic_t reset_counter;

	/**
	 * Special values/flags for reset_counter
	 *
	 * Note that the code relies on
	 * 	I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
	 * being true.
	 */
#define I915_RESET_IN_PROGRESS_FLAG	1
#define I915_WEDGED			0xffffffff

	/**
	 * Waitqueue to signal when the reset has completed. Used by clients
	 * that wait for dev_priv->mm.wedged to settle.
	 */
	wait_queue_head_t reset_queue;
881

882 883 884 885
	/* For gpu hang simulation. */
	unsigned int stop_rings;
};

886 887 888 889 890 891
enum modeset_restore {
	MODESET_ON_LID_OPEN,
	MODESET_DONE,
	MODESET_SUSPENDED,
};

892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
struct intel_vbt_data {
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */

	/* Feature bits */
	unsigned int int_tv_support:1;
	unsigned int lvds_dither:1;
	unsigned int lvds_vbt:1;
	unsigned int int_crt_support:1;
	unsigned int lvds_use_ssc:1;
	unsigned int display_clock_mode:1;
	unsigned int fdi_rx_polarity_inverted:1;
	int lvds_ssc_freq;
	unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */

	/* eDP */
	int edp_rate;
	int edp_lanes;
	int edp_preemphasis;
	int edp_vswing;
	bool edp_initialized;
	bool edp_support;
	int edp_bpp;
	struct edp_power_seq edp_pps;

	int crt_ddc_pin;

	int child_dev_num;
	struct child_device_config *child_dev;
};

923 924
typedef struct drm_i915_private {
	struct drm_device *dev;
925
	struct kmem_cache *slab;
926 927 928 929 930 931 932 933 934 935 936 937 938 939

	const struct intel_device_info *info;

	int relative_constants_mode;

	void __iomem *regs;

	struct drm_i915_gt_funcs gt;
	/** gt_fifo_count and the subsequent register write are synchronized
	 * with dev->struct_mutex. */
	unsigned gt_fifo_count;
	/** forcewake_count is protected by gt_lock */
	unsigned forcewake_count;
	/** gt_lock is also taken in irq contexts. */
940
	spinlock_t gt_lock;
941 942 943

	struct intel_gmbus gmbus[GMBUS_NUM_PORTS];

944

945 946 947 948 949 950 951 952 953
	/** gmbus_mutex protects against concurrent usage of the single hw gmbus
	 * controller on different i2c buses. */
	struct mutex gmbus_mutex;

	/**
	 * Base address of the gmbus and gpio block.
	 */
	uint32_t gpio_mmio_base;

954 955
	wait_queue_head_t gmbus_wait_queue;

956 957
	struct pci_dev *bridge_dev;
	struct intel_ring_buffer ring[I915_NUM_RINGS];
958
	uint32_t last_seqno, next_seqno;
959 960 961 962 963 964 965 966 967

	drm_dma_handle_t *status_page_dmah;
	struct resource mch_res;

	atomic_t irq_received;

	/* protects the irq masks */
	spinlock_t irq_lock;

968 969 970
	/* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
	struct pm_qos_request pm_qos;

971
	/* DPIO indirect register protection */
972
	struct mutex dpio_lock;
973 974 975 976 977 978

	/** Cached value of IMR to avoid reads in updating the bitfield */
	u32 irq_mask;
	u32 gt_irq_mask;

	struct work_struct hotplug_work;
979
	bool enable_hotplug_processing;
980 981 982 983 984 985 986 987 988
	struct {
		unsigned long hpd_last_jiffies;
		int hpd_cnt;
		enum {
			HPD_ENABLED = 0,
			HPD_DISABLED = 1,
			HPD_MARK_DISABLED = 2
		} hpd_mark;
	} hpd_stats[HPD_NUM_PINS];
989
	u32 hpd_event_bits;
990
	struct timer_list hotplug_reenable_timer;
991 992

	int num_pch_pll;
993
	int num_plane;
994 995 996 997 998 999 1000 1001

	unsigned long cfb_size;
	unsigned int cfb_fb;
	enum plane cfb_plane;
	int cfb_y;
	struct intel_fbc_work *fbc_work;

	struct intel_opregion opregion;
1002
	struct intel_vbt_data vbt;
1003 1004 1005

	/* overlay */
	struct intel_overlay *overlay;
1006
	unsigned int sprite_scaling_enabled;
1007

1008 1009 1010 1011
	/* backlight */
	struct {
		int level;
		bool enabled;
1012
		spinlock_t lock; /* bl registers and the above bl fields */
1013 1014 1015
		struct backlight_device *device;
	} backlight;

1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	/* LVDS info */
	struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
	struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
	bool no_aux_handshake;

	struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
	int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
	int num_fence_regs; /* 8 on pre-965, 16 otherwise */

	unsigned int fsb_freq, mem_freq, is_ddr3;

	struct workqueue_struct *wq;

	/* Display functions */
	struct drm_i915_display_funcs display;

	/* PCH chipset type */
	enum intel_pch pch_type;
1034
	unsigned short pch_id;
1035 1036 1037

	unsigned long quirks;

1038 1039
	enum modeset_restore modeset_restore;
	struct mutex modeset_restore_lock;
1040

B
Ben Widawsky 已提交
1041 1042
	struct i915_gtt gtt;

1043
	struct i915_gem_mm mm;
1044 1045 1046

	/* Kernel Modesetting */

1047
	struct sdvo_device_mapping sdvo_mappings[2];
1048

J
Jesse Barnes 已提交
1049 1050
	struct drm_crtc *plane_to_crtc_mapping[3];
	struct drm_crtc *pipe_to_crtc_mapping[3];
1051 1052
	wait_queue_head_t pending_flip_queue;

1053
	struct intel_pch_pll pch_plls[I915_NUM_PLLS];
1054
	struct intel_ddi_plls ddi_plls;
1055

1056 1057 1058
	/* Reclocking support */
	bool render_reclock_avail;
	bool lvds_downclock_avail;
1059 1060
	/* indicates the reduced downclock for LVDS*/
	int lvds_downclock;
1061
	u16 orig_clock;
1062

1063
	bool mchbar_need_disable;
1064

1065 1066
	struct intel_l3_parity l3_parity;

1067
	/* gen6+ rps state */
1068
	struct intel_gen6_power_mgmt rps;
1069

1070 1071
	/* ilk-only ips/rps state. Everything in here is protected by the global
	 * mchdev_lock in intel_pm.c */
1072
	struct intel_ilk_power_mgmt ips;
1073 1074

	enum no_fbc_reason no_fbc_reason;
1075

1076 1077
	struct drm_mm_node *compressed_fb;
	struct drm_mm_node *compressed_llb;
1078

1079
	struct i915_gpu_error gpu_error;
1080

1081 1082
	struct drm_i915_gem_object *vlv_pctx;

1083 1084
	/* list of fbdev register on this device */
	struct intel_fbdev *fbdev;
1085

1086 1087 1088 1089 1090 1091
	/*
	 * The console may be contended at resume, but we don't
	 * want it to block on it.
	 */
	struct work_struct console_resume_work;

1092
	struct drm_property *broadcast_rgb_property;
1093
	struct drm_property *force_audio_property;
1094

1095 1096
	bool hw_contexts_disabled;
	uint32_t hw_context_size;
1097

1098
	u32 fdi_rx_config;
1099

1100
	struct i915_suspend_saved_registers regfile;
1101 1102 1103 1104

	/* Old dri1 support infrastructure, beware the dragons ya fools entering
	 * here! */
	struct i915_dri1_state dri1;
L
Linus Torvalds 已提交
1105 1106
} drm_i915_private_t;

1107 1108 1109 1110 1111
/* Iterate over initialised rings */
#define for_each_ring(ring__, dev_priv__, i__) \
	for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
		if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))

1112 1113 1114 1115 1116 1117 1118
enum hdmi_force_audio {
	HDMI_AUDIO_OFF_DVI = -2,	/* no aux data for HDMI-DVI converter */
	HDMI_AUDIO_OFF,			/* force turn off HDMI audio */
	HDMI_AUDIO_AUTO,		/* trust EDID */
	HDMI_AUDIO_ON,			/* force turn on HDMI audio */
};

1119 1120
#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)

1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138
struct drm_i915_gem_object_ops {
	/* Interface between the GEM object and its backing storage.
	 * get_pages() is called once prior to the use of the associated set
	 * of pages before to binding them into the GTT, and put_pages() is
	 * called after we no longer need them. As we expect there to be
	 * associated cost with migrating pages between the backing storage
	 * and making them available for the GPU (e.g. clflush), we may hold
	 * onto the pages after they are no longer referenced by the GPU
	 * in case they may be used again shortly (for example migrating the
	 * pages to a different memory domain within the GTT). put_pages()
	 * will therefore most likely be called when the object itself is
	 * being released or under memory pressure (where we attempt to
	 * reap pages for the shrinker).
	 */
	int (*get_pages)(struct drm_i915_gem_object *);
	void (*put_pages)(struct drm_i915_gem_object *);
};

1139
struct drm_i915_gem_object {
1140
	struct drm_gem_object base;
1141

1142 1143
	const struct drm_i915_gem_object_ops *ops;

1144 1145
	/** Current space allocated to this object in the GTT, if any. */
	struct drm_mm_node *gtt_space;
1146 1147
	/** Stolen memory for this object, instead of being backed by shmem. */
	struct drm_mm_node *stolen;
D
Daniel Vetter 已提交
1148
	struct list_head gtt_list;
1149

1150
	/** This object's place on the active/inactive lists */
1151 1152
	struct list_head ring_list;
	struct list_head mm_list;
1153 1154
	/** This object's place in the batchbuffer or on the eviction list */
	struct list_head exec_list;
1155 1156

	/**
1157 1158 1159
	 * This is set if the object is on the active lists (has pending
	 * rendering and so a non-zero seqno), and is not set if it i s on
	 * inactive (ready to be unbound) list.
1160
	 */
1161
	unsigned int active:1;
1162 1163 1164 1165 1166

	/**
	 * This is set if the object has been written to since last bound
	 * to the GTT
	 */
1167
	unsigned int dirty:1;
1168 1169 1170 1171 1172 1173

	/**
	 * Fence register bits (if any) for this object.  Will be set
	 * as needed when mapped into the GTT.
	 * Protected by dev->struct_mutex.
	 */
1174
	signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1175 1176 1177 1178

	/**
	 * Advice: are the backing pages purgeable?
	 */
1179
	unsigned int madv:2;
1180 1181 1182 1183

	/**
	 * Current tiling mode for the object.
	 */
1184
	unsigned int tiling_mode:2;
1185 1186 1187 1188 1189 1190 1191 1192
	/**
	 * Whether the tiling parameters for the currently associated fence
	 * register have changed. Note that for the purposes of tracking
	 * tiling changes we also treat the unfenced register, the register
	 * slot that the object occupies whilst it executes a fenced
	 * command (such as BLT on gen2/3), as a "fence".
	 */
	unsigned int fence_dirty:1;
1193 1194 1195 1196 1197 1198 1199 1200 1201 1202

	/** How many users have pinned this object in GTT space. The following
	 * users can each hold at most one reference: pwrite/pread, pin_ioctl
	 * (via user_pin_count), execbuffer (objects are not allowed multiple
	 * times for the same batchbuffer), and the framebuffer code. When
	 * switching/pageflipping, the framebuffer code has at most two buffers
	 * pinned per crtc.
	 *
	 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
	 * bits with absolutely no headroom. So use 4 bits. */
1203
	unsigned int pin_count:4;
1204
#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1205

1206 1207 1208 1209
	/**
	 * Is the object at the current location in the gtt mappable and
	 * fenceable? Used to avoid costly recalculations.
	 */
1210
	unsigned int map_and_fenceable:1;
1211

1212 1213 1214 1215 1216
	/**
	 * Whether the current gtt mapping needs to be mappable (and isn't just
	 * mappable by accident). Track pin and fault separate for a more
	 * accurate mappable working set.
	 */
1217 1218
	unsigned int fault_mappable:1;
	unsigned int pin_mappable:1;
1219

1220 1221 1222 1223 1224 1225
	/*
	 * Is the GPU currently using a fence to access this buffer,
	 */
	unsigned int pending_fenced_gpu_access:1;
	unsigned int fenced_gpu_access:1;

1226 1227
	unsigned int cache_level:2;

1228
	unsigned int has_aliasing_ppgtt_mapping:1;
1229
	unsigned int has_global_gtt_mapping:1;
1230
	unsigned int has_dma_mapping:1;
1231

1232
	struct sg_table *pages;
1233
	int pages_pin_count;
1234

1235
	/* prime dma-buf support */
1236 1237 1238
	void *dma_buf_vmapping;
	int vmapping_count;

1239 1240 1241 1242 1243
	/**
	 * Used for performing relocations during execbuffer insertion.
	 */
	struct hlist_node exec_node;
	unsigned long exec_handle;
1244
	struct drm_i915_gem_exec_object2 *exec_entry;
1245

1246 1247 1248 1249 1250 1251
	/**
	 * Current offset of the object in GTT space.
	 *
	 * This is the same as gtt_space->start
	 */
	uint32_t gtt_offset;
1252

1253 1254
	struct intel_ring_buffer *ring;

1255
	/** Breadcrumb of last rendering to the buffer. */
1256 1257
	uint32_t last_read_seqno;
	uint32_t last_write_seqno;
1258 1259
	/** Breadcrumb of last fenced GPU access to the buffer. */
	uint32_t last_fenced_seqno;
1260

1261
	/** Current tiling stride for the object, if it's tiled. */
1262
	uint32_t stride;
1263

1264
	/** Record of address bit 17 of each page at last unbind. */
1265
	unsigned long *bit_17;
1266

J
Jesse Barnes 已提交
1267 1268 1269
	/** User space pin count and filp owning the pin */
	uint32_t user_pin_count;
	struct drm_file *pin_filp;
1270 1271 1272

	/** for phy allocated objects */
	struct drm_i915_gem_phys_object *phys_obj;
1273
};
1274
#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1275

1276
#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1277

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
/**
 * Request queue structure.
 *
 * The request queue allows us to note sequence numbers that have been emitted
 * and may be associated with active buffers to be retired.
 *
 * By keeping this list, we can avoid having to do questionable
 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
 * an emission time with seqnos for tracking how far ahead of the GPU we are.
 */
struct drm_i915_gem_request {
1289 1290 1291
	/** On Which ring this request was generated */
	struct intel_ring_buffer *ring;

1292 1293 1294
	/** GEM sequence number associated with this request. */
	uint32_t seqno;

1295 1296 1297
	/** Postion in the ringbuffer of the end of the request */
	u32 tail;

1298 1299 1300
	/** Context related to this request */
	struct i915_hw_context *ctx;

1301 1302 1303
	/** Time at which this request was emitted, in jiffies. */
	unsigned long emitted_jiffies;

1304
	/** global list entry for this request */
1305
	struct list_head list;
1306

1307
	struct drm_i915_file_private *file_priv;
1308 1309
	/** file_priv list entry for this request */
	struct list_head client_list;
1310 1311 1312 1313
};

struct drm_i915_file_private {
	struct {
1314
		spinlock_t lock;
1315
		struct list_head request_list;
1316
	} mm;
1317
	struct idr context_idr;
1318 1319
};

1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339
#define INTEL_INFO(dev)	(((struct drm_i915_private *) (dev)->dev_private)->info)

#define IS_I830(dev)		((dev)->pci_device == 0x3577)
#define IS_845G(dev)		((dev)->pci_device == 0x2562)
#define IS_I85X(dev)		(INTEL_INFO(dev)->is_i85x)
#define IS_I865G(dev)		((dev)->pci_device == 0x2572)
#define IS_I915G(dev)		(INTEL_INFO(dev)->is_i915g)
#define IS_I915GM(dev)		((dev)->pci_device == 0x2592)
#define IS_I945G(dev)		((dev)->pci_device == 0x2772)
#define IS_I945GM(dev)		(INTEL_INFO(dev)->is_i945gm)
#define IS_BROADWATER(dev)	(INTEL_INFO(dev)->is_broadwater)
#define IS_CRESTLINE(dev)	(INTEL_INFO(dev)->is_crestline)
#define IS_GM45(dev)		((dev)->pci_device == 0x2A42)
#define IS_G4X(dev)		(INTEL_INFO(dev)->is_g4x)
#define IS_PINEVIEW_G(dev)	((dev)->pci_device == 0xa001)
#define IS_PINEVIEW_M(dev)	((dev)->pci_device == 0xa011)
#define IS_PINEVIEW(dev)	(INTEL_INFO(dev)->is_pineview)
#define IS_G33(dev)		(INTEL_INFO(dev)->is_g33)
#define IS_IRONLAKE_D(dev)	((dev)->pci_device == 0x0042)
#define IS_IRONLAKE_M(dev)	((dev)->pci_device == 0x0046)
1340
#define IS_IVYBRIDGE(dev)	(INTEL_INFO(dev)->is_ivybridge)
1341 1342 1343
#define IS_IVB_GT1(dev)		((dev)->pci_device == 0x0156 || \
				 (dev)->pci_device == 0x0152 ||	\
				 (dev)->pci_device == 0x015a)
1344 1345 1346
#define IS_SNB_GT1(dev)		((dev)->pci_device == 0x0102 || \
				 (dev)->pci_device == 0x0106 ||	\
				 (dev)->pci_device == 0x010A)
1347
#define IS_VALLEYVIEW(dev)	(INTEL_INFO(dev)->is_valleyview)
1348
#define IS_HASWELL(dev)	(INTEL_INFO(dev)->is_haswell)
1349
#define IS_MOBILE(dev)		(INTEL_INFO(dev)->is_mobile)
1350 1351
#define IS_ULT(dev)		(IS_HASWELL(dev) && \
				 ((dev)->pci_device & 0xFF00) == 0x0A00)
1352

1353 1354 1355 1356 1357 1358
/*
 * The genX designation typically refers to the render engine, so render
 * capability related checks should use IS_GEN, while display and other checks
 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
 * chips, etc.).
 */
1359 1360 1361 1362 1363
#define IS_GEN2(dev)	(INTEL_INFO(dev)->gen == 2)
#define IS_GEN3(dev)	(INTEL_INFO(dev)->gen == 3)
#define IS_GEN4(dev)	(INTEL_INFO(dev)->gen == 4)
#define IS_GEN5(dev)	(INTEL_INFO(dev)->gen == 5)
#define IS_GEN6(dev)	(INTEL_INFO(dev)->gen == 6)
1364
#define IS_GEN7(dev)	(INTEL_INFO(dev)->gen == 7)
1365 1366 1367

#define HAS_BSD(dev)            (INTEL_INFO(dev)->has_bsd_ring)
#define HAS_BLT(dev)            (INTEL_INFO(dev)->has_blt_ring)
1368
#define HAS_LLC(dev)            (INTEL_INFO(dev)->has_llc)
1369 1370
#define I915_NEED_GFX_HWS(dev)	(INTEL_INFO(dev)->need_gfx_hws)

1371
#define HAS_HW_CONTEXTS(dev)	(INTEL_INFO(dev)->gen >= 6)
1372
#define HAS_ALIASING_PPGTT(dev)	(INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1373

1374
#define HAS_OVERLAY(dev)		(INTEL_INFO(dev)->has_overlay)
1375 1376
#define OVERLAY_NEEDS_PHYSICAL(dev)	(INTEL_INFO(dev)->overlay_needs_physical)

1377 1378 1379
/* Early gen2 have a totally busted CS tlb and require pinned batches. */
#define HAS_BROKEN_CS_TLB(dev)		(IS_I830(dev) || IS_845G(dev))

1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397
/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
 * rows, which changed the alignment requirements and fence programming.
 */
#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
						      IS_I915GM(dev)))
#define SUPPORTS_DIGITAL_OUTPUTS(dev)	(!IS_GEN2(dev) && !IS_PINEVIEW(dev))
#define SUPPORTS_INTEGRATED_HDMI(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_INTEGRATED_DP(dev)	(IS_G4X(dev) || IS_GEN5(dev))
#define SUPPORTS_EDP(dev)		(IS_IRONLAKE_M(dev))
#define SUPPORTS_TV(dev)		(INTEL_INFO(dev)->supports_tv)
#define I915_HAS_HOTPLUG(dev)		 (INTEL_INFO(dev)->has_hotplug)
/* dsparb controlled by hw only */
#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))

#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)

1398
#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
1399

1400
#define HAS_DDI(dev)		(INTEL_INFO(dev)->has_ddi)
P
Paulo Zanoni 已提交
1401
#define HAS_POWER_WELL(dev)	(IS_HASWELL(dev))
1402
#define HAS_FPGA_DBG_UNCLAIMED(dev)	(INTEL_INFO(dev)->has_fpga_dbg)
P
Paulo Zanoni 已提交
1403

1404 1405 1406 1407 1408 1409 1410
#define INTEL_PCH_DEVICE_ID_MASK		0xff00
#define INTEL_PCH_IBX_DEVICE_ID_TYPE		0x3b00
#define INTEL_PCH_CPT_DEVICE_ID_TYPE		0x1c00
#define INTEL_PCH_PPT_DEVICE_ID_TYPE		0x1e00
#define INTEL_PCH_LPT_DEVICE_ID_TYPE		0x8c00
#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE		0x9c00

1411
#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1412
#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1413 1414
#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
B
Ben Widawsky 已提交
1415
#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1416
#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1417

1418 1419
#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)

1420
#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1421

1422 1423
#define GT_FREQUENCY_MULTIPLIER 50

1424 1425
#include "i915_trace.h"

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446
/**
 * RC6 is a special power stage which allows the GPU to enter an very
 * low-voltage mode when idle, using down to 0V while at this stage.  This
 * stage is entered automatically when the GPU is idle when RC6 support is
 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
 *
 * There are different RC6 modes available in Intel GPU, which differentiate
 * among each other with the latency required to enter and leave RC6 and
 * voltage consumed by the GPU in different states.
 *
 * The combination of the following flags define which states GPU is allowed
 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
 * RC6pp is deepest RC6. Their support by hardware varies according to the
 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
 * which brings the most power savings; deeper states save more power, but
 * require higher latency to switch to and wake up.
 */
#define INTEL_RC6_ENABLE			(1<<0)
#define INTEL_RC6p_ENABLE			(1<<1)
#define INTEL_RC6pp_ENABLE			(1<<2)

1447
extern struct drm_ioctl_desc i915_ioctls[];
1448
extern int i915_max_ioctl;
1449 1450 1451
extern unsigned int i915_fbpercrtc __always_unused;
extern int i915_panel_ignore_lid __read_mostly;
extern unsigned int i915_powersave __read_mostly;
1452
extern int i915_semaphores __read_mostly;
1453
extern unsigned int i915_lvds_downclock __read_mostly;
1454
extern int i915_lvds_channel_mode __read_mostly;
1455
extern int i915_panel_use_ssc __read_mostly;
1456
extern int i915_vbt_sdvo_panel_type __read_mostly;
1457
extern int i915_enable_rc6 __read_mostly;
1458
extern int i915_enable_fbc __read_mostly;
1459
extern bool i915_enable_hangcheck __read_mostly;
1460
extern int i915_enable_ppgtt __read_mostly;
1461
extern unsigned int i915_preliminary_hw_support __read_mostly;
1462
extern int i915_disable_power_well __read_mostly;
1463

1464 1465
extern int i915_suspend(struct drm_device *dev, pm_message_t state);
extern int i915_resume(struct drm_device *dev);
1466 1467 1468
extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);

L
Linus Torvalds 已提交
1469
				/* i915_dma.c */
1470
void i915_update_dri1_breadcrumb(struct drm_device *dev);
1471
extern void i915_kernel_lost_context(struct drm_device * dev);
1472
extern int i915_driver_load(struct drm_device *, unsigned long flags);
J
Jesse Barnes 已提交
1473
extern int i915_driver_unload(struct drm_device *);
1474
extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1475
extern void i915_driver_lastclose(struct drm_device * dev);
1476 1477
extern void i915_driver_preclose(struct drm_device *dev,
				 struct drm_file *file_priv);
1478 1479
extern void i915_driver_postclose(struct drm_device *dev,
				  struct drm_file *file_priv);
1480
extern int i915_driver_device_is_agp(struct drm_device * dev);
1481
#ifdef CONFIG_COMPAT
D
Dave Airlie 已提交
1482 1483
extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
			      unsigned long arg);
1484
#endif
1485
extern int i915_emit_box(struct drm_device *dev,
1486 1487
			 struct drm_clip_rect *box,
			 int DR1, int DR4);
1488
extern int intel_gpu_reset(struct drm_device *dev);
1489
extern int i915_reset(struct drm_device *dev);
1490 1491 1492 1493 1494
extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);

1495
extern void intel_console_resume(struct work_struct *work);
1496

L
Linus Torvalds 已提交
1497
/* i915_irq.c */
B
Ben Gamari 已提交
1498
void i915_hangcheck_elapsed(unsigned long data);
1499
void i915_handle_error(struct drm_device *dev, bool wedged);
L
Linus Torvalds 已提交
1500

1501
extern void intel_irq_init(struct drm_device *dev);
1502
extern void intel_hpd_init(struct drm_device *dev);
1503
extern void intel_gt_init(struct drm_device *dev);
1504
extern void intel_gt_reset(struct drm_device *dev);
1505

1506 1507
void i915_error_state_free(struct kref *error_ref);

1508 1509 1510 1511 1512 1513
void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);

1514 1515 1516 1517 1518 1519
#ifdef CONFIG_DEBUG_FS
extern void i915_destroy_error_state(struct drm_device *dev);
#else
#define i915_destroy_error_state(x)
#endif

1520

1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531
/* i915_gem.c */
int i915_gem_init_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_create_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *file_priv);
int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1532 1533
int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1534 1535 1536 1537 1538 1539
int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *file_priv);
int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *file_priv);
int i915_gem_execbuffer(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
J
Jesse Barnes 已提交
1540 1541
int i915_gem_execbuffer2(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
1542 1543 1544 1545 1546 1547
int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
		       struct drm_file *file_priv);
int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
B
Ben Widawsky 已提交
1548 1549 1550 1551
int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
			       struct drm_file *file);
1552 1553
int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
1554 1555
int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
1556 1557 1558 1559 1560 1561 1562 1563
int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int i915_gem_set_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
int i915_gem_get_tiling(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1564 1565
int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
				struct drm_file *file_priv);
1566 1567
int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file_priv);
1568
void i915_gem_load(struct drm_device *dev);
1569 1570
void *i915_gem_object_alloc(struct drm_device *dev);
void i915_gem_object_free(struct drm_i915_gem_object *obj);
1571
int i915_gem_init_object(struct drm_gem_object *obj);
1572 1573
void i915_gem_object_init(struct drm_i915_gem_object *obj,
			 const struct drm_i915_gem_object_ops *ops);
1574 1575
struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
						  size_t size);
1576
void i915_gem_free_object(struct drm_gem_object *obj);
1577

1578 1579
int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
				     uint32_t alignment,
1580 1581
				     bool map_and_fenceable,
				     bool nonblocking);
1582
void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1583
int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
1584
int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1585
void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1586
void i915_gem_lastclose(struct drm_device *dev);
1587

1588
int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1589 1590
static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
{
1591 1592 1593
	struct sg_page_iter sg_iter;

	for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1594
		return sg_page_iter_page(&sg_iter);
1595 1596

	return NULL;
1597
}
1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages == NULL);
	obj->pages_pin_count++;
}
static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
{
	BUG_ON(obj->pages_pin_count == 0);
	obj->pages_pin_count--;
}

1609
int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1610 1611
int i915_gem_object_sync(struct drm_i915_gem_object *obj,
			 struct intel_ring_buffer *to);
1612
void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1613
				    struct intel_ring_buffer *ring);
1614

1615 1616 1617 1618 1619 1620
int i915_gem_dumb_create(struct drm_file *file_priv,
			 struct drm_device *dev,
			 struct drm_mode_create_dumb *args);
int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
		      uint32_t handle, uint64_t *offset);
int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
1621
			  uint32_t handle);
1622 1623 1624 1625 1626 1627 1628 1629 1630
/**
 * Returns true if seq1 is later than seq2.
 */
static inline bool
i915_seqno_passed(uint32_t seq1, uint32_t seq2)
{
	return (int32_t)(seq1 - seq2) >= 0;
}

1631 1632
int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1633
int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1634
int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1635

1636
static inline bool
1637 1638 1639 1640 1641
i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count++;
1642 1643 1644
		return true;
	} else
		return false;
1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655
}

static inline void
i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
{
	if (obj->fence_reg != I915_FENCE_REG_NONE) {
		struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
		dev_priv->fence_regs[obj->fence_reg].pin_count--;
	}
}

1656
void i915_gem_retire_requests(struct drm_device *dev);
1657
void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
1658
int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
1659
				      bool interruptible);
1660 1661 1662 1663 1664 1665 1666 1667 1668 1669
static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
{
	return unlikely(atomic_read(&error->reset_counter)
			& I915_RESET_IN_PROGRESS_FLAG);
}

static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
{
	return atomic_read(&error->reset_counter) == I915_WEDGED;
}
1670

1671
void i915_gem_reset(struct drm_device *dev);
1672
void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
1673 1674 1675
int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
					    uint32_t read_domains,
					    uint32_t write_domain);
1676
int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1677
int __must_check i915_gem_init(struct drm_device *dev);
1678
int __must_check i915_gem_init_hw(struct drm_device *dev);
B
Ben Widawsky 已提交
1679
void i915_gem_l3_remap(struct drm_device *dev);
1680
void i915_gem_init_swizzling(struct drm_device *dev);
J
Jesse Barnes 已提交
1681
void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
1682
int __must_check i915_gpu_idle(struct drm_device *dev);
1683
int __must_check i915_gem_idle(struct drm_device *dev);
1684 1685
int i915_add_request(struct intel_ring_buffer *ring,
		     struct drm_file *file,
1686
		     u32 *seqno);
1687 1688
int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
				 uint32_t seqno);
1689
int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
1690 1691 1692 1693
int __must_check
i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
				  bool write);
int __must_check
1694 1695
i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
int __must_check
1696 1697
i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
				     u32 alignment,
1698
				     struct intel_ring_buffer *pipelined);
1699
int i915_gem_attach_phys_object(struct drm_device *dev,
1700
				struct drm_i915_gem_object *obj,
1701 1702
				int id,
				int align);
1703
void i915_gem_detach_phys_object(struct drm_device *dev,
1704
				 struct drm_i915_gem_object *obj);
1705
void i915_gem_free_all_phys_object(struct drm_device *dev);
1706
void i915_gem_release(struct drm_device *dev, struct drm_file *file);
1707

1708 1709
uint32_t
i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1710
uint32_t
1711 1712
i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
			    int tiling_mode, bool fenced);
1713

1714 1715 1716
int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
				    enum i915_cache_level cache_level);

1717 1718 1719 1720 1721 1722
struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
				struct dma_buf *dma_buf);

struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
				struct drm_gem_object *gem_obj, int flags);

1723 1724 1725 1726
/* i915_gem_context.c */
void i915_gem_context_init(struct drm_device *dev);
void i915_gem_context_fini(struct drm_device *dev);
void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
1727 1728
int i915_switch_context(struct intel_ring_buffer *ring,
			struct drm_file *file, int to_id);
1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739
void i915_gem_context_free(struct kref *ctx_ref);
static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
{
	kref_get(&ctx->ref);
}

static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
{
	kref_put(&ctx->ref, i915_gem_context_free);
}

1740 1741 1742 1743
int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
				  struct drm_file *file);
int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
				   struct drm_file *file);
1744

1745
/* i915_gem_gtt.c */
1746
void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
1747 1748 1749 1750 1751
void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
			    struct drm_i915_gem_object *obj,
			    enum i915_cache_level cache_level);
void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
			      struct drm_i915_gem_object *obj);
1752

1753
void i915_gem_restore_gtt_mappings(struct drm_device *dev);
1754 1755
int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1756
				enum i915_cache_level cache_level);
1757
void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
1758
void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
1759 1760 1761
void i915_gem_init_global_gtt(struct drm_device *dev);
void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
			       unsigned long mappable_end, unsigned long end);
1762
int i915_gem_gtt_init(struct drm_device *dev);
1763
static inline void i915_gem_chipset_flush(struct drm_device *dev)
1764 1765 1766 1767 1768
{
	if (INTEL_INFO(dev)->gen < 6)
		intel_gtt_chipset_flush();
}

1769

1770
/* i915_gem_evict.c */
1771
int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1772 1773
					  unsigned alignment,
					  unsigned cache_level,
1774 1775
					  bool mappable,
					  bool nonblock);
C
Chris Wilson 已提交
1776
int i915_gem_evict_everything(struct drm_device *dev);
1777

1778 1779
/* i915_gem_stolen.c */
int i915_gem_init_stolen(struct drm_device *dev);
1780 1781
int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
1782
void i915_gem_cleanup_stolen(struct drm_device *dev);
1783 1784
struct drm_i915_gem_object *
i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1785 1786 1787 1788 1789
struct drm_i915_gem_object *
i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
					       u32 stolen_offset,
					       u32 gtt_offset,
					       u32 size);
1790
void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
1791

1792
/* i915_gem_tiling.c */
1793 1794 1795 1796 1797 1798 1799 1800
inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
{
	drm_i915_private_t *dev_priv = obj->base.dev->dev_private;

	return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
		obj->tiling_mode != I915_TILING_NONE;
}

1801
void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
1802 1803
void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
1804 1805

/* i915_gem_debug.c */
1806
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1807
			  const char *where, uint32_t mark);
1808 1809
#if WATCH_LISTS
int i915_verify_lists(struct drm_device *dev);
1810
#else
1811
#define i915_verify_lists(dev) 0
1812
#endif
1813 1814 1815
void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
				     int handle);
void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
1816
			  const char *where, uint32_t mark);
L
Linus Torvalds 已提交
1817

1818
/* i915_debugfs.c */
1819 1820
int i915_debugfs_init(struct drm_minor *minor);
void i915_debugfs_cleanup(struct drm_minor *minor);
1821

1822 1823 1824
/* i915_suspend.c */
extern int i915_save_state(struct drm_device *dev);
extern int i915_restore_state(struct drm_device *dev);
1825

1826 1827 1828
/* i915_ums.c */
void i915_save_display_reg(struct drm_device *dev);
void i915_restore_display_reg(struct drm_device *dev);
1829

B
Ben Widawsky 已提交
1830 1831 1832 1833
/* i915_sysfs.c */
void i915_setup_sysfs(struct drm_device *dev_priv);
void i915_teardown_sysfs(struct drm_device *dev_priv);

1834 1835 1836
/* intel_i2c.c */
extern int intel_setup_gmbus(struct drm_device *dev);
extern void intel_teardown_gmbus(struct drm_device *dev);
1837
static inline bool intel_gmbus_is_port_valid(unsigned port)
1838
{
1839
	return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
1840 1841 1842 1843
}

extern struct i2c_adapter *intel_gmbus_get_adapter(
		struct drm_i915_private *dev_priv, unsigned port);
C
Chris Wilson 已提交
1844 1845
extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
1846
static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1847 1848 1849
{
	return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
}
1850 1851
extern void intel_i2c_reset(struct drm_device *dev);

1852
/* intel_opregion.c */
1853 1854 1855 1856
extern int intel_opregion_setup(struct drm_device *dev);
#ifdef CONFIG_ACPI
extern void intel_opregion_init(struct drm_device *dev);
extern void intel_opregion_fini(struct drm_device *dev);
1857
extern void intel_opregion_asle_intr(struct drm_device *dev);
1858
#else
1859 1860
static inline void intel_opregion_init(struct drm_device *dev) { return; }
static inline void intel_opregion_fini(struct drm_device *dev) { return; }
1861
static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1862
#endif
1863

J
Jesse Barnes 已提交
1864 1865 1866 1867 1868 1869 1870 1871 1872
/* intel_acpi.c */
#ifdef CONFIG_ACPI
extern void intel_register_dsm_handler(void);
extern void intel_unregister_dsm_handler(void);
#else
static inline void intel_register_dsm_handler(void) { return; }
static inline void intel_unregister_dsm_handler(void) { return; }
#endif /* CONFIG_ACPI */

J
Jesse Barnes 已提交
1873
/* modesetting */
1874
extern void intel_modeset_init_hw(struct drm_device *dev);
1875
extern void intel_modeset_suspend_hw(struct drm_device *dev);
J
Jesse Barnes 已提交
1876
extern void intel_modeset_init(struct drm_device *dev);
1877
extern void intel_modeset_gem_init(struct drm_device *dev);
J
Jesse Barnes 已提交
1878
extern void intel_modeset_cleanup(struct drm_device *dev);
1879
extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
1880 1881
extern void intel_modeset_setup_hw_state(struct drm_device *dev,
					 bool force_restore);
1882
extern void i915_redisable_vga(struct drm_device *dev);
1883
extern bool intel_fbc_enabled(struct drm_device *dev);
1884
extern void intel_disable_fbc(struct drm_device *dev);
1885
extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
P
Paulo Zanoni 已提交
1886
extern void intel_init_pch_refclk(struct drm_device *dev);
1887
extern void gen6_set_rps(struct drm_device *dev, u8 val);
1888 1889 1890
extern void valleyview_set_rps(struct drm_device *dev, u8 val);
extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
1891 1892
extern void intel_detect_pch(struct drm_device *dev);
extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
B
Ben Widawsky 已提交
1893
extern int intel_enable_rc6(const struct drm_device *dev);
1894

1895
extern bool i915_semaphore_is_enabled(struct drm_device *dev);
B
Ben Widawsky 已提交
1896 1897
int i915_reg_read_ioctl(struct drm_device *dev, void *data,
			struct drm_file *file);
1898

1899
/* overlay */
1900
#ifdef CONFIG_DEBUG_FS
1901 1902
extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
1903 1904 1905 1906 1907

extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
extern void intel_display_print_error_state(struct seq_file *m,
					    struct drm_device *dev,
					    struct intel_display_error_state *error);
1908
#endif
1909

B
Ben Widawsky 已提交
1910 1911 1912 1913
/* On SNB platform, before reading ring registers forcewake bit
 * must be set to prevent GT core from power down and stale values being
 * returned.
 */
1914 1915
void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
1916
int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
B
Ben Widawsky 已提交
1917

B
Ben Widawsky 已提交
1918 1919
int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1920 1921
int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
1922 1923
int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);

1924 1925
int vlv_gpu_freq(int ddr_freq, int val);
int vlv_freq_opcode(int ddr_freq, int val);
B
Ben Widawsky 已提交
1926

1927
#define __i915_read(x, y) \
1928
	u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
1929

1930 1931 1932 1933 1934 1935 1936
__i915_read(8, b)
__i915_read(16, w)
__i915_read(32, l)
__i915_read(64, q)
#undef __i915_read

#define __i915_write(x, y) \
1937 1938
	void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);

1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954
__i915_write(8, b)
__i915_write(16, w)
__i915_write(32, l)
__i915_write(64, q)
#undef __i915_write

#define I915_READ8(reg)		i915_read8(dev_priv, (reg))
#define I915_WRITE8(reg, val)	i915_write8(dev_priv, (reg), (val))

#define I915_READ16(reg)	i915_read16(dev_priv, (reg))
#define I915_WRITE16(reg, val)	i915_write16(dev_priv, (reg), (val))
#define I915_READ16_NOTRACE(reg)	readw(dev_priv->regs + (reg))
#define I915_WRITE16_NOTRACE(reg, val)	writew(val, dev_priv->regs + (reg))

#define I915_READ(reg)		i915_read32(dev_priv, (reg))
#define I915_WRITE(reg, val)	i915_write32(dev_priv, (reg), (val))
1955 1956
#define I915_READ_NOTRACE(reg)		readl(dev_priv->regs + (reg))
#define I915_WRITE_NOTRACE(reg, val)	writel(val, dev_priv->regs + (reg))
1957 1958 1959

#define I915_WRITE64(reg, val)	i915_write64(dev_priv, (reg), (val))
#define I915_READ64(reg)	i915_read64(dev_priv, (reg))
1960 1961 1962 1963

#define POSTING_READ(reg)	(void)I915_READ_NOTRACE(reg)
#define POSTING_READ16(reg)	(void)I915_READ16_NOTRACE(reg)

1964 1965 1966 1967
/* "Broadcast RGB" property */
#define INTEL_BROADCAST_RGB_AUTO 0
#define INTEL_BROADCAST_RGB_FULL 1
#define INTEL_BROADCAST_RGB_LIMITED 2
1968

1969 1970 1971 1972 1973 1974 1975 1976 1977 1978
static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
{
	if (HAS_PCH_SPLIT(dev))
		return CPU_VGACNTRL;
	else if (IS_VALLEYVIEW(dev))
		return VLV_VGACNTRL;
	else
		return VGACNTRL;
}

V
Ville Syrjälä 已提交
1979 1980 1981 1982 1983
static inline void __user *to_user_ptr(u64 address)
{
	return (void __user *)(uintptr_t)address;
}

L
Linus Torvalds 已提交
1984
#endif